Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 9 | def isCI : Predicate<"Subtarget->getGeneration() " |
| 10 | ">= AMDGPUSubtarget::SEA_ISLANDS">; |
| 11 | def isVI : Predicate < |
| 12 | "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">, |
| 13 | AssemblerPredicate<"FeatureGCN3Encoding">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 14 | |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 15 | def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">; |
| 16 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 17 | class vop { |
| 18 | field bits<9> SI3; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 19 | field bits<10> VI3; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 22 | class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 23 | field bits<8> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 24 | field bits<8> VI = vi; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 25 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 26 | field bits<9> SI3 = {0, si{7-0}}; |
| 27 | field bits<10> VI3 = {0, 0, vi{7-0}}; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 28 | } |
| 29 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 30 | class vop1 <bits<8> si, bits<8> vi = si> : vop { |
| 31 | field bits<8> SI = si; |
| 32 | field bits<8> VI = vi; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 33 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 34 | field bits<9> SI3 = {1, 1, si{6-0}}; |
| 35 | field bits<10> VI3 = !add(0x140, vi); |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 36 | } |
| 37 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 38 | class vop2 <bits<6> si, bits<6> vi = si> : vop { |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 39 | field bits<6> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 40 | field bits<6> VI = vi; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 41 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 42 | field bits<9> SI3 = {1, 0, 0, si{5-0}}; |
| 43 | field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}}; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 46 | // Specify a VOP2 opcode for SI and VOP3 opcode for VI |
| 47 | // that doesn't have VOP2 encoding on VI |
| 48 | class vop23 <bits<6> si, bits<10> vi> : vop2 <si> { |
| 49 | let VI3 = vi; |
| 50 | } |
| 51 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 52 | class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop { |
| 53 | let SI3 = si; |
| 54 | let VI3 = vi; |
| 55 | } |
| 56 | |
| 57 | class sop1 <bits<8> si, bits<8> vi = si> { |
| 58 | field bits<8> SI = si; |
| 59 | field bits<8> VI = vi; |
| 60 | } |
| 61 | |
| 62 | class sop2 <bits<7> si, bits<7> vi = si> { |
| 63 | field bits<7> SI = si; |
| 64 | field bits<7> VI = vi; |
| 65 | } |
| 66 | |
| 67 | class sopk <bits<5> si, bits<5> vi = si> { |
| 68 | field bits<5> SI = si; |
| 69 | field bits<5> VI = vi; |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 70 | } |
| 71 | |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 72 | // Execpt for the NONE field, this must be kept in sync with the SISubtarget enum |
Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 73 | // in AMDGPUInstrInfo.cpp |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 74 | def SISubtarget { |
| 75 | int NONE = -1; |
| 76 | int SI = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 77 | int VI = 1; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 80 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 81 | // SI DAG Nodes |
| 82 | //===----------------------------------------------------------------------===// |
| 83 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 84 | def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 85 | SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 86 | [SDNPMayLoad, SDNPMemOperand] |
| 87 | >; |
| 88 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 89 | def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT", |
| 90 | SDTypeProfile<0, 13, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 91 | [SDTCisVT<0, v4i32>, // rsrc(SGPR) |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 92 | SDTCisVT<1, iAny>, // vdata(VGPR) |
| 93 | SDTCisVT<2, i32>, // num_channels(imm) |
| 94 | SDTCisVT<3, i32>, // vaddr(VGPR) |
| 95 | SDTCisVT<4, i32>, // soffset(SGPR) |
| 96 | SDTCisVT<5, i32>, // inst_offset(imm) |
| 97 | SDTCisVT<6, i32>, // dfmt(imm) |
| 98 | SDTCisVT<7, i32>, // nfmt(imm) |
| 99 | SDTCisVT<8, i32>, // offen(imm) |
| 100 | SDTCisVT<9, i32>, // idxen(imm) |
| 101 | SDTCisVT<10, i32>, // glc(imm) |
| 102 | SDTCisVT<11, i32>, // slc(imm) |
| 103 | SDTCisVT<12, i32> // tfe(imm) |
| 104 | ]>, |
| 105 | [SDNPMayStore, SDNPMemOperand, SDNPHasChain] |
| 106 | >; |
| 107 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 108 | def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 109 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 110 | SDTCisVT<3, i32>]> |
| 111 | >; |
| 112 | |
| 113 | class SDSample<string opcode> : SDNode <opcode, |
Tom Stellard | 6785065 | 2013-08-14 23:24:53 +0000 | [diff] [blame] | 114 | SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 115 | SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]> |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 116 | >; |
| 117 | |
| 118 | def SIsample : SDSample<"AMDGPUISD::SAMPLE">; |
| 119 | def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">; |
| 120 | def SIsampled : SDSample<"AMDGPUISD::SAMPLED">; |
| 121 | def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">; |
| 122 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 123 | def SIconstdata_ptr : SDNode< |
| 124 | "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]> |
| 125 | >; |
| 126 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 127 | //===----------------------------------------------------------------------===// |
| 128 | // SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1 |
| 129 | // to be glued to the memory instructions. |
| 130 | //===----------------------------------------------------------------------===// |
| 131 | |
| 132 | def SIld_local : SDNode <"ISD::LOAD", SDTLoad, |
| 133 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 134 | >; |
| 135 | |
| 136 | def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{ |
| 137 | return isLocalLoad(cast<LoadSDNode>(N)); |
| 138 | }]>; |
| 139 | |
| 140 | def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 141 | return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 142 | cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD; |
| 143 | }]>; |
| 144 | |
| 145 | def si_load_local_align8 : Aligned8Bytes < |
| 146 | (ops node:$ptr), (si_load_local node:$ptr) |
| 147 | >; |
| 148 | |
| 149 | def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 150 | return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD; |
| 151 | }]>; |
| 152 | def si_az_extload_local : AZExtLoadBase <si_ld_local>; |
| 153 | |
| 154 | multiclass SIExtLoadLocal <PatFrag ld_node> { |
| 155 | |
| 156 | def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 157 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}] |
| 158 | >; |
| 159 | |
| 160 | def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 161 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}] |
| 162 | >; |
| 163 | } |
| 164 | |
| 165 | defm si_sextload_local : SIExtLoadLocal <si_sextload_local>; |
| 166 | defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>; |
| 167 | |
| 168 | def SIst_local : SDNode <"ISD::STORE", SDTStore, |
| 169 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue] |
| 170 | >; |
| 171 | |
| 172 | def si_st_local : PatFrag < |
| 173 | (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{ |
| 174 | return isLocalStore(cast<StoreSDNode>(N)); |
| 175 | }]>; |
| 176 | |
| 177 | def si_store_local : PatFrag < |
| 178 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 179 | return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 180 | !cast<StoreSDNode>(N)->isTruncatingStore(); |
| 181 | }]>; |
| 182 | |
| 183 | def si_store_local_align8 : Aligned8Bytes < |
| 184 | (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr) |
| 185 | >; |
| 186 | |
| 187 | def si_truncstore_local : PatFrag < |
| 188 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 189 | return cast<StoreSDNode>(N)->isTruncatingStore(); |
| 190 | }]>; |
| 191 | |
| 192 | def si_truncstore_local_i8 : PatFrag < |
| 193 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 194 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8; |
| 195 | }]>; |
| 196 | |
| 197 | def si_truncstore_local_i16 : PatFrag < |
| 198 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 199 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16; |
| 200 | }]>; |
| 201 | |
| 202 | multiclass SIAtomicM0Glue2 <string op_name> { |
| 203 | |
| 204 | def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2, |
| 205 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 206 | >; |
| 207 | |
| 208 | def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>; |
| 209 | } |
| 210 | |
| 211 | defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">; |
| 212 | defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">; |
| 213 | defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">; |
| 214 | defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">; |
| 215 | defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">; |
| 216 | defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">; |
| 217 | defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">; |
| 218 | defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">; |
| 219 | defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">; |
| 220 | defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">; |
| 221 | |
| 222 | def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3, |
| 223 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 224 | >; |
| 225 | |
| 226 | defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>; |
| 227 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 228 | // Transformation function, extract the lower 32bit of a 64bit immediate |
| 229 | def LO32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 230 | return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N), |
| 231 | MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 232 | }]>; |
| 233 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 234 | def LO32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 235 | APInt V = N->getValueAPF().bitcastToAPInt().trunc(32); |
| 236 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 237 | }]>; |
| 238 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 239 | // Transformation function, extract the upper 32bit of a 64bit immediate |
| 240 | def HI32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 241 | return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 242 | }]>; |
| 243 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 244 | def HI32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 245 | APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 246 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N), |
| 247 | MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 248 | }]>; |
| 249 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 250 | def IMM8bitDWORD : PatLeaf <(imm), |
| 251 | [{return (N->getZExtValue() & ~0x3FC) == 0;}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 252 | >; |
| 253 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 254 | def as_dword_i32imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 255 | return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 256 | }]>; |
| 257 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 258 | def as_i1imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 259 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 260 | }]>; |
| 261 | |
| 262 | def as_i8imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 263 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 264 | }]>; |
| 265 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 266 | def as_i16imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 267 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 268 | }]>; |
| 269 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 270 | def as_i32imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 271 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 272 | }]>; |
| 273 | |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 274 | def as_i64imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 275 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64); |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 276 | }]>; |
| 277 | |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 278 | // Copied from the AArch64 backend: |
| 279 | def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{ |
| 280 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 281 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 282 | }]>; |
| 283 | |
| 284 | // Copied from the AArch64 backend: |
| 285 | def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{ |
| 286 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 287 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 288 | }]>; |
| 289 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 290 | def IMM8bit : PatLeaf <(imm), |
| 291 | [{return isUInt<8>(N->getZExtValue());}] |
| 292 | >; |
| 293 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 294 | def IMM12bit : PatLeaf <(imm), |
| 295 | [{return isUInt<12>(N->getZExtValue());}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 296 | >; |
| 297 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 298 | def IMM16bit : PatLeaf <(imm), |
| 299 | [{return isUInt<16>(N->getZExtValue());}] |
| 300 | >; |
| 301 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 302 | def IMM20bit : PatLeaf <(imm), |
| 303 | [{return isUInt<20>(N->getZExtValue());}] |
| 304 | >; |
| 305 | |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 306 | def IMM32bit : PatLeaf <(imm), |
| 307 | [{return isUInt<32>(N->getZExtValue());}] |
| 308 | >; |
| 309 | |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 310 | def mubuf_vaddr_offset : PatFrag< |
| 311 | (ops node:$ptr, node:$offset, node:$imm_offset), |
| 312 | (add (add node:$ptr, node:$offset), node:$imm_offset) |
| 313 | >; |
| 314 | |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 315 | class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{ |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 316 | return isInlineImmediate(N); |
Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 317 | }]>; |
| 318 | |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 319 | class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{ |
| 320 | return isInlineImmediate(N); |
| 321 | }]>; |
| 322 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 323 | class SGPRImm <dag frag> : PatLeaf<frag, [{ |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 324 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 325 | return false; |
| 326 | } |
| 327 | const SIRegisterInfo *SIRI = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 328 | static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo()); |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 329 | for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end(); |
| 330 | U != E; ++U) { |
| 331 | if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) { |
| 332 | return true; |
| 333 | } |
| 334 | } |
| 335 | return false; |
| 336 | }]>; |
| 337 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 338 | //===----------------------------------------------------------------------===// |
| 339 | // Custom Operands |
| 340 | //===----------------------------------------------------------------------===// |
| 341 | |
Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 342 | def FRAMEri32 : Operand<iPTR> { |
Matt Arsenault | 06028dd | 2014-05-01 16:37:52 +0000 | [diff] [blame] | 343 | let MIOperandInfo = (ops i32:$ptr, i32imm:$index); |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 346 | def SoppBrTarget : AsmOperandClass { |
| 347 | let Name = "SoppBrTarget"; |
| 348 | let ParserMethod = "parseSOppBrTarget"; |
| 349 | } |
| 350 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 351 | def sopp_brtarget : Operand<OtherVT> { |
| 352 | let EncoderMethod = "getSOPPBrEncoding"; |
| 353 | let OperandType = "OPERAND_PCREL"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 354 | let ParserMatchClass = SoppBrTarget; |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 355 | } |
| 356 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 357 | include "SIInstrFormats.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 358 | include "VIInstrFormats.td" |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 359 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 360 | def MubufOffsetMatchClass : AsmOperandClass { |
| 361 | let Name = "MubufOffset"; |
| 362 | let ParserMethod = "parseMubufOptionalOps"; |
| 363 | let RenderMethod = "addImmOperands"; |
| 364 | } |
| 365 | |
| 366 | class DSOffsetBaseMatchClass <string parser> : AsmOperandClass { |
| 367 | let Name = "DSOffset"#parser; |
| 368 | let ParserMethod = parser; |
| 369 | let RenderMethod = "addImmOperands"; |
| 370 | let PredicateMethod = "isDSOffset"; |
| 371 | } |
| 372 | |
| 373 | def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">; |
| 374 | def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">; |
| 375 | |
| 376 | def DSOffset01MatchClass : AsmOperandClass { |
| 377 | let Name = "DSOffset1"; |
| 378 | let ParserMethod = "parseDSOff01OptionalOps"; |
| 379 | let RenderMethod = "addImmOperands"; |
| 380 | let PredicateMethod = "isDSOffset01"; |
| 381 | } |
| 382 | |
| 383 | class GDSBaseMatchClass <string parser> : AsmOperandClass { |
| 384 | let Name = "GDS"#parser; |
| 385 | let PredicateMethod = "isImm"; |
| 386 | let ParserMethod = parser; |
| 387 | let RenderMethod = "addImmOperands"; |
| 388 | } |
| 389 | |
| 390 | def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">; |
| 391 | def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">; |
| 392 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 393 | class GLCBaseMatchClass <string parser> : AsmOperandClass { |
| 394 | let Name = "GLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 395 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 396 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 397 | let RenderMethod = "addImmOperands"; |
| 398 | } |
| 399 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 400 | def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">; |
| 401 | def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">; |
| 402 | |
| 403 | class SLCBaseMatchClass <string parser> : AsmOperandClass { |
| 404 | let Name = "SLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 405 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 406 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 407 | let RenderMethod = "addImmOperands"; |
| 408 | } |
| 409 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 410 | def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">; |
| 411 | def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">; |
| 412 | def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 413 | |
| 414 | class TFEBaseMatchClass <string parser> : AsmOperandClass { |
| 415 | let Name = "TFE"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 416 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 417 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 418 | let RenderMethod = "addImmOperands"; |
| 419 | } |
| 420 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 421 | def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">; |
| 422 | def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">; |
| 423 | def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 424 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 425 | def OModMatchClass : AsmOperandClass { |
| 426 | let Name = "OMod"; |
| 427 | let PredicateMethod = "isImm"; |
| 428 | let ParserMethod = "parseVOP3OptionalOps"; |
| 429 | let RenderMethod = "addImmOperands"; |
| 430 | } |
| 431 | |
| 432 | def ClampMatchClass : AsmOperandClass { |
| 433 | let Name = "Clamp"; |
| 434 | let PredicateMethod = "isImm"; |
| 435 | let ParserMethod = "parseVOP3OptionalOps"; |
| 436 | let RenderMethod = "addImmOperands"; |
| 437 | } |
| 438 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 439 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 440 | |
| 441 | def offen : Operand<i1> { |
| 442 | let PrintMethod = "printOffen"; |
| 443 | } |
| 444 | def idxen : Operand<i1> { |
| 445 | let PrintMethod = "printIdxen"; |
| 446 | } |
| 447 | def addr64 : Operand<i1> { |
| 448 | let PrintMethod = "printAddr64"; |
| 449 | } |
| 450 | def mbuf_offset : Operand<i16> { |
| 451 | let PrintMethod = "printMBUFOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 452 | let ParserMatchClass = MubufOffsetMatchClass; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 453 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 454 | class ds_offset_base <AsmOperandClass mc> : Operand<i16> { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 455 | let PrintMethod = "printDSOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 456 | let ParserMatchClass = mc; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 457 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 458 | def ds_offset : ds_offset_base <DSOffsetMatchClass>; |
| 459 | def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>; |
| 460 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 461 | def ds_offset0 : Operand<i8> { |
| 462 | let PrintMethod = "printDSOffset0"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 463 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 464 | } |
| 465 | def ds_offset1 : Operand<i8> { |
| 466 | let PrintMethod = "printDSOffset1"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 467 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 468 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 469 | class gds_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 470 | let PrintMethod = "printGDS"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 471 | let ParserMatchClass = mc; |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 472 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 473 | def gds : gds_base <GDSMatchClass>; |
| 474 | |
| 475 | def gds01 : gds_base <GDS01MatchClass>; |
| 476 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 477 | class glc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 478 | let PrintMethod = "printGLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 479 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 480 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 481 | |
| 482 | def glc : glc_base <GLCMubufMatchClass>; |
| 483 | def glc_flat : glc_base <GLCFlatMatchClass>; |
| 484 | |
| 485 | class slc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 486 | let PrintMethod = "printSLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 487 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 488 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 489 | |
| 490 | def slc : slc_base <SLCMubufMatchClass>; |
| 491 | def slc_flat : slc_base <SLCFlatMatchClass>; |
| 492 | def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>; |
| 493 | |
| 494 | class tfe_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 495 | let PrintMethod = "printTFE"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 496 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 497 | } |
| 498 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 499 | def tfe : tfe_base <TFEMubufMatchClass>; |
| 500 | def tfe_flat : tfe_base <TFEFlatMatchClass>; |
| 501 | def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>; |
| 502 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 503 | def omod : Operand <i32> { |
| 504 | let PrintMethod = "printOModSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 505 | let ParserMatchClass = OModMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | def ClampMod : Operand <i1> { |
| 509 | let PrintMethod = "printClampSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 510 | let ParserMatchClass = ClampMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 511 | } |
| 512 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 513 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 514 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 515 | def VOPDstS64 : VOPDstOperand <SReg_64>; |
| 516 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 517 | //===----------------------------------------------------------------------===// |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 518 | // Complex patterns |
| 519 | //===----------------------------------------------------------------------===// |
| 520 | |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 521 | def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">; |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 522 | def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">; |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 523 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 524 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 525 | def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">; |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 526 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 527 | def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 528 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 529 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 530 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 531 | def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame^] | 532 | def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">; |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 533 | def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 534 | def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 535 | def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame^] | 536 | def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 537 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 538 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 539 | // SI assembler operands |
| 540 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 541 | |
Christian Konig | eabf833 | 2013-02-21 15:16:49 +0000 | [diff] [blame] | 542 | def SIOperand { |
| 543 | int ZERO = 0x80; |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 544 | int VCC = 0x6A; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 545 | int FLAT_SCR = 0x68; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 546 | } |
| 547 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 548 | def SRCMODS { |
| 549 | int NONE = 0; |
Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 550 | int NEG = 1; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | def DSTCLAMP { |
| 554 | int NONE = 0; |
| 555 | } |
| 556 | |
| 557 | def DSTOMOD { |
| 558 | int NONE = 0; |
| 559 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 560 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 561 | //===----------------------------------------------------------------------===// |
| 562 | // |
| 563 | // SI Instruction multiclass helpers. |
| 564 | // |
| 565 | // Instructions with _32 take 32-bit operands. |
| 566 | // Instructions with _64 take 64-bit operands. |
| 567 | // |
| 568 | // VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit |
| 569 | // encoding is the standard encoding, but instruction that make use of |
| 570 | // any of the instruction modifiers must use the 64-bit encoding. |
| 571 | // |
| 572 | // Instructions with _e32 use the 32-bit encoding. |
| 573 | // Instructions with _e64 use the 64-bit encoding. |
| 574 | // |
| 575 | //===----------------------------------------------------------------------===// |
| 576 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 577 | class SIMCInstr <string pseudo, int subtarget> { |
| 578 | string PseudoInstr = pseudo; |
| 579 | int Subtarget = subtarget; |
| 580 | } |
| 581 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 582 | //===----------------------------------------------------------------------===// |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 583 | // EXP classes |
| 584 | //===----------------------------------------------------------------------===// |
| 585 | |
| 586 | class EXPCommon : InstSI< |
| 587 | (outs), |
| 588 | (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 589 | VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3), |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 590 | "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3", |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 591 | [] > { |
| 592 | |
| 593 | let EXP_CNT = 1; |
| 594 | let Uses = [EXEC]; |
| 595 | } |
| 596 | |
| 597 | multiclass EXP_m { |
| 598 | |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 599 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 600 | def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 601 | } |
| 602 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 603 | def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 604 | |
| 605 | def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 606 | } |
| 607 | |
| 608 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 609 | // Scalar classes |
| 610 | //===----------------------------------------------------------------------===// |
| 611 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 612 | class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 613 | SOP1 <outs, ins, "", pattern>, |
| 614 | SIMCInstr<opName, SISubtarget.NONE> { |
| 615 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 616 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 617 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 618 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 619 | class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 620 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 621 | SOP1e <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 622 | SIMCInstr<opName, SISubtarget.SI> { |
| 623 | let isCodeGenOnly = 0; |
| 624 | let AssemblerPredicates = [isSICI]; |
| 625 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 626 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 627 | class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 628 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 629 | SOP1e <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 630 | SIMCInstr<opName, SISubtarget.VI> { |
| 631 | let isCodeGenOnly = 0; |
| 632 | let AssemblerPredicates = [isVI]; |
| 633 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 634 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 635 | multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm, |
| 636 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 637 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 638 | def "" : SOP1_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 639 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 640 | def _si : SOP1_Real_si <op, opName, outs, ins, asm>; |
| 641 | |
| 642 | def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>; |
| 643 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 644 | } |
| 645 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 646 | multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 647 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0), |
| 648 | opName#" $dst, $src0", pattern |
| 649 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 650 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 651 | multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 652 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0), |
| 653 | opName#" $dst, $src0", pattern |
| 654 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 655 | |
| 656 | // no input, 64-bit output. |
| 657 | multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> { |
| 658 | def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>; |
| 659 | |
| 660 | def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 661 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 662 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 663 | } |
| 664 | |
| 665 | def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 666 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 667 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 668 | } |
| 669 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 670 | |
Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 671 | // 64-bit input, no output |
| 672 | multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> { |
| 673 | def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>; |
| 674 | |
| 675 | def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0), |
| 676 | opName#" $src0"> { |
| 677 | let sdst = 0; |
| 678 | } |
| 679 | |
| 680 | def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0), |
| 681 | opName#" $src0"> { |
| 682 | let sdst = 0; |
| 683 | } |
| 684 | } |
| 685 | |
Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 686 | // 64-bit input, 32-bit output. |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 687 | multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 688 | op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0), |
| 689 | opName#" $dst, $src0", pattern |
| 690 | >; |
Matt Arsenault | 1a179e8 | 2014-11-13 20:23:36 +0000 | [diff] [blame] | 691 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 692 | class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> : |
| 693 | SOP2<outs, ins, "", pattern>, |
| 694 | SIMCInstr<opName, SISubtarget.NONE> { |
| 695 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 696 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 697 | let Size = 4; |
Tom Stellard | 0c0008c | 2015-02-18 16:08:13 +0000 | [diff] [blame] | 698 | |
| 699 | // Pseudo instructions have no encodings, but adding this field here allows |
| 700 | // us to do: |
| 701 | // let sdst = xxx in { |
| 702 | // for multiclasses that include both real and pseudo instructions. |
| 703 | field bits<7> sdst = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 704 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 705 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 706 | class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 707 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 708 | SOP2e<op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 709 | SIMCInstr<opName, SISubtarget.SI> { |
| 710 | let AssemblerPredicates = [isSICI]; |
| 711 | } |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 712 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 713 | class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 714 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 715 | SOP2e<op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 716 | SIMCInstr<opName, SISubtarget.VI> { |
| 717 | let AssemblerPredicates = [isVI]; |
| 718 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 719 | |
| 720 | multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> { |
| 721 | def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst), |
| 722 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>; |
| 723 | |
| 724 | def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst), |
| 725 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 726 | opName#" $dst, $src0, $src1 [$scc]">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 727 | |
| 728 | def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst), |
| 729 | (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 730 | opName#" $dst, $src0, $src1 [$scc]">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 733 | multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm, |
| 734 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 735 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 736 | def "" : SOP2_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 737 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 738 | def _si : SOP2_Real_si <op, opName, outs, ins, asm>; |
| 739 | |
| 740 | def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>; |
| 741 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 744 | multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 745 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1), |
| 746 | opName#" $dst, $src0, $src1", pattern |
| 747 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 748 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 749 | multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 750 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1), |
| 751 | opName#" $dst, $src0, $src1", pattern |
| 752 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 753 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 754 | multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 755 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1), |
| 756 | opName#" $dst, $src0, $src1", pattern |
| 757 | >; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 758 | |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 759 | class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt, |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 760 | string opName, PatLeaf cond> : SOPC < |
| 761 | op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1), |
Tom Stellard | e2f5b41 | 2015-03-12 21:34:28 +0000 | [diff] [blame] | 762 | opName#" $src0, $src1", []>; |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 763 | |
| 764 | class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 765 | : SOPC_Helper<op, SSrc_32, i32, opName, cond>; |
| 766 | |
| 767 | class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 768 | : SOPC_Helper<op, SSrc_64, i64, opName, cond>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 769 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 770 | class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 771 | SOPK <outs, ins, "", pattern>, |
| 772 | SIMCInstr<opName, SISubtarget.NONE> { |
| 773 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 774 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 775 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 776 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 777 | class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> : |
| 778 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 779 | SOPKe <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 780 | SIMCInstr<opName, SISubtarget.SI> { |
| 781 | let AssemblerPredicates = [isSICI]; |
| 782 | let isCodeGenOnly = 0; |
| 783 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 784 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 785 | class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> : |
| 786 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 787 | SOPKe <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 788 | SIMCInstr<opName, SISubtarget.VI> { |
| 789 | let AssemblerPredicates = [isVI]; |
| 790 | let isCodeGenOnly = 0; |
| 791 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 792 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 793 | multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm, |
| 794 | string asm = opName#opAsm> { |
| 795 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 796 | |
| 797 | def _si : SOPK_Real_si <op, opName, outs, ins, asm>; |
| 798 | |
| 799 | def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>; |
| 800 | |
| 801 | } |
| 802 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 803 | multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> { |
| 804 | def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
| 805 | pattern>; |
| 806 | |
| 807 | def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 808 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 809 | |
| 810 | def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 811 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 812 | } |
| 813 | |
| 814 | multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> { |
| 815 | def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst), |
| 816 | (ins SReg_32:$src0, u16imm:$src1), pattern>; |
| 817 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 818 | let DisableEncoding = "$dst" in { |
| 819 | def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst), |
| 820 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 821 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 822 | def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst), |
| 823 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">; |
| 824 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 825 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 826 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 827 | multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m < |
| 828 | op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16), |
| 829 | " $sdst, $simm16" |
| 830 | >; |
| 831 | |
| 832 | multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins, |
| 833 | string argAsm, string asm = opName#argAsm> { |
| 834 | |
| 835 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 836 | |
| 837 | def _si : SOPK <outs, ins, asm, []>, |
| 838 | SOPK64e <op.SI>, |
| 839 | SIMCInstr<opName, SISubtarget.SI> { |
| 840 | let AssemblerPredicates = [isSICI]; |
| 841 | let isCodeGenOnly = 0; |
| 842 | } |
| 843 | |
| 844 | def _vi : SOPK <outs, ins, asm, []>, |
| 845 | SOPK64e <op.VI>, |
| 846 | SIMCInstr<opName, SISubtarget.VI> { |
| 847 | let AssemblerPredicates = [isVI]; |
| 848 | let isCodeGenOnly = 0; |
| 849 | } |
| 850 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 851 | //===----------------------------------------------------------------------===// |
| 852 | // SMRD classes |
| 853 | //===----------------------------------------------------------------------===// |
| 854 | |
| 855 | class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 856 | SMRD <outs, ins, "", pattern>, |
| 857 | SIMCInstr<opName, SISubtarget.NONE> { |
| 858 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 859 | let isCodeGenOnly = 1; |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 860 | } |
| 861 | |
| 862 | class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins, |
| 863 | string asm> : |
| 864 | SMRD <outs, ins, asm, []>, |
| 865 | SMRDe <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 866 | SIMCInstr<opName, SISubtarget.SI> { |
| 867 | let AssemblerPredicates = [isSICI]; |
| 868 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 869 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 870 | class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins, |
| 871 | string asm> : |
| 872 | SMRD <outs, ins, asm, []>, |
| 873 | SMEMe_vi <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 874 | SIMCInstr<opName, SISubtarget.VI> { |
| 875 | let AssemblerPredicates = [isVI]; |
| 876 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 877 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 878 | multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins, |
| 879 | string asm, list<dag> pattern> { |
| 880 | |
| 881 | def "" : SMRD_Pseudo <opName, outs, ins, pattern>; |
| 882 | |
| 883 | def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>; |
| 884 | |
Matt Arsenault | 1991f5e | 2015-02-18 02:10:40 +0000 | [diff] [blame] | 885 | // glc is only applicable to scalar stores, which are not yet |
| 886 | // implemented. |
| 887 | let glc = 0 in { |
| 888 | def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>; |
| 889 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 890 | } |
| 891 | |
| 892 | multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass, |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 893 | RegisterClass dstClass> { |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 894 | defm _IMM : SMRD_m < |
| 895 | op, opName#"_IMM", 1, (outs dstClass:$dst), |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 896 | (ins baseClass:$sbase, u32imm:$offset), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 897 | opName#" $dst, $sbase, $offset", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 898 | >; |
| 899 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 900 | defm _SGPR : SMRD_m < |
| 901 | op, opName#"_SGPR", 0, (outs dstClass:$dst), |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 902 | (ins baseClass:$sbase, SReg_32:$soff), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 903 | opName#" $dst, $sbase, $soff", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 904 | >; |
| 905 | } |
| 906 | |
| 907 | //===----------------------------------------------------------------------===// |
| 908 | // Vector ALU classes |
| 909 | //===----------------------------------------------------------------------===// |
| 910 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 911 | // This must always be right before the operand being input modified. |
| 912 | def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> { |
| 913 | let PrintMethod = "printOperandAndMods"; |
| 914 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 915 | |
| 916 | def InputModsMatchClass : AsmOperandClass { |
| 917 | let Name = "RegWithInputMods"; |
| 918 | } |
| 919 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 920 | def InputModsNoDefault : Operand <i32> { |
| 921 | let PrintMethod = "printOperandAndMods"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 922 | let ParserMatchClass = InputModsMatchClass; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 923 | } |
| 924 | |
| 925 | class getNumSrcArgs<ValueType Src1, ValueType Src2> { |
| 926 | int ret = |
| 927 | !if (!eq(Src1.Value, untyped.Value), 1, // VOP1 |
| 928 | !if (!eq(Src2.Value, untyped.Value), 2, // VOP2 |
| 929 | 3)); // VOP3 |
| 930 | } |
| 931 | |
| 932 | // Returns the register class to use for the destination of VOP[123C] |
| 933 | // instructions for the given VT. |
| 934 | class getVALUDstForVT<ValueType VT> { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 935 | RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>, |
| 936 | !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>, |
| 937 | VOPDstOperand<SReg_64>)); // else VT == i1 |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 938 | } |
| 939 | |
| 940 | // Returns the register class to use for source 0 of VOP[12C] |
| 941 | // instructions for the given VT. |
| 942 | class getVOPSrc0ForVT<ValueType VT> { |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 943 | RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 944 | } |
| 945 | |
| 946 | // Returns the register class to use for source 1 of VOP[12C] for the |
| 947 | // given VT. |
| 948 | class getVOPSrc1ForVT<ValueType VT> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 949 | RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 950 | } |
| 951 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 952 | // Returns the register class to use for sources of VOP3 instructions for the |
| 953 | // given VT. |
| 954 | class getVOP3SrcForVT<ValueType VT> { |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 955 | RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 956 | } |
| 957 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 958 | // Returns 1 if the source arguments have modifiers, 0 if they do not. |
| 959 | class hasModifiers<ValueType SrcVT> { |
| 960 | bit ret = !if(!eq(SrcVT.Value, f32.Value), 1, |
| 961 | !if(!eq(SrcVT.Value, f64.Value), 1, 0)); |
| 962 | } |
| 963 | |
| 964 | // Returns the input arguments for VOP[12C] instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 965 | class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> { |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 966 | dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1 |
| 967 | !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 |
| 968 | (ins))); |
| 969 | } |
| 970 | |
| 971 | // Returns the input arguments for VOP3 instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 972 | class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC, |
| 973 | RegisterOperand Src2RC, int NumSrcArgs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 974 | bit HasModifiers> { |
| 975 | |
| 976 | dag ret = |
| 977 | !if (!eq(NumSrcArgs, 1), |
| 978 | !if (!eq(HasModifiers, 1), |
| 979 | // VOP1 with modifiers |
| 980 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 981 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 982 | /* else */, |
| 983 | // VOP1 without modifiers |
| 984 | (ins Src0RC:$src0) |
| 985 | /* endif */ ), |
| 986 | !if (!eq(NumSrcArgs, 2), |
| 987 | !if (!eq(HasModifiers, 1), |
| 988 | // VOP 2 with modifiers |
| 989 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 990 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 991 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 992 | /* else */, |
| 993 | // VOP2 without modifiers |
| 994 | (ins Src0RC:$src0, Src1RC:$src1) |
| 995 | /* endif */ ) |
| 996 | /* NumSrcArgs == 3 */, |
| 997 | !if (!eq(HasModifiers, 1), |
| 998 | // VOP3 with modifiers |
| 999 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 1000 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
| 1001 | InputModsNoDefault:$src2_modifiers, Src2RC:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1002 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1003 | /* else */, |
| 1004 | // VOP3 without modifiers |
| 1005 | (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2) |
| 1006 | /* endif */ ))); |
| 1007 | } |
| 1008 | |
| 1009 | // Returns the assembly string for the inputs and outputs of a VOP[12C] |
| 1010 | // instruction. This does not add the _e32 suffix, so it can be reused |
| 1011 | // by getAsm64. |
| 1012 | class getAsm32 <int NumSrcArgs> { |
| 1013 | string src1 = ", $src1"; |
| 1014 | string src2 = ", $src2"; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1015 | string ret = "$dst, $src0"# |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1016 | !if(!eq(NumSrcArgs, 1), "", src1)# |
| 1017 | !if(!eq(NumSrcArgs, 3), src2, ""); |
| 1018 | } |
| 1019 | |
| 1020 | // Returns the assembly string for the inputs and outputs of a VOP3 |
| 1021 | // instruction. |
| 1022 | class getAsm64 <int NumSrcArgs, bit HasModifiers> { |
Matt Arsenault | 268757b | 2015-01-15 23:17:03 +0000 | [diff] [blame] | 1023 | string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1024 | string src1 = !if(!eq(NumSrcArgs, 1), "", |
| 1025 | !if(!eq(NumSrcArgs, 2), " $src1_modifiers", |
| 1026 | " $src1_modifiers,")); |
| 1027 | string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1028 | string ret = |
| 1029 | !if(!eq(HasModifiers, 0), |
| 1030 | getAsm32<NumSrcArgs>.ret, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1031 | "$dst, "#src0#src1#src2#"$clamp"#"$omod"); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1032 | } |
| 1033 | |
| 1034 | |
| 1035 | class VOPProfile <list<ValueType> _ArgVT> { |
| 1036 | |
| 1037 | field list<ValueType> ArgVT = _ArgVT; |
| 1038 | |
| 1039 | field ValueType DstVT = ArgVT[0]; |
| 1040 | field ValueType Src0VT = ArgVT[1]; |
| 1041 | field ValueType Src1VT = ArgVT[2]; |
| 1042 | field ValueType Src2VT = ArgVT[3]; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1043 | field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1044 | field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1045 | field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1046 | field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret; |
| 1047 | field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret; |
| 1048 | field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1049 | |
| 1050 | field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret; |
| 1051 | field bit HasModifiers = hasModifiers<Src0VT>.ret; |
| 1052 | |
| 1053 | field dag Outs = (outs DstRC:$dst); |
| 1054 | |
| 1055 | field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret; |
| 1056 | field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs, |
| 1057 | HasModifiers>.ret; |
| 1058 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1059 | field string Asm32 = getAsm32<NumSrcArgs>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1060 | field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret; |
| 1061 | } |
| 1062 | |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1063 | // FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1064 | // for the instruction patterns to work. |
| 1065 | def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>; |
| 1066 | def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>; |
| 1067 | def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>; |
| 1068 | |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1069 | def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>; |
| 1070 | def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>; |
| 1071 | def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>; |
| 1072 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1073 | def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>; |
| 1074 | def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>; |
| 1075 | def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>; |
| 1076 | def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>; |
| 1077 | def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>; |
| 1078 | def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>; |
| 1079 | def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>; |
| 1080 | def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>; |
| 1081 | def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>; |
| 1082 | |
| 1083 | def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>; |
| 1084 | def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>; |
| 1085 | def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>; |
| 1086 | def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>; |
| 1087 | def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>; |
Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 1088 | def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1089 | def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>; |
| 1090 | def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> { |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1091 | let Src0RC32 = VCSrc_32; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1092 | } |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1093 | |
| 1094 | def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> { |
| 1095 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1096 | let Asm64 = "$dst, $src0_modifiers, $src1"; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1097 | } |
| 1098 | |
| 1099 | def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> { |
| 1100 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1101 | let Asm64 = "$dst, $src0_modifiers, $src1"; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1102 | } |
| 1103 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1104 | def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>; |
Marek Olsak | 707a6d0 | 2015-02-03 21:53:01 +0000 | [diff] [blame] | 1105 | def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1106 | def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1107 | def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> { |
| 1108 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2); |
| 1109 | let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1110 | let Asm64 = "$dst, $src0, $src1, $src2"; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1111 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1112 | |
| 1113 | def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1114 | def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> { |
| 1115 | field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1116 | field string Asm = "$dst, $src0, $vsrc1, $src2"; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1117 | } |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame^] | 1118 | def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> { |
| 1119 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 1120 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
| 1121 | HasModifiers>.ret; |
| 1122 | let Asm32 = getAsm32<2>.ret; |
| 1123 | let Asm64 = getAsm64<2, HasModifiers>.ret; |
| 1124 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1125 | def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>; |
| 1126 | def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>; |
| 1127 | def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>; |
| 1128 | |
| 1129 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 1130 | class VOP <string opName> { |
| 1131 | string OpName = opName; |
| 1132 | } |
| 1133 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1134 | class VOP2_REV <string revOp, bit isOrig> { |
| 1135 | string RevOp = revOp; |
| 1136 | bit IsOrig = isOrig; |
| 1137 | } |
| 1138 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 1139 | class AtomicNoRet <string noRetOp, bit isRet> { |
| 1140 | string NoRetOp = noRetOp; |
| 1141 | bit IsRet = isRet; |
| 1142 | } |
| 1143 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1144 | class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1145 | VOP1Common <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1146 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1147 | SIMCInstr <opName#"_e32", SISubtarget.NONE>, |
| 1148 | MnemonicAlias<opName#"_e32", opName> { |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1149 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1150 | let isCodeGenOnly = 1; |
Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1151 | |
| 1152 | field bits<8> vdst; |
| 1153 | field bits<9> src0; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1154 | } |
| 1155 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1156 | class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1157 | VOP1<op.SI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1158 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1159 | let AssemblerPredicate = SIAssemblerPredicate; |
| 1160 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1161 | |
| 1162 | class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1163 | VOP1<op.VI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1164 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1165 | let AssemblerPredicates = [isVI]; |
| 1166 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1167 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1168 | multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1169 | string opName> { |
| 1170 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1171 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1172 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
| 1173 | |
| 1174 | def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1175 | } |
| 1176 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1177 | multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1178 | string opName> { |
| 1179 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1180 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1181 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1182 | } |
| 1183 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1184 | class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1185 | VOP2Common <outs, ins, "", pattern>, |
| 1186 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1187 | SIMCInstr<opName#"_e32", SISubtarget.NONE>, |
| 1188 | MnemonicAlias<opName#"_e32", opName> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1189 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1190 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1191 | } |
| 1192 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1193 | class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> : |
| 1194 | VOP2 <op.SI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1195 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1196 | let AssemblerPredicates = [isSICI]; |
| 1197 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1198 | |
| 1199 | class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> : |
Marek Olsak | 2a1c9d0 | 2015-03-27 19:10:06 +0000 | [diff] [blame] | 1200 | VOP2 <op.VI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1201 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1202 | let AssemblerPredicates = [isVI]; |
| 1203 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1204 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1205 | multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1206 | string opName, string revOp> { |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1207 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1208 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1209 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1210 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1211 | } |
| 1212 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1213 | multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1214 | string opName, string revOp> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1215 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1216 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1217 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1218 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
| 1219 | |
| 1220 | def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>; |
| 1221 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1222 | } |
| 1223 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1224 | class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> { |
| 1225 | |
| 1226 | bits<2> src0_modifiers = !if(HasModifiers, ?, 0); |
| 1227 | bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0); |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1228 | bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1229 | bits<2> omod = !if(HasModifiers, ?, 0); |
| 1230 | bits<1> clamp = !if(HasModifiers, ?, 0); |
| 1231 | bits<9> src1 = !if(HasSrc1, ?, 0); |
| 1232 | bits<9> src2 = !if(HasSrc2, ?, 0); |
| 1233 | } |
| 1234 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1235 | class VOP3DisableModFields <bit HasSrc0Mods, |
| 1236 | bit HasSrc1Mods = 0, |
| 1237 | bit HasSrc2Mods = 0, |
| 1238 | bit HasOutputMods = 0> { |
| 1239 | bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0); |
| 1240 | bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0); |
| 1241 | bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0); |
| 1242 | bits<2> omod = !if(HasOutputMods, ?, 0); |
| 1243 | bits<1> clamp = !if(HasOutputMods, ?, 0); |
| 1244 | } |
| 1245 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1246 | class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1247 | VOP3Common <outs, ins, "", pattern>, |
| 1248 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1249 | SIMCInstr<opName#"_e64", SISubtarget.NONE>, |
| 1250 | MnemonicAlias<opName#"_e64", opName> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1251 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1252 | let isCodeGenOnly = 1; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
| 1255 | class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1256 | VOP3Common <outs, ins, asm, []>, |
| 1257 | VOP3e <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1258 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1259 | let AssemblerPredicates = [isSICI]; |
| 1260 | } |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1261 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1262 | class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1263 | VOP3Common <outs, ins, asm, []>, |
| 1264 | VOP3e_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1265 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1266 | let AssemblerPredicates = [isVI]; |
| 1267 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1268 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1269 | class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
| 1270 | VOP3Common <outs, ins, asm, []>, |
| 1271 | VOP3be <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1272 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1273 | let AssemblerPredicates = [isSICI]; |
| 1274 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1275 | |
| 1276 | class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1277 | VOP3Common <outs, ins, asm, []>, |
| 1278 | VOP3be_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1279 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1280 | let AssemblerPredicates = [isVI]; |
| 1281 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1282 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1283 | multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1284 | string opName, int NumSrcArgs, bit HasMods = 1> { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1285 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1286 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1287 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1288 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1289 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1290 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1291 | HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1292 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1293 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1294 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1295 | HasMods>; |
| 1296 | } |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1297 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1298 | // VOP3_m without source modifiers |
Matt Arsenault | 65fa1c4 | 2015-02-18 02:15:27 +0000 | [diff] [blame] | 1299 | multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1300 | string opName, int NumSrcArgs, bit HasMods = 1> { |
| 1301 | |
| 1302 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1303 | |
| 1304 | let src0_modifiers = 0, |
| 1305 | src1_modifiers = 0, |
Matt Arsenault | 65fa1c4 | 2015-02-18 02:15:27 +0000 | [diff] [blame] | 1306 | src2_modifiers = 0, |
| 1307 | clamp = 0, |
| 1308 | omod = 0 in { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1309 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>; |
| 1310 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>; |
| 1311 | } |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1312 | } |
| 1313 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1314 | multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1315 | list<dag> pattern, string opName, bit HasMods = 1> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1316 | |
| 1317 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1318 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1319 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1320 | VOP3DisableFields<0, 0, HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1321 | |
| 1322 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1323 | VOP3DisableFields<0, 0, HasMods>; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1324 | } |
| 1325 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1326 | multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm, |
| 1327 | list<dag> pattern, string opName, bit HasMods = 1> { |
| 1328 | |
| 1329 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1330 | |
| 1331 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1332 | VOP3DisableFields<0, 0, HasMods>; |
| 1333 | // No VI instruction. This class is for SI only. |
| 1334 | } |
| 1335 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1336 | multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1337 | list<dag> pattern, string opName, string revOp, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1338 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1339 | |
| 1340 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1341 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1342 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1343 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1344 | VOP3DisableFields<1, 0, HasMods>; |
| 1345 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1346 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1347 | VOP3DisableFields<1, 0, HasMods>; |
| 1348 | } |
| 1349 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1350 | multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm, |
| 1351 | list<dag> pattern, string opName, string revOp, |
| 1352 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1353 | |
| 1354 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
| 1355 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 1356 | |
| 1357 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1358 | VOP3DisableFields<1, 0, HasMods>; |
| 1359 | |
| 1360 | // No VI instruction. This class is for SI only. |
| 1361 | } |
| 1362 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1363 | // XXX - Is v_div_scale_{f32|f64} only available in vop3b without |
| 1364 | // option of implicit vcc use? |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1365 | multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1366 | list<dag> pattern, string opName, string revOp, |
| 1367 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1368 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
| 1369 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 1370 | |
| 1371 | // The VOP2 variant puts the carry out into VCC, the VOP3 variant |
| 1372 | // can write it into any SGPR. We currently don't use the carry out, |
| 1373 | // so for now hardcode it to VCC as well. |
| 1374 | let sdst = SIOperand.VCC, Defs = [VCC] in { |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1375 | def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1376 | VOP3DisableFields<1, 0, HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1377 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1378 | def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1379 | VOP3DisableFields<1, 0, HasMods>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1380 | } // End sdst = SIOperand.VCC, Defs = [VCC] |
| 1381 | } |
| 1382 | |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1383 | multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm, |
| 1384 | list<dag> pattern, string opName, string revOp, |
| 1385 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1386 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1387 | |
| 1388 | |
| 1389 | def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1390 | VOP3DisableFields<1, 1, HasMods>; |
| 1391 | |
| 1392 | def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1393 | VOP3DisableFields<1, 1, HasMods>; |
| 1394 | } |
| 1395 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1396 | multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1397 | list<dag> pattern, string opName, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1398 | bit HasMods, bit defExec, string revOp> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1399 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1400 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 1401 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1402 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1403 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1404 | VOP3DisableFields<1, 0, HasMods> { |
| 1405 | let Defs = !if(defExec, [EXEC], []); |
| 1406 | } |
| 1407 | |
| 1408 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1409 | VOP3DisableFields<1, 0, HasMods> { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1410 | let Defs = !if(defExec, [EXEC], []); |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 1411 | } |
| 1412 | } |
| 1413 | |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1414 | // An instruction that is VOP2 on SI and VOP3 on VI, no modifiers. |
| 1415 | multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins, |
| 1416 | string asm, list<dag> pattern = []> { |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1417 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1418 | def "" : VOPAnyCommon <outs, ins, "", pattern>, |
| 1419 | SIMCInstr<opName, SISubtarget.NONE>; |
| 1420 | } |
| 1421 | |
| 1422 | def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1423 | SIMCInstr <opName, SISubtarget.SI> { |
| 1424 | let AssemblerPredicates = [isSICI]; |
| 1425 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1426 | |
| 1427 | def _vi : VOP3Common <outs, ins, asm, []>, |
| 1428 | VOP3e_vi <op.VI3>, |
| 1429 | VOP3DisableFields <1, 0, 0>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1430 | SIMCInstr <opName, SISubtarget.VI> { |
| 1431 | let AssemblerPredicates = [isVI]; |
| 1432 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1433 | } |
| 1434 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1435 | multiclass VOP1_Helper <vop1 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1436 | dag ins32, string asm32, list<dag> pat32, |
| 1437 | dag ins64, string asm64, list<dag> pat64, |
| 1438 | bit HasMods> { |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 1439 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1440 | defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1441 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1442 | defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1443 | } |
| 1444 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1445 | multiclass VOP1Inst <vop1 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1446 | SDPatternOperator node = null_frag> : VOP1_Helper < |
| 1447 | op, opName, P.Outs, |
| 1448 | P.Ins32, P.Asm32, [], |
| 1449 | P.Ins64, P.Asm64, |
| 1450 | !if(P.HasModifiers, |
| 1451 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1452 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1453 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1454 | P.HasModifiers |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1455 | >; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1456 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1457 | multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P, |
| 1458 | SDPatternOperator node = null_frag> { |
| 1459 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1460 | defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1461 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1462 | defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1463 | !if(P.HasModifiers, |
| 1464 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
| 1465 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1466 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1467 | opName, P.HasModifiers>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1468 | } |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1469 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1470 | multiclass VOP2_Helper <vop2 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1471 | dag ins32, string asm32, list<dag> pat32, |
| 1472 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1473 | string revOp, bit HasMods> { |
| 1474 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1475 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1476 | defm _e64 : VOP3_2_m <op, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1477 | outs, ins64, opName#asm64, pat64, opName, revOp, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1478 | >; |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1479 | } |
| 1480 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1481 | multiclass VOP2Inst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1482 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1483 | string revOp = opName> : VOP2_Helper < |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1484 | op, opName, P.Outs, |
| 1485 | P.Ins32, P.Asm32, [], |
| 1486 | P.Ins64, P.Asm64, |
| 1487 | !if(P.HasModifiers, |
| 1488 | [(set P.DstVT:$dst, |
| 1489 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1490 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1491 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1492 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1493 | revOp, P.HasModifiers |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1494 | >; |
| 1495 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1496 | multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P, |
| 1497 | SDPatternOperator node = null_frag, |
| 1498 | string revOp = opName> { |
| 1499 | defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>; |
| 1500 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1501 | defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1502 | !if(P.HasModifiers, |
| 1503 | [(set P.DstVT:$dst, |
| 1504 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1505 | i1:$clamp, i32:$omod)), |
| 1506 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1507 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
| 1508 | opName, revOp, P.HasModifiers>; |
| 1509 | } |
| 1510 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1511 | multiclass VOP2b_Helper <vop2 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1512 | dag ins32, string asm32, list<dag> pat32, |
| 1513 | dag ins64, string asm64, list<dag> pat64, |
| 1514 | string revOp, bit HasMods> { |
| 1515 | |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1516 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1517 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1518 | defm _e64 : VOP3b_2_m <op, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1519 | outs, ins64, opName#asm64, pat64, opName, revOp, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1520 | >; |
| 1521 | } |
| 1522 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1523 | multiclass VOP2bInst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1524 | SDPatternOperator node = null_frag, |
| 1525 | string revOp = opName> : VOP2b_Helper < |
| 1526 | op, opName, P.Outs, |
| 1527 | P.Ins32, P.Asm32, [], |
| 1528 | P.Ins64, P.Asm64, |
| 1529 | !if(P.HasModifiers, |
| 1530 | [(set P.DstVT:$dst, |
| 1531 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1532 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1533 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1534 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
| 1535 | revOp, P.HasModifiers |
| 1536 | >; |
| 1537 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1538 | // A VOP2 instruction that is VOP3-only on VI. |
| 1539 | multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs, |
| 1540 | dag ins32, string asm32, list<dag> pat32, |
| 1541 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1542 | string revOp, bit HasMods> { |
| 1543 | defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1544 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1545 | defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1546 | revOp, HasMods>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1547 | } |
| 1548 | |
| 1549 | multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P, |
| 1550 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1551 | string revOp = opName> |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1552 | : VOP2_VI3_Helper < |
| 1553 | op, opName, P.Outs, |
| 1554 | P.Ins32, P.Asm32, [], |
| 1555 | P.Ins64, P.Asm64, |
| 1556 | !if(P.HasModifiers, |
| 1557 | [(set P.DstVT:$dst, |
| 1558 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1559 | i1:$clamp, i32:$omod)), |
| 1560 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1561 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1562 | revOp, P.HasModifiers |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1563 | >; |
| 1564 | |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1565 | multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> { |
| 1566 | |
| 1567 | def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>; |
| 1568 | |
| 1569 | let isCodeGenOnly = 0 in { |
| 1570 | def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1571 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1572 | SIMCInstr <opName#"_e32", SISubtarget.SI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1573 | VOP2_MADKe <op.SI> { |
| 1574 | let AssemblerPredicates = [isSICI]; |
| 1575 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1576 | |
| 1577 | def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1578 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1579 | SIMCInstr <opName#"_e32", SISubtarget.VI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1580 | VOP2_MADKe <op.VI> { |
| 1581 | let AssemblerPredicates = [isVI]; |
| 1582 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1583 | } // End isCodeGenOnly = 0 |
| 1584 | } |
| 1585 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1586 | class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1587 | VOPCCommon <ins, "", pattern>, |
| 1588 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1589 | SIMCInstr<opName#"_e32", SISubtarget.NONE>, |
| 1590 | MnemonicAlias<opName#"_e32", opName> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1591 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1592 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1593 | } |
| 1594 | |
| 1595 | multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1596 | string opName, bit DefExec, string revOpName = ""> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1597 | def "" : VOPC_Pseudo <outs, ins, pattern, opName>; |
| 1598 | |
| 1599 | def _si : VOPC<op.SI, ins, asm, []>, |
| 1600 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1601 | let Defs = !if(DefExec, [EXEC], []); |
Matt Arsenault | 42f39e1 | 2015-03-23 18:45:35 +0000 | [diff] [blame] | 1602 | let hasSideEffects = DefExec; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1603 | } |
| 1604 | |
| 1605 | def _vi : VOPC<op.VI, ins, asm, []>, |
| 1606 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1607 | let Defs = !if(DefExec, [EXEC], []); |
Matt Arsenault | 42f39e1 | 2015-03-23 18:45:35 +0000 | [diff] [blame] | 1608 | let hasSideEffects = DefExec; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1609 | } |
| 1610 | } |
| 1611 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1612 | multiclass VOPC_Helper <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1613 | dag ins32, string asm32, list<dag> pat32, |
| 1614 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1615 | bit HasMods, bit DefExec, string revOp> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1616 | defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1617 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1618 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1619 | opName, HasMods, DefExec, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1620 | } |
| 1621 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1622 | // Special case for class instructions which only have modifiers on |
| 1623 | // the 1st source operand. |
| 1624 | multiclass VOPC_Class_Helper <vopc op, string opName, |
| 1625 | dag ins32, string asm32, list<dag> pat32, |
| 1626 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1627 | bit HasMods, bit DefExec, string revOp> { |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1628 | defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>; |
| 1629 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1630 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1631 | opName, HasMods, DefExec, revOp>, |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1632 | VOP3DisableModFields<1, 0, 0>; |
| 1633 | } |
| 1634 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1635 | multiclass VOPCInst <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1636 | VOPProfile P, PatLeaf cond = COND_NULL, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1637 | string revOp = opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1638 | bit DefExec = 0> : VOPC_Helper < |
| 1639 | op, opName, |
| 1640 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1641 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1642 | !if(P.HasModifiers, |
| 1643 | [(set i1:$dst, |
| 1644 | (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1645 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1646 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1647 | cond))], |
| 1648 | [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]), |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1649 | P.HasModifiers, DefExec, revOp |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1650 | >; |
| 1651 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1652 | multiclass VOPCClassInst <vopc op, string opName, VOPProfile P, |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1653 | bit DefExec = 0> : VOPC_Class_Helper < |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1654 | op, opName, |
| 1655 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1656 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1657 | !if(P.HasModifiers, |
| 1658 | [(set i1:$dst, |
| 1659 | (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))], |
| 1660 | [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]), |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1661 | P.HasModifiers, DefExec, opName |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1662 | >; |
| 1663 | |
| 1664 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1665 | multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1666 | VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1667 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1668 | multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1669 | VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1670 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1671 | multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1672 | VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1673 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1674 | multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1675 | VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1676 | |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1677 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1678 | multiclass VOPCX <vopc op, string opName, VOPProfile P, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1679 | PatLeaf cond = COND_NULL, |
| 1680 | string revOp = ""> |
| 1681 | : VOPCInst <op, opName, P, cond, revOp, 1>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1682 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1683 | multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> : |
| 1684 | VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1685 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1686 | multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> : |
| 1687 | VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1688 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1689 | multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> : |
| 1690 | VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1691 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1692 | multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> : |
| 1693 | VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1694 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1695 | multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1696 | list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1697 | op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1698 | >; |
| 1699 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1700 | multiclass VOPC_CLASS_F32 <vopc op, string opName> : |
| 1701 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>; |
| 1702 | |
| 1703 | multiclass VOPCX_CLASS_F32 <vopc op, string opName> : |
| 1704 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>; |
| 1705 | |
| 1706 | multiclass VOPC_CLASS_F64 <vopc op, string opName> : |
| 1707 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>; |
| 1708 | |
| 1709 | multiclass VOPCX_CLASS_F64 <vopc op, string opName> : |
| 1710 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>; |
| 1711 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1712 | multiclass VOP3Inst <vop3 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1713 | SDPatternOperator node = null_frag> : VOP3_Helper < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1714 | op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1715 | !if(!eq(P.NumSrcArgs, 3), |
| 1716 | !if(P.HasModifiers, |
| 1717 | [(set P.DstVT:$dst, |
| 1718 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1719 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1720 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1721 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))], |
| 1722 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1, |
| 1723 | P.Src2VT:$src2))]), |
| 1724 | !if(!eq(P.NumSrcArgs, 2), |
| 1725 | !if(P.HasModifiers, |
| 1726 | [(set P.DstVT:$dst, |
| 1727 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1728 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1729 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1730 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]) |
| 1731 | /* P.NumSrcArgs == 1 */, |
| 1732 | !if(P.HasModifiers, |
| 1733 | [(set P.DstVT:$dst, |
| 1734 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1735 | i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1736 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))), |
| 1737 | P.NumSrcArgs, P.HasModifiers |
| 1738 | >; |
| 1739 | |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1740 | // Special case for v_div_fmas_{f32|f64}, since it seems to be the |
| 1741 | // only VOP instruction that implicitly reads VCC. |
| 1742 | multiclass VOP3_VCC_Inst <vop3 op, string opName, |
| 1743 | VOPProfile P, |
| 1744 | SDPatternOperator node = null_frag> : VOP3_Helper < |
| 1745 | op, opName, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1746 | (outs P.DstRC.RegClass:$dst), |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1747 | (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0, |
| 1748 | InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1, |
| 1749 | InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2, |
| 1750 | ClampMod:$clamp, |
| 1751 | omod:$omod), |
Matt Arsenault | 8ebce8f | 2015-06-28 18:16:14 +0000 | [diff] [blame] | 1752 | "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1753 | [(set P.DstVT:$dst, |
| 1754 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1755 | i1:$clamp, i32:$omod)), |
| 1756 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1757 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)), |
| 1758 | (i1 VCC)))], |
| 1759 | 3, 1 |
| 1760 | >; |
| 1761 | |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1762 | multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1763 | string opName, list<dag> pattern> : |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1764 | VOP3b_3_m < |
Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1765 | op, (outs vrc:$vdst, SReg_64:$sdst), |
Matt Arsenault | 272c50a | 2014-09-30 19:49:43 +0000 | [diff] [blame] | 1766 | (ins InputModsNoDefault:$src0_modifiers, arc:$src0, |
| 1767 | InputModsNoDefault:$src1_modifiers, arc:$src1, |
| 1768 | InputModsNoDefault:$src2_modifiers, arc:$src2, |
Matt Arsenault | f2676a5 | 2014-11-05 19:35:00 +0000 | [diff] [blame] | 1769 | ClampMod:$clamp, omod:$omod), |
Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1770 | opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1771 | opName, opName, 1, 1 |
| 1772 | >; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1773 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1774 | multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> : |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1775 | VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>; |
| 1776 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1777 | multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> : |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1778 | VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1779 | |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1780 | |
| 1781 | class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat< |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1782 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)), |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1783 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1784 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))), |
| 1785 | (Inst i32:$src0_modifiers, P.Src0VT:$src0, |
| 1786 | i32:$src1_modifiers, P.Src1VT:$src1, |
| 1787 | i32:$src2_modifiers, P.Src2VT:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1788 | i1:$clamp, |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1789 | i32:$omod)>; |
| 1790 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1791 | //===----------------------------------------------------------------------===// |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1792 | // Interpolation opcodes |
| 1793 | //===----------------------------------------------------------------------===// |
| 1794 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1795 | class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1796 | VINTRPCommon <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1797 | SIMCInstr<opName, SISubtarget.NONE> { |
| 1798 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1799 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1800 | } |
| 1801 | |
| 1802 | class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1803 | string asm> : |
| 1804 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1805 | VINTRPe <op>, |
| 1806 | SIMCInstr<opName, SISubtarget.SI>; |
| 1807 | |
| 1808 | class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1809 | string asm> : |
| 1810 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1811 | VINTRPe_vi <op>, |
| 1812 | SIMCInstr<opName, SISubtarget.VI>; |
| 1813 | |
Tom Stellard | c70cf90 | 2015-05-25 16:15:50 +0000 | [diff] [blame] | 1814 | multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm, |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1815 | list<dag> pattern = []> { |
| 1816 | def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1817 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1818 | def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1819 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1820 | def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1821 | } |
| 1822 | |
| 1823 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1824 | // Vector I/O classes |
| 1825 | //===----------------------------------------------------------------------===// |
| 1826 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1827 | class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1828 | DS <outs, ins, "", pattern>, |
| 1829 | SIMCInstr <opName, SISubtarget.NONE> { |
| 1830 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1831 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1832 | } |
| 1833 | |
| 1834 | class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1835 | DS <outs, ins, asm, []>, |
| 1836 | DSe <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1837 | SIMCInstr <opName, SISubtarget.SI> { |
| 1838 | let isCodeGenOnly = 0; |
| 1839 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1840 | |
| 1841 | class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1842 | DS <outs, ins, asm, []>, |
| 1843 | DSe_vi <op>, |
| 1844 | SIMCInstr <opName, SISubtarget.VI>; |
| 1845 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1846 | class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1847 | DS_Real_si <op,opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1848 | |
| 1849 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1850 | bits<16> offset; |
| 1851 | let offset0 = offset{7-0}; |
| 1852 | let offset1 = offset{15-8}; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1853 | let isCodeGenOnly = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1854 | } |
| 1855 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1856 | class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1857 | DS_Real_vi <op, opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1858 | |
| 1859 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1860 | bits<16> offset; |
| 1861 | let offset0 = offset{7-0}; |
| 1862 | let offset1 = offset{15-8}; |
| 1863 | } |
| 1864 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1865 | multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc, |
| 1866 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1867 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1868 | string asm = opName#" $vdst, $addr"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1869 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1870 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 1871 | |
| 1872 | let data0 = 0, data1 = 0 in { |
| 1873 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1874 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1875 | } |
| 1876 | } |
| 1877 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1878 | multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc, |
| 1879 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1880 | dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1881 | gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1882 | string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1883 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1884 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1885 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1886 | let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1887 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 1888 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1889 | } |
| 1890 | } |
| 1891 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1892 | multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1893 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1894 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1895 | string asm = opName#" $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1896 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1897 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1898 | AtomicNoRet<opName, 0>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1899 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1900 | let data1 = 0, vdst = 0 in { |
| 1901 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1902 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1903 | } |
| 1904 | } |
| 1905 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1906 | multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1907 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1908 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1909 | ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1910 | string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1911 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1912 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1913 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1914 | let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1915 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 1916 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1917 | } |
| 1918 | } |
| 1919 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1920 | multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc, |
| 1921 | string noRetOp = "", |
| 1922 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1923 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1924 | string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1925 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1926 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1927 | AtomicNoRet<noRetOp, 1>; |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1928 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1929 | let data1 = 0 in { |
| 1930 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1931 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1932 | } |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1933 | } |
| 1934 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1935 | multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc, |
| 1936 | string noRetOp = "", dag ins, |
| 1937 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1938 | string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> { |
Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 1939 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1940 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1941 | AtomicNoRet<noRetOp, 1>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1942 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1943 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1944 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1945 | } |
| 1946 | |
| 1947 | multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1948 | string noRetOp = "", RegisterClass src = rc> : |
| 1949 | DS_1A2D_RET_m <op, asm, rc, noRetOp, |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1950 | (ins VGPR_32:$addr, src:$data0, src:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1951 | ds_offset:$offset, gds:$gds) |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1952 | >; |
Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1953 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1954 | multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1955 | string noRetOp = opName, |
| 1956 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1957 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1958 | ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1959 | string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> { |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1960 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1961 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1962 | AtomicNoRet<noRetOp, 0>; |
| 1963 | |
| 1964 | let vdst = 0 in { |
| 1965 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1966 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1967 | } |
| 1968 | } |
| 1969 | |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1970 | multiclass DS_0A_RET <bits<8> op, string opName, |
| 1971 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1972 | dag ins = (ins ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1973 | string asm = opName#" $vdst"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1974 | |
| 1975 | let mayLoad = 1, mayStore = 1 in { |
| 1976 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 1977 | |
| 1978 | let addr = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1979 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1980 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1981 | } // end addr = 0, data0 = 0, data1 = 0 |
| 1982 | } // end mayLoad = 1, mayStore = 1 |
| 1983 | } |
| 1984 | |
| 1985 | multiclass DS_1A_RET_GDS <bits<8> op, string opName, |
| 1986 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1987 | dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1988 | string asm = opName#" $vdst, $addr"#"$offset gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1989 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1990 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1991 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1992 | let data0 = 0, data1 = 0, gds = 1 in { |
| 1993 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1994 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
| 1995 | } // end data0 = 0, data1 = 0, gds = 1 |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 1996 | } |
| 1997 | |
| 1998 | multiclass DS_1A_GDS <bits<8> op, string opName, |
| 1999 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2000 | dag ins = (ins VGPR_32:$addr), |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2001 | string asm = opName#" $addr gds"> { |
| 2002 | |
| 2003 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2004 | |
| 2005 | let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in { |
| 2006 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 2007 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
| 2008 | } // end vdst = 0, data = 0, data1 = 0, gds = 1 |
| 2009 | } |
| 2010 | |
| 2011 | multiclass DS_1A <bits<8> op, string opName, |
| 2012 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2013 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2014 | string asm = opName#" $addr"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2015 | |
| 2016 | let mayLoad = 1, mayStore = 1 in { |
| 2017 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2018 | |
| 2019 | let vdst = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2020 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2021 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2022 | } // let vdst = 0, data0 = 0, data1 = 0 |
| 2023 | } // end mayLoad = 1, mayStore = 1 |
| 2024 | } |
| 2025 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2026 | //===----------------------------------------------------------------------===// |
| 2027 | // MTBUF classes |
| 2028 | //===----------------------------------------------------------------------===// |
| 2029 | |
| 2030 | class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2031 | MTBUF <outs, ins, "", pattern>, |
| 2032 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2033 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2034 | let isCodeGenOnly = 1; |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2035 | } |
| 2036 | |
| 2037 | class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins, |
| 2038 | string asm> : |
| 2039 | MTBUF <outs, ins, asm, []>, |
| 2040 | MTBUFe <op>, |
| 2041 | SIMCInstr<opName, SISubtarget.SI>; |
| 2042 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2043 | class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> : |
| 2044 | MTBUF <outs, ins, asm, []>, |
| 2045 | MTBUFe_vi <op>, |
| 2046 | SIMCInstr <opName, SISubtarget.VI>; |
| 2047 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2048 | multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm, |
| 2049 | list<dag> pattern> { |
| 2050 | |
| 2051 | def "" : MTBUF_Pseudo <opName, outs, ins, pattern>; |
| 2052 | |
| 2053 | def _si : MTBUF_Real_si <op, opName, outs, ins, asm>; |
| 2054 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2055 | def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>; |
| 2056 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2057 | } |
| 2058 | |
| 2059 | let mayStore = 1, mayLoad = 0 in { |
| 2060 | |
| 2061 | multiclass MTBUF_Store_Helper <bits<3> op, string opName, |
| 2062 | RegisterClass regClass> : MTBUF_m < |
| 2063 | op, opName, (outs), |
| 2064 | (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2065 | i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2066 | SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2067 | opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2068 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2069 | >; |
| 2070 | |
| 2071 | } // mayStore = 1, mayLoad = 0 |
| 2072 | |
| 2073 | let mayLoad = 1, mayStore = 0 in { |
| 2074 | |
| 2075 | multiclass MTBUF_Load_Helper <bits<3> op, string opName, |
| 2076 | RegisterClass regClass> : MTBUF_m < |
| 2077 | op, opName, (outs regClass:$dst), |
| 2078 | (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2079 | i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2080 | i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2081 | opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2082 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2083 | >; |
| 2084 | |
| 2085 | } // mayLoad = 1, mayStore = 0 |
| 2086 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2087 | //===----------------------------------------------------------------------===// |
| 2088 | // MUBUF classes |
| 2089 | //===----------------------------------------------------------------------===// |
| 2090 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2091 | class mubuf <bits<7> si, bits<7> vi = si> { |
| 2092 | field bits<7> SI = si; |
| 2093 | field bits<7> VI = vi; |
| 2094 | } |
| 2095 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2096 | let isCodeGenOnly = 0 in { |
| 2097 | |
| 2098 | class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2099 | MUBUF <outs, ins, asm, pattern>, MUBUFe <op> { |
| 2100 | let lds = 0; |
| 2101 | } |
| 2102 | |
| 2103 | } // End let isCodeGenOnly = 0 |
| 2104 | |
| 2105 | class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2106 | MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> { |
| 2107 | let lds = 0; |
| 2108 | } |
| 2109 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2110 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 2111 | bit IsAddr64 = is_addr64; |
| 2112 | string OpName = NAME # suffix; |
| 2113 | } |
| 2114 | |
| 2115 | class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2116 | MUBUF <outs, ins, "", pattern>, |
| 2117 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2118 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2119 | let isCodeGenOnly = 1; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2120 | |
| 2121 | // dummy fields, so that we can use let statements around multiclasses |
| 2122 | bits<1> offen; |
| 2123 | bits<1> idxen; |
| 2124 | bits<8> vaddr; |
| 2125 | bits<1> glc; |
| 2126 | bits<1> slc; |
| 2127 | bits<1> tfe; |
| 2128 | bits<8> soffset; |
| 2129 | } |
| 2130 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2131 | class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2132 | string asm> : |
| 2133 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2134 | MUBUFe <op.SI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2135 | SIMCInstr<opName, SISubtarget.SI> { |
| 2136 | let lds = 0; |
| 2137 | } |
| 2138 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2139 | class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2140 | string asm> : |
| 2141 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2142 | MUBUFe_vi <op.VI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2143 | SIMCInstr<opName, SISubtarget.VI> { |
| 2144 | let lds = 0; |
| 2145 | } |
| 2146 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2147 | multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2148 | list<dag> pattern> { |
| 2149 | |
| 2150 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2151 | MUBUFAddr64Table <0>; |
| 2152 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2153 | let addr64 = 0, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2154 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2155 | } |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2156 | |
| 2157 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2158 | } |
| 2159 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2160 | multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2161 | dag ins, string asm, list<dag> pattern> { |
| 2162 | |
| 2163 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2164 | MUBUFAddr64Table <1>; |
| 2165 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2166 | let addr64 = 1, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2167 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2168 | } |
| 2169 | |
| 2170 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2171 | // for VI appropriately. |
| 2172 | } |
| 2173 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2174 | multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins, |
| 2175 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2176 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2177 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2178 | MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>, |
| 2179 | AtomicNoRet<NAME#"_OFFSET", is_return>; |
| 2180 | |
| 2181 | let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in { |
| 2182 | let addr64 = 0 in { |
| 2183 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2184 | } |
| 2185 | |
| 2186 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
| 2187 | } |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2188 | } |
| 2189 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2190 | multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins, |
| 2191 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2192 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2193 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2194 | MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>, |
| 2195 | AtomicNoRet<NAME#"_ADDR64", is_return>; |
| 2196 | |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2197 | let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in { |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2198 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2199 | } |
| 2200 | |
| 2201 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2202 | // for VI appropriately. |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2203 | } |
| 2204 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2205 | multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc, |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2206 | ValueType vt, SDPatternOperator atomic> { |
| 2207 | |
| 2208 | let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in { |
| 2209 | |
| 2210 | // No return variants |
| 2211 | let glc = 0 in { |
| 2212 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2213 | defm _ADDR64 : MUBUFAtomicAddr64_m < |
| 2214 | op, name#"_addr64", (outs), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2215 | (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2216 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 2217 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2218 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2219 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2220 | defm _OFFSET : MUBUFAtomicOffset_m < |
| 2221 | op, name#"_offset", (outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2222 | (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2223 | slc:$slc), |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2224 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0 |
| 2225 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2226 | } // glc = 0 |
| 2227 | |
| 2228 | // Variant that return values |
| 2229 | let glc = 1, Constraints = "$vdata = $vdata_in", |
| 2230 | DisableEncoding = "$vdata_in" in { |
| 2231 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2232 | defm _RTN_ADDR64 : MUBUFAtomicAddr64_m < |
| 2233 | op, name#"_rtn_addr64", (outs rc:$vdata), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2234 | (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2235 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2236 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc", |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2237 | [(set vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2238 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 2239 | i16:$offset, i1:$slc), vt:$vdata_in))], 1 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2240 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2241 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2242 | defm _RTN_OFFSET : MUBUFAtomicOffset_m < |
| 2243 | op, name#"_rtn_offset", (outs rc:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2244 | (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2245 | mbuf_offset:$offset, slc:$slc), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2246 | name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc", |
| 2247 | [(set vt:$vdata, |
| 2248 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2249 | i1:$slc), vt:$vdata_in))], 1 |
| 2250 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2251 | |
| 2252 | } // glc = 1 |
| 2253 | |
| 2254 | } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1 |
| 2255 | } |
| 2256 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2257 | multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass, |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2258 | ValueType load_vt = i32, |
| 2259 | SDPatternOperator ld = null_frag> { |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2260 | |
Tom Stellard | 3e41dc4 | 2014-12-09 00:03:54 +0000 | [diff] [blame] | 2261 | let mayLoad = 1, mayStore = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2262 | let offen = 0, idxen = 0, vaddr = 0 in { |
| 2263 | defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2264 | (ins SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2265 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2266 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2267 | [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc, |
| 2268 | i32:$soffset, i16:$offset, |
| 2269 | i1:$glc, i1:$slc, i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2270 | } |
| 2271 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2272 | let offen = 1, idxen = 0 in { |
| 2273 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2274 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2275 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2276 | tfe:$tfe), |
| 2277 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2278 | } |
| 2279 | |
| 2280 | let offen = 0, idxen = 1 in { |
| 2281 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2282 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2283 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2284 | slc:$slc, tfe:$tfe), |
| 2285 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2286 | } |
| 2287 | |
| 2288 | let offen = 1, idxen = 1 in { |
| 2289 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2290 | (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2291 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Matt Arsenault | caa1288 | 2015-02-18 02:04:38 +0000 | [diff] [blame] | 2292 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2293 | } |
| 2294 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2295 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2296 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2297 | (ins VReg_64:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2298 | SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2299 | glc:$glc, slc:$slc, tfe:$tfe), |
| 2300 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"# |
| 2301 | "$glc"#"$slc"#"$tfe", |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2302 | [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2303 | i64:$vaddr, i32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2304 | i16:$offset, i1:$glc, i1:$slc, |
| 2305 | i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2306 | } |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2307 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2308 | } |
| 2309 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2310 | multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass, |
Tom Stellard | aec94b3 | 2015-02-27 14:59:46 +0000 | [diff] [blame] | 2311 | ValueType store_vt = i32, SDPatternOperator st = null_frag> { |
Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2312 | let mayLoad = 0, mayStore = 1 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2313 | defm : MUBUF_m <op, name, (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2314 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2315 | mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc, |
| 2316 | tfe:$tfe), |
| 2317 | name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"# |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2318 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2319 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2320 | let offen = 0, idxen = 0, vaddr = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2321 | defm _OFFSET : MUBUF_m <op, name#"_offset",(outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2322 | (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2323 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2324 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2325 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 2326 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2327 | } // offen = 0, idxen = 0, vaddr = 0 |
| 2328 | |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2329 | let offen = 1, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2330 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2331 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2332 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2333 | slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2334 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"# |
| 2335 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2336 | } // end offen = 1, idxen = 0 |
| 2337 | |
Tom Stellard | a14b011 | 2015-03-10 16:16:51 +0000 | [diff] [blame] | 2338 | let offen = 0, idxen = 1 in { |
| 2339 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs), |
| 2340 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
| 2341 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2342 | slc:$slc, tfe:$tfe), |
| 2343 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2344 | } |
| 2345 | |
| 2346 | let offen = 1, idxen = 1 in { |
| 2347 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs), |
| 2348 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2349 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
| 2350 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2351 | } |
| 2352 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2353 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2354 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2355 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, |
| 2356 | SCSrc_32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2357 | mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2358 | tfe:$tfe), |
| 2359 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"# |
| 2360 | "$offset"#"$glc"#"$slc"#"$tfe", |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2361 | [(st store_vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2362 | (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2363 | i32:$soffset, i16:$offset, |
| 2364 | i1:$glc, i1:$slc, i1:$tfe))]>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2365 | } |
| 2366 | } // End mayLoad = 0, mayStore = 1 |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 2367 | } |
| 2368 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2369 | class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> : |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2370 | FLAT <op, (outs regClass:$vdst), |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2371 | (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2372 | asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> { |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2373 | let data = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2374 | let mayLoad = 1; |
| 2375 | } |
| 2376 | |
| 2377 | class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> : |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2378 | FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr, |
| 2379 | glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2380 | name#" $data, $addr"#"$glc"#"$slc"#"$tfe", |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2381 | []> { |
| 2382 | |
| 2383 | let mayLoad = 0; |
| 2384 | let mayStore = 1; |
| 2385 | |
| 2386 | // Encoding |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2387 | let vdst = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2388 | } |
| 2389 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2390 | multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc, |
| 2391 | RegisterClass data_rc = vdst_rc> { |
| 2392 | |
| 2393 | let mayLoad = 1, mayStore = 1 in { |
| 2394 | def "" : FLAT <op, (outs), |
| 2395 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2396 | tfe_flat_atomic:$tfe), |
| 2397 | name#" $addr, $data"#"$slc"#"$tfe", []>, |
| 2398 | AtomicNoRet <NAME, 0> { |
| 2399 | let glc = 0; |
| 2400 | let vdst = 0; |
| 2401 | } |
| 2402 | |
| 2403 | def _RTN : FLAT <op, (outs vdst_rc:$vdst), |
| 2404 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2405 | tfe_flat_atomic:$tfe), |
| 2406 | name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>, |
| 2407 | AtomicNoRet <NAME, 1> { |
| 2408 | let glc = 1; |
| 2409 | } |
| 2410 | } |
| 2411 | } |
| 2412 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2413 | class MIMG_Mask <string op, int channels> { |
| 2414 | string Op = op; |
| 2415 | int Channels = channels; |
| 2416 | } |
| 2417 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2418 | class MIMG_NoSampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2419 | RegisterClass dst_rc, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2420 | RegisterClass src_rc> : MIMG < |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2421 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2422 | (outs dst_rc:$vdata), |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2423 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2424 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2425 | SReg_256:$srsrc), |
| 2426 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2427 | #" $tfe, $lwe, $slc, $vaddr, $srsrc", |
| 2428 | []> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 2429 | let ssamp = 0; |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2430 | let mayLoad = 1; |
| 2431 | let mayStore = 0; |
| 2432 | let hasPostISelHook = 1; |
| 2433 | } |
| 2434 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2435 | multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm, |
| 2436 | RegisterClass dst_rc, |
| 2437 | int channels> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2438 | def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2439 | MIMG_Mask<asm#"_V1", channels>; |
| 2440 | def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>, |
| 2441 | MIMG_Mask<asm#"_V2", channels>; |
| 2442 | def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>, |
| 2443 | MIMG_Mask<asm#"_V4", channels>; |
| 2444 | } |
| 2445 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2446 | multiclass MIMG_NoSampler <bits<7> op, string asm> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2447 | defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>; |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2448 | defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>; |
| 2449 | defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>; |
| 2450 | defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2451 | } |
| 2452 | |
| 2453 | class MIMG_Sampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2454 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2455 | RegisterClass src_rc, int wqm> : MIMG < |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2456 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2457 | (outs dst_rc:$vdata), |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2458 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2459 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 2460 | SReg_256:$srsrc, SReg_128:$ssamp), |
Christian Konig | 08e768b | 2013-02-21 15:17:17 +0000 | [diff] [blame] | 2461 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2462 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2463 | []> { |
| 2464 | let mayLoad = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2465 | let mayStore = 0; |
Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 2466 | let hasPostISelHook = 1; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2467 | let WQM = wqm; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2468 | } |
| 2469 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2470 | multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm, |
| 2471 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2472 | int channels, int wqm> { |
| 2473 | def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2474 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2475 | def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2476 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2477 | def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2478 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2479 | def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2480 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2481 | def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2482 | MIMG_Mask<asm#"_V16", channels>; |
| 2483 | } |
| 2484 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2485 | multiclass MIMG_Sampler <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2486 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2487 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2488 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2489 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2490 | } |
| 2491 | |
| 2492 | multiclass MIMG_Sampler_WQM <bits<7> op, string asm> { |
| 2493 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2494 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2495 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2496 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2497 | } |
| 2498 | |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2499 | class MIMG_Gather_Helper <bits<7> op, string asm, |
| 2500 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2501 | RegisterClass src_rc, int wqm> : MIMG < |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2502 | op, |
| 2503 | (outs dst_rc:$vdata), |
| 2504 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
| 2505 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
| 2506 | SReg_256:$srsrc, SReg_128:$ssamp), |
| 2507 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2508 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
| 2509 | []> { |
| 2510 | let mayLoad = 1; |
| 2511 | let mayStore = 0; |
| 2512 | |
| 2513 | // DMASK was repurposed for GATHER4. 4 components are always |
| 2514 | // returned and DMASK works like a swizzle - it selects |
| 2515 | // the component to fetch. The only useful DMASK values are |
| 2516 | // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns |
| 2517 | // (red,red,red,red) etc.) The ISA document doesn't mention |
| 2518 | // this. |
| 2519 | // Therefore, disable all code which updates DMASK by setting these two: |
| 2520 | let MIMG = 0; |
| 2521 | let hasPostISelHook = 0; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2522 | let WQM = wqm; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2523 | } |
| 2524 | |
| 2525 | multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm, |
| 2526 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2527 | int channels, int wqm> { |
| 2528 | def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2529 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2530 | def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2531 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2532 | def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2533 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2534 | def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2535 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2536 | def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2537 | MIMG_Mask<asm#"_V16", channels>; |
| 2538 | } |
| 2539 | |
| 2540 | multiclass MIMG_Gather <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2541 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2542 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2543 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2544 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2545 | } |
| 2546 | |
| 2547 | multiclass MIMG_Gather_WQM <bits<7> op, string asm> { |
| 2548 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2549 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2550 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2551 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2552 | } |
| 2553 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 2554 | //===----------------------------------------------------------------------===// |
| 2555 | // Vector instruction mappings |
| 2556 | //===----------------------------------------------------------------------===// |
| 2557 | |
| 2558 | // Maps an opcode in e32 form to its e64 equivalent |
| 2559 | def getVOPe64 : InstrMapping { |
| 2560 | let FilterClass = "VOP"; |
| 2561 | let RowFields = ["OpName"]; |
| 2562 | let ColFields = ["Size"]; |
| 2563 | let KeyCol = ["4"]; |
| 2564 | let ValueCols = [["8"]]; |
| 2565 | } |
| 2566 | |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2567 | // Maps an opcode in e64 form to its e32 equivalent |
| 2568 | def getVOPe32 : InstrMapping { |
| 2569 | let FilterClass = "VOP"; |
| 2570 | let RowFields = ["OpName"]; |
| 2571 | let ColFields = ["Size"]; |
| 2572 | let KeyCol = ["8"]; |
| 2573 | let ValueCols = [["4"]]; |
| 2574 | } |
| 2575 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2576 | def getMaskedMIMGOp : InstrMapping { |
| 2577 | let FilterClass = "MIMG_Mask"; |
| 2578 | let RowFields = ["Op"]; |
| 2579 | let ColFields = ["Channels"]; |
| 2580 | let KeyCol = ["4"]; |
| 2581 | let ValueCols = [["1"], ["2"], ["3"] ]; |
| 2582 | } |
| 2583 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 2584 | // Maps an commuted opcode to its original version |
| 2585 | def getCommuteOrig : InstrMapping { |
| 2586 | let FilterClass = "VOP2_REV"; |
| 2587 | let RowFields = ["RevOp"]; |
| 2588 | let ColFields = ["IsOrig"]; |
| 2589 | let KeyCol = ["0"]; |
| 2590 | let ValueCols = [["1"]]; |
| 2591 | } |
| 2592 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2593 | // Maps an original opcode to its commuted version |
| 2594 | def getCommuteRev : InstrMapping { |
| 2595 | let FilterClass = "VOP2_REV"; |
| 2596 | let RowFields = ["RevOp"]; |
| 2597 | let ColFields = ["IsOrig"]; |
| 2598 | let KeyCol = ["1"]; |
| 2599 | let ValueCols = [["0"]]; |
| 2600 | } |
| 2601 | |
| 2602 | def getCommuteCmpOrig : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2603 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2604 | let RowFields = ["RevOp"]; |
| 2605 | let ColFields = ["IsOrig"]; |
| 2606 | let KeyCol = ["0"]; |
| 2607 | let ValueCols = [["1"]]; |
| 2608 | } |
| 2609 | |
| 2610 | // Maps an original opcode to its commuted version |
| 2611 | def getCommuteCmpRev : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2612 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2613 | let RowFields = ["RevOp"]; |
| 2614 | let ColFields = ["IsOrig"]; |
| 2615 | let KeyCol = ["1"]; |
| 2616 | let ValueCols = [["0"]]; |
| 2617 | } |
| 2618 | |
| 2619 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2620 | def getMCOpcodeGen : InstrMapping { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2621 | let FilterClass = "SIMCInstr"; |
| 2622 | let RowFields = ["PseudoInstr"]; |
| 2623 | let ColFields = ["Subtarget"]; |
| 2624 | let KeyCol = [!cast<string>(SISubtarget.NONE)]; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2625 | let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]]; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2626 | } |
| 2627 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2628 | def getAddr64Inst : InstrMapping { |
| 2629 | let FilterClass = "MUBUFAddr64Table"; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2630 | let RowFields = ["OpName"]; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2631 | let ColFields = ["IsAddr64"]; |
| 2632 | let KeyCol = ["0"]; |
| 2633 | let ValueCols = [["1"]]; |
| 2634 | } |
| 2635 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 2636 | // Maps an atomic opcode to its version with a return value. |
| 2637 | def getAtomicRetOp : InstrMapping { |
| 2638 | let FilterClass = "AtomicNoRet"; |
| 2639 | let RowFields = ["NoRetOp"]; |
| 2640 | let ColFields = ["IsRet"]; |
| 2641 | let KeyCol = ["0"]; |
| 2642 | let ValueCols = [["1"]]; |
| 2643 | } |
| 2644 | |
| 2645 | // Maps an atomic opcode to its returnless version. |
| 2646 | def getAtomicNoRetOp : InstrMapping { |
| 2647 | let FilterClass = "AtomicNoRet"; |
| 2648 | let RowFields = ["NoRetOp"]; |
| 2649 | let ColFields = ["IsRet"]; |
| 2650 | let KeyCol = ["1"]; |
| 2651 | let ValueCols = [["0"]]; |
| 2652 | } |
| 2653 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2654 | include "SIInstructions.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2655 | include "CIInstructions.td" |
| 2656 | include "VIInstructions.td" |