blob: b39a78714640e1e2da184c19bfbdc30f61e54c45 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
11def isVI : Predicate <
12 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
13 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000014
Tom Stellardd1f0f022015-04-23 19:33:54 +000015def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
16
Tom Stellard94d2e992014-10-07 23:51:34 +000017class vop {
18 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000020}
21
Marek Olsak5df00d62014-12-07 12:18:57 +000022class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000023 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000024 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000025
Marek Olsak5df00d62014-12-07 12:18:57 +000026 field bits<9> SI3 = {0, si{7-0}};
27 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000028}
29
Marek Olsak5df00d62014-12-07 12:18:57 +000030class vop1 <bits<8> si, bits<8> vi = si> : vop {
31 field bits<8> SI = si;
32 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000033
Marek Olsak5df00d62014-12-07 12:18:57 +000034 field bits<9> SI3 = {1, 1, si{6-0}};
35 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000036}
37
Marek Olsak5df00d62014-12-07 12:18:57 +000038class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000039 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000040 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000041
Marek Olsak5df00d62014-12-07 12:18:57 +000042 field bits<9> SI3 = {1, 0, 0, si{5-0}};
43 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000044}
45
Marek Olsakf0b130a2015-01-15 18:43:06 +000046// Specify a VOP2 opcode for SI and VOP3 opcode for VI
47// that doesn't have VOP2 encoding on VI
48class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
49 let VI3 = vi;
50}
51
Marek Olsak5df00d62014-12-07 12:18:57 +000052class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
53 let SI3 = si;
54 let VI3 = vi;
55}
56
57class sop1 <bits<8> si, bits<8> vi = si> {
58 field bits<8> SI = si;
59 field bits<8> VI = vi;
60}
61
62class sop2 <bits<7> si, bits<7> vi = si> {
63 field bits<7> SI = si;
64 field bits<7> VI = vi;
65}
66
67class sopk <bits<5> si, bits<5> vi = si> {
68 field bits<5> SI = si;
69 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000070}
71
Tom Stellardc721a232014-05-16 20:56:47 +000072// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000073// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000074def SISubtarget {
75 int NONE = -1;
76 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000077 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000078}
79
Tom Stellard75aadc22012-12-11 21:25:42 +000080//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000081// SI DAG Nodes
82//===----------------------------------------------------------------------===//
83
Tom Stellard9fa17912013-08-14 23:24:45 +000084def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000085 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000086 [SDNPMayLoad, SDNPMemOperand]
87>;
88
Tom Stellardafcf12f2013-09-12 02:55:14 +000089def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
90 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000091 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000092 SDTCisVT<1, iAny>, // vdata(VGPR)
93 SDTCisVT<2, i32>, // num_channels(imm)
94 SDTCisVT<3, i32>, // vaddr(VGPR)
95 SDTCisVT<4, i32>, // soffset(SGPR)
96 SDTCisVT<5, i32>, // inst_offset(imm)
97 SDTCisVT<6, i32>, // dfmt(imm)
98 SDTCisVT<7, i32>, // nfmt(imm)
99 SDTCisVT<8, i32>, // offen(imm)
100 SDTCisVT<9, i32>, // idxen(imm)
101 SDTCisVT<10, i32>, // glc(imm)
102 SDTCisVT<11, i32>, // slc(imm)
103 SDTCisVT<12, i32> // tfe(imm)
104 ]>,
105 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
106>;
107
Tom Stellard9fa17912013-08-14 23:24:45 +0000108def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000109 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000110 SDTCisVT<3, i32>]>
111>;
112
113class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000114 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000115 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000116>;
117
118def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
119def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
120def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
121def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
122
Tom Stellard067c8152014-07-21 14:01:14 +0000123def SIconstdata_ptr : SDNode<
124 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
125>;
126
Tom Stellard381a94a2015-05-12 15:00:49 +0000127//===----------------------------------------------------------------------===//
128// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
129// to be glued to the memory instructions.
130//===----------------------------------------------------------------------===//
131
132def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
133 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
134>;
135
136def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
137 return isLocalLoad(cast<LoadSDNode>(N));
138}]>;
139
140def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
141 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
142 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
143}]>;
144
145def si_load_local_align8 : Aligned8Bytes <
146 (ops node:$ptr), (si_load_local node:$ptr)
147>;
148
149def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
150 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
151}]>;
152def si_az_extload_local : AZExtLoadBase <si_ld_local>;
153
154multiclass SIExtLoadLocal <PatFrag ld_node> {
155
156 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
157 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
158 >;
159
160 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
161 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
162 >;
163}
164
165defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
166defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
167
168def SIst_local : SDNode <"ISD::STORE", SDTStore,
169 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
170>;
171
172def si_st_local : PatFrag <
173 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
174 return isLocalStore(cast<StoreSDNode>(N));
175}]>;
176
177def si_store_local : PatFrag <
178 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
179 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
180 !cast<StoreSDNode>(N)->isTruncatingStore();
181}]>;
182
183def si_store_local_align8 : Aligned8Bytes <
184 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
185>;
186
187def si_truncstore_local : PatFrag <
188 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
189 return cast<StoreSDNode>(N)->isTruncatingStore();
190}]>;
191
192def si_truncstore_local_i8 : PatFrag <
193 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
194 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
195}]>;
196
197def si_truncstore_local_i16 : PatFrag <
198 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
199 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
200}]>;
201
202multiclass SIAtomicM0Glue2 <string op_name> {
203
204 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
205 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
206 >;
207
208 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
209}
210
211defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
212defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
213defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
214defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
215defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
216defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
217defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
218defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
219defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
220defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
221
222def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
223 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
224>;
225
226defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
227
Tom Stellard26075d52013-02-07 19:39:38 +0000228// Transformation function, extract the lower 32bit of a 64bit immediate
229def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000230 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
231 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000232}]>;
233
Tom Stellardab8a8c82013-07-12 18:15:02 +0000234def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000235 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
236 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000237}]>;
238
Tom Stellard26075d52013-02-07 19:39:38 +0000239// Transformation function, extract the upper 32bit of a 64bit immediate
240def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000241 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000242}]>;
243
Tom Stellardab8a8c82013-07-12 18:15:02 +0000244def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000245 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000246 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
247 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000248}]>;
249
Tom Stellard044e4182014-02-06 18:36:34 +0000250def IMM8bitDWORD : PatLeaf <(imm),
251 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000252>;
253
Tom Stellard044e4182014-02-06 18:36:34 +0000254def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000255 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000256}]>;
257
Tom Stellardafcf12f2013-09-12 02:55:14 +0000258def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000260}]>;
261
262def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000263 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000264}]>;
265
Tom Stellard07a10a32013-06-03 17:39:43 +0000266def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000267 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000268}]>;
269
Tom Stellard044e4182014-02-06 18:36:34 +0000270def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000271 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000272}]>;
273
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000274def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000275 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000276}]>;
277
Tom Stellardfb77f002015-01-13 22:59:41 +0000278// Copied from the AArch64 backend:
279def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
280return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000281 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000282}]>;
283
284// Copied from the AArch64 backend:
285def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
286return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000287 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000288}]>;
289
Matt Arsenault99ed7892014-03-19 22:19:49 +0000290def IMM8bit : PatLeaf <(imm),
291 [{return isUInt<8>(N->getZExtValue());}]
292>;
293
Tom Stellard07a10a32013-06-03 17:39:43 +0000294def IMM12bit : PatLeaf <(imm),
295 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000296>;
297
Matt Arsenault99ed7892014-03-19 22:19:49 +0000298def IMM16bit : PatLeaf <(imm),
299 [{return isUInt<16>(N->getZExtValue());}]
300>;
301
Marek Olsak58f61a82014-12-07 17:17:38 +0000302def IMM20bit : PatLeaf <(imm),
303 [{return isUInt<20>(N->getZExtValue());}]
304>;
305
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000306def IMM32bit : PatLeaf <(imm),
307 [{return isUInt<32>(N->getZExtValue());}]
308>;
309
Tom Stellarde2367942014-02-06 18:36:41 +0000310def mubuf_vaddr_offset : PatFrag<
311 (ops node:$ptr, node:$offset, node:$imm_offset),
312 (add (add node:$ptr, node:$offset), node:$imm_offset)
313>;
314
Christian Konigf82901a2013-02-26 17:52:23 +0000315class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000316 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000317}]>;
318
Matt Arsenault303011a2014-12-17 21:04:08 +0000319class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
320 return isInlineImmediate(N);
321}]>;
322
Tom Stellarddf94dc32013-08-14 23:24:24 +0000323class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000324 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000325 return false;
326 }
327 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000328 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000329 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
330 U != E; ++U) {
331 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
332 return true;
333 }
334 }
335 return false;
336}]>;
337
Tom Stellard01825af2014-07-21 14:01:08 +0000338//===----------------------------------------------------------------------===//
339// Custom Operands
340//===----------------------------------------------------------------------===//
341
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000342def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000343 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000344}
345
Tom Stellardd7e6f132015-04-08 01:09:26 +0000346def SoppBrTarget : AsmOperandClass {
347 let Name = "SoppBrTarget";
348 let ParserMethod = "parseSOppBrTarget";
349}
350
Tom Stellard01825af2014-07-21 14:01:08 +0000351def sopp_brtarget : Operand<OtherVT> {
352 let EncoderMethod = "getSOPPBrEncoding";
353 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000354 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000355}
356
Tom Stellardb4a313a2014-08-01 00:32:39 +0000357include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000358include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000359
Tom Stellardd7e6f132015-04-08 01:09:26 +0000360def MubufOffsetMatchClass : AsmOperandClass {
361 let Name = "MubufOffset";
362 let ParserMethod = "parseMubufOptionalOps";
363 let RenderMethod = "addImmOperands";
364}
365
366class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
367 let Name = "DSOffset"#parser;
368 let ParserMethod = parser;
369 let RenderMethod = "addImmOperands";
370 let PredicateMethod = "isDSOffset";
371}
372
373def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
374def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
375
376def DSOffset01MatchClass : AsmOperandClass {
377 let Name = "DSOffset1";
378 let ParserMethod = "parseDSOff01OptionalOps";
379 let RenderMethod = "addImmOperands";
380 let PredicateMethod = "isDSOffset01";
381}
382
383class GDSBaseMatchClass <string parser> : AsmOperandClass {
384 let Name = "GDS"#parser;
385 let PredicateMethod = "isImm";
386 let ParserMethod = parser;
387 let RenderMethod = "addImmOperands";
388}
389
390def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
391def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
392
Tom Stellard12a19102015-06-12 20:47:06 +0000393class GLCBaseMatchClass <string parser> : AsmOperandClass {
394 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000395 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000396 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000397 let RenderMethod = "addImmOperands";
398}
399
Tom Stellard12a19102015-06-12 20:47:06 +0000400def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
401def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
402
403class SLCBaseMatchClass <string parser> : AsmOperandClass {
404 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000405 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000406 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000407 let RenderMethod = "addImmOperands";
408}
409
Tom Stellard12a19102015-06-12 20:47:06 +0000410def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
411def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
412def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
413
414class TFEBaseMatchClass <string parser> : AsmOperandClass {
415 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000416 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000417 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000418 let RenderMethod = "addImmOperands";
419}
420
Tom Stellard12a19102015-06-12 20:47:06 +0000421def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
422def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
423def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
424
Tom Stellardd7e6f132015-04-08 01:09:26 +0000425def OModMatchClass : AsmOperandClass {
426 let Name = "OMod";
427 let PredicateMethod = "isImm";
428 let ParserMethod = "parseVOP3OptionalOps";
429 let RenderMethod = "addImmOperands";
430}
431
432def ClampMatchClass : AsmOperandClass {
433 let Name = "Clamp";
434 let PredicateMethod = "isImm";
435 let ParserMethod = "parseVOP3OptionalOps";
436 let RenderMethod = "addImmOperands";
437}
438
Tom Stellard229d5e62014-08-05 14:48:12 +0000439let OperandType = "OPERAND_IMMEDIATE" in {
440
441def offen : Operand<i1> {
442 let PrintMethod = "printOffen";
443}
444def idxen : Operand<i1> {
445 let PrintMethod = "printIdxen";
446}
447def addr64 : Operand<i1> {
448 let PrintMethod = "printAddr64";
449}
450def mbuf_offset : Operand<i16> {
451 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000452 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000453}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000454class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000455 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000456 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000457}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000458def ds_offset : ds_offset_base <DSOffsetMatchClass>;
459def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
460
Matt Arsenault61cc9082014-10-10 22:16:07 +0000461def ds_offset0 : Operand<i8> {
462 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000463 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000464}
465def ds_offset1 : Operand<i8> {
466 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000467 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000468}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000469class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000470 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000471 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000472}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000473def gds : gds_base <GDSMatchClass>;
474
475def gds01 : gds_base <GDS01MatchClass>;
476
Tom Stellard12a19102015-06-12 20:47:06 +0000477class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000478 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000479 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000480}
Tom Stellard12a19102015-06-12 20:47:06 +0000481
482def glc : glc_base <GLCMubufMatchClass>;
483def glc_flat : glc_base <GLCFlatMatchClass>;
484
485class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000486 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000487 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000488}
Tom Stellard12a19102015-06-12 20:47:06 +0000489
490def slc : slc_base <SLCMubufMatchClass>;
491def slc_flat : slc_base <SLCFlatMatchClass>;
492def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
493
494class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000495 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000496 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000497}
498
Tom Stellard12a19102015-06-12 20:47:06 +0000499def tfe : tfe_base <TFEMubufMatchClass>;
500def tfe_flat : tfe_base <TFEFlatMatchClass>;
501def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
502
Matt Arsenault97069782014-09-30 19:49:48 +0000503def omod : Operand <i32> {
504 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000505 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000506}
507
508def ClampMod : Operand <i1> {
509 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000510 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000511}
512
Tom Stellard229d5e62014-08-05 14:48:12 +0000513} // End OperandType = "OPERAND_IMMEDIATE"
514
Tom Stellardc0503922015-03-12 21:34:22 +0000515def VOPDstS64 : VOPDstOperand <SReg_64>;
516
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000518// Complex patterns
519//===----------------------------------------------------------------------===//
520
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000521def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000522def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000523
Tom Stellardb02094e2014-07-21 15:45:01 +0000524def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000525def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000526def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000527def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000528def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000529def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000530
Tom Stellardb4a313a2014-08-01 00:32:39 +0000531def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000532def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000533def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000534def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000535def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000536def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000537
Tom Stellardb02c2682014-06-24 23:33:07 +0000538//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000539// SI assembler operands
540//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000541
Christian Konigeabf8332013-02-21 15:16:49 +0000542def SIOperand {
543 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000544 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000545 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546}
547
Tom Stellardb4a313a2014-08-01 00:32:39 +0000548def SRCMODS {
549 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000550 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000551}
552
553def DSTCLAMP {
554 int NONE = 0;
555}
556
557def DSTOMOD {
558 int NONE = 0;
559}
Tom Stellard75aadc22012-12-11 21:25:42 +0000560
Christian Konig72d5d5c2013-02-21 15:16:44 +0000561//===----------------------------------------------------------------------===//
562//
563// SI Instruction multiclass helpers.
564//
565// Instructions with _32 take 32-bit operands.
566// Instructions with _64 take 64-bit operands.
567//
568// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
569// encoding is the standard encoding, but instruction that make use of
570// any of the instruction modifiers must use the 64-bit encoding.
571//
572// Instructions with _e32 use the 32-bit encoding.
573// Instructions with _e64 use the 64-bit encoding.
574//
575//===----------------------------------------------------------------------===//
576
Tom Stellardc470c962014-10-01 14:44:42 +0000577class SIMCInstr <string pseudo, int subtarget> {
578 string PseudoInstr = pseudo;
579 int Subtarget = subtarget;
580}
581
Christian Konig72d5d5c2013-02-21 15:16:44 +0000582//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000583// EXP classes
584//===----------------------------------------------------------------------===//
585
586class EXPCommon : InstSI<
587 (outs),
588 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000589 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000590 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000591 [] > {
592
593 let EXP_CNT = 1;
594 let Uses = [EXEC];
595}
596
597multiclass EXP_m {
598
Tom Stellard1ca873b2015-02-18 16:08:17 +0000599 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000600 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000601 }
602
Tom Stellard326d6ec2014-11-05 14:50:53 +0000603 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000604
605 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000606}
607
608//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000609// Scalar classes
610//===----------------------------------------------------------------------===//
611
Marek Olsak5df00d62014-12-07 12:18:57 +0000612class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
613 SOP1 <outs, ins, "", pattern>,
614 SIMCInstr<opName, SISubtarget.NONE> {
615 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000616 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000617}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618
Marek Olsak367447c2015-01-27 17:25:11 +0000619class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
620 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000621 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000622 SIMCInstr<opName, SISubtarget.SI> {
623 let isCodeGenOnly = 0;
624 let AssemblerPredicates = [isSICI];
625}
Marek Olsak5df00d62014-12-07 12:18:57 +0000626
Marek Olsak367447c2015-01-27 17:25:11 +0000627class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
628 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000629 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000630 SIMCInstr<opName, SISubtarget.VI> {
631 let isCodeGenOnly = 0;
632 let AssemblerPredicates = [isVI];
633}
Marek Olsak5df00d62014-12-07 12:18:57 +0000634
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000635multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
636 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000637
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000638 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000639
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000640 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
641
642 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
643
Marek Olsak5df00d62014-12-07 12:18:57 +0000644}
645
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000646multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
647 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
648 opName#" $dst, $src0", pattern
649>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000650
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000651multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
652 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
653 opName#" $dst, $src0", pattern
654>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000655
656// no input, 64-bit output.
657multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
658 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
659
660 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000661 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000662 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000663 }
664
665 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000666 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000667 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000668 }
669}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000670
Tom Stellardce449ad2015-02-18 16:08:11 +0000671// 64-bit input, no output
672multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
673 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
674
675 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
676 opName#" $src0"> {
677 let sdst = 0;
678 }
679
680 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
681 opName#" $src0"> {
682 let sdst = 0;
683 }
684}
685
Matt Arsenault8333e432014-06-10 19:18:24 +0000686// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000687multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
688 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
689 opName#" $dst, $src0", pattern
690>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000691
Marek Olsak5df00d62014-12-07 12:18:57 +0000692class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
693 SOP2<outs, ins, "", pattern>,
694 SIMCInstr<opName, SISubtarget.NONE> {
695 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000696 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000698
699 // Pseudo instructions have no encodings, but adding this field here allows
700 // us to do:
701 // let sdst = xxx in {
702 // for multiclasses that include both real and pseudo instructions.
703 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000704}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000705
Marek Olsak367447c2015-01-27 17:25:11 +0000706class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
707 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000708 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000709 SIMCInstr<opName, SISubtarget.SI> {
710 let AssemblerPredicates = [isSICI];
711}
Matt Arsenault94812212014-11-14 18:18:16 +0000712
Marek Olsak367447c2015-01-27 17:25:11 +0000713class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
714 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000715 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000716 SIMCInstr<opName, SISubtarget.VI> {
717 let AssemblerPredicates = [isVI];
718}
Marek Olsak5df00d62014-12-07 12:18:57 +0000719
720multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
721 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
722 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
723
724 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
725 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000726 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000727
728 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
729 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000730 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000731}
732
Tom Stellardee21faa2015-02-18 16:08:09 +0000733multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
734 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000735
Tom Stellardee21faa2015-02-18 16:08:09 +0000736 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000737
Tom Stellardee21faa2015-02-18 16:08:09 +0000738 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
739
740 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
741
Marek Olsak5df00d62014-12-07 12:18:57 +0000742}
743
Tom Stellardee21faa2015-02-18 16:08:09 +0000744multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
745 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
746 opName#" $dst, $src0, $src1", pattern
747>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000748
Tom Stellardee21faa2015-02-18 16:08:09 +0000749multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
750 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
751 opName#" $dst, $src0, $src1", pattern
752>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000753
Tom Stellardee21faa2015-02-18 16:08:09 +0000754multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
755 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
756 opName#" $dst, $src0, $src1", pattern
757>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000758
Tom Stellardb6550522015-01-12 19:33:18 +0000759class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000760 string opName, PatLeaf cond> : SOPC <
761 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
Tom Stellarde2f5b412015-03-12 21:34:28 +0000762 opName#" $src0, $src1", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000763
764class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
765 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
766
767class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
768 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000769
Marek Olsak5df00d62014-12-07 12:18:57 +0000770class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
771 SOPK <outs, ins, "", pattern>,
772 SIMCInstr<opName, SISubtarget.NONE> {
773 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000774 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000775}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000776
Marek Olsak367447c2015-01-27 17:25:11 +0000777class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
778 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000779 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000780 SIMCInstr<opName, SISubtarget.SI> {
781 let AssemblerPredicates = [isSICI];
782 let isCodeGenOnly = 0;
783}
Marek Olsak5df00d62014-12-07 12:18:57 +0000784
Marek Olsak367447c2015-01-27 17:25:11 +0000785class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
786 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000787 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000788 SIMCInstr<opName, SISubtarget.VI> {
789 let AssemblerPredicates = [isVI];
790 let isCodeGenOnly = 0;
791}
Marek Olsak5df00d62014-12-07 12:18:57 +0000792
Tom Stellard8980dc32015-04-08 01:09:22 +0000793multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
794 string asm = opName#opAsm> {
795 def "" : SOPK_Pseudo <opName, outs, ins, []>;
796
797 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
798
799 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
800
801}
802
Marek Olsak5df00d62014-12-07 12:18:57 +0000803multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
804 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
805 pattern>;
806
807 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000808 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000809
810 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000811 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000812}
813
814multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
815 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
816 (ins SReg_32:$src0, u16imm:$src1), pattern>;
817
Tom Stellard8980dc32015-04-08 01:09:22 +0000818 let DisableEncoding = "$dst" in {
819 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
820 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000821
Tom Stellard8980dc32015-04-08 01:09:22 +0000822 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
823 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">;
824 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000825}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000826
Tom Stellard8980dc32015-04-08 01:09:22 +0000827multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
828 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
829 " $sdst, $simm16"
830>;
831
832multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
833 string argAsm, string asm = opName#argAsm> {
834
835 def "" : SOPK_Pseudo <opName, outs, ins, []>;
836
837 def _si : SOPK <outs, ins, asm, []>,
838 SOPK64e <op.SI>,
839 SIMCInstr<opName, SISubtarget.SI> {
840 let AssemblerPredicates = [isSICI];
841 let isCodeGenOnly = 0;
842 }
843
844 def _vi : SOPK <outs, ins, asm, []>,
845 SOPK64e <op.VI>,
846 SIMCInstr<opName, SISubtarget.VI> {
847 let AssemblerPredicates = [isVI];
848 let isCodeGenOnly = 0;
849 }
850}
Tom Stellardc470c962014-10-01 14:44:42 +0000851//===----------------------------------------------------------------------===//
852// SMRD classes
853//===----------------------------------------------------------------------===//
854
855class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
856 SMRD <outs, ins, "", pattern>,
857 SIMCInstr<opName, SISubtarget.NONE> {
858 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000859 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000860}
861
862class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
863 string asm> :
864 SMRD <outs, ins, asm, []>,
865 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000866 SIMCInstr<opName, SISubtarget.SI> {
867 let AssemblerPredicates = [isSICI];
868}
Tom Stellardc470c962014-10-01 14:44:42 +0000869
Marek Olsak5df00d62014-12-07 12:18:57 +0000870class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
871 string asm> :
872 SMRD <outs, ins, asm, []>,
873 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000874 SIMCInstr<opName, SISubtarget.VI> {
875 let AssemblerPredicates = [isVI];
876}
Marek Olsak5df00d62014-12-07 12:18:57 +0000877
Tom Stellardc470c962014-10-01 14:44:42 +0000878multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
879 string asm, list<dag> pattern> {
880
881 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
882
883 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
884
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000885 // glc is only applicable to scalar stores, which are not yet
886 // implemented.
887 let glc = 0 in {
888 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
889 }
Tom Stellardc470c962014-10-01 14:44:42 +0000890}
891
892multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000893 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000894 defm _IMM : SMRD_m <
895 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000896 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000897 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000898 >;
899
Tom Stellardc470c962014-10-01 14:44:42 +0000900 defm _SGPR : SMRD_m <
901 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000902 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000903 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000904 >;
905}
906
907//===----------------------------------------------------------------------===//
908// Vector ALU classes
909//===----------------------------------------------------------------------===//
910
Tom Stellardb4a313a2014-08-01 00:32:39 +0000911// This must always be right before the operand being input modified.
912def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
913 let PrintMethod = "printOperandAndMods";
914}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000915
916def InputModsMatchClass : AsmOperandClass {
917 let Name = "RegWithInputMods";
918}
919
Tom Stellardb4a313a2014-08-01 00:32:39 +0000920def InputModsNoDefault : Operand <i32> {
921 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000922 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000923}
924
925class getNumSrcArgs<ValueType Src1, ValueType Src2> {
926 int ret =
927 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
928 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
929 3)); // VOP3
930}
931
932// Returns the register class to use for the destination of VOP[123C]
933// instructions for the given VT.
934class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000935 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
936 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
937 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000938}
939
940// Returns the register class to use for source 0 of VOP[12C]
941// instructions for the given VT.
942class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000943 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000944}
945
946// Returns the register class to use for source 1 of VOP[12C] for the
947// given VT.
948class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000949 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950}
951
Tom Stellardb4a313a2014-08-01 00:32:39 +0000952// Returns the register class to use for sources of VOP3 instructions for the
953// given VT.
954class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000955 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000956}
957
Tom Stellardb4a313a2014-08-01 00:32:39 +0000958// Returns 1 if the source arguments have modifiers, 0 if they do not.
959class hasModifiers<ValueType SrcVT> {
960 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
961 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
962}
963
964// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000965class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000966 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
967 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
968 (ins)));
969}
970
971// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000972class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
973 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000974 bit HasModifiers> {
975
976 dag ret =
977 !if (!eq(NumSrcArgs, 1),
978 !if (!eq(HasModifiers, 1),
979 // VOP1 with modifiers
980 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000981 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000982 /* else */,
983 // VOP1 without modifiers
984 (ins Src0RC:$src0)
985 /* endif */ ),
986 !if (!eq(NumSrcArgs, 2),
987 !if (!eq(HasModifiers, 1),
988 // VOP 2 with modifiers
989 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
990 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000991 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000992 /* else */,
993 // VOP2 without modifiers
994 (ins Src0RC:$src0, Src1RC:$src1)
995 /* endif */ )
996 /* NumSrcArgs == 3 */,
997 !if (!eq(HasModifiers, 1),
998 // VOP3 with modifiers
999 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1000 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1001 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001002 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001003 /* else */,
1004 // VOP3 without modifiers
1005 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1006 /* endif */ )));
1007}
1008
1009// Returns the assembly string for the inputs and outputs of a VOP[12C]
1010// instruction. This does not add the _e32 suffix, so it can be reused
1011// by getAsm64.
1012class getAsm32 <int NumSrcArgs> {
1013 string src1 = ", $src1";
1014 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001015 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001016 !if(!eq(NumSrcArgs, 1), "", src1)#
1017 !if(!eq(NumSrcArgs, 3), src2, "");
1018}
1019
1020// Returns the assembly string for the inputs and outputs of a VOP3
1021// instruction.
1022class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001023 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001024 string src1 = !if(!eq(NumSrcArgs, 1), "",
1025 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1026 " $src1_modifiers,"));
1027 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001028 string ret =
1029 !if(!eq(HasModifiers, 0),
1030 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001031 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001032}
1033
1034
1035class VOPProfile <list<ValueType> _ArgVT> {
1036
1037 field list<ValueType> ArgVT = _ArgVT;
1038
1039 field ValueType DstVT = ArgVT[0];
1040 field ValueType Src0VT = ArgVT[1];
1041 field ValueType Src1VT = ArgVT[2];
1042 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001043 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001044 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001045 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001046 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1047 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1048 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001049
1050 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1051 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1052
1053 field dag Outs = (outs DstRC:$dst);
1054
1055 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1056 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1057 HasModifiers>.ret;
1058
Tom Stellardc0503922015-03-12 21:34:22 +00001059 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001060 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1061}
1062
Tom Stellard245c15f2015-05-26 15:55:52 +00001063// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001064// for the instruction patterns to work.
1065def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
1066def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
1067def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
1068
Tom Stellard245c15f2015-05-26 15:55:52 +00001069def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>;
1070def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>;
1071def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1072
Tom Stellardb4a313a2014-08-01 00:32:39 +00001073def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1074def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1075def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1076def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1077def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1078def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1079def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1080def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1081def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1082
1083def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1084def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1085def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1086def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1087def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001088def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001089def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1090def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001091 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001092}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001093
1094def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
1095 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001096 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001097}
1098
1099def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
1100 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001101 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001102}
1103
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001105def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001106def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001107def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
1108 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
1109 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001110 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001111}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001112
1113def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001114def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1115 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001116 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001117}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001118def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1119 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1120 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1121 HasModifiers>.ret;
1122 let Asm32 = getAsm32<2>.ret;
1123 let Asm64 = getAsm64<2, HasModifiers>.ret;
1124}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1126def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1127def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1128
1129
Christian Konigf741fbf2013-02-26 17:52:42 +00001130class VOP <string opName> {
1131 string OpName = opName;
1132}
1133
Christian Konig3c145802013-03-27 09:12:59 +00001134class VOP2_REV <string revOp, bit isOrig> {
1135 string RevOp = revOp;
1136 bit IsOrig = isOrig;
1137}
1138
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001139class AtomicNoRet <string noRetOp, bit isRet> {
1140 string NoRetOp = noRetOp;
1141 bit IsRet = isRet;
1142}
1143
Tom Stellard94d2e992014-10-07 23:51:34 +00001144class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1145 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001146 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001147 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1148 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001149 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001150 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001151
1152 field bits<8> vdst;
1153 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001154}
1155
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001156class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1157 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001158 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1159 let AssemblerPredicate = SIAssemblerPredicate;
1160}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001161
1162class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1163 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001164 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1165 let AssemblerPredicates = [isVI];
1166}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001167
Tom Stellard94d2e992014-10-07 23:51:34 +00001168multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1169 string opName> {
1170 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1171
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001172 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1173
1174 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001175}
1176
Marek Olsak3ecf5082015-02-03 21:53:05 +00001177multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1178 string opName> {
1179 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1180
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001181 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001182}
1183
Marek Olsak5df00d62014-12-07 12:18:57 +00001184class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1185 VOP2Common <outs, ins, "", pattern>,
1186 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001187 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1188 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001189 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001190 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001191}
1192
Tom Stellard3b0dab92015-03-20 15:14:23 +00001193class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1194 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001195 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1196 let AssemblerPredicates = [isSICI];
1197}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001198
1199class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001200 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001201 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1202 let AssemblerPredicates = [isVI];
1203}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001204
Marek Olsakf0b130a2015-01-15 18:43:06 +00001205multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001206 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001207 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001208 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001209
Tom Stellard3b0dab92015-03-20 15:14:23 +00001210 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001211}
1212
Marek Olsak5df00d62014-12-07 12:18:57 +00001213multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001214 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001215 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001216 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001217
Tom Stellard3b0dab92015-03-20 15:14:23 +00001218 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1219
1220 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1221
Tom Stellard94d2e992014-10-07 23:51:34 +00001222}
1223
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1225
1226 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1227 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001228 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 bits<2> omod = !if(HasModifiers, ?, 0);
1230 bits<1> clamp = !if(HasModifiers, ?, 0);
1231 bits<9> src1 = !if(HasSrc1, ?, 0);
1232 bits<9> src2 = !if(HasSrc2, ?, 0);
1233}
1234
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001235class VOP3DisableModFields <bit HasSrc0Mods,
1236 bit HasSrc1Mods = 0,
1237 bit HasSrc2Mods = 0,
1238 bit HasOutputMods = 0> {
1239 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1240 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1241 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1242 bits<2> omod = !if(HasOutputMods, ?, 0);
1243 bits<1> clamp = !if(HasOutputMods, ?, 0);
1244}
1245
Tom Stellardbda32c92014-07-21 17:44:29 +00001246class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1247 VOP3Common <outs, ins, "", pattern>,
1248 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001249 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1250 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001251 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001252 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001253}
1254
1255class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001256 VOP3Common <outs, ins, asm, []>,
1257 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001258 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1259 let AssemblerPredicates = [isSICI];
1260}
Tom Stellardbda32c92014-07-21 17:44:29 +00001261
Marek Olsak5df00d62014-12-07 12:18:57 +00001262class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1263 VOP3Common <outs, ins, asm, []>,
1264 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001265 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1266 let AssemblerPredicates = [isVI];
1267}
Marek Olsak5df00d62014-12-07 12:18:57 +00001268
Matt Arsenault692acf12015-02-14 03:02:23 +00001269class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1270 VOP3Common <outs, ins, asm, []>,
1271 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001272 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1273 let AssemblerPredicates = [isSICI];
1274}
Matt Arsenault692acf12015-02-14 03:02:23 +00001275
1276class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1277 VOP3Common <outs, ins, asm, []>,
1278 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001279 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1280 let AssemblerPredicates = [isVI];
1281}
Matt Arsenault692acf12015-02-14 03:02:23 +00001282
Marek Olsak5df00d62014-12-07 12:18:57 +00001283multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001285
Tom Stellardbda32c92014-07-21 17:44:29 +00001286 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001287
Tom Stellard845bb3c2014-10-07 23:51:41 +00001288 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001289 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1290 !if(!eq(NumSrcArgs, 2), 0, 1),
1291 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001292 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1293 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1294 !if(!eq(NumSrcArgs, 2), 0, 1),
1295 HasMods>;
1296}
Tom Stellardc721a232014-05-16 20:56:47 +00001297
Marek Olsak5df00d62014-12-07 12:18:57 +00001298// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001299multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001300 string opName, int NumSrcArgs, bit HasMods = 1> {
1301
1302 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1303
1304 let src0_modifiers = 0,
1305 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001306 src2_modifiers = 0,
1307 clamp = 0,
1308 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001309 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1310 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1311 }
Tom Stellardc721a232014-05-16 20:56:47 +00001312}
1313
Tom Stellard94d2e992014-10-07 23:51:34 +00001314multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001316
1317 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1318
Tom Stellard94d2e992014-10-07 23:51:34 +00001319 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001320 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001321
1322 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1323 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001324}
1325
Marek Olsak3ecf5082015-02-03 21:53:05 +00001326multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1327 list<dag> pattern, string opName, bit HasMods = 1> {
1328
1329 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1330
1331 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1332 VOP3DisableFields<0, 0, HasMods>;
1333 // No VI instruction. This class is for SI only.
1334}
1335
Tom Stellardbec5a242014-10-07 23:51:38 +00001336multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001337 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001338 bit HasMods = 1, bit UseFullOp = 0> {
1339
1340 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001341 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001342
Marek Olsak191507e2015-02-03 17:38:12 +00001343 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001344 VOP3DisableFields<1, 0, HasMods>;
1345
Marek Olsak191507e2015-02-03 17:38:12 +00001346 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001347 VOP3DisableFields<1, 0, HasMods>;
1348}
1349
Marek Olsak191507e2015-02-03 17:38:12 +00001350multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1351 list<dag> pattern, string opName, string revOp,
1352 bit HasMods = 1, bit UseFullOp = 0> {
1353
1354 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1355 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1356
1357 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1358 VOP3DisableFields<1, 0, HasMods>;
1359
1360 // No VI instruction. This class is for SI only.
1361}
1362
Matt Arsenault692acf12015-02-14 03:02:23 +00001363// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1364// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001365multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001366 list<dag> pattern, string opName, string revOp,
1367 bit HasMods = 1, bit UseFullOp = 0> {
1368 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1369 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1370
1371 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1372 // can write it into any SGPR. We currently don't use the carry out,
1373 // so for now hardcode it to VCC as well.
1374 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001375 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1376 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001377
Matt Arsenault692acf12015-02-14 03:02:23 +00001378 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1379 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001380 } // End sdst = SIOperand.VCC, Defs = [VCC]
1381}
1382
Matt Arsenault31ec5982015-02-14 03:40:35 +00001383multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1384 list<dag> pattern, string opName, string revOp,
1385 bit HasMods = 1, bit UseFullOp = 0> {
1386 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1387
1388
1389 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1390 VOP3DisableFields<1, 1, HasMods>;
1391
1392 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1393 VOP3DisableFields<1, 1, HasMods>;
1394}
1395
Tom Stellard0aec5872014-10-07 23:51:39 +00001396multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001398 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001399
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001400 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001401 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001402
Tom Stellard0aec5872014-10-07 23:51:39 +00001403 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001404 VOP3DisableFields<1, 0, HasMods> {
1405 let Defs = !if(defExec, [EXEC], []);
1406 }
1407
1408 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1409 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001410 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001411 }
1412}
1413
Marek Olsak15e4a592015-01-15 18:42:55 +00001414// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1415multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1416 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001417 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001418 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1419 SIMCInstr<opName, SISubtarget.NONE>;
1420 }
1421
1422 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001423 SIMCInstr <opName, SISubtarget.SI> {
1424 let AssemblerPredicates = [isSICI];
1425 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001426
1427 def _vi : VOP3Common <outs, ins, asm, []>,
1428 VOP3e_vi <op.VI3>,
1429 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001430 SIMCInstr <opName, SISubtarget.VI> {
1431 let AssemblerPredicates = [isVI];
1432 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001433}
1434
Tom Stellard94d2e992014-10-07 23:51:34 +00001435multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001436 dag ins32, string asm32, list<dag> pat32,
1437 dag ins64, string asm64, list<dag> pat64,
1438 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001439
Marek Olsak5df00d62014-12-07 12:18:57 +00001440 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001441
Tom Stellardc0503922015-03-12 21:34:22 +00001442 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001443}
1444
Tom Stellard94d2e992014-10-07 23:51:34 +00001445multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001446 SDPatternOperator node = null_frag> : VOP1_Helper <
1447 op, opName, P.Outs,
1448 P.Ins32, P.Asm32, [],
1449 P.Ins64, P.Asm64,
1450 !if(P.HasModifiers,
1451 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001452 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001453 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1454 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001455>;
Christian Konigf5754a02013-02-21 15:17:09 +00001456
Marek Olsak5df00d62014-12-07 12:18:57 +00001457multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1458 SDPatternOperator node = null_frag> {
1459
Marek Olsak3ecf5082015-02-03 21:53:05 +00001460 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001461
Marek Olsak3ecf5082015-02-03 21:53:05 +00001462 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001463 !if(P.HasModifiers,
1464 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1465 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001466 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1467 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001468}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001469
Tom Stellardbec5a242014-10-07 23:51:38 +00001470multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001471 dag ins32, string asm32, list<dag> pat32,
1472 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001473 string revOp, bit HasMods> {
1474 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001475
Tom Stellardbec5a242014-10-07 23:51:38 +00001476 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001477 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001479}
1480
Tom Stellardbec5a242014-10-07 23:51:38 +00001481multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001482 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001483 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484 op, opName, P.Outs,
1485 P.Ins32, P.Asm32, [],
1486 P.Ins64, P.Asm64,
1487 !if(P.HasModifiers,
1488 [(set P.DstVT:$dst,
1489 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001490 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1492 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001493 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494>;
1495
Marek Olsak191507e2015-02-03 17:38:12 +00001496multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1497 SDPatternOperator node = null_frag,
1498 string revOp = opName> {
1499 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1500
Tom Stellardc0503922015-03-12 21:34:22 +00001501 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001502 !if(P.HasModifiers,
1503 [(set P.DstVT:$dst,
1504 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1505 i1:$clamp, i32:$omod)),
1506 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1507 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1508 opName, revOp, P.HasModifiers>;
1509}
1510
Tom Stellard845bb3c2014-10-07 23:51:41 +00001511multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001512 dag ins32, string asm32, list<dag> pat32,
1513 dag ins64, string asm64, list<dag> pat64,
1514 string revOp, bit HasMods> {
1515
Marek Olsak7585a292015-02-03 17:38:05 +00001516 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517
Tom Stellard845bb3c2014-10-07 23:51:41 +00001518 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001519 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001520 >;
1521}
1522
Tom Stellard845bb3c2014-10-07 23:51:41 +00001523multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001524 SDPatternOperator node = null_frag,
1525 string revOp = opName> : VOP2b_Helper <
1526 op, opName, P.Outs,
1527 P.Ins32, P.Asm32, [],
1528 P.Ins64, P.Asm64,
1529 !if(P.HasModifiers,
1530 [(set P.DstVT:$dst,
1531 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001532 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001533 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1534 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1535 revOp, P.HasModifiers
1536>;
1537
Marek Olsakf0b130a2015-01-15 18:43:06 +00001538// A VOP2 instruction that is VOP3-only on VI.
1539multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1540 dag ins32, string asm32, list<dag> pat32,
1541 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001542 string revOp, bit HasMods> {
1543 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001544
Tom Stellardc0503922015-03-12 21:34:22 +00001545 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001546 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001547}
1548
1549multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1550 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001551 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001552 : VOP2_VI3_Helper <
1553 op, opName, P.Outs,
1554 P.Ins32, P.Asm32, [],
1555 P.Ins64, P.Asm64,
1556 !if(P.HasModifiers,
1557 [(set P.DstVT:$dst,
1558 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1559 i1:$clamp, i32:$omod)),
1560 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1561 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001562 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001563>;
1564
Matt Arsenault70120fa2015-02-21 21:29:00 +00001565multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1566
1567 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1568
1569let isCodeGenOnly = 0 in {
1570 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1571 !strconcat(opName, VOP_MADK.Asm), []>,
1572 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001573 VOP2_MADKe <op.SI> {
1574 let AssemblerPredicates = [isSICI];
1575 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001576
1577 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1578 !strconcat(opName, VOP_MADK.Asm), []>,
1579 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001580 VOP2_MADKe <op.VI> {
1581 let AssemblerPredicates = [isVI];
1582 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001583} // End isCodeGenOnly = 0
1584}
1585
Marek Olsak5df00d62014-12-07 12:18:57 +00001586class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1587 VOPCCommon <ins, "", pattern>,
1588 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001589 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1590 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001591 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001592 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001593}
1594
1595multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001596 string opName, bit DefExec, string revOpName = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001597 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1598
1599 def _si : VOPC<op.SI, ins, asm, []>,
1600 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1601 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001602 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001603 }
1604
1605 def _vi : VOPC<op.VI, ins, asm, []>,
1606 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1607 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001608 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001609 }
1610}
1611
Tom Stellard0aec5872014-10-07 23:51:39 +00001612multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001613 dag ins32, string asm32, list<dag> pat32,
1614 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001615 bit HasMods, bit DefExec, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001616 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001617
Tom Stellardc0503922015-03-12 21:34:22 +00001618 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001619 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001620}
1621
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001622// Special case for class instructions which only have modifiers on
1623// the 1st source operand.
1624multiclass VOPC_Class_Helper <vopc op, string opName,
1625 dag ins32, string asm32, list<dag> pat32,
1626 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001627 bit HasMods, bit DefExec, string revOp> {
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001628 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1629
Tom Stellardc0503922015-03-12 21:34:22 +00001630 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001631 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001632 VOP3DisableModFields<1, 0, 0>;
1633}
1634
Tom Stellard0aec5872014-10-07 23:51:39 +00001635multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001637 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001638 bit DefExec = 0> : VOPC_Helper <
1639 op, opName,
1640 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001641 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001642 !if(P.HasModifiers,
1643 [(set i1:$dst,
1644 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001645 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1647 cond))],
1648 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001649 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001650>;
1651
Matt Arsenault4831ce52015-01-06 23:00:37 +00001652multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001653 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001654 op, opName,
1655 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001656 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001657 !if(P.HasModifiers,
1658 [(set i1:$dst,
1659 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1660 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001661 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001662>;
1663
1664
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001665multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1666 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001668multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1669 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001670
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001671multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1672 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001673
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001674multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1675 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001676
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001677
Tom Stellard0aec5872014-10-07 23:51:39 +00001678multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001679 PatLeaf cond = COND_NULL,
1680 string revOp = "">
1681 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001683multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1684 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001685
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001686multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1687 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001688
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001689multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1690 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001691
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001692multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1693 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001694
Tom Stellard845bb3c2014-10-07 23:51:41 +00001695multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001696 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001697 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698>;
1699
Matt Arsenault4831ce52015-01-06 23:00:37 +00001700multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1701 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1702
1703multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1704 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1705
1706multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1707 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1708
1709multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1710 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1711
Tom Stellard845bb3c2014-10-07 23:51:41 +00001712multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001713 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001714 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715 !if(!eq(P.NumSrcArgs, 3),
1716 !if(P.HasModifiers,
1717 [(set P.DstVT:$dst,
1718 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001719 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1721 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1722 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1723 P.Src2VT:$src2))]),
1724 !if(!eq(P.NumSrcArgs, 2),
1725 !if(P.HasModifiers,
1726 [(set P.DstVT:$dst,
1727 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001728 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001729 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1730 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1731 /* P.NumSrcArgs == 1 */,
1732 !if(P.HasModifiers,
1733 [(set P.DstVT:$dst,
1734 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001735 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1737 P.NumSrcArgs, P.HasModifiers
1738>;
1739
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001740// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1741// only VOP instruction that implicitly reads VCC.
1742multiclass VOP3_VCC_Inst <vop3 op, string opName,
1743 VOPProfile P,
1744 SDPatternOperator node = null_frag> : VOP3_Helper <
1745 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001746 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001747 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1748 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1749 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1750 ClampMod:$clamp,
1751 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001752 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001753 [(set P.DstVT:$dst,
1754 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1755 i1:$clamp, i32:$omod)),
1756 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1757 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1758 (i1 VCC)))],
1759 3, 1
1760>;
1761
Tom Stellardb6550522015-01-12 19:33:18 +00001762multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001763 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001764 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001765 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001766 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1767 InputModsNoDefault:$src1_modifiers, arc:$src1,
1768 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001769 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001770 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771 opName, opName, 1, 1
1772>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001773
Tom Stellard845bb3c2014-10-07 23:51:41 +00001774multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001775 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1776
Tom Stellard845bb3c2014-10-07 23:51:41 +00001777multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001778 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001779
Matt Arsenault8675db12014-08-29 16:01:14 +00001780
1781class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001782 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001783 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1784 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1785 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1786 i32:$src1_modifiers, P.Src1VT:$src1,
1787 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001788 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001789 i32:$omod)>;
1790
Christian Konig72d5d5c2013-02-21 15:16:44 +00001791//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001792// Interpolation opcodes
1793//===----------------------------------------------------------------------===//
1794
Marek Olsak367447c2015-01-27 17:25:11 +00001795class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1796 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001797 SIMCInstr<opName, SISubtarget.NONE> {
1798 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001799 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001800}
1801
1802class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001803 string asm> :
1804 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001805 VINTRPe <op>,
1806 SIMCInstr<opName, SISubtarget.SI>;
1807
1808class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001809 string asm> :
1810 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001811 VINTRPe_vi <op>,
1812 SIMCInstr<opName, SISubtarget.VI>;
1813
Tom Stellardc70cf902015-05-25 16:15:50 +00001814multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001815 list<dag> pattern = []> {
1816 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001817
Tom Stellard50828162015-05-25 16:15:56 +00001818 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001819
Tom Stellard50828162015-05-25 16:15:56 +00001820 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001821}
1822
1823//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001824// Vector I/O classes
1825//===----------------------------------------------------------------------===//
1826
Marek Olsak5df00d62014-12-07 12:18:57 +00001827class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1828 DS <outs, ins, "", pattern>,
1829 SIMCInstr <opName, SISubtarget.NONE> {
1830 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001831 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001832}
1833
1834class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1835 DS <outs, ins, asm, []>,
1836 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001837 SIMCInstr <opName, SISubtarget.SI> {
1838 let isCodeGenOnly = 0;
1839}
Marek Olsak5df00d62014-12-07 12:18:57 +00001840
1841class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1842 DS <outs, ins, asm, []>,
1843 DSe_vi <op>,
1844 SIMCInstr <opName, SISubtarget.VI>;
1845
Tom Stellardcf051f42015-03-09 18:49:45 +00001846class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1847 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001848
1849 // Single load interpret the 2 i8imm operands as a single i16 offset.
1850 bits<16> offset;
1851 let offset0 = offset{7-0};
1852 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001853 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001854}
1855
Tom Stellardcf051f42015-03-09 18:49:45 +00001856class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1857 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001858
1859 // Single load interpret the 2 i8imm operands as a single i16 offset.
1860 bits<16> offset;
1861 let offset0 = offset{7-0};
1862 let offset1 = offset{15-8};
1863}
1864
Tom Stellardcf051f42015-03-09 18:49:45 +00001865multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1866 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001867 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001868 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001869
Tom Stellardcf051f42015-03-09 18:49:45 +00001870 def "" : DS_Pseudo <opName, outs, ins, []>;
1871
1872 let data0 = 0, data1 = 0 in {
1873 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1874 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001875 }
1876}
1877
Tom Stellardcf051f42015-03-09 18:49:45 +00001878multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1879 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001880 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001881 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001882 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001883
Tom Stellardcf051f42015-03-09 18:49:45 +00001884 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001885
Tom Stellardd7e6f132015-04-08 01:09:26 +00001886 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001887 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1888 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001889 }
1890}
1891
Tom Stellardcf051f42015-03-09 18:49:45 +00001892multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1893 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001894 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001895 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001896
Tom Stellardcf051f42015-03-09 18:49:45 +00001897 def "" : DS_Pseudo <opName, outs, ins, []>,
1898 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001899
Tom Stellardcf051f42015-03-09 18:49:45 +00001900 let data1 = 0, vdst = 0 in {
1901 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1902 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001903 }
1904}
1905
Tom Stellardcf051f42015-03-09 18:49:45 +00001906multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1907 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001908 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001909 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001910 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001911
Tom Stellardcf051f42015-03-09 18:49:45 +00001912 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001913
Tom Stellardd7e6f132015-04-08 01:09:26 +00001914 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001915 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1916 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001917 }
1918}
1919
Tom Stellardcf051f42015-03-09 18:49:45 +00001920multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1921 string noRetOp = "",
1922 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001923 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001924 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001925
Tom Stellardcf051f42015-03-09 18:49:45 +00001926 def "" : DS_Pseudo <opName, outs, ins, []>,
1927 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001928
Tom Stellardcf051f42015-03-09 18:49:45 +00001929 let data1 = 0 in {
1930 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1931 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001932 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001933}
1934
Tom Stellardcf051f42015-03-09 18:49:45 +00001935multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1936 string noRetOp = "", dag ins,
1937 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001938 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001939
Tom Stellardcf051f42015-03-09 18:49:45 +00001940 def "" : DS_Pseudo <opName, outs, ins, []>,
1941 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001942
Tom Stellardcf051f42015-03-09 18:49:45 +00001943 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1944 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001945}
1946
1947multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001948 string noRetOp = "", RegisterClass src = rc> :
1949 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001950 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001951 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00001952>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001953
Tom Stellardcf051f42015-03-09 18:49:45 +00001954multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1955 string noRetOp = opName,
1956 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001957 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001958 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001959 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001960
Tom Stellardcf051f42015-03-09 18:49:45 +00001961 def "" : DS_Pseudo <opName, outs, ins, []>,
1962 AtomicNoRet<noRetOp, 0>;
1963
1964 let vdst = 0 in {
1965 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1966 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001967 }
1968}
1969
Tom Stellarddb4995a2015-03-09 16:03:45 +00001970multiclass DS_0A_RET <bits<8> op, string opName,
1971 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001972 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001973 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001974
1975 let mayLoad = 1, mayStore = 1 in {
1976 def "" : DS_Pseudo <opName, outs, ins, []>;
1977
1978 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001979 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1980 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001981 } // end addr = 0, data0 = 0, data1 = 0
1982 } // end mayLoad = 1, mayStore = 1
1983}
1984
1985multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1986 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001987 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00001988 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001989
Tom Stellardcf051f42015-03-09 18:49:45 +00001990 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001991
Tom Stellardcf051f42015-03-09 18:49:45 +00001992 let data0 = 0, data1 = 0, gds = 1 in {
1993 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1994 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1995 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001996}
1997
1998multiclass DS_1A_GDS <bits<8> op, string opName,
1999 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002000 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002001 string asm = opName#" $addr gds"> {
2002
2003 def "" : DS_Pseudo <opName, outs, ins, []>;
2004
2005 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2006 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2007 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2008 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2009}
2010
2011multiclass DS_1A <bits<8> op, string opName,
2012 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002013 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002014 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002015
2016 let mayLoad = 1, mayStore = 1 in {
2017 def "" : DS_Pseudo <opName, outs, ins, []>;
2018
2019 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002020 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2021 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002022 } // let vdst = 0, data0 = 0, data1 = 0
2023 } // end mayLoad = 1, mayStore = 1
2024}
2025
Tom Stellard0c238c22014-10-01 14:44:43 +00002026//===----------------------------------------------------------------------===//
2027// MTBUF classes
2028//===----------------------------------------------------------------------===//
2029
2030class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2031 MTBUF <outs, ins, "", pattern>,
2032 SIMCInstr<opName, SISubtarget.NONE> {
2033 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002034 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002035}
2036
2037class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2038 string asm> :
2039 MTBUF <outs, ins, asm, []>,
2040 MTBUFe <op>,
2041 SIMCInstr<opName, SISubtarget.SI>;
2042
Marek Olsak5df00d62014-12-07 12:18:57 +00002043class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2044 MTBUF <outs, ins, asm, []>,
2045 MTBUFe_vi <op>,
2046 SIMCInstr <opName, SISubtarget.VI>;
2047
Tom Stellard0c238c22014-10-01 14:44:43 +00002048multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2049 list<dag> pattern> {
2050
2051 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2052
2053 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2054
Marek Olsak5df00d62014-12-07 12:18:57 +00002055 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2056
Tom Stellard0c238c22014-10-01 14:44:43 +00002057}
2058
2059let mayStore = 1, mayLoad = 0 in {
2060
2061multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2062 RegisterClass regClass> : MTBUF_m <
2063 op, opName, (outs),
2064 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002065 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002066 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002067 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2068 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2069>;
2070
2071} // mayStore = 1, mayLoad = 0
2072
2073let mayLoad = 1, mayStore = 0 in {
2074
2075multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2076 RegisterClass regClass> : MTBUF_m <
2077 op, opName, (outs regClass:$dst),
2078 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002079 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002080 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002081 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2082 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2083>;
2084
2085} // mayLoad = 1, mayStore = 0
2086
Marek Olsak5df00d62014-12-07 12:18:57 +00002087//===----------------------------------------------------------------------===//
2088// MUBUF classes
2089//===----------------------------------------------------------------------===//
2090
Marek Olsakee98b112015-01-27 17:24:58 +00002091class mubuf <bits<7> si, bits<7> vi = si> {
2092 field bits<7> SI = si;
2093 field bits<7> VI = vi;
2094}
2095
Tom Stellardd7e6f132015-04-08 01:09:26 +00002096let isCodeGenOnly = 0 in {
2097
2098class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2099 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2100 let lds = 0;
2101}
2102
2103} // End let isCodeGenOnly = 0
2104
2105class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2106 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2107 let lds = 0;
2108}
2109
Marek Olsak7ef6db42015-01-27 17:24:54 +00002110class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2111 bit IsAddr64 = is_addr64;
2112 string OpName = NAME # suffix;
2113}
2114
2115class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2116 MUBUF <outs, ins, "", pattern>,
2117 SIMCInstr<opName, SISubtarget.NONE> {
2118 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002119 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002120
2121 // dummy fields, so that we can use let statements around multiclasses
2122 bits<1> offen;
2123 bits<1> idxen;
2124 bits<8> vaddr;
2125 bits<1> glc;
2126 bits<1> slc;
2127 bits<1> tfe;
2128 bits<8> soffset;
2129}
2130
Marek Olsakee98b112015-01-27 17:24:58 +00002131class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002132 string asm> :
2133 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002134 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002135 SIMCInstr<opName, SISubtarget.SI> {
2136 let lds = 0;
2137}
2138
Marek Olsakee98b112015-01-27 17:24:58 +00002139class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002140 string asm> :
2141 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002142 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002143 SIMCInstr<opName, SISubtarget.VI> {
2144 let lds = 0;
2145}
2146
Marek Olsakee98b112015-01-27 17:24:58 +00002147multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002148 list<dag> pattern> {
2149
2150 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2151 MUBUFAddr64Table <0>;
2152
Tom Stellardd7e6f132015-04-08 01:09:26 +00002153 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002154 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2155 }
Marek Olsakee98b112015-01-27 17:24:58 +00002156
2157 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002158}
2159
Marek Olsakee98b112015-01-27 17:24:58 +00002160multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002161 dag ins, string asm, list<dag> pattern> {
2162
2163 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2164 MUBUFAddr64Table <1>;
2165
Tom Stellardd7e6f132015-04-08 01:09:26 +00002166 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002167 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2168 }
2169
2170 // There is no VI version. If the pseudo is selected, it should be lowered
2171 // for VI appropriately.
2172}
2173
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002174multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2175 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002176
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002177 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2178 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2179 AtomicNoRet<NAME#"_OFFSET", is_return>;
2180
2181 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2182 let addr64 = 0 in {
2183 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2184 }
2185
2186 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2187 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002188}
2189
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002190multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2191 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002192
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002193 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2194 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2195 AtomicNoRet<NAME#"_ADDR64", is_return>;
2196
Tom Stellardc53861a2015-02-11 00:34:32 +00002197 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002198 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2199 }
2200
2201 // There is no VI version. If the pseudo is selected, it should be lowered
2202 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002203}
2204
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002205multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002206 ValueType vt, SDPatternOperator atomic> {
2207
2208 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2209
2210 // No return variants
2211 let glc = 0 in {
2212
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002213 defm _ADDR64 : MUBUFAtomicAddr64_m <
2214 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002215 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002216 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002217 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002218 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002219
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002220 defm _OFFSET : MUBUFAtomicOffset_m <
2221 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002222 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2223 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002224 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2225 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002226 } // glc = 0
2227
2228 // Variant that return values
2229 let glc = 1, Constraints = "$vdata = $vdata_in",
2230 DisableEncoding = "$vdata_in" in {
2231
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002232 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2233 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002234 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002235 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002236 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002237 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002238 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2239 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002240 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002241
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002242 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2243 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002244 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2245 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002246 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2247 [(set vt:$vdata,
2248 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002249 i1:$slc), vt:$vdata_in))], 1
2250 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002251
2252 } // glc = 1
2253
2254 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2255}
2256
Marek Olsakee98b112015-01-27 17:24:58 +00002257multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002258 ValueType load_vt = i32,
2259 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002260
Tom Stellard3e41dc42014-12-09 00:03:54 +00002261 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002262 let offen = 0, idxen = 0, vaddr = 0 in {
2263 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002264 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2265 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002266 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2267 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2268 i32:$soffset, i16:$offset,
2269 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002270 }
2271
Marek Olsak7ef6db42015-01-27 17:24:54 +00002272 let offen = 1, idxen = 0 in {
2273 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002274 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002275 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2276 tfe:$tfe),
2277 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2278 }
2279
2280 let offen = 0, idxen = 1 in {
2281 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002282 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002283 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002284 slc:$slc, tfe:$tfe),
2285 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2286 }
2287
2288 let offen = 1, idxen = 1 in {
2289 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002290 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002291 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002292 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002293 }
2294
Tom Stellard1f9939f2015-02-27 14:59:41 +00002295 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002296 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002297 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002298 SCSrc_32:$soffset, mbuf_offset:$offset,
2299 glc:$glc, slc:$slc, tfe:$tfe),
2300 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2301 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002302 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002303 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002304 i16:$offset, i1:$glc, i1:$slc,
2305 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002306 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002307 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002308}
2309
Marek Olsakee98b112015-01-27 17:24:58 +00002310multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002311 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002312 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002313 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002314 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002315 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2316 tfe:$tfe),
2317 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002318 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002319
Tom Stellard155bbb72014-08-11 22:18:17 +00002320 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002321 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002322 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2323 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002324 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2325 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2326 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002327 } // offen = 0, idxen = 0, vaddr = 0
2328
Tom Stellardddea4862014-08-11 22:18:14 +00002329 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002330 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002331 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002332 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2333 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002334 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2335 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002336 } // end offen = 1, idxen = 0
2337
Tom Stellarda14b0112015-03-10 16:16:51 +00002338 let offen = 0, idxen = 1 in {
2339 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2340 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2341 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2342 slc:$slc, tfe:$tfe),
2343 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2344 }
2345
2346 let offen = 1, idxen = 1 in {
2347 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2348 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2349 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2350 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2351 }
2352
Tom Stellard1f9939f2015-02-27 14:59:41 +00002353 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002354 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002355 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2356 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002357 mbuf_offset:$offset, glc:$glc, slc:$slc,
2358 tfe:$tfe),
2359 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2360 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002361 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002362 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002363 i32:$soffset, i16:$offset,
2364 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002365 }
2366 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002367}
2368
Matt Arsenault3f981402014-09-15 15:41:53 +00002369class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002370 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002371 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2372 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002373 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002374 let mayLoad = 1;
2375}
2376
2377class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002378 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2379 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2380 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002381 []> {
2382
2383 let mayLoad = 0;
2384 let mayStore = 1;
2385
2386 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002387 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002388}
2389
Tom Stellard12a19102015-06-12 20:47:06 +00002390multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2391 RegisterClass data_rc = vdst_rc> {
2392
2393 let mayLoad = 1, mayStore = 1 in {
2394 def "" : FLAT <op, (outs),
2395 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2396 tfe_flat_atomic:$tfe),
2397 name#" $addr, $data"#"$slc"#"$tfe", []>,
2398 AtomicNoRet <NAME, 0> {
2399 let glc = 0;
2400 let vdst = 0;
2401 }
2402
2403 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2404 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2405 tfe_flat_atomic:$tfe),
2406 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2407 AtomicNoRet <NAME, 1> {
2408 let glc = 1;
2409 }
2410 }
2411}
2412
Tom Stellard682bfbc2013-10-10 17:11:24 +00002413class MIMG_Mask <string op, int channels> {
2414 string Op = op;
2415 int Channels = channels;
2416}
2417
Tom Stellard16a9a202013-08-14 23:24:17 +00002418class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002419 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002420 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002421 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002422 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002423 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002424 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002425 SReg_256:$srsrc),
2426 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2427 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2428 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002429 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002430 let mayLoad = 1;
2431 let mayStore = 0;
2432 let hasPostISelHook = 1;
2433}
2434
Tom Stellard682bfbc2013-10-10 17:11:24 +00002435multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2436 RegisterClass dst_rc,
2437 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002438 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002439 MIMG_Mask<asm#"_V1", channels>;
2440 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2441 MIMG_Mask<asm#"_V2", channels>;
2442 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2443 MIMG_Mask<asm#"_V4", channels>;
2444}
2445
Tom Stellard16a9a202013-08-14 23:24:17 +00002446multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002447 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002448 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2449 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2450 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002451}
2452
2453class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002454 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002455 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002456 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002457 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002458 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002459 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002460 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002461 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2462 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002463 []> {
2464 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002465 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002466 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002467 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002468}
2469
Tom Stellard682bfbc2013-10-10 17:11:24 +00002470multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2471 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002472 int channels, int wqm> {
2473 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002474 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002475 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002476 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002477 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002478 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002479 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002481 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002482 MIMG_Mask<asm#"_V16", channels>;
2483}
2484
Tom Stellard16a9a202013-08-14 23:24:17 +00002485multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002486 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2487 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2488 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2489 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2490}
2491
2492multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2493 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2494 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2495 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2496 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002497}
2498
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002499class MIMG_Gather_Helper <bits<7> op, string asm,
2500 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002501 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002502 op,
2503 (outs dst_rc:$vdata),
2504 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2505 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2506 SReg_256:$srsrc, SReg_128:$ssamp),
2507 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2508 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2509 []> {
2510 let mayLoad = 1;
2511 let mayStore = 0;
2512
2513 // DMASK was repurposed for GATHER4. 4 components are always
2514 // returned and DMASK works like a swizzle - it selects
2515 // the component to fetch. The only useful DMASK values are
2516 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2517 // (red,red,red,red) etc.) The ISA document doesn't mention
2518 // this.
2519 // Therefore, disable all code which updates DMASK by setting these two:
2520 let MIMG = 0;
2521 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002522 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002523}
2524
2525multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2526 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002527 int channels, int wqm> {
2528 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002529 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002530 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002531 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002532 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002533 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002534 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002535 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002536 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002537 MIMG_Mask<asm#"_V16", channels>;
2538}
2539
2540multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002541 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2542 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2543 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2544 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2545}
2546
2547multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2548 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2549 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2550 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2551 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002552}
2553
Christian Konigf741fbf2013-02-26 17:52:42 +00002554//===----------------------------------------------------------------------===//
2555// Vector instruction mappings
2556//===----------------------------------------------------------------------===//
2557
2558// Maps an opcode in e32 form to its e64 equivalent
2559def getVOPe64 : InstrMapping {
2560 let FilterClass = "VOP";
2561 let RowFields = ["OpName"];
2562 let ColFields = ["Size"];
2563 let KeyCol = ["4"];
2564 let ValueCols = [["8"]];
2565}
2566
Tom Stellard1aaad692014-07-21 16:55:33 +00002567// Maps an opcode in e64 form to its e32 equivalent
2568def getVOPe32 : InstrMapping {
2569 let FilterClass = "VOP";
2570 let RowFields = ["OpName"];
2571 let ColFields = ["Size"];
2572 let KeyCol = ["8"];
2573 let ValueCols = [["4"]];
2574}
2575
Tom Stellard682bfbc2013-10-10 17:11:24 +00002576def getMaskedMIMGOp : InstrMapping {
2577 let FilterClass = "MIMG_Mask";
2578 let RowFields = ["Op"];
2579 let ColFields = ["Channels"];
2580 let KeyCol = ["4"];
2581 let ValueCols = [["1"], ["2"], ["3"] ];
2582}
2583
Christian Konig3c145802013-03-27 09:12:59 +00002584// Maps an commuted opcode to its original version
2585def getCommuteOrig : InstrMapping {
2586 let FilterClass = "VOP2_REV";
2587 let RowFields = ["RevOp"];
2588 let ColFields = ["IsOrig"];
2589 let KeyCol = ["0"];
2590 let ValueCols = [["1"]];
2591}
2592
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002593// Maps an original opcode to its commuted version
2594def getCommuteRev : InstrMapping {
2595 let FilterClass = "VOP2_REV";
2596 let RowFields = ["RevOp"];
2597 let ColFields = ["IsOrig"];
2598 let KeyCol = ["1"];
2599 let ValueCols = [["0"]];
2600}
2601
2602def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002603 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002604 let RowFields = ["RevOp"];
2605 let ColFields = ["IsOrig"];
2606 let KeyCol = ["0"];
2607 let ValueCols = [["1"]];
2608}
2609
2610// Maps an original opcode to its commuted version
2611def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002612 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002613 let RowFields = ["RevOp"];
2614 let ColFields = ["IsOrig"];
2615 let KeyCol = ["1"];
2616 let ValueCols = [["0"]];
2617}
2618
2619
Marek Olsak5df00d62014-12-07 12:18:57 +00002620def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002621 let FilterClass = "SIMCInstr";
2622 let RowFields = ["PseudoInstr"];
2623 let ColFields = ["Subtarget"];
2624 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002625 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002626}
2627
Tom Stellard155bbb72014-08-11 22:18:17 +00002628def getAddr64Inst : InstrMapping {
2629 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002630 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002631 let ColFields = ["IsAddr64"];
2632 let KeyCol = ["0"];
2633 let ValueCols = [["1"]];
2634}
2635
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002636// Maps an atomic opcode to its version with a return value.
2637def getAtomicRetOp : InstrMapping {
2638 let FilterClass = "AtomicNoRet";
2639 let RowFields = ["NoRetOp"];
2640 let ColFields = ["IsRet"];
2641 let KeyCol = ["0"];
2642 let ValueCols = [["1"]];
2643}
2644
2645// Maps an atomic opcode to its returnless version.
2646def getAtomicNoRetOp : InstrMapping {
2647 let FilterClass = "AtomicNoRet";
2648 let RowFields = ["NoRetOp"];
2649 let ColFields = ["IsRet"];
2650 let KeyCol = ["1"];
2651 let ValueCols = [["0"]];
2652}
2653
Tom Stellard75aadc22012-12-11 21:25:42 +00002654include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002655include "CIInstructions.td"
2656include "VIInstructions.td"