blob: 9762364261cb84c4d287f62311be20970951edbf [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
11def isVI : Predicate <
12 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
13 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000014
Tom Stellardd1f0f022015-04-23 19:33:54 +000015def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
16
Tom Stellard94d2e992014-10-07 23:51:34 +000017class vop {
18 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000020}
21
Marek Olsak5df00d62014-12-07 12:18:57 +000022class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000023 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000024 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000025
Marek Olsak5df00d62014-12-07 12:18:57 +000026 field bits<9> SI3 = {0, si{7-0}};
27 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000028}
29
Marek Olsak5df00d62014-12-07 12:18:57 +000030class vop1 <bits<8> si, bits<8> vi = si> : vop {
31 field bits<8> SI = si;
32 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000033
Marek Olsak5df00d62014-12-07 12:18:57 +000034 field bits<9> SI3 = {1, 1, si{6-0}};
35 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000036}
37
Marek Olsak5df00d62014-12-07 12:18:57 +000038class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000039 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000040 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000041
Marek Olsak5df00d62014-12-07 12:18:57 +000042 field bits<9> SI3 = {1, 0, 0, si{5-0}};
43 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000044}
45
Marek Olsakf0b130a2015-01-15 18:43:06 +000046// Specify a VOP2 opcode for SI and VOP3 opcode for VI
47// that doesn't have VOP2 encoding on VI
48class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
49 let VI3 = vi;
50}
51
Marek Olsak5df00d62014-12-07 12:18:57 +000052class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
53 let SI3 = si;
54 let VI3 = vi;
55}
56
57class sop1 <bits<8> si, bits<8> vi = si> {
58 field bits<8> SI = si;
59 field bits<8> VI = vi;
60}
61
62class sop2 <bits<7> si, bits<7> vi = si> {
63 field bits<7> SI = si;
64 field bits<7> VI = vi;
65}
66
67class sopk <bits<5> si, bits<5> vi = si> {
68 field bits<5> SI = si;
69 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000070}
71
Tom Stellardc721a232014-05-16 20:56:47 +000072// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000073// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000074def SISubtarget {
75 int NONE = -1;
76 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000077 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000078}
79
Tom Stellard75aadc22012-12-11 21:25:42 +000080//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000081// SI DAG Nodes
82//===----------------------------------------------------------------------===//
83
Tom Stellard9fa17912013-08-14 23:24:45 +000084def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000085 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000086 [SDNPMayLoad, SDNPMemOperand]
87>;
88
Tom Stellardafcf12f2013-09-12 02:55:14 +000089def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
90 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000091 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000092 SDTCisVT<1, iAny>, // vdata(VGPR)
93 SDTCisVT<2, i32>, // num_channels(imm)
94 SDTCisVT<3, i32>, // vaddr(VGPR)
95 SDTCisVT<4, i32>, // soffset(SGPR)
96 SDTCisVT<5, i32>, // inst_offset(imm)
97 SDTCisVT<6, i32>, // dfmt(imm)
98 SDTCisVT<7, i32>, // nfmt(imm)
99 SDTCisVT<8, i32>, // offen(imm)
100 SDTCisVT<9, i32>, // idxen(imm)
101 SDTCisVT<10, i32>, // glc(imm)
102 SDTCisVT<11, i32>, // slc(imm)
103 SDTCisVT<12, i32> // tfe(imm)
104 ]>,
105 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
106>;
107
Tom Stellard9fa17912013-08-14 23:24:45 +0000108def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000109 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000110 SDTCisVT<3, i32>]>
111>;
112
113class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000114 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000115 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000116>;
117
118def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
119def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
120def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
121def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
122
Tom Stellard067c8152014-07-21 14:01:14 +0000123def SIconstdata_ptr : SDNode<
124 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
125>;
126
Tom Stellard381a94a2015-05-12 15:00:49 +0000127//===----------------------------------------------------------------------===//
128// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
129// to be glued to the memory instructions.
130//===----------------------------------------------------------------------===//
131
132def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
133 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
134>;
135
136def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
137 return isLocalLoad(cast<LoadSDNode>(N));
138}]>;
139
140def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
141 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
142 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
143}]>;
144
145def si_load_local_align8 : Aligned8Bytes <
146 (ops node:$ptr), (si_load_local node:$ptr)
147>;
148
149def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
150 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
151}]>;
152def si_az_extload_local : AZExtLoadBase <si_ld_local>;
153
154multiclass SIExtLoadLocal <PatFrag ld_node> {
155
156 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
157 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
158 >;
159
160 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
161 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
162 >;
163}
164
165defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
166defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
167
168def SIst_local : SDNode <"ISD::STORE", SDTStore,
169 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
170>;
171
172def si_st_local : PatFrag <
173 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
174 return isLocalStore(cast<StoreSDNode>(N));
175}]>;
176
177def si_store_local : PatFrag <
178 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
179 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
180 !cast<StoreSDNode>(N)->isTruncatingStore();
181}]>;
182
183def si_store_local_align8 : Aligned8Bytes <
184 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
185>;
186
187def si_truncstore_local : PatFrag <
188 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
189 return cast<StoreSDNode>(N)->isTruncatingStore();
190}]>;
191
192def si_truncstore_local_i8 : PatFrag <
193 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
194 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
195}]>;
196
197def si_truncstore_local_i16 : PatFrag <
198 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
199 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
200}]>;
201
202multiclass SIAtomicM0Glue2 <string op_name> {
203
204 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
205 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
206 >;
207
208 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
209}
210
211defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
212defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
213defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
214defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
215defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
216defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
217defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
218defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
219defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
220defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
221
222def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
223 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
224>;
225
226defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
227
Tom Stellard26075d52013-02-07 19:39:38 +0000228// Transformation function, extract the lower 32bit of a 64bit immediate
229def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000230 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
231 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000232}]>;
233
Tom Stellardab8a8c82013-07-12 18:15:02 +0000234def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000235 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
236 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000237}]>;
238
Tom Stellard26075d52013-02-07 19:39:38 +0000239// Transformation function, extract the upper 32bit of a 64bit immediate
240def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000241 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000242}]>;
243
Tom Stellardab8a8c82013-07-12 18:15:02 +0000244def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000245 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000246 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
247 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000248}]>;
249
Tom Stellard044e4182014-02-06 18:36:34 +0000250def IMM8bitDWORD : PatLeaf <(imm),
251 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000252>;
253
Tom Stellard044e4182014-02-06 18:36:34 +0000254def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000255 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000256}]>;
257
Tom Stellardafcf12f2013-09-12 02:55:14 +0000258def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000260}]>;
261
262def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000263 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000264}]>;
265
Tom Stellard07a10a32013-06-03 17:39:43 +0000266def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000267 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000268}]>;
269
Tom Stellard044e4182014-02-06 18:36:34 +0000270def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000271 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000272}]>;
273
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000274def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000275 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000276}]>;
277
Tom Stellardfb77f002015-01-13 22:59:41 +0000278// Copied from the AArch64 backend:
279def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
280return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000281 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000282}]>;
283
284// Copied from the AArch64 backend:
285def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
286return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000287 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000288}]>;
289
Matt Arsenault99ed7892014-03-19 22:19:49 +0000290def IMM8bit : PatLeaf <(imm),
291 [{return isUInt<8>(N->getZExtValue());}]
292>;
293
Tom Stellard07a10a32013-06-03 17:39:43 +0000294def IMM12bit : PatLeaf <(imm),
295 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000296>;
297
Matt Arsenault99ed7892014-03-19 22:19:49 +0000298def IMM16bit : PatLeaf <(imm),
299 [{return isUInt<16>(N->getZExtValue());}]
300>;
301
Marek Olsak58f61a82014-12-07 17:17:38 +0000302def IMM20bit : PatLeaf <(imm),
303 [{return isUInt<20>(N->getZExtValue());}]
304>;
305
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000306def IMM32bit : PatLeaf <(imm),
307 [{return isUInt<32>(N->getZExtValue());}]
308>;
309
Tom Stellarde2367942014-02-06 18:36:41 +0000310def mubuf_vaddr_offset : PatFrag<
311 (ops node:$ptr, node:$offset, node:$imm_offset),
312 (add (add node:$ptr, node:$offset), node:$imm_offset)
313>;
314
Christian Konigf82901a2013-02-26 17:52:23 +0000315class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000316 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000317}]>;
318
Matt Arsenault303011a2014-12-17 21:04:08 +0000319class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
320 return isInlineImmediate(N);
321}]>;
322
Tom Stellarddf94dc32013-08-14 23:24:24 +0000323class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000324 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000325 return false;
326 }
327 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000328 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000329 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
330 U != E; ++U) {
331 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
332 return true;
333 }
334 }
335 return false;
336}]>;
337
Tom Stellard01825af2014-07-21 14:01:08 +0000338//===----------------------------------------------------------------------===//
339// Custom Operands
340//===----------------------------------------------------------------------===//
341
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000342def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000343 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000344}
345
Tom Stellardd7e6f132015-04-08 01:09:26 +0000346def SoppBrTarget : AsmOperandClass {
347 let Name = "SoppBrTarget";
348 let ParserMethod = "parseSOppBrTarget";
349}
350
Tom Stellard01825af2014-07-21 14:01:08 +0000351def sopp_brtarget : Operand<OtherVT> {
352 let EncoderMethod = "getSOPPBrEncoding";
353 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000354 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000355}
356
Tom Stellardb4a313a2014-08-01 00:32:39 +0000357include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000358include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000359
Tom Stellardd7e6f132015-04-08 01:09:26 +0000360def MubufOffsetMatchClass : AsmOperandClass {
361 let Name = "MubufOffset";
362 let ParserMethod = "parseMubufOptionalOps";
363 let RenderMethod = "addImmOperands";
364}
365
366class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
367 let Name = "DSOffset"#parser;
368 let ParserMethod = parser;
369 let RenderMethod = "addImmOperands";
370 let PredicateMethod = "isDSOffset";
371}
372
373def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
374def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
375
376def DSOffset01MatchClass : AsmOperandClass {
377 let Name = "DSOffset1";
378 let ParserMethod = "parseDSOff01OptionalOps";
379 let RenderMethod = "addImmOperands";
380 let PredicateMethod = "isDSOffset01";
381}
382
383class GDSBaseMatchClass <string parser> : AsmOperandClass {
384 let Name = "GDS"#parser;
385 let PredicateMethod = "isImm";
386 let ParserMethod = parser;
387 let RenderMethod = "addImmOperands";
388}
389
390def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
391def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
392
Tom Stellard12a19102015-06-12 20:47:06 +0000393class GLCBaseMatchClass <string parser> : AsmOperandClass {
394 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000395 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000396 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000397 let RenderMethod = "addImmOperands";
398}
399
Tom Stellard12a19102015-06-12 20:47:06 +0000400def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
401def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
402
403class SLCBaseMatchClass <string parser> : AsmOperandClass {
404 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000405 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000406 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000407 let RenderMethod = "addImmOperands";
408}
409
Tom Stellard12a19102015-06-12 20:47:06 +0000410def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
411def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
412def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
413
414class TFEBaseMatchClass <string parser> : AsmOperandClass {
415 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000416 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000417 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000418 let RenderMethod = "addImmOperands";
419}
420
Tom Stellard12a19102015-06-12 20:47:06 +0000421def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
422def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
423def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
424
Tom Stellardd7e6f132015-04-08 01:09:26 +0000425def OModMatchClass : AsmOperandClass {
426 let Name = "OMod";
427 let PredicateMethod = "isImm";
428 let ParserMethod = "parseVOP3OptionalOps";
429 let RenderMethod = "addImmOperands";
430}
431
432def ClampMatchClass : AsmOperandClass {
433 let Name = "Clamp";
434 let PredicateMethod = "isImm";
435 let ParserMethod = "parseVOP3OptionalOps";
436 let RenderMethod = "addImmOperands";
437}
438
Tom Stellard229d5e62014-08-05 14:48:12 +0000439let OperandType = "OPERAND_IMMEDIATE" in {
440
441def offen : Operand<i1> {
442 let PrintMethod = "printOffen";
443}
444def idxen : Operand<i1> {
445 let PrintMethod = "printIdxen";
446}
447def addr64 : Operand<i1> {
448 let PrintMethod = "printAddr64";
449}
450def mbuf_offset : Operand<i16> {
451 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000452 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000453}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000454class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000455 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000456 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000457}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000458def ds_offset : ds_offset_base <DSOffsetMatchClass>;
459def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
460
Matt Arsenault61cc9082014-10-10 22:16:07 +0000461def ds_offset0 : Operand<i8> {
462 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000463 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000464}
465def ds_offset1 : Operand<i8> {
466 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000467 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000468}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000469class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000470 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000471 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000472}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000473def gds : gds_base <GDSMatchClass>;
474
475def gds01 : gds_base <GDS01MatchClass>;
476
Tom Stellard12a19102015-06-12 20:47:06 +0000477class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000478 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000479 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000480}
Tom Stellard12a19102015-06-12 20:47:06 +0000481
482def glc : glc_base <GLCMubufMatchClass>;
483def glc_flat : glc_base <GLCFlatMatchClass>;
484
485class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000486 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000487 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000488}
Tom Stellard12a19102015-06-12 20:47:06 +0000489
490def slc : slc_base <SLCMubufMatchClass>;
491def slc_flat : slc_base <SLCFlatMatchClass>;
492def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
493
494class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000495 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000496 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000497}
498
Tom Stellard12a19102015-06-12 20:47:06 +0000499def tfe : tfe_base <TFEMubufMatchClass>;
500def tfe_flat : tfe_base <TFEFlatMatchClass>;
501def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
502
Matt Arsenault97069782014-09-30 19:49:48 +0000503def omod : Operand <i32> {
504 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000505 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000506}
507
508def ClampMod : Operand <i1> {
509 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000510 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000511}
512
Tom Stellard229d5e62014-08-05 14:48:12 +0000513} // End OperandType = "OPERAND_IMMEDIATE"
514
Tom Stellardc0503922015-03-12 21:34:22 +0000515def VOPDstS64 : VOPDstOperand <SReg_64>;
516
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000518// Complex patterns
519//===----------------------------------------------------------------------===//
520
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000521def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000522def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000523
Tom Stellardb02094e2014-07-21 15:45:01 +0000524def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000525def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000526def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000527def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000528def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000529def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000530
Tom Stellardb4a313a2014-08-01 00:32:39 +0000531def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000532def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000533def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000534def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000535def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000536def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000537
Tom Stellardb02c2682014-06-24 23:33:07 +0000538//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000539// SI assembler operands
540//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000541
Christian Konigeabf8332013-02-21 15:16:49 +0000542def SIOperand {
543 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000544 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000545 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546}
547
Tom Stellardb4a313a2014-08-01 00:32:39 +0000548def SRCMODS {
549 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000550 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000551}
552
553def DSTCLAMP {
554 int NONE = 0;
555}
556
557def DSTOMOD {
558 int NONE = 0;
559}
Tom Stellard75aadc22012-12-11 21:25:42 +0000560
Christian Konig72d5d5c2013-02-21 15:16:44 +0000561//===----------------------------------------------------------------------===//
562//
563// SI Instruction multiclass helpers.
564//
565// Instructions with _32 take 32-bit operands.
566// Instructions with _64 take 64-bit operands.
567//
568// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
569// encoding is the standard encoding, but instruction that make use of
570// any of the instruction modifiers must use the 64-bit encoding.
571//
572// Instructions with _e32 use the 32-bit encoding.
573// Instructions with _e64 use the 64-bit encoding.
574//
575//===----------------------------------------------------------------------===//
576
Tom Stellardc470c962014-10-01 14:44:42 +0000577class SIMCInstr <string pseudo, int subtarget> {
578 string PseudoInstr = pseudo;
579 int Subtarget = subtarget;
580}
581
Christian Konig72d5d5c2013-02-21 15:16:44 +0000582//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000583// EXP classes
584//===----------------------------------------------------------------------===//
585
586class EXPCommon : InstSI<
587 (outs),
588 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000589 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000590 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000591 [] > {
592
593 let EXP_CNT = 1;
594 let Uses = [EXEC];
595}
596
597multiclass EXP_m {
598
Tom Stellard1ca873b2015-02-18 16:08:17 +0000599 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000600 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000601 }
602
Tom Stellard326d6ec2014-11-05 14:50:53 +0000603 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000604
605 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000606}
607
608//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000609// Scalar classes
610//===----------------------------------------------------------------------===//
611
Marek Olsak5df00d62014-12-07 12:18:57 +0000612class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
613 SOP1 <outs, ins, "", pattern>,
614 SIMCInstr<opName, SISubtarget.NONE> {
615 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000616 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000617}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618
Marek Olsak367447c2015-01-27 17:25:11 +0000619class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
620 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000621 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000622 SIMCInstr<opName, SISubtarget.SI> {
623 let isCodeGenOnly = 0;
624 let AssemblerPredicates = [isSICI];
625}
Marek Olsak5df00d62014-12-07 12:18:57 +0000626
Marek Olsak367447c2015-01-27 17:25:11 +0000627class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
628 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000629 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000630 SIMCInstr<opName, SISubtarget.VI> {
631 let isCodeGenOnly = 0;
632 let AssemblerPredicates = [isVI];
633}
Marek Olsak5df00d62014-12-07 12:18:57 +0000634
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000635multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
636 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000637
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000638 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000639
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000640 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
641
642 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
643
Marek Olsak5df00d62014-12-07 12:18:57 +0000644}
645
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000646multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
647 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
648 opName#" $dst, $src0", pattern
649>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000650
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000651multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
652 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
653 opName#" $dst, $src0", pattern
654>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000655
656// no input, 64-bit output.
657multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
658 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
659
660 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000661 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000662 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000663 }
664
665 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000666 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000667 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000668 }
669}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000670
Tom Stellardce449ad2015-02-18 16:08:11 +0000671// 64-bit input, no output
672multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
673 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
674
675 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
676 opName#" $src0"> {
677 let sdst = 0;
678 }
679
680 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
681 opName#" $src0"> {
682 let sdst = 0;
683 }
684}
685
Matt Arsenault8333e432014-06-10 19:18:24 +0000686// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000687multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
688 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
689 opName#" $dst, $src0", pattern
690>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000691
Marek Olsak5df00d62014-12-07 12:18:57 +0000692class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
693 SOP2<outs, ins, "", pattern>,
694 SIMCInstr<opName, SISubtarget.NONE> {
695 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000696 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000698
699 // Pseudo instructions have no encodings, but adding this field here allows
700 // us to do:
701 // let sdst = xxx in {
702 // for multiclasses that include both real and pseudo instructions.
703 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000704}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000705
Marek Olsak367447c2015-01-27 17:25:11 +0000706class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
707 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000708 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000709 SIMCInstr<opName, SISubtarget.SI> {
710 let AssemblerPredicates = [isSICI];
711}
Matt Arsenault94812212014-11-14 18:18:16 +0000712
Marek Olsak367447c2015-01-27 17:25:11 +0000713class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
714 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000715 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000716 SIMCInstr<opName, SISubtarget.VI> {
717 let AssemblerPredicates = [isVI];
718}
Marek Olsak5df00d62014-12-07 12:18:57 +0000719
Tom Stellardee21faa2015-02-18 16:08:09 +0000720multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
721 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000722
Tom Stellardee21faa2015-02-18 16:08:09 +0000723 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000724
Tom Stellardee21faa2015-02-18 16:08:09 +0000725 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
726
727 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
728
Marek Olsak5df00d62014-12-07 12:18:57 +0000729}
730
Tom Stellardee21faa2015-02-18 16:08:09 +0000731multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
732 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
733 opName#" $dst, $src0, $src1", pattern
734>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735
Tom Stellardee21faa2015-02-18 16:08:09 +0000736multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
737 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
738 opName#" $dst, $src0, $src1", pattern
739>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000740
Tom Stellardee21faa2015-02-18 16:08:09 +0000741multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
742 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
743 opName#" $dst, $src0, $src1", pattern
744>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000745
Tom Stellardb6550522015-01-12 19:33:18 +0000746class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000747 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000748 op, (outs), (ins rc:$src0, rc:$src1),
749 opName#" $src0, $src1", []> {
750 let Defs = [SCC];
751}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000752
753class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
754 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
755
756class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
757 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000758
Marek Olsak5df00d62014-12-07 12:18:57 +0000759class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
760 SOPK <outs, ins, "", pattern>,
761 SIMCInstr<opName, SISubtarget.NONE> {
762 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000763 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000764}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000765
Marek Olsak367447c2015-01-27 17:25:11 +0000766class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
767 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000768 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000769 SIMCInstr<opName, SISubtarget.SI> {
770 let AssemblerPredicates = [isSICI];
771 let isCodeGenOnly = 0;
772}
Marek Olsak5df00d62014-12-07 12:18:57 +0000773
Marek Olsak367447c2015-01-27 17:25:11 +0000774class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
775 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000776 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000777 SIMCInstr<opName, SISubtarget.VI> {
778 let AssemblerPredicates = [isVI];
779 let isCodeGenOnly = 0;
780}
Marek Olsak5df00d62014-12-07 12:18:57 +0000781
Tom Stellard8980dc32015-04-08 01:09:22 +0000782multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
783 string asm = opName#opAsm> {
784 def "" : SOPK_Pseudo <opName, outs, ins, []>;
785
786 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
787
788 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
789
790}
791
Marek Olsak5df00d62014-12-07 12:18:57 +0000792multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
793 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
794 pattern>;
795
796 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000797 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000798
799 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000800 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000801}
802
803multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000804 def "" : SOPK_Pseudo <opName, (outs),
805 (ins SReg_32:$src0, u16imm:$src1), pattern> {
806 let Defs = [SCC];
807 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000808
Marek Olsak5df00d62014-12-07 12:18:57 +0000809
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000810 def _si : SOPK_Real_si <op, opName, (outs),
811 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
812 let Defs = [SCC];
813 }
814
815 def _vi : SOPK_Real_vi <op, opName, (outs),
816 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
817 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000818 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000819}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000820
Tom Stellard8980dc32015-04-08 01:09:22 +0000821multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
822 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
823 " $sdst, $simm16"
824>;
825
826multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
827 string argAsm, string asm = opName#argAsm> {
828
829 def "" : SOPK_Pseudo <opName, outs, ins, []>;
830
831 def _si : SOPK <outs, ins, asm, []>,
832 SOPK64e <op.SI>,
833 SIMCInstr<opName, SISubtarget.SI> {
834 let AssemblerPredicates = [isSICI];
835 let isCodeGenOnly = 0;
836 }
837
838 def _vi : SOPK <outs, ins, asm, []>,
839 SOPK64e <op.VI>,
840 SIMCInstr<opName, SISubtarget.VI> {
841 let AssemblerPredicates = [isVI];
842 let isCodeGenOnly = 0;
843 }
844}
Tom Stellardc470c962014-10-01 14:44:42 +0000845//===----------------------------------------------------------------------===//
846// SMRD classes
847//===----------------------------------------------------------------------===//
848
849class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
850 SMRD <outs, ins, "", pattern>,
851 SIMCInstr<opName, SISubtarget.NONE> {
852 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000853 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000854}
855
856class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
857 string asm> :
858 SMRD <outs, ins, asm, []>,
859 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000860 SIMCInstr<opName, SISubtarget.SI> {
861 let AssemblerPredicates = [isSICI];
862}
Tom Stellardc470c962014-10-01 14:44:42 +0000863
Marek Olsak5df00d62014-12-07 12:18:57 +0000864class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
865 string asm> :
866 SMRD <outs, ins, asm, []>,
867 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000868 SIMCInstr<opName, SISubtarget.VI> {
869 let AssemblerPredicates = [isVI];
870}
Marek Olsak5df00d62014-12-07 12:18:57 +0000871
Tom Stellardc470c962014-10-01 14:44:42 +0000872multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
873 string asm, list<dag> pattern> {
874
875 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
876
877 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
878
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000879 // glc is only applicable to scalar stores, which are not yet
880 // implemented.
881 let glc = 0 in {
882 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
883 }
Tom Stellardc470c962014-10-01 14:44:42 +0000884}
885
886multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000887 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000888 defm _IMM : SMRD_m <
889 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000890 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000891 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000892 >;
893
Tom Stellardc470c962014-10-01 14:44:42 +0000894 defm _SGPR : SMRD_m <
895 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000896 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000897 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000898 >;
899}
900
901//===----------------------------------------------------------------------===//
902// Vector ALU classes
903//===----------------------------------------------------------------------===//
904
Tom Stellardb4a313a2014-08-01 00:32:39 +0000905// This must always be right before the operand being input modified.
906def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
907 let PrintMethod = "printOperandAndMods";
908}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000909
910def InputModsMatchClass : AsmOperandClass {
911 let Name = "RegWithInputMods";
912}
913
Tom Stellardb4a313a2014-08-01 00:32:39 +0000914def InputModsNoDefault : Operand <i32> {
915 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000916 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000917}
918
919class getNumSrcArgs<ValueType Src1, ValueType Src2> {
920 int ret =
921 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
922 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
923 3)); // VOP3
924}
925
926// Returns the register class to use for the destination of VOP[123C]
927// instructions for the given VT.
928class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000929 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
930 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
931 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000932}
933
934// Returns the register class to use for source 0 of VOP[12C]
935// instructions for the given VT.
936class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000937 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000938}
939
940// Returns the register class to use for source 1 of VOP[12C] for the
941// given VT.
942class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000943 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000944}
945
Tom Stellardb4a313a2014-08-01 00:32:39 +0000946// Returns the register class to use for sources of VOP3 instructions for the
947// given VT.
948class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000949 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950}
951
Tom Stellardb4a313a2014-08-01 00:32:39 +0000952// Returns 1 if the source arguments have modifiers, 0 if they do not.
953class hasModifiers<ValueType SrcVT> {
954 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
955 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
956}
957
958// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000959class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000960 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
961 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
962 (ins)));
963}
964
965// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000966class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
967 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000968 bit HasModifiers> {
969
970 dag ret =
971 !if (!eq(NumSrcArgs, 1),
972 !if (!eq(HasModifiers, 1),
973 // VOP1 with modifiers
974 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000975 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000976 /* else */,
977 // VOP1 without modifiers
978 (ins Src0RC:$src0)
979 /* endif */ ),
980 !if (!eq(NumSrcArgs, 2),
981 !if (!eq(HasModifiers, 1),
982 // VOP 2 with modifiers
983 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
984 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000985 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000986 /* else */,
987 // VOP2 without modifiers
988 (ins Src0RC:$src0, Src1RC:$src1)
989 /* endif */ )
990 /* NumSrcArgs == 3 */,
991 !if (!eq(HasModifiers, 1),
992 // VOP3 with modifiers
993 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
994 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
995 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000996 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000997 /* else */,
998 // VOP3 without modifiers
999 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1000 /* endif */ )));
1001}
1002
1003// Returns the assembly string for the inputs and outputs of a VOP[12C]
1004// instruction. This does not add the _e32 suffix, so it can be reused
1005// by getAsm64.
1006class getAsm32 <int NumSrcArgs> {
1007 string src1 = ", $src1";
1008 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001009 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001010 !if(!eq(NumSrcArgs, 1), "", src1)#
1011 !if(!eq(NumSrcArgs, 3), src2, "");
1012}
1013
1014// Returns the assembly string for the inputs and outputs of a VOP3
1015// instruction.
1016class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001017 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001018 string src1 = !if(!eq(NumSrcArgs, 1), "",
1019 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1020 " $src1_modifiers,"));
1021 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001022 string ret =
1023 !if(!eq(HasModifiers, 0),
1024 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001025 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001026}
1027
1028
1029class VOPProfile <list<ValueType> _ArgVT> {
1030
1031 field list<ValueType> ArgVT = _ArgVT;
1032
1033 field ValueType DstVT = ArgVT[0];
1034 field ValueType Src0VT = ArgVT[1];
1035 field ValueType Src1VT = ArgVT[2];
1036 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001037 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001038 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001039 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001040 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1041 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1042 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001043
1044 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1045 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1046
1047 field dag Outs = (outs DstRC:$dst);
1048
1049 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1050 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1051 HasModifiers>.ret;
1052
Tom Stellardc0503922015-03-12 21:34:22 +00001053 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001054 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1055}
1056
Tom Stellard245c15f2015-05-26 15:55:52 +00001057// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001058// for the instruction patterns to work.
1059def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
1060def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
1061def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
1062
Tom Stellard245c15f2015-05-26 15:55:52 +00001063def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>;
1064def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>;
1065def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1066
Tom Stellardb4a313a2014-08-01 00:32:39 +00001067def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1068def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1069def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1070def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1071def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1072def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1073def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1074def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1075def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1076
1077def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1078def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1079def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1080def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1081def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001082def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001083def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1084def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001085 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001087
1088def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
1089 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001090 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001091}
1092
1093def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
1094 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001095 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001096}
1097
Tom Stellardb4a313a2014-08-01 00:32:39 +00001098def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001099def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001100def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001101def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
1102 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
1103 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001104 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001105}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001106
1107def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001108def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1109 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001110 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001111}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001112def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1113 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1114 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1115 HasModifiers>.ret;
1116 let Asm32 = getAsm32<2>.ret;
1117 let Asm64 = getAsm64<2, HasModifiers>.ret;
1118}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001119def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1120def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1121def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1122
1123
Christian Konigf741fbf2013-02-26 17:52:42 +00001124class VOP <string opName> {
1125 string OpName = opName;
1126}
1127
Christian Konig3c145802013-03-27 09:12:59 +00001128class VOP2_REV <string revOp, bit isOrig> {
1129 string RevOp = revOp;
1130 bit IsOrig = isOrig;
1131}
1132
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001133class AtomicNoRet <string noRetOp, bit isRet> {
1134 string NoRetOp = noRetOp;
1135 bit IsRet = isRet;
1136}
1137
Tom Stellard94d2e992014-10-07 23:51:34 +00001138class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1139 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001140 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001141 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1142 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001143 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001144 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001145
1146 field bits<8> vdst;
1147 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001148}
1149
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001150class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1151 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001152 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1153 let AssemblerPredicate = SIAssemblerPredicate;
1154}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001155
1156class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1157 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001158 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1159 let AssemblerPredicates = [isVI];
1160}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001161
Tom Stellard94d2e992014-10-07 23:51:34 +00001162multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1163 string opName> {
1164 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1165
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001166 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1167
1168 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001169}
1170
Marek Olsak3ecf5082015-02-03 21:53:05 +00001171multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1172 string opName> {
1173 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1174
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001175 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001176}
1177
Marek Olsak5df00d62014-12-07 12:18:57 +00001178class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1179 VOP2Common <outs, ins, "", pattern>,
1180 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001181 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1182 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001183 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001184 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001185}
1186
Tom Stellard3b0dab92015-03-20 15:14:23 +00001187class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1188 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001189 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1190 let AssemblerPredicates = [isSICI];
1191}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001192
1193class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001194 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001195 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1196 let AssemblerPredicates = [isVI];
1197}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001198
Marek Olsakf0b130a2015-01-15 18:43:06 +00001199multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001200 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001201 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001202 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001203
Tom Stellard3b0dab92015-03-20 15:14:23 +00001204 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001205}
1206
Marek Olsak5df00d62014-12-07 12:18:57 +00001207multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001208 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001209 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001210 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001211
Tom Stellard3b0dab92015-03-20 15:14:23 +00001212 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1213
1214 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1215
Tom Stellard94d2e992014-10-07 23:51:34 +00001216}
1217
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1219
1220 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1221 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001222 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 bits<2> omod = !if(HasModifiers, ?, 0);
1224 bits<1> clamp = !if(HasModifiers, ?, 0);
1225 bits<9> src1 = !if(HasSrc1, ?, 0);
1226 bits<9> src2 = !if(HasSrc2, ?, 0);
1227}
1228
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001229class VOP3DisableModFields <bit HasSrc0Mods,
1230 bit HasSrc1Mods = 0,
1231 bit HasSrc2Mods = 0,
1232 bit HasOutputMods = 0> {
1233 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1234 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1235 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1236 bits<2> omod = !if(HasOutputMods, ?, 0);
1237 bits<1> clamp = !if(HasOutputMods, ?, 0);
1238}
1239
Tom Stellardbda32c92014-07-21 17:44:29 +00001240class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1241 VOP3Common <outs, ins, "", pattern>,
1242 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001243 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1244 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001245 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001246 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001247}
1248
1249class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001250 VOP3Common <outs, ins, asm, []>,
1251 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001252 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1253 let AssemblerPredicates = [isSICI];
1254}
Tom Stellardbda32c92014-07-21 17:44:29 +00001255
Marek Olsak5df00d62014-12-07 12:18:57 +00001256class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1257 VOP3Common <outs, ins, asm, []>,
1258 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001259 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1260 let AssemblerPredicates = [isVI];
1261}
Marek Olsak5df00d62014-12-07 12:18:57 +00001262
Matt Arsenault692acf12015-02-14 03:02:23 +00001263class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1264 VOP3Common <outs, ins, asm, []>,
1265 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001266 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1267 let AssemblerPredicates = [isSICI];
1268}
Matt Arsenault692acf12015-02-14 03:02:23 +00001269
1270class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1271 VOP3Common <outs, ins, asm, []>,
1272 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001273 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1274 let AssemblerPredicates = [isVI];
1275}
Matt Arsenault692acf12015-02-14 03:02:23 +00001276
Marek Olsak5df00d62014-12-07 12:18:57 +00001277multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001279
Tom Stellardbda32c92014-07-21 17:44:29 +00001280 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001281
Tom Stellard845bb3c2014-10-07 23:51:41 +00001282 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1284 !if(!eq(NumSrcArgs, 2), 0, 1),
1285 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001286 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1287 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1288 !if(!eq(NumSrcArgs, 2), 0, 1),
1289 HasMods>;
1290}
Tom Stellardc721a232014-05-16 20:56:47 +00001291
Marek Olsak5df00d62014-12-07 12:18:57 +00001292// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001293multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001294 string opName, int NumSrcArgs, bit HasMods = 1> {
1295
1296 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1297
1298 let src0_modifiers = 0,
1299 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001300 src2_modifiers = 0,
1301 clamp = 0,
1302 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001303 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1304 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1305 }
Tom Stellardc721a232014-05-16 20:56:47 +00001306}
1307
Tom Stellard94d2e992014-10-07 23:51:34 +00001308multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001309 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001310
1311 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1312
Tom Stellard94d2e992014-10-07 23:51:34 +00001313 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001314 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001315
1316 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1317 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001318}
1319
Marek Olsak3ecf5082015-02-03 21:53:05 +00001320multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1321 list<dag> pattern, string opName, bit HasMods = 1> {
1322
1323 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1324
1325 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1326 VOP3DisableFields<0, 0, HasMods>;
1327 // No VI instruction. This class is for SI only.
1328}
1329
Tom Stellardbec5a242014-10-07 23:51:38 +00001330multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001331 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001332 bit HasMods = 1, bit UseFullOp = 0> {
1333
1334 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001335 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336
Marek Olsak191507e2015-02-03 17:38:12 +00001337 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001338 VOP3DisableFields<1, 0, HasMods>;
1339
Marek Olsak191507e2015-02-03 17:38:12 +00001340 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001341 VOP3DisableFields<1, 0, HasMods>;
1342}
1343
Marek Olsak191507e2015-02-03 17:38:12 +00001344multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1345 list<dag> pattern, string opName, string revOp,
1346 bit HasMods = 1, bit UseFullOp = 0> {
1347
1348 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1349 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1350
1351 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1352 VOP3DisableFields<1, 0, HasMods>;
1353
1354 // No VI instruction. This class is for SI only.
1355}
1356
Matt Arsenault692acf12015-02-14 03:02:23 +00001357// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1358// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001359multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001360 list<dag> pattern, string opName, string revOp,
1361 bit HasMods = 1, bit UseFullOp = 0> {
1362 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1363 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1364
1365 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1366 // can write it into any SGPR. We currently don't use the carry out,
1367 // so for now hardcode it to VCC as well.
1368 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001369 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1370 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001371
Matt Arsenault692acf12015-02-14 03:02:23 +00001372 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1373 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 } // End sdst = SIOperand.VCC, Defs = [VCC]
1375}
1376
Matt Arsenault31ec5982015-02-14 03:40:35 +00001377multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1378 list<dag> pattern, string opName, string revOp,
1379 bit HasMods = 1, bit UseFullOp = 0> {
1380 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1381
1382
1383 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1384 VOP3DisableFields<1, 1, HasMods>;
1385
1386 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1387 VOP3DisableFields<1, 1, HasMods>;
1388}
1389
Tom Stellard0aec5872014-10-07 23:51:39 +00001390multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001391 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001392 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001393
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001394 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001395 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001396
Tom Stellard0aec5872014-10-07 23:51:39 +00001397 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001398 VOP3DisableFields<1, 0, HasMods> {
1399 let Defs = !if(defExec, [EXEC], []);
1400 }
1401
1402 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1403 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001404 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001405 }
1406}
1407
Marek Olsak15e4a592015-01-15 18:42:55 +00001408// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1409multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1410 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001411 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001412 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1413 SIMCInstr<opName, SISubtarget.NONE>;
1414 }
1415
1416 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001417 SIMCInstr <opName, SISubtarget.SI> {
1418 let AssemblerPredicates = [isSICI];
1419 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001420
1421 def _vi : VOP3Common <outs, ins, asm, []>,
1422 VOP3e_vi <op.VI3>,
1423 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001424 SIMCInstr <opName, SISubtarget.VI> {
1425 let AssemblerPredicates = [isVI];
1426 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001427}
1428
Tom Stellard94d2e992014-10-07 23:51:34 +00001429multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001430 dag ins32, string asm32, list<dag> pat32,
1431 dag ins64, string asm64, list<dag> pat64,
1432 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001433
Marek Olsak5df00d62014-12-07 12:18:57 +00001434 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001435
Tom Stellardc0503922015-03-12 21:34:22 +00001436 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001437}
1438
Tom Stellard94d2e992014-10-07 23:51:34 +00001439multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001440 SDPatternOperator node = null_frag> : VOP1_Helper <
1441 op, opName, P.Outs,
1442 P.Ins32, P.Asm32, [],
1443 P.Ins64, P.Asm64,
1444 !if(P.HasModifiers,
1445 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001446 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001447 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1448 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001449>;
Christian Konigf5754a02013-02-21 15:17:09 +00001450
Marek Olsak5df00d62014-12-07 12:18:57 +00001451multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1452 SDPatternOperator node = null_frag> {
1453
Marek Olsak3ecf5082015-02-03 21:53:05 +00001454 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001455
Marek Olsak3ecf5082015-02-03 21:53:05 +00001456 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001457 !if(P.HasModifiers,
1458 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1459 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001460 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1461 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001462}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001463
Tom Stellardbec5a242014-10-07 23:51:38 +00001464multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001465 dag ins32, string asm32, list<dag> pat32,
1466 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001467 string revOp, bit HasMods> {
1468 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001469
Tom Stellardbec5a242014-10-07 23:51:38 +00001470 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001471 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001472 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001473}
1474
Tom Stellardbec5a242014-10-07 23:51:38 +00001475multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001476 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001477 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478 op, opName, P.Outs,
1479 P.Ins32, P.Asm32, [],
1480 P.Ins64, P.Asm64,
1481 !if(P.HasModifiers,
1482 [(set P.DstVT:$dst,
1483 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001484 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001485 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1486 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001487 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001488>;
1489
Marek Olsak191507e2015-02-03 17:38:12 +00001490multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1491 SDPatternOperator node = null_frag,
1492 string revOp = opName> {
1493 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1494
Tom Stellardc0503922015-03-12 21:34:22 +00001495 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001496 !if(P.HasModifiers,
1497 [(set P.DstVT:$dst,
1498 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1499 i1:$clamp, i32:$omod)),
1500 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1501 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1502 opName, revOp, P.HasModifiers>;
1503}
1504
Tom Stellard845bb3c2014-10-07 23:51:41 +00001505multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001506 dag ins32, string asm32, list<dag> pat32,
1507 dag ins64, string asm64, list<dag> pat64,
1508 string revOp, bit HasMods> {
1509
Marek Olsak7585a292015-02-03 17:38:05 +00001510 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001511
Tom Stellard845bb3c2014-10-07 23:51:41 +00001512 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001513 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001514 >;
1515}
1516
Tom Stellard845bb3c2014-10-07 23:51:41 +00001517multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001518 SDPatternOperator node = null_frag,
1519 string revOp = opName> : VOP2b_Helper <
1520 op, opName, P.Outs,
1521 P.Ins32, P.Asm32, [],
1522 P.Ins64, P.Asm64,
1523 !if(P.HasModifiers,
1524 [(set P.DstVT:$dst,
1525 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001526 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001527 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1528 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1529 revOp, P.HasModifiers
1530>;
1531
Marek Olsakf0b130a2015-01-15 18:43:06 +00001532// A VOP2 instruction that is VOP3-only on VI.
1533multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1534 dag ins32, string asm32, list<dag> pat32,
1535 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001536 string revOp, bit HasMods> {
1537 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001538
Tom Stellardc0503922015-03-12 21:34:22 +00001539 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001540 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001541}
1542
1543multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1544 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001545 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001546 : VOP2_VI3_Helper <
1547 op, opName, P.Outs,
1548 P.Ins32, P.Asm32, [],
1549 P.Ins64, P.Asm64,
1550 !if(P.HasModifiers,
1551 [(set P.DstVT:$dst,
1552 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1553 i1:$clamp, i32:$omod)),
1554 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1555 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001556 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001557>;
1558
Matt Arsenault70120fa2015-02-21 21:29:00 +00001559multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1560
1561 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1562
1563let isCodeGenOnly = 0 in {
1564 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1565 !strconcat(opName, VOP_MADK.Asm), []>,
1566 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001567 VOP2_MADKe <op.SI> {
1568 let AssemblerPredicates = [isSICI];
1569 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001570
1571 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1572 !strconcat(opName, VOP_MADK.Asm), []>,
1573 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001574 VOP2_MADKe <op.VI> {
1575 let AssemblerPredicates = [isVI];
1576 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001577} // End isCodeGenOnly = 0
1578}
1579
Marek Olsak5df00d62014-12-07 12:18:57 +00001580class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1581 VOPCCommon <ins, "", pattern>,
1582 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001583 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1584 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001585 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001586 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001587}
1588
1589multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001590 string opName, bit DefExec, string revOpName = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001591 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1592
1593 def _si : VOPC<op.SI, ins, asm, []>,
1594 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1595 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001596 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001597 }
1598
1599 def _vi : VOPC<op.VI, ins, asm, []>,
1600 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1601 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001602 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001603 }
1604}
1605
Tom Stellard0aec5872014-10-07 23:51:39 +00001606multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001607 dag ins32, string asm32, list<dag> pat32,
1608 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001609 bit HasMods, bit DefExec, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001610 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611
Tom Stellardc0503922015-03-12 21:34:22 +00001612 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001613 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614}
1615
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001616// Special case for class instructions which only have modifiers on
1617// the 1st source operand.
1618multiclass VOPC_Class_Helper <vopc op, string opName,
1619 dag ins32, string asm32, list<dag> pat32,
1620 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001621 bit HasMods, bit DefExec, string revOp> {
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001622 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1623
Tom Stellardc0503922015-03-12 21:34:22 +00001624 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001625 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001626 VOP3DisableModFields<1, 0, 0>;
1627}
1628
Tom Stellard0aec5872014-10-07 23:51:39 +00001629multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001630 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001631 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632 bit DefExec = 0> : VOPC_Helper <
1633 op, opName,
1634 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001635 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 !if(P.HasModifiers,
1637 [(set i1:$dst,
1638 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001639 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001640 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1641 cond))],
1642 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001643 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644>;
1645
Matt Arsenault4831ce52015-01-06 23:00:37 +00001646multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001647 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001648 op, opName,
1649 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001650 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001651 !if(P.HasModifiers,
1652 [(set i1:$dst,
1653 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1654 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001655 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001656>;
1657
1658
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001659multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1660 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001661
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001662multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1663 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001664
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001665multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1666 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001668multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1669 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001670
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001671
Tom Stellard0aec5872014-10-07 23:51:39 +00001672multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001673 PatLeaf cond = COND_NULL,
1674 string revOp = "">
1675 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001676
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001677multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1678 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001680multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1681 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001683multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1684 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001685
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001686multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1687 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001688
Tom Stellard845bb3c2014-10-07 23:51:41 +00001689multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001690 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001691 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692>;
1693
Matt Arsenault4831ce52015-01-06 23:00:37 +00001694multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1695 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1696
1697multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1698 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1699
1700multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1701 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1702
1703multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1704 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1705
Tom Stellard845bb3c2014-10-07 23:51:41 +00001706multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001708 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001709 !if(!eq(P.NumSrcArgs, 3),
1710 !if(P.HasModifiers,
1711 [(set P.DstVT:$dst,
1712 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001713 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001714 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1715 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1716 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1717 P.Src2VT:$src2))]),
1718 !if(!eq(P.NumSrcArgs, 2),
1719 !if(P.HasModifiers,
1720 [(set P.DstVT:$dst,
1721 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001722 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001723 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1724 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1725 /* P.NumSrcArgs == 1 */,
1726 !if(P.HasModifiers,
1727 [(set P.DstVT:$dst,
1728 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001729 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001730 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1731 P.NumSrcArgs, P.HasModifiers
1732>;
1733
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001734// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1735// only VOP instruction that implicitly reads VCC.
1736multiclass VOP3_VCC_Inst <vop3 op, string opName,
1737 VOPProfile P,
1738 SDPatternOperator node = null_frag> : VOP3_Helper <
1739 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001740 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001741 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1742 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1743 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1744 ClampMod:$clamp,
1745 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001746 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001747 [(set P.DstVT:$dst,
1748 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1749 i1:$clamp, i32:$omod)),
1750 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1751 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1752 (i1 VCC)))],
1753 3, 1
1754>;
1755
Tom Stellardb6550522015-01-12 19:33:18 +00001756multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001757 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001758 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001759 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001760 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1761 InputModsNoDefault:$src1_modifiers, arc:$src1,
1762 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001763 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001764 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001765 opName, opName, 1, 1
1766>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001767
Tom Stellard845bb3c2014-10-07 23:51:41 +00001768multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001769 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1770
Tom Stellard845bb3c2014-10-07 23:51:41 +00001771multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001772 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001773
Matt Arsenault8675db12014-08-29 16:01:14 +00001774
1775class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001776 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001777 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1778 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1779 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1780 i32:$src1_modifiers, P.Src1VT:$src1,
1781 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001782 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001783 i32:$omod)>;
1784
Christian Konig72d5d5c2013-02-21 15:16:44 +00001785//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001786// Interpolation opcodes
1787//===----------------------------------------------------------------------===//
1788
Marek Olsak367447c2015-01-27 17:25:11 +00001789class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1790 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001791 SIMCInstr<opName, SISubtarget.NONE> {
1792 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001793 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001794}
1795
1796class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001797 string asm> :
1798 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001799 VINTRPe <op>,
1800 SIMCInstr<opName, SISubtarget.SI>;
1801
1802class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001803 string asm> :
1804 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001805 VINTRPe_vi <op>,
1806 SIMCInstr<opName, SISubtarget.VI>;
1807
Tom Stellardc70cf902015-05-25 16:15:50 +00001808multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001809 list<dag> pattern = []> {
1810 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001811
Tom Stellard50828162015-05-25 16:15:56 +00001812 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001813
Tom Stellard50828162015-05-25 16:15:56 +00001814 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001815}
1816
1817//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001818// Vector I/O classes
1819//===----------------------------------------------------------------------===//
1820
Marek Olsak5df00d62014-12-07 12:18:57 +00001821class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1822 DS <outs, ins, "", pattern>,
1823 SIMCInstr <opName, SISubtarget.NONE> {
1824 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001825 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001826}
1827
1828class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1829 DS <outs, ins, asm, []>,
1830 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001831 SIMCInstr <opName, SISubtarget.SI> {
1832 let isCodeGenOnly = 0;
1833}
Marek Olsak5df00d62014-12-07 12:18:57 +00001834
1835class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1836 DS <outs, ins, asm, []>,
1837 DSe_vi <op>,
1838 SIMCInstr <opName, SISubtarget.VI>;
1839
Tom Stellardcf051f42015-03-09 18:49:45 +00001840class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1841 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001842
1843 // Single load interpret the 2 i8imm operands as a single i16 offset.
1844 bits<16> offset;
1845 let offset0 = offset{7-0};
1846 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001847 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001848}
1849
Tom Stellardcf051f42015-03-09 18:49:45 +00001850class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1851 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001852
1853 // Single load interpret the 2 i8imm operands as a single i16 offset.
1854 bits<16> offset;
1855 let offset0 = offset{7-0};
1856 let offset1 = offset{15-8};
1857}
1858
Tom Stellardcf051f42015-03-09 18:49:45 +00001859multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1860 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001861 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001862 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001863
Tom Stellardcf051f42015-03-09 18:49:45 +00001864 def "" : DS_Pseudo <opName, outs, ins, []>;
1865
1866 let data0 = 0, data1 = 0 in {
1867 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1868 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001869 }
1870}
1871
Tom Stellardcf051f42015-03-09 18:49:45 +00001872multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1873 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001874 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001875 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001876 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001877
Tom Stellardcf051f42015-03-09 18:49:45 +00001878 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001879
Tom Stellardd7e6f132015-04-08 01:09:26 +00001880 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001881 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1882 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001883 }
1884}
1885
Tom Stellardcf051f42015-03-09 18:49:45 +00001886multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1887 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001888 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001889 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001890
Tom Stellardcf051f42015-03-09 18:49:45 +00001891 def "" : DS_Pseudo <opName, outs, ins, []>,
1892 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001893
Tom Stellardcf051f42015-03-09 18:49:45 +00001894 let data1 = 0, vdst = 0 in {
1895 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1896 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001897 }
1898}
1899
Tom Stellardcf051f42015-03-09 18:49:45 +00001900multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1901 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001902 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001903 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001904 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001905
Tom Stellardcf051f42015-03-09 18:49:45 +00001906 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001907
Tom Stellardd7e6f132015-04-08 01:09:26 +00001908 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001909 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1910 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001911 }
1912}
1913
Tom Stellardcf051f42015-03-09 18:49:45 +00001914multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1915 string noRetOp = "",
1916 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001917 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001918 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001919
Tom Stellardcf051f42015-03-09 18:49:45 +00001920 def "" : DS_Pseudo <opName, outs, ins, []>,
1921 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001922
Tom Stellardcf051f42015-03-09 18:49:45 +00001923 let data1 = 0 in {
1924 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1925 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001926 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001927}
1928
Tom Stellardcf051f42015-03-09 18:49:45 +00001929multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1930 string noRetOp = "", dag ins,
1931 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001932 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001933
Tom Stellardcf051f42015-03-09 18:49:45 +00001934 def "" : DS_Pseudo <opName, outs, ins, []>,
1935 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001936
Tom Stellardcf051f42015-03-09 18:49:45 +00001937 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1938 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001939}
1940
1941multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001942 string noRetOp = "", RegisterClass src = rc> :
1943 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001944 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001945 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00001946>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001947
Tom Stellardcf051f42015-03-09 18:49:45 +00001948multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1949 string noRetOp = opName,
1950 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001951 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001952 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001953 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001954
Tom Stellardcf051f42015-03-09 18:49:45 +00001955 def "" : DS_Pseudo <opName, outs, ins, []>,
1956 AtomicNoRet<noRetOp, 0>;
1957
1958 let vdst = 0 in {
1959 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1960 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001961 }
1962}
1963
Tom Stellarddb4995a2015-03-09 16:03:45 +00001964multiclass DS_0A_RET <bits<8> op, string opName,
1965 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001966 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001967 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001968
1969 let mayLoad = 1, mayStore = 1 in {
1970 def "" : DS_Pseudo <opName, outs, ins, []>;
1971
1972 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001973 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1974 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001975 } // end addr = 0, data0 = 0, data1 = 0
1976 } // end mayLoad = 1, mayStore = 1
1977}
1978
1979multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1980 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001981 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00001982 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001983
Tom Stellardcf051f42015-03-09 18:49:45 +00001984 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001985
Tom Stellardcf051f42015-03-09 18:49:45 +00001986 let data0 = 0, data1 = 0, gds = 1 in {
1987 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1988 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1989 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001990}
1991
1992multiclass DS_1A_GDS <bits<8> op, string opName,
1993 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001994 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00001995 string asm = opName#" $addr gds"> {
1996
1997 def "" : DS_Pseudo <opName, outs, ins, []>;
1998
1999 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2000 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2001 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2002 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2003}
2004
2005multiclass DS_1A <bits<8> op, string opName,
2006 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002007 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002008 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002009
2010 let mayLoad = 1, mayStore = 1 in {
2011 def "" : DS_Pseudo <opName, outs, ins, []>;
2012
2013 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002014 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2015 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002016 } // let vdst = 0, data0 = 0, data1 = 0
2017 } // end mayLoad = 1, mayStore = 1
2018}
2019
Tom Stellard0c238c22014-10-01 14:44:43 +00002020//===----------------------------------------------------------------------===//
2021// MTBUF classes
2022//===----------------------------------------------------------------------===//
2023
2024class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2025 MTBUF <outs, ins, "", pattern>,
2026 SIMCInstr<opName, SISubtarget.NONE> {
2027 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002028 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002029}
2030
2031class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2032 string asm> :
2033 MTBUF <outs, ins, asm, []>,
2034 MTBUFe <op>,
2035 SIMCInstr<opName, SISubtarget.SI>;
2036
Marek Olsak5df00d62014-12-07 12:18:57 +00002037class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2038 MTBUF <outs, ins, asm, []>,
2039 MTBUFe_vi <op>,
2040 SIMCInstr <opName, SISubtarget.VI>;
2041
Tom Stellard0c238c22014-10-01 14:44:43 +00002042multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2043 list<dag> pattern> {
2044
2045 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2046
2047 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2048
Marek Olsak5df00d62014-12-07 12:18:57 +00002049 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2050
Tom Stellard0c238c22014-10-01 14:44:43 +00002051}
2052
2053let mayStore = 1, mayLoad = 0 in {
2054
2055multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2056 RegisterClass regClass> : MTBUF_m <
2057 op, opName, (outs),
2058 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002059 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002060 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002061 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2062 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2063>;
2064
2065} // mayStore = 1, mayLoad = 0
2066
2067let mayLoad = 1, mayStore = 0 in {
2068
2069multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2070 RegisterClass regClass> : MTBUF_m <
2071 op, opName, (outs regClass:$dst),
2072 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002073 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002074 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002075 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2076 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2077>;
2078
2079} // mayLoad = 1, mayStore = 0
2080
Marek Olsak5df00d62014-12-07 12:18:57 +00002081//===----------------------------------------------------------------------===//
2082// MUBUF classes
2083//===----------------------------------------------------------------------===//
2084
Marek Olsakee98b112015-01-27 17:24:58 +00002085class mubuf <bits<7> si, bits<7> vi = si> {
2086 field bits<7> SI = si;
2087 field bits<7> VI = vi;
2088}
2089
Tom Stellardd7e6f132015-04-08 01:09:26 +00002090let isCodeGenOnly = 0 in {
2091
2092class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2093 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2094 let lds = 0;
2095}
2096
2097} // End let isCodeGenOnly = 0
2098
2099class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2100 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2101 let lds = 0;
2102}
2103
Marek Olsak7ef6db42015-01-27 17:24:54 +00002104class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2105 bit IsAddr64 = is_addr64;
2106 string OpName = NAME # suffix;
2107}
2108
2109class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2110 MUBUF <outs, ins, "", pattern>,
2111 SIMCInstr<opName, SISubtarget.NONE> {
2112 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002113 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002114
2115 // dummy fields, so that we can use let statements around multiclasses
2116 bits<1> offen;
2117 bits<1> idxen;
2118 bits<8> vaddr;
2119 bits<1> glc;
2120 bits<1> slc;
2121 bits<1> tfe;
2122 bits<8> soffset;
2123}
2124
Marek Olsakee98b112015-01-27 17:24:58 +00002125class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002126 string asm> :
2127 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002128 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002129 SIMCInstr<opName, SISubtarget.SI> {
2130 let lds = 0;
2131}
2132
Marek Olsakee98b112015-01-27 17:24:58 +00002133class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002134 string asm> :
2135 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002136 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002137 SIMCInstr<opName, SISubtarget.VI> {
2138 let lds = 0;
2139}
2140
Marek Olsakee98b112015-01-27 17:24:58 +00002141multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002142 list<dag> pattern> {
2143
2144 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2145 MUBUFAddr64Table <0>;
2146
Tom Stellardd7e6f132015-04-08 01:09:26 +00002147 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002148 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2149 }
Marek Olsakee98b112015-01-27 17:24:58 +00002150
2151 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002152}
2153
Marek Olsakee98b112015-01-27 17:24:58 +00002154multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002155 dag ins, string asm, list<dag> pattern> {
2156
2157 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2158 MUBUFAddr64Table <1>;
2159
Tom Stellardd7e6f132015-04-08 01:09:26 +00002160 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002161 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2162 }
2163
2164 // There is no VI version. If the pseudo is selected, it should be lowered
2165 // for VI appropriately.
2166}
2167
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002168multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2169 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002170
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002171 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2172 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2173 AtomicNoRet<NAME#"_OFFSET", is_return>;
2174
2175 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2176 let addr64 = 0 in {
2177 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2178 }
2179
2180 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2181 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002182}
2183
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002184multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2185 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002186
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002187 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2188 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2189 AtomicNoRet<NAME#"_ADDR64", is_return>;
2190
Tom Stellardc53861a2015-02-11 00:34:32 +00002191 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002192 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2193 }
2194
2195 // There is no VI version. If the pseudo is selected, it should be lowered
2196 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002197}
2198
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002199multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002200 ValueType vt, SDPatternOperator atomic> {
2201
2202 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2203
2204 // No return variants
2205 let glc = 0 in {
2206
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002207 defm _ADDR64 : MUBUFAtomicAddr64_m <
2208 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002209 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002210 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002211 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002212 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002213
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002214 defm _OFFSET : MUBUFAtomicOffset_m <
2215 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002216 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2217 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002218 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2219 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002220 } // glc = 0
2221
2222 // Variant that return values
2223 let glc = 1, Constraints = "$vdata = $vdata_in",
2224 DisableEncoding = "$vdata_in" in {
2225
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002226 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2227 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002228 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002229 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002230 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002231 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002232 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2233 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002234 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002235
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002236 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2237 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002238 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2239 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002240 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2241 [(set vt:$vdata,
2242 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002243 i1:$slc), vt:$vdata_in))], 1
2244 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002245
2246 } // glc = 1
2247
2248 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2249}
2250
Marek Olsakee98b112015-01-27 17:24:58 +00002251multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002252 ValueType load_vt = i32,
2253 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002254
Tom Stellard3e41dc42014-12-09 00:03:54 +00002255 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002256 let offen = 0, idxen = 0, vaddr = 0 in {
2257 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002258 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2259 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002260 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2261 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2262 i32:$soffset, i16:$offset,
2263 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002264 }
2265
Marek Olsak7ef6db42015-01-27 17:24:54 +00002266 let offen = 1, idxen = 0 in {
2267 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002268 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002269 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2270 tfe:$tfe),
2271 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2272 }
2273
2274 let offen = 0, idxen = 1 in {
2275 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002276 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002277 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002278 slc:$slc, tfe:$tfe),
2279 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2280 }
2281
2282 let offen = 1, idxen = 1 in {
2283 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002284 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002285 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002286 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002287 }
2288
Tom Stellard1f9939f2015-02-27 14:59:41 +00002289 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002290 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002291 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002292 SCSrc_32:$soffset, mbuf_offset:$offset,
2293 glc:$glc, slc:$slc, tfe:$tfe),
2294 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2295 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002296 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002297 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002298 i16:$offset, i1:$glc, i1:$slc,
2299 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002300 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002301 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002302}
2303
Marek Olsakee98b112015-01-27 17:24:58 +00002304multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002305 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002306 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002307 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002308 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002309 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2310 tfe:$tfe),
2311 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002312 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002313
Tom Stellard155bbb72014-08-11 22:18:17 +00002314 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002315 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002316 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2317 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002318 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2319 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2320 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002321 } // offen = 0, idxen = 0, vaddr = 0
2322
Tom Stellardddea4862014-08-11 22:18:14 +00002323 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002324 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002325 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002326 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2327 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002328 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2329 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002330 } // end offen = 1, idxen = 0
2331
Tom Stellarda14b0112015-03-10 16:16:51 +00002332 let offen = 0, idxen = 1 in {
2333 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2334 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2335 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2336 slc:$slc, tfe:$tfe),
2337 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2338 }
2339
2340 let offen = 1, idxen = 1 in {
2341 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2342 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2343 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2344 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2345 }
2346
Tom Stellard1f9939f2015-02-27 14:59:41 +00002347 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002348 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002349 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2350 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002351 mbuf_offset:$offset, glc:$glc, slc:$slc,
2352 tfe:$tfe),
2353 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2354 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002355 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002356 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002357 i32:$soffset, i16:$offset,
2358 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002359 }
2360 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002361}
2362
Matt Arsenault3f981402014-09-15 15:41:53 +00002363class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002364 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002365 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2366 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002367 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002368 let mayLoad = 1;
2369}
2370
2371class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002372 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2373 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2374 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002375 []> {
2376
2377 let mayLoad = 0;
2378 let mayStore = 1;
2379
2380 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002381 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002382}
2383
Tom Stellard12a19102015-06-12 20:47:06 +00002384multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2385 RegisterClass data_rc = vdst_rc> {
2386
2387 let mayLoad = 1, mayStore = 1 in {
2388 def "" : FLAT <op, (outs),
2389 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2390 tfe_flat_atomic:$tfe),
2391 name#" $addr, $data"#"$slc"#"$tfe", []>,
2392 AtomicNoRet <NAME, 0> {
2393 let glc = 0;
2394 let vdst = 0;
2395 }
2396
2397 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2398 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2399 tfe_flat_atomic:$tfe),
2400 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2401 AtomicNoRet <NAME, 1> {
2402 let glc = 1;
2403 }
2404 }
2405}
2406
Tom Stellard682bfbc2013-10-10 17:11:24 +00002407class MIMG_Mask <string op, int channels> {
2408 string Op = op;
2409 int Channels = channels;
2410}
2411
Tom Stellard16a9a202013-08-14 23:24:17 +00002412class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002413 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002414 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002415 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002416 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002417 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002418 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002419 SReg_256:$srsrc),
2420 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2421 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2422 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002423 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002424 let mayLoad = 1;
2425 let mayStore = 0;
2426 let hasPostISelHook = 1;
2427}
2428
Tom Stellard682bfbc2013-10-10 17:11:24 +00002429multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2430 RegisterClass dst_rc,
2431 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002432 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002433 MIMG_Mask<asm#"_V1", channels>;
2434 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2435 MIMG_Mask<asm#"_V2", channels>;
2436 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2437 MIMG_Mask<asm#"_V4", channels>;
2438}
2439
Tom Stellard16a9a202013-08-14 23:24:17 +00002440multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002441 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002442 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2443 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2444 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002445}
2446
2447class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002448 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002449 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002450 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002451 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002452 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002453 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002454 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002455 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2456 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002457 []> {
2458 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002459 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002460 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002461 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002462}
2463
Tom Stellard682bfbc2013-10-10 17:11:24 +00002464multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2465 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002466 int channels, int wqm> {
2467 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002468 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002469 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002470 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002471 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002472 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002473 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002474 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002475 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002476 MIMG_Mask<asm#"_V16", channels>;
2477}
2478
Tom Stellard16a9a202013-08-14 23:24:17 +00002479multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002480 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2481 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2482 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2483 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2484}
2485
2486multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2487 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2488 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2489 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2490 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002491}
2492
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002493class MIMG_Gather_Helper <bits<7> op, string asm,
2494 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002495 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002496 op,
2497 (outs dst_rc:$vdata),
2498 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2499 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2500 SReg_256:$srsrc, SReg_128:$ssamp),
2501 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2502 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2503 []> {
2504 let mayLoad = 1;
2505 let mayStore = 0;
2506
2507 // DMASK was repurposed for GATHER4. 4 components are always
2508 // returned and DMASK works like a swizzle - it selects
2509 // the component to fetch. The only useful DMASK values are
2510 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2511 // (red,red,red,red) etc.) The ISA document doesn't mention
2512 // this.
2513 // Therefore, disable all code which updates DMASK by setting these two:
2514 let MIMG = 0;
2515 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002516 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002517}
2518
2519multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2520 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002521 int channels, int wqm> {
2522 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002523 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002524 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002525 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002526 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002527 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002528 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002529 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002530 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002531 MIMG_Mask<asm#"_V16", channels>;
2532}
2533
2534multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002535 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2536 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2537 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2538 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2539}
2540
2541multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2542 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2543 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2544 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2545 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002546}
2547
Christian Konigf741fbf2013-02-26 17:52:42 +00002548//===----------------------------------------------------------------------===//
2549// Vector instruction mappings
2550//===----------------------------------------------------------------------===//
2551
2552// Maps an opcode in e32 form to its e64 equivalent
2553def getVOPe64 : InstrMapping {
2554 let FilterClass = "VOP";
2555 let RowFields = ["OpName"];
2556 let ColFields = ["Size"];
2557 let KeyCol = ["4"];
2558 let ValueCols = [["8"]];
2559}
2560
Tom Stellard1aaad692014-07-21 16:55:33 +00002561// Maps an opcode in e64 form to its e32 equivalent
2562def getVOPe32 : InstrMapping {
2563 let FilterClass = "VOP";
2564 let RowFields = ["OpName"];
2565 let ColFields = ["Size"];
2566 let KeyCol = ["8"];
2567 let ValueCols = [["4"]];
2568}
2569
Tom Stellard682bfbc2013-10-10 17:11:24 +00002570def getMaskedMIMGOp : InstrMapping {
2571 let FilterClass = "MIMG_Mask";
2572 let RowFields = ["Op"];
2573 let ColFields = ["Channels"];
2574 let KeyCol = ["4"];
2575 let ValueCols = [["1"], ["2"], ["3"] ];
2576}
2577
Christian Konig3c145802013-03-27 09:12:59 +00002578// Maps an commuted opcode to its original version
2579def getCommuteOrig : InstrMapping {
2580 let FilterClass = "VOP2_REV";
2581 let RowFields = ["RevOp"];
2582 let ColFields = ["IsOrig"];
2583 let KeyCol = ["0"];
2584 let ValueCols = [["1"]];
2585}
2586
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002587// Maps an original opcode to its commuted version
2588def getCommuteRev : InstrMapping {
2589 let FilterClass = "VOP2_REV";
2590 let RowFields = ["RevOp"];
2591 let ColFields = ["IsOrig"];
2592 let KeyCol = ["1"];
2593 let ValueCols = [["0"]];
2594}
2595
2596def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002597 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002598 let RowFields = ["RevOp"];
2599 let ColFields = ["IsOrig"];
2600 let KeyCol = ["0"];
2601 let ValueCols = [["1"]];
2602}
2603
2604// Maps an original opcode to its commuted version
2605def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002606 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002607 let RowFields = ["RevOp"];
2608 let ColFields = ["IsOrig"];
2609 let KeyCol = ["1"];
2610 let ValueCols = [["0"]];
2611}
2612
2613
Marek Olsak5df00d62014-12-07 12:18:57 +00002614def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002615 let FilterClass = "SIMCInstr";
2616 let RowFields = ["PseudoInstr"];
2617 let ColFields = ["Subtarget"];
2618 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002619 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002620}
2621
Tom Stellard155bbb72014-08-11 22:18:17 +00002622def getAddr64Inst : InstrMapping {
2623 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002624 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002625 let ColFields = ["IsAddr64"];
2626 let KeyCol = ["0"];
2627 let ValueCols = [["1"]];
2628}
2629
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002630// Maps an atomic opcode to its version with a return value.
2631def getAtomicRetOp : InstrMapping {
2632 let FilterClass = "AtomicNoRet";
2633 let RowFields = ["NoRetOp"];
2634 let ColFields = ["IsRet"];
2635 let KeyCol = ["0"];
2636 let ValueCols = [["1"]];
2637}
2638
2639// Maps an atomic opcode to its returnless version.
2640def getAtomicNoRetOp : InstrMapping {
2641 let FilterClass = "AtomicNoRet";
2642 let RowFields = ["NoRetOp"];
2643 let ColFields = ["IsRet"];
2644 let KeyCol = ["1"];
2645 let ValueCols = [["0"]];
2646}
2647
Tom Stellard75aadc22012-12-11 21:25:42 +00002648include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002649include "CIInstructions.td"
2650include "VIInstructions.td"