blob: c6b984df7de0c4318f190bcdb29022e02e150a02 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Jozef Kolekaa2b9272014-11-27 14:41:44 +00003def simm4 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm4";
5}
Jozef Koleke10a02e2015-01-28 17:27:26 +00006def simm7 : Operand<i32>;
Jozef Kolekaa2b9272014-11-27 14:41:44 +00007def li_simm7 : Operand<i32> {
8 let DecoderMethod = "DecodeLiSimm7";
9}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +000010
Jack Carter97700972013-08-13 20:19:16 +000011def simm12 : Operand<i32> {
12 let DecoderMethod = "DecodeSimm12";
13}
14
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000015def uimm5_lsl2 : Operand<OtherVT> {
16 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000017 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000018}
19
Zoran Jovanovic42b84442014-10-23 11:13:59 +000020def uimm6_lsl2 : Operand<i32> {
21 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000022 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000023}
24
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000025def simm9_addiusp : Operand<i32> {
26 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000027 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000028}
29
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000030def uimm3_shift : Operand<i32> {
31 let EncoderMethod = "getUImm3Mod8Encoding";
32}
33
Zoran Jovanovicbac36192014-10-23 11:06:34 +000034def simm3_lsa2 : Operand<i32> {
35 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000036 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000037}
38
Zoran Jovanovic88531712014-11-05 17:31:00 +000039def uimm4_andi : Operand<i32> {
40 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000041 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000042}
43
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000044def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
45 ((Imm % 4 == 0) &&
46 Imm < 28 && Imm > 0);}]>;
47
Jozef Kolek73f64ea2014-11-19 13:11:09 +000048def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
49
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000050def immZExtAndi16 : ImmLeaf<i32,
51 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
52 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
53 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
54
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000055def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
56
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000057def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
58
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000059def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
60 let Name = "MicroMipsMem";
61 let RenderMethod = "addMicroMipsMemOperands";
62 let ParserMethod = "parseMemOperand";
63 let PredicateMethod = "isMemWithGRPMM16Base";
64}
65
66class mem_mm_4_generic : Operand<i32> {
67 let PrintMethod = "printMemOperand";
68 let MIOperandInfo = (ops ptr_rc, simm4);
69 let OperandType = "OPERAND_MEMORY";
70 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
71}
72
73def mem_mm_4 : mem_mm_4_generic {
74 let EncoderMethod = "getMemEncodingMMImm4";
75}
76
77def mem_mm_4_lsl1 : mem_mm_4_generic {
78 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
79}
80
81def mem_mm_4_lsl2 : mem_mm_4_generic {
82 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
83}
84
Jozef Kolek12c69822014-12-23 16:16:33 +000085def MicroMipsMemSPAsmOperand : AsmOperandClass {
86 let Name = "MicroMipsMemSP";
87 let RenderMethod = "addMemOperands";
88 let ParserMethod = "parseMemOperand";
89 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
90}
91
92def mem_mm_sp_imm5_lsl2 : Operand<i32> {
93 let PrintMethod = "printMemOperand";
94 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
95 let OperandType = "OPERAND_MEMORY";
96 let ParserMatchClass = MicroMipsMemSPAsmOperand;
97 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
98}
99
Jozef Koleke10a02e2015-01-28 17:27:26 +0000100def mem_mm_gp_imm7_lsl2 : Operand<i32> {
101 let PrintMethod = "printMemOperand";
102 let MIOperandInfo = (ops GPRMM16:$base, simm7:$offset);
103 let OperandType = "OPERAND_MEMORY";
104 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
105}
106
Jack Carter97700972013-08-13 20:19:16 +0000107def mem_mm_12 : Operand<i32> {
108 let PrintMethod = "printMemOperand";
109 let MIOperandInfo = (ops GPR32, simm12);
110 let EncoderMethod = "getMemEncodingMMImm12";
111 let ParserMatchClass = MipsMemAsmOperand;
112 let OperandType = "OPERAND_MEMORY";
113}
114
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000115def MipsMemUimm4AsmOperand : AsmOperandClass {
116 let Name = "MemOffsetUimm4";
117 let SuperClasses = [MipsMemAsmOperand];
118 let RenderMethod = "addMemOperands";
119 let ParserMethod = "parseMemOperand";
120 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
121}
122
123def mem_mm_4sp : Operand<i32> {
124 let PrintMethod = "printMemOperand";
125 let MIOperandInfo = (ops GPR32, uimm8);
126 let EncoderMethod = "getMemEncodingMMImm4sp";
127 let ParserMatchClass = MipsMemUimm4AsmOperand;
128 let OperandType = "OPERAND_MEMORY";
129}
130
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000131def jmptarget_mm : Operand<OtherVT> {
132 let EncoderMethod = "getJumpTargetOpValueMM";
133}
134
135def calltarget_mm : Operand<iPTR> {
136 let EncoderMethod = "getJumpTargetOpValueMM";
137}
138
Jozef Kolek9761e962015-01-12 12:03:34 +0000139def brtarget7_mm : Operand<OtherVT> {
140 let EncoderMethod = "getBranchTarget7OpValueMM";
141 let OperandType = "OPERAND_PCREL";
142 let DecoderMethod = "DecodeBranchTarget7MM";
143 let ParserMatchClass = MipsJumpTargetAsmOperand;
144}
145
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000146def brtarget10_mm : Operand<OtherVT> {
147 let EncoderMethod = "getBranchTargetOpValueMMPC10";
148 let OperandType = "OPERAND_PCREL";
149 let DecoderMethod = "DecodeBranchTarget10MM";
150 let ParserMatchClass = MipsJumpTargetAsmOperand;
151}
152
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000153def brtarget_mm : Operand<OtherVT> {
154 let EncoderMethod = "getBranchTargetOpValueMM";
155 let OperandType = "OPERAND_PCREL";
156 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000157 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000158}
159
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000160def simm23_lsl2 : Operand<i32> {
161 let EncoderMethod = "getSimm23Lsl2Encoding";
162 let DecoderMethod = "DecodeSimm23Lsl2";
163}
164
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000165class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
166 RegisterOperand RO> :
167 InstSE<(outs), (ins RO:$rs, opnd:$offset),
168 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
169 let isBranch = 1;
170 let isTerminator = 1;
171 let hasDelaySlot = 0;
172 let Defs = [AT];
173}
174
Jack Carter97700972013-08-13 20:19:16 +0000175let canFoldAsLoad = 1 in
176class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
177 Operand MemOpnd> :
178 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
179 !strconcat(opstr, "\t$rt, $addr"),
180 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
181 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000182 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000183 string Constraints = "$src = $rt";
184}
185
186class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
187 Operand MemOpnd>:
188 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
189 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000190 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
191 let DecoderMethod = "DecodeMemMMImm12";
192}
Jack Carter97700972013-08-13 20:19:16 +0000193
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000194/// A register pair used by load/store pair instructions.
195def RegPairAsmOperand : AsmOperandClass {
196 let Name = "RegPair";
197 let ParserMethod = "parseRegisterPair";
198}
199
200def regpair : Operand<i32> {
201 let EncoderMethod = "getRegisterPairOpValue";
202 let ParserMatchClass = RegPairAsmOperand;
203 let PrintMethod = "printRegisterPair";
204 let DecoderMethod = "DecodeRegPairOperand";
205 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
206}
207
208class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
209 ComplexPattern Addr = addr> :
210 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
211 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
212 let DecoderMethod = "DecodeMemMMImm12";
213 let mayStore = 1;
214}
215
216class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
217 ComplexPattern Addr = addr> :
218 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
219 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
220 let DecoderMethod = "DecodeMemMMImm12";
221 let mayLoad = 1;
222}
223
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000224class LLBaseMM<string opstr, RegisterOperand RO> :
225 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
226 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000227 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000228 let mayLoad = 1;
229}
230
231class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000232 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000233 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000234 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000235 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000236 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000237}
238
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000239class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
240 InstrItinClass Itin = NoItinerary> :
241 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
242 !strconcat(opstr, "\t$rt, $addr"),
243 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
244 let DecoderMethod = "DecodeMemMMImm12";
245 let canFoldAsLoad = 1;
246 let mayLoad = 1;
247}
248
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000249class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
250 InstrItinClass Itin = NoItinerary,
251 SDPatternOperator OpNode = null_frag> :
252 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
253 !strconcat(opstr, "\t$rd, $rs, $rt"),
254 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
255 let isCommutable = isComm;
256}
257
Zoran Jovanovic88531712014-11-05 17:31:00 +0000258class AndImmMM16<string opstr, RegisterOperand RO,
259 InstrItinClass Itin = NoItinerary> :
260 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
261 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
262
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000263class LogicRMM16<string opstr, RegisterOperand RO,
264 InstrItinClass Itin = NoItinerary,
265 SDPatternOperator OpNode = null_frag> :
266 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
267 !strconcat(opstr, "\t$rt, $rs"),
268 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
269 let isCommutable = 1;
270 let Constraints = "$rt = $dst";
271}
272
273class NotMM16<string opstr, RegisterOperand RO> :
274 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
275 !strconcat(opstr, "\t$rt, $rs"),
276 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
277
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000278class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000279 InstrItinClass Itin = NoItinerary> :
280 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000281 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000282
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000283class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
284 InstrItinClass Itin, Operand MemOpnd> :
285 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
286 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000287 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000288 let canFoldAsLoad = 1;
289 let mayLoad = 1;
290}
291
292class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
293 SDPatternOperator OpNode, InstrItinClass Itin,
294 Operand MemOpnd> :
295 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
296 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000297 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000298 let mayStore = 1;
299}
300
Jozef Kolek12c69822014-12-23 16:16:33 +0000301class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
302 Operand MemOpnd> :
303 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
304 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
305 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
306 let canFoldAsLoad = 1;
307 let mayLoad = 1;
308}
309
310class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
311 Operand MemOpnd> :
312 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
313 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
314 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
315 let mayStore = 1;
316}
317
Jozef Koleke10a02e2015-01-28 17:27:26 +0000318class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
319 Operand MemOpnd> :
320 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
321 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
322 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
323 let canFoldAsLoad = 1;
324 let mayLoad = 1;
325}
326
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000327class AddImmUR2<string opstr, RegisterOperand RO> :
328 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
329 !strconcat(opstr, "\t$rd, $rs, $imm"),
330 [], NoItinerary, FrmR> {
331 let isCommutable = 1;
332}
333
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000334class AddImmUS5<string opstr, RegisterOperand RO> :
335 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
336 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
337 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000338}
339
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000340class AddImmUR1SP<string opstr, RegisterOperand RO> :
341 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
342 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
343
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000344class AddImmUSP<string opstr> :
345 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
346 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
347
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000348class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
349 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
350 [], II_MFHI_MFLO, FrmR> {
351 let Uses = [UseReg];
352 let hasSideEffects = 0;
353}
354
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000355class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
356 InstrItinClass Itin = NoItinerary> :
357 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
358 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
359 let isCommutable = isComm;
360 let isReMaterializable = 1;
361}
362
Jozef Koleka330a472014-12-11 13:56:23 +0000363class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000364 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
365 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
366 let isReMaterializable = 1;
367}
368
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000369// 16-bit Jump and Link (Call)
370class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
371 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000372 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000373 let isCall = 1;
374 let hasDelaySlot = 1;
375 let Defs = [RA];
376}
377
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000378// 16-bit Jump Reg
379class JumpRegMM16<string opstr, RegisterOperand RO> :
380 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
381 [], IIBranch, FrmR> {
382 let hasDelaySlot = 1;
383 let isBranch = 1;
384 let isIndirectBranch = 1;
385}
386
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000387// Base class for JRADDIUSP instruction.
388class JumpRAddiuStackMM16 :
389 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
390 [], IIBranch, FrmR> {
391 let isTerminator = 1;
392 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000393 let isBranch = 1;
394 let isIndirectBranch = 1;
395}
396
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000397// 16-bit Jump and Link (Call) - Short Delay Slot
398class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
399 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
400 [], IIBranch, FrmR> {
401 let isCall = 1;
402 let hasDelaySlot = 1;
403 let Defs = [RA];
404}
405
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000406// 16-bit Jump Register Compact - No delay slot
407class JumpRegCMM16<string opstr, RegisterOperand RO> :
408 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
409 [], IIBranch, FrmR> {
410 let isTerminator = 1;
411 let isBarrier = 1;
412 let isBranch = 1;
413 let isIndirectBranch = 1;
414}
415
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000416// Break16 and Sdbbp16
417class BrkSdbbp16MM<string opstr> :
418 MicroMipsInst16<(outs), (ins uimm4:$code_),
419 !strconcat(opstr, "\t$code_"),
420 [], NoItinerary, FrmOther>;
421
Jozef Kolek9761e962015-01-12 12:03:34 +0000422class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
423 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
424 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
425 let isBranch = 1;
426 let isTerminator = 1;
427 let hasDelaySlot = 1;
428 let Defs = [AT];
429}
430
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000431// MicroMIPS Jump and Link (Call) - Short Delay Slot
432let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
433 class JumpLinkMM<string opstr, DAGOperand opnd> :
434 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
435 [], IIBranch, FrmJ, opstr> {
436 let DecoderMethod = "DecodeJumpTargetMM";
437 }
438
439 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
440 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
441 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000442
443 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
444 RegisterOperand RO> :
445 InstSE<(outs), (ins RO:$rs, opnd:$offset),
446 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000447}
448
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000449class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
450 InstrItinClass Itin = NoItinerary,
451 SDPatternOperator OpNode = null_frag> :
452 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
453 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
454
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000455class AddImmUPC<string opstr, RegisterOperand RO> :
456 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
457 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
458
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000459/// A list of registers used by load/store multiple instructions.
460def RegListAsmOperand : AsmOperandClass {
461 let Name = "RegList";
462 let ParserMethod = "parseRegisterList";
463}
464
465def reglist : Operand<i32> {
466 let EncoderMethod = "getRegisterListOpValue";
467 let ParserMatchClass = RegListAsmOperand;
468 let PrintMethod = "printRegisterList";
469 let DecoderMethod = "DecodeRegListOperand";
470}
471
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000472def RegList16AsmOperand : AsmOperandClass {
473 let Name = "RegList16";
474 let ParserMethod = "parseRegisterList";
475 let PredicateMethod = "isRegList16";
476 let RenderMethod = "addRegListOperands";
477}
478
479def reglist16 : Operand<i32> {
480 let EncoderMethod = "getRegisterListOpValue16";
481 let DecoderMethod = "DecodeRegListOperand16";
482 let PrintMethod = "printRegisterList";
483 let ParserMatchClass = RegList16AsmOperand;
484}
485
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000486class StoreMultMM<string opstr,
487 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
488 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
489 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
490 let DecoderMethod = "DecodeMemMMImm12";
491 let mayStore = 1;
492}
493
494class LoadMultMM<string opstr,
495 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
496 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
497 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
498 let DecoderMethod = "DecodeMemMMImm12";
499 let mayLoad = 1;
500}
501
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000502class StoreMultMM16<string opstr,
503 InstrItinClass Itin = NoItinerary,
504 ComplexPattern Addr = addr> :
505 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
506 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
507 let mayStore = 1;
508}
509
510class LoadMultMM16<string opstr,
511 InstrItinClass Itin = NoItinerary,
512 ComplexPattern Addr = addr> :
513 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
514 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
515 let mayLoad = 1;
516}
517
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000518class UncondBranchMM16<string opstr> :
519 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
520 !strconcat(opstr, "\t$offset"),
521 [], IIBranch, FrmI> {
522 let isBranch = 1;
523 let isTerminator = 1;
524 let isBarrier = 1;
525 let hasDelaySlot = 1;
526 let Predicates = [RelocPIC, InMicroMips];
527 let Defs = [AT];
528}
529
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000530def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
531 ARITH_FM_MM16<0>;
532def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
533 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000534def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000535def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
536 LOGIC_FM_MM16<0x2>;
537def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
538 LOGIC_FM_MM16<0x3>;
539def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
540 LOGIC_FM_MM16<0x1>;
541def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000542def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
543 SHIFT_FM_MM16<0>;
544def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
545 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000546def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
547 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
548def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
549 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
550def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
551 LOAD_STORE_FM_MM16<0x1a>;
552def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
553 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
554def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
555 II_SH, mem_mm_4_lsl1>,
556 LOAD_STORE_FM_MM16<0x2a>;
557def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
558 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000559def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
560 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000561def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
562 LOAD_STORE_SP_FM_MM16<0x12>;
563def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
564 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000565def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000566def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000567def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000568def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000569def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
570def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000571def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Jozef Koleka330a472014-12-11 13:56:23 +0000572def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
573 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000574def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000575def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000576def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000577def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000578def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000579def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
580 BEQNEZ_FM_MM16<0x23>;
581def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
582 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000583def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000584def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
585def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000586
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000587class WaitMM<string opstr> :
588 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
589 NoItinerary, FrmOther, opstr>;
590
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000591let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000592 /// Compact Branch Instructions
593 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
594 COMPACT_BRANCH_FM_MM<0x7>;
595 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
596 COMPACT_BRANCH_FM_MM<0x5>;
597
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000598 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000599 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000600 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000601 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000602 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000603 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000604 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000605 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000606 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000607 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000608 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000609 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000610 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000611 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000612 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000613 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000614
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000615 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
616 LW_FM_MM<0xc>;
617
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000618 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000619 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
620 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
621 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
622 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
623 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
624 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
625 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000626 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000627 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000628 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000629 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000630 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000631 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000632 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000633 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000634 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000635 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000636 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000637 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000638 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000639 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000640 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000641 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000642
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000643 /// Arithmetic Instructions with PC and Immediate
644 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
645
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000646 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000647 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000648 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000649 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000650 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000651 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000652 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000653 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000654 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000655 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000656 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000657 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000658 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000659 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000660 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000661 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000662 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000663
664 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000665 let DecoderMethod = "DecodeMemMMImm16" in {
666 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
667 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
668 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
669 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
670 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
671 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
672 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
673 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
674 }
Jack Carter97700972013-08-13 20:19:16 +0000675
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000676 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
677
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000678 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000679
Jack Carter97700972013-08-13 20:19:16 +0000680 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000681 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
682 LWL_FM_MM<0x0>;
683 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
684 LWL_FM_MM<0x1>;
685 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
686 LWL_FM_MM<0x8>;
687 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
688 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000689
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000690 /// Load and Store Instructions - multiple
691 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
692 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000693 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
694 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000695
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000696 /// Load and Store Pair Instructions
697 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
698 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
699
Vladimir Medice0fbb442013-09-06 12:41:17 +0000700 /// Move Conditional
701 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
702 NoItinerary>, ADD_FM_MM<0, 0x58>;
703 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
704 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000705 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000706 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000707 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000708 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000709
710 /// Move to/from HI/LO
711 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
712 MTLO_FM_MM<0x0b5>;
713 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
714 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000715 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000716 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000717 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000718 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000719
720 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000721 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
722 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
723 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
724 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000725
726 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000727 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
728 ISA_MIPS32;
729 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
730 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000731
732 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000733 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
734 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
735 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
736 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000737
738 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000739 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
740 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000741
742 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
743 EXT_FM_MM<0x2c>;
744 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
745 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000746
747 /// Jump Instructions
748 let DecoderMethod = "DecodeJumpTargetMM" in {
749 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
750 J_FM_MM<0x35>;
751 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000752 }
753 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000754 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000755
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000756 /// Jump Instructions - Short Delay Slot
757 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
758 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
759
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000760 /// Branch Instructions
761 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
762 BEQ_FM_MM<0x25>;
763 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
764 BEQ_FM_MM<0x2d>;
765 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
766 BGEZ_FM_MM<0x2>;
767 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
768 BGEZ_FM_MM<0x6>;
769 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
770 BGEZ_FM_MM<0x4>;
771 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
772 BGEZ_FM_MM<0x0>;
773 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
774 BGEZAL_FM_MM<0x03>;
775 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
776 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000777
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000778 /// Branch Instructions - Short Delay Slot
779 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
780 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
781 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
782 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
783
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000784 /// Control Instructions
785 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
786 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
787 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000788 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000789 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
790 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000791 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
792 ISA_MIPS32R2;
793 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
794 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000795
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000796 /// Trap Instructions
797 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
798 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
799 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
800 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
801 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
802 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000803
804 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
805 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
806 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
807 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
808 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
809 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000810
811 /// Load-linked, Store-conditional
812 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
813 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000814
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000815 let DecoderMethod = "DecodeCacheOpMM" in {
816 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
817 CACHE_PREF_FM_MM<0x08, 0x6>;
818 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
819 CACHE_PREF_FM_MM<0x18, 0x2>;
820 }
821 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
822 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
823 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
824
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000825 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
826 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
827 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
828 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000829
830 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
831 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000832}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000833
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000834let Predicates = [InMicroMips] in {
835
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000836//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000837// MicroMips arbitrary patterns that map to one or more instructions
838//===----------------------------------------------------------------------===//
839
Jozef Koleka330a472014-12-11 13:56:23 +0000840def : MipsPat<(i32 immLi16:$imm),
841 (LI16_MM immLi16:$imm)>;
842def : MipsPat<(i32 immSExt16:$imm),
843 (ADDiu_MM ZERO, immSExt16:$imm)>;
844def : MipsPat<(i32 immZExt16:$imm),
845 (ORi_MM ZERO, immZExt16:$imm)>;
846
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000847def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
848 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000849def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
850 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
851def : MipsPat<(add GPR32:$src, immSExt16:$imm),
852 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
853
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000854def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
855 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
856def : MipsPat<(and GPR32:$src, immZExt16:$imm),
857 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
858
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000859def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
860 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
861def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
862 (SLL_MM GPR32:$src, immZExt5:$imm)>;
863
864def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
865 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
866def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
867 (SRL_MM GPR32:$src, immZExt5:$imm)>;
868
869//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000870// MicroMips instruction aliases
871//===----------------------------------------------------------------------===//
872
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000873class UncondBranchMMPseudo<string opstr> :
874 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
875 !strconcat(opstr, "\t$offset")>;
876
877 def B_MM_Pseudo : UncondBranchMMPseudo<"b">;
878
Daniel Sanders7d290b02014-05-08 16:12:31 +0000879 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000880 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
881 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000882}