blob: 2dcf368add1855679b62c02dfdb7f0d6217bae7e [file] [log] [blame]
Adam Nemet2e2537f2014-08-07 17:53:55 +00001multiclass AVX512_masking<bits<8> O, Format F, dag Outs, dag Ins,
2 string OpcodeStr,
3 string AttSrcAsm, string IntelSrcAsm,
4 dag RHS,
5 RegisterClass RC, RegisterClass KRC> {
6 def NAME: AVX512<O, F, Outs, Ins,
7 OpcodeStr#" \t{"#AttSrcAsm#", $dst|"#
8 "$dst, "#IntelSrcAsm#"}",
9 [(set RC:$dst, RHS)]>;
10
11 let Constraints = "$src0 = $dst" in
12 def NAME#k: AVX512<O, F, Outs,
13 !con((ins RC:$src0, KRC:$mask), Ins),
14 OpcodeStr#" \t{"#AttSrcAsm#", $dst {${mask}}|"#
15 "$dst {${mask}}, "#IntelSrcAsm#"}",
16 [(set RC:$dst,
17 (vselect KRC:$mask, RHS, RC:$src0))]>,
18 EVEX_K;
19}
20
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000021// Bitcasts between 512-bit vector types. Return the original type since
22// no instruction is needed for the conversion
23let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +000024 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000025 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000026 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
27 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
28 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000029 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000030 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
31 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
32 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000033 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000034 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000035 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
36 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000037 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000038 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
39 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
40 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
41 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000042 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000043 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
44 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
45 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
46 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
47 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
48 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
49 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
50 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
51 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
52 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
53 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000054
55 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
56 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
57 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
58 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
59 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
60 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
61 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
62 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
63 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
64 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
65 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
66 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
67 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
68 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
69 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
70 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
71 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
72 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
73 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
74 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
75 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
76 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
77 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
78 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
79 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
80 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
81 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
82 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
83 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
84 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
85
86// Bitcasts between 256-bit vector types. Return the original type since
87// no instruction is needed for the conversion
88 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
89 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
90 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
91 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
92 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
93 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
94 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
95 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
96 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
97 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
98 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
99 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
100 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
101 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
102 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
103 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
104 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
105 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
106 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
107 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
108 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
109 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
110 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
111 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
112 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
113 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
114 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
115 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
116 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
117 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
118}
119
120//
121// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
122//
123
124let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
125 isPseudo = 1, Predicates = [HasAVX512] in {
126def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
127 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
128}
129
Craig Topperfb1746b2014-01-30 06:03:19 +0000130let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000131def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
132def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
133def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000134}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000135
136//===----------------------------------------------------------------------===//
137// AVX-512 - VECTOR INSERT
138//
139// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000140let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000141def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
142 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
143 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
144 []>, EVEX_4V, EVEX_V512;
145let mayLoad = 1 in
146def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
147 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
148 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
149 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
150}
151
152// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000153let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000154def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
155 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
156 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
157 []>, EVEX_4V, EVEX_V512, VEX_W;
158let mayLoad = 1 in
159def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
160 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
161 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
162 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
163}
164// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000165let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000166def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
167 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
168 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
169 []>, EVEX_4V, EVEX_V512;
170let mayLoad = 1 in
171def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
172 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
173 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
174 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000175}
176
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000177let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000178// -- 64x4 form --
179def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
180 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
181 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
182 []>, EVEX_4V, EVEX_V512, VEX_W;
183let mayLoad = 1 in
184def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
185 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
186 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
187 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
188}
189
190def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
191 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
192 (INSERT_get_vinsert128_imm VR512:$ins))>;
193def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
194 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
195 (INSERT_get_vinsert128_imm VR512:$ins))>;
196def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
197 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
198 (INSERT_get_vinsert128_imm VR512:$ins))>;
199def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
200 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
201 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000202
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000203def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
204 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
205 (INSERT_get_vinsert128_imm VR512:$ins))>;
206def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000207 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000208 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
209 (INSERT_get_vinsert128_imm VR512:$ins))>;
210def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
211 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
212 (INSERT_get_vinsert128_imm VR512:$ins))>;
213def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
214 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
215 (INSERT_get_vinsert128_imm VR512:$ins))>;
216
217def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
218 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
219 (INSERT_get_vinsert256_imm VR512:$ins))>;
220def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
221 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
222 (INSERT_get_vinsert256_imm VR512:$ins))>;
223def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
224 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
225 (INSERT_get_vinsert256_imm VR512:$ins))>;
226def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
227 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
228 (INSERT_get_vinsert256_imm VR512:$ins))>;
229
230def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
231 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
232 (INSERT_get_vinsert256_imm VR512:$ins))>;
233def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
234 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
235 (INSERT_get_vinsert256_imm VR512:$ins))>;
236def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
237 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
238 (INSERT_get_vinsert256_imm VR512:$ins))>;
239def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
240 (bc_v8i32 (loadv4i64 addr:$src2)),
241 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
242 (INSERT_get_vinsert256_imm VR512:$ins))>;
243
244// vinsertps - insert f32 to XMM
245def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
246 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000247 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000248 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000249 EVEX_4V;
250def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
251 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000252 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000253 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000254 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
255 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
256
257//===----------------------------------------------------------------------===//
258// AVX-512 VECTOR EXTRACT
259//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000260let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000261// -- 32x4 form --
262def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
263 (ins VR512:$src1, i8imm:$src2),
264 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
265 []>, EVEX, EVEX_V512;
266def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
267 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
268 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
269 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
270
271// -- 64x4 form --
272def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
273 (ins VR512:$src1, i8imm:$src2),
274 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
275 []>, EVEX, EVEX_V512, VEX_W;
276let mayStore = 1 in
277def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
278 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
279 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
280 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
281}
282
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000283let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000284// -- 32x4 form --
285def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
286 (ins VR512:$src1, i8imm:$src2),
287 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
288 []>, EVEX, EVEX_V512;
289def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
290 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
291 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
292 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
293
294// -- 64x4 form --
295def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
296 (ins VR512:$src1, i8imm:$src2),
297 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
298 []>, EVEX, EVEX_V512, VEX_W;
299let mayStore = 1 in
300def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
301 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
302 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
303 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
304}
305
306def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
307 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
308 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
309
310def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
311 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
312 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
313
314def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
315 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
316 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
317
318def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
319 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
320 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
321
322
323def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
324 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
325 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
326
327def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
328 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
329 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
330
331def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
332 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
333 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
334
335def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
336 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
337 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
338
339// A 256-bit subvector extract from the first 512-bit vector position
340// is a subregister copy that needs no instruction.
341def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
342 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
343def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
344 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
345def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
346 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
347def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
348 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
349
350// zmm -> xmm
351def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
352 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
353def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
354 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
355def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
356 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
357def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
358 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
359
360
361// A 128-bit subvector insert to the first 512-bit vector position
362// is a subregister copy that needs no instruction.
363def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
364 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
365 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
366 sub_ymm)>;
367def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
368 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
369 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
370 sub_ymm)>;
371def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
372 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
373 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
374 sub_ymm)>;
375def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
376 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
377 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
378 sub_ymm)>;
379
380def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
381 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
382def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
383 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
384def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
385 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
386def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
387 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
388
389// vextractps - extract 32 bits from XMM
390def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
391 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000392 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
394 EVEX;
395
396def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
397 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000398 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000400 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000401
402//===---------------------------------------------------------------------===//
403// AVX-512 BROADCAST
404//---
405multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
406 RegisterClass DestRC,
407 RegisterClass SrcRC, X86MemOperand x86memop> {
408 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000409 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000410 []>, EVEX;
411 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000412 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000413}
414let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000415 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000416 VR128X, f32mem>,
417 EVEX_V512, EVEX_CD8<32, CD8VT1>;
418}
419
420let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000421 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422 VR128X, f64mem>,
423 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
424}
425
426def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
427 (VBROADCASTSSZrm addr:$src)>;
428def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
429 (VBROADCASTSDZrm addr:$src)>;
430
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000431def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
432 (VBROADCASTSSZrm addr:$src)>;
433def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
434 (VBROADCASTSDZrm addr:$src)>;
435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000436multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
437 RegisterClass SrcRC, RegisterClass KRC> {
438 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000439 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440 []>, EVEX, EVEX_V512;
441 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
442 (ins KRC:$mask, SrcRC:$src),
443 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000444 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445 []>, EVEX, EVEX_V512, EVEX_KZ;
446}
447
448defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
449defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
450 VEX_W;
451
452def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
453 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
454
455def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
456 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
457
458def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
459 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000460def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
461 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
463 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000464def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
465 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000466
Cameron McInally394d5572013-10-31 13:56:31 +0000467def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
468 (VPBROADCASTDrZrr GR32:$src)>;
469def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
470 (VPBROADCASTQrZrr GR64:$src)>;
471
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000472def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
473 (v16i32 immAllZerosV), (i16 GR16:$mask))),
474 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
475def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
476 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
477 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
480 X86MemOperand x86memop, PatFrag ld_frag,
481 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
482 RegisterClass KRC> {
483 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000484 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485 [(set DstRC:$dst,
486 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
487 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
488 VR128X:$src),
489 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000490 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000491 [(set DstRC:$dst,
492 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
493 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000494 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000495 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000496 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497 [(set DstRC:$dst,
498 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
499 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
500 x86memop:$src),
501 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000502 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000503 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
504 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000506}
507
508defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
509 loadi32, VR512, v16i32, v4i32, VK16WM>,
510 EVEX_V512, EVEX_CD8<32, CD8VT1>;
511defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
512 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
513 EVEX_CD8<64, CD8VT1>;
514
Adam Nemet73f72e12014-06-27 00:43:38 +0000515multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
516 X86MemOperand x86memop, PatFrag ld_frag,
517 RegisterClass KRC> {
518 let mayLoad = 1 in {
519 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
520 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
521 []>, EVEX;
522 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
523 x86memop:$src),
524 !strconcat(OpcodeStr,
525 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
526 []>, EVEX, EVEX_KZ;
527 }
528}
529
530defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
531 i128mem, loadv2i64, VK16WM>,
532 EVEX_V512, EVEX_CD8<32, CD8VT4>;
533defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
534 i256mem, loadv4i64, VK16WM>, VEX_W,
535 EVEX_V512, EVEX_CD8<64, CD8VT4>;
536
Cameron McInally394d5572013-10-31 13:56:31 +0000537def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
538 (VPBROADCASTDZrr VR128X:$src)>;
539def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
540 (VPBROADCASTQZrr VR128X:$src)>;
541
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000542def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
543 (VBROADCASTSSZrr VR128X:$src)>;
544def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
545 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000546
547def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
548 (VBROADCASTSSZrr VR128X:$src)>;
549def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
550 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
552// Provide fallback in case the load node that is used in the patterns above
553// is used by additional users, which prevents the pattern selection.
554def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
555 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
556def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
557 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
558
559
560let Predicates = [HasAVX512] in {
561def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
562 (EXTRACT_SUBREG
563 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
564 addr:$src)), sub_ymm)>;
565}
566//===----------------------------------------------------------------------===//
567// AVX-512 BROADCAST MASK TO VECTOR REGISTER
568//---
569
570multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
571 RegisterClass DstRC, RegisterClass KRC,
572 ValueType OpVT, ValueType SrcVT> {
573def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000574 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000575 []>, EVEX;
576}
577
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000578let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
580 VK16, v16i32, v16i1>, EVEX_V512;
581defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
582 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000583}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
585//===----------------------------------------------------------------------===//
586// AVX-512 - VPERM
587//
588// -- immediate form --
589multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
590 SDNode OpNode, PatFrag mem_frag,
591 X86MemOperand x86memop, ValueType OpVT> {
592 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
593 (ins RC:$src1, i8imm:$src2),
594 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 [(set RC:$dst,
597 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
598 EVEX;
599 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
600 (ins x86memop:$src1, i8imm:$src2),
601 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000602 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603 [(set RC:$dst,
604 (OpVT (OpNode (mem_frag addr:$src1),
605 (i8 imm:$src2))))]>, EVEX;
606}
607
608defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
609 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
610let ExeDomain = SSEPackedDouble in
611defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
612 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
613
614// -- VPERM - register form --
615multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
616 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
617
618 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
619 (ins RC:$src1, RC:$src2),
620 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000622 [(set RC:$dst,
623 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
624
625 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
626 (ins RC:$src1, x86memop:$src2),
627 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000628 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 [(set RC:$dst,
630 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
631 EVEX_4V;
632}
633
634defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
635 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
636defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
637 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
638let ExeDomain = SSEPackedSingle in
639defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
640 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
641let ExeDomain = SSEPackedDouble in
642defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
643 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
644
645// -- VPERM2I - 3 source operands form --
646multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
647 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000648 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000649let Constraints = "$src1 = $dst" in {
650 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
651 (ins RC:$src1, RC:$src2, RC:$src3),
652 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000653 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000654 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000655 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000656 EVEX_4V;
657
Adam Nemet2415a492014-07-02 21:25:54 +0000658 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
659 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
660 !strconcat(OpcodeStr,
661 " \t{$src3, $src2, $dst {${mask}}|"
662 "$dst {${mask}}, $src2, $src3}"),
663 [(set RC:$dst, (OpVT (vselect KRC:$mask,
664 (OpNode RC:$src1, RC:$src2,
665 RC:$src3),
666 RC:$src1)))]>,
667 EVEX_4V, EVEX_K;
668
669 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
670 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
671 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
672 !strconcat(OpcodeStr,
673 " \t{$src3, $src2, $dst {${mask}} {z} |",
674 "$dst {${mask}} {z}, $src2, $src3}"),
675 [(set RC:$dst, (OpVT (vselect KRC:$mask,
676 (OpNode RC:$src1, RC:$src2,
677 RC:$src3),
678 (OpVT (bitconvert
679 (v16i32 immAllZerosV))))))]>,
680 EVEX_4V, EVEX_KZ;
681
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000682 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
683 (ins RC:$src1, RC:$src2, x86memop:$src3),
684 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000685 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000687 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000689
690 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
691 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
692 !strconcat(OpcodeStr,
693 " \t{$src3, $src2, $dst {${mask}}|"
694 "$dst {${mask}}, $src2, $src3}"),
695 [(set RC:$dst,
696 (OpVT (vselect KRC:$mask,
697 (OpNode RC:$src1, RC:$src2,
698 (mem_frag addr:$src3)),
699 RC:$src1)))]>,
700 EVEX_4V, EVEX_K;
701
702 let AddedComplexity = 10 in // Prefer over the rrkz variant
703 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
704 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
705 !strconcat(OpcodeStr,
706 " \t{$src3, $src2, $dst {${mask}} {z}|"
707 "$dst {${mask}} {z}, $src2, $src3}"),
708 [(set RC:$dst,
709 (OpVT (vselect KRC:$mask,
710 (OpNode RC:$src1, RC:$src2,
711 (mem_frag addr:$src3)),
712 (OpVT (bitconvert
713 (v16i32 immAllZerosV))))))]>,
714 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000715 }
716}
Adam Nemet2415a492014-07-02 21:25:54 +0000717defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
718 i512mem, X86VPermiv3, v16i32, VK16WM>,
719 EVEX_V512, EVEX_CD8<32, CD8VF>;
720defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
721 i512mem, X86VPermiv3, v8i64, VK8WM>,
722 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
723defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
724 i512mem, X86VPermiv3, v16f32, VK16WM>,
725 EVEX_V512, EVEX_CD8<32, CD8VF>;
726defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
727 i512mem, X86VPermiv3, v8f64, VK8WM>,
728 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729
Adam Nemetefe9c982014-07-02 21:25:58 +0000730multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
731 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000732 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
733 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000734 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
735 OpVT, KRC> {
736 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
737 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
738 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000739
740 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
741 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
742 (!cast<Instruction>(NAME#rrk) VR512:$src1,
743 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000744}
745
746defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000747 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
748 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000749defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000750 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
751 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000752defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000753 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
754 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000755defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000756 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
757 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759//===----------------------------------------------------------------------===//
760// AVX-512 - BLEND using mask
761//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000762multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 RegisterClass KRC, RegisterClass RC,
764 X86MemOperand x86memop, PatFrag mem_frag,
765 SDNode OpNode, ValueType vt> {
766 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000767 (ins KRC:$mask, RC:$src1, RC:$src2),
768 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000769 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000770 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000772 let mayLoad = 1 in
773 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
774 (ins KRC:$mask, RC:$src1, x86memop:$src2),
775 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000776 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000777 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778}
779
780let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000781defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000782 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 memopv16f32, vselect, v16f32>,
784 EVEX_CD8<32, CD8VF>, EVEX_V512;
785let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000786defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000787 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788 memopv8f64, vselect, v8f64>,
789 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
790
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000791def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
792 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000793 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000794 VR512:$src1, VR512:$src2)>;
795
796def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
797 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000798 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000799 VR512:$src1, VR512:$src2)>;
800
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000801defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000802 VK16WM, VR512, f512mem,
803 memopv16i32, vselect, v16i32>,
804 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000806defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000807 VK8WM, VR512, f512mem,
808 memopv8i64, vselect, v8i64>,
809 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000811def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
812 (v16i32 VR512:$src2), (i16 GR16:$mask))),
813 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
814 VR512:$src1, VR512:$src2)>;
815
816def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
817 (v8i64 VR512:$src2), (i8 GR8:$mask))),
818 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
819 VR512:$src1, VR512:$src2)>;
820
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821let Predicates = [HasAVX512] in {
822def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
823 (v8f32 VR256X:$src2))),
824 (EXTRACT_SUBREG
825 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
826 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
827 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
828
829def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
830 (v8i32 VR256X:$src2))),
831 (EXTRACT_SUBREG
832 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
833 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
834 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
835}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000836//===----------------------------------------------------------------------===//
837// Compare Instructions
838//===----------------------------------------------------------------------===//
839
840// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
841multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
842 Operand CC, SDNode OpNode, ValueType VT,
843 PatFrag ld_frag, string asm, string asm_alt> {
844 def rr : AVX512Ii8<0xC2, MRMSrcReg,
845 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
846 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
847 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
848 def rm : AVX512Ii8<0xC2, MRMSrcMem,
849 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
850 [(set VK1:$dst, (OpNode (VT RC:$src1),
851 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000852 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000853 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
854 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
855 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
856 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
857 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
858 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
859 }
860}
861
862let Predicates = [HasAVX512] in {
863defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
864 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
865 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
866 XS;
867defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
868 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
869 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
870 XD, VEX_W;
871}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872
873multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
874 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
875 SDNode OpNode, ValueType vt> {
876 def rr : AVX512BI<opc, MRMSrcReg,
877 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000878 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
880 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
881 def rm : AVX512BI<opc, MRMSrcMem,
882 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000883 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
885 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
886}
887
888defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000889 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
890 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000891defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000892 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
893 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000894
895defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000896 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
897 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000899 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
900 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901
902def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
903 (COPY_TO_REGCLASS (VPCMPGTDZrr
904 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
905 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
906
907def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
908 (COPY_TO_REGCLASS (VPCMPEQDZrr
909 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
910 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
911
Adam Nemet79580db2014-07-08 00:22:32 +0000912multiclass avx512_icmp_cc<bits<8> opc, RegisterClass WMRC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Adam Nemet1efcb902014-07-01 18:03:43 +0000914 SDNode OpNode, ValueType vt, Operand CC, string Suffix> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915 def rri : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet1efcb902014-07-01 18:03:43 +0000916 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc),
917 !strconcat("vpcmp${cc}", Suffix,
918 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
920 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
921 def rmi : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet1efcb902014-07-01 18:03:43 +0000922 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc),
923 !strconcat("vpcmp${cc}", Suffix,
924 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
926 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
927 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000928 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000930 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000931 !strconcat("vpcmp", Suffix,
932 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
933 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000934 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet79580db2014-07-08 00:22:32 +0000935 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000936 !strconcat("vpcmp", Suffix,
937 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
938 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000940 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000941 !strconcat("vpcmp", Suffix,
942 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
943 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000944 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet79580db2014-07-08 00:22:32 +0000945 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000946 !strconcat("vpcmp", Suffix,
947 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
948 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949 }
950}
951
Adam Nemet79580db2014-07-08 00:22:32 +0000952defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000953 X86cmpm, v16i32, AVXCC, "d">,
954 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000955defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000956 X86cmpmu, v16i32, AVXCC, "ud">,
957 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958
Adam Nemet79580db2014-07-08 00:22:32 +0000959defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000960 X86cmpm, v8i64, AVXCC, "q">,
961 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000962defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000963 X86cmpmu, v8i64, AVXCC, "uq">,
964 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965
Adam Nemet905832b2014-06-26 00:21:12 +0000966// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000968 X86MemOperand x86memop, ValueType vt,
969 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000971 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
972 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000973 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000974 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
975 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000976 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000977 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000978 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000979 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000981 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000982 !strconcat("vcmp${cc}", suffix,
983 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000984 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000985 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000986
987 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000988 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000989 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +0000990 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000991 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000992 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000993 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +0000994 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000995 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000996 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000997 }
998}
999
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001000defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001001 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001002 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001003defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001004 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001005 EVEX_CD8<64, CD8VF>;
1006
1007def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1008 (COPY_TO_REGCLASS (VCMPPSZrri
1009 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1010 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1011 imm:$cc), VK8)>;
1012def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1013 (COPY_TO_REGCLASS (VPCMPDZrri
1014 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1015 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1016 imm:$cc), VK8)>;
1017def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1018 (COPY_TO_REGCLASS (VPCMPUDZrri
1019 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1020 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1021 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001022
1023def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1024 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1025 FROUND_NO_EXC)),
1026 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001027 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001028
1029def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1030 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1031 FROUND_NO_EXC)),
1032 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001033 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001034
1035def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1036 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1037 FROUND_CURRENT)),
1038 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1039 (I8Imm imm:$cc)), GR16)>;
1040
1041def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1042 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1043 FROUND_CURRENT)),
1044 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1045 (I8Imm imm:$cc)), GR8)>;
1046
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001047// Mask register copy, including
1048// - copy between mask registers
1049// - load/store mask registers
1050// - copy from GPR to mask register and vice versa
1051//
1052multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1053 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001054 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001055 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001057 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001058 let mayLoad = 1 in
1059 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001060 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001061 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062 let mayStore = 1 in
1063 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001064 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001065 }
1066}
1067
1068multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1069 string OpcodeStr,
1070 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001071 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001072 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001073 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001075 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001076 }
1077}
1078
Robert Khasanov74acbb72014-07-23 14:49:42 +00001079let Predicates = [HasDQI] in
1080 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1081 i8mem>,
1082 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1083 VEX, PD;
1084
1085let Predicates = [HasAVX512] in
1086 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1087 i16mem>,
1088 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001089 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001090
1091let Predicates = [HasBWI] in {
1092 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1093 i32mem>, VEX, PD, VEX_W;
1094 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1095 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096}
1097
Robert Khasanov74acbb72014-07-23 14:49:42 +00001098let Predicates = [HasBWI] in {
1099 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1100 i64mem>, VEX, PS, VEX_W;
1101 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1102 VEX, XD, VEX_W;
1103}
1104
1105// GR from/to mask register
1106let Predicates = [HasDQI] in {
1107 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1108 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1109 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1110 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1111}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001112let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1114 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1115 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1116 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001117}
1118let Predicates = [HasBWI] in {
1119 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1120 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1121}
1122let Predicates = [HasBWI] in {
1123 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1124 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1125}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
Robert Khasanov74acbb72014-07-23 14:49:42 +00001127// Load/store kreg
1128let Predicates = [HasDQI] in {
1129 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1130 (KMOVBmk addr:$dst, VK8:$src)>;
1131}
1132let Predicates = [HasAVX512] in {
1133 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001135 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001136 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001137 def : Pat<(i1 (load addr:$src)),
1138 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001139 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001140 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001141}
1142let Predicates = [HasBWI] in {
1143 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1144 (KMOVDmk addr:$dst, VK32:$src)>;
1145}
1146let Predicates = [HasBWI] in {
1147 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1148 (KMOVQmk addr:$dst, VK64:$src)>;
1149}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001150
Robert Khasanov74acbb72014-07-23 14:49:42 +00001151let Predicates = [HasAVX512] in {
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001152 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001153 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001154
1155 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001156 (COPY_TO_REGCLASS
1157 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1158 VK1)>;
1159 def : Pat<(i1 (trunc (i16 GR16:$src))),
1160 (COPY_TO_REGCLASS
1161 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1162 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001163
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001164 def : Pat<(i32 (zext VK1:$src)),
1165 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001166 def : Pat<(i8 (zext VK1:$src)),
1167 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001168 (AND32ri (KMOVWrk
1169 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001170 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001171 (AND64ri8 (SUBREG_TO_REG (i64 0),
1172 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001173 def : Pat<(i16 (zext VK1:$src)),
1174 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001175 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1176 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001177 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1178 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1179 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1180 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001182let Predicates = [HasBWI] in {
1183 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1184 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1185 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1186 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1187}
1188
1189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001190// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1191let Predicates = [HasAVX512] in {
1192 // GR from/to 8-bit mask without native support
1193 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1194 (COPY_TO_REGCLASS
1195 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1196 VK8)>;
1197 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1198 (EXTRACT_SUBREG
1199 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1200 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001201
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001202 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001203 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001204 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001205 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001206}
1207let Predicates = [HasBWI] in {
1208 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1209 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1210 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1211 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212}
1213
1214// Mask unary operation
1215// - KNOT
1216multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001217 RegisterClass KRC, SDPatternOperator OpNode,
1218 Predicate prd> {
1219 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001220 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001221 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001222 [(set KRC:$dst, (OpNode KRC:$src))]>;
1223}
1224
Robert Khasanov74acbb72014-07-23 14:49:42 +00001225multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1226 SDPatternOperator OpNode> {
1227 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1228 HasDQI>, VEX, PD;
1229 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1230 HasAVX512>, VEX, PS;
1231 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1232 HasBWI>, VEX, PD, VEX_W;
1233 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1234 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235}
1236
Robert Khasanov74acbb72014-07-23 14:49:42 +00001237defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001239multiclass avx512_mask_unop_int<string IntName, string InstName> {
1240 let Predicates = [HasAVX512] in
1241 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1242 (i16 GR16:$src)),
1243 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1244 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1245}
1246defm : avx512_mask_unop_int<"knot", "KNOT">;
1247
Robert Khasanov74acbb72014-07-23 14:49:42 +00001248let Predicates = [HasDQI] in
1249def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1250let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001252let Predicates = [HasBWI] in
1253def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1254let Predicates = [HasBWI] in
1255def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1256
1257// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1258let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1260 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1261
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001262def : Pat<(not VK8:$src),
1263 (COPY_TO_REGCLASS
1264 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001265}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001266
1267// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001268// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001270 RegisterClass KRC, SDPatternOperator OpNode,
1271 Predicate prd> {
1272 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1274 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001275 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1277}
1278
Robert Khasanov595683d2014-07-28 13:46:45 +00001279multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1280 SDPatternOperator OpNode> {
1281 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1282 HasDQI>, VEX_4V, VEX_L, PD;
1283 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1284 HasAVX512>, VEX_4V, VEX_L, PS;
1285 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1286 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1287 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1288 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289}
1290
1291def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1292def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1293
1294let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001295 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1296 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1297 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1298 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299}
Robert Khasanov595683d2014-07-28 13:46:45 +00001300let isCommutable = 0 in
1301 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001303def : Pat<(xor VK1:$src1, VK1:$src2),
1304 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1305 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1306
1307def : Pat<(or VK1:$src1, VK1:$src2),
1308 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1309 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1310
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001311def : Pat<(and VK1:$src1, VK1:$src2),
1312 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1313 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1314
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315multiclass avx512_mask_binop_int<string IntName, string InstName> {
1316 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001317 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1318 (i16 GR16:$src1), (i16 GR16:$src2)),
1319 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1320 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1321 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001322}
1323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324defm : avx512_mask_binop_int<"kand", "KAND">;
1325defm : avx512_mask_binop_int<"kandn", "KANDN">;
1326defm : avx512_mask_binop_int<"kor", "KOR">;
1327defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1328defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001329
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1331multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1332 let Predicates = [HasAVX512] in
1333 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1334 (COPY_TO_REGCLASS
1335 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1336 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1337}
1338
1339defm : avx512_binop_pat<and, KANDWrr>;
1340defm : avx512_binop_pat<andn, KANDNWrr>;
1341defm : avx512_binop_pat<or, KORWrr>;
1342defm : avx512_binop_pat<xnor, KXNORWrr>;
1343defm : avx512_binop_pat<xor, KXORWrr>;
1344
1345// Mask unpacking
1346multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001347 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001349 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001351 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352}
1353
1354multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001355 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001356 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
1359defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001360def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1361 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1362 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1363
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364
1365multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1366 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001367 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1368 (i16 GR16:$src1), (i16 GR16:$src2)),
1369 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1370 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1371 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001373defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375// Mask bit testing
1376multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1377 SDNode OpNode> {
1378 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1379 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001380 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1382}
1383
1384multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1385 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001386 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387}
1388
1389defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001390
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001391def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001392 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001393 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394
1395// Mask shift
1396multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1397 SDNode OpNode> {
1398 let Predicates = [HasAVX512] in
1399 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1400 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001401 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1403}
1404
1405multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1406 SDNode OpNode> {
1407 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001408 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409}
1410
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001411defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1412defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001413
1414// Mask setting all 0s or 1s
1415multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1416 let Predicates = [HasAVX512] in
1417 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1418 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1419 [(set KRC:$dst, (VT Val))]>;
1420}
1421
1422multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001423 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1425}
1426
1427defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1428defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1429
1430// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1431let Predicates = [HasAVX512] in {
1432 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1433 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001434 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1435 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1436 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437}
1438def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1439 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1440
1441def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1442 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1443
1444def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1445 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1446
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001447def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1448 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1449
1450def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1451 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001452//===----------------------------------------------------------------------===//
1453// AVX-512 - Aligned and unaligned load and store
1454//
1455
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001456multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1457 RegisterClass KRC, RegisterClass RC,
1458 ValueType vt, ValueType zvt, X86MemOperand memop,
1459 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001460let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001461 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001462 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1463 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001464 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001465 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1466 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001467 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001468 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1469 SchedRW = [WriteLoad] in
1470 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1471 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1472 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1473 d>, EVEX;
1474
1475 let AddedComplexity = 20 in {
1476 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1477 let hasSideEffects = 0 in
1478 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1479 (ins RC:$src0, KRC:$mask, RC:$src1),
1480 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1481 "${dst} {${mask}}, $src1}"),
1482 [(set RC:$dst, (vt (vselect KRC:$mask,
1483 (vt RC:$src1),
1484 (vt RC:$src0))))],
1485 d>, EVEX, EVEX_K;
1486 let mayLoad = 1, SchedRW = [WriteLoad] in
1487 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1488 (ins RC:$src0, KRC:$mask, memop:$src1),
1489 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1490 "${dst} {${mask}}, $src1}"),
1491 [(set RC:$dst, (vt
1492 (vselect KRC:$mask,
1493 (vt (bitconvert (ld_frag addr:$src1))),
1494 (vt RC:$src0))))],
1495 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001496 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001497 let mayLoad = 1, SchedRW = [WriteLoad] in
1498 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1499 (ins KRC:$mask, memop:$src),
1500 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1501 "${dst} {${mask}} {z}, $src}"),
1502 [(set RC:$dst, (vt
1503 (vselect KRC:$mask,
1504 (vt (bitconvert (ld_frag addr:$src))),
1505 (vt (bitconvert (zvt immAllZerosV))))))],
1506 d>, EVEX, EVEX_KZ;
1507 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001508}
1509
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001510multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1511 string elty, string elsz, string vsz512,
1512 string vsz256, string vsz128, Domain d,
1513 Predicate prd, bit IsReMaterializable = 1> {
1514 let Predicates = [prd] in
1515 defm Z : avx512_load<opc, OpcodeStr,
1516 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1517 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1518 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1519 !cast<X86MemOperand>(elty##"512mem"), d,
1520 IsReMaterializable>, EVEX_V512;
1521
1522 let Predicates = [prd, HasVLX] in {
1523 defm Z256 : avx512_load<opc, OpcodeStr,
1524 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1525 "v"##vsz256##elty##elsz, "v4i64")),
1526 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1527 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1528 !cast<X86MemOperand>(elty##"256mem"), d,
1529 IsReMaterializable>, EVEX_V256;
1530
1531 defm Z128 : avx512_load<opc, OpcodeStr,
1532 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1533 "v"##vsz128##elty##elsz, "v2i64")),
1534 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1535 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1536 !cast<X86MemOperand>(elty##"128mem"), d,
1537 IsReMaterializable>, EVEX_V128;
1538 }
1539}
1540
1541
1542multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1543 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1544 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001545 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1546 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001547 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001548 EVEX;
1549 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001550 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1551 (ins RC:$src1, KRC:$mask, RC:$src2),
1552 !strconcat(OpcodeStr,
1553 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001554 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001555 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001556 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001557 !strconcat(OpcodeStr,
1558 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001559 [], d>, EVEX, EVEX_KZ;
1560 }
1561 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001562 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1563 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1564 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001565 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001566 (ins memop:$dst, KRC:$mask, RC:$src),
1567 !strconcat(OpcodeStr,
1568 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001569 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001570 }
1571}
1572
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001573
1574multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1575 string st_suff_512, string st_suff_256,
1576 string st_suff_128, string elty, string elsz,
1577 string vsz512, string vsz256, string vsz128,
1578 Domain d, Predicate prd> {
1579 let Predicates = [prd] in
1580 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1581 !cast<ValueType>("v"##vsz512##elty##elsz),
1582 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1583 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1584
1585 let Predicates = [prd, HasVLX] in {
1586 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1587 !cast<ValueType>("v"##vsz256##elty##elsz),
1588 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1589 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1590
1591 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1592 !cast<ValueType>("v"##vsz128##elty##elsz),
1593 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1594 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1595 }
1596}
1597
1598defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1599 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1600 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1601 "512", "256", "", "f", "32", "16", "8", "4",
1602 SSEPackedSingle, HasAVX512>,
1603 PS, EVEX_CD8<32, CD8VF>;
1604
1605defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1606 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1607 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1608 "512", "256", "", "f", "64", "8", "4", "2",
1609 SSEPackedDouble, HasAVX512>,
1610 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1611
1612defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1613 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1614 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1615 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1616 PS, EVEX_CD8<32, CD8VF>;
1617
1618defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1619 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1620 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1621 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1622 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1623
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001624def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001625 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001626 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001628def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1629 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1630 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001632def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1633 GR16:$mask),
1634 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1635 VR512:$src)>;
1636def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1637 GR8:$mask),
1638 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1639 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001640
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001641defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
1642 "16", "8", "4", SSEPackedInt, HasAVX512>,
1643 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
1644 "512", "256", "", "i", "32", "16", "8", "4",
1645 SSEPackedInt, HasAVX512>,
1646 PD, EVEX_CD8<32, CD8VF>;
1647
1648defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
1649 "8", "4", "2", SSEPackedInt, HasAVX512>,
1650 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
1651 "512", "256", "", "i", "64", "8", "4", "2",
1652 SSEPackedInt, HasAVX512>,
1653 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1654
1655defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
1656 "64", "32", "16", SSEPackedInt, HasBWI>,
1657 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
1658 "i", "8", "64", "32", "16", SSEPackedInt,
1659 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
1660
1661defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
1662 "32", "16", "8", SSEPackedInt, HasBWI>,
1663 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
1664 "i", "16", "32", "16", "8", SSEPackedInt,
1665 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
1666
1667defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
1668 "16", "8", "4", SSEPackedInt, HasAVX512>,
1669 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
1670 "i", "32", "16", "8", "4", SSEPackedInt,
1671 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
1672
1673defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
1674 "8", "4", "2", SSEPackedInt, HasAVX512>,
1675 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
1676 "i", "64", "8", "4", "2", SSEPackedInt,
1677 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001678
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001679def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1680 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001681 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001682
1683def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001684 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1685 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001686
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001687def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001688 GR16:$mask),
1689 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001690 VR512:$src)>;
1691def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001692 GR8:$mask),
1693 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001694 VR512:$src)>;
1695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001697def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001698 (bc_v8i64 (v16i32 immAllZerosV)))),
1699 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001700
1701def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001702 (v8i64 VR512:$src))),
1703 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001704 VK8), VR512:$src)>;
1705
1706def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1707 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001708 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001709
1710def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001711 (v16i32 VR512:$src))),
1712 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001714
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715// Move Int Doubleword to Packed Double Int
1716//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001717def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001718 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 [(set VR128X:$dst,
1720 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1721 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001722def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001723 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724 [(set VR128X:$dst,
1725 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1726 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001727def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001728 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001729 [(set VR128X:$dst,
1730 (v2i64 (scalar_to_vector GR64:$src)))],
1731 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001732let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001733def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001734 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001735 [(set FR64:$dst, (bitconvert GR64:$src))],
1736 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001737def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001738 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739 [(set GR64:$dst, (bitconvert FR64:$src))],
1740 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001741}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001742def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001743 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1745 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1746 EVEX_CD8<64, CD8VT1>;
1747
1748// Move Int Doubleword to Single Scalar
1749//
Craig Topper88adf2a2013-10-12 05:41:08 +00001750let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001751def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001752 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 [(set FR32X:$dst, (bitconvert GR32:$src))],
1754 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1755
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001756def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001757 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1759 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001760}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001762// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001764def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001765 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1767 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1768 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001769def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001771 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1773 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1774 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1775
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001776// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777//
1778def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001779 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1781 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001782 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001783 Requires<[HasAVX512, In64BitMode]>;
1784
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001785def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001786 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001787 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1789 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001790 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1792
1793// Move Scalar Single to Double Int
1794//
Craig Topper88adf2a2013-10-12 05:41:08 +00001795let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001796def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001797 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001798 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001799 [(set GR32:$dst, (bitconvert FR32X:$src))],
1800 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001801def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001802 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001803 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1805 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001806}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
1808// Move Quadword Int to Packed Quadword Int
1809//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001810def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001811 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001812 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001813 [(set VR128X:$dst,
1814 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1815 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1816
1817//===----------------------------------------------------------------------===//
1818// AVX-512 MOVSS, MOVSD
1819//===----------------------------------------------------------------------===//
1820
1821multiclass avx512_move_scalar <string asm, RegisterClass RC,
1822 SDNode OpNode, ValueType vt,
1823 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001824 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001826 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1828 (scalar_to_vector RC:$src2))))],
1829 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001830 let Constraints = "$src1 = $dst" in
1831 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1832 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1833 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001834 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001835 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001836 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001837 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001838 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1839 EVEX, VEX_LIG;
1840 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001841 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1843 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001844 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001845}
1846
1847let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001848defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001849 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1850
1851let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001852defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1854
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001855def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1856 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1857 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1858
1859def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1860 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1861 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862
1863// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001864let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1866 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001867 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868 IIC_SSE_MOV_S_RR>,
1869 XS, EVEX_4V, VEX_LIG;
1870 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1871 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001872 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 IIC_SSE_MOV_S_RR>,
1874 XD, EVEX_4V, VEX_LIG, VEX_W;
1875}
1876
1877let Predicates = [HasAVX512] in {
1878 let AddedComplexity = 15 in {
1879 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1880 // MOVS{S,D} to the lower bits.
1881 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1882 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1883 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1884 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1885 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1886 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1887 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1888 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1889
1890 // Move low f32 and clear high bits.
1891 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1892 (SUBREG_TO_REG (i32 0),
1893 (VMOVSSZrr (v4f32 (V_SET0)),
1894 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1895 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1896 (SUBREG_TO_REG (i32 0),
1897 (VMOVSSZrr (v4i32 (V_SET0)),
1898 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1899 }
1900
1901 let AddedComplexity = 20 in {
1902 // MOVSSrm zeros the high parts of the register; represent this
1903 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1904 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1905 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1906 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1907 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1908 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1909 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1910
1911 // MOVSDrm zeros the high parts of the register; represent this
1912 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1913 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1914 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1915 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1916 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1917 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1918 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1919 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1920 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1921 def : Pat<(v2f64 (X86vzload addr:$src)),
1922 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1923
1924 // Represent the same patterns above but in the form they appear for
1925 // 256-bit types
1926 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1927 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001928 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1930 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1931 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1932 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1933 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1934 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1935 }
1936 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1937 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1938 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1939 FR32X:$src)), sub_xmm)>;
1940 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1941 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1942 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1943 FR64X:$src)), sub_xmm)>;
1944 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1945 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001946 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001947
1948 // Move low f64 and clear high bits.
1949 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1950 (SUBREG_TO_REG (i32 0),
1951 (VMOVSDZrr (v2f64 (V_SET0)),
1952 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1953
1954 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1955 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1956 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1957
1958 // Extract and store.
1959 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1960 addr:$dst),
1961 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1962 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1963 addr:$dst),
1964 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1965
1966 // Shuffle with VMOVSS
1967 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1968 (VMOVSSZrr (v4i32 VR128X:$src1),
1969 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1970 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1971 (VMOVSSZrr (v4f32 VR128X:$src1),
1972 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1973
1974 // 256-bit variants
1975 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1976 (SUBREG_TO_REG (i32 0),
1977 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1978 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1979 sub_xmm)>;
1980 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1981 (SUBREG_TO_REG (i32 0),
1982 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1983 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1984 sub_xmm)>;
1985
1986 // Shuffle with VMOVSD
1987 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1988 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1989 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1990 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1991 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1992 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1993 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1994 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1995
1996 // 256-bit variants
1997 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1998 (SUBREG_TO_REG (i32 0),
1999 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2000 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2001 sub_xmm)>;
2002 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2003 (SUBREG_TO_REG (i32 0),
2004 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2005 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2006 sub_xmm)>;
2007
2008 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2009 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2010 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2011 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2012 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2013 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2014 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2015 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2016}
2017
2018let AddedComplexity = 15 in
2019def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2020 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002021 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022 [(set VR128X:$dst, (v2i64 (X86vzmovl
2023 (v2i64 VR128X:$src))))],
2024 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2025
2026let AddedComplexity = 20 in
2027def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2028 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002029 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030 [(set VR128X:$dst, (v2i64 (X86vzmovl
2031 (loadv2i64 addr:$src))))],
2032 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2033 EVEX_CD8<8, CD8VT8>;
2034
2035let Predicates = [HasAVX512] in {
2036 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2037 let AddedComplexity = 20 in {
2038 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2039 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002040 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2041 (VMOV64toPQIZrr GR64:$src)>;
2042 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2043 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044
2045 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2046 (VMOVDI2PDIZrm addr:$src)>;
2047 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2048 (VMOVDI2PDIZrm addr:$src)>;
2049 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2050 (VMOVZPQILo2PQIZrm addr:$src)>;
2051 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2052 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002053 def : Pat<(v2i64 (X86vzload addr:$src)),
2054 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002055 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002056
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2058 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2059 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2060 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2061 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2062 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2063 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2064}
2065
2066def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2067 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2068
2069def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2070 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2071
2072def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2073 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2074
2075def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2076 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2077
2078//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002079// AVX-512 - Non-temporals
2080//===----------------------------------------------------------------------===//
2081
2082def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
2083 (ins i512mem:$src),
2084 "vmovntdqa\t{$src, $dst|$dst, $src}",
2085 [(set VR512:$dst,
2086 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00002087 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002088
Adam Nemetefd07852014-06-18 16:51:10 +00002089// Prefer non-temporal over temporal versions
2090let AddedComplexity = 400, SchedRW = [WriteStore] in {
2091
2092def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
2093 (ins f512mem:$dst, VR512:$src),
2094 "vmovntps\t{$src, $dst|$dst, $src}",
2095 [(alignednontemporalstore (v16f32 VR512:$src),
2096 addr:$dst)],
2097 IIC_SSE_MOVNT>,
2098 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2099
2100def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
2101 (ins f512mem:$dst, VR512:$src),
2102 "vmovntpd\t{$src, $dst|$dst, $src}",
2103 [(alignednontemporalstore (v8f64 VR512:$src),
2104 addr:$dst)],
2105 IIC_SSE_MOVNT>,
2106 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2107
2108
2109def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
2110 (ins i512mem:$dst, VR512:$src),
2111 "vmovntdq\t{$src, $dst|$dst, $src}",
2112 [(alignednontemporalstore (v8i64 VR512:$src),
2113 addr:$dst)],
2114 IIC_SSE_MOVNT>,
2115 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
2116}
2117
Adam Nemet7f62b232014-06-10 16:39:53 +00002118//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119// AVX-512 - Integer arithmetic
2120//
2121multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002122 ValueType OpVT, RegisterClass KRC,
2123 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 X86MemOperand x86memop, PatFrag scalar_mfrag,
2125 X86MemOperand x86scalar_mop, string BrdcstStr,
2126 OpndItins itins, bit IsCommutable = 0> {
2127 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002128 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2129 (ins RC:$src1, RC:$src2),
2130 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2131 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2132 itins.rr>, EVEX_4V;
2133 let AddedComplexity = 30 in {
2134 let Constraints = "$src0 = $dst" in
2135 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2136 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
2137 !strconcat(OpcodeStr,
2138 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2139 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2140 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2141 RC:$src0)))],
2142 itins.rr>, EVEX_4V, EVEX_K;
2143 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2144 (ins KRC:$mask, RC:$src1, RC:$src2),
2145 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2146 "|$dst {${mask}} {z}, $src1, $src2}"),
2147 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2148 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2149 (OpVT immAllZerosV))))],
2150 itins.rr>, EVEX_4V, EVEX_KZ;
2151 }
2152
2153 let mayLoad = 1 in {
2154 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2155 (ins RC:$src1, x86memop:$src2),
2156 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2157 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
2158 itins.rm>, EVEX_4V;
2159 let AddedComplexity = 30 in {
2160 let Constraints = "$src0 = $dst" in
2161 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2162 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
2163 !strconcat(OpcodeStr,
2164 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2165 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2166 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2167 RC:$src0)))],
2168 itins.rm>, EVEX_4V, EVEX_K;
2169 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2170 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2171 !strconcat(OpcodeStr,
2172 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2173 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2174 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2175 (OpVT immAllZerosV))))],
2176 itins.rm>, EVEX_4V, EVEX_KZ;
2177 }
2178 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2179 (ins RC:$src1, x86scalar_mop:$src2),
2180 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2181 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2182 [(set RC:$dst, (OpNode RC:$src1,
2183 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
2184 itins.rm>, EVEX_4V, EVEX_B;
2185 let AddedComplexity = 30 in {
2186 let Constraints = "$src0 = $dst" in
2187 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2188 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2189 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2190 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2191 BrdcstStr, "}"),
2192 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2193 (OpNode (OpVT RC:$src1),
2194 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2195 RC:$src0)))],
2196 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2197 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2198 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2199 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2200 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2201 BrdcstStr, "}"),
2202 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2203 (OpNode (OpVT RC:$src1),
2204 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2205 (OpVT immAllZerosV))))],
2206 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2207 }
2208 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002210
2211multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2212 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2213 PatFrag memop_frag, X86MemOperand x86memop,
2214 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2215 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002217 {
2218 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002220 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002221 []>, EVEX_4V;
2222 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2223 (ins KRC:$mask, RC:$src1, RC:$src2),
2224 !strconcat(OpcodeStr,
2225 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2226 [], itins.rr>, EVEX_4V, EVEX_K;
2227 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2228 (ins KRC:$mask, RC:$src1, RC:$src2),
2229 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2230 "|$dst {${mask}} {z}, $src1, $src2}"),
2231 [], itins.rr>, EVEX_4V, EVEX_KZ;
2232 }
2233 let mayLoad = 1 in {
2234 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2235 (ins RC:$src1, x86memop:$src2),
2236 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2237 []>, EVEX_4V;
2238 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2239 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2240 !strconcat(OpcodeStr,
2241 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2242 [], itins.rm>, EVEX_4V, EVEX_K;
2243 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2244 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2245 !strconcat(OpcodeStr,
2246 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2247 [], itins.rm>, EVEX_4V, EVEX_KZ;
2248 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2249 (ins RC:$src1, x86scalar_mop:$src2),
2250 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2251 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2252 [], itins.rm>, EVEX_4V, EVEX_B;
2253 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2254 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2255 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2256 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2257 BrdcstStr, "}"),
2258 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2259 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2260 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2261 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2262 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2263 BrdcstStr, "}"),
2264 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2265 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266}
2267
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002268defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
2269 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2270 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002272defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
2273 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2274 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002276defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
2277 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2278 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002280defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
2281 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2282 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002284defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
2285 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2286 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002288defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2289 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2290 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2291 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002292
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002293defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2294 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2295 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
2297def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2298 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2299
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002300def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2301 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2302 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2303def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2304 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2305 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2306
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002307defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2308 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2309 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002310 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002311defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2312 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2313 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002314 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002315
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002316defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2317 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2318 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002319 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002320defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2321 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2322 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002323 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002324
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002325defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2326 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2327 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002328 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002329defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2330 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2331 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002332 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002333
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002334defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2335 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2336 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002337 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002338defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2339 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2340 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002341 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002342
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002343def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2344 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2345 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2346def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2347 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2348 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2349def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2350 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2351 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2352def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2353 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2354 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2355def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2356 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2357 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2358def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2359 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2360 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2361def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2362 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2363 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2364def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2365 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2366 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367//===----------------------------------------------------------------------===//
2368// AVX-512 - Unpack Instructions
2369//===----------------------------------------------------------------------===//
2370
2371multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2372 PatFrag mem_frag, RegisterClass RC,
2373 X86MemOperand x86memop, string asm,
2374 Domain d> {
2375 def rr : AVX512PI<opc, MRMSrcReg,
2376 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2377 asm, [(set RC:$dst,
2378 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002379 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380 def rm : AVX512PI<opc, MRMSrcMem,
2381 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2382 asm, [(set RC:$dst,
2383 (vt (OpNode RC:$src1,
2384 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002385 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386}
2387
2388defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2389 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002390 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2392 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002393 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2395 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002396 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2398 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002399 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400
2401multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2402 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2403 X86MemOperand x86memop> {
2404 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2405 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002406 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2408 IIC_SSE_UNPCK>, EVEX_4V;
2409 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2410 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002411 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2413 (bitconvert (memop_frag addr:$src2)))))],
2414 IIC_SSE_UNPCK>, EVEX_4V;
2415}
2416defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2417 VR512, memopv16i32, i512mem>, EVEX_V512,
2418 EVEX_CD8<32, CD8VF>;
2419defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2420 VR512, memopv8i64, i512mem>, EVEX_V512,
2421 VEX_W, EVEX_CD8<64, CD8VF>;
2422defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2423 VR512, memopv16i32, i512mem>, EVEX_V512,
2424 EVEX_CD8<32, CD8VF>;
2425defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2426 VR512, memopv8i64, i512mem>, EVEX_V512,
2427 VEX_W, EVEX_CD8<64, CD8VF>;
2428//===----------------------------------------------------------------------===//
2429// AVX-512 - PSHUFD
2430//
2431
2432multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2433 SDNode OpNode, PatFrag mem_frag,
2434 X86MemOperand x86memop, ValueType OpVT> {
2435 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2436 (ins RC:$src1, i8imm:$src2),
2437 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002438 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(set RC:$dst,
2440 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2441 EVEX;
2442 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2443 (ins x86memop:$src1, i8imm:$src2),
2444 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002445 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set RC:$dst,
2447 (OpVT (OpNode (mem_frag addr:$src1),
2448 (i8 imm:$src2))))]>, EVEX;
2449}
2450
2451defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002452 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453
2454let ExeDomain = SSEPackedSingle in
2455defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002456 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 EVEX_CD8<32, CD8VF>;
2458let ExeDomain = SSEPackedDouble in
2459defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002460 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461 VEX_W, EVEX_CD8<32, CD8VF>;
2462
2463def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2464 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2465def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2466 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2467
2468//===----------------------------------------------------------------------===//
2469// AVX-512 Logical Instructions
2470//===----------------------------------------------------------------------===//
2471
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002472defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2474 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002475defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2477 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002478defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2480 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002481defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2483 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002484defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2486 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002487defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2489 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002490defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2492 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002493defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2494 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2495 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496
2497//===----------------------------------------------------------------------===//
2498// AVX-512 FP arithmetic
2499//===----------------------------------------------------------------------===//
2500
2501multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2502 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002503 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2505 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002506 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2508 EVEX_CD8<64, CD8VT1>;
2509}
2510
2511let isCommutable = 1 in {
2512defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2513defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2514defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2515defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2516}
2517let isCommutable = 0 in {
2518defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2519defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2520}
2521
2522multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002523 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 RegisterClass RC, ValueType vt,
2525 X86MemOperand x86memop, PatFrag mem_frag,
2526 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2527 string BrdcstStr,
2528 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002529 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002531 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002533 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002534
2535 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2536 !strconcat(OpcodeStr,
2537 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2538 [], itins.rr, d>, EVEX_4V, EVEX_K;
2539
2540 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2541 !strconcat(OpcodeStr,
2542 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2543 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2544 }
2545
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546 let mayLoad = 1 in {
2547 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002548 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002550 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002551
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2553 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002554 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002555 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 [(set RC:$dst, (OpNode RC:$src1,
2557 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002558 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002559
2560 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2561 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2562 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2563 [], itins.rm, d>, EVEX_4V, EVEX_K;
2564
2565 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2566 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2567 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2568 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2569
2570 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2571 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2572 " \t{${src2}", BrdcstStr,
2573 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2574 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2575
2576 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2577 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2578 " \t{${src2}", BrdcstStr,
2579 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2580 BrdcstStr, "}"),
2581 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583}
2584
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002585defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002587 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002589defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2591 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002592 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002594defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002596 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002597defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2599 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002600 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002602defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2604 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002605 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002606defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2608 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002609 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002611defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2613 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002614 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002615defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2617 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002618 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002620defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002621 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002622 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002623defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002625 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002627defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2629 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002630 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002631defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2633 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002634 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002636def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2637 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2638 (i16 -1), FROUND_CURRENT)),
2639 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2640
2641def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2642 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2643 (i8 -1), FROUND_CURRENT)),
2644 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2645
2646def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2647 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2648 (i16 -1), FROUND_CURRENT)),
2649 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2650
2651def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2652 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2653 (i8 -1), FROUND_CURRENT)),
2654 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002655//===----------------------------------------------------------------------===//
2656// AVX-512 VPTESTM instructions
2657//===----------------------------------------------------------------------===//
2658
2659multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2660 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2661 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002662 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002663 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002664 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002665 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2666 SSEPackedInt>, EVEX_4V;
2667 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002669 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002670 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002671 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672}
2673
2674defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002675 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002676 EVEX_CD8<32, CD8VF>;
2677defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002678 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002679 EVEX_CD8<64, CD8VF>;
2680
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002681let Predicates = [HasCDI] in {
2682defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2683 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2684 EVEX_CD8<32, CD8VF>;
2685defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002686 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002687 EVEX_CD8<64, CD8VF>;
2688}
2689
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002690def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2691 (v16i32 VR512:$src2), (i16 -1))),
2692 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2693
2694def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2695 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002696 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002697//===----------------------------------------------------------------------===//
2698// AVX-512 Shift instructions
2699//===----------------------------------------------------------------------===//
2700multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2701 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2702 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2703 RegisterClass KRC> {
2704 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002705 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002706 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002707 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2709 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002710 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002711 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002712 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2714 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002715 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002716 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002717 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002718 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002720 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002721 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002722 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2724}
2725
2726multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2727 RegisterClass RC, ValueType vt, ValueType SrcVT,
2728 PatFrag bc_frag, RegisterClass KRC> {
2729 // src2 is always 128-bit
2730 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2731 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002732 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2734 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2735 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2736 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2737 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002738 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002739 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2740 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2741 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002742 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 [(set RC:$dst, (vt (OpNode RC:$src1,
2744 (bc_frag (memopv2i64 addr:$src2)))))],
2745 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2746 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2747 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2748 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002749 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2751}
2752
2753defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2754 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2755 EVEX_V512, EVEX_CD8<32, CD8VF>;
2756defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2757 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2758 EVEX_CD8<32, CD8VQ>;
2759
2760defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2761 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2762 EVEX_CD8<64, CD8VF>, VEX_W;
2763defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2764 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2765 EVEX_CD8<64, CD8VQ>, VEX_W;
2766
2767defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2768 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2769 EVEX_CD8<32, CD8VF>;
2770defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2771 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2772 EVEX_CD8<32, CD8VQ>;
2773
2774defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2775 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2776 EVEX_CD8<64, CD8VF>, VEX_W;
2777defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2778 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2779 EVEX_CD8<64, CD8VQ>, VEX_W;
2780
2781defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2782 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2783 EVEX_V512, EVEX_CD8<32, CD8VF>;
2784defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2785 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2786 EVEX_CD8<32, CD8VQ>;
2787
2788defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2789 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2790 EVEX_CD8<64, CD8VF>, VEX_W;
2791defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2792 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2793 EVEX_CD8<64, CD8VQ>, VEX_W;
2794
2795//===-------------------------------------------------------------------===//
2796// Variable Bit Shifts
2797//===-------------------------------------------------------------------===//
2798multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2799 RegisterClass RC, ValueType vt,
2800 X86MemOperand x86memop, PatFrag mem_frag> {
2801 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2802 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002803 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 [(set RC:$dst,
2805 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2806 EVEX_4V;
2807 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2808 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002809 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810 [(set RC:$dst,
2811 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2812 EVEX_4V;
2813}
2814
2815defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2816 i512mem, memopv16i32>, EVEX_V512,
2817 EVEX_CD8<32, CD8VF>;
2818defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2819 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2820 EVEX_CD8<64, CD8VF>;
2821defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2822 i512mem, memopv16i32>, EVEX_V512,
2823 EVEX_CD8<32, CD8VF>;
2824defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2825 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2826 EVEX_CD8<64, CD8VF>;
2827defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2828 i512mem, memopv16i32>, EVEX_V512,
2829 EVEX_CD8<32, CD8VF>;
2830defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2831 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2832 EVEX_CD8<64, CD8VF>;
2833
2834//===----------------------------------------------------------------------===//
2835// AVX-512 - MOVDDUP
2836//===----------------------------------------------------------------------===//
2837
2838multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2839 X86MemOperand x86memop, PatFrag memop_frag> {
2840def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002841 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2843def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002844 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845 [(set RC:$dst,
2846 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2847}
2848
2849defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2850 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2851def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2852 (VMOVDDUPZrm addr:$src)>;
2853
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002854//===---------------------------------------------------------------------===//
2855// Replicate Single FP - MOVSHDUP and MOVSLDUP
2856//===---------------------------------------------------------------------===//
2857multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2858 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2859 X86MemOperand x86memop> {
2860 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002861 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002862 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2863 let mayLoad = 1 in
2864 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002865 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002866 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2867}
2868
2869defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2870 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2871 EVEX_CD8<32, CD8VF>;
2872defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2873 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2874 EVEX_CD8<32, CD8VF>;
2875
2876def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2877def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2878 (VMOVSHDUPZrm addr:$src)>;
2879def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2880def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2881 (VMOVSLDUPZrm addr:$src)>;
2882
2883//===----------------------------------------------------------------------===//
2884// Move Low to High and High to Low packed FP Instructions
2885//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2887 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002888 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2890 IIC_SSE_MOV_LH>, EVEX_4V;
2891def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2892 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002893 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2895 IIC_SSE_MOV_LH>, EVEX_4V;
2896
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002897let Predicates = [HasAVX512] in {
2898 // MOVLHPS patterns
2899 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2900 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2901 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2902 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002904 // MOVHLPS patterns
2905 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2906 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2907}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908
2909//===----------------------------------------------------------------------===//
2910// FMA - Fused Multiply Operations
2911//
2912let Constraints = "$src1 = $dst" in {
2913multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2914 RegisterClass RC, X86MemOperand x86memop,
2915 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2916 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2917 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2918 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002919 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2921
2922 let mayLoad = 1 in
2923 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2924 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002925 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002926 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2927 (mem_frag addr:$src3))))]>;
2928 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2929 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002930 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2932 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2933 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2934}
2935} // Constraints = "$src1 = $dst"
2936
2937let ExeDomain = SSEPackedSingle in {
2938 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2939 memopv16f32, f32mem, loadf32, "{1to16}",
2940 X86Fmadd, v16f32>, EVEX_V512,
2941 EVEX_CD8<32, CD8VF>;
2942 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2943 memopv16f32, f32mem, loadf32, "{1to16}",
2944 X86Fmsub, v16f32>, EVEX_V512,
2945 EVEX_CD8<32, CD8VF>;
2946 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2947 memopv16f32, f32mem, loadf32, "{1to16}",
2948 X86Fmaddsub, v16f32>,
2949 EVEX_V512, EVEX_CD8<32, CD8VF>;
2950 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2951 memopv16f32, f32mem, loadf32, "{1to16}",
2952 X86Fmsubadd, v16f32>,
2953 EVEX_V512, EVEX_CD8<32, CD8VF>;
2954 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2955 memopv16f32, f32mem, loadf32, "{1to16}",
2956 X86Fnmadd, v16f32>, EVEX_V512,
2957 EVEX_CD8<32, CD8VF>;
2958 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2959 memopv16f32, f32mem, loadf32, "{1to16}",
2960 X86Fnmsub, v16f32>, EVEX_V512,
2961 EVEX_CD8<32, CD8VF>;
2962}
2963let ExeDomain = SSEPackedDouble in {
2964 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2965 memopv8f64, f64mem, loadf64, "{1to8}",
2966 X86Fmadd, v8f64>, EVEX_V512,
2967 VEX_W, EVEX_CD8<64, CD8VF>;
2968 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2969 memopv8f64, f64mem, loadf64, "{1to8}",
2970 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2971 EVEX_CD8<64, CD8VF>;
2972 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2973 memopv8f64, f64mem, loadf64, "{1to8}",
2974 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2975 EVEX_CD8<64, CD8VF>;
2976 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2977 memopv8f64, f64mem, loadf64, "{1to8}",
2978 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2979 EVEX_CD8<64, CD8VF>;
2980 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2981 memopv8f64, f64mem, loadf64, "{1to8}",
2982 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2983 EVEX_CD8<64, CD8VF>;
2984 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2985 memopv8f64, f64mem, loadf64, "{1to8}",
2986 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2987 EVEX_CD8<64, CD8VF>;
2988}
2989
2990let Constraints = "$src1 = $dst" in {
2991multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2992 RegisterClass RC, X86MemOperand x86memop,
2993 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2994 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2995 let mayLoad = 1 in
2996 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2997 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002998 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
3000 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3001 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003002 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
3004 [(set RC:$dst, (OpNode RC:$src1,
3005 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
3006}
3007} // Constraints = "$src1 = $dst"
3008
3009
3010let ExeDomain = SSEPackedSingle in {
3011 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
3012 memopv16f32, f32mem, loadf32, "{1to16}",
3013 X86Fmadd, v16f32>, EVEX_V512,
3014 EVEX_CD8<32, CD8VF>;
3015 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
3016 memopv16f32, f32mem, loadf32, "{1to16}",
3017 X86Fmsub, v16f32>, EVEX_V512,
3018 EVEX_CD8<32, CD8VF>;
3019 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
3020 memopv16f32, f32mem, loadf32, "{1to16}",
3021 X86Fmaddsub, v16f32>,
3022 EVEX_V512, EVEX_CD8<32, CD8VF>;
3023 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
3024 memopv16f32, f32mem, loadf32, "{1to16}",
3025 X86Fmsubadd, v16f32>,
3026 EVEX_V512, EVEX_CD8<32, CD8VF>;
3027 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
3028 memopv16f32, f32mem, loadf32, "{1to16}",
3029 X86Fnmadd, v16f32>, EVEX_V512,
3030 EVEX_CD8<32, CD8VF>;
3031 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
3032 memopv16f32, f32mem, loadf32, "{1to16}",
3033 X86Fnmsub, v16f32>, EVEX_V512,
3034 EVEX_CD8<32, CD8VF>;
3035}
3036let ExeDomain = SSEPackedDouble in {
3037 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
3038 memopv8f64, f64mem, loadf64, "{1to8}",
3039 X86Fmadd, v8f64>, EVEX_V512,
3040 VEX_W, EVEX_CD8<64, CD8VF>;
3041 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
3042 memopv8f64, f64mem, loadf64, "{1to8}",
3043 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
3044 EVEX_CD8<64, CD8VF>;
3045 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
3046 memopv8f64, f64mem, loadf64, "{1to8}",
3047 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
3048 EVEX_CD8<64, CD8VF>;
3049 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
3050 memopv8f64, f64mem, loadf64, "{1to8}",
3051 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
3052 EVEX_CD8<64, CD8VF>;
3053 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
3054 memopv8f64, f64mem, loadf64, "{1to8}",
3055 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
3056 EVEX_CD8<64, CD8VF>;
3057 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
3058 memopv8f64, f64mem, loadf64, "{1to8}",
3059 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
3060 EVEX_CD8<64, CD8VF>;
3061}
3062
3063// Scalar FMA
3064let Constraints = "$src1 = $dst" in {
3065multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3066 RegisterClass RC, ValueType OpVT,
3067 X86MemOperand x86memop, Operand memop,
3068 PatFrag mem_frag> {
3069 let isCommutable = 1 in
3070 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3071 (ins RC:$src1, RC:$src2, RC:$src3),
3072 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003073 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074 [(set RC:$dst,
3075 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3076 let mayLoad = 1 in
3077 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3078 (ins RC:$src1, RC:$src2, f128mem:$src3),
3079 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003080 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 [(set RC:$dst,
3082 (OpVT (OpNode RC:$src2, RC:$src1,
3083 (mem_frag addr:$src3))))]>;
3084}
3085
3086} // Constraints = "$src1 = $dst"
3087
Elena Demikhovskycf088092013-12-11 14:31:04 +00003088defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003090defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003092defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003094defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003096defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003098defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003100defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003102defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3104
3105//===----------------------------------------------------------------------===//
3106// AVX-512 Scalar convert from sign integer to float/double
3107//===----------------------------------------------------------------------===//
3108
3109multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3110 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003111let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003113 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003114 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 let mayLoad = 1 in
3116 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3117 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003118 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003119 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003120} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121}
Andrew Trick15a47742013-10-09 05:11:10 +00003122let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003123defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003125defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003127defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003129defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003130 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3131
3132def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3133 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3134def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003135 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3137 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3138def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003139 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140
3141def : Pat<(f32 (sint_to_fp GR32:$src)),
3142 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3143def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003144 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145def : Pat<(f64 (sint_to_fp GR32:$src)),
3146 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3147def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003148 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3149
Elena Demikhovskycf088092013-12-11 14:31:04 +00003150defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003151 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003152defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003153 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003154defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003155 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003156defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003157 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3158
3159def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3160 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3161def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3162 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3163def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3164 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3165def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3166 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3167
3168def : Pat<(f32 (uint_to_fp GR32:$src)),
3169 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3170def : Pat<(f32 (uint_to_fp GR64:$src)),
3171 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3172def : Pat<(f64 (uint_to_fp GR32:$src)),
3173 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3174def : Pat<(f64 (uint_to_fp GR64:$src)),
3175 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003176}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177
3178//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003179// AVX-512 Scalar convert from float/double to integer
3180//===----------------------------------------------------------------------===//
3181multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3182 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3183 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003184let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003185 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003186 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003187 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3188 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003189 let mayLoad = 1 in
3190 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003191 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003192 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003193} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003194}
3195let Predicates = [HasAVX512] in {
3196// Convert float/double to signed/unsigned int 32/64
3197defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003198 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003199 XS, EVEX_CD8<32, CD8VT1>;
3200defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003201 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003202 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3203defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003204 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003205 XS, EVEX_CD8<32, CD8VT1>;
3206defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3207 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003208 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003209 EVEX_CD8<32, CD8VT1>;
3210defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003211 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003212 XD, EVEX_CD8<64, CD8VT1>;
3213defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003214 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003215 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3216defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003217 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003218 XD, EVEX_CD8<64, CD8VT1>;
3219defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3220 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003221 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003222 EVEX_CD8<64, CD8VT1>;
3223
Craig Topper9dd48c82014-01-02 17:28:14 +00003224let isCodeGenOnly = 1 in {
3225 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3226 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3227 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3228 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3229 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3230 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3231 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3232 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3233 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3234 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3235 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3236 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003237
Craig Topper9dd48c82014-01-02 17:28:14 +00003238 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3239 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3240 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3241 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3242 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3243 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3244 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3245 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3246 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3247 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3248 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3249 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3250} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003251
3252// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003253let isCodeGenOnly = 1 in {
3254 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3255 ssmem, sse_load_f32, "cvttss2si">,
3256 XS, EVEX_CD8<32, CD8VT1>;
3257 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3258 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3259 "cvttss2si">, XS, VEX_W,
3260 EVEX_CD8<32, CD8VT1>;
3261 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3262 sdmem, sse_load_f64, "cvttsd2si">, XD,
3263 EVEX_CD8<64, CD8VT1>;
3264 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3265 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3266 "cvttsd2si">, XD, VEX_W,
3267 EVEX_CD8<64, CD8VT1>;
3268 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3269 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3270 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3271 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3272 int_x86_avx512_cvttss2usi64, ssmem,
3273 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3274 EVEX_CD8<32, CD8VT1>;
3275 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3276 int_x86_avx512_cvttsd2usi,
3277 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3278 EVEX_CD8<64, CD8VT1>;
3279 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3280 int_x86_avx512_cvttsd2usi64, sdmem,
3281 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3282 EVEX_CD8<64, CD8VT1>;
3283} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003284
3285multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3286 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3287 string asm> {
3288 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003289 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003290 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3291 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003292 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003293 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3294}
3295
3296defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003297 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003298 EVEX_CD8<32, CD8VT1>;
3299defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003300 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003301 EVEX_CD8<32, CD8VT1>;
3302defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003303 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003304 EVEX_CD8<32, CD8VT1>;
3305defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003306 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003307 EVEX_CD8<32, CD8VT1>;
3308defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003309 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003310 EVEX_CD8<64, CD8VT1>;
3311defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003312 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003313 EVEX_CD8<64, CD8VT1>;
3314defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003315 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003316 EVEX_CD8<64, CD8VT1>;
3317defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003318 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003319 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003320} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003321//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322// AVX-512 Convert form float to double and back
3323//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003324let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003325def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3326 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003327 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003328 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3329let mayLoad = 1 in
3330def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3331 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003332 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3334 EVEX_CD8<32, CD8VT1>;
3335
3336// Convert scalar double to scalar single
3337def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3338 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003339 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3341let mayLoad = 1 in
3342def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3343 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003344 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 []>, EVEX_4V, VEX_LIG, VEX_W,
3346 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3347}
3348
3349def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3350 Requires<[HasAVX512]>;
3351def : Pat<(fextend (loadf32 addr:$src)),
3352 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3353
3354def : Pat<(extloadf32 addr:$src),
3355 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3356 Requires<[HasAVX512, OptForSize]>;
3357
3358def : Pat<(extloadf32 addr:$src),
3359 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3360 Requires<[HasAVX512, OptForSpeed]>;
3361
3362def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3363 Requires<[HasAVX512]>;
3364
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003365multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3367 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3368 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003369let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003371 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372 [(set DstRC:$dst,
3373 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003374 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003375 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003376 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 let mayLoad = 1 in
3378 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003379 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380 [(set DstRC:$dst,
3381 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003382} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383}
3384
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003385multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003386 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3387 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3388 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003389let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003390 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003391 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003392 [(set DstRC:$dst,
3393 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3394 let mayLoad = 1 in
3395 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003396 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003397 [(set DstRC:$dst,
3398 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003399} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003400}
3401
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003402defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003404 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 EVEX_CD8<64, CD8VF>;
3406
3407defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3408 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003409 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003410 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3412 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003413
3414def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3415 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3416 (VCVTPD2PSZrr VR512:$src)>;
3417
3418def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3419 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3420 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421
3422//===----------------------------------------------------------------------===//
3423// AVX-512 Vector convert from sign integer to float/double
3424//===----------------------------------------------------------------------===//
3425
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003426defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003428 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003429 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003430
3431defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3432 memopv4i64, i256mem, v8f64, v8i32,
3433 SSEPackedDouble>, EVEX_V512, XS,
3434 EVEX_CD8<32, CD8VH>;
3435
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003436defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437 memopv16f32, f512mem, v16i32, v16f32,
3438 SSEPackedSingle>, EVEX_V512, XS,
3439 EVEX_CD8<32, CD8VF>;
3440
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003441defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003443 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 EVEX_CD8<64, CD8VF>;
3445
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003446defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003447 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003448 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 EVEX_CD8<32, CD8VF>;
3450
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003451// cvttps2udq (src, 0, mask-all-ones, sae-current)
3452def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3453 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3454 (VCVTTPS2UDQZrr VR512:$src)>;
3455
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003456defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003458 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 EVEX_CD8<64, CD8VF>;
3460
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003461// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3462def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3463 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3464 (VCVTTPD2UDQZrr VR512:$src)>;
3465
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3467 memopv4i64, f256mem, v8f64, v8i32,
3468 SSEPackedDouble>, EVEX_V512, XS,
3469 EVEX_CD8<32, CD8VH>;
3470
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003471defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472 memopv16i32, f512mem, v16f32, v16i32,
3473 SSEPackedSingle>, EVEX_V512, XD,
3474 EVEX_CD8<32, CD8VF>;
3475
3476def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3477 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3478 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3479
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003480def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3481 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3482 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3483
3484def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3485 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3486 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3487
3488def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3489 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3490 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003491
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003492def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3493 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3494 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3495
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003496def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003497 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003498 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003499def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3500 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3501 (VCVTDQ2PDZrr VR256X:$src)>;
3502def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3503 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3504 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3505def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3506 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3507 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003509multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3510 RegisterClass DstRC, PatFrag mem_frag,
3511 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003512let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003513 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003514 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003515 [], d>, EVEX;
3516 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003517 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003518 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003519 let mayLoad = 1 in
3520 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003521 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003522 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003523} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003524}
3525
3526defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003527 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003528 EVEX_V512, EVEX_CD8<32, CD8VF>;
3529defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3530 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3531 EVEX_V512, EVEX_CD8<64, CD8VF>;
3532
3533def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3534 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3535 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3536
3537def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3538 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3539 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3540
3541defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3542 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003543 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003544defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3545 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003546 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003547
3548def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3549 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3550 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3551
3552def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3553 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3554 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555
3556let Predicates = [HasAVX512] in {
3557 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3558 (VCVTPD2PSZrm addr:$src)>;
3559 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3560 (VCVTPS2PDZrm addr:$src)>;
3561}
3562
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003563//===----------------------------------------------------------------------===//
3564// Half precision conversion instructions
3565//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003566multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3567 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003568 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3569 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003570 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003571 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003572 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3573 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3574}
3575
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003576multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3577 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003578 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3579 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003580 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3581 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003582 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003583 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3584 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003585 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003586}
3587
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003588defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003589 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003590defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003591 EVEX_CD8<32, CD8VH>;
3592
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003593def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3594 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3595 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3596
3597def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3598 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3599 (VCVTPH2PSZrr VR256X:$src)>;
3600
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003601let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3602 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003603 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003604 EVEX_CD8<32, CD8VT1>;
3605 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003606 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003607 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3608 let Pattern = []<dag> in {
3609 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003610 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611 EVEX_CD8<32, CD8VT1>;
3612 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003613 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003614 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3615 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003616 let isCodeGenOnly = 1 in {
3617 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003618 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003619 EVEX_CD8<32, CD8VT1>;
3620 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003621 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003622 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623
Craig Topper9dd48c82014-01-02 17:28:14 +00003624 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003625 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003626 EVEX_CD8<32, CD8VT1>;
3627 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003628 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003629 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3630 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631}
3632
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003633/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3634multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3635 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003637 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3638 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003640 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003642 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3643 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003645 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646 }
3647}
3648}
3649
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003650defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3651 EVEX_CD8<32, CD8VT1>;
3652defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3653 VEX_W, EVEX_CD8<64, CD8VT1>;
3654defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3655 EVEX_CD8<32, CD8VT1>;
3656defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3657 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003659def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3660 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3661 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3662 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003664def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3665 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3666 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3667 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003668
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003669def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3670 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3671 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3672 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003673
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003674def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3675 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3676 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3677 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003678
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003679/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3680multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3681 RegisterClass RC, X86MemOperand x86memop,
3682 PatFrag mem_frag, ValueType OpVt> {
3683 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3684 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003685 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003686 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3687 EVEX;
3688 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003689 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003690 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3691 EVEX;
3692}
3693defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3694 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3695defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3696 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3697defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3698 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3699defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3700 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3701
3702def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3703 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3704 (VRSQRT14PSZr VR512:$src)>;
3705def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3706 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3707 (VRSQRT14PDZr VR512:$src)>;
3708
3709def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3710 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3711 (VRCP14PSZr VR512:$src)>;
3712def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3713 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3714 (VRCP14PDZr VR512:$src)>;
3715
3716/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3717multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3718 X86MemOperand x86memop> {
3719 let hasSideEffects = 0, Predicates = [HasERI] in {
3720 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3721 (ins RC:$src1, RC:$src2),
3722 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003723 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003724 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3725 (ins RC:$src1, RC:$src2),
3726 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003727 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003728 []>, EVEX_4V, EVEX_B;
3729 let mayLoad = 1 in {
3730 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3731 (ins RC:$src1, x86memop:$src2),
3732 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003733 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003734 }
3735}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003736}
3737
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003738defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3739 EVEX_CD8<32, CD8VT1>;
3740defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3741 VEX_W, EVEX_CD8<64, CD8VT1>;
3742defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3743 EVEX_CD8<32, CD8VT1>;
3744defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3745 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003746
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003747def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3748 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3749 FROUND_NO_EXC)),
3750 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3751 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3752
3753def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3754 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3755 FROUND_NO_EXC)),
3756 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3757 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3758
3759def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3760 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3761 FROUND_NO_EXC)),
3762 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3763 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3764
3765def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3766 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3767 FROUND_NO_EXC)),
3768 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3769 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3770
3771/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3772multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3773 RegisterClass RC, X86MemOperand x86memop> {
3774 let hasSideEffects = 0, Predicates = [HasERI] in {
3775 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3776 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003777 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003778 []>, EVEX;
3779 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3780 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003781 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003782 []>, EVEX, EVEX_B;
3783 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003784 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003785 []>, EVEX;
3786 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003787}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003788defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3789 EVEX_V512, EVEX_CD8<32, CD8VF>;
3790defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3791 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3792defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3793 EVEX_V512, EVEX_CD8<32, CD8VF>;
3794defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3795 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3796
3797def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3798 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3799 (VRSQRT28PSZrb VR512:$src)>;
3800def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3801 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3802 (VRSQRT28PDZrb VR512:$src)>;
3803
3804def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3805 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3806 (VRCP28PSZrb VR512:$src)>;
3807def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3808 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3809 (VRCP28PDZrb VR512:$src)>;
3810
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003811multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812 OpndItins itins_s, OpndItins itins_d> {
3813 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003814 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003815 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3816 EVEX, EVEX_V512;
3817
3818 let mayLoad = 1 in
3819 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003820 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821 [(set VR512:$dst,
3822 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3823 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3824
3825 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003826 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3828 EVEX, EVEX_V512;
3829
3830 let mayLoad = 1 in
3831 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003832 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833 [(set VR512:$dst, (OpNode
3834 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3835 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837}
3838
3839multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3840 Intrinsic F32Int, Intrinsic F64Int,
3841 OpndItins itins_s, OpndItins itins_d> {
3842 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3843 (ins FR32X:$src1, FR32X:$src2),
3844 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003845 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003847 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3849 (ins VR128X:$src1, VR128X:$src2),
3850 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003851 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852 [(set VR128X:$dst,
3853 (F32Int VR128X:$src1, VR128X:$src2))],
3854 itins_s.rr>, XS, EVEX_4V;
3855 let mayLoad = 1 in {
3856 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3857 (ins FR32X:$src1, f32mem:$src2),
3858 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003859 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003861 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3863 (ins VR128X:$src1, ssmem:$src2),
3864 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003865 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866 [(set VR128X:$dst,
3867 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3868 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3869 }
3870 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3871 (ins FR64X:$src1, FR64X:$src2),
3872 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003873 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003874 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003875 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3877 (ins VR128X:$src1, VR128X:$src2),
3878 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003879 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 [(set VR128X:$dst,
3881 (F64Int VR128X:$src1, VR128X:$src2))],
3882 itins_s.rr>, XD, EVEX_4V, VEX_W;
3883 let mayLoad = 1 in {
3884 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3885 (ins FR64X:$src1, f64mem:$src2),
3886 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003887 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003888 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003889 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3891 (ins VR128X:$src1, sdmem:$src2),
3892 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003893 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 [(set VR128X:$dst,
3895 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3896 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3897 }
3898}
3899
3900
3901defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3902 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3903 SSE_SQRTSS, SSE_SQRTSD>,
3904 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905 SSE_SQRTPS, SSE_SQRTPD>;
3906
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003907let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00003908 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
3909 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
3910 (VSQRTPSZrr VR512:$src1)>;
3911 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
3912 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
3913 (VSQRTPDZrr VR512:$src1)>;
3914
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003915 def : Pat<(f32 (fsqrt FR32X:$src)),
3916 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3917 def : Pat<(f32 (fsqrt (load addr:$src))),
3918 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3919 Requires<[OptForSize]>;
3920 def : Pat<(f64 (fsqrt FR64X:$src)),
3921 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3922 def : Pat<(f64 (fsqrt (load addr:$src))),
3923 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3924 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003926 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003927 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003928 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003929 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003930 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003931
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003932 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003933 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003934 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003935 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003936 Requires<[OptForSize]>;
3937
3938 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3939 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3940 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3941 VR128X)>;
3942 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3943 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3944
3945 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3946 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3947 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3948 VR128X)>;
3949 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3950 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3951}
3952
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003953
3954multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3955 X86MemOperand x86memop, RegisterClass RC,
3956 PatFrag mem_frag32, PatFrag mem_frag64,
3957 Intrinsic V4F32Int, Intrinsic V2F64Int,
3958 CD8VForm VForm> {
3959let ExeDomain = SSEPackedSingle in {
3960 // Intrinsic operation, reg.
3961 // Vector intrinsic operation, reg
3962 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3963 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3964 !strconcat(OpcodeStr,
3965 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3966 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3967
3968 // Vector intrinsic operation, mem
3969 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3970 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3971 !strconcat(OpcodeStr,
3972 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3973 [(set RC:$dst,
3974 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3975 EVEX_CD8<32, VForm>;
3976} // ExeDomain = SSEPackedSingle
3977
3978let ExeDomain = SSEPackedDouble in {
3979 // Vector intrinsic operation, reg
3980 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3981 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3982 !strconcat(OpcodeStr,
3983 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3984 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3985
3986 // Vector intrinsic operation, mem
3987 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3988 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3989 !strconcat(OpcodeStr,
3990 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3991 [(set RC:$dst,
3992 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3993 EVEX_CD8<64, VForm>;
3994} // ExeDomain = SSEPackedDouble
3995}
3996
3997multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3998 string OpcodeStr,
3999 Intrinsic F32Int,
4000 Intrinsic F64Int> {
4001let ExeDomain = GenericDomain in {
4002 // Operation, reg.
4003 let hasSideEffects = 0 in
4004 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4005 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4006 !strconcat(OpcodeStr,
4007 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4008 []>;
4009
4010 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004011 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4013 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4014 !strconcat(OpcodeStr,
4015 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4016 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4017
4018 // Intrinsic operation, mem.
4019 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4020 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4021 !strconcat(OpcodeStr,
4022 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4023 [(set VR128X:$dst, (F32Int VR128X:$src1,
4024 sse_load_f32:$src2, imm:$src3))]>,
4025 EVEX_CD8<32, CD8VT1>;
4026
4027 // Operation, reg.
4028 let hasSideEffects = 0 in
4029 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4030 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4031 !strconcat(OpcodeStr,
4032 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4033 []>, VEX_W;
4034
4035 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004036 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4038 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4039 !strconcat(OpcodeStr,
4040 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4041 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4042 VEX_W;
4043
4044 // Intrinsic operation, mem.
4045 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4046 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4047 !strconcat(OpcodeStr,
4048 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4049 [(set VR128X:$dst,
4050 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4051 VEX_W, EVEX_CD8<64, CD8VT1>;
4052} // ExeDomain = GenericDomain
4053}
4054
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004055multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4056 X86MemOperand x86memop, RegisterClass RC,
4057 PatFrag mem_frag, Domain d> {
4058let ExeDomain = d in {
4059 // Intrinsic operation, reg.
4060 // Vector intrinsic operation, reg
4061 def r : AVX512AIi8<opc, MRMSrcReg,
4062 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4063 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004064 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004065 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004066
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004067 // Vector intrinsic operation, mem
4068 def m : AVX512AIi8<opc, MRMSrcMem,
4069 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4070 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004071 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004072 []>, EVEX;
4073} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074}
4075
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004076
4077defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4078 memopv16f32, SSEPackedSingle>, EVEX_V512,
4079 EVEX_CD8<32, CD8VF>;
4080
4081def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004082 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004083 FROUND_CURRENT)),
4084 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4085
4086
4087defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4088 memopv8f64, SSEPackedDouble>, EVEX_V512,
4089 VEX_W, EVEX_CD8<64, CD8VF>;
4090
4091def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004092 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004093 FROUND_CURRENT)),
4094 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4095
4096multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4097 Operand x86memop, RegisterClass RC, Domain d> {
4098let ExeDomain = d in {
4099 def r : AVX512AIi8<opc, MRMSrcReg,
4100 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4101 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004102 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004103 []>, EVEX_4V;
4104
4105 def m : AVX512AIi8<opc, MRMSrcMem,
4106 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4107 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004108 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004109 []>, EVEX_4V;
4110} // ExeDomain
4111}
4112
4113defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4114 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4115
4116defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4117 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4118
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004119def : Pat<(ffloor FR32X:$src),
4120 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4121def : Pat<(f64 (ffloor FR64X:$src)),
4122 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4123def : Pat<(f32 (fnearbyint FR32X:$src)),
4124 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4125def : Pat<(f64 (fnearbyint FR64X:$src)),
4126 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4127def : Pat<(f32 (fceil FR32X:$src)),
4128 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4129def : Pat<(f64 (fceil FR64X:$src)),
4130 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4131def : Pat<(f32 (frint FR32X:$src)),
4132 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4133def : Pat<(f64 (frint FR64X:$src)),
4134 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4135def : Pat<(f32 (ftrunc FR32X:$src)),
4136 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4137def : Pat<(f64 (ftrunc FR64X:$src)),
4138 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4139
4140def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004141 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004143 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004145 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004147 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004148def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004149 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150
4151def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004152 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004153def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004154 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004155def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004156 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004157def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004158 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004160 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161
4162//-------------------------------------------------
4163// Integer truncate and extend operations
4164//-------------------------------------------------
4165
4166multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4167 RegisterClass dstRC, RegisterClass srcRC,
4168 RegisterClass KRC, X86MemOperand x86memop> {
4169 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4170 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004171 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 []>, EVEX;
4173
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004174 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4175 (ins KRC:$mask, srcRC:$src),
4176 !strconcat(OpcodeStr,
4177 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4178 []>, EVEX, EVEX_K;
4179
4180 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004181 (ins KRC:$mask, srcRC:$src),
4182 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004183 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184 []>, EVEX, EVEX_KZ;
4185
4186 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004187 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004189
4190 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4191 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4192 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4193 []>, EVEX, EVEX_K;
4194
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195}
4196defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4197 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4198defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4199 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4200defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4201 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4202defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4203 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4204defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4205 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4206defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4207 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4208defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4209 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4210defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4211 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4212defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4213 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4214defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4215 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4216defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4217 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4218defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4219 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4220defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4221 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4222defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4223 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4224defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4225 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4226
4227def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4228def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4229def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4230def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4231def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4232
4233def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004234 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004235def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004236 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004237def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004238 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004240 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241
4242
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004243multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4244 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4245 PatFrag mem_frag, X86MemOperand x86memop,
4246 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247
4248 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4249 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004250 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004252
4253 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4254 (ins KRC:$mask, SrcRC:$src),
4255 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4256 []>, EVEX, EVEX_K;
4257
4258 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4259 (ins KRC:$mask, SrcRC:$src),
4260 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4261 []>, EVEX, EVEX_KZ;
4262
4263 let mayLoad = 1 in {
4264 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004265 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004266 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004267 [(set DstRC:$dst,
4268 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4269 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004270
4271 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4272 (ins KRC:$mask, x86memop:$src),
4273 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4274 []>,
4275 EVEX, EVEX_K;
4276
4277 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4278 (ins KRC:$mask, x86memop:$src),
4279 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4280 []>,
4281 EVEX, EVEX_KZ;
4282 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283}
4284
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004285defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4287 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004288defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004289 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4290 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004291defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4293 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004294defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4296 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004297defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4299 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004300
4301defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4303 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004304defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4306 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004307defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004308 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4309 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004310defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004311 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4312 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004313defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4315 EVEX_CD8<32, CD8VH>;
4316
4317//===----------------------------------------------------------------------===//
4318// GATHER - SCATTER Operations
4319
4320multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4321 RegisterClass RC, X86MemOperand memop> {
4322let mayLoad = 1,
4323 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4324 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4325 (ins RC:$src1, KRC:$mask, memop:$src2),
4326 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004327 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 []>, EVEX, EVEX_K;
4329}
Cameron McInally45325962014-03-26 13:50:50 +00004330
4331let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4333 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004334defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4335 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004336}
4337
4338let ExeDomain = SSEPackedSingle in {
4339defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4340 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4342 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004343}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004344
4345defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4346 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4347defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4348 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4349
4350defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4351 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4352defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4353 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4354
4355multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4356 RegisterClass RC, X86MemOperand memop> {
4357let mayStore = 1, Constraints = "$mask = $mask_wb" in
4358 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4359 (ins memop:$dst, KRC:$mask, RC:$src2),
4360 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004361 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362 []>, EVEX, EVEX_K;
4363}
4364
Cameron McInally45325962014-03-26 13:50:50 +00004365let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004366defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4367 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4369 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004370}
4371
4372let ExeDomain = SSEPackedSingle in {
4373defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4374 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004375defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4376 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004377}
4378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4380 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4381defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4382 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4383
4384defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4385 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4386defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4387 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4388
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004389// prefetch
4390multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4391 RegisterClass KRC, X86MemOperand memop> {
4392 let Predicates = [HasPFI], hasSideEffects = 1 in
4393 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4394 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4395 []>, EVEX, EVEX_K;
4396}
4397
4398defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4399 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4400
4401defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4402 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4403
4404defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4405 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4406
4407defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4408 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4409
4410defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4411 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4412
4413defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4414 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4415
4416defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4417 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4418
4419defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4420 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4421
4422defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4423 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4424
4425defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4426 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4427
4428defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4429 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4430
4431defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4432 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4433
4434defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4435 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4436
4437defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4438 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4439
4440defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4441 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4442
4443defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4444 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445//===----------------------------------------------------------------------===//
4446// VSHUFPS - VSHUFPD Operations
4447
4448multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4449 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4450 Domain d> {
4451 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4452 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004454 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004455 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4456 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004457 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4459 (ins RC:$src1, RC:$src2, i8imm:$src3),
4460 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004461 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4463 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004464 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465}
4466
4467defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004468 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004469defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004470 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004471
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004472def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4473 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4474def : Pat<(v16i32 (X86Shufp VR512:$src1,
4475 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4476 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4477
4478def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4479 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4480def : Pat<(v8i64 (X86Shufp VR512:$src1,
4481 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4482 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483
Adam Nemetfd2161b2014-08-05 17:23:04 +00004484multiclass avx512_valign<string Suffix, RegisterClass RC, RegisterClass KRC,
4485 RegisterClass MRC, X86MemOperand x86memop,
4486 ValueType IntVT, ValueType FloatVT> {
Adam Nemet2e2537f2014-08-07 17:53:55 +00004487 defm rri : AVX512_masking<0x03, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004488 (ins RC:$src1, RC:$src2, i8imm:$src3),
Adam Nemet2e2537f2014-08-07 17:53:55 +00004489 "valign"##Suffix,
4490 "$src3, $src2, $src1", "$src1, $src2, $src3",
4491 (IntVT (X86VAlign RC:$src2, RC:$src1,
4492 (i8 imm:$src3))),
4493 RC, KRC>,
4494 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004495
Adam Nemetf92139d2014-08-05 17:22:50 +00004496 // Also match valign of packed floats.
Adam Nemet164b07f2014-08-05 17:22:59 +00004497 def : Pat<(FloatVT (X86VAlign RC:$src1, RC:$src2, (i8 imm:$imm))),
Adam Nemetf92139d2014-08-05 17:22:50 +00004498 (!cast<Instruction>(NAME##rri) RC:$src2, RC:$src1, imm:$imm)>;
4499
Adam Nemetfd2161b2014-08-05 17:23:04 +00004500 // Non-masking intrinsic call.
4501 def : Pat<(IntVT
4502 (!cast<Intrinsic>("int_x86_avx512_mask_valign_"##Suffix##"_512")
4503 RC:$src1, RC:$src2, imm:$src3,
4504 (IntVT (bitconvert (v16i32 immAllZerosV))), -1)),
4505 (!cast<Instruction>(NAME#rri) RC:$src1, RC:$src2, imm:$src3)>;
4506
4507 // Masking intrinsic call.
4508 def : Pat<(IntVT
4509 (!cast<Intrinsic>("int_x86_avx512_mask_valign_"##Suffix##"_512")
4510 RC:$src1, RC:$src2, imm:$src3,
4511 RC:$src4, MRC:$mask)),
4512 (!cast<Instruction>(NAME#rrik) RC:$src4,
4513 (COPY_TO_REGCLASS MRC:$mask, KRC), RC:$src1,
4514 RC:$src2, imm:$src3)>;
4515
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004516 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4518 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
Adam Nemetd00a05e2014-08-05 17:22:52 +00004519 !strconcat("valign"##Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004520 " \t{$src3, $src2, $src1, $dst|"
4521 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004522 []>, EVEX_4V;
4523}
Adam Nemetfd2161b2014-08-05 17:23:04 +00004524defm VALIGND : avx512_valign<"d", VR512, VK16WM, GR16, i512mem, v16i32, v16f32>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004525 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004526defm VALIGNQ : avx512_valign<"q", VR512, VK8WM, GR8, i512mem, v8i64, v8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4528
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004529// Helper fragments to match sext vXi1 to vXiY.
4530def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4531def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4532
4533multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4534 RegisterClass KRC, RegisterClass RC,
4535 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4536 string BrdcstStr> {
4537 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4538 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4539 []>, EVEX;
4540 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4541 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4542 []>, EVEX, EVEX_K;
4543 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4544 !strconcat(OpcodeStr,
4545 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4546 []>, EVEX, EVEX_KZ;
4547 let mayLoad = 1 in {
4548 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4549 (ins x86memop:$src),
4550 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4551 []>, EVEX;
4552 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4553 (ins KRC:$mask, x86memop:$src),
4554 !strconcat(OpcodeStr,
4555 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4556 []>, EVEX, EVEX_K;
4557 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4558 (ins KRC:$mask, x86memop:$src),
4559 !strconcat(OpcodeStr,
4560 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4561 []>, EVEX, EVEX_KZ;
4562 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4563 (ins x86scalar_mop:$src),
4564 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4565 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4566 []>, EVEX, EVEX_B;
4567 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4568 (ins KRC:$mask, x86scalar_mop:$src),
4569 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4570 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4571 []>, EVEX, EVEX_B, EVEX_K;
4572 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4573 (ins KRC:$mask, x86scalar_mop:$src),
4574 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4575 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4576 BrdcstStr, "}"),
4577 []>, EVEX, EVEX_B, EVEX_KZ;
4578 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004579}
4580
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004581defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4582 i512mem, i32mem, "{1to16}">, EVEX_V512,
4583 EVEX_CD8<32, CD8VF>;
4584defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4585 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4586 EVEX_CD8<64, CD8VF>;
4587
4588def : Pat<(xor
4589 (bc_v16i32 (v16i1sextv16i32)),
4590 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4591 (VPABSDZrr VR512:$src)>;
4592def : Pat<(xor
4593 (bc_v8i64 (v8i1sextv8i64)),
4594 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4595 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004596
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004597def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4598 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004599 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004600def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4601 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004602 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004603
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004604multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004605 RegisterClass RC, RegisterClass KRC,
4606 X86MemOperand x86memop,
4607 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004608 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4609 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004610 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004611 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004612 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4613 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004614 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004615 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004616 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4617 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004618 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004619 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4620 []>, EVEX, EVEX_B;
4621 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4622 (ins KRC:$mask, RC:$src),
4623 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004624 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004625 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004626 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4627 (ins KRC:$mask, x86memop:$src),
4628 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004629 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004630 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004631 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4632 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004633 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004634 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4635 BrdcstStr, "}"),
4636 []>, EVEX, EVEX_KZ, EVEX_B;
4637
4638 let Constraints = "$src1 = $dst" in {
4639 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4640 (ins RC:$src1, KRC:$mask, RC:$src2),
4641 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004642 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004643 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004644 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4645 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4646 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004647 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004648 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004649 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4650 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004651 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004652 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4653 []>, EVEX, EVEX_K, EVEX_B;
4654 }
4655}
4656
4657let Predicates = [HasCDI] in {
4658defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004659 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004660 EVEX_V512, EVEX_CD8<32, CD8VF>;
4661
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004662
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004663defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004664 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004665 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004666
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004667}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004668
4669def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4670 GR16:$mask),
4671 (VPCONFLICTDrrk VR512:$src1,
4672 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4673
4674def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4675 GR8:$mask),
4676 (VPCONFLICTQrrk VR512:$src1,
4677 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004678
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004679let Predicates = [HasCDI] in {
4680defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4681 i512mem, i32mem, "{1to16}">,
4682 EVEX_V512, EVEX_CD8<32, CD8VF>;
4683
4684
4685defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4686 i512mem, i64mem, "{1to8}">,
4687 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4688
4689}
4690
4691def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4692 GR16:$mask),
4693 (VPLZCNTDrrk VR512:$src1,
4694 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4695
4696def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4697 GR8:$mask),
4698 (VPLZCNTQrrk VR512:$src1,
4699 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4700
Cameron McInally0d0489c2014-06-16 14:12:28 +00004701def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4702 (VPLZCNTDrm addr:$src)>;
4703def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4704 (VPLZCNTDrr VR512:$src)>;
4705def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4706 (VPLZCNTQrm addr:$src)>;
4707def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4708 (VPLZCNTQrr VR512:$src)>;
4709
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004710def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4711def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4712def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004713
4714def : Pat<(store VK1:$src, addr:$dst),
4715 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4716
4717def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4718 (truncstore node:$val, node:$ptr), [{
4719 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4720}]>;
4721
4722def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4723 (MOV8mr addr:$dst, GR8:$src)>;
4724