blob: 07f79815980feb119c678f8350ae4444408c4544 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Owen Andersone234d022011-08-24 17:21:43 +000017 let DecoderMethod = "DecodeITCond";
Evan Cheng06e16582009-07-10 01:54:42 +000018}
19
20// IT block condition mask
21def it_mask : Operand<i32> {
22 let PrintMethod = "printThumbITMask";
Owen Andersonf4408202011-08-24 22:40:22 +000023 let DecoderMethod = "DecodeITMask";
Evan Cheng06e16582009-07-10 01:54:42 +000024}
25
Anton Korobeynikov52237112009-06-17 18:13:58 +000026// Shifted operands. No register controlled shifts for Thumb2.
27// Note: We do not support rrx shifted operands yet.
28def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000029 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000030 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000031 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000033 let MIOperandInfo = (ops rGPR, i32imm);
Owen Anderson2c9f8352011-08-22 23:10:16 +000034 let DecoderMethod = "DecodeSORegImmOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035}
36
Evan Chengf49810c2009-06-23 17:48:47 +000037// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
38def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000040}]>;
41
Evan Chengf49810c2009-06-23 17:48:47 +000042// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
43def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000044 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000045}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000046
Evan Chengf49810c2009-06-23 17:48:47 +000047// t2_so_imm - Match a 32-bit immediate operand, which is an
48// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000049// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000050def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000051def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
52 return ARM_AM::getT2SOImmVal(Imm) != -1;
53 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000054 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000055 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000057}
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000069 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000070}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Evan Chenga67efd12009-06-23 19:39:13 +000072/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000073def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000074 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000075}]>;
76
Evan Chengf49810c2009-06-23 17:48:47 +000077/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000078def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000079 ImmLeaf<i32, [{
80 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000081}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000082
Jim Grosbach64171712010-02-16 21:07:46 +000083def imm0_4095_neg : PatLeaf<(i32 imm), [{
84 return (uint32_t)(-N->getZExtValue()) < 4096;
85}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000086
Evan Chengfa2ea1a2009-08-04 01:41:15 +000087def imm0_255_neg : PatLeaf<(i32 imm), [{
88 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000089}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000090
Jim Grosbach502e0aa2010-07-14 17:45:16 +000091def imm0_255_not : PatLeaf<(i32 imm), [{
92 return (uint32_t)(~N->getZExtValue()) < 255;
93}], imm_comp_XFORM>;
94
Andrew Trickd49ffe82011-04-29 14:18:15 +000095def lo5AllOne : PatLeaf<(i32 imm), [{
96 // Returns true if all low 5-bits are 1.
97 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
98}]>;
99
Evan Cheng055b0312009-06-29 07:51:04 +0000100// Define Thumb2 specific addressing modes.
101
102// t2addrmode_imm12 := reg + imm12
103def t2addrmode_imm12 : Operand<i32>,
104 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000105 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000106 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000108 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
109}
110
Owen Andersonc9bd4962011-03-18 17:42:55 +0000111// t2ldrlabel := imm12
112def t2ldrlabel : Operand<i32> {
113 let EncoderMethod = "getAddrModeImm12OpValue";
114}
115
116
Owen Andersona838a252010-12-14 00:36:49 +0000117// ADR instruction labels.
118def t2adrlabel : Operand<i32> {
119 let EncoderMethod = "getT2AdrLabelOpValue";
120}
121
122
Johnny Chen0635fc52010-03-04 17:40:44 +0000123// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000124def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000125def t2addrmode_imm8 : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
127 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000128 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000130 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Evan Cheng6d94f112009-07-03 00:06:39 +0000134def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000135 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
136 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000137 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000138 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000140}
141
Evan Cheng5c874172009-07-09 22:21:59 +0000142// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000143def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000144 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000145 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000147 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
148}
149
Johnny Chenae1757b2010-03-11 01:13:36 +0000150def t2am_imm8s4_offset : Operand<i32> {
151 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000152 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000153}
154
Evan Chengcba962d2009-07-09 20:40:44 +0000155// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000156def t2addrmode_so_reg : Operand<i32>,
157 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
158 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000159 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000160 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000161 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000162}
163
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000164// t2addrmode_reg := reg
165// Used by load/store exclusive instructions. Useful to enable right assembly
166// parsing and printing. Not used for any codegen matching.
167//
168def t2addrmode_reg : Operand<i32> {
169 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000170 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000171 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000172}
Evan Cheng055b0312009-06-29 07:51:04 +0000173
Anton Korobeynikov52237112009-06-17 18:13:58 +0000174//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000175// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000176//
177
Owen Andersona99e7782010-11-15 18:45:17 +0000178
179class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000180 string opc, string asm, list<dag> pattern>
181 : T2I<oops, iops, itin, opc, asm, pattern> {
182 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000183 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000184
Jim Grosbach86386922010-12-08 22:10:43 +0000185 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000186 let Inst{26} = imm{11};
187 let Inst{14-12} = imm{10-8};
188 let Inst{7-0} = imm{7-0};
189}
190
Owen Andersonbb6315d2010-11-15 19:58:36 +0000191
Owen Andersona99e7782010-11-15 18:45:17 +0000192class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
193 string opc, string asm, list<dag> pattern>
194 : T2sI<oops, iops, itin, opc, asm, pattern> {
195 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000196 bits<4> Rn;
197 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000198
Jim Grosbach86386922010-12-08 22:10:43 +0000199 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000200 let Inst{26} = imm{11};
201 let Inst{14-12} = imm{10-8};
202 let Inst{7-0} = imm{7-0};
203}
204
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
206 string opc, string asm, list<dag> pattern>
207 : T2I<oops, iops, itin, opc, asm, pattern> {
208 bits<4> Rn;
209 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000210
Jim Grosbach86386922010-12-08 22:10:43 +0000211 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000212 let Inst{26} = imm{11};
213 let Inst{14-12} = imm{10-8};
214 let Inst{7-0} = imm{7-0};
215}
216
217
Owen Andersona99e7782010-11-15 18:45:17 +0000218class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
219 string opc, string asm, list<dag> pattern>
220 : T2I<oops, iops, itin, opc, asm, pattern> {
221 bits<4> Rd;
222 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000223
Jim Grosbach86386922010-12-08 22:10:43 +0000224 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000225 let Inst{3-0} = ShiftedRm{3-0};
226 let Inst{5-4} = ShiftedRm{6-5};
227 let Inst{14-12} = ShiftedRm{11-9};
228 let Inst{7-6} = ShiftedRm{8-7};
229}
230
231class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
232 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000233 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000234 bits<4> Rd;
235 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000236
Jim Grosbach86386922010-12-08 22:10:43 +0000237 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000238 let Inst{3-0} = ShiftedRm{3-0};
239 let Inst{5-4} = ShiftedRm{6-5};
240 let Inst{14-12} = ShiftedRm{11-9};
241 let Inst{7-6} = ShiftedRm{8-7};
242}
243
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
245 string opc, string asm, list<dag> pattern>
246 : T2I<oops, iops, itin, opc, asm, pattern> {
247 bits<4> Rn;
248 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000249
Jim Grosbach86386922010-12-08 22:10:43 +0000250 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000251 let Inst{3-0} = ShiftedRm{3-0};
252 let Inst{5-4} = ShiftedRm{6-5};
253 let Inst{14-12} = ShiftedRm{11-9};
254 let Inst{7-6} = ShiftedRm{8-7};
255}
256
Owen Andersona99e7782010-11-15 18:45:17 +0000257class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
258 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000259 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000260 bits<4> Rd;
261 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000262
Jim Grosbach86386922010-12-08 22:10:43 +0000263 let Inst{11-8} = Rd;
264 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000265}
266
267class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
268 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000269 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000270 bits<4> Rd;
271 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000272
Jim Grosbach86386922010-12-08 22:10:43 +0000273 let Inst{11-8} = Rd;
274 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000275}
276
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000279 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280 bits<4> Rn;
281 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{19-16} = Rn;
284 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000285}
286
Owen Andersona99e7782010-11-15 18:45:17 +0000287
288class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
289 string opc, string asm, list<dag> pattern>
290 : T2I<oops, iops, itin, opc, asm, pattern> {
291 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000292 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000293 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000294
Jim Grosbach86386922010-12-08 22:10:43 +0000295 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000296 let Inst{19-16} = Rn;
297 let Inst{26} = imm{11};
298 let Inst{14-12} = imm{10-8};
299 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000300}
301
Owen Anderson83da6cd2010-11-14 05:37:38 +0000302class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000303 string opc, string asm, list<dag> pattern>
304 : T2sI<oops, iops, itin, opc, asm, pattern> {
305 bits<4> Rd;
306 bits<4> Rn;
307 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{11-8} = Rd;
310 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000311 let Inst{26} = imm{11};
312 let Inst{14-12} = imm{10-8};
313 let Inst{7-0} = imm{7-0};
314}
315
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
318 : T2I<oops, iops, itin, opc, asm, pattern> {
319 bits<4> Rd;
320 bits<4> Rm;
321 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000322
Jim Grosbach86386922010-12-08 22:10:43 +0000323 let Inst{11-8} = Rd;
324 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000325 let Inst{14-12} = imm{4-2};
326 let Inst{7-6} = imm{1-0};
327}
328
329class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
331 : T2sI<oops, iops, itin, opc, asm, pattern> {
332 bits<4> Rd;
333 bits<4> Rm;
334 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000335
Jim Grosbach86386922010-12-08 22:10:43 +0000336 let Inst{11-8} = Rd;
337 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000338 let Inst{14-12} = imm{4-2};
339 let Inst{7-6} = imm{1-0};
340}
341
Owen Anderson5de6d842010-11-12 21:12:40 +0000342class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000344 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000345 bits<4> Rd;
346 bits<4> Rn;
347 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000348
Jim Grosbach86386922010-12-08 22:10:43 +0000349 let Inst{11-8} = Rd;
350 let Inst{19-16} = Rn;
351 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000352}
353
354class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
355 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000356 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000357 bits<4> Rd;
358 bits<4> Rn;
359 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000360
Jim Grosbach86386922010-12-08 22:10:43 +0000361 let Inst{11-8} = Rd;
362 let Inst{19-16} = Rn;
363 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000364}
365
366class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
367 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 : T2I<oops, iops, itin, opc, asm, pattern> {
369 bits<4> Rd;
370 bits<4> Rn;
371 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000372
Jim Grosbach86386922010-12-08 22:10:43 +0000373 let Inst{11-8} = Rd;
374 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000375 let Inst{3-0} = ShiftedRm{3-0};
376 let Inst{5-4} = ShiftedRm{6-5};
377 let Inst{14-12} = ShiftedRm{11-9};
378 let Inst{7-6} = ShiftedRm{8-7};
379}
380
381class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
382 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 : T2sI<oops, iops, itin, opc, asm, pattern> {
384 bits<4> Rd;
385 bits<4> Rn;
386 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000387
Jim Grosbach86386922010-12-08 22:10:43 +0000388 let Inst{11-8} = Rd;
389 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000390 let Inst{3-0} = ShiftedRm{3-0};
391 let Inst{5-4} = ShiftedRm{6-5};
392 let Inst{14-12} = ShiftedRm{11-9};
393 let Inst{7-6} = ShiftedRm{8-7};
394}
395
Owen Anderson35141a92010-11-18 01:08:42 +0000396class T2FourReg<dag oops, dag iops, InstrItinClass itin,
397 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000398 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000399 bits<4> Rd;
400 bits<4> Rn;
401 bits<4> Rm;
402 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000403
Jim Grosbach86386922010-12-08 22:10:43 +0000404 let Inst{19-16} = Rn;
405 let Inst{15-12} = Ra;
406 let Inst{11-8} = Rd;
407 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000408}
409
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000410class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
411 dag oops, dag iops, InstrItinClass itin,
412 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000413 : T2I<oops, iops, itin, opc, asm, pattern> {
414 bits<4> RdLo;
415 bits<4> RdHi;
416 bits<4> Rn;
417 bits<4> Rm;
418
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000419 let Inst{31-23} = 0b111110111;
420 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000421 let Inst{19-16} = Rn;
422 let Inst{15-12} = RdLo;
423 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000424 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000425 let Inst{3-0} = Rm;
426}
427
Owen Anderson35141a92010-11-18 01:08:42 +0000428
Evan Chenga67efd12009-06-23 19:39:13 +0000429/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000430/// unary operation that produces a value. These are predicable and can be
431/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000432multiclass T2I_un_irs<bits<4> opcod, string opc,
433 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
434 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000435 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000436 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
437 opc, "\t$Rd, $imm",
438 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000439 let isAsCheapAsAMove = Cheap;
440 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000441 let Inst{31-27} = 0b11110;
442 let Inst{25} = 0;
443 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{19-16} = 0b1111; // Rn
445 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000446 }
447 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000448 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
449 opc, ".w\t$Rd, $Rm",
450 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{31-27} = 0b11101;
452 let Inst{26-25} = 0b01;
453 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{19-16} = 0b1111; // Rn
455 let Inst{14-12} = 0b000; // imm3
456 let Inst{7-6} = 0b00; // imm2
457 let Inst{5-4} = 0b00; // type
458 }
Evan Chenga67efd12009-06-23 19:39:13 +0000459 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000460 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
461 opc, ".w\t$Rd, $ShiftedRm",
462 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000463 let Inst{31-27} = 0b11101;
464 let Inst{26-25} = 0b01;
465 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000466 let Inst{19-16} = 0b1111; // Rn
467 }
Evan Chenga67efd12009-06-23 19:39:13 +0000468}
469
470/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000471/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000472/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000473multiclass T2I_bin_irs<bits<4> opcod, string opc,
474 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000475 PatFrag opnode, string baseOpc, bit Commutable = 0,
476 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000477 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000478 def ri : T2sTwoRegImm<
479 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
480 opc, "\t$Rd, $Rn, $imm",
481 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{31-27} = 0b11110;
483 let Inst{25} = 0;
484 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{15} = 0;
486 }
Evan Chenga67efd12009-06-23 19:39:13 +0000487 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000488 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
489 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
490 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{31-27} = 0b11101;
493 let Inst{26-25} = 0b01;
494 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{14-12} = 0b000; // imm3
496 let Inst{7-6} = 0b00; // imm2
497 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000499 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000500 def rs : T2sTwoRegShiftedReg<
501 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
502 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
503 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000504 let Inst{31-27} = 0b11101;
505 let Inst{26-25} = 0b01;
506 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000507 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000508 // Assembly aliases for optional destination operand when it's the same
509 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000510 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000511 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
512 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000513 cc_out:$s)>;
514 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000515 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
516 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000517 cc_out:$s)>;
518 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000519 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
520 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000521 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000522}
523
David Goodwin1f096272009-07-27 23:34:12 +0000524/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000525// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000526multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
527 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000528 PatFrag opnode, string baseOpc, bit Commutable = 0> :
529 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000530
Evan Cheng1e249e32009-06-25 20:59:23 +0000531/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000532/// reversed. The 'rr' form is only defined for the disassembler; for codegen
533/// it is equivalent to the T2I_bin_irs counterpart.
534multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000535 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000536 def ri : T2sTwoRegImm<
537 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
538 opc, ".w\t$Rd, $Rn, $imm",
539 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000540 let Inst{31-27} = 0b11110;
541 let Inst{25} = 0;
542 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000543 let Inst{15} = 0;
544 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000545 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def rr : T2sThreeReg<
547 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
548 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000549 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000550 let Inst{31-27} = 0b11101;
551 let Inst{26-25} = 0b01;
552 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000553 let Inst{14-12} = 0b000; // imm3
554 let Inst{7-6} = 0b00; // imm2
555 let Inst{5-4} = 0b00; // type
556 }
Evan Chengf49810c2009-06-23 17:48:47 +0000557 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000558 def rs : T2sTwoRegShiftedReg<
559 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
560 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
561 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000562 let Inst{31-27} = 0b11101;
563 let Inst{26-25} = 0b01;
564 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000565 }
Evan Chengf49810c2009-06-23 17:48:47 +0000566}
567
Evan Chenga67efd12009-06-23 19:39:13 +0000568/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000569/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000570let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000571multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
572 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
573 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000574 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000575 def ri : T2TwoRegImm<
576 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
577 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
578 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000579 let Inst{31-27} = 0b11110;
580 let Inst{25} = 0;
581 let Inst{24-21} = opcod;
582 let Inst{20} = 1; // The S bit.
583 let Inst{15} = 0;
584 }
Evan Chenga67efd12009-06-23 19:39:13 +0000585 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000586 def rr : T2ThreeReg<
587 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
588 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
589 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000591 let Inst{31-27} = 0b11101;
592 let Inst{26-25} = 0b01;
593 let Inst{24-21} = opcod;
594 let Inst{20} = 1; // The S bit.
595 let Inst{14-12} = 0b000; // imm3
596 let Inst{7-6} = 0b00; // imm2
597 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000598 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000599 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000600 def rs : T2TwoRegShiftedReg<
601 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
602 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
603 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11101;
605 let Inst{26-25} = 0b01;
606 let Inst{24-21} = opcod;
607 let Inst{20} = 1; // The S bit.
608 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000609}
610}
611
Evan Chenga67efd12009-06-23 19:39:13 +0000612/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
613/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000614multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
615 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000616 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000617 // The register-immediate version is re-materializable. This is useful
618 // in particular for taking the address of a local.
619 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000620 def ri : T2sTwoRegImm<
621 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
622 opc, ".w\t$Rd, $Rn, $imm",
623 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{31-27} = 0b11110;
625 let Inst{25} = 0;
626 let Inst{24} = 1;
627 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{15} = 0;
629 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000630 }
Evan Chengf49810c2009-06-23 17:48:47 +0000631 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000633 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
634 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
635 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000636 bits<4> Rd;
637 bits<4> Rn;
638 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000639 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 let Inst{26} = imm{11};
641 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000642 let Inst{23-21} = op23_21;
643 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000644 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000646 let Inst{14-12} = imm{10-8};
647 let Inst{11-8} = Rd;
648 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000649 }
Evan Chenga67efd12009-06-23 19:39:13 +0000650 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000651 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
652 opc, ".w\t$Rd, $Rn, $Rm",
653 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{31-27} = 0b11101;
656 let Inst{26-25} = 0b01;
657 let Inst{24} = 1;
658 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{14-12} = 0b000; // imm3
660 let Inst{7-6} = 0b00; // imm2
661 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000662 }
Evan Chengf49810c2009-06-23 17:48:47 +0000663 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000664 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000665 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000666 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
667 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000668 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000669 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000670 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000671 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000672 }
Evan Chengf49810c2009-06-23 17:48:47 +0000673}
674
Jim Grosbach6935efc2009-11-24 00:20:27 +0000675/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000676/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000677/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000678let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000679multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
680 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000681 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000682 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000683 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
684 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{31-27} = 0b11110;
687 let Inst{25} = 0;
688 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{15} = 0;
690 }
Evan Chenga67efd12009-06-23 19:39:13 +0000691 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000692 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000693 opc, ".w\t$Rd, $Rn, $Rm",
694 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000695 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000696 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let Inst{31-27} = 0b11101;
698 let Inst{26-25} = 0b01;
699 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000700 let Inst{14-12} = 0b000; // imm3
701 let Inst{7-6} = 0b00; // imm2
702 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000703 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000704 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000705 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000706 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000707 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
708 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000709 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000710 let Inst{31-27} = 0b11101;
711 let Inst{26-25} = 0b01;
712 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000713 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000714}
Andrew Trick1c3af772011-04-23 03:55:32 +0000715}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716
717// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000718// NOTE: CPSR def omitted because it will be handled by the custom inserter.
719let usesCustomInserter = 1 in {
720multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000721 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000722 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +0000723 4, IIC_iALUi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000724 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000725 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000726 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +0000727 4, IIC_iALUr,
Andrew Trick1c3af772011-04-23 03:55:32 +0000728 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000729 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000730 }
Evan Cheng62674222009-06-25 23:34:10 +0000731 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000732 def rs : t2PseudoInst<
733 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson16884412011-07-13 23:22:26 +0000734 4, IIC_iALUsi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000735 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000736}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000737}
Evan Chengf49810c2009-06-23 17:48:47 +0000738
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000739/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
740/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000741let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000742multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000743 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000744 def ri : T2TwoRegImm<
745 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
746 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
747 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11110;
749 let Inst{25} = 0;
750 let Inst{24-21} = opcod;
751 let Inst{20} = 1; // The S bit.
752 let Inst{15} = 0;
753 }
Evan Chengf49810c2009-06-23 17:48:47 +0000754 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000755 def rs : T2TwoRegShiftedReg<
756 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
757 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
758 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11101;
760 let Inst{26-25} = 0b01;
761 let Inst{24-21} = opcod;
762 let Inst{20} = 1; // The S bit.
763 }
Evan Chengf49810c2009-06-23 17:48:47 +0000764}
765}
766
Evan Chenga67efd12009-06-23 19:39:13 +0000767/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
768// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000769multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000770 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000771 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000772 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000774 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000775 let Inst{31-27} = 0b11101;
776 let Inst{26-21} = 0b010010;
777 let Inst{19-16} = 0b1111; // Rn
778 let Inst{5-4} = opcod;
779 }
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def rr : T2sThreeReg<
782 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
783 opc, ".w\t$Rd, $Rn, $Rm",
784 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11111;
786 let Inst{26-23} = 0b0100;
787 let Inst{22-21} = opcod;
788 let Inst{15-12} = 0b1111;
789 let Inst{7-4} = 0b0000;
790 }
Evan Chenga67efd12009-06-23 19:39:13 +0000791}
Evan Chengf49810c2009-06-23 17:48:47 +0000792
Johnny Chend68e1192009-12-15 17:24:14 +0000793/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000794/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000795/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000796let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000797multiclass T2I_cmp_irs<bits<4> opcod, string opc,
798 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
799 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000800 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def ri : T2OneRegCmpImm<
802 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
803 opc, ".w\t$Rn, $imm",
804 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11110;
806 let Inst{25} = 0;
807 let Inst{24-21} = opcod;
808 let Inst{20} = 1; // The S bit.
809 let Inst{15} = 0;
810 let Inst{11-8} = 0b1111; // Rd
811 }
Evan Chenga67efd12009-06-23 19:39:13 +0000812 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000813 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000814 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
815 opc, ".w\t$Rn, $Rm",
816 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000817 let Inst{31-27} = 0b11101;
818 let Inst{26-25} = 0b01;
819 let Inst{24-21} = opcod;
820 let Inst{20} = 1; // The S bit.
821 let Inst{14-12} = 0b000; // imm3
822 let Inst{11-8} = 0b1111; // Rd
823 let Inst{7-6} = 0b00; // imm2
824 let Inst{5-4} = 0b00; // type
825 }
Evan Chengf49810c2009-06-23 17:48:47 +0000826 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000827 def rs : T2OneRegCmpShiftedReg<
828 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
829 opc, ".w\t$Rn, $ShiftedRm",
830 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000831 let Inst{31-27} = 0b11101;
832 let Inst{26-25} = 0b01;
833 let Inst{24-21} = opcod;
834 let Inst{20} = 1; // The S bit.
835 let Inst{11-8} = 0b1111; // Rd
836 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000837}
838}
839
Evan Chengf3c21b82009-06-30 02:15:48 +0000840/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000841multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000842 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
843 PatFrag opnode> {
844 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000845 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000846 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000847 let Inst{31-27} = 0b11111;
848 let Inst{26-25} = 0b00;
849 let Inst{24} = signed;
850 let Inst{23} = 1;
851 let Inst{22-21} = opcod;
852 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000853
Owen Anderson75579f72010-11-29 22:44:32 +0000854 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000855 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000856
Owen Anderson80dd3e02010-11-30 22:45:47 +0000857 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000858 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000859 let Inst{19-16} = addr{16-13}; // Rn
860 let Inst{23} = addr{12}; // U
861 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000862 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000863 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000864 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000865 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000866 let Inst{31-27} = 0b11111;
867 let Inst{26-25} = 0b00;
868 let Inst{24} = signed;
869 let Inst{23} = 0;
870 let Inst{22-21} = opcod;
871 let Inst{20} = 1; // load
872 let Inst{11} = 1;
873 // Offset: index==TRUE, wback==FALSE
874 let Inst{10} = 1; // The P bit.
875 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000876
Owen Anderson75579f72010-11-29 22:44:32 +0000877 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000878 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000879
Owen Anderson75579f72010-11-29 22:44:32 +0000880 bits<13> addr;
881 let Inst{19-16} = addr{12-9}; // Rn
882 let Inst{9} = addr{8}; // U
883 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000884 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000885 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000886 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000887 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000888 let Inst{31-27} = 0b11111;
889 let Inst{26-25} = 0b00;
890 let Inst{24} = signed;
891 let Inst{23} = 0;
892 let Inst{22-21} = opcod;
893 let Inst{20} = 1; // load
894 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000895
Owen Anderson75579f72010-11-29 22:44:32 +0000896 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000897 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000898
Owen Anderson75579f72010-11-29 22:44:32 +0000899 bits<10> addr;
900 let Inst{19-16} = addr{9-6}; // Rn
901 let Inst{3-0} = addr{5-2}; // Rm
902 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000903
904 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000905 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000906
Owen Anderson971b83b2011-02-08 22:39:40 +0000907 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000908 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000909 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000910 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000911 let isReMaterializable = 1;
912 let Inst{31-27} = 0b11111;
913 let Inst{26-25} = 0b00;
914 let Inst{24} = signed;
915 let Inst{23} = ?; // add = (U == '1')
916 let Inst{22-21} = opcod;
917 let Inst{20} = 1; // load
918 let Inst{19-16} = 0b1111; // Rn
919 bits<4> Rt;
920 bits<12> addr;
921 let Inst{15-12} = Rt{3-0};
922 let Inst{11-0} = addr{11-0};
923 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000924}
925
David Goodwin73b8f162009-06-30 22:11:34 +0000926/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000927multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000928 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
929 PatFrag opnode> {
930 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000931 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000932 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000933 let Inst{31-27} = 0b11111;
934 let Inst{26-23} = 0b0001;
935 let Inst{22-21} = opcod;
936 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000937
Owen Anderson75579f72010-11-29 22:44:32 +0000938 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000939 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000940
Owen Anderson80dd3e02010-11-30 22:45:47 +0000941 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000942 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000943 let Inst{19-16} = addr{16-13}; // Rn
944 let Inst{23} = addr{12}; // U
945 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000946 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000947 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000948 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000949 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000950 let Inst{31-27} = 0b11111;
951 let Inst{26-23} = 0b0000;
952 let Inst{22-21} = opcod;
953 let Inst{20} = 0; // !load
954 let Inst{11} = 1;
955 // Offset: index==TRUE, wback==FALSE
956 let Inst{10} = 1; // The P bit.
957 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000958
Owen Anderson75579f72010-11-29 22:44:32 +0000959 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000960 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000961
Owen Anderson75579f72010-11-29 22:44:32 +0000962 bits<13> addr;
963 let Inst{19-16} = addr{12-9}; // Rn
964 let Inst{9} = addr{8}; // U
965 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000966 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000967 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000968 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000969 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000970 let Inst{31-27} = 0b11111;
971 let Inst{26-23} = 0b0000;
972 let Inst{22-21} = opcod;
973 let Inst{20} = 0; // !load
974 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000975
Owen Anderson75579f72010-11-29 22:44:32 +0000976 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000977 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000978
Owen Anderson75579f72010-11-29 22:44:32 +0000979 bits<10> addr;
980 let Inst{19-16} = addr{9-6}; // Rn
981 let Inst{3-0} = addr{5-2}; // Rm
982 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000983 }
David Goodwin73b8f162009-06-30 22:11:34 +0000984}
985
Evan Cheng0e55fd62010-09-30 01:08:25 +0000986/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000988class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
989 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
990 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000991 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
992 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000993 let Inst{31-27} = 0b11111;
994 let Inst{26-23} = 0b0100;
995 let Inst{22-20} = opcod;
996 let Inst{19-16} = 0b1111; // Rn
997 let Inst{15-12} = 0b1111;
998 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000999
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001000 bits<2> rot;
1001 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001002}
1003
Eli Friedman761fa7a2010-06-24 18:20:04 +00001004// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001005class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001006 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1007 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1008 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001009 Requires<[HasT2ExtractPack, IsThumb2]> {
1010 bits<2> rot;
1011 let Inst{31-27} = 0b11111;
1012 let Inst{26-23} = 0b0100;
1013 let Inst{22-20} = opcod;
1014 let Inst{19-16} = 0b1111; // Rn
1015 let Inst{15-12} = 0b1111;
1016 let Inst{7} = 1;
1017 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001018}
1019
Eli Friedman761fa7a2010-06-24 18:20:04 +00001020// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1021// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001022class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1023 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1024 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001025 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001026 bits<2> rot;
1027 let Inst{31-27} = 0b11111;
1028 let Inst{26-23} = 0b0100;
1029 let Inst{22-20} = opcod;
1030 let Inst{19-16} = 0b1111; // Rn
1031 let Inst{15-12} = 0b1111;
1032 let Inst{7} = 1;
1033 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001034}
1035
Evan Cheng0e55fd62010-09-30 01:08:25 +00001036/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001037/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001038class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1039 : T2ThreeReg<(outs rGPR:$Rd),
1040 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1041 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1042 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1043 Requires<[HasT2ExtractPack, IsThumb2]> {
1044 bits<2> rot;
1045 let Inst{31-27} = 0b11111;
1046 let Inst{26-23} = 0b0100;
1047 let Inst{22-20} = opcod;
1048 let Inst{15-12} = 0b1111;
1049 let Inst{7} = 1;
1050 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001051}
1052
Jim Grosbach70327412011-07-27 17:48:13 +00001053class T2I_exta_rrot_np<bits<3> opcod, string opc>
1054 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1055 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1056 bits<2> rot;
1057 let Inst{31-27} = 0b11111;
1058 let Inst{26-23} = 0b0100;
1059 let Inst{22-20} = opcod;
1060 let Inst{15-12} = 0b1111;
1061 let Inst{7} = 1;
1062 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001063}
1064
Anton Korobeynikov52237112009-06-17 18:13:58 +00001065//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001066// Instructions
1067//===----------------------------------------------------------------------===//
1068
1069//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001070// Miscellaneous Instructions.
1071//
1072
Owen Andersonda663f72010-11-15 21:30:39 +00001073class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1074 string asm, list<dag> pattern>
1075 : T2XI<oops, iops, itin, asm, pattern> {
1076 bits<4> Rd;
1077 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001078
Jim Grosbach86386922010-12-08 22:10:43 +00001079 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001080 let Inst{26} = label{11};
1081 let Inst{14-12} = label{10-8};
1082 let Inst{7-0} = label{7-0};
1083}
1084
Evan Chenga09b9ca2009-06-24 23:47:58 +00001085// LEApcrel - Load a pc-relative address into a register without offending the
1086// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001087def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1088 (ins t2adrlabel:$addr, pred:$p),
1089 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001090 let Inst{31-27} = 0b11110;
1091 let Inst{25-24} = 0b10;
1092 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1093 let Inst{22} = 0;
1094 let Inst{20} = 0;
1095 let Inst{19-16} = 0b1111; // Rn
1096 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001097
Owen Andersona838a252010-12-14 00:36:49 +00001098 bits<4> Rd;
1099 bits<13> addr;
1100 let Inst{11-8} = Rd;
1101 let Inst{23} = addr{12};
1102 let Inst{21} = addr{12};
1103 let Inst{26} = addr{11};
1104 let Inst{14-12} = addr{10-8};
1105 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001106}
Owen Andersona838a252010-12-14 00:36:49 +00001107
1108let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001109def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001110 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001111def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1112 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001113 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001114 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001115
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001116
Evan Chenga09b9ca2009-06-24 23:47:58 +00001117//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001118// Load / store Instructions.
1119//
1120
Evan Cheng055b0312009-06-29 07:51:04 +00001121// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001122let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001123defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001124 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001125
Evan Chengf3c21b82009-06-30 02:15:48 +00001126// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001127defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001128 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001129defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001130 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001131
Evan Chengf3c21b82009-06-30 02:15:48 +00001132// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001133defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001134 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001135defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001136 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001137
Owen Anderson9d63d902010-12-01 19:18:46 +00001138let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001139// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001140def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001141 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001142 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001143} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001144
1145// zextload i1 -> zextload i8
1146def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1147 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1148def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1149 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1150def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1151 (t2LDRBs t2addrmode_so_reg:$addr)>;
1152def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1153 (t2LDRBpci tconstpool:$addr)>;
1154
1155// extload -> zextload
1156// FIXME: Reduce the number of patterns by legalizing extload to zextload
1157// earlier?
1158def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1159 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1160def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1161 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1162def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1163 (t2LDRBs t2addrmode_so_reg:$addr)>;
1164def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1165 (t2LDRBpci tconstpool:$addr)>;
1166
1167def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1168 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1169def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1170 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1171def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1172 (t2LDRBs t2addrmode_so_reg:$addr)>;
1173def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1174 (t2LDRBpci tconstpool:$addr)>;
1175
1176def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1177 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1178def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1179 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1180def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1181 (t2LDRHs t2addrmode_so_reg:$addr)>;
1182def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1183 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001184
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001185// FIXME: The destination register of the loads and stores can't be PC, but
1186// can be SP. We need another regclass (similar to rGPR) to represent
1187// that. Not a pressing issue since these are selected manually,
1188// not via pattern.
1189
Evan Chenge88d5ce2009-07-02 07:28:31 +00001190// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001191
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001192let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001193def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001194 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001195 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001196 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197 []>;
1198
Owen Anderson6b0fa632010-12-09 02:56:12 +00001199def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1200 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001201 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001202 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001203 []>;
1204
Owen Anderson6b0fa632010-12-09 02:56:12 +00001205def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001206 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001207 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001208 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001209 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001210def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1211 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001212 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001213 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001214 []>;
1215
Owen Anderson6b0fa632010-12-09 02:56:12 +00001216def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001217 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001218 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001219 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001220 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001221def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1222 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001224 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001225 []>;
1226
Owen Anderson6b0fa632010-12-09 02:56:12 +00001227def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001228 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001229 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001230 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001231 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001232def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1233 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001234 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001235 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001236 []>;
1237
Owen Anderson6b0fa632010-12-09 02:56:12 +00001238def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001239 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001240 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001241 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001242 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001243def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001244 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001245 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001246 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001247 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001248} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001249
Johnny Chene54a3ef2010-03-03 18:45:36 +00001250// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1251// for disassembly only.
1252// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001254 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001255 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001256 let Inst{31-27} = 0b11111;
1257 let Inst{26-25} = 0b00;
1258 let Inst{24} = signed;
1259 let Inst{23} = 0;
1260 let Inst{22-21} = type;
1261 let Inst{20} = 1; // load
1262 let Inst{11} = 1;
1263 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001264
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001265 bits<4> Rt;
1266 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001267 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001268 let Inst{19-16} = addr{12-9};
1269 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001270}
1271
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1273def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1274def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1275def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1276def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001277
David Goodwin73b8f162009-06-30 22:11:34 +00001278// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001279defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001280 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001281defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001282 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001283defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001284 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001285
David Goodwin6647cea2009-06-30 22:50:01 +00001286// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001287let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001288def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001289 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1290 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001291
Evan Cheng6d94f112009-07-03 00:06:39 +00001292// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001293def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1294 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001296 "str", "\t$Rt, [$Rn, $addr]!",
1297 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001298 [(set GPRnopc:$base_wb,
1299 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001300
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001301def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1302 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001304 "str", "\t$Rt, [$Rn], $addr",
1305 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001306 [(set GPRnopc:$base_wb,
1307 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001308
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001309def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1310 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001312 "strh", "\t$Rt, [$Rn, $addr]!",
1313 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001314 [(set GPRnopc:$base_wb,
1315 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001316
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001317def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1318 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001320 "strh", "\t$Rt, [$Rn], $addr",
1321 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001322 [(set GPRnopc:$base_wb,
1323 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001324
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001325def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1326 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001328 "strb", "\t$Rt, [$Rn, $addr]!",
1329 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001330 [(set GPRnopc:$base_wb,
1331 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001332
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001333def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1334 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001336 "strb", "\t$Rt, [$Rn], $addr",
1337 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001338 [(set GPRnopc:$base_wb,
1339 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001340
Johnny Chene54a3ef2010-03-03 18:45:36 +00001341// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1342// only.
1343// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001344class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001345 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001346 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001347 let Inst{31-27} = 0b11111;
1348 let Inst{26-25} = 0b00;
1349 let Inst{24} = 0; // not signed
1350 let Inst{23} = 0;
1351 let Inst{22-21} = type;
1352 let Inst{20} = 0; // store
1353 let Inst{11} = 1;
1354 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001355
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001356 bits<4> Rt;
1357 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001358 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001359 let Inst{19-16} = addr{12-9};
1360 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001361}
1362
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1364def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1365def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001366
Johnny Chenae1757b2010-03-11 01:13:36 +00001367// ldrd / strd pre / post variants
1368// For disassembly only.
1369
Owen Anderson14c903a2011-08-04 23:18:05 +00001370def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1371 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001373 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001374
Owen Anderson14c903a2011-08-04 23:18:05 +00001375def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1376 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001377 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001378 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001379
Owen Anderson14c903a2011-08-04 23:18:05 +00001380def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001381 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001382 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001383
Owen Anderson14c903a2011-08-04 23:18:05 +00001384def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001385 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001386 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001387
Johnny Chen0635fc52010-03-04 17:40:44 +00001388// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1389// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001390// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1391// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001392multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001393
Evan Chengdfed19f2010-11-03 06:34:55 +00001394 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001395 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001396 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001397 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001398 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001399 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001400 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001401 let Inst{20} = 1;
1402 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001403
Owen Anderson80dd3e02010-11-30 22:45:47 +00001404 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001405 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001406 let Inst{19-16} = addr{16-13}; // Rn
1407 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001408 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001409 }
1410
Evan Chengdfed19f2010-11-03 06:34:55 +00001411 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001412 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001413 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001414 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001415 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001416 let Inst{23} = 0; // U = 0
1417 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001418 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001419 let Inst{20} = 1;
1420 let Inst{15-12} = 0b1111;
1421 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001422
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001423 bits<13> addr;
1424 let Inst{19-16} = addr{12-9}; // Rn
1425 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001426 }
1427
Evan Chengdfed19f2010-11-03 06:34:55 +00001428 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001429 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001430 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001431 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001432 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001433 let Inst{23} = 0; // add = TRUE for T1
1434 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001435 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001436 let Inst{20} = 1;
1437 let Inst{15-12} = 0b1111;
1438 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001439
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001440 bits<10> addr;
1441 let Inst{19-16} = addr{9-6}; // Rn
1442 let Inst{3-0} = addr{5-2}; // Rm
1443 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001444
1445 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001446 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001447}
1448
Evan Cheng416941d2010-11-04 05:19:35 +00001449defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1450defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1451defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001452
Evan Cheng2889cce2009-07-03 00:18:36 +00001453//===----------------------------------------------------------------------===//
1454// Load / store multiple Instructions.
1455//
1456
Bill Wendling6c470b82010-11-13 09:09:38 +00001457multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1458 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001459 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001460 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001461 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001462 bits<4> Rn;
1463 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001464
Bill Wendling6c470b82010-11-13 09:09:38 +00001465 let Inst{31-27} = 0b11101;
1466 let Inst{26-25} = 0b00;
1467 let Inst{24-23} = 0b01; // Increment After
1468 let Inst{22} = 0;
1469 let Inst{21} = 0; // No writeback
1470 let Inst{20} = L_bit;
1471 let Inst{19-16} = Rn;
1472 let Inst{15-0} = regs;
1473 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001474 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001475 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001476 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001477 bits<4> Rn;
1478 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001479
Bill Wendling6c470b82010-11-13 09:09:38 +00001480 let Inst{31-27} = 0b11101;
1481 let Inst{26-25} = 0b00;
1482 let Inst{24-23} = 0b01; // Increment After
1483 let Inst{22} = 0;
1484 let Inst{21} = 1; // Writeback
1485 let Inst{20} = L_bit;
1486 let Inst{19-16} = Rn;
1487 let Inst{15-0} = regs;
1488 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001489 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001490 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1491 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1492 bits<4> Rn;
1493 bits<16> regs;
1494
1495 let Inst{31-27} = 0b11101;
1496 let Inst{26-25} = 0b00;
1497 let Inst{24-23} = 0b10; // Decrement Before
1498 let Inst{22} = 0;
1499 let Inst{21} = 0; // No writeback
1500 let Inst{20} = L_bit;
1501 let Inst{19-16} = Rn;
1502 let Inst{15-0} = regs;
1503 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001504 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001505 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1506 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1507 bits<4> Rn;
1508 bits<16> regs;
1509
1510 let Inst{31-27} = 0b11101;
1511 let Inst{26-25} = 0b00;
1512 let Inst{24-23} = 0b10; // Decrement Before
1513 let Inst{22} = 0;
1514 let Inst{21} = 1; // Writeback
1515 let Inst{20} = L_bit;
1516 let Inst{19-16} = Rn;
1517 let Inst{15-0} = regs;
1518 }
1519}
1520
Bill Wendlingc93989a2010-11-13 11:20:05 +00001521let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001522
1523let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1524defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1525
1526let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1527defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1528
1529} // neverHasSideEffects
1530
Bob Wilson815baeb2010-03-13 01:08:20 +00001531
Evan Cheng9cb9e672009-06-27 02:26:13 +00001532//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001533// Move Instructions.
1534//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001535
Evan Chengf49810c2009-06-23 17:48:47 +00001536let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001537def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1538 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001539 let Inst{31-27} = 0b11101;
1540 let Inst{26-25} = 0b01;
1541 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001542 let Inst{19-16} = 0b1111; // Rn
1543 let Inst{14-12} = 0b000;
1544 let Inst{7-4} = 0b0000;
1545}
Evan Chengf49810c2009-06-23 17:48:47 +00001546
Evan Cheng5adb66a2009-09-28 09:14:39 +00001547// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001548let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1549 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001550def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1551 "mov", ".w\t$Rd, $imm",
1552 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001553 let Inst{31-27} = 0b11110;
1554 let Inst{25} = 0;
1555 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001556 let Inst{19-16} = 0b1111; // Rn
1557 let Inst{15} = 0;
1558}
David Goodwin83b35932009-06-26 16:10:07 +00001559
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001560def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1561 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001562
Evan Chengc4af4632010-11-17 20:13:28 +00001563let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001564def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001565 "movw", "\t$Rd, $imm",
1566 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001567 let Inst{31-27} = 0b11110;
1568 let Inst{25} = 1;
1569 let Inst{24-21} = 0b0010;
1570 let Inst{20} = 0; // The S bit.
1571 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001572
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001573 bits<4> Rd;
1574 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001575
Jim Grosbach86386922010-12-08 22:10:43 +00001576 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001577 let Inst{19-16} = imm{15-12};
1578 let Inst{26} = imm{11};
1579 let Inst{14-12} = imm{10-8};
1580 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001581}
Evan Chengf49810c2009-06-23 17:48:47 +00001582
Evan Cheng53519f02011-01-21 18:55:51 +00001583def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001584 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1585
1586let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001587def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001588 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001589 "movt", "\t$Rd, $imm",
1590 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001591 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001592 let Inst{31-27} = 0b11110;
1593 let Inst{25} = 1;
1594 let Inst{24-21} = 0b0110;
1595 let Inst{20} = 0; // The S bit.
1596 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001597
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001598 bits<4> Rd;
1599 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001600
Jim Grosbach86386922010-12-08 22:10:43 +00001601 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001602 let Inst{19-16} = imm{15-12};
1603 let Inst{26} = imm{11};
1604 let Inst{14-12} = imm{10-8};
1605 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001606}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001607
Evan Cheng53519f02011-01-21 18:55:51 +00001608def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001609 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1610} // Constraints
1611
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001612def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001613
Anton Korobeynikov52237112009-06-17 18:13:58 +00001614//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001615// Extend Instructions.
1616//
1617
1618// Sign extenders
1619
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001620def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001621 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001622def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001623 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001624def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001625
Jim Grosbach70327412011-07-27 17:48:13 +00001626def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001627 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001628def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001629 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001630def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001631
Jim Grosbach70327412011-07-27 17:48:13 +00001632// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001633
1634// Zero extenders
1635
1636let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001637def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001638 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001639def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001640 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001641def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001642 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001643
Jim Grosbach79464942010-07-28 23:17:45 +00001644// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1645// The transformation should probably be done as a combiner action
1646// instead so we can include a check for masking back in the upper
1647// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001648//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001649// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001650// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001651def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001652 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001653 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001654
Jim Grosbach70327412011-07-27 17:48:13 +00001655def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001656 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001657def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001658 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001659def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001660}
1661
1662//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001663// Arithmetic Instructions.
1664//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001665
Johnny Chend68e1192009-12-15 17:24:14 +00001666defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1667 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1668defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1669 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001670
Evan Chengf49810c2009-06-23 17:48:47 +00001671// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001672defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001673 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001674 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1675defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001676 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001677 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001678
Johnny Chend68e1192009-12-15 17:24:14 +00001679defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001680 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001681defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001682 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001683defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1684 node:$RHS)>, 1>;
1685defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1686 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001687
David Goodwin752aa7d2009-07-27 16:39:05 +00001688// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001689defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001690 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1691defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1692 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001693
1694// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001695// The assume-no-carry-in form uses the negation of the input since add/sub
1696// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1697// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1698// details.
1699// The AddedComplexity preferences the first variant over the others since
1700// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001701let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001702def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1703 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1704def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1705 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1706def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1707 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1708let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001709def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1710 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1711def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1712 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001713// The with-carry-in form matches bitwise not instead of the negation.
1714// Effectively, the inverse interpretation of the carry flag already accounts
1715// for part of the negation.
1716let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001717def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1718 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1719def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1720 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1721let AddedComplexity = 1 in
1722def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001723 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001724def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001725 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001726
Johnny Chen93042d12010-03-02 18:14:57 +00001727// Select Bytes -- for disassembly only
1728
Owen Andersonc7373f82010-11-30 20:00:01 +00001729def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001730 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1731 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001732 let Inst{31-27} = 0b11111;
1733 let Inst{26-24} = 0b010;
1734 let Inst{23} = 0b1;
1735 let Inst{22-20} = 0b010;
1736 let Inst{15-12} = 0b1111;
1737 let Inst{7} = 0b1;
1738 let Inst{6-4} = 0b000;
1739}
1740
Johnny Chenadc77332010-02-26 22:04:29 +00001741// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1742// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001743class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001744 list<dag> pat = [/* For disassembly only; pattern left blank */],
1745 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1746 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001747 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1748 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001749 let Inst{31-27} = 0b11111;
1750 let Inst{26-23} = 0b0101;
1751 let Inst{22-20} = op22_20;
1752 let Inst{15-12} = 0b1111;
1753 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001754
Owen Anderson46c478e2010-11-17 19:57:38 +00001755 bits<4> Rd;
1756 bits<4> Rn;
1757 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001758
Jim Grosbach86386922010-12-08 22:10:43 +00001759 let Inst{11-8} = Rd;
1760 let Inst{19-16} = Rn;
1761 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001762}
1763
1764// Saturating add/subtract -- for disassembly only
1765
Nate Begeman692433b2010-07-29 17:56:55 +00001766def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001767 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1768 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001769def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1770def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1771def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001772def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1773 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1774def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1775 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001776def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001777def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001778 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1779 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001780def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1781def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1782def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1783def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1784def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1785def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1786def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1787def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1788
1789// Signed/Unsigned add/subtract -- for disassembly only
1790
1791def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1792def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1793def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1794def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1795def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1796def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1797def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1798def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1799def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1800def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1801def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1802def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1803
1804// Signed/Unsigned halving add/subtract -- for disassembly only
1805
1806def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1807def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1808def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1809def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1810def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1811def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1812def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1813def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1814def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1815def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1816def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1817def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1818
Owen Anderson821752e2010-11-18 20:32:18 +00001819// Helper class for disassembly only
1820// A6.3.16 & A6.3.17
1821// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1822class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1823 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1824 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1825 let Inst{31-27} = 0b11111;
1826 let Inst{26-24} = 0b011;
1827 let Inst{23} = long;
1828 let Inst{22-20} = op22_20;
1829 let Inst{7-4} = op7_4;
1830}
1831
1832class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1833 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1834 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1835 let Inst{31-27} = 0b11111;
1836 let Inst{26-24} = 0b011;
1837 let Inst{23} = long;
1838 let Inst{22-20} = op22_20;
1839 let Inst{7-4} = op7_4;
1840}
1841
Johnny Chenadc77332010-02-26 22:04:29 +00001842// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1843
Owen Anderson821752e2010-11-18 20:32:18 +00001844def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1845 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001846 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1847 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001848 let Inst{15-12} = 0b1111;
1849}
Owen Anderson821752e2010-11-18 20:32:18 +00001850def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001851 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001852 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1853 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001854
1855// Signed/Unsigned saturate -- for disassembly only
1856
Owen Anderson46c478e2010-11-17 19:57:38 +00001857class T2SatI<dag oops, dag iops, InstrItinClass itin,
1858 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001859 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001860 bits<4> Rd;
1861 bits<4> Rn;
1862 bits<5> sat_imm;
1863 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001864
Jim Grosbach86386922010-12-08 22:10:43 +00001865 let Inst{11-8} = Rd;
1866 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001867 let Inst{4-0} = sat_imm;
1868 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001869 let Inst{14-12} = sh{4-2};
1870 let Inst{7-6} = sh{1-0};
1871}
1872
Owen Andersonc7373f82010-11-30 20:00:01 +00001873def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001874 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001875 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1876 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001877 let Inst{31-27} = 0b11110;
1878 let Inst{25-22} = 0b1100;
1879 let Inst{20} = 0;
1880 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001881}
1882
Owen Andersonc7373f82010-11-30 20:00:01 +00001883def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001884 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001885 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001886 [/* For disassembly only; pattern left blank */]>,
1887 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001888 let Inst{31-27} = 0b11110;
1889 let Inst{25-22} = 0b1100;
1890 let Inst{20} = 0;
1891 let Inst{15} = 0;
1892 let Inst{21} = 1; // sh = '1'
1893 let Inst{14-12} = 0b000; // imm3 = '000'
1894 let Inst{7-6} = 0b00; // imm2 = '00'
1895}
1896
Owen Andersonc7373f82010-11-30 20:00:01 +00001897def t2USAT: T2SatI<
1898 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1899 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001900 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001901 let Inst{31-27} = 0b11110;
1902 let Inst{25-22} = 0b1110;
1903 let Inst{20} = 0;
1904 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001905}
1906
Owen Anderson22d35082011-08-22 23:27:47 +00001907def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001908 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001909 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001910 [/* For disassembly only; pattern left blank */]>,
1911 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001912 let Inst{31-27} = 0b11110;
1913 let Inst{25-22} = 0b1110;
1914 let Inst{20} = 0;
1915 let Inst{15} = 0;
1916 let Inst{21} = 1; // sh = '1'
1917 let Inst{14-12} = 0b000; // imm3 = '000'
1918 let Inst{7-6} = 0b00; // imm2 = '00'
1919}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001920
Bob Wilson38aa2872010-08-13 21:48:10 +00001921def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1922def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001923
Evan Chengf49810c2009-06-23 17:48:47 +00001924//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001925// Shift and rotate Instructions.
1926//
1927
Owen Anderson6d746312011-08-08 20:42:17 +00001928defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1929defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1930defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1931defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001932
Andrew Trickd49ffe82011-04-29 14:18:15 +00001933// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1934def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1935 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1936
David Goodwinca01a8d2009-09-01 18:32:09 +00001937let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001938def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1939 "rrx", "\t$Rd, $Rm",
1940 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001941 let Inst{31-27} = 0b11101;
1942 let Inst{26-25} = 0b01;
1943 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001944 let Inst{19-16} = 0b1111; // Rn
1945 let Inst{14-12} = 0b000;
1946 let Inst{7-4} = 0b0011;
1947}
David Goodwinca01a8d2009-09-01 18:32:09 +00001948}
Evan Chenga67efd12009-06-23 19:39:13 +00001949
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001950let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001951def t2MOVsrl_flag : T2TwoRegShiftImm<
1952 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1953 "lsrs", ".w\t$Rd, $Rm, #1",
1954 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001955 let Inst{31-27} = 0b11101;
1956 let Inst{26-25} = 0b01;
1957 let Inst{24-21} = 0b0010;
1958 let Inst{20} = 1; // The S bit.
1959 let Inst{19-16} = 0b1111; // Rn
1960 let Inst{5-4} = 0b01; // Shift type.
1961 // Shift amount = Inst{14-12:7-6} = 1.
1962 let Inst{14-12} = 0b000;
1963 let Inst{7-6} = 0b01;
1964}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001965def t2MOVsra_flag : T2TwoRegShiftImm<
1966 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1967 "asrs", ".w\t$Rd, $Rm, #1",
1968 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001969 let Inst{31-27} = 0b11101;
1970 let Inst{26-25} = 0b01;
1971 let Inst{24-21} = 0b0010;
1972 let Inst{20} = 1; // The S bit.
1973 let Inst{19-16} = 0b1111; // Rn
1974 let Inst{5-4} = 0b10; // Shift type.
1975 // Shift amount = Inst{14-12:7-6} = 1.
1976 let Inst{14-12} = 0b000;
1977 let Inst{7-6} = 0b01;
1978}
David Goodwin3583df72009-07-28 17:06:49 +00001979}
1980
Evan Chenga67efd12009-06-23 19:39:13 +00001981//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001982// Bitwise Instructions.
1983//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001984
Johnny Chend68e1192009-12-15 17:24:14 +00001985defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001986 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001987 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001988defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001989 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001990 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001991defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001992 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001993 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001994
Johnny Chend68e1192009-12-15 17:24:14 +00001995defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001996 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001997 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1998 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00001999
Owen Anderson2f7aed32010-11-17 22:16:31 +00002000class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2001 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002002 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002003 bits<4> Rd;
2004 bits<5> msb;
2005 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002006
Jim Grosbach86386922010-12-08 22:10:43 +00002007 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002008 let Inst{4-0} = msb{4-0};
2009 let Inst{14-12} = lsb{4-2};
2010 let Inst{7-6} = lsb{1-0};
2011}
2012
2013class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2014 string opc, string asm, list<dag> pattern>
2015 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2016 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002017
Jim Grosbach86386922010-12-08 22:10:43 +00002018 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002019}
2020
2021let Constraints = "$src = $Rd" in
2022def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2023 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2024 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002025 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002026 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002027 let Inst{25} = 1;
2028 let Inst{24-20} = 0b10110;
2029 let Inst{19-16} = 0b1111; // Rn
2030 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002031 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002032
Owen Anderson2f7aed32010-11-17 22:16:31 +00002033 bits<10> imm;
2034 let msb{4-0} = imm{9-5};
2035 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002036}
Evan Chengf49810c2009-06-23 17:48:47 +00002037
Owen Anderson2f7aed32010-11-17 22:16:31 +00002038def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002039 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002040 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002041 let Inst{31-27} = 0b11110;
2042 let Inst{25} = 1;
2043 let Inst{24-20} = 0b10100;
2044 let Inst{15} = 0;
2045}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002046
Owen Anderson2f7aed32010-11-17 22:16:31 +00002047def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002048 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002049 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002050 let Inst{31-27} = 0b11110;
2051 let Inst{25} = 1;
2052 let Inst{24-20} = 0b11100;
2053 let Inst{15} = 0;
2054}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002055
Johnny Chen9474d552010-02-02 19:31:58 +00002056// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002057let Constraints = "$src = $Rd" in {
2058 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2059 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2060 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2061 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2062 bf_inv_mask_imm:$imm))]> {
2063 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002064 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002065 let Inst{25} = 1;
2066 let Inst{24-20} = 0b10110;
2067 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002068 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002069
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002070 bits<10> imm;
2071 let msb{4-0} = imm{9-5};
2072 let lsb{4-0} = imm{4-0};
2073 }
2074
2075 // GNU as only supports this form of bfi (w/ 4 arguments)
2076 let isAsmParserOnly = 1 in
2077 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2078 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2079 width_imm:$width),
2080 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2081 []> {
2082 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002083 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002084 let Inst{25} = 1;
2085 let Inst{24-20} = 0b10110;
2086 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002087 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002088
2089 bits<5> lsbit;
2090 bits<5> width;
2091 let msb{4-0} = width; // Custom encoder => lsb+width-1
2092 let lsb{4-0} = lsbit;
2093 }
Johnny Chen9474d552010-02-02 19:31:58 +00002094}
Evan Chengf49810c2009-06-23 17:48:47 +00002095
Evan Cheng7e1bf302010-09-29 00:27:46 +00002096defm t2ORN : T2I_bin_irs<0b0011, "orn",
2097 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002098 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2099 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002100
2101// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2102let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002103defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002104 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002105 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002106
2107
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002108let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002109def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2110 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002111
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002112// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002113def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2114 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002115 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002116
2117def : T2Pat<(t2_so_imm_not:$src),
2118 (t2MVNi t2_so_imm_not:$src)>;
2119
Evan Chengf49810c2009-06-23 17:48:47 +00002120//===----------------------------------------------------------------------===//
2121// Multiply Instructions.
2122//
Evan Cheng8de898a2009-06-26 00:19:44 +00002123let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002124def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2125 "mul", "\t$Rd, $Rn, $Rm",
2126 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{31-27} = 0b11111;
2128 let Inst{26-23} = 0b0110;
2129 let Inst{22-20} = 0b000;
2130 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2131 let Inst{7-4} = 0b0000; // Multiply
2132}
Evan Chengf49810c2009-06-23 17:48:47 +00002133
Owen Anderson35141a92010-11-18 01:08:42 +00002134def t2MLA: T2FourReg<
2135 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2136 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2137 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{31-27} = 0b11111;
2139 let Inst{26-23} = 0b0110;
2140 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002141 let Inst{7-4} = 0b0000; // Multiply
2142}
Evan Chengf49810c2009-06-23 17:48:47 +00002143
Owen Anderson35141a92010-11-18 01:08:42 +00002144def t2MLS: T2FourReg<
2145 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2146 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2147 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002148 let Inst{31-27} = 0b11111;
2149 let Inst{26-23} = 0b0110;
2150 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002151 let Inst{7-4} = 0b0001; // Multiply and Subtract
2152}
Evan Chengf49810c2009-06-23 17:48:47 +00002153
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002154// Extra precision multiplies with low / high results
2155let neverHasSideEffects = 1 in {
2156let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002157def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002158 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002159 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002160 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002161
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002162def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002163 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002164 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002165 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002166} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002167
2168// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002169def t2SMLAL : T2MulLong<0b100, 0b0000,
2170 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002171 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002172 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002173
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002174def t2UMLAL : T2MulLong<0b110, 0b0000,
2175 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002176 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002177 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002178
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002179def t2UMAAL : T2MulLong<0b110, 0b0110,
2180 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002181 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002182 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2183 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002184} // neverHasSideEffects
2185
Johnny Chen93042d12010-03-02 18:14:57 +00002186// Rounding variants of the below included for disassembly only
2187
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002188// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002189def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2190 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002191 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2192 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002193 let Inst{31-27} = 0b11111;
2194 let Inst{26-23} = 0b0110;
2195 let Inst{22-20} = 0b101;
2196 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2197 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2198}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002199
Owen Anderson821752e2010-11-18 20:32:18 +00002200def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002201 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2202 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002203 let Inst{31-27} = 0b11111;
2204 let Inst{26-23} = 0b0110;
2205 let Inst{22-20} = 0b101;
2206 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2207 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2208}
2209
Owen Anderson821752e2010-11-18 20:32:18 +00002210def t2SMMLA : T2FourReg<
2211 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2212 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002213 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2214 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{31-27} = 0b11111;
2216 let Inst{26-23} = 0b0110;
2217 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002218 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2219}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002220
Owen Anderson821752e2010-11-18 20:32:18 +00002221def t2SMMLAR: T2FourReg<
2222 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002223 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2224 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002225 let Inst{31-27} = 0b11111;
2226 let Inst{26-23} = 0b0110;
2227 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002228 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2229}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002230
Owen Anderson821752e2010-11-18 20:32:18 +00002231def t2SMMLS: T2FourReg<
2232 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2233 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002234 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2235 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002236 let Inst{31-27} = 0b11111;
2237 let Inst{26-23} = 0b0110;
2238 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002239 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2240}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002241
Owen Anderson821752e2010-11-18 20:32:18 +00002242def t2SMMLSR:T2FourReg<
2243 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002244 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2245 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002246 let Inst{31-27} = 0b11111;
2247 let Inst{26-23} = 0b0110;
2248 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002249 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2250}
2251
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002252multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002253 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2254 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2255 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002256 (sext_inreg rGPR:$Rm, i16)))]>,
2257 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002258 let Inst{31-27} = 0b11111;
2259 let Inst{26-23} = 0b0110;
2260 let Inst{22-20} = 0b001;
2261 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2262 let Inst{7-6} = 0b00;
2263 let Inst{5-4} = 0b00;
2264 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265
Owen Anderson821752e2010-11-18 20:32:18 +00002266 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2267 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2268 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002269 (sra rGPR:$Rm, (i32 16))))]>,
2270 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002271 let Inst{31-27} = 0b11111;
2272 let Inst{26-23} = 0b0110;
2273 let Inst{22-20} = 0b001;
2274 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2275 let Inst{7-6} = 0b00;
2276 let Inst{5-4} = 0b01;
2277 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002278
Owen Anderson821752e2010-11-18 20:32:18 +00002279 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2280 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2281 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002282 (sext_inreg rGPR:$Rm, i16)))]>,
2283 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002284 let Inst{31-27} = 0b11111;
2285 let Inst{26-23} = 0b0110;
2286 let Inst{22-20} = 0b001;
2287 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2288 let Inst{7-6} = 0b00;
2289 let Inst{5-4} = 0b10;
2290 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002291
Owen Anderson821752e2010-11-18 20:32:18 +00002292 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2293 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2294 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002295 (sra rGPR:$Rm, (i32 16))))]>,
2296 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002297 let Inst{31-27} = 0b11111;
2298 let Inst{26-23} = 0b0110;
2299 let Inst{22-20} = 0b001;
2300 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2301 let Inst{7-6} = 0b00;
2302 let Inst{5-4} = 0b11;
2303 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002304
Owen Anderson821752e2010-11-18 20:32:18 +00002305 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2306 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2307 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002308 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2309 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{31-27} = 0b11111;
2311 let Inst{26-23} = 0b0110;
2312 let Inst{22-20} = 0b011;
2313 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2314 let Inst{7-6} = 0b00;
2315 let Inst{5-4} = 0b00;
2316 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317
Owen Anderson821752e2010-11-18 20:32:18 +00002318 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2319 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2320 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002321 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2322 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002323 let Inst{31-27} = 0b11111;
2324 let Inst{26-23} = 0b0110;
2325 let Inst{22-20} = 0b011;
2326 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2327 let Inst{7-6} = 0b00;
2328 let Inst{5-4} = 0b01;
2329 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002330}
2331
2332
2333multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002334 def BB : T2FourReg<
2335 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2336 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2337 [(set rGPR:$Rd, (add rGPR:$Ra,
2338 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002339 (sext_inreg rGPR:$Rm, i16))))]>,
2340 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002341 let Inst{31-27} = 0b11111;
2342 let Inst{26-23} = 0b0110;
2343 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{7-6} = 0b00;
2345 let Inst{5-4} = 0b00;
2346 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002347
Owen Anderson821752e2010-11-18 20:32:18 +00002348 def BT : T2FourReg<
2349 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2350 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2351 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002352 (sra rGPR:$Rm, (i32 16)))))]>,
2353 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002354 let Inst{31-27} = 0b11111;
2355 let Inst{26-23} = 0b0110;
2356 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002357 let Inst{7-6} = 0b00;
2358 let Inst{5-4} = 0b01;
2359 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002360
Owen Anderson821752e2010-11-18 20:32:18 +00002361 def TB : T2FourReg<
2362 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2363 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2364 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002365 (sext_inreg rGPR:$Rm, i16))))]>,
2366 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002367 let Inst{31-27} = 0b11111;
2368 let Inst{26-23} = 0b0110;
2369 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{7-6} = 0b00;
2371 let Inst{5-4} = 0b10;
2372 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002373
Owen Anderson821752e2010-11-18 20:32:18 +00002374 def TT : T2FourReg<
2375 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2376 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2377 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002378 (sra rGPR:$Rm, (i32 16)))))]>,
2379 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002380 let Inst{31-27} = 0b11111;
2381 let Inst{26-23} = 0b0110;
2382 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002383 let Inst{7-6} = 0b00;
2384 let Inst{5-4} = 0b11;
2385 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002386
Owen Anderson821752e2010-11-18 20:32:18 +00002387 def WB : T2FourReg<
2388 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2389 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2390 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002391 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2392 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002393 let Inst{31-27} = 0b11111;
2394 let Inst{26-23} = 0b0110;
2395 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002396 let Inst{7-6} = 0b00;
2397 let Inst{5-4} = 0b00;
2398 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002399
Owen Anderson821752e2010-11-18 20:32:18 +00002400 def WT : T2FourReg<
2401 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2402 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2403 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002404 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2405 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002406 let Inst{31-27} = 0b11111;
2407 let Inst{26-23} = 0b0110;
2408 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{7-6} = 0b00;
2410 let Inst{5-4} = 0b01;
2411 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002412}
2413
2414defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2415defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2416
Johnny Chenadc77332010-02-26 22:04:29 +00002417// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002418def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2419 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002420 [/* For disassembly only; pattern left blank */]>,
2421 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002422def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2423 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 [/* For disassembly only; pattern left blank */]>,
2425 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002426def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2427 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002428 [/* For disassembly only; pattern left blank */]>,
2429 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002430def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2431 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002432 [/* For disassembly only; pattern left blank */]>,
2433 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Johnny Chenadc77332010-02-26 22:04:29 +00002435// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2436// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002437
Owen Anderson821752e2010-11-18 20:32:18 +00002438def t2SMUAD: T2ThreeReg_mac<
2439 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002440 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2441 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002442 let Inst{15-12} = 0b1111;
2443}
Owen Anderson821752e2010-11-18 20:32:18 +00002444def t2SMUADX:T2ThreeReg_mac<
2445 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002446 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2447 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002448 let Inst{15-12} = 0b1111;
2449}
Owen Anderson821752e2010-11-18 20:32:18 +00002450def t2SMUSD: T2ThreeReg_mac<
2451 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002452 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2453 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002454 let Inst{15-12} = 0b1111;
2455}
Owen Anderson821752e2010-11-18 20:32:18 +00002456def t2SMUSDX:T2ThreeReg_mac<
2457 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002458 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2459 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002460 let Inst{15-12} = 0b1111;
2461}
Owen Andersonc6788c82011-08-22 23:31:45 +00002462def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002463 0, 0b010, 0b0000, (outs rGPR:$Rd),
2464 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002465 "\t$Rd, $Rn, $Rm, $Ra", []>,
2466 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002467def t2SMLADX : T2FourReg_mac<
2468 0, 0b010, 0b0001, (outs rGPR:$Rd),
2469 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002470 "\t$Rd, $Rn, $Rm, $Ra", []>,
2471 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002472def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2473 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 "\t$Rd, $Rn, $Rm, $Ra", []>,
2475 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2477 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002478 "\t$Rd, $Rn, $Rm, $Ra", []>,
2479 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2481 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002482 "\t$Ra, $Rd, $Rm, $Rn", []>,
2483 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2485 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002486 "\t$Ra, $Rd, $Rm, $Rn", []>,
2487 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002488def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2489 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002490 "\t$Ra, $Rd, $Rm, $Rn", []>,
2491 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2493 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002494 "\t$Ra, $Rd, $Rm, $Rn", []>,
2495 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002496
2497//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002498// Division Instructions.
2499// Signed and unsigned division on v7-M
2500//
2501def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2502 "sdiv", "\t$Rd, $Rn, $Rm",
2503 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2504 Requires<[HasDivide, IsThumb2]> {
2505 let Inst{31-27} = 0b11111;
2506 let Inst{26-21} = 0b011100;
2507 let Inst{20} = 0b1;
2508 let Inst{15-12} = 0b1111;
2509 let Inst{7-4} = 0b1111;
2510}
2511
2512def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2513 "udiv", "\t$Rd, $Rn, $Rm",
2514 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2515 Requires<[HasDivide, IsThumb2]> {
2516 let Inst{31-27} = 0b11111;
2517 let Inst{26-21} = 0b011101;
2518 let Inst{20} = 0b1;
2519 let Inst{15-12} = 0b1111;
2520 let Inst{7-4} = 0b1111;
2521}
2522
2523//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002524// Misc. Arithmetic Instructions.
2525//
2526
Jim Grosbach80dc1162010-02-16 21:23:02 +00002527class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2528 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002529 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002530 let Inst{31-27} = 0b11111;
2531 let Inst{26-22} = 0b01010;
2532 let Inst{21-20} = op1;
2533 let Inst{15-12} = 0b1111;
2534 let Inst{7-6} = 0b10;
2535 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002536 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002537}
Evan Chengf49810c2009-06-23 17:48:47 +00002538
Owen Anderson612fb5b2010-11-18 21:15:19 +00002539def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2540 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002541
Owen Anderson612fb5b2010-11-18 21:15:19 +00002542def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2543 "rbit", "\t$Rd, $Rm",
2544 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002545
Owen Anderson612fb5b2010-11-18 21:15:19 +00002546def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2547 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002548
Owen Anderson612fb5b2010-11-18 21:15:19 +00002549def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2550 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002551 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002552
Owen Anderson612fb5b2010-11-18 21:15:19 +00002553def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2554 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002555 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002556
Evan Chengf60ceac2011-06-15 17:17:48 +00002557def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002558 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002559 (t2REVSH rGPR:$Rm)>;
2560
Owen Anderson612fb5b2010-11-18 21:15:19 +00002561def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002562 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2563 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002564 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002565 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002566 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002567 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002568 let Inst{31-27} = 0b11101;
2569 let Inst{26-25} = 0b01;
2570 let Inst{24-20} = 0b01100;
2571 let Inst{5} = 0; // BT form
2572 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002573
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002574 bits<5> sh;
2575 let Inst{14-12} = sh{4-2};
2576 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002577}
Evan Cheng40289b02009-07-07 05:35:52 +00002578
2579// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002580def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2581 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002582 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002583def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002584 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002585 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002586
Bob Wilsondc66eda2010-08-16 22:26:55 +00002587// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2588// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002589def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002590 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2591 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002593 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002594 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002595 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002596 let Inst{31-27} = 0b11101;
2597 let Inst{26-25} = 0b01;
2598 let Inst{24-20} = 0b01100;
2599 let Inst{5} = 1; // TB form
2600 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002601
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002602 bits<5> sh;
2603 let Inst{14-12} = sh{4-2};
2604 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002605}
Evan Cheng40289b02009-07-07 05:35:52 +00002606
2607// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2608// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002609def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002610 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002611 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002612def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002613 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002614 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002615 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002616
2617//===----------------------------------------------------------------------===//
2618// Comparison Instructions...
2619//
Johnny Chend68e1192009-12-15 17:24:14 +00002620defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002621 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002622 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002623
2624def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2625 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2626def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2627 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2628def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2629 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002630
Dan Gohman4b7dff92010-08-26 15:50:25 +00002631//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2632// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002633//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2634// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002635defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002636 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002637 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2638
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002639//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2640// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002641
2642def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2643 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002644
Johnny Chend68e1192009-12-15 17:24:14 +00002645defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002646 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002647 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002648defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002649 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002650 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002651
Evan Chenge253c952009-07-07 20:39:03 +00002652// Conditional moves
2653// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002654// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002655let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002656def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2657 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002658 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002659 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002660 RegConstraint<"$false = $Rd">;
2661
2662let isMoveImm = 1 in
2663def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2664 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002665 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002666[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2667 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002668
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002669// FIXME: Pseudo-ize these. For now, just mark codegen only.
2670let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002671let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002672def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002673 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002674 "movw", "\t$Rd, $imm", []>,
2675 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002676 let Inst{31-27} = 0b11110;
2677 let Inst{25} = 1;
2678 let Inst{24-21} = 0b0010;
2679 let Inst{20} = 0; // The S bit.
2680 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002681
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002682 bits<4> Rd;
2683 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002684
Jim Grosbach86386922010-12-08 22:10:43 +00002685 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002686 let Inst{19-16} = imm{15-12};
2687 let Inst{26} = imm{11};
2688 let Inst{14-12} = imm{10-8};
2689 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002690}
2691
Evan Chengc4af4632010-11-17 20:13:28 +00002692let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002693def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2694 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002695 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002696
Evan Chengc4af4632010-11-17 20:13:28 +00002697let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002698def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2699 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2700[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002701 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002702 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002703 let Inst{31-27} = 0b11110;
2704 let Inst{25} = 0;
2705 let Inst{24-21} = 0b0011;
2706 let Inst{20} = 0; // The S bit.
2707 let Inst{19-16} = 0b1111; // Rn
2708 let Inst{15} = 0;
2709}
2710
Johnny Chend68e1192009-12-15 17:24:14 +00002711class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2712 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002713 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002714 let Inst{31-27} = 0b11101;
2715 let Inst{26-25} = 0b01;
2716 let Inst{24-21} = 0b0010;
2717 let Inst{20} = 0; // The S bit.
2718 let Inst{19-16} = 0b1111; // Rn
2719 let Inst{5-4} = opcod; // Shift type.
2720}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002721def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2722 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2723 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2724 RegConstraint<"$false = $Rd">;
2725def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2726 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2727 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2728 RegConstraint<"$false = $Rd">;
2729def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2730 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2731 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2732 RegConstraint<"$false = $Rd">;
2733def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2734 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2735 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2736 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002737} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002738} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002739
David Goodwin5e47a9a2009-06-30 18:04:13 +00002740//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002741// Atomic operations intrinsics
2742//
2743
2744// memory barriers protect the atomic sequences
2745let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002746def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2747 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2748 Requires<[IsThumb, HasDB]> {
2749 bits<4> opt;
2750 let Inst{31-4} = 0xf3bf8f5;
2751 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002752}
2753}
2754
Bob Wilsonf74a4292010-10-30 00:54:37 +00002755def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2756 "dsb", "\t$opt",
2757 [/* For disassembly only; pattern left blank */]>,
2758 Requires<[IsThumb, HasDB]> {
2759 bits<4> opt;
2760 let Inst{31-4} = 0xf3bf8f4;
2761 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002762}
2763
Johnny Chena4339822010-03-03 00:16:28 +00002764// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002765def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002766 [/* For disassembly only; pattern left blank */]>,
2767 Requires<[IsThumb2, HasV7]> {
2768 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002769 let Inst{3-0} = 0b1111;
2770}
2771
Owen Anderson16884412011-07-13 23:22:26 +00002772class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002773 InstrItinClass itin, string opc, string asm, string cstr,
2774 list<dag> pattern, bits<4> rt2 = 0b1111>
2775 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2776 let Inst{31-27} = 0b11101;
2777 let Inst{26-20} = 0b0001101;
2778 let Inst{11-8} = rt2;
2779 let Inst{7-6} = 0b01;
2780 let Inst{5-4} = opcod;
2781 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002782
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002783 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002784 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002785 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002786 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002787}
Owen Anderson16884412011-07-13 23:22:26 +00002788class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002789 InstrItinClass itin, string opc, string asm, string cstr,
2790 list<dag> pattern, bits<4> rt2 = 0b1111>
2791 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2792 let Inst{31-27} = 0b11101;
2793 let Inst{26-20} = 0b0001100;
2794 let Inst{11-8} = rt2;
2795 let Inst{7-6} = 0b01;
2796 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002797
Owen Anderson91a7c592010-11-19 00:28:38 +00002798 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002799 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002800 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002801 let Inst{3-0} = Rd;
2802 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002803 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002804}
2805
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002806let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002807def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002808 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002809 "ldrexb", "\t$Rt, $addr", "", []>;
2810def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002811 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002812 "ldrexh", "\t$Rt, $addr", "", []>;
2813def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002814 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002815 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002816 let Inst{31-27} = 0b11101;
2817 let Inst{26-20} = 0b0000101;
2818 let Inst{11-8} = 0b1111;
2819 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002820
Owen Anderson808c7d12010-12-10 21:52:38 +00002821 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002822 bits<4> addr;
2823 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002824 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002825}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002826let hasExtraDefRegAllocReq = 1 in
2827def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2828 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002829 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002830 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002831 [], {?, ?, ?, ?}> {
2832 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002833 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002834}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002835}
2836
Owen Anderson91a7c592010-11-19 00:28:38 +00002837let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002838def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2839 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002840 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002841 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2842def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2843 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002844 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002845 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002846def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002847 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002848 "strex", "\t$Rd, $Rt, $addr", "",
2849 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002850 let Inst{31-27} = 0b11101;
2851 let Inst{26-20} = 0b0000100;
2852 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002853
Owen Anderson808c7d12010-12-10 21:52:38 +00002854 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002855 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002856 bits<4> Rt;
2857 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002858 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002859 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002860}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002861}
2862
2863let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002864def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002865 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002866 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002867 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002868 {?, ?, ?, ?}> {
2869 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002870 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002871}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002872
Johnny Chen10a77e12010-03-02 22:11:06 +00002873// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002874def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2875 [/* For disassembly only; pattern left blank */]>,
2876 Requires<[IsThumb2, HasV7]> {
2877 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002878 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002879 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002880 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002881 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002882 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002883 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002884}
2885
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002886//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002887// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002888// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002889// address and save #0 in R0 for the non-longjmp case.
2890// Since by its nature we may be coming from some other function to get
2891// here, and we're using the stack frame for the containing function to
2892// save/restore registers, we can't keep anything live in regs across
2893// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002894// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002895// except for our own input by listing the relevant registers in Defs. By
2896// doing so, we also cause the prologue/epilogue code to actively preserve
2897// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002898// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002899let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002900 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002901 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2902 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002903 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002904 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002905 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002906 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002907}
2908
Bob Wilsonec80e262010-04-09 20:41:18 +00002909let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002910 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002911 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002912 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002913 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002914 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002915 Requires<[IsThumb2, NoVFP]>;
2916}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002917
2918
2919//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002920// Control-Flow Instructions
2921//
2922
Evan Chengc50a1cb2009-07-09 22:58:39 +00002923// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002924// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002925let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002926 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002927def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002928 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002929 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002930 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002931 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002932
David Goodwin5e47a9a2009-06-30 18:04:13 +00002933let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2934let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002935def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002936 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002937 [(br bb:$target)]> {
2938 let Inst{31-27} = 0b11110;
2939 let Inst{15-14} = 0b10;
2940 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002941
2942 bits<20> target;
2943 let Inst{26} = target{19};
2944 let Inst{11} = target{18};
2945 let Inst{13} = target{17};
2946 let Inst{21-16} = target{16-11};
2947 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002948}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002949
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002950let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002951def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002952 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002953 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002954 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002955
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002956// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002957def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002958 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002959 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002960
Jim Grosbachd4811102010-12-15 19:03:16 +00002961def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002962 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002963 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002964
2965def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2966 "tbb", "\t[$Rn, $Rm]", []> {
2967 bits<4> Rn;
2968 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002969 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002970 let Inst{19-16} = Rn;
2971 let Inst{15-5} = 0b11110000000;
2972 let Inst{4} = 0; // B form
2973 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002974}
Evan Cheng5657c012009-07-29 02:18:14 +00002975
Jim Grosbach5ca66692010-11-29 22:37:40 +00002976def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2977 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2978 bits<4> Rn;
2979 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002980 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002981 let Inst{19-16} = Rn;
2982 let Inst{15-5} = 0b11110000000;
2983 let Inst{4} = 1; // H form
2984 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002985}
Evan Cheng5657c012009-07-29 02:18:14 +00002986} // isNotDuplicable, isIndirectBranch
2987
David Goodwinc9a59b52009-06-30 19:50:22 +00002988} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002989
2990// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2991// a two-value operand where a dag node expects two operands. :(
2992let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002993def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002994 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002995 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2996 let Inst{31-27} = 0b11110;
2997 let Inst{15-14} = 0b10;
2998 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002999
Owen Andersonfb20d892010-12-09 00:27:41 +00003000 bits<4> p;
3001 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003002
Owen Andersonfb20d892010-12-09 00:27:41 +00003003 bits<21> target;
3004 let Inst{26} = target{20};
3005 let Inst{11} = target{19};
3006 let Inst{13} = target{18};
3007 let Inst{21-16} = target{17-12};
3008 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003009
3010 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003011}
Evan Chengf49810c2009-06-23 17:48:47 +00003012
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003013// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3014// it goes here.
3015let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3016 // Darwin version.
3017 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3018 Uses = [SP] in
3019 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003020 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003021 (t2B uncondbrtarget:$dst)>,
3022 Requires<[IsThumb2, IsDarwin]>;
3023}
Evan Cheng06e16582009-07-10 01:54:42 +00003024
3025// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003026let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003027def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003028 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003029 "it$mask\t$cc", "", []> {
3030 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003031 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003032 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003033
3034 bits<4> cc;
3035 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003036 let Inst{7-4} = cc;
3037 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003038}
Evan Cheng06e16582009-07-10 01:54:42 +00003039
Johnny Chence6275f2010-02-25 19:05:29 +00003040// Branch and Exchange Jazelle -- for disassembly only
3041// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003042def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003043 [/* For disassembly only; pattern left blank */]> {
3044 let Inst{31-27} = 0b11110;
3045 let Inst{26} = 0;
3046 let Inst{25-20} = 0b111100;
3047 let Inst{15-14} = 0b10;
3048 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003049
Owen Anderson05bf5952010-11-29 18:54:38 +00003050 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003051 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003052}
3053
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003054// Compare and branch on zero / non-zero
3055let isBranch = 1, isTerminator = 1 in {
3056 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3057 "cbz\t$Rn, $target", []>,
3058 T1Misc<{0,0,?,1,?,?,?}>,
3059 Requires<[IsThumb2]> {
3060 // A8.6.27
3061 bits<6> target;
3062 bits<3> Rn;
3063 let Inst{9} = target{5};
3064 let Inst{7-3} = target{4-0};
3065 let Inst{2-0} = Rn;
3066 }
3067
3068 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3069 "cbnz\t$Rn, $target", []>,
3070 T1Misc<{1,0,?,1,?,?,?}>,
3071 Requires<[IsThumb2]> {
3072 // A8.6.27
3073 bits<6> target;
3074 bits<3> Rn;
3075 let Inst{9} = target{5};
3076 let Inst{7-3} = target{4-0};
3077 let Inst{2-0} = Rn;
3078 }
3079}
3080
3081
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003082// Change Processor State is a system instruction -- for disassembly and
3083// parsing only.
3084// FIXME: Since the asm parser has currently no clean way to handle optional
3085// operands, create 3 versions of the same instruction. Once there's a clean
3086// framework to represent optional operands, change this behavior.
3087class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3088 !strconcat("cps", asm_op),
3089 [/* For disassembly only; pattern left blank */]> {
3090 bits<2> imod;
3091 bits<3> iflags;
3092 bits<5> mode;
3093 bit M;
3094
Johnny Chen93042d12010-03-02 18:14:57 +00003095 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003096 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003097 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003098 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003099 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003100 let Inst{12} = 0;
3101 let Inst{10-9} = imod;
3102 let Inst{8} = M;
3103 let Inst{7-5} = iflags;
3104 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003105 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003106}
3107
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003108let M = 1 in
3109 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3110 "$imod.w\t$iflags, $mode">;
3111let mode = 0, M = 0 in
3112 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3113 "$imod.w\t$iflags">;
3114let imod = 0, iflags = 0, M = 1 in
3115 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3116
Johnny Chen0f7866e2010-03-03 02:09:43 +00003117// A6.3.4 Branches and miscellaneous control
3118// Table A6-14 Change Processor State, and hint instructions
3119// Helper class for disassembly only.
3120class T2I_hint<bits<8> op7_0, string opc, string asm>
3121 : T2I<(outs), (ins), NoItinerary, opc, asm,
3122 [/* For disassembly only; pattern left blank */]> {
3123 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003124 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003125 let Inst{15-14} = 0b10;
3126 let Inst{12} = 0;
3127 let Inst{10-8} = 0b000;
3128 let Inst{7-0} = op7_0;
3129}
3130
3131def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3132def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3133def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3134def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3135def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3136
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003137def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003138 let Inst{31-20} = 0xf3a;
3139 let Inst{15-14} = 0b10;
3140 let Inst{12} = 0;
3141 let Inst{10-8} = 0b000;
3142 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003143
Owen Andersonc7373f82010-11-30 20:00:01 +00003144 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003145 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003146}
3147
Johnny Chen6341c5a2010-02-25 20:25:24 +00003148// Secure Monitor Call is a system instruction -- for disassembly only
3149// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003150def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003151 [/* For disassembly only; pattern left blank */]> {
3152 let Inst{31-27} = 0b11110;
3153 let Inst{26-20} = 0b1111111;
3154 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003155
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003157 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003158}
3159
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003160class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003161 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003162 string opc, string asm, list<dag> pattern>
3163 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003165
Owen Andersond18a9c92010-11-29 19:22:08 +00003166 bits<5> mode;
3167 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003168}
3169
3170// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003171def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003172 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 [/* For disassembly only; pattern left blank */]>;
3174def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003175 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
3177def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003178 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003179 [/* For disassembly only; pattern left blank */]>;
3180def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003181 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003182 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003183
3184// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003185
Owen Anderson5404c2b2010-11-29 20:38:48 +00003186class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003187 string opc, string asm, list<dag> pattern>
3188 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003189 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003190
Owen Andersond18a9c92010-11-29 19:22:08 +00003191 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003192 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003193 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003194}
3195
Owen Anderson5404c2b2010-11-29 20:38:48 +00003196def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003197 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003198 [/* For disassembly only; pattern left blank */]>;
3199def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003200 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003201 [/* For disassembly only; pattern left blank */]>;
3202def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003203 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003204 [/* For disassembly only; pattern left blank */]>;
3205def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003206 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003207 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003208
Evan Chengf49810c2009-06-23 17:48:47 +00003209//===----------------------------------------------------------------------===//
3210// Non-Instruction Patterns
3211//
3212
Evan Cheng5adb66a2009-09-28 09:14:39 +00003213// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003214// This is a single pseudo instruction to make it re-materializable.
3215// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003216let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003217def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003219 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003220
Evan Cheng53519f02011-01-21 18:55:51 +00003221// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003222// It also makes it possible to rematerialize the instructions.
3223// FIXME: Remove this when we can do generalized remat and when machine licm
3224// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003225let isReMaterializable = 1 in {
3226def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3227 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003228 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3229 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003230
Evan Cheng53519f02011-01-21 18:55:51 +00003231def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3232 IIC_iMOVix2,
3233 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3234 Requires<[IsThumb2, UseMovt]>;
3235}
3236
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003237// ConstantPool, GlobalAddress, and JumpTable
3238def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3239 Requires<[IsThumb2, DontUseMovt]>;
3240def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3241def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3242 Requires<[IsThumb2, UseMovt]>;
3243
3244def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3245 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3246
Evan Chengb9803a82009-11-06 23:52:48 +00003247// Pseudo instruction that combines ldr from constpool and add pc. This should
3248// be expanded into two instructions late to allow if-conversion and
3249// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003250let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003251def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003253 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003254 imm:$cp))]>,
3255 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003256
3257//===----------------------------------------------------------------------===//
3258// Move between special register and ARM core register -- for disassembly only
3259//
3260
Owen Anderson5404c2b2010-11-29 20:38:48 +00003261class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3262 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003263 string opc, string asm, list<dag> pattern>
3264 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003265 let Inst{31-20} = op31_20{11-0};
3266 let Inst{15-14} = op15_14{1-0};
3267 let Inst{12} = op12{0};
3268}
3269
3270class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3271 dag oops, dag iops, InstrItinClass itin,
3272 string opc, string asm, list<dag> pattern>
3273 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003274 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003275 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003276 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003277}
3278
Owen Anderson5404c2b2010-11-29 20:38:48 +00003279def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3280 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3281 [/* For disassembly only; pattern left blank */]>;
3282def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003283 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003284 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003285
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003286// Move from ARM core register to Special Register
3287//
3288// No need to have both system and application versions, the encodings are the
3289// same and the assembly parser has no way to distinguish between them. The mask
3290// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3291// the mask with the fields to be accessed in the special register.
3292def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3293 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3294 NoItinerary, "msr", "\t$mask, $Rn",
3295 [/* For disassembly only; pattern left blank */]> {
3296 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003297 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003298 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003299 let Inst{20} = mask{4}; // R Bit
3300 let Inst{13} = 0b0;
3301 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003302}
3303
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003304//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003305// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003306//
3307
Jim Grosbache35c5e02011-07-13 21:35:10 +00003308class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3309 list<dag> pattern>
3310 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003311 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003312 pattern> {
3313 let Inst{27-24} = 0b1110;
3314 let Inst{20} = direction;
3315 let Inst{4} = 1;
3316
3317 bits<4> Rt;
3318 bits<4> cop;
3319 bits<3> opc1;
3320 bits<3> opc2;
3321 bits<4> CRm;
3322 bits<4> CRn;
3323
3324 let Inst{15-12} = Rt;
3325 let Inst{11-8} = cop;
3326 let Inst{23-21} = opc1;
3327 let Inst{7-5} = opc2;
3328 let Inst{3-0} = CRm;
3329 let Inst{19-16} = CRn;
3330}
3331
Jim Grosbache35c5e02011-07-13 21:35:10 +00003332class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3333 list<dag> pattern = []>
3334 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003335 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003336 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3337 let Inst{27-24} = 0b1100;
3338 let Inst{23-21} = 0b010;
3339 let Inst{20} = direction;
3340
3341 bits<4> Rt;
3342 bits<4> Rt2;
3343 bits<4> cop;
3344 bits<4> opc1;
3345 bits<4> CRm;
3346
3347 let Inst{15-12} = Rt;
3348 let Inst{19-16} = Rt2;
3349 let Inst{11-8} = cop;
3350 let Inst{7-4} = opc1;
3351 let Inst{3-0} = CRm;
3352}
3353
3354/* from ARM core register to coprocessor */
3355def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003356 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003357 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3358 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003359 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3360 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003361def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003362 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3363 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003364 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3365 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003366
3367/* from coprocessor to ARM core register */
3368def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003369 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3370 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003371
3372def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003373 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3374 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003375
Jim Grosbache35c5e02011-07-13 21:35:10 +00003376def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3377 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3378
3379def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003380 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3381
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003382
Jim Grosbache35c5e02011-07-13 21:35:10 +00003383/* from ARM core register to coprocessor */
3384def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3385 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3386 imm:$CRm)]>;
3387def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003388 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3389 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003390/* from coprocessor to ARM core register */
3391def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3392
3393def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003394
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003395//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003396// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003397//
3398
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003399def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003400 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003401 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3402 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3403 imm:$CRm, imm:$opc2)]> {
3404 let Inst{27-24} = 0b1110;
3405
3406 bits<4> opc1;
3407 bits<4> CRn;
3408 bits<4> CRd;
3409 bits<4> cop;
3410 bits<3> opc2;
3411 bits<4> CRm;
3412
3413 let Inst{3-0} = CRm;
3414 let Inst{4} = 0;
3415 let Inst{7-5} = opc2;
3416 let Inst{11-8} = cop;
3417 let Inst{15-12} = CRd;
3418 let Inst{19-16} = CRn;
3419 let Inst{23-20} = opc1;
3420}
3421
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003422def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003423 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003424 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003425 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3426 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003427 let Inst{27-24} = 0b1110;
3428
3429 bits<4> opc1;
3430 bits<4> CRn;
3431 bits<4> CRd;
3432 bits<4> cop;
3433 bits<3> opc2;
3434 bits<4> CRm;
3435
3436 let Inst{3-0} = CRm;
3437 let Inst{4} = 0;
3438 let Inst{7-5} = opc2;
3439 let Inst{11-8} = cop;
3440 let Inst{15-12} = CRd;
3441 let Inst{19-16} = CRn;
3442 let Inst{23-20} = opc1;
3443}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003444
3445
3446
3447//===----------------------------------------------------------------------===//
3448// Non-Instruction Patterns
3449//
3450
3451// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003452let AddedComplexity = 16 in {
3453def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003454 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003455def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003456 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003457def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3458 Requires<[HasT2ExtractPack, IsThumb2]>;
3459def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3460 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3461 Requires<[HasT2ExtractPack, IsThumb2]>;
3462def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3463 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3464 Requires<[HasT2ExtractPack, IsThumb2]>;
3465}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003466
Jim Grosbach70327412011-07-27 17:48:13 +00003467def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003468 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003469def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003470 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003471def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3472 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3473 Requires<[HasT2ExtractPack, IsThumb2]>;
3474def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3475 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3476 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003477
3478// Atomic load/store patterns
3479def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3480 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3481def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3482 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3483def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3484 (t2LDRBs t2addrmode_so_reg:$addr)>;
3485def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3486 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3487def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3488 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3489def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3490 (t2LDRHs t2addrmode_so_reg:$addr)>;
3491def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3492 (t2LDRi12 t2addrmode_imm12:$addr)>;
3493def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3494 (t2LDRi8 t2addrmode_imm8:$addr)>;
3495def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3496 (t2LDRs t2addrmode_so_reg:$addr)>;
3497def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3498 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3499def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3500 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3501def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3502 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3503def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3504 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3505def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3506 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3507def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3508 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3509def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3510 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3511def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3512 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3513def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3514 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;