blob: 2b685a704c59bdcf33cb58446ae43c7eea0ca566 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000101 (store node:$val, node:$ptr), [{
102 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103}]>;
104
Dan Gohman11821702007-07-27 17:16:43 +0000105// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000106def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
107 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000108}]>;
109
Dan Gohman11821702007-07-27 17:16:43 +0000110def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
111def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
113def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
114def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
115def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
116
117// Like 'load', but uses special alignment checks suitable for use in
118// memory operands in most SSE instructions, which are required to
119// be naturally aligned on some targets but not on others.
120// FIXME: Actually implement support for targets that don't require the
121// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000122def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
123 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124}]>;
125
Dan Gohman11821702007-07-27 17:16:43 +0000126def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
127def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000128def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
129def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
130def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
131def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000132def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133
Bill Wendling3b15d722007-08-11 09:52:53 +0000134// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
135// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000136// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000137def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000138 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000139}]>;
140
141def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
143def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
144def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
147def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
148def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
149def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
150def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
151def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
152
Evan Cheng56ec77b2008-09-24 23:27:55 +0000153def vzmovl_v2i64 : PatFrag<(ops node:$src),
154 (bitconvert (v2i64 (X86vzmovl
155 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
156def vzmovl_v4i32 : PatFrag<(ops node:$src),
157 (bitconvert (v4i32 (X86vzmovl
158 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
159
160def vzload_v2i64 : PatFrag<(ops node:$src),
161 (bitconvert (v2i64 (X86vzload node:$src)))>;
162
163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164def fp32imm0 : PatLeaf<(f32 fpimm), [{
165 return N->isExactlyValue(+0.0);
166}]>;
167
168def PSxLDQ_imm : SDNodeXForm<imm, [{
169 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000170 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
173// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
174// SHUFP* etc. imm.
175def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShuffleSHUFImmediate(N));
177}]>;
178
179// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
180// PSHUFHW imm.
181def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
182 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
183}]>;
184
185// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
186// PSHUFLW imm.
187def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
189}]>;
190
191def SSE_splat_mask : PatLeaf<(build_vector), [{
192 return X86::isSplatMask(N);
193}], SHUFFLE_get_shuf_imm>;
194
195def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatLoMask(N);
197}]>;
198
Evan Chenga2497eb2008-09-25 20:50:48 +0000199def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
200 return X86::isMOVDDUPMask(N);
201}]>;
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
Nate Begeman061db5f2008-05-12 20:34:32 +0000271
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272//===----------------------------------------------------------------------===//
273// SSE scalar FP Instructions
274//===----------------------------------------------------------------------===//
275
276// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
277// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000278// These are expanded by the scheduler.
279let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000281 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000283 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
284 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000288 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
289 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000291 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 "#CMOV_V4F32 PSEUDO!",
293 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000294 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
295 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000297 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "#CMOV_V2F64 PSEUDO!",
299 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000300 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
301 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000303 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "#CMOV_V2I64 PSEUDO!",
305 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000306 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000307 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308}
309
310//===----------------------------------------------------------------------===//
311// SSE1 Instructions
312//===----------------------------------------------------------------------===//
313
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000315let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000318let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store FR32:$src, addr:$dst)]>;
325
326// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000327def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
339
340// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000341def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si
347 (load addr:$src)))]>;
348
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000349// Match intrinisics which expect MM and XMM operand(s).
350def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
351 "cvtps2pi\t{$src, $dst|$dst, $src}",
352 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
353def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi
356 (load addr:$src)))]>;
357def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
358 "cvttps2pi\t{$src, $dst|$dst, $src}",
359 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
360def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi
363 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000364let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000365 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
366 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
367 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
368 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
369 VR64:$src2))]>;
370 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
371 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
372 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
373 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
374 (load addr:$src2)))]>;
375}
376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000378def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set GR32:$dst,
381 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(set GR32:$dst,
385 (int_x86_sse_cvttss2si(load addr:$src)))]>;
386
Evan Cheng3ea4d672008-03-05 08:19:16 +0000387let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000389 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
392 GR32:$src2))]>;
393 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
397 (loadi32 addr:$src2)))]>;
398}
399
400// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000401let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000402 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000403 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000404 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000405let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409}
410
Evan Cheng55687072007-09-14 21:48:26 +0000411let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000412def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000414 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000415def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000417 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000418 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000419} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000422let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000423 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000424 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
427 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000428 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000429 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
432 (load addr:$src), imm:$cc))]>;
433}
434
Evan Cheng55687072007-09-14 21:48:26 +0000435let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000436def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000437 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000438 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000439 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000440def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000442 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (implicit EFLAGS)]>;
444
Dan Gohmanf221da12009-01-09 02:27:34 +0000445def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000447 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000448 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000449def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000450 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000451 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000453} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454
455// Aliases of packed SSE1 instructions for scalar use. These all have names that
456// start with 'Fs'.
457
458// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000459let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000460def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000461 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 Requires<[HasSSE1]>, TB, OpSize;
463
464// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
465// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000466let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000467def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469
470// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
471// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000472let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000473def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000475 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
477// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000478let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000480 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
481 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000484 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
485 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000488 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
489 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
492}
493
Dan Gohmanf221da12009-01-09 02:27:34 +0000494def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
495 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000498 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000499def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
500 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000503 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000504def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
505 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000508 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000509
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000510let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000512 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000514let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000516 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520
521/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
522///
523/// In addition, we also have a special variant of the scalar form here to
524/// represent the associated intrinsic operation. This form is unlike the
525/// plain scalar form, in that it takes an entire vector (instead of a scalar)
526/// and leaves the top elements undefined.
527///
528/// These three forms can each be reg+reg or reg+mem, so there are a total of
529/// six "instructions".
530///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000531let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
533 SDNode OpNode, Intrinsic F32Int,
534 bit Commutable = 0> {
535 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000536 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
539 let isCommutable = Commutable;
540 }
541
542 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000543 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
544 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
547
548 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000549 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
550 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000551 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
553 let isCommutable = Commutable;
554 }
555
556 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
558 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561
562 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000563 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
564 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
567 let isCommutable = Commutable;
568 }
569
570 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
572 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 [(set VR128:$dst, (F32Int VR128:$src1,
575 sse_load_f32:$src2))]>;
576}
577}
578
579// Arithmetic instructions
580defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
581defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
582defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
583defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
584
585/// sse1_fp_binop_rm - Other SSE1 binops
586///
587/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
588/// instructions for a full-vector intrinsic form. Operations that map
589/// onto C operators don't use this form since they just use the plain
590/// vector form instead of having a separate vector intrinsic form.
591///
592/// This provides a total of eight "instructions".
593///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000594let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
596 SDNode OpNode,
597 Intrinsic F32Int,
598 Intrinsic V4F32Int,
599 bit Commutable = 0> {
600
601 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
605 let isCommutable = Commutable;
606 }
607
608 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000609 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
610 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
613
614 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
616 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
619 let isCommutable = Commutable;
620 }
621
622 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000623 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
624 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000626 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
628 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
630 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
633 let isCommutable = Commutable;
634 }
635
636 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000637 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
638 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 [(set VR128:$dst, (F32Int VR128:$src1,
641 sse_load_f32:$src2))]>;
642
643 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000644 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
645 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
648 let isCommutable = Commutable;
649 }
650
651 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000652 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
653 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000654 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000655 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656}
657}
658
659defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
660 int_x86_sse_max_ss, int_x86_sse_max_ps>;
661defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
662 int_x86_sse_min_ss, int_x86_sse_min_ps>;
663
664//===----------------------------------------------------------------------===//
665// SSE packed FP Instructions
666
667// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000668let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000669def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000671let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000674 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
Evan Chengb783fa32007-07-19 01:14:50 +0000676def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000678 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000680let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000683let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000686 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000689 [(store (v4f32 VR128:$src), addr:$dst)]>;
690
691// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000692let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000698 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
Evan Cheng3ea4d672008-03-05 08:19:16 +0000700let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 let AddedComplexity = 20 in {
702 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000703 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000705 [(set VR128:$dst,
706 (v4f32 (vector_shuffle VR128:$src1,
707 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
708 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000710 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000712 [(set VR128:$dst,
713 (v4f32 (vector_shuffle VR128:$src1,
714 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
715 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000717} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718
Evan Chengd743a5f2008-05-10 00:59:18 +0000719
Evan Chengb783fa32007-07-19 01:14:50 +0000720def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
723 (iPTR 0))), addr:$dst)]>;
724
725// v2f64 extract element 1 is always custom lowered to unpack high to low
726// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000727def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(store (f64 (vector_extract
730 (v2f64 (vector_shuffle
731 (bc_v2f64 (v4f32 VR128:$src)), (undef),
732 UNPCKH_shuffle_mask)), (iPTR 0))),
733 addr:$dst)]>;
734
Evan Cheng3ea4d672008-03-05 08:19:16 +0000735let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000736let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000737def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 [(set VR128:$dst,
740 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
741 MOVHP_shuffle_mask)))]>;
742
Evan Chengb783fa32007-07-19 01:14:50 +0000743def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(set VR128:$dst,
746 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
747 MOVHLPS_shuffle_mask)))]>;
748} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000749} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
Evan Cheng13559d62008-09-26 23:41:32 +0000751let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000752def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
753 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
754
755
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756
757
758// Arithmetic
759
760/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
761///
762/// In addition, we also have a special variant of the scalar form here to
763/// represent the associated intrinsic operation. This form is unlike the
764/// plain scalar form, in that it takes an entire vector (instead of a
765/// scalar) and leaves the top elements undefined.
766///
767/// And, we have a special variant form for a full-vector intrinsic form.
768///
769/// These four forms can each have a reg or a mem operand, so there are a
770/// total of eight "instructions".
771///
772multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
773 SDNode OpNode,
774 Intrinsic F32Int,
775 Intrinsic V4F32Int,
776 bit Commutable = 0> {
777 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000778 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set FR32:$dst, (OpNode FR32:$src))]> {
781 let isCommutable = Commutable;
782 }
783
784 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000785 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
788
789 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000790 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
793 let isCommutable = Commutable;
794 }
795
796 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000799 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800
801 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000802 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set VR128:$dst, (F32Int VR128:$src))]> {
805 let isCommutable = Commutable;
806 }
807
808 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
812
813 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000814 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
817 let isCommutable = Commutable;
818 }
819
820 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000821 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000823 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824}
825
826// Square root.
827defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
828 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
829
830// Reciprocal approximations. Note that these typically require refinement
831// in order to obtain suitable precision.
832defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
833 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
834defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
835 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
836
837// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000838let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 let isCommutable = 1 in {
840 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set VR128:$dst, (v2i64
844 (and VR128:$src1, VR128:$src2)))]>;
845 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set VR128:$dst, (v2i64
849 (or VR128:$src1, VR128:$src2)))]>;
850 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000851 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 [(set VR128:$dst, (v2i64
854 (xor VR128:$src1, VR128:$src2)))]>;
855 }
856
857 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000860 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
861 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
866 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000870 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
871 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000874 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 [(set VR128:$dst,
876 (v2i64 (and (xor VR128:$src1,
877 (bc_v2i64 (v4i32 immAllOnesV))),
878 VR128:$src2)))]>;
879 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000883 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000885 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886}
887
Evan Cheng3ea4d672008-03-05 08:19:16 +0000888let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000890 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
891 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
893 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000895 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
896 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000898 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899}
Nate Begeman03605a02008-07-17 16:51:19 +0000900def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
901 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
902def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
903 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
905// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000906let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
908 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 [(set VR128:$dst,
913 (v4f32 (vector_shuffle
914 VR128:$src1, VR128:$src2,
915 SHUFP_shuffle_mask:$src3)))]>;
916 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000917 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
921 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000922 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 SHUFP_shuffle_mask:$src3)))]>;
924
925 let AddedComplexity = 10 in {
926 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000927 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000928 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 [(set VR128:$dst,
930 (v4f32 (vector_shuffle
931 VR128:$src1, VR128:$src2,
932 UNPCKH_shuffle_mask)))]>;
933 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000934 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000935 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 [(set VR128:$dst,
937 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000938 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 UNPCKH_shuffle_mask)))]>;
940
941 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000942 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000943 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 [(set VR128:$dst,
945 (v4f32 (vector_shuffle
946 VR128:$src1, VR128:$src2,
947 UNPCKL_shuffle_mask)))]>;
948 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000949 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000950 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 [(set VR128:$dst,
952 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000953 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 UNPCKL_shuffle_mask)))]>;
955 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000956} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957
958// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000959def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000960 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000962def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
965
Evan Chengd1d68072008-03-08 00:58:38 +0000966// Prefetch intrinsic.
967def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
968 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
969def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
970 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
971def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
972 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
973def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
974 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
976// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000977def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
980
981// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000982def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983
984// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000985def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000986 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989
990// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000991// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000992// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000993let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000994def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000996 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
Evan Chenga15896e2008-03-12 07:02:50 +0000998let Predicates = [HasSSE1] in {
999 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1001 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1002 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1003 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1004}
1005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001007let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001008def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 [(set VR128:$dst,
1011 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001012def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001013 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 [(set VR128:$dst,
1015 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1016
1017// FIXME: may not be able to eliminate this movss with coalescing the src and
1018// dest register classes are different. We really want to write this pattern
1019// like this:
1020// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1021// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001022let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001023def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1026 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001027def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 [(store (f32 (vector_extract (v4f32 VR128:$src),
1030 (iPTR 0))), addr:$dst)]>;
1031
1032
1033// Move to lower bits of a VR128, leaving upper bits alone.
1034// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001035let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001036let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001038 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040
1041 let AddedComplexity = 15 in
1042 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001043 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set VR128:$dst,
1046 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1047 MOVL_shuffle_mask)))]>;
1048}
1049
1050// Move to lower bits of a VR128 and zeroing upper bits.
1051// Loading from memory automatically zeroing upper bits.
1052let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001053def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001054 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001055 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001056 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
Evan Cheng056afe12008-05-20 18:24:47 +00001058def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001059 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060
1061//===----------------------------------------------------------------------===//
1062// SSE2 Instructions
1063//===----------------------------------------------------------------------===//
1064
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001066let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001067def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001069let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001070def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001073def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(store FR64:$src, addr:$dst)]>;
1076
1077// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001087def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001093def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1096
1097// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001098def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1101 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001102def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1105 Requires<[HasSSE2]>;
1106
1107// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001108def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001111def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1114 (load addr:$src)))]>;
1115
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001116// Match intrinisics which expect MM and XMM operand(s).
1117def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1118 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1119 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1120def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1121 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1122 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001123 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001124def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1125 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1126 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1127def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1128 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1129 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001130 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001131def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1132 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1133 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1134def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1135 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1136 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1137 (load addr:$src)))]>;
1138
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001140def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001141 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 [(set GR32:$dst,
1143 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001144def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1147 (load addr:$src)))]>;
1148
1149// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001150let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001151 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001154let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001155 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001156 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158}
1159
Evan Cheng950aac02007-09-25 01:57:46 +00001160let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001161def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001163 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001164def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001166 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001167 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001168} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001171let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001172 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001173 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001174 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1176 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001177 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001178 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001179 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1181 (load addr:$src), imm:$cc))]>;
1182}
1183
Evan Cheng950aac02007-09-25 01:57:46 +00001184let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001185def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001187 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1188 (implicit EFLAGS)]>;
1189def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001191 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1192 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193
Evan Chengb783fa32007-07-19 01:14:50 +00001194def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001196 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1197 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001198def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001200 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001201 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001202} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001203
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204// Aliases of packed SSE2 instructions for scalar use. These all have names that
1205// start with 'Fs'.
1206
1207// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001208let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001209def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 Requires<[HasSSE2]>, TB, OpSize;
1212
1213// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1214// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001215let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001216def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001217 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218
1219// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1220// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001221let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001222def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001223 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001224 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001227let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001229 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1230 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001231 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001233 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1234 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001237 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1238 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001239 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1241}
1242
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001243def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1244 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001245 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001247 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001248def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1249 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001250 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001252 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001253def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1254 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001257 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001259let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001261 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001262 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001263let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001265 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001268}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269
1270/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1271///
1272/// In addition, we also have a special variant of the scalar form here to
1273/// represent the associated intrinsic operation. This form is unlike the
1274/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1275/// and leaves the top elements undefined.
1276///
1277/// These three forms can each be reg+reg or reg+mem, so there are a total of
1278/// six "instructions".
1279///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001280let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1282 SDNode OpNode, Intrinsic F64Int,
1283 bit Commutable = 0> {
1284 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001285 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001286 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1288 let isCommutable = Commutable;
1289 }
1290
1291 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001292 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1293 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001294 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1296
1297 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001298 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1299 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001300 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1302 let isCommutable = Commutable;
1303 }
1304
1305 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001306 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1307 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001309 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310
1311 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001312 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1313 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001314 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1316 let isCommutable = Commutable;
1317 }
1318
1319 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001320 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1321 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 [(set VR128:$dst, (F64Int VR128:$src1,
1324 sse_load_f64:$src2))]>;
1325}
1326}
1327
1328// Arithmetic instructions
1329defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1330defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1331defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1332defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1333
1334/// sse2_fp_binop_rm - Other SSE2 binops
1335///
1336/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1337/// instructions for a full-vector intrinsic form. Operations that map
1338/// onto C operators don't use this form since they just use the plain
1339/// vector form instead of having a separate vector intrinsic form.
1340///
1341/// This provides a total of eight "instructions".
1342///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001343let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1345 SDNode OpNode,
1346 Intrinsic F64Int,
1347 Intrinsic V2F64Int,
1348 bit Commutable = 0> {
1349
1350 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001351 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001352 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1354 let isCommutable = Commutable;
1355 }
1356
1357 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001358 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1359 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001360 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1362
1363 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001364 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1365 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1368 let isCommutable = Commutable;
1369 }
1370
1371 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001372 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1373 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001375 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376
1377 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001378 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1379 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001380 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1382 let isCommutable = Commutable;
1383 }
1384
1385 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001386 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1387 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001388 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001389 [(set VR128:$dst, (F64Int VR128:$src1,
1390 sse_load_f64:$src2))]>;
1391
1392 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001393 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1394 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001395 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1397 let isCommutable = Commutable;
1398 }
1399
1400 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001401 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1402 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001403 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001404 [(set VR128:$dst, (V2F64Int VR128:$src1,
1405 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406}
1407}
1408
1409defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1410 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1411defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1412 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1413
1414//===----------------------------------------------------------------------===//
1415// SSE packed FP Instructions
1416
1417// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001418let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001421let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001422def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001424 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425
Evan Chengb783fa32007-07-19 01:14:50 +00001426def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001427 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001428 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001430let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001431def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001433let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001434def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001436 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001437def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001438 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001439 [(store (v2f64 VR128:$src), addr:$dst)]>;
1440
1441// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001442def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001443 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001444 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001445def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001447 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448
Evan Cheng3ea4d672008-03-05 08:19:16 +00001449let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 let AddedComplexity = 20 in {
1451 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001452 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001453 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 [(set VR128:$dst,
1455 (v2f64 (vector_shuffle VR128:$src1,
1456 (scalar_to_vector (loadf64 addr:$src2)),
1457 MOVLP_shuffle_mask)))]>;
1458 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001459 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001460 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 [(set VR128:$dst,
1462 (v2f64 (vector_shuffle VR128:$src1,
1463 (scalar_to_vector (loadf64 addr:$src2)),
1464 MOVHP_shuffle_mask)))]>;
1465 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001466} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467
Evan Chengb783fa32007-07-19 01:14:50 +00001468def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001469 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 [(store (f64 (vector_extract (v2f64 VR128:$src),
1471 (iPTR 0))), addr:$dst)]>;
1472
1473// v2f64 extract element 1 is always custom lowered to unpack high to low
1474// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001475def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001476 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 [(store (f64 (vector_extract
1478 (v2f64 (vector_shuffle VR128:$src, (undef),
1479 UNPCKH_shuffle_mask)), (iPTR 0))),
1480 addr:$dst)]>;
1481
1482// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001483def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001484 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1486 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001487def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001488 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1489 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1490 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 TB, Requires<[HasSSE2]>;
1492
1493// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001494def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001495 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1497 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001499 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1500 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1501 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 XS, Requires<[HasSSE2]>;
1503
Evan Chengb783fa32007-07-19 01:14:50 +00001504def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001505 "cvtps2dq\t{$src, $dst|$dst, $src}",
1506 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001507def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001510 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001512def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001513 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1515 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001516def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001517 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001519 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 XS, Requires<[HasSSE2]>;
1521
1522// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001523def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1526 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001527def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001530 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 XD, Requires<[HasSSE2]>;
1532
Evan Chengb783fa32007-07-19 01:14:50 +00001533def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001536def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001539 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540
1541// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001542def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001543 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1545 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001546def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001547 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1549 (load addr:$src)))]>,
1550 TB, Requires<[HasSSE2]>;
1551
Evan Chengb783fa32007-07-19 01:14:50 +00001552def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001553 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001555def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001558 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559
1560// Match intrinsics which expect XMM operand(s).
1561// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001562let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001564 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001565 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1567 GR32:$src2))]>;
1568def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001569 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001570 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1572 (loadi32 addr:$src2)))]>;
1573def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001574 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001575 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1577 VR128:$src2))]>;
1578def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001579 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001580 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1582 (load addr:$src2)))]>;
1583def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001584 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1587 VR128:$src2))]>, XS,
1588 Requires<[HasSSE2]>;
1589def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001590 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001591 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1593 (load addr:$src2)))]>, XS,
1594 Requires<[HasSSE2]>;
1595}
1596
1597// Arithmetic
1598
1599/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1600///
1601/// In addition, we also have a special variant of the scalar form here to
1602/// represent the associated intrinsic operation. This form is unlike the
1603/// plain scalar form, in that it takes an entire vector (instead of a
1604/// scalar) and leaves the top elements undefined.
1605///
1606/// And, we have a special variant form for a full-vector intrinsic form.
1607///
1608/// These four forms can each have a reg or a mem operand, so there are a
1609/// total of eight "instructions".
1610///
1611multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1612 SDNode OpNode,
1613 Intrinsic F64Int,
1614 Intrinsic V2F64Int,
1615 bit Commutable = 0> {
1616 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001617 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001618 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001619 [(set FR64:$dst, (OpNode FR64:$src))]> {
1620 let isCommutable = Commutable;
1621 }
1622
1623 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001624 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001625 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1627
1628 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001629 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1632 let isCommutable = Commutable;
1633 }
1634
1635 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001638 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639
1640 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001641 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set VR128:$dst, (F64Int VR128:$src))]> {
1644 let isCommutable = Commutable;
1645 }
1646
1647 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001648 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1651
1652 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001653 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1656 let isCommutable = Commutable;
1657 }
1658
1659 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001660 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001662 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663}
1664
1665// Square root.
1666defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1667 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1668
1669// There is no f64 version of the reciprocal approximation instructions.
1670
1671// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001672let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 let isCommutable = 1 in {
1674 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001675 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001676 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001677 [(set VR128:$dst,
1678 (and (bc_v2i64 (v2f64 VR128:$src1)),
1679 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1680 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001681 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001682 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 [(set VR128:$dst,
1684 (or (bc_v2i64 (v2f64 VR128:$src1)),
1685 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1686 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001687 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 [(set VR128:$dst,
1690 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1691 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1692 }
1693
1694 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 [(set VR128:$dst,
1698 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001699 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001705 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001707 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001708 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 [(set VR128:$dst,
1710 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001711 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001713 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001714 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 [(set VR128:$dst,
1716 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1717 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1718 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001719 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001720 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001721 [(set VR128:$dst,
1722 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001723 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724}
1725
Evan Cheng3ea4d672008-03-05 08:19:16 +00001726let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001728 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1729 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1730 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001731 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001733 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1734 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1735 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001736 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737}
Evan Cheng33754092008-08-05 22:19:15 +00001738def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001739 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001740def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001741 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742
1743// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001744let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001746 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1747 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1748 [(set VR128:$dst, (v2f64 (vector_shuffle
1749 VR128:$src1, VR128:$src2,
1750 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001752 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 [(set VR128:$dst,
1756 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001757 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 SHUFP_shuffle_mask:$src3)))]>;
1759
1760 let AddedComplexity = 10 in {
1761 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001762 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 [(set VR128:$dst,
1765 (v2f64 (vector_shuffle
1766 VR128:$src1, VR128:$src2,
1767 UNPCKH_shuffle_mask)))]>;
1768 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 [(set VR128:$dst,
1772 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001773 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 UNPCKH_shuffle_mask)))]>;
1775
1776 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001777 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001778 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 [(set VR128:$dst,
1780 (v2f64 (vector_shuffle
1781 VR128:$src1, VR128:$src2,
1782 UNPCKL_shuffle_mask)))]>;
1783 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001784 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 [(set VR128:$dst,
1787 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001788 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001789 UNPCKL_shuffle_mask)))]>;
1790 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001791} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792
1793
1794//===----------------------------------------------------------------------===//
1795// SSE integer instructions
1796
1797// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001798let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001799def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001800 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001801let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001802def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001803 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001804 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001805let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001806def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001807 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001808 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001809let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001810def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001811 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001812 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001814let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001815def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001817 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 XS, Requires<[HasSSE2]>;
1819
Dan Gohman4a4f1512007-07-18 20:23:34 +00001820// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001821let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001822def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001823 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001824 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1825 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001826def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001828 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1829 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830
Evan Cheng88004752008-03-05 08:11:27 +00001831let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832
1833multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1834 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001835 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001836 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1838 let isCommutable = Commutable;
1839 }
Evan Chengb783fa32007-07-19 01:14:50 +00001840 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001841 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001843 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844}
1845
Evan Chengf90f8f82008-05-03 00:52:09 +00001846multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1847 string OpcodeStr,
1848 Intrinsic IntId, Intrinsic IntId2> {
1849 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1850 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1851 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1852 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1853 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1854 [(set VR128:$dst, (IntId VR128:$src1,
1855 (bitconvert (memopv2i64 addr:$src2))))]>;
1856 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1857 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1858 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1859}
1860
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861/// PDI_binop_rm - Simple SSE2 binary operator.
1862multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1863 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001864 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1867 let isCommutable = Commutable;
1868 }
Evan Chengb783fa32007-07-19 01:14:50 +00001869 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001872 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873}
1874
1875/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1876///
1877/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1878/// to collapse (bitconvert VT to VT) into its operand.
1879///
1880multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1881 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001882 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001883 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1885 let isCommutable = Commutable;
1886 }
Evan Chengb783fa32007-07-19 01:14:50 +00001887 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001888 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001889 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890}
1891
Evan Cheng3ea4d672008-03-05 08:19:16 +00001892} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893
1894// 128-bit Integer Arithmetic
1895
1896defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1897defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1898defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1899defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1900
1901defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1902defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1903defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1904defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1905
1906defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1907defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1908defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1909defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1910
1911defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1912defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1913defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1914defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1915
1916defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1917
1918defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1919defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1920defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1921
1922defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1923
1924defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1925defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1926
1927
1928defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1929defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1930defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1931defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1932defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1933
1934
Evan Chengf90f8f82008-05-03 00:52:09 +00001935defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1936 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1937defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1938 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1939defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1940 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941
Evan Chengf90f8f82008-05-03 00:52:09 +00001942defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1943 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1944defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1945 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001946defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001947 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948
Evan Chengf90f8f82008-05-03 00:52:09 +00001949defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1950 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001951defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001952 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953
1954// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001955let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001957 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001958 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001960 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001961 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 // PSRADQri doesn't exist in SSE[1-3].
1963}
1964
1965let Predicates = [HasSSE2] in {
1966 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1967 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1968 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1969 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001970 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1971 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1972 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1973 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1975 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001976
1977 // Shift up / down and insert zero's.
1978 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1979 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1980 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1981 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982}
1983
1984// Logical
1985defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1986defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1987defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1988
Evan Cheng3ea4d672008-03-05 08:19:16 +00001989let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001991 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001992 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1994 VR128:$src2)))]>;
1995
1996 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001997 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001998 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00002000 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001}
2002
2003// SSE2 Integer comparison
2004defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2005defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2006defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2007defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2008defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2009defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2010
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002015def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002016 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002017def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002018 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002019def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002020 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002021def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002022 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2023
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002026def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002027 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002028def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002029 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002030def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002031 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002032def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002033 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002034def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002035 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2036
2037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038// Pack instructions
2039defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2040defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2041defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2042
2043// Shuffle and unpack instructions
2044def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002045 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(set VR128:$dst, (v4i32 (vector_shuffle
2048 VR128:$src1, (undef),
2049 PSHUFD_shuffle_mask:$src2)))]>;
2050def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002051 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002052 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002054 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 (undef),
2056 PSHUFD_shuffle_mask:$src2)))]>;
2057
2058// SSE2 with ImmT == Imm8 and XS prefix.
2059def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002060 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002061 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 [(set VR128:$dst, (v8i16 (vector_shuffle
2063 VR128:$src1, (undef),
2064 PSHUFHW_shuffle_mask:$src2)))]>,
2065 XS, Requires<[HasSSE2]>;
2066def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002067 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002070 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 (undef),
2072 PSHUFHW_shuffle_mask:$src2)))]>,
2073 XS, Requires<[HasSSE2]>;
2074
2075// SSE2 with ImmT == Imm8 and XD prefix.
2076def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002077 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set VR128:$dst, (v8i16 (vector_shuffle
2080 VR128:$src1, (undef),
2081 PSHUFLW_shuffle_mask:$src2)))]>,
2082 XD, Requires<[HasSSE2]>;
2083def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002084 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002085 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002087 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 (undef),
2089 PSHUFLW_shuffle_mask:$src2)))]>,
2090 XD, Requires<[HasSSE2]>;
2091
2092
Evan Cheng3ea4d672008-03-05 08:19:16 +00002093let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002095 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(set VR128:$dst,
2098 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2099 UNPCKL_shuffle_mask)))]>;
2100 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002101 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002102 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 [(set VR128:$dst,
2104 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002105 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 UNPCKL_shuffle_mask)))]>;
2107 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002108 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002109 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 [(set VR128:$dst,
2111 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2112 UNPCKL_shuffle_mask)))]>;
2113 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002114 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002115 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 [(set VR128:$dst,
2117 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002118 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 UNPCKL_shuffle_mask)))]>;
2120 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(set VR128:$dst,
2124 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2125 UNPCKL_shuffle_mask)))]>;
2126 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002127 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002128 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 [(set VR128:$dst,
2130 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002131 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 UNPCKL_shuffle_mask)))]>;
2133 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002134 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002135 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002136 [(set VR128:$dst,
2137 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2138 UNPCKL_shuffle_mask)))]>;
2139 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002140 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(set VR128:$dst,
2143 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002144 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 UNPCKL_shuffle_mask)))]>;
2146
2147 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002148 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002149 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 [(set VR128:$dst,
2151 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2152 UNPCKH_shuffle_mask)))]>;
2153 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002154 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(set VR128:$dst,
2157 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002158 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 UNPCKH_shuffle_mask)))]>;
2160 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002161 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002162 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 [(set VR128:$dst,
2164 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2165 UNPCKH_shuffle_mask)))]>;
2166 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002167 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002168 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 [(set VR128:$dst,
2170 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002171 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 UNPCKH_shuffle_mask)))]>;
2173 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002174 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(set VR128:$dst,
2177 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2178 UNPCKH_shuffle_mask)))]>;
2179 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002180 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002181 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 [(set VR128:$dst,
2183 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002184 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 UNPCKH_shuffle_mask)))]>;
2186 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002187 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set VR128:$dst,
2190 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2191 UNPCKH_shuffle_mask)))]>;
2192 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002193 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002194 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(set VR128:$dst,
2196 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002197 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 UNPCKH_shuffle_mask)))]>;
2199}
2200
2201// Extract / Insert
2202def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002203 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002206 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002207let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002209 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002211 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002213 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002215 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002218 [(set VR128:$dst,
2219 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2220 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221}
2222
2223// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002224def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002225 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2227
2228// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002229let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002230def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002231 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002232 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233
Evan Cheng430de082009-02-10 22:06:28 +00002234let Uses = [RDI] in
2235def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2236 "maskmovdqu\t{$mask, $src|$src, $mask}",
2237 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002240def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002243def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002246def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2249 TB, Requires<[HasSSE2]>;
2250
2251// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002252def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002253 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 TB, Requires<[HasSSE2]>;
2255
2256// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002257def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002259def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2261
Andrew Lenharth785610d2008-02-16 01:24:58 +00002262//TODO: custom lower this so as to never even generate the noop
2263def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2264 (i8 0)), (NOOP)>;
2265def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2266def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2267def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2268 (i8 1)), (MFENCE)>;
2269
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002271// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002272// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002273let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002274 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002276 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277
2278// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002279let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002280def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(set VR128:$dst,
2283 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set VR128:$dst,
2287 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2288
Evan Chengb783fa32007-07-19 01:14:50 +00002289def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(set VR128:$dst,
2292 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(set VR128:$dst,
2296 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2297
Evan Chengb783fa32007-07-19 01:14:50 +00002298def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002299 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2301
Evan Chengb783fa32007-07-19 01:14:50 +00002302def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002303 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2305
2306// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002307def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002308 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309 [(set VR128:$dst,
2310 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2311 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (i64 (vector_extract (v2i64 VR128:$src),
2315 (iPTR 0))), addr:$dst)]>;
2316
2317// FIXME: may not be able to eliminate this movss with coalescing the src and
2318// dest register classes are different. We really want to write this pattern
2319// like this:
2320// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2321// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002322let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002323def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002324 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2326 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002327def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002328 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 [(store (f64 (vector_extract (v2f64 VR128:$src),
2330 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002331def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2334 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002335def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 [(store (i32 (vector_extract (v4i32 VR128:$src),
2338 (iPTR 0))), addr:$dst)]>;
2339
Evan Chengb783fa32007-07-19 01:14:50 +00002340def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002343def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002344 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2346
2347
2348// Move to lower bits of a VR128, leaving upper bits alone.
2349// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002350let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002351 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002352 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002353 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002354 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355
2356 let AddedComplexity = 15 in
2357 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002358 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002359 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002360 [(set VR128:$dst,
2361 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2362 MOVL_shuffle_mask)))]>;
2363}
2364
2365// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002366def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002367 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2369
2370// Move to lower bits of a VR128 and zeroing upper bits.
2371// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002372let AddedComplexity = 20 in {
2373def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2374 "movsd\t{$src, $dst|$dst, $src}",
2375 [(set VR128:$dst,
2376 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2377 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002378
Evan Cheng056afe12008-05-20 18:24:47 +00002379def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2380 (MOVZSD2PDrm addr:$src)>;
2381def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002382 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002383def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002384}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002386// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002387let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002388def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002389 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002390 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002391 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002392// This is X86-64 only.
2393def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2394 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002395 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002396 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002397}
2398
2399let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002400def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002401 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002403 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002404 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002405
2406def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2407 (MOVZDI2PDIrm addr:$src)>;
2408def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2409 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002410def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2411 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002412
Evan Chengb783fa32007-07-19 01:14:50 +00002413def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002414 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002415 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002416 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002417 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002418 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419
Evan Cheng3ad16c42008-05-22 18:56:56 +00002420def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2421 (MOVZQI2PQIrm addr:$src)>;
2422def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2423 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002424def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002425}
Evan Chenge9b9c672008-05-09 21:53:03 +00002426
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002427// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2428// IA32 document. movq xmm1, xmm2 does clear the high bits.
2429let AddedComplexity = 15 in
2430def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2431 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002432 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002433 XS, Requires<[HasSSE2]>;
2434
Evan Cheng056afe12008-05-20 18:24:47 +00002435let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002436def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2437 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002438 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002439 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002440 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441
Evan Cheng056afe12008-05-20 18:24:47 +00002442def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2443 (MOVZPQILo2PQIrm addr:$src)>;
2444}
2445
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446//===----------------------------------------------------------------------===//
2447// SSE3 Instructions
2448//===----------------------------------------------------------------------===//
2449
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002451def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002452 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 [(set VR128:$dst, (v4f32 (vector_shuffle
2454 VR128:$src, (undef),
2455 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002456def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002457 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002458 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002459 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 MOVSHDUP_shuffle_mask)))]>;
2461
Evan Chengb783fa32007-07-19 01:14:50 +00002462def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002463 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 [(set VR128:$dst, (v4f32 (vector_shuffle
2465 VR128:$src, (undef),
2466 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002467def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002470 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 MOVSLDUP_shuffle_mask)))]>;
2472
Evan Chengb783fa32007-07-19 01:14:50 +00002473def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002474 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002475 [(set VR128:$dst,
2476 (v2f64 (vector_shuffle VR128:$src, (undef),
2477 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002478def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002479 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002480 [(set VR128:$dst,
2481 (v2f64 (vector_shuffle
2482 (scalar_to_vector (loadf64 addr:$src)),
2483 (undef), MOVDDUP_shuffle_mask)))]>;
2484
2485def : Pat<(vector_shuffle
2486 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2487 (undef), MOVDDUP_shuffle_mask),
2488 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2489def : Pat<(vector_shuffle
2490 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2491 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2492
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002493
2494// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002495let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002497 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2500 VR128:$src2))]>;
2501 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002502 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002505 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002507 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002508 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2510 VR128:$src2))]>;
2511 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002512 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002513 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002515 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516}
2517
Evan Chengb783fa32007-07-19 01:14:50 +00002518def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002519 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002520 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2521
2522// Horizontal ops
2523class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002524 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002525 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2527class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002528 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002529 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002530 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002531class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002532 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002533 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2535class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002536 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002537 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002538 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539
Evan Cheng3ea4d672008-03-05 08:19:16 +00002540let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2542 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2543 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2544 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2545 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2546 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2547 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2548 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2549}
2550
2551// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002552def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002554def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2556
2557// vector_shuffle v1, <undef> <1, 1, 3, 3>
2558let AddedComplexity = 15 in
2559def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2560 MOVSHDUP_shuffle_mask)),
2561 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2562let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002563def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564 MOVSHDUP_shuffle_mask)),
2565 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2566
2567// vector_shuffle v1, <undef> <0, 0, 2, 2>
2568let AddedComplexity = 15 in
2569 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2570 MOVSLDUP_shuffle_mask)),
2571 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2572let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002573 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002574 MOVSLDUP_shuffle_mask)),
2575 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2576
2577//===----------------------------------------------------------------------===//
2578// SSSE3 Instructions
2579//===----------------------------------------------------------------------===//
2580
Bill Wendling98680292007-08-10 06:22:27 +00002581/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002582multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2583 Intrinsic IntId64, Intrinsic IntId128> {
2584 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2586 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002587
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002588 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2589 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2590 [(set VR64:$dst,
2591 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2592
2593 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2594 (ins VR128:$src),
2595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2596 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2597 OpSize;
2598
2599 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2600 (ins i128mem:$src),
2601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2602 [(set VR128:$dst,
2603 (IntId128
2604 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002605}
2606
Bill Wendling98680292007-08-10 06:22:27 +00002607/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002608multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2609 Intrinsic IntId64, Intrinsic IntId128> {
2610 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2611 (ins VR64:$src),
2612 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2613 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002614
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002615 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2616 (ins i64mem:$src),
2617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2618 [(set VR64:$dst,
2619 (IntId64
2620 (bitconvert (memopv4i16 addr:$src))))]>;
2621
2622 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2623 (ins VR128:$src),
2624 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2625 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2626 OpSize;
2627
2628 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2629 (ins i128mem:$src),
2630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2631 [(set VR128:$dst,
2632 (IntId128
2633 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002634}
2635
2636/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002637multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2638 Intrinsic IntId64, Intrinsic IntId128> {
2639 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2640 (ins VR64:$src),
2641 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2642 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002643
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002644 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2645 (ins i64mem:$src),
2646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2647 [(set VR64:$dst,
2648 (IntId64
2649 (bitconvert (memopv2i32 addr:$src))))]>;
2650
2651 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2652 (ins VR128:$src),
2653 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2654 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2655 OpSize;
2656
2657 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2658 (ins i128mem:$src),
2659 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2660 [(set VR128:$dst,
2661 (IntId128
2662 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002663}
2664
2665defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2666 int_x86_ssse3_pabs_b,
2667 int_x86_ssse3_pabs_b_128>;
2668defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2669 int_x86_ssse3_pabs_w,
2670 int_x86_ssse3_pabs_w_128>;
2671defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2672 int_x86_ssse3_pabs_d,
2673 int_x86_ssse3_pabs_d_128>;
2674
2675/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002676let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002677 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2678 Intrinsic IntId64, Intrinsic IntId128,
2679 bit Commutable = 0> {
2680 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2681 (ins VR64:$src1, VR64:$src2),
2682 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2683 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2684 let isCommutable = Commutable;
2685 }
2686 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2687 (ins VR64:$src1, i64mem:$src2),
2688 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2689 [(set VR64:$dst,
2690 (IntId64 VR64:$src1,
2691 (bitconvert (memopv8i8 addr:$src2))))]>;
2692
2693 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2694 (ins VR128:$src1, VR128:$src2),
2695 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2696 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2697 OpSize {
2698 let isCommutable = Commutable;
2699 }
2700 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2701 (ins VR128:$src1, i128mem:$src2),
2702 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2703 [(set VR128:$dst,
2704 (IntId128 VR128:$src1,
2705 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2706 }
2707}
2708
2709/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002710let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002711 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2712 Intrinsic IntId64, Intrinsic IntId128,
2713 bit Commutable = 0> {
2714 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2715 (ins VR64:$src1, VR64:$src2),
2716 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2717 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2718 let isCommutable = Commutable;
2719 }
2720 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2721 (ins VR64:$src1, i64mem:$src2),
2722 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2723 [(set VR64:$dst,
2724 (IntId64 VR64:$src1,
2725 (bitconvert (memopv4i16 addr:$src2))))]>;
2726
2727 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2728 (ins VR128:$src1, VR128:$src2),
2729 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2730 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2731 OpSize {
2732 let isCommutable = Commutable;
2733 }
2734 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2735 (ins VR128:$src1, i128mem:$src2),
2736 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2737 [(set VR128:$dst,
2738 (IntId128 VR128:$src1,
2739 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2740 }
2741}
2742
2743/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002744let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002745 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2746 Intrinsic IntId64, Intrinsic IntId128,
2747 bit Commutable = 0> {
2748 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2749 (ins VR64:$src1, VR64:$src2),
2750 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2751 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2752 let isCommutable = Commutable;
2753 }
2754 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2755 (ins VR64:$src1, i64mem:$src2),
2756 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2757 [(set VR64:$dst,
2758 (IntId64 VR64:$src1,
2759 (bitconvert (memopv2i32 addr:$src2))))]>;
2760
2761 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2762 (ins VR128:$src1, VR128:$src2),
2763 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2764 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2765 OpSize {
2766 let isCommutable = Commutable;
2767 }
2768 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2769 (ins VR128:$src1, i128mem:$src2),
2770 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2771 [(set VR128:$dst,
2772 (IntId128 VR128:$src1,
2773 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2774 }
2775}
2776
2777defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2778 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002779 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002780defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2781 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002782 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002783defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2784 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002785 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002786defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2787 int_x86_ssse3_phsub_w,
2788 int_x86_ssse3_phsub_w_128>;
2789defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2790 int_x86_ssse3_phsub_d,
2791 int_x86_ssse3_phsub_d_128>;
2792defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2793 int_x86_ssse3_phsub_sw,
2794 int_x86_ssse3_phsub_sw_128>;
2795defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2796 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002797 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002798defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2799 int_x86_ssse3_pmul_hr_sw,
2800 int_x86_ssse3_pmul_hr_sw_128, 1>;
2801defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2802 int_x86_ssse3_pshuf_b,
2803 int_x86_ssse3_pshuf_b_128>;
2804defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2805 int_x86_ssse3_psign_b,
2806 int_x86_ssse3_psign_b_128>;
2807defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2808 int_x86_ssse3_psign_w,
2809 int_x86_ssse3_psign_w_128>;
2810defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2811 int_x86_ssse3_psign_d,
2812 int_x86_ssse3_psign_d_128>;
2813
Evan Cheng3ea4d672008-03-05 08:19:16 +00002814let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002815 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2816 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002817 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002818 [(set VR64:$dst,
2819 (int_x86_ssse3_palign_r
2820 VR64:$src1, VR64:$src2,
2821 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002822 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002823 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002824 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002825 [(set VR64:$dst,
2826 (int_x86_ssse3_palign_r
2827 VR64:$src1,
2828 (bitconvert (memopv2i32 addr:$src2)),
2829 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002830
Bill Wendling1dc817c2007-08-10 09:00:17 +00002831 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2832 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002833 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002834 [(set VR128:$dst,
2835 (int_x86_ssse3_palign_r_128
2836 VR128:$src1, VR128:$src2,
2837 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002838 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002839 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002840 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002841 [(set VR128:$dst,
2842 (int_x86_ssse3_palign_r_128
2843 VR128:$src1,
2844 (bitconvert (memopv4i32 addr:$src2)),
2845 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002846}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847
2848//===----------------------------------------------------------------------===//
2849// Non-Instruction Patterns
2850//===----------------------------------------------------------------------===//
2851
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002852// extload f32 -> f64. This matches load+fextend because we have a hack in
2853// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2854// Since these loads aren't folded into the fextend, we have to match it
2855// explicitly here.
2856let Predicates = [HasSSE2] in
2857 def : Pat<(fextend (loadf32 addr:$src)),
2858 (CVTSS2SDrm addr:$src)>;
2859
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860// bit_convert
2861let Predicates = [HasSSE2] in {
2862 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2863 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2864 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2865 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2866 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2867 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2868 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2869 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2870 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2871 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2872 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2873 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2874 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2875 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2876 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2877 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2878 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2879 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2880 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2881 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2882 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2883 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2884 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2885 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2886 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2887 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2888 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2889 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2890 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2891 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2892}
2893
2894// Move scalar to XMM zero-extended
2895// movd to XMM register zero-extends
2896let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002898def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002900def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002901 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002902def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002903 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002904def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002905 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906}
2907
2908// Splat v2f64 / v2i64
2909let AddedComplexity = 10 in {
2910def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2911 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2912def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2913 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2914def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2915 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2916def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2917 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2918}
2919
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002921def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2922 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2924 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002925// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002926def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2927 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002928 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2929 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002931def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932 SHUFP_unary_shuffle_mask:$sm),
2933 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2934 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002935
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002937def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2938 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2940 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002941def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2942 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2944 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002945// Special binary v2i64 shuffle cases using SHUFPDrri.
2946def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2947 SHUFP_shuffle_mask:$sm)),
2948 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2949 Requires<[HasSSE2]>;
2950// Special unary SHUFPDrri case.
2951def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002952 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002953 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2954 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955
2956// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002957let AddedComplexity = 15 in {
2958def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2959 UNPCKL_v_undef_shuffle_mask:$sm)),
2960 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2961 Requires<[OptForSpeed, HasSSE2]>;
2962def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2963 UNPCKL_v_undef_shuffle_mask:$sm)),
2964 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2965 Requires<[OptForSpeed, HasSSE2]>;
2966}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002967let AddedComplexity = 10 in {
2968def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2969 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002970 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2972 UNPCKL_v_undef_shuffle_mask)),
2973 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2974def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2975 UNPCKL_v_undef_shuffle_mask)),
2976 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2977def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2978 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002979 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980}
2981
2982// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002983let AddedComplexity = 15 in {
2984def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2985 UNPCKH_v_undef_shuffle_mask:$sm)),
2986 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2987 Requires<[OptForSpeed, HasSSE2]>;
2988def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2989 UNPCKH_v_undef_shuffle_mask:$sm)),
2990 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2991 Requires<[OptForSpeed, HasSSE2]>;
2992}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993let AddedComplexity = 10 in {
2994def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2995 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002996 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2998 UNPCKH_v_undef_shuffle_mask)),
2999 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3000def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
3001 UNPCKH_v_undef_shuffle_mask)),
3002 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3003def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
3004 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00003005 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003006}
3007
Evan Cheng13559d62008-09-26 23:41:32 +00003008let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
3010def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3011 MOVHP_shuffle_mask)),
3012 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3013
3014// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
3015def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3016 MOVHLPS_shuffle_mask)),
3017 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3018
3019// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3020def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3021 MOVHLPS_v_undef_shuffle_mask)),
3022 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3023def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3024 MOVHLPS_v_undef_shuffle_mask)),
3025 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3026}
3027
3028let AddedComplexity = 20 in {
3029// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3030// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003031def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003032 MOVLP_shuffle_mask)),
3033 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003034def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035 MOVLP_shuffle_mask)),
3036 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003037def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 MOVHP_shuffle_mask)),
3039 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003040def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003041 MOVHP_shuffle_mask)),
3042 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3043
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003044def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045 MOVLP_shuffle_mask)),
3046 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003047def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 MOVLP_shuffle_mask)),
3049 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003050def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051 MOVHP_shuffle_mask)),
3052 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003053def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003054 MOVHP_shuffle_mask)),
3055 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056}
3057
Evan Cheng2b2a7012008-05-23 21:23:16 +00003058// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3059// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003060def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003061 MOVLP_shuffle_mask)), addr:$src1),
3062 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003063def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003064 MOVLP_shuffle_mask)), addr:$src1),
3065 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003066def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003067 MOVHP_shuffle_mask)), addr:$src1),
3068 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003069def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003070 MOVHP_shuffle_mask)), addr:$src1),
3071 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3072
3073def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003074 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003075 MOVLP_shuffle_mask)), addr:$src1),
3076 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003077def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003078 MOVLP_shuffle_mask)), addr:$src1),
3079 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3080def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003081 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003082 MOVHP_shuffle_mask)), addr:$src1),
3083 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003084def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003085 MOVHP_shuffle_mask)), addr:$src1),
3086 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3087
3088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089let AddedComplexity = 15 in {
3090// Setting the lowest element in the vector.
3091def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3092 MOVL_shuffle_mask)),
3093 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3094def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3095 MOVL_shuffle_mask)),
3096 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3097
3098// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3099def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3100 MOVLP_shuffle_mask)),
3101 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3102def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3103 MOVLP_shuffle_mask)),
3104 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3105}
3106
3107// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003108let AddedComplexity = 15 in
3109def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3110 MOVL_shuffle_mask)),
3111 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003112def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003113 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003114
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115// Some special case pandn patterns.
3116def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3117 VR128:$src2)),
3118 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3119def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3120 VR128:$src2)),
3121 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3122def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3123 VR128:$src2)),
3124 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3125
3126def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003127 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003128 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3129def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003130 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3132def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003133 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003134 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3135
Nate Begeman78246ca2007-11-17 03:58:34 +00003136// vector -> vector casts
3137def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3138 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3139def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3140 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003141def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3142 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3143def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3144 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003145
Evan Cheng51a49b22007-07-20 00:27:43 +00003146// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003147def : Pat<(alignedloadv4i32 addr:$src),
3148 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3149def : Pat<(loadv4i32 addr:$src),
3150 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003151def : Pat<(alignedloadv2i64 addr:$src),
3152 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3153def : Pat<(loadv2i64 addr:$src),
3154 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3155
3156def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3157 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3158def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3159 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3160def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3161 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3162def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3163 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3164def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3165 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3166def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3167 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3168def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3169 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3170def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3171 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003172
3173//===----------------------------------------------------------------------===//
3174// SSE4.1 Instructions
3175//===----------------------------------------------------------------------===//
3176
Dale Johannesena7d2b442008-10-10 23:51:03 +00003177multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003178 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003179 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003180 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003181 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003182 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003183 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003184 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003185 !strconcat(OpcodeStr,
3186 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003187 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3188 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003189
3190 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003191 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003192 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003193 !strconcat(OpcodeStr,
3194 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003195 [(set VR128:$dst,
3196 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003197 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003198
Nate Begemanb2975562008-02-03 07:18:54 +00003199 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003200 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003201 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003202 !strconcat(OpcodeStr,
3203 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003204 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3205 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003206
3207 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003208 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003209 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003210 !strconcat(OpcodeStr,
3211 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003212 [(set VR128:$dst,
3213 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003214 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003215}
3216
Dale Johannesena7d2b442008-10-10 23:51:03 +00003217let Constraints = "$src1 = $dst" in {
3218multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3219 string OpcodeStr,
3220 Intrinsic F32Int,
3221 Intrinsic F64Int> {
3222 // Intrinsic operation, reg.
3223 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3224 (outs VR128:$dst),
3225 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3226 !strconcat(OpcodeStr,
3227 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3228 [(set VR128:$dst,
3229 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3230 OpSize;
3231
3232 // Intrinsic operation, mem.
3233 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3234 (outs VR128:$dst),
3235 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3236 !strconcat(OpcodeStr,
3237 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3238 [(set VR128:$dst,
3239 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3240 OpSize;
3241
3242 // Intrinsic operation, reg.
3243 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3244 (outs VR128:$dst),
3245 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3246 !strconcat(OpcodeStr,
3247 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3248 [(set VR128:$dst,
3249 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3250 OpSize;
3251
3252 // Intrinsic operation, mem.
3253 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3254 (outs VR128:$dst),
3255 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3256 !strconcat(OpcodeStr,
3257 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3258 [(set VR128:$dst,
3259 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3260 OpSize;
3261}
3262}
3263
Nate Begemanb2975562008-02-03 07:18:54 +00003264// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003265defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3266 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3267defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3268 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003269
3270// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3271multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3272 Intrinsic IntId128> {
3273 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3274 (ins VR128:$src),
3275 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3276 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3277 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3278 (ins i128mem:$src),
3279 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3280 [(set VR128:$dst,
3281 (IntId128
3282 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3283}
3284
3285defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3286 int_x86_sse41_phminposuw>;
3287
3288/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003289let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003290 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3291 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003292 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3293 (ins VR128:$src1, VR128:$src2),
3294 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3295 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3296 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003297 let isCommutable = Commutable;
3298 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003299 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3300 (ins VR128:$src1, i128mem:$src2),
3301 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3302 [(set VR128:$dst,
3303 (IntId128 VR128:$src1,
3304 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003305 }
3306}
3307
3308defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3309 int_x86_sse41_pcmpeqq, 1>;
3310defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3311 int_x86_sse41_packusdw, 0>;
3312defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3313 int_x86_sse41_pminsb, 1>;
3314defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3315 int_x86_sse41_pminsd, 1>;
3316defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3317 int_x86_sse41_pminud, 1>;
3318defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3319 int_x86_sse41_pminuw, 1>;
3320defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3321 int_x86_sse41_pmaxsb, 1>;
3322defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3323 int_x86_sse41_pmaxsd, 1>;
3324defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3325 int_x86_sse41_pmaxud, 1>;
3326defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3327 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003328
Mon P Wang14edb092008-12-18 21:42:19 +00003329defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3330
Nate Begeman03605a02008-07-17 16:51:19 +00003331def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3332 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3333def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3334 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3335
Nate Begeman58057962008-02-09 01:38:08 +00003336/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003337let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003338 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3339 SDNode OpNode, Intrinsic IntId128,
3340 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003341 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3342 (ins VR128:$src1, VR128:$src2),
3343 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003344 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3345 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003346 let isCommutable = Commutable;
3347 }
3348 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3349 (ins VR128:$src1, VR128:$src2),
3350 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3351 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3352 OpSize {
3353 let isCommutable = Commutable;
3354 }
3355 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3356 (ins VR128:$src1, i128mem:$src2),
3357 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3358 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003359 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003360 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3361 (ins VR128:$src1, i128mem:$src2),
3362 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3363 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003364 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003365 OpSize;
3366 }
3367}
Dan Gohmane3731f52008-05-23 17:49:40 +00003368defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003369 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003370
Evan Cheng78d00612008-03-14 07:39:27 +00003371/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003372let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003373 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3374 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003375 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003376 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3377 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003378 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003379 [(set VR128:$dst,
3380 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3381 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003382 let isCommutable = Commutable;
3383 }
Evan Cheng78d00612008-03-14 07:39:27 +00003384 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003385 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3386 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003387 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003388 [(set VR128:$dst,
3389 (IntId128 VR128:$src1,
3390 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3391 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003392 }
3393}
3394
3395defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3396 int_x86_sse41_blendps, 0>;
3397defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3398 int_x86_sse41_blendpd, 0>;
3399defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3400 int_x86_sse41_pblendw, 0>;
3401defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3402 int_x86_sse41_dpps, 1>;
3403defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3404 int_x86_sse41_dppd, 1>;
3405defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003406 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003407
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003408
Evan Cheng78d00612008-03-14 07:39:27 +00003409/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003410let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003411 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3412 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3413 (ins VR128:$src1, VR128:$src2),
3414 !strconcat(OpcodeStr,
3415 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3416 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3417 OpSize;
3418
3419 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3420 (ins VR128:$src1, i128mem:$src2),
3421 !strconcat(OpcodeStr,
3422 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3423 [(set VR128:$dst,
3424 (IntId VR128:$src1,
3425 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3426 }
3427}
3428
3429defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3430defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3431defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3432
3433
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003434multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3435 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3436 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3437 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3438
3439 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003441 [(set VR128:$dst,
3442 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3443 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003444}
3445
3446defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3447defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3448defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3449defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3450defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3451defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3452
Evan Cheng56ec77b2008-09-24 23:27:55 +00003453// Common patterns involving scalar load.
3454def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3455 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3456def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3457 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3458
3459def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3460 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3461def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3462 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3463
3464def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3465 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3466def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3467 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3468
3469def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3470 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3471def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3472 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3473
3474def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3475 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3476def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3477 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3478
3479def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3480 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3481def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3482 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3483
3484
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003485multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3486 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3487 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3488 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3489
3490 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3491 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003492 [(set VR128:$dst,
3493 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3494 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003495}
3496
3497defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3498defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3499defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3500defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3501
Evan Cheng56ec77b2008-09-24 23:27:55 +00003502// Common patterns involving scalar load
3503def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003504 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003505def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003506 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003507
3508def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003509 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003510def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003511 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003512
3513
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003514multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3515 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3517 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3518
Evan Cheng56ec77b2008-09-24 23:27:55 +00003519 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003520 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3521 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003522 [(set VR128:$dst, (IntId (bitconvert
3523 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3524 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003525}
3526
3527defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3528defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3529
Evan Cheng56ec77b2008-09-24 23:27:55 +00003530// Common patterns involving scalar load
3531def : Pat<(int_x86_sse41_pmovsxbq
3532 (bitconvert (v4i32 (X86vzmovl
3533 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003534 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003535
3536def : Pat<(int_x86_sse41_pmovzxbq
3537 (bitconvert (v4i32 (X86vzmovl
3538 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003539 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003540
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003541
Nate Begemand77e59e2008-02-11 04:19:36 +00003542/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3543multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003544 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003545 (ins VR128:$src1, i32i8imm:$src2),
3546 !strconcat(OpcodeStr,
3547 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003548 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3549 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003550 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003551 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3552 !strconcat(OpcodeStr,
3553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003554 []>, OpSize;
3555// FIXME:
3556// There's an AssertZext in the way of writing the store pattern
3557// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003558}
3559
Nate Begemand77e59e2008-02-11 04:19:36 +00003560defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003561
Nate Begemand77e59e2008-02-11 04:19:36 +00003562
3563/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3564multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003565 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003566 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3567 !strconcat(OpcodeStr,
3568 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3569 []>, OpSize;
3570// FIXME:
3571// There's an AssertZext in the way of writing the store pattern
3572// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3573}
3574
3575defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3576
3577
3578/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3579multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003580 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003581 (ins VR128:$src1, i32i8imm:$src2),
3582 !strconcat(OpcodeStr,
3583 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3584 [(set GR32:$dst,
3585 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003586 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003587 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3588 !strconcat(OpcodeStr,
3589 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3590 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3591 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003592}
3593
Nate Begemand77e59e2008-02-11 04:19:36 +00003594defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003595
Nate Begemand77e59e2008-02-11 04:19:36 +00003596
Evan Cheng6c249332008-03-24 21:52:23 +00003597/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3598/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003599multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003600 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003601 (ins VR128:$src1, i32i8imm:$src2),
3602 !strconcat(OpcodeStr,
3603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003604 [(set GR32:$dst,
3605 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003606 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003607 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003608 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3609 !strconcat(OpcodeStr,
3610 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003611 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003612 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003613}
3614
Nate Begemand77e59e2008-02-11 04:19:36 +00003615defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003616
Dan Gohmana41862a2008-08-08 18:30:21 +00003617// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3618def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3619 imm:$src2))),
3620 addr:$dst),
3621 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3622 Requires<[HasSSE41]>;
3623
Evan Cheng3ea4d672008-03-05 08:19:16 +00003624let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003625 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003626 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003627 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3628 !strconcat(OpcodeStr,
3629 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3630 [(set VR128:$dst,
3631 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003632 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003633 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3634 !strconcat(OpcodeStr,
3635 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3636 [(set VR128:$dst,
3637 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3638 imm:$src3))]>, OpSize;
3639 }
3640}
3641
3642defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3643
Evan Cheng3ea4d672008-03-05 08:19:16 +00003644let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003645 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003646 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003647 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3648 !strconcat(OpcodeStr,
3649 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3650 [(set VR128:$dst,
3651 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3652 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003653 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003654 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3655 !strconcat(OpcodeStr,
3656 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3657 [(set VR128:$dst,
3658 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3659 imm:$src3)))]>, OpSize;
3660 }
3661}
3662
3663defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3664
Evan Cheng3ea4d672008-03-05 08:19:16 +00003665let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003666 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003667 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003668 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3669 !strconcat(OpcodeStr,
3670 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3671 [(set VR128:$dst,
3672 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003673 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003674 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3675 !strconcat(OpcodeStr,
3676 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3677 [(set VR128:$dst,
3678 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3679 imm:$src3))]>, OpSize;
3680 }
3681}
3682
Evan Chengc2054be2008-03-26 08:11:49 +00003683defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003684
3685let Defs = [EFLAGS] in {
3686def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3687 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3688def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3689 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3690}
3691
3692def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3693 "movntdqa\t{$src, $dst|$dst, $src}",
3694 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003695
3696/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3697let Constraints = "$src1 = $dst" in {
3698 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3699 Intrinsic IntId128, bit Commutable = 0> {
3700 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3701 (ins VR128:$src1, VR128:$src2),
3702 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3703 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3704 OpSize {
3705 let isCommutable = Commutable;
3706 }
3707 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3708 (ins VR128:$src1, i128mem:$src2),
3709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3710 [(set VR128:$dst,
3711 (IntId128 VR128:$src1,
3712 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3713 }
3714}
3715
Nate Begeman235666b2008-07-17 17:04:58 +00003716defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003717
3718def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3719 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3720def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3721 (PCMPGTQrm VR128:$src1, addr:$src2)>;