blob: 0bb5e4b3cbcd0ada86b5120590a8428fd9f68385 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohman28a17352010-07-01 01:59:43 +0000808// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000809SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000810 // If we already have an SDValue for this value, use it. It's important
811 // to do this first, so that we don't create a CopyFromReg if we already
812 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813 SDValue &N = NodeMap[V];
814 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000815
Dan Gohman28a17352010-07-01 01:59:43 +0000816 // If there's a virtual register allocated and initialized for this
817 // value, use it.
818 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
819 if (It != FuncInfo.ValueMap.end()) {
820 unsigned InReg = It->second;
821 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
822 SDValue Chain = DAG.getEntryNode();
823 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
824 }
825
826 // Otherwise create a new SDValue and remember it.
827 SDValue Val = getValueImpl(V);
828 NodeMap[V] = Val;
829 return Val;
830}
831
832/// getNonRegisterValue - Return an SDValue for the given Value, but
833/// don't look in FuncInfo.ValueMap for a virtual register.
834SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
835 // If we already have an SDValue for this value, use it.
836 SDValue &N = NodeMap[V];
837 if (N.getNode()) return N;
838
839 // Otherwise create a new SDValue and remember it.
840 SDValue Val = getValueImpl(V);
841 NodeMap[V] = Val;
842 return Val;
843}
844
845/// getValueImpl - Helper function for getValue and getMaterializedValue.
846/// Create an SDValue for the given value.
847SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000848 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000849 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000850
Dan Gohman383b5f62010-04-17 15:32:28 +0000851 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000852 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853
Dan Gohman383b5f62010-04-17 15:32:28 +0000854 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000855 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000858 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000859
Dan Gohman383b5f62010-04-17 15:32:28 +0000860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000861 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000862
Nate Begeman9008ca62009-04-27 18:41:29 +0000863 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000864 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865
Dan Gohman383b5f62010-04-17 15:32:28 +0000866 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867 visit(CE->getOpcode(), *CE);
868 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000869 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 return N1;
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
874 SmallVector<SDValue, 4> Constants;
875 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
876 OI != OE; ++OI) {
877 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000878 // If the operand is an empty aggregate, there are no values.
879 if (!Val) continue;
880 // Add each leaf value from the operand to the Constants list
881 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
883 Constants.push_back(SDValue(Val, i));
884 }
Bill Wendling87710f02009-12-21 23:47:40 +0000885
Bill Wendling4533cac2010-01-28 21:51:40 +0000886 return DAG.getMergeValues(&Constants[0], Constants.size(),
887 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 }
889
Duncan Sands1df98592010-02-16 11:11:14 +0000890 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
892 "Unknown struct or array constant!");
893
Owen Andersone50ed302009-08-10 22:56:29 +0000894 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895 ComputeValueVTs(TLI, C->getType(), ValueVTs);
896 unsigned NumElts = ValueVTs.size();
897 if (NumElts == 0)
898 return SDValue(); // empty struct
899 SmallVector<SDValue, 4> Constants(NumElts);
900 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000901 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000903 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 else if (EltVT.isFloatingPoint())
905 Constants[i] = DAG.getConstantFP(0, EltVT);
906 else
907 Constants[i] = DAG.getConstant(0, EltVT);
908 }
Bill Wendling87710f02009-12-21 23:47:40 +0000909
Bill Wendling4533cac2010-01-28 21:51:40 +0000910 return DAG.getMergeValues(&Constants[0], NumElts,
911 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000912 }
913
Dan Gohman383b5f62010-04-17 15:32:28 +0000914 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000915 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 const VectorType *VecTy = cast<VectorType>(V->getType());
918 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 // Now that we know the number and type of the elements, get that number of
921 // elements into the Ops array based on what kind of constant it is.
922 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000923 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924 for (unsigned i = 0; i != NumElements; ++i)
925 Ops.push_back(getValue(CP->getOperand(i)));
926 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000927 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929
930 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000931 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 Op = DAG.getConstantFP(0, EltVT);
933 else
934 Op = DAG.getConstant(0, EltVT);
935 Ops.assign(NumElements, Op);
936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000939 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
940 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // If this is a static alloca, generate it as the frameindex instead of
944 // computation.
945 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
946 DenseMap<const AllocaInst*, int>::iterator SI =
947 FuncInfo.StaticAllocaMap.find(AI);
948 if (SI != FuncInfo.StaticAllocaMap.end())
949 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
950 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohman28a17352010-07-01 01:59:43 +0000952 // If this is an instruction which fast-isel has deferred, select it now.
953 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
954 assert(Inst->isSafeToSpeculativelyExecute() &&
955 "Instruction with side effects deferred!");
956 visit(*Inst);
957 DenseMap<const Value *, SDValue>::iterator NIt = NodeMap.find(Inst);
958 if (NIt != NodeMap.end() && NIt->second.getNode())
959 return NIt->second;
960 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman28a17352010-07-01 01:59:43 +0000962 llvm_unreachable("Can't get register for value!");
963 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964}
965
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000966/// Get the EVTs and ArgFlags collections that represent the legalized return
967/// type of the given function. This does not require a DAG or a return value,
968/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000969static void getReturnInfo(const Type* ReturnType,
970 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000971 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Dan Gohmand858e902010-04-17 15:26:15 +0000972 const TargetLowering &TLI,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000973 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000974 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000975 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000976 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000977 if (NumValues == 0) return;
978 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000979
980 for (unsigned j = 0, f = NumValues; j != f; ++j) {
981 EVT VT = ValueVTs[j];
982 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000983
984 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000985 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000986 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000987 ExtendKind = ISD::ZERO_EXTEND;
988
989 // FIXME: C calling convention requires the return type to be promoted to
990 // at least 32-bit. But this is not necessary for non-C calling
991 // conventions. The frontend should mark functions whose return values
992 // require promoting with signext or zeroext attributes.
993 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000994 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000995 if (VT.bitsLT(MinVT))
996 VT = MinVT;
997 }
998
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000999 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
1000 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00001001 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
1002 PartVT.getTypeForEVT(ReturnType->getContext()));
1003
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001004 // 'inreg' on function refers to return value
1005 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001006 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001007 Flags.setInReg();
1008
1009 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001010 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001011 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001012 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001013 Flags.setZExt();
1014
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001015 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001016 OutVTs.push_back(PartVT);
1017 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00001018 if (Offsets)
1019 {
1020 Offsets->push_back(Offset);
1021 Offset += PartSize;
1022 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001023 }
1024 }
1025}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026
Dan Gohman46510a72010-04-15 01:51:59 +00001027void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028 SDValue Chain = getControlRoot();
1029 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001030 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001031
Dan Gohman7451d3e2010-05-29 17:03:36 +00001032 if (!FuncInfo.CanLowerReturn) {
1033 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001034 const Function *F = I.getParent()->getParent();
1035
1036 // Emit a store of the return value through the virtual register.
1037 // Leave Outs empty so that LowerReturn won't try to load return
1038 // registers the usual way.
1039 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001040 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001041 PtrValueVTs);
1042
1043 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1044 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001045
Owen Andersone50ed302009-08-10 22:56:29 +00001046 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001047 SmallVector<uint64_t, 4> Offsets;
1048 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001049 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001050
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001051 SmallVector<SDValue, 4> Chains(NumValues);
1052 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001053 for (unsigned i = 0; i != NumValues; ++i) {
1054 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1055 DAG.getConstant(Offsets[i], PtrVT));
1056 Chains[i] =
1057 DAG.getStore(Chain, getCurDebugLoc(),
1058 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001059 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001060 }
1061
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001062 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1063 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001064 } else if (I.getNumOperands() != 0) {
1065 SmallVector<EVT, 4> ValueVTs;
1066 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1067 unsigned NumValues = ValueVTs.size();
1068 if (NumValues) {
1069 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001070 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1071 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001073 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001075 const Function *F = I.getParent()->getParent();
1076 if (F->paramHasAttr(0, Attribute::SExt))
1077 ExtendKind = ISD::SIGN_EXTEND;
1078 else if (F->paramHasAttr(0, Attribute::ZExt))
1079 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001080
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001081 // FIXME: C calling convention requires the return type to be promoted
1082 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 // conventions. The frontend should mark functions whose return values
1084 // require promoting with signext or zeroext attributes.
1085 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1086 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1087 if (VT.bitsLT(MinVT))
1088 VT = MinVT;
1089 }
1090
1091 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1092 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1093 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001094 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1096 &Parts[0], NumParts, PartVT, ExtendKind);
1097
1098 // 'inreg' on function refers to return value
1099 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1100 if (F->paramHasAttr(0, Attribute::InReg))
1101 Flags.setInReg();
1102
1103 // Propagate extension type if any
1104 if (F->paramHasAttr(0, Attribute::SExt))
1105 Flags.setSExt();
1106 else if (F->paramHasAttr(0, Attribute::ZExt))
1107 Flags.setZExt();
1108
Dan Gohmanc9403652010-07-07 15:54:55 +00001109 for (unsigned i = 0; i < NumParts; ++i) {
1110 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1111 /*isfixed=*/true));
1112 OutVals.push_back(Parts[i]);
1113 }
Evan Cheng3927f432009-03-25 20:20:11 +00001114 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001115 }
1116 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117
1118 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001119 CallingConv::ID CallConv =
1120 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001123
1124 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001126 "LowerReturn didn't return a valid chain!");
1127
1128 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130}
1131
Dan Gohmanad62f532009-04-23 23:13:24 +00001132/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1133/// created for it, emit nodes to copy the value into the virtual
1134/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001135void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001136 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1137 if (VMI != FuncInfo.ValueMap.end()) {
1138 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1139 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001140 }
1141}
1142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1144/// the current basic block, add it to ValueMap now so that we'll get a
1145/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001146void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 // No need to export constants.
1148 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001150 // Already exported?
1151 if (FuncInfo.isExportedInst(V)) return;
1152
1153 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1154 CopyValueToVirtualRegister(V, Reg);
1155}
1156
Dan Gohman46510a72010-04-15 01:51:59 +00001157bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001158 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001159 // The operands of the setcc have to be in this block. We don't know
1160 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001161 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162 // Can export from current BB.
1163 if (VI->getParent() == FromBB)
1164 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // Is already exported, noop.
1167 return FuncInfo.isExportedInst(V);
1168 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001170 // If this is an argument, we can export it if the BB is the entry block or
1171 // if it is already exported.
1172 if (isa<Argument>(V)) {
1173 if (FromBB == &FromBB->getParent()->getEntryBlock())
1174 return true;
1175
1176 // Otherwise, can only export this if it is already exported.
1177 return FuncInfo.isExportedInst(V);
1178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 // Otherwise, constants can always be exported.
1181 return true;
1182}
1183
1184static bool InBlock(const Value *V, const BasicBlock *BB) {
1185 if (const Instruction *I = dyn_cast<Instruction>(V))
1186 return I->getParent() == BB;
1187 return true;
1188}
1189
Dan Gohmanc2277342008-10-17 21:16:08 +00001190/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1191/// This function emits a branch and is used at the leaves of an OR or an
1192/// AND operator tree.
1193///
1194void
Dan Gohman46510a72010-04-15 01:51:59 +00001195SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001196 MachineBasicBlock *TBB,
1197 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001198 MachineBasicBlock *CurBB,
1199 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001200 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201
Dan Gohmanc2277342008-10-17 21:16:08 +00001202 // If the leaf of the tree is a comparison, merge the condition into
1203 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001204 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001205 // The operands of the cmp have to be in this block. We don't know
1206 // how to export them from some other block. If this is the first block
1207 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001208 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001209 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1210 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001212 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001213 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001214 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001215 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 } else {
1217 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001218 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001220
1221 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1223 SwitchCases.push_back(CB);
1224 return;
1225 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001226 }
1227
1228 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001229 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001230 NULL, TBB, FBB, CurBB);
1231 SwitchCases.push_back(CB);
1232}
1233
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001235void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001236 MachineBasicBlock *TBB,
1237 MachineBasicBlock *FBB,
1238 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001239 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001240 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001241 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001242 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001243 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001244 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1245 BOp->getParent() != CurBB->getBasicBlock() ||
1246 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1247 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001248 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 return;
1250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Create TmpBB after CurBB.
1253 MachineFunction::iterator BBI = CurBB;
1254 MachineFunction &MF = DAG.getMachineFunction();
1255 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1256 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001258 if (Opc == Instruction::Or) {
1259 // Codegen X | Y as:
1260 // jmp_if_X TBB
1261 // jmp TmpBB
1262 // TmpBB:
1263 // jmp_if_Y TBB
1264 // jmp FBB
1265 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001268 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001271 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 } else {
1273 assert(Opc == Instruction::And && "Unknown merge op!");
1274 // Codegen X & Y as:
1275 // jmp_if_X TmpBB
1276 // jmp FBB
1277 // TmpBB:
1278 // jmp_if_Y TBB
1279 // jmp FBB
1280 //
1281 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001284 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001287 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 }
1289}
1290
1291/// If the set of cases should be emitted as a series of branches, return true.
1292/// If we should emit this as a bunch of and/or'd together conditions, return
1293/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294bool
Dan Gohman2048b852009-11-23 18:04:58 +00001295SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 // If this is two comparisons of the same values or'd or and'd together, they
1299 // will get folded into a single comparison, so don't emit two blocks.
1300 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1301 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1302 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1303 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1304 return false;
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Chris Lattner133ce872010-01-02 00:00:03 +00001307 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1308 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1309 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1310 Cases[0].CC == Cases[1].CC &&
1311 isa<Constant>(Cases[0].CmpRHS) &&
1312 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1313 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1314 return false;
1315 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1316 return false;
1317 }
1318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 return true;
1320}
1321
Dan Gohman46510a72010-04-15 01:51:59 +00001322void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001325 // Update machine-CFG edges.
1326 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1327
1328 // Figure out which block is immediately after the current one.
1329 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001331 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 NextBlock = BBI;
1333
1334 if (I.isUnconditional()) {
1335 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001339 if (Succ0MBB != NextBlock)
1340 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001342 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 return;
1345 }
1346
1347 // If this condition is one of the special cases we handle, do special stuff
1348 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001349 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1351
1352 // If this is a series of conditions that are or'd or and'd together, emit
1353 // this as a sequence of branches instead of setcc's with and/or operations.
1354 // For example, instead of something like:
1355 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001356 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 // or C, F
1360 // jnz foo
1361 // Emit:
1362 // cmp A, B
1363 // je foo
1364 // cmp D, E
1365 // jle foo
1366 //
Dan Gohman46510a72010-04-15 01:51:59 +00001367 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001368 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 (BOp->getOpcode() == Instruction::And ||
1370 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001371 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1372 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001373 // If the compares in later blocks need to use values not currently
1374 // exported from this block, export them now. This block should always
1375 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378 // Allow some cases to be rejected.
1379 if (ShouldEmitAsBranches(SwitchCases)) {
1380 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1381 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1382 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1383 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001386 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 SwitchCases.erase(SwitchCases.begin());
1388 return;
1389 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // Okay, we decided not to do this, remove any inserted MBB's and clear
1392 // SwitchCases.
1393 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001394 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 SwitchCases.clear();
1397 }
1398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001401 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001402 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // Use visitSwitchCase to actually insert the fast branch sequence for this
1405 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001406 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407}
1408
1409/// visitSwitchCase - Emits the necessary code to represent a single node in
1410/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1412 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 SDValue Cond;
1414 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001415 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001416
1417 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 if (CB.CmpMHS == NULL) {
1419 // Fold "(X == true)" to X and "(X == false)" to !X to
1420 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001421 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001422 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001424 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001425 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001427 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 } else {
1431 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1432
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1434 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435
1436 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438
1439 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001441 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001443 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001444 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 DAG.getConstant(High-Low, VT), ISD::SETULE);
1447 }
1448 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451 SwitchBB->addSuccessor(CB.TrueBB);
1452 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Set NextBlock to be the MBB immediately after the current one, if any.
1455 // This is used to avoid emitting unnecessary branches to the next block.
1456 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001457 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001458 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // If the lhs block is the next block, invert the condition so that we can
1462 // fall through to the lhs instead of the rhs block.
1463 if (CB.TrueBB == NextBlock) {
1464 std::swap(CB.TrueBB, CB.FalseBB);
1465 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001466 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001468
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001470 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001471 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001472
Dan Gohmandeca0522010-06-24 17:08:31 +00001473 // Insert the false branch.
1474 if (CB.FalseBB != NextBlock)
1475 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1476 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001477
1478 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479}
1480
1481/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001482void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // Emit the code for the jump table
1484 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001485 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001486 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1487 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001489 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1490 MVT::Other, Index.getValue(1),
1491 Table, Index);
1492 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493}
1494
1495/// visitJumpTableHeader - This function emits necessary code to produce index
1496/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001497void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 JumpTableHeader &JTH,
1499 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 // Subtract the lowest switch case value from the value being switched on and
1501 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // difference between smallest and largest cases.
1503 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001505 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001508 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001509 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001510 // can be used as an index into the jump table in a subsequent basic block.
1511 // This value may be smaller or larger than the target's pointer type, and
1512 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001513 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohman89496d02010-07-02 00:10:16 +00001515 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001516 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1517 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 JT.Reg = JumpTableReg;
1519
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001520 // Emit the range check for the jump table, and branch to the default block
1521 // for the switch statement if the value being switched on exceeds the largest
1522 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001524 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001525 DAG.getConstant(JTH.Last-JTH.First,VT),
1526 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527
1528 // Set NextBlock to be the MBB immediately after the current one, if any.
1529 // This is used to avoid emitting unnecessary branches to the next block.
1530 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001532
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001533 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 NextBlock = BBI;
1535
Dale Johannesen66978ee2009-01-31 02:22:37 +00001536 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001538 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539
Bill Wendling4533cac2010-01-28 21:51:40 +00001540 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1542 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001543
Bill Wendling87710f02009-12-21 23:47:40 +00001544 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
1546
1547/// visitBitTestHeader - This function emits necessary code to produce value
1548/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001549void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1550 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Subtract the minimum value
1552 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001553 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001554 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556
1557 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001558 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001559 TLI.getSetCCResultType(Sub.getValueType()),
1560 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
Bill Wendling87710f02009-12-21 23:47:40 +00001563 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1564 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565
Dan Gohman89496d02010-07-02 00:10:16 +00001566 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001567 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1568 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569
1570 // Set NextBlock to be the MBB immediately after the current one, if any.
1571 // This is used to avoid emitting unnecessary branches to the next block.
1572 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001573 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001574 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 NextBlock = BBI;
1576
1577 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1578
Dan Gohman99be8ae2010-04-19 22:41:47 +00001579 SwitchBB->addSuccessor(B.Default);
1580 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581
Dale Johannesen66978ee2009-01-31 02:22:37 +00001582 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001584 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585
Bill Wendling4533cac2010-01-28 21:51:40 +00001586 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1588 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001589
Bill Wendling87710f02009-12-21 23:47:40 +00001590 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001594void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1595 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001596 BitTestCase &B,
1597 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001598 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001599 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001600 SDValue Cmp;
1601 if (CountPopulation_64(B.Mask) == 1) {
1602 // Testing for a single bit; just compare the shift count with what it
1603 // would need to be to shift a 1 bit in that position.
1604 Cmp = DAG.getSetCC(getCurDebugLoc(),
1605 TLI.getSetCCResultType(ShiftOp.getValueType()),
1606 ShiftOp,
1607 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1608 TLI.getPointerTy()),
1609 ISD::SETEQ);
1610 } else {
1611 // Make desired shift
1612 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1613 TLI.getPointerTy(),
1614 DAG.getConstant(1, TLI.getPointerTy()),
1615 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616
Dan Gohman8e0163a2010-06-24 02:06:24 +00001617 // Emit bit tests and jumps
1618 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1619 TLI.getPointerTy(), SwitchVal,
1620 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1621 Cmp = DAG.getSetCC(getCurDebugLoc(),
1622 TLI.getSetCCResultType(AndOp.getValueType()),
1623 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1624 ISD::SETNE);
1625 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626
Dan Gohman99be8ae2010-04-19 22:41:47 +00001627 SwitchBB->addSuccessor(B.TargetBB);
1628 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629
Dale Johannesen66978ee2009-01-31 02:22:37 +00001630 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001632 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633
1634 // Set NextBlock to be the MBB immediately after the current one, if any.
1635 // This is used to avoid emitting unnecessary branches to the next block.
1636 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001637 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001638 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 NextBlock = BBI;
1640
Bill Wendling4533cac2010-01-28 21:51:40 +00001641 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001642 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1643 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001644
Bill Wendling87710f02009-12-21 23:47:40 +00001645 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646}
1647
Dan Gohman46510a72010-04-15 01:51:59 +00001648void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651 // Retrieve successors.
1652 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1653 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1654
Gabor Greifb67e6b32009-01-15 11:10:44 +00001655 const Value *Callee(I.getCalledValue());
1656 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657 visitInlineAsm(&I);
1658 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001659 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660
1661 // If the value of the invoke is used outside of its defining block, make it
1662 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001663 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664
1665 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001666 InvokeMBB->addSuccessor(Return);
1667 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668
1669 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001670 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1671 MVT::Other, getControlRoot(),
1672 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673}
1674
Dan Gohman46510a72010-04-15 01:51:59 +00001675void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676}
1677
1678/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1679/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001680bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1681 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001682 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001683 MachineBasicBlock *Default,
1684 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001688 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001690 return false;
1691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 // Get the MachineFunction which holds the current MBB. This is used when
1693 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001694 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
1696 // Figure out which block is immediately after the current one.
1697 MachineBasicBlock *NextBlock = 0;
1698 MachineFunction::iterator BBI = CR.CaseBB;
1699
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001700 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701 NextBlock = BBI;
1702
1703 // TODO: If any two of the cases has the same destination, and if one value
1704 // is the same as the other, but has one bit unset that the other has set,
1705 // use bit manipulation to do two compares at once. For example:
1706 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 // Rearrange the case blocks so that the last one falls through if possible.
1709 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1710 // The last case block won't fall through into 'NextBlock' if we emit the
1711 // branches in this order. See if rearranging a case value would help.
1712 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1713 if (I->BB == NextBlock) {
1714 std::swap(*I, BackCase);
1715 break;
1716 }
1717 }
1718 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 // Create a CaseBlock record representing a conditional branch to
1721 // the Case's target mbb if the value being switched on SV is equal
1722 // to C.
1723 MachineBasicBlock *CurBlock = CR.CaseBB;
1724 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1725 MachineBasicBlock *FallThrough;
1726 if (I != E-1) {
1727 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1728 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001729
1730 // Put SV in a virtual register to make it available from the new blocks.
1731 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732 } else {
1733 // If the last case doesn't match, go to the default block.
1734 FallThrough = Default;
1735 }
1736
Dan Gohman46510a72010-04-15 01:51:59 +00001737 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738 ISD::CondCode CC;
1739 if (I->High == I->Low) {
1740 // This is just small small case range :) containing exactly 1 case
1741 CC = ISD::SETEQ;
1742 LHS = SV; RHS = I->High; MHS = NULL;
1743 } else {
1744 CC = ISD::SETLE;
1745 LHS = I->Low; MHS = SV; RHS = I->High;
1746 }
1747 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 // If emitting the first comparison, just call visitSwitchCase to emit the
1750 // code into the current block. Otherwise, push the CaseBlock onto the
1751 // vector to be later processed by SDISel, and insert the node's MBB
1752 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001753 if (CurBlock == SwitchBB)
1754 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755 else
1756 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 CurBlock = FallThrough;
1759 }
1760
1761 return true;
1762}
1763
1764static inline bool areJTsAllowed(const TargetLowering &TLI) {
1765 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1767 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001770static APInt ComputeRange(const APInt &First, const APInt &Last) {
1771 APInt LastExt(Last), FirstExt(First);
1772 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1773 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1774 return (LastExt - FirstExt + 1ULL);
1775}
1776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001778bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1779 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001780 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001781 MachineBasicBlock* Default,
1782 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 Case& FrontCase = *CR.Range.first;
1784 Case& BackCase = *(CR.Range.second-1);
1785
Chris Lattnere880efe2009-11-07 07:50:34 +00001786 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1787 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788
Chris Lattnere880efe2009-11-07 07:50:34 +00001789 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1791 I!=E; ++I)
1792 TSize += I->size();
1793
Dan Gohmane0567812010-04-08 23:03:40 +00001794 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001796
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001797 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001798 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 if (Density < 0.4)
1800 return false;
1801
David Greene4b69d992010-01-05 01:24:57 +00001802 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001803 << "First entry: " << First << ". Last entry: " << Last << '\n'
1804 << "Range: " << Range
1805 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806
1807 // Get the MachineFunction which holds the current MBB. This is used when
1808 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001809 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810
1811 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001813 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814
1815 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1816
1817 // Create a new basic block to hold the code for loading the address
1818 // of the jump table, and jumping to it. Update successor information;
1819 // we will either branch to the default case for the switch, or the jump
1820 // table.
1821 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1822 CurMF->insert(BBI, JumpTableBB);
1823 CR.CaseBB->addSuccessor(Default);
1824 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 // Build a vector of destination BBs, corresponding to each target
1827 // of the jump table. If the value of the jump table slot corresponds to
1828 // a case statement, push the case's BB onto the vector, otherwise, push
1829 // the default BB.
1830 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001833 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1834 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001835
1836 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 DestBBs.push_back(I->BB);
1838 if (TEI==High)
1839 ++I;
1840 } else {
1841 DestBBs.push_back(Default);
1842 }
1843 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001846 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1847 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 E = DestBBs.end(); I != E; ++I) {
1849 if (!SuccsHandled[(*I)->getNumber()]) {
1850 SuccsHandled[(*I)->getNumber()] = true;
1851 JumpTableBB->addSuccessor(*I);
1852 }
1853 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001854
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001855 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001856 unsigned JTEncoding = TLI.getJumpTableEncoding();
1857 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001858 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 // Set the jump table information so that we can codegen it as a second
1861 // MachineBasicBlock
1862 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001863 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1864 if (CR.CaseBB == SwitchBB)
1865 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 JTCases.push_back(JumpTableBlock(JTH, JT));
1868
1869 return true;
1870}
1871
1872/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1873/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001874bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1875 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001876 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001877 MachineBasicBlock *Default,
1878 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 // Get the MachineFunction which holds the current MBB. This is used when
1880 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001881 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882
1883 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001885 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886
1887 Case& FrontCase = *CR.Range.first;
1888 Case& BackCase = *(CR.Range.second-1);
1889 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1890
1891 // Size is the number of Cases represented by this range.
1892 unsigned Size = CR.Range.second - CR.Range.first;
1893
Chris Lattnere880efe2009-11-07 07:50:34 +00001894 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1895 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 double FMetric = 0;
1897 CaseItr Pivot = CR.Range.first + Size/2;
1898
1899 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1900 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001901 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1903 I!=E; ++I)
1904 TSize += I->size();
1905
Chris Lattnere880efe2009-11-07 07:50:34 +00001906 APInt LSize = FrontCase.size();
1907 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001908 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001909 << "First: " << First << ", Last: " << Last <<'\n'
1910 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1912 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001913 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1914 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001915 APInt Range = ComputeRange(LEnd, RBegin);
1916 assert((Range - 2ULL).isNonNegative() &&
1917 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001918 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001919 (LEnd - First + 1ULL).roundToDouble();
1920 double RDensity = (double)RSize.roundToDouble() /
1921 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001922 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001924 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001925 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1926 << "LDensity: " << LDensity
1927 << ", RDensity: " << RDensity << '\n'
1928 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 if (FMetric < Metric) {
1930 Pivot = J;
1931 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001932 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 }
1934
1935 LSize += J->size();
1936 RSize -= J->size();
1937 }
1938 if (areJTsAllowed(TLI)) {
1939 // If our case is dense we *really* should handle it earlier!
1940 assert((FMetric > 0) && "Should handle dense range earlier!");
1941 } else {
1942 Pivot = CR.Range.first + Size/2;
1943 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 CaseRange LHSR(CR.Range.first, Pivot);
1946 CaseRange RHSR(Pivot, CR.Range.second);
1947 Constant *C = Pivot->Low;
1948 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001951 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001953 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 // Pivot's Value, then we can branch directly to the LHS's Target,
1955 // rather than creating a leaf node for it.
1956 if ((LHSR.second - LHSR.first) == 1 &&
1957 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958 cast<ConstantInt>(C)->getValue() ==
1959 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 TrueBB = LHSR.first->BB;
1961 } else {
1962 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1963 CurMF->insert(BBI, TrueBB);
1964 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001965
1966 // Put SV in a virtual register to make it available from the new blocks.
1967 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 // Similar to the optimization above, if the Value being switched on is
1971 // known to be less than the Constant CR.LT, and the current Case Value
1972 // is CR.LT - 1, then we can branch directly to the target block for
1973 // the current Case Value, rather than emitting a RHS leaf node for it.
1974 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001975 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1976 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 FalseBB = RHSR.first->BB;
1978 } else {
1979 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1980 CurMF->insert(BBI, FalseBB);
1981 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001982
1983 // Put SV in a virtual register to make it available from the new blocks.
1984 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 }
1986
1987 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001988 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 // Otherwise, branch to LHS.
1990 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1991
Dan Gohman99be8ae2010-04-19 22:41:47 +00001992 if (CR.CaseBB == SwitchBB)
1993 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 else
1995 SwitchCases.push_back(CB);
1996
1997 return true;
1998}
1999
2000/// handleBitTestsSwitchCase - if current case range has few destination and
2001/// range span less, than machine word bitwidth, encode case range into series
2002/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002003bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2004 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002005 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002006 MachineBasicBlock* Default,
2007 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002008 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002009 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010
2011 Case& FrontCase = *CR.Range.first;
2012 Case& BackCase = *(CR.Range.second-1);
2013
2014 // Get the MachineFunction which holds the current MBB. This is used when
2015 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002016 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002018 // If target does not have legal shift left, do not emit bit tests at all.
2019 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2020 return false;
2021
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2024 I!=E; ++I) {
2025 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002026 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 // Count unique destinations
2030 SmallSet<MachineBasicBlock*, 4> Dests;
2031 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2032 Dests.insert(I->BB);
2033 if (Dests.size() > 3)
2034 // Don't bother the code below, if there are too much unique destinations
2035 return false;
2036 }
David Greene4b69d992010-01-05 01:24:57 +00002037 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002038 << Dests.size() << '\n'
2039 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002042 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2043 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002044 APInt cmpRange = maxValue - minValue;
2045
David Greene4b69d992010-01-05 01:24:57 +00002046 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002047 << "Low bound: " << minValue << '\n'
2048 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049
Dan Gohmane0567812010-04-08 23:03:40 +00002050 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 (!(Dests.size() == 1 && numCmps >= 3) &&
2052 !(Dests.size() == 2 && numCmps >= 5) &&
2053 !(Dests.size() >= 3 && numCmps >= 6)))
2054 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
David Greene4b69d992010-01-05 01:24:57 +00002056 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 // Optimize the case where all the case values fit in a
2060 // word without having to subtract minValue. In this case,
2061 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002062 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 CaseBitsVector CasesBits;
2069 unsigned i, count = 0;
2070
2071 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2072 MachineBasicBlock* Dest = I->BB;
2073 for (i = 0; i < count; ++i)
2074 if (Dest == CasesBits[i].BB)
2075 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 if (i == count) {
2078 assert((count < 3) && "Too much destinations to test!");
2079 CasesBits.push_back(CaseBits(0, Dest, 0));
2080 count++;
2081 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
2083 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2084 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2085
2086 uint64_t lo = (lowValue - lowBound).getZExtValue();
2087 uint64_t hi = (highValue - lowBound).getZExtValue();
2088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 for (uint64_t j = lo; j <= hi; j++) {
2090 CasesBits[i].Mask |= 1ULL << j;
2091 CasesBits[i].Bits++;
2092 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 }
2095 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 BitTestInfo BTC;
2098
2099 // Figure out which block is immediately after the current one.
2100 MachineFunction::iterator BBI = CR.CaseBB;
2101 ++BBI;
2102
2103 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2104
David Greene4b69d992010-01-05 01:24:57 +00002105 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002107 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002108 << ", Bits: " << CasesBits[i].Bits
2109 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110
2111 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2112 CurMF->insert(BBI, CaseBB);
2113 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2114 CaseBB,
2115 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002116
2117 // Put SV in a virtual register to make it available from the new blocks.
2118 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002120
2121 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002122 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 CR.CaseBB, Default, BTC);
2124
Dan Gohman99be8ae2010-04-19 22:41:47 +00002125 if (CR.CaseBB == SwitchBB)
2126 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 BitTestCases.push_back(BTB);
2129
2130 return true;
2131}
2132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002134size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2135 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137
2138 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2141 Cases.push_back(Case(SI.getSuccessorValue(i),
2142 SI.getSuccessorValue(i),
2143 SMBB));
2144 }
2145 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2146
2147 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002148 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 // Must recompute end() each iteration because it may be
2150 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2152 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2153 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 MachineBasicBlock* nextBB = J->BB;
2155 MachineBasicBlock* currentBB = I->BB;
2156
2157 // If the two neighboring cases go to the same destination, merge them
2158 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002159 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 I->High = J->High;
2161 J = Cases.erase(J);
2162 } else {
2163 I = J++;
2164 }
2165 }
2166
2167 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2168 if (I->Low != I->High)
2169 // A range counts double, since it requires two compares.
2170 ++numCmps;
2171 }
2172
2173 return numCmps;
2174}
2175
Dan Gohman46510a72010-04-15 01:51:59 +00002176void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002177 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 // Figure out which block is immediately after the current one.
2180 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2182
2183 // If there is only the default destination, branch to it if it is not the
2184 // next basic block. Otherwise, just fall through.
2185 if (SI.getNumOperands() == 2) {
2186 // Update machine-CFG edges.
2187
2188 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002189 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002190 if (Default != NextBlock)
2191 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2192 MVT::Other, getControlRoot(),
2193 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 return;
2196 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 // If there are any non-default case statements, create a vector of Cases
2199 // representing each one, and sort the vector so that we can efficiently
2200 // create a binary search tree from them.
2201 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002203 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002204 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002205 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206
2207 // Get the Value to be switched on and default basic blocks, which will be
2208 // inserted into CaseBlock records, representing basic blocks in the binary
2209 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002210 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211
2212 // Push the initial CaseRec onto the worklist
2213 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002214 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2215 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216
2217 while (!WorkList.empty()) {
2218 // Grab a record representing a case range to process off the worklist
2219 CaseRec CR = WorkList.back();
2220 WorkList.pop_back();
2221
Dan Gohman99be8ae2010-04-19 22:41:47 +00002222 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 // If the range has few cases (two or less) emit a series of specific
2226 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002227 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002229
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002230 // If the switch has more than 5 blocks, and at least 40% dense, and the
2231 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002233 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2237 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002238 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 }
2240}
2241
Dan Gohman46510a72010-04-15 01:51:59 +00002242void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002243 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2244
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002245 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002246 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002247 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002248 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002249 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002250 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002251 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2252 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002253 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002254
Bill Wendling4533cac2010-01-28 21:51:40 +00002255 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2256 MVT::Other, getControlRoot(),
2257 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002258}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259
Dan Gohman46510a72010-04-15 01:51:59 +00002260void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 // -0.0 - X --> fneg
2262 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002263 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2265 const VectorType *DestTy = cast<VectorType>(I.getType());
2266 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002267 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002268 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002269 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002270 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002272 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2273 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 return;
2275 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002276 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002278
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002279 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002280 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002281 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002282 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2283 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002284 return;
2285 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002287 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288}
2289
Dan Gohman46510a72010-04-15 01:51:59 +00002290void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 SDValue Op1 = getValue(I.getOperand(0));
2292 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002293 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2294 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295}
2296
Dan Gohman46510a72010-04-15 01:51:59 +00002297void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 SDValue Op1 = getValue(I.getOperand(0));
2299 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002300 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002301 Op2.getValueType() != TLI.getShiftAmountTy()) {
2302 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT PTy = TLI.getPointerTy();
2304 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002305 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002306 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2307 TLI.getShiftAmountTy(), Op2);
2308 // If the operand is larger than the shift count type but the shift
2309 // count type has enough bits to represent any shift value, truncate
2310 // it now. This is a common case and it exposes the truncate to
2311 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002312 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002313 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2314 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2315 TLI.getShiftAmountTy(), Op2);
2316 // Otherwise we'll need to temporarily settle for some other
2317 // convenient type; type legalization will make adjustments as
2318 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002319 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002320 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002321 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002322 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002323 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002324 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002326
Bill Wendling4533cac2010-01-28 21:51:40 +00002327 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2328 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329}
2330
Dan Gohman46510a72010-04-15 01:51:59 +00002331void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002333 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002335 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 predicate = ICmpInst::Predicate(IC->getPredicate());
2337 SDValue Op1 = getValue(I.getOperand(0));
2338 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002339 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002340
Owen Andersone50ed302009-08-10 22:56:29 +00002341 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002342 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343}
2344
Dan Gohman46510a72010-04-15 01:51:59 +00002345void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002347 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002349 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 predicate = FCmpInst::Predicate(FC->getPredicate());
2351 SDValue Op1 = getValue(I.getOperand(0));
2352 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002353 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002354 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002355 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356}
2357
Dan Gohman46510a72010-04-15 01:51:59 +00002358void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002360 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2361 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002362 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002363
Bill Wendling49fcff82009-12-21 22:30:11 +00002364 SmallVector<SDValue, 4> Values(NumValues);
2365 SDValue Cond = getValue(I.getOperand(0));
2366 SDValue TrueVal = getValue(I.getOperand(1));
2367 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002368
Bill Wendling4533cac2010-01-28 21:51:40 +00002369 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002370 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002371 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2372 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002373 SDValue(TrueVal.getNode(),
2374 TrueVal.getResNo() + i),
2375 SDValue(FalseVal.getNode(),
2376 FalseVal.getResNo() + i));
2377
Bill Wendling4533cac2010-01-28 21:51:40 +00002378 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2379 DAG.getVTList(&ValueVTs[0], NumValues),
2380 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002381}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382
Dan Gohman46510a72010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2385 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002387 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388}
2389
Dan Gohman46510a72010-04-15 01:51:59 +00002390void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2392 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2393 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002394 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002395 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396}
2397
Dan Gohman46510a72010-04-15 01:51:59 +00002398void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2400 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2401 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002402 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002403 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404}
2405
Dan Gohman46510a72010-04-15 01:51:59 +00002406void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407 // FPTrunc is never a no-op cast, no need to check
2408 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002409 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002410 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2411 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412}
2413
Dan Gohman46510a72010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415 // FPTrunc is never a no-op cast, no need to check
2416 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002418 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419}
2420
Dan Gohman46510a72010-04-15 01:51:59 +00002421void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 // FPToUI is never a no-op cast, no need to check
2423 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002424 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002425 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426}
2427
Dan Gohman46510a72010-04-15 01:51:59 +00002428void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 // FPToSI is never a no-op cast, no need to check
2430 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002431 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002432 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433}
2434
Dan Gohman46510a72010-04-15 01:51:59 +00002435void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 // UIToFP is never a no-op cast, no need to check
2437 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002438 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002439 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440}
2441
Dan Gohman46510a72010-04-15 01:51:59 +00002442void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002443 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002445 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002446 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447}
2448
Dan Gohman46510a72010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 // What to do depends on the size of the integer and the size of the pointer.
2451 // We can either truncate, zero extend, or no-op, accordingly.
2452 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455}
2456
Dan Gohman46510a72010-04-15 01:51:59 +00002457void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 // What to do depends on the size of the integer and the size of the pointer.
2459 // We can either truncate, zero extend, or no-op, accordingly.
2460 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002462 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463}
2464
Dan Gohman46510a72010-04-15 01:51:59 +00002465void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002467 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468
Bill Wendling49fcff82009-12-21 22:30:11 +00002469 // BitCast assures us that source and destination are the same size so this is
2470 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002471 if (DestVT != N.getValueType())
2472 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2473 DestVT, N)); // convert types.
2474 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002475 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476}
2477
Dan Gohman46510a72010-04-15 01:51:59 +00002478void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479 SDValue InVec = getValue(I.getOperand(0));
2480 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002481 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002482 TLI.getPointerTy(),
2483 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002484 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2485 TLI.getValueType(I.getType()),
2486 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487}
2488
Dan Gohman46510a72010-04-15 01:51:59 +00002489void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002491 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002492 TLI.getPointerTy(),
2493 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002494 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2495 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496}
2497
Mon P Wangaeb06d22008-11-10 04:46:22 +00002498// Utility for visitShuffleVector - Returns true if the mask is mask starting
2499// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002500static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2501 unsigned MaskNumElts = Mask.size();
2502 for (unsigned i = 0; i != MaskNumElts; ++i)
2503 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002504 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002505 return true;
2506}
2507
Dan Gohman46510a72010-04-15 01:51:59 +00002508void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002510 SDValue Src1 = getValue(I.getOperand(0));
2511 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 // Convert the ConstantVector mask operand into an array of ints, with -1
2514 // representing undef values.
2515 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002516 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002517 unsigned MaskNumElts = MaskElts.size();
2518 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 if (isa<UndefValue>(MaskElts[i]))
2520 Mask.push_back(-1);
2521 else
2522 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2523 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002524
Owen Andersone50ed302009-08-10 22:56:29 +00002525 EVT VT = TLI.getValueType(I.getType());
2526 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002527 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002528
Mon P Wangc7849c22008-11-16 05:06:27 +00002529 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002530 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2531 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002532 return;
2533 }
2534
2535 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002536 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2537 // Mask is longer than the source vectors and is a multiple of the source
2538 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002539 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002540 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2541 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2543 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002544 return;
2545 }
2546
Mon P Wangc7849c22008-11-16 05:06:27 +00002547 // Pad both vectors with undefs to make them the same length as the mask.
2548 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2550 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002551 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002552
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2554 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002555 MOps1[0] = Src1;
2556 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002557
2558 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2559 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 &MOps1[0], NumConcat);
2561 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002562 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002564
Mon P Wangaeb06d22008-11-10 04:46:22 +00002565 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002567 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002569 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 MappedOps.push_back(Idx);
2571 else
2572 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002573 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002574
Bill Wendling4533cac2010-01-28 21:51:40 +00002575 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2576 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002577 return;
2578 }
2579
Mon P Wangc7849c22008-11-16 05:06:27 +00002580 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 // Analyze the access pattern of the vector to see if we can extract
2582 // two subvectors and do the shuffle. The analysis is done by calculating
2583 // the range of elements the mask access on both vectors.
2584 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2585 int MaxRange[2] = {-1, -1};
2586
Nate Begeman5a5ca152009-04-29 05:20:52 +00002587 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 int Idx = Mask[i];
2589 int Input = 0;
2590 if (Idx < 0)
2591 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002592
Nate Begeman5a5ca152009-04-29 05:20:52 +00002593 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 Input = 1;
2595 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 if (Idx > MaxRange[Input])
2598 MaxRange[Input] = Idx;
2599 if (Idx < MinRange[Input])
2600 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002601 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002602
Mon P Wangc7849c22008-11-16 05:06:27 +00002603 // Check if the access is smaller than the vector size and can we find
2604 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002605 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2606 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002607 int StartIdx[2]; // StartIdx to extract from
2608 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002609 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002610 RangeUse[Input] = 0; // Unused
2611 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002613 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002614 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002615 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002616 RangeUse[Input] = 1; // Extract from beginning of the vector
2617 StartIdx[Input] = 0;
2618 } else {
2619 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002620 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002621 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002622 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002623 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002624 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002625 }
2626
Bill Wendling636e2582009-08-21 18:16:06 +00002627 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002628 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002629 return;
2630 }
2631 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2632 // Extract appropriate subvector and generate a vector shuffle
2633 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002634 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002635 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002636 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002637 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002638 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002639 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002641
Mon P Wangc7849c22008-11-16 05:06:27 +00002642 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002644 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 int Idx = Mask[i];
2646 if (Idx < 0)
2647 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002648 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 MappedOps.push_back(Idx - StartIdx[0]);
2650 else
2651 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002652 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002653
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2655 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002656 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002657 }
2658 }
2659
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 // We can't use either concat vectors or extract subvectors so fall back to
2661 // replacing the shuffle with extract and build vector.
2662 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT EltVT = VT.getVectorElementType();
2664 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002665 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002666 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002668 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002669 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002671 SDValue Res;
2672
Nate Begeman5a5ca152009-04-29 05:20:52 +00002673 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002674 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2675 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002676 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002677 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2678 EltVT, Src2,
2679 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2680
2681 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002682 }
2683 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2686 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 const Value *Op0 = I.getOperand(0);
2691 const Value *Op1 = I.getOperand(1);
2692 const Type *AggTy = I.getType();
2693 const Type *ValTy = Op1->getType();
2694 bool IntoUndef = isa<UndefValue>(Op0);
2695 bool FromUndef = isa<UndefValue>(Op1);
2696
2697 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2698 I.idx_begin(), I.idx_end());
2699
Owen Andersone50ed302009-08-10 22:56:29 +00002700 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002702 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2704
2705 unsigned NumAggValues = AggValueVTs.size();
2706 unsigned NumValValues = ValValueVTs.size();
2707 SmallVector<SDValue, 4> Values(NumAggValues);
2708
2709 SDValue Agg = getValue(Op0);
2710 SDValue Val = getValue(Op1);
2711 unsigned i = 0;
2712 // Copy the beginning value(s) from the original aggregate.
2713 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002714 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 SDValue(Agg.getNode(), Agg.getResNo() + i);
2716 // Copy values from the inserted value(s).
2717 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002718 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2720 // Copy remaining value(s) from the original aggregate.
2721 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002722 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 SDValue(Agg.getNode(), Agg.getResNo() + i);
2724
Bill Wendling4533cac2010-01-28 21:51:40 +00002725 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2726 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2727 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728}
2729
Dan Gohman46510a72010-04-15 01:51:59 +00002730void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 const Value *Op0 = I.getOperand(0);
2732 const Type *AggTy = Op0->getType();
2733 const Type *ValTy = I.getType();
2734 bool OutOfUndef = isa<UndefValue>(Op0);
2735
2736 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2737 I.idx_begin(), I.idx_end());
2738
Owen Andersone50ed302009-08-10 22:56:29 +00002739 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2741
2742 unsigned NumValValues = ValValueVTs.size();
2743 SmallVector<SDValue, 4> Values(NumValValues);
2744
2745 SDValue Agg = getValue(Op0);
2746 // Copy out the selected value(s).
2747 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2748 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002749 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002750 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002751 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752
Bill Wendling4533cac2010-01-28 21:51:40 +00002753 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2754 DAG.getVTList(&ValValueVTs[0], NumValValues),
2755 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756}
2757
Dan Gohman46510a72010-04-15 01:51:59 +00002758void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 SDValue N = getValue(I.getOperand(0));
2760 const Type *Ty = I.getOperand(0)->getType();
2761
Dan Gohman46510a72010-04-15 01:51:59 +00002762 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002764 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2766 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2767 if (Field) {
2768 // N = N + Offset
2769 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002770 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 DAG.getIntPtrConstant(Offset));
2772 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002775 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2776 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2777
2778 // Offset canonically 0 for unions, but type changes
2779 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 } else {
2781 Ty = cast<SequentialType>(Ty)->getElementType();
2782
2783 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002784 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002785 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002786 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002787 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002788 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002790 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002791 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002792 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2793 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002794 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002795 else
Evan Chengb1032a82009-02-09 20:54:38 +00002796 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002797
Dale Johannesen66978ee2009-01-31 02:22:37 +00002798 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002799 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 continue;
2801 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002804 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2805 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 SDValue IdxN = getValue(Idx);
2807
2808 // If the index is smaller or larger than intptr_t, truncate or extend
2809 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002810 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811
2812 // If this is a multiply by a power of two, turn it into a shl
2813 // immediately. This is a very common case.
2814 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002815 if (ElementSize.isPowerOf2()) {
2816 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002817 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002818 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002819 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002821 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002822 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002823 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 }
2825 }
2826
Scott Michelfdc40a02009-02-17 22:15:04 +00002827 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002828 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 }
2830 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 setValue(&I, N);
2833}
2834
Dan Gohman46510a72010-04-15 01:51:59 +00002835void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836 // If this is a fixed sized alloca in the entry block of the function,
2837 // allocate it statically on the stack.
2838 if (FuncInfo.StaticAllocaMap.count(&I))
2839 return; // getValue will auto-populate this.
2840
2841 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002842 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 unsigned Align =
2844 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2845 I.getAlignment());
2846
2847 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002848
Owen Andersone50ed302009-08-10 22:56:29 +00002849 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002850 if (AllocSize.getValueType() != IntPtr)
2851 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2852
2853 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2854 AllocSize,
2855 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 // Handle alignment. If the requested alignment is less than or equal to
2858 // the stack alignment, ignore it. If the size is greater than or equal to
2859 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002860 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861 if (Align <= StackAlign)
2862 Align = 0;
2863
2864 // Round the size of the allocation up to the stack alignment size
2865 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002866 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002867 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002871 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002872 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2874
2875 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002877 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002878 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879 setValue(&I, DSA);
2880 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002882 // Inform the Frame Information that we have just allocated a variable-sized
2883 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002884 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885}
2886
Dan Gohman46510a72010-04-15 01:51:59 +00002887void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 const Value *SV = I.getOperand(0);
2889 SDValue Ptr = getValue(SV);
2890
2891 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002894 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 unsigned Alignment = I.getAlignment();
2896
Owen Andersone50ed302009-08-10 22:56:29 +00002897 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898 SmallVector<uint64_t, 4> Offsets;
2899 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2900 unsigned NumValues = ValueVTs.size();
2901 if (NumValues == 0)
2902 return;
2903
2904 SDValue Root;
2905 bool ConstantMemory = false;
2906 if (I.isVolatile())
2907 // Serialize volatile loads with other side effects.
2908 Root = getRoot();
2909 else if (AA->pointsToConstantMemory(SV)) {
2910 // Do not serialize (non-volatile) loads of constant memory with anything.
2911 Root = DAG.getEntryNode();
2912 ConstantMemory = true;
2913 } else {
2914 // Do not serialize non-volatile loads against each other.
2915 Root = DAG.getRoot();
2916 }
2917
2918 SmallVector<SDValue, 4> Values(NumValues);
2919 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002920 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002922 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2923 PtrVT, Ptr,
2924 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002925 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002926 A, SV, Offsets[i], isVolatile,
2927 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 Values[i] = L;
2930 Chains[i] = L.getValue(1);
2931 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002934 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002935 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 if (isVolatile)
2937 DAG.setRoot(Chain);
2938 else
2939 PendingLoads.push_back(Chain);
2940 }
2941
Bill Wendling4533cac2010-01-28 21:51:40 +00002942 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2943 DAG.getVTList(&ValueVTs[0], NumValues),
2944 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002945}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946
Dan Gohman46510a72010-04-15 01:51:59 +00002947void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2948 const Value *SrcV = I.getOperand(0);
2949 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950
Owen Andersone50ed302009-08-10 22:56:29 +00002951 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 SmallVector<uint64_t, 4> Offsets;
2953 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2954 unsigned NumValues = ValueVTs.size();
2955 if (NumValues == 0)
2956 return;
2957
2958 // Get the lowered operands. Note that we do this after
2959 // checking if NumResults is zero, because with zero results
2960 // the operands won't have values in the map.
2961 SDValue Src = getValue(SrcV);
2962 SDValue Ptr = getValue(PtrV);
2963
2964 SDValue Root = getRoot();
2965 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002966 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002968 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002970
2971 for (unsigned i = 0; i != NumValues; ++i) {
2972 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2973 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002974 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002975 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002976 Add, PtrV, Offsets[i], isVolatile,
2977 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002978 }
2979
Bill Wendling4533cac2010-01-28 21:51:40 +00002980 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2981 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982}
2983
2984/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2985/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002986void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002987 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 bool HasChain = !I.doesNotAccessMemory();
2989 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2990
2991 // Build the operand list.
2992 SmallVector<SDValue, 8> Ops;
2993 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2994 if (OnlyLoad) {
2995 // We don't need to serialize loads against other loads.
2996 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002997 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 Ops.push_back(getRoot());
2999 }
3000 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003001
3002 // Info is set by getTgtMemInstrinsic
3003 TargetLowering::IntrinsicInfo Info;
3004 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3005
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003006 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003007 if (!IsTgtIntrinsic)
3008 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009
3010 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003011 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3012 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 assert(TLI.isTypeLegal(Op.getValueType()) &&
3014 "Intrinsic uses a non-legal type?");
3015 Ops.push_back(Op);
3016 }
3017
Owen Andersone50ed302009-08-10 22:56:29 +00003018 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003019 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3020#ifndef NDEBUG
3021 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3022 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3023 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 }
Bob Wilson8d919552009-07-31 22:41:21 +00003025#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029
Bob Wilson8d919552009-07-31 22:41:21 +00003030 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031
3032 // Create the node.
3033 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003034 if (IsTgtIntrinsic) {
3035 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003036 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003037 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003038 Info.memVT, Info.ptrVal, Info.offset,
3039 Info.align, Info.vol,
3040 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003041 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003042 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003043 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003044 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003045 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003046 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003047 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003048 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003049 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003050 }
3051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 if (HasChain) {
3053 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3054 if (OnlyLoad)
3055 PendingLoads.push_back(Chain);
3056 else
3057 DAG.setRoot(Chain);
3058 }
Bill Wendling856ff412009-12-22 00:12:37 +00003059
Benjamin Kramerf0127052010-01-05 13:12:22 +00003060 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003062 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003063 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003064 }
Bill Wendling856ff412009-12-22 00:12:37 +00003065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 setValue(&I, Result);
3067 }
3068}
3069
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003070/// GetSignificand - Get the significand and build it into a floating-point
3071/// number with exponent of 1:
3072///
3073/// Op = (Op & 0x007fffff) | 0x3f800000;
3074///
3075/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003076static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003077GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003078 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3079 DAG.getConstant(0x007fffff, MVT::i32));
3080 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3081 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003082 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003083}
3084
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003085/// GetExponent - Get the exponent:
3086///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003087/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003088///
3089/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003090static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003091GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003092 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3094 DAG.getConstant(0x7f800000, MVT::i32));
3095 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003096 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3098 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003099 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003100}
3101
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003102/// getF32Constant - Get 32-bit floating point constant.
3103static SDValue
3104getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003106}
3107
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003108/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109/// visitIntrinsicCall: I is a call instruction
3110/// Op is the associated NodeType for I
3111const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003112SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3113 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003114 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003115 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003116 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003117 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003118 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003119 getValue(I.getArgOperand(0)),
3120 getValue(I.getArgOperand(1)),
3121 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 setValue(&I, L);
3123 DAG.setRoot(L.getValue(1));
3124 return 0;
3125}
3126
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003127// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003128const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003129SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003130 SDValue Op1 = getValue(I.getArgOperand(0));
3131 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003132
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003134 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003135 return 0;
3136}
Bill Wendling74c37652008-12-09 22:08:41 +00003137
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003138/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3139/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003140void
Dan Gohman46510a72010-04-15 01:51:59 +00003141SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003142 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003143 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003144
Gabor Greif0635f352010-06-25 09:38:13 +00003145 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003146 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003147 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003148
3149 // Put the exponent in the right bit position for later addition to the
3150 // final result:
3151 //
3152 // #define LOG2OFe 1.4426950f
3153 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003155 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003157
3158 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3160 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003161
3162 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003164 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003165
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003166 if (LimitFloatPrecision <= 6) {
3167 // For floating-point precision of 6:
3168 //
3169 // TwoToFractionalPartOfX =
3170 // 0.997535578f +
3171 // (0.735607626f + 0.252464424f * x) * x;
3172 //
3173 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003175 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003177 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3179 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003180 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003182
3183 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003185 TwoToFracPartOfX, IntegerPartOfX);
3186
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3189 // For floating-point precision of 12:
3190 //
3191 // TwoToFractionalPartOfX =
3192 // 0.999892986f +
3193 // (0.696457318f +
3194 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3195 //
3196 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003198 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003200 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3202 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003203 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3205 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003206 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003208
3209 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003211 TwoToFracPartOfX, IntegerPartOfX);
3212
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003214 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3215 // For floating-point precision of 18:
3216 //
3217 // TwoToFractionalPartOfX =
3218 // 0.999999982f +
3219 // (0.693148872f +
3220 // (0.240227044f +
3221 // (0.554906021e-1f +
3222 // (0.961591928e-2f +
3223 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3224 //
3225 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003227 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003229 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3231 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003232 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3234 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003235 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3237 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003238 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3240 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3243 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003245 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003247
3248 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003250 TwoToFracPartOfX, IntegerPartOfX);
3251
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003253 }
3254 } else {
3255 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003256 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003257 getValue(I.getArgOperand(0)).getValueType(),
3258 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003259 }
3260
Dale Johannesen59e577f2008-09-05 18:38:42 +00003261 setValue(&I, result);
3262}
3263
Bill Wendling39150252008-09-09 20:39:27 +00003264/// visitLog - Lower a log intrinsic. Handles the special sequences for
3265/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003266void
Dan Gohman46510a72010-04-15 01:51:59 +00003267SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003268 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003269 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003270
Gabor Greif0635f352010-06-25 09:38:13 +00003271 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003272 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003273 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003275
3276 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003277 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003279 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003280
3281 // Get the significand and build it into a floating-point number with
3282 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003283 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003284
3285 if (LimitFloatPrecision <= 6) {
3286 // For floating-point precision of 6:
3287 //
3288 // LogofMantissa =
3289 // -1.1609546f +
3290 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003291 //
Bill Wendling39150252008-09-09 20:39:27 +00003292 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003294 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003296 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3298 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003299 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003300
Scott Michelfdc40a02009-02-17 22:15:04 +00003301 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003303 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3304 // For floating-point precision of 12:
3305 //
3306 // LogOfMantissa =
3307 // -1.7417939f +
3308 // (2.8212026f +
3309 // (-1.4699568f +
3310 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3311 //
3312 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003316 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3318 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003319 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3321 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003322 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3324 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003325 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003326
Scott Michelfdc40a02009-02-17 22:15:04 +00003327 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003329 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3330 // For floating-point precision of 18:
3331 //
3332 // LogOfMantissa =
3333 // -2.1072184f +
3334 // (4.2372794f +
3335 // (-3.7029485f +
3336 // (2.2781945f +
3337 // (-0.87823314f +
3338 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3339 //
3340 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003342 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003344 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3346 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3349 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003350 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3352 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3355 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3358 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003360
Scott Michelfdc40a02009-02-17 22:15:04 +00003361 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003363 }
3364 } else {
3365 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003366 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003367 getValue(I.getArgOperand(0)).getValueType(),
3368 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003369 }
3370
Dale Johannesen59e577f2008-09-05 18:38:42 +00003371 setValue(&I, result);
3372}
3373
Bill Wendling3eb59402008-09-09 00:28:24 +00003374/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3375/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003376void
Dan Gohman46510a72010-04-15 01:51:59 +00003377SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003378 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003379 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003380
Gabor Greif0635f352010-06-25 09:38:13 +00003381 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003382 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003383 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003385
Bill Wendling39150252008-09-09 20:39:27 +00003386 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003387 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003388
Bill Wendling3eb59402008-09-09 00:28:24 +00003389 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003390 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003391 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003392
Bill Wendling3eb59402008-09-09 00:28:24 +00003393 // Different possible minimax approximations of significand in
3394 // floating-point for various degrees of accuracy over [1,2].
3395 if (LimitFloatPrecision <= 6) {
3396 // For floating-point precision of 6:
3397 //
3398 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3399 //
3400 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003402 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003404 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3406 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003407 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003408
Scott Michelfdc40a02009-02-17 22:15:04 +00003409 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003411 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3412 // For floating-point precision of 12:
3413 //
3414 // Log2ofMantissa =
3415 // -2.51285454f +
3416 // (4.07009056f +
3417 // (-2.12067489f +
3418 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003419 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003420 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003422 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003424 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3426 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003427 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3429 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3432 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003434
Scott Michelfdc40a02009-02-17 22:15:04 +00003435 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003437 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3438 // For floating-point precision of 18:
3439 //
3440 // Log2ofMantissa =
3441 // -3.0400495f +
3442 // (6.1129976f +
3443 // (-5.3420409f +
3444 // (3.2865683f +
3445 // (-1.2669343f +
3446 // (0.27515199f -
3447 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3448 //
3449 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3455 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3458 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3461 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3464 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3467 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003469
Scott Michelfdc40a02009-02-17 22:15:04 +00003470 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003472 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003473 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003474 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003475 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003476 getValue(I.getArgOperand(0)).getValueType(),
3477 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003478 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003479
Dale Johannesen59e577f2008-09-05 18:38:42 +00003480 setValue(&I, result);
3481}
3482
Bill Wendling3eb59402008-09-09 00:28:24 +00003483/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3484/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003485void
Dan Gohman46510a72010-04-15 01:51:59 +00003486SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003487 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003488 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003489
Gabor Greif0635f352010-06-25 09:38:13 +00003490 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003491 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003492 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003494
Bill Wendling39150252008-09-09 20:39:27 +00003495 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003496 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003499
3500 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003501 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003502 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003503
3504 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003505 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003506 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003507 // Log10ofMantissa =
3508 // -0.50419619f +
3509 // (0.60948995f - 0.10380950f * x) * x;
3510 //
3511 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003515 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3517 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003518 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003519
Scott Michelfdc40a02009-02-17 22:15:04 +00003520 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003522 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3523 // For floating-point precision of 12:
3524 //
3525 // Log10ofMantissa =
3526 // -0.64831180f +
3527 // (0.91751397f +
3528 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3529 //
3530 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003532 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3536 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003537 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3539 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003541
Scott Michelfdc40a02009-02-17 22:15:04 +00003542 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003544 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003545 // For floating-point precision of 18:
3546 //
3547 // Log10ofMantissa =
3548 // -0.84299375f +
3549 // (1.5327582f +
3550 // (-1.0688956f +
3551 // (0.49102474f +
3552 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3553 //
3554 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3560 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3563 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3566 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3569 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003571
Scott Michelfdc40a02009-02-17 22:15:04 +00003572 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003574 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003575 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003576 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003577 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003578 getValue(I.getArgOperand(0)).getValueType(),
3579 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003580 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003581
Dale Johannesen59e577f2008-09-05 18:38:42 +00003582 setValue(&I, result);
3583}
3584
Bill Wendlinge10c8142008-09-09 22:39:21 +00003585/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3586/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003587void
Dan Gohman46510a72010-04-15 01:51:59 +00003588SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003589 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003590 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003591
Gabor Greif0635f352010-06-25 09:38:13 +00003592 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003593 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003594 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003595
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003597
3598 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3600 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003601
3602 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003604 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003605
3606 if (LimitFloatPrecision <= 6) {
3607 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003608 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003609 // TwoToFractionalPartOfX =
3610 // 0.997535578f +
3611 // (0.735607626f + 0.252464424f * x) * x;
3612 //
3613 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003615 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3619 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003622 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003624
Scott Michelfdc40a02009-02-17 22:15:04 +00003625 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003627 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3628 // For floating-point precision of 12:
3629 //
3630 // TwoToFractionalPartOfX =
3631 // 0.999892986f +
3632 // (0.696457318f +
3633 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3634 //
3635 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003637 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3641 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3644 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003647 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003649
Scott Michelfdc40a02009-02-17 22:15:04 +00003650 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003652 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3653 // For floating-point precision of 18:
3654 //
3655 // TwoToFractionalPartOfX =
3656 // 0.999999982f +
3657 // (0.693148872f +
3658 // (0.240227044f +
3659 // (0.554906021e-1f +
3660 // (0.961591928e-2f +
3661 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3662 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3668 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3671 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3674 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3677 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3680 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003683 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003685
Scott Michelfdc40a02009-02-17 22:15:04 +00003686 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003688 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003689 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003690 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003691 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003692 getValue(I.getArgOperand(0)).getValueType(),
3693 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003694 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003695
Dale Johannesen601d3c02008-09-05 01:48:15 +00003696 setValue(&I, result);
3697}
3698
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003699/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3700/// limited-precision mode with x == 10.0f.
3701void
Dan Gohman46510a72010-04-15 01:51:59 +00003702SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003703 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003704 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003705 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003706 bool IsExp10 = false;
3707
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003709 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003710 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3711 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3712 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3713 APFloat Ten(10.0f);
3714 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3715 }
3716 }
3717 }
3718
3719 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003720 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003721
3722 // Put the exponent in the right bit position for later addition to the
3723 // final result:
3724 //
3725 // #define LOG2OF10 3.3219281f
3726 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003730
3731 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3733 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003734
3735 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003737 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003738
3739 if (LimitFloatPrecision <= 6) {
3740 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003741 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003742 // twoToFractionalPartOfX =
3743 // 0.997535578f +
3744 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003745 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3752 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003755 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003757
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003758 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003760 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3761 // For floating-point precision of 12:
3762 //
3763 // TwoToFractionalPartOfX =
3764 // 0.999892986f +
3765 // (0.696457318f +
3766 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3767 //
3768 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3774 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3777 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003780 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003782
Scott Michelfdc40a02009-02-17 22:15:04 +00003783 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003785 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3786 // For floating-point precision of 18:
3787 //
3788 // TwoToFractionalPartOfX =
3789 // 0.999999982f +
3790 // (0.693148872f +
3791 // (0.240227044f +
3792 // (0.554906021e-1f +
3793 // (0.961591928e-2f +
3794 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3795 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3801 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3804 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3807 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3810 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3813 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003816 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003818
Scott Michelfdc40a02009-02-17 22:15:04 +00003819 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003821 }
3822 } else {
3823 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003824 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003825 getValue(I.getArgOperand(0)).getValueType(),
3826 getValue(I.getArgOperand(0)),
3827 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003828 }
3829
3830 setValue(&I, result);
3831}
3832
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003833
3834/// ExpandPowI - Expand a llvm.powi intrinsic.
3835static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3836 SelectionDAG &DAG) {
3837 // If RHS is a constant, we can expand this out to a multiplication tree,
3838 // otherwise we end up lowering to a call to __powidf2 (for example). When
3839 // optimizing for size, we only want to do this if the expansion would produce
3840 // a small number of multiplies, otherwise we do the full expansion.
3841 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3842 // Get the exponent as a positive value.
3843 unsigned Val = RHSC->getSExtValue();
3844 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003845
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003846 // powi(x, 0) -> 1.0
3847 if (Val == 0)
3848 return DAG.getConstantFP(1.0, LHS.getValueType());
3849
Dan Gohmanae541aa2010-04-15 04:33:49 +00003850 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003851 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3852 // If optimizing for size, don't insert too many multiplies. This
3853 // inserts up to 5 multiplies.
3854 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3855 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003856 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003857 // powi(x,15) generates one more multiply than it should), but this has
3858 // the benefit of being both really simple and much better than a libcall.
3859 SDValue Res; // Logically starts equal to 1.0
3860 SDValue CurSquare = LHS;
3861 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003862 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003863 if (Res.getNode())
3864 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3865 else
3866 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003867 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003868
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003869 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3870 CurSquare, CurSquare);
3871 Val >>= 1;
3872 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003873
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003874 // If the original was negative, invert the result, producing 1/(x*x*x).
3875 if (RHSC->getSExtValue() < 0)
3876 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3877 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3878 return Res;
3879 }
3880 }
3881
3882 // Otherwise, expand to a libcall.
3883 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3884}
3885
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003886/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3887/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3888/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003889bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003890SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3891 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003892 uint64_t Offset,
3893 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003894 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003895 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003896
Devang Patel719f6a92010-04-29 20:40:36 +00003897 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003898 // Ignore inlined function arguments here.
3899 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003900 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003901 return false;
3902
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003903 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3904 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003905 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003906
3907 unsigned Reg = 0;
3908 if (N.getOpcode() == ISD::CopyFromReg) {
3909 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003910 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003911 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3912 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3913 if (PR)
3914 Reg = PR;
3915 }
3916 }
3917
Evan Chenga36acad2010-04-29 06:33:38 +00003918 if (!Reg) {
3919 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3920 if (VMI == FuncInfo.ValueMap.end())
3921 return false;
3922 Reg = VMI->second;
3923 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003924
3925 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3926 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3927 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003928 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003929 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003930 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003931}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003932
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003933// VisualStudio defines setjmp as _setjmp
3934#if defined(_MSC_VER) && defined(setjmp)
3935#define setjmp_undefined_for_visual_studio
3936#undef setjmp
3937#endif
3938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003939/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3940/// we want to emit this as a call to a named external function, return the name
3941/// otherwise lower it and return null.
3942const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003943SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003944 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003945 SDValue Res;
3946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003947 switch (Intrinsic) {
3948 default:
3949 // By default, turn this into a target intrinsic node.
3950 visitTargetIntrinsic(I, Intrinsic);
3951 return 0;
3952 case Intrinsic::vastart: visitVAStart(I); return 0;
3953 case Intrinsic::vaend: visitVAEnd(I); return 0;
3954 case Intrinsic::vacopy: visitVACopy(I); return 0;
3955 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003956 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003957 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003958 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003959 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003960 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003961 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003962 return 0;
3963 case Intrinsic::setjmp:
3964 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003965 case Intrinsic::longjmp:
3966 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003967 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003968 // Assert for address < 256 since we support only user defined address
3969 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003970 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003971 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003972 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003973 < 256 &&
3974 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003975 SDValue Op1 = getValue(I.getArgOperand(0));
3976 SDValue Op2 = getValue(I.getArgOperand(1));
3977 SDValue Op3 = getValue(I.getArgOperand(2));
3978 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3979 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003980 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003981 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003982 return 0;
3983 }
Chris Lattner824b9582008-11-21 16:42:48 +00003984 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003985 // Assert for address < 256 since we support only user defined address
3986 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003987 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003988 < 256 &&
3989 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003990 SDValue Op1 = getValue(I.getArgOperand(0));
3991 SDValue Op2 = getValue(I.getArgOperand(1));
3992 SDValue Op3 = getValue(I.getArgOperand(2));
3993 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3994 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003995 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003996 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003997 return 0;
3998 }
Chris Lattner824b9582008-11-21 16:42:48 +00003999 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004000 // Assert for address < 256 since we support only user defined address
4001 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004002 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004003 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004004 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004005 < 256 &&
4006 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004007 SDValue Op1 = getValue(I.getArgOperand(0));
4008 SDValue Op2 = getValue(I.getArgOperand(1));
4009 SDValue Op3 = getValue(I.getArgOperand(2));
4010 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4011 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004012
4013 // If the source and destination are known to not be aliases, we can
4014 // lower memmove as memcpy.
4015 uint64_t Size = -1ULL;
4016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004017 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004018 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004019 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004020 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004021 false, I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004022 return 0;
4023 }
4024
Mon P Wang20adc9d2010-04-04 03:10:48 +00004025 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004026 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 return 0;
4028 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004029 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004030 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004031 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004032 return 0;
4033
Devang Patelac1ceb32009-10-09 22:42:28 +00004034 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004035 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004036 bool isParameter =
4037 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004038 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004039 if (!Address)
4040 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004041 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004042 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004043 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004044 if (AI) {
4045 // Don't handle byval arguments or VLAs, for example.
4046 // Non-byval arguments are handled here (they refer to the stack temporary
4047 // alloca at this point).
4048 DenseMap<const AllocaInst*, int>::iterator SI =
4049 FuncInfo.StaticAllocaMap.find(AI);
4050 if (SI == FuncInfo.StaticAllocaMap.end())
4051 return 0; // VLAs.
4052 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004053
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004054 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4055 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4056 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4057 }
4058
4059 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4060 // but do not always have a corresponding SDNode built. The SDNodeOrder
4061 // absolute, but not relative, values are different depending on whether
4062 // debug info exists.
4063 ++SDNodeOrder;
4064 SDValue &N = NodeMap[Address];
4065 SDDbgValue *SDV;
4066 if (N.getNode()) {
4067 if (isParameter && !AI) {
4068 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4069 if (FINode)
4070 // Byval parameter. We have a frame index at this point.
4071 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4072 0, dl, SDNodeOrder);
4073 else
4074 // Can't do anything with other non-AI cases yet. This might be a
4075 // parameter of a callee function that got inlined, for example.
4076 return 0;
4077 } else if (AI)
4078 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4079 0, dl, SDNodeOrder);
4080 else
4081 // Can't do anything with other non-AI cases yet.
4082 return 0;
4083 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4084 } else {
4085 // This isn't useful, but it shows what we're missing.
4086 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4087 0, dl, SDNodeOrder);
4088 DAG.AddDbgValue(SDV, 0, isParameter);
4089 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004090 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004091 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004092 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004093 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004094 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004095 return 0;
4096
4097 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004098 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004099 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004100 if (!V)
4101 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004102
4103 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4104 // but do not always have a corresponding SDNode built. The SDNodeOrder
4105 // absolute, but not relative, values are different depending on whether
4106 // debug info exists.
4107 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004108 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004109 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004110 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4111 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004112 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004113 bool createUndef = false;
4114 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004115 SDValue N = NodeMap[V];
4116 if (!N.getNode() && isa<Argument>(V))
4117 // Check unused arguments map.
4118 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004119 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004120 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4121 SDV = DAG.getDbgValue(Variable, N.getNode(),
4122 N.getResNo(), Offset, dl, SDNodeOrder);
4123 DAG.AddDbgValue(SDV, N.getNode(), false);
4124 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004125 } else if (isa<PHINode>(V) && !V->use_empty()) {
4126 SDValue N = getValue(V);
4127 if (N.getNode()) {
4128 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4129 SDV = DAG.getDbgValue(Variable, N.getNode(),
4130 N.getResNo(), Offset, dl, SDNodeOrder);
4131 DAG.AddDbgValue(SDV, N.getNode(), false);
4132 }
4133 } else
4134 createUndef = true;
4135 } else
4136 createUndef = true;
4137 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004138 // We may expand this to cover more cases. One case where we have no
4139 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004140 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4141 Offset, dl, SDNodeOrder);
4142 DAG.AddDbgValue(SDV, 0, false);
4143 }
Devang Patel00190342010-03-15 19:15:44 +00004144 }
4145
4146 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004147 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004148 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004149 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004150 // Don't handle byval struct arguments or VLAs, for example.
4151 if (!AI)
4152 return 0;
4153 DenseMap<const AllocaInst*, int>::iterator SI =
4154 FuncInfo.StaticAllocaMap.find(AI);
4155 if (SI == FuncInfo.StaticAllocaMap.end())
4156 return 0; // VLAs.
4157 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004158
Chris Lattner512063d2010-04-05 06:19:28 +00004159 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4160 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4161 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004162 return 0;
4163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004164 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004165 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004166 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4167 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 SDValue Ops[1];
4170 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004171 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004172 setValue(&I, Op);
4173 DAG.setRoot(Op.getValue(1));
4174 return 0;
4175 }
4176
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004177 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004178 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004179 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004180 if (CallMBB->isLandingPad())
4181 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004182 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004184 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004185#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004186 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4187 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004188 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004190
Chris Lattner3a5815f2009-09-17 23:54:54 +00004191 // Insert the EHSELECTION instruction.
4192 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4193 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004194 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004195 Ops[1] = getRoot();
4196 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004197 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004198 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199 return 0;
4200 }
4201
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004202 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004203 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004204 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004205 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4206 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004207 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004208 return 0;
4209 }
4210
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004211 case Intrinsic::eh_return_i32:
4212 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004213 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4214 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4215 MVT::Other,
4216 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004217 getValue(I.getArgOperand(0)),
4218 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004219 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004220 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004221 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004222 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004223 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004224 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004225 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004226 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004227 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004228 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004229 TLI.getPointerTy()),
4230 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004231 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004232 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004233 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004234 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4235 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004236 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004237 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004238 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004239 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004240 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004241 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004242 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004243
Chris Lattner512063d2010-04-05 06:19:28 +00004244 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004245 return 0;
4246 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004247 case Intrinsic::eh_sjlj_setjmp: {
4248 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004249 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004250 return 0;
4251 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004252 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004253 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4254 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004255 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004256 return 0;
4257 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004258
Mon P Wang77cdf302008-11-10 20:54:11 +00004259 case Intrinsic::convertff:
4260 case Intrinsic::convertfsi:
4261 case Intrinsic::convertfui:
4262 case Intrinsic::convertsif:
4263 case Intrinsic::convertuif:
4264 case Intrinsic::convertss:
4265 case Intrinsic::convertsu:
4266 case Intrinsic::convertus:
4267 case Intrinsic::convertuu: {
4268 ISD::CvtCode Code = ISD::CVT_INVALID;
4269 switch (Intrinsic) {
4270 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4271 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4272 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4273 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4274 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4275 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4276 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4277 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4278 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4279 }
Owen Andersone50ed302009-08-10 22:56:29 +00004280 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004281 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004282 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4283 DAG.getValueType(DestVT),
4284 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004285 getValue(I.getArgOperand(1)),
4286 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004287 Code);
4288 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004289 return 0;
4290 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004291 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004292 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004293 getValue(I.getArgOperand(0)).getValueType(),
4294 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004295 return 0;
4296 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004297 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4298 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004299 return 0;
4300 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004301 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004302 getValue(I.getArgOperand(0)).getValueType(),
4303 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004304 return 0;
4305 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004306 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004307 getValue(I.getArgOperand(0)).getValueType(),
4308 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004309 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004310 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004311 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004312 return 0;
4313 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004314 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004315 return 0;
4316 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004317 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004318 return 0;
4319 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004320 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004321 return 0;
4322 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004323 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004324 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004325 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004326 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004327 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004328 case Intrinsic::convert_to_fp16:
4329 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004330 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004331 return 0;
4332 case Intrinsic::convert_from_fp16:
4333 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004334 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004335 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004337 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004338 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 return 0;
4340 }
4341 case Intrinsic::readcyclecounter: {
4342 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004343 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4344 DAG.getVTList(MVT::i64, MVT::Other),
4345 &Op, 1);
4346 setValue(&I, Res);
4347 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 return 0;
4349 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004351 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004352 getValue(I.getArgOperand(0)).getValueType(),
4353 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 return 0;
4355 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004356 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004358 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359 return 0;
4360 }
4361 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004362 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004363 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004364 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004365 return 0;
4366 }
4367 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004368 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004369 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004370 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004371 return 0;
4372 }
4373 case Intrinsic::stacksave: {
4374 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004375 Res = DAG.getNode(ISD::STACKSAVE, dl,
4376 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4377 setValue(&I, Res);
4378 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379 return 0;
4380 }
4381 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004382 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004383 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 return 0;
4385 }
Bill Wendling57344502008-11-18 11:01:33 +00004386 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004387 // Emit code into the DAG to store the stack guard onto the stack.
4388 MachineFunction &MF = DAG.getMachineFunction();
4389 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004390 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004391
Gabor Greif0635f352010-06-25 09:38:13 +00004392 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4393 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004394
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004395 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004396 MFI->setStackProtectorIndex(FI);
4397
4398 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4399
4400 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004401 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4402 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004403 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004404 setValue(&I, Res);
4405 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004406 return 0;
4407 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004408 case Intrinsic::objectsize: {
4409 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004410 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004411
4412 assert(CI && "Non-constant type in __builtin_object_size?");
4413
Gabor Greif0635f352010-06-25 09:38:13 +00004414 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004415 EVT Ty = Arg.getValueType();
4416
Dan Gohmane368b462010-06-18 14:22:04 +00004417 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004418 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004419 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004420 Res = DAG.getConstant(0, Ty);
4421
4422 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004423 return 0;
4424 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004425 case Intrinsic::var_annotation:
4426 // Discard annotate attributes
4427 return 0;
4428
4429 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004430 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431
4432 SDValue Ops[6];
4433 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004434 Ops[1] = getValue(I.getArgOperand(0));
4435 Ops[2] = getValue(I.getArgOperand(1));
4436 Ops[3] = getValue(I.getArgOperand(2));
4437 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004438 Ops[5] = DAG.getSrcValue(F);
4439
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004440 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4441 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4442 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004443
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004444 setValue(&I, Res);
4445 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004446 return 0;
4447 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 case Intrinsic::gcroot:
4449 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004450 const Value *Alloca = I.getArgOperand(0);
4451 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4454 GFI->addStackRoot(FI->getIndex(), TypeMap);
4455 }
4456 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 case Intrinsic::gcread:
4458 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004459 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004461 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004462 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004464 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004465 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004467 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004468 return implVisitAluOverflow(I, ISD::UADDO);
4469 case Intrinsic::sadd_with_overflow:
4470 return implVisitAluOverflow(I, ISD::SADDO);
4471 case Intrinsic::usub_with_overflow:
4472 return implVisitAluOverflow(I, ISD::USUBO);
4473 case Intrinsic::ssub_with_overflow:
4474 return implVisitAluOverflow(I, ISD::SSUBO);
4475 case Intrinsic::umul_with_overflow:
4476 return implVisitAluOverflow(I, ISD::UMULO);
4477 case Intrinsic::smul_with_overflow:
4478 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 case Intrinsic::prefetch: {
4481 SDValue Ops[4];
4482 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004483 Ops[1] = getValue(I.getArgOperand(0));
4484 Ops[2] = getValue(I.getArgOperand(1));
4485 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004486 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487 return 0;
4488 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 case Intrinsic::memory_barrier: {
4491 SDValue Ops[6];
4492 Ops[0] = getRoot();
4493 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004494 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495
Bill Wendling4533cac2010-01-28 21:51:40 +00004496 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 return 0;
4498 }
4499 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004500 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004501 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004502 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004503 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004504 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004505 getValue(I.getArgOperand(0)),
4506 getValue(I.getArgOperand(1)),
4507 getValue(I.getArgOperand(2)),
4508 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004509 setValue(&I, L);
4510 DAG.setRoot(L.getValue(1));
4511 return 0;
4512 }
4513 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004514 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004516 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004518 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004520 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004522 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004524 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004526 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004527 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004528 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004530 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004532 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004534 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004535
4536 case Intrinsic::invariant_start:
4537 case Intrinsic::lifetime_start:
4538 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004539 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004540 return 0;
4541 case Intrinsic::invariant_end:
4542 case Intrinsic::lifetime_end:
4543 // Discard region information.
4544 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 }
4546}
4547
Dan Gohman46510a72010-04-15 01:51:59 +00004548void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004549 bool isTailCall,
4550 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4552 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004553 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004554 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004555 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556
4557 TargetLowering::ArgListTy Args;
4558 TargetLowering::ArgListEntry Entry;
4559 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004560
4561 // Check whether the function can return without sret-demotion.
4562 SmallVector<EVT, 4> OutVTs;
4563 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4564 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004565 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004566 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004567
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004568 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00004569 FTy->isVarArg(), OutVTs, OutsFlags, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004570
4571 SDValue DemoteStackSlot;
4572
4573 if (!CanLowerReturn) {
4574 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4575 FTy->getReturnType());
4576 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4577 FTy->getReturnType());
4578 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004579 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004580 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4581
4582 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4583 Entry.Node = DemoteStackSlot;
4584 Entry.Ty = StackSlotPtrType;
4585 Entry.isSExt = false;
4586 Entry.isZExt = false;
4587 Entry.isInReg = false;
4588 Entry.isSRet = true;
4589 Entry.isNest = false;
4590 Entry.isByVal = false;
4591 Entry.Alignment = Align;
4592 Args.push_back(Entry);
4593 RetTy = Type::getVoidTy(FTy->getContext());
4594 }
4595
Dan Gohman46510a72010-04-15 01:51:59 +00004596 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004597 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598 SDValue ArgNode = getValue(*i);
4599 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4600
4601 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004602 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4603 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4604 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4605 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4606 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4607 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 Entry.Alignment = CS.getParamAlignment(attrInd);
4609 Args.push_back(Entry);
4610 }
4611
Chris Lattner512063d2010-04-05 06:19:28 +00004612 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 // Insert a label before the invoke call to mark the try range. This can be
4614 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004615 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004616
Jim Grosbachca752c92010-01-28 01:45:32 +00004617 // For SjLj, keep track of which landing pads go with which invokes
4618 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004619 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004620 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004621 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004622 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004623 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004624 }
4625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004626 // Both PendingLoads and PendingExports must be flushed here;
4627 // this call might not return.
4628 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004629 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004630 }
4631
Dan Gohman98ca4f22009-08-05 01:29:28 +00004632 // Check if target-independent constraints permit a tail call here.
4633 // Target-dependent constraints are checked within TLI.LowerCallTo.
4634 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004635 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004636 isTailCall = false;
4637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004639 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004640 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004641 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004642 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004643 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004644 isTailCall,
4645 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004646 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004647 assert((isTailCall || Result.second.getNode()) &&
4648 "Non-null chain expected with non-tail call!");
4649 assert((Result.second.getNode() || !Result.first.getNode()) &&
4650 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004651 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004653 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004654 // The instruction result is the result of loading from the
4655 // hidden sret parameter.
4656 SmallVector<EVT, 1> PVTs;
4657 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4658
4659 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4660 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4661 EVT PtrVT = PVTs[0];
4662 unsigned NumValues = OutVTs.size();
4663 SmallVector<SDValue, 4> Values(NumValues);
4664 SmallVector<SDValue, 4> Chains(NumValues);
4665
4666 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004667 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4668 DemoteStackSlot,
4669 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004670 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004671 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004672 Values[i] = L;
4673 Chains[i] = L.getValue(1);
4674 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004675
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004676 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4677 MVT::Other, &Chains[0], NumValues);
4678 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004679
4680 // Collect the legal value parts into potentially illegal values
4681 // that correspond to the original function's return values.
4682 SmallVector<EVT, 4> RetTys;
4683 RetTy = FTy->getReturnType();
4684 ComputeValueVTs(TLI, RetTy, RetTys);
4685 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4686 SmallVector<SDValue, 4> ReturnValues;
4687 unsigned CurReg = 0;
4688 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4689 EVT VT = RetTys[I];
4690 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4691 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4692
4693 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004694 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004695 RegisterVT, VT, AssertOp);
4696 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004697 CurReg += NumRegs;
4698 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004699
Bill Wendling4533cac2010-01-28 21:51:40 +00004700 setValue(CS.getInstruction(),
4701 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4702 DAG.getVTList(&RetTys[0], RetTys.size()),
4703 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004704
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004705 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004706
4707 // As a special case, a null chain means that a tail call has been emitted and
4708 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004709 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004710 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004711 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004712 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713
Chris Lattner512063d2010-04-05 06:19:28 +00004714 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 // Insert a label at the end of the invoke call to mark the try range. This
4716 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004717 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004718 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719
4720 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004721 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 }
4723}
4724
Chris Lattner8047d9a2009-12-24 00:37:38 +00004725/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4726/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004727static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4728 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004729 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004730 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004731 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004732 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004733 if (C->isNullValue())
4734 continue;
4735 // Unknown instruction.
4736 return false;
4737 }
4738 return true;
4739}
4740
Dan Gohman46510a72010-04-15 01:51:59 +00004741static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4742 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004743 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004744
Chris Lattner8047d9a2009-12-24 00:37:38 +00004745 // Check to see if this load can be trivially constant folded, e.g. if the
4746 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004747 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004748 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004749 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004750 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004751
Dan Gohman46510a72010-04-15 01:51:59 +00004752 if (const Constant *LoadCst =
4753 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4754 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004755 return Builder.getValue(LoadCst);
4756 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004757
Chris Lattner8047d9a2009-12-24 00:37:38 +00004758 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4759 // still constant memory, the input chain can be the entry node.
4760 SDValue Root;
4761 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004762
Chris Lattner8047d9a2009-12-24 00:37:38 +00004763 // Do not serialize (non-volatile) loads of constant memory with anything.
4764 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4765 Root = Builder.DAG.getEntryNode();
4766 ConstantMemory = true;
4767 } else {
4768 // Do not serialize non-volatile loads against each other.
4769 Root = Builder.DAG.getRoot();
4770 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004771
Chris Lattner8047d9a2009-12-24 00:37:38 +00004772 SDValue Ptr = Builder.getValue(PtrVal);
4773 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4774 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004775 false /*volatile*/,
4776 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004777
Chris Lattner8047d9a2009-12-24 00:37:38 +00004778 if (!ConstantMemory)
4779 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4780 return LoadVal;
4781}
4782
4783
4784/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4785/// If so, return true and lower it, otherwise return false and it will be
4786/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004787bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004788 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004789 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004790 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004791
Gabor Greif0635f352010-06-25 09:38:13 +00004792 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004793 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004794 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004795 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004796 return false;
4797
Gabor Greif0635f352010-06-25 09:38:13 +00004798 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004799
Chris Lattner8047d9a2009-12-24 00:37:38 +00004800 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4801 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004802 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4803 bool ActuallyDoIt = true;
4804 MVT LoadVT;
4805 const Type *LoadTy;
4806 switch (Size->getZExtValue()) {
4807 default:
4808 LoadVT = MVT::Other;
4809 LoadTy = 0;
4810 ActuallyDoIt = false;
4811 break;
4812 case 2:
4813 LoadVT = MVT::i16;
4814 LoadTy = Type::getInt16Ty(Size->getContext());
4815 break;
4816 case 4:
4817 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004818 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004819 break;
4820 case 8:
4821 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004822 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004823 break;
4824 /*
4825 case 16:
4826 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004827 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004828 LoadTy = VectorType::get(LoadTy, 4);
4829 break;
4830 */
4831 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004832
Chris Lattner04b091a2009-12-24 01:07:17 +00004833 // This turns into unaligned loads. We only do this if the target natively
4834 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4835 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004836
Chris Lattner04b091a2009-12-24 01:07:17 +00004837 // Require that we can find a legal MVT, and only do this if the target
4838 // supports unaligned loads of that type. Expanding into byte loads would
4839 // bloat the code.
4840 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4841 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4842 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4843 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4844 ActuallyDoIt = false;
4845 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004846
Chris Lattner04b091a2009-12-24 01:07:17 +00004847 if (ActuallyDoIt) {
4848 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4849 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004850
Chris Lattner04b091a2009-12-24 01:07:17 +00004851 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4852 ISD::SETNE);
4853 EVT CallVT = TLI.getValueType(I.getType(), true);
4854 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4855 return true;
4856 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004857 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004858
4859
Chris Lattner8047d9a2009-12-24 00:37:38 +00004860 return false;
4861}
4862
4863
Dan Gohman46510a72010-04-15 01:51:59 +00004864void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004865 // Handle inline assembly differently.
4866 if (isa<InlineAsm>(I.getCalledValue())) {
4867 visitInlineAsm(&I);
4868 return;
4869 }
4870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871 const char *RenameFn = 0;
4872 if (Function *F = I.getCalledFunction()) {
4873 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004874 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004875 if (unsigned IID = II->getIntrinsicID(F)) {
4876 RenameFn = visitIntrinsicCall(I, IID);
4877 if (!RenameFn)
4878 return;
4879 }
4880 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 if (unsigned IID = F->getIntrinsicID()) {
4882 RenameFn = visitIntrinsicCall(I, IID);
4883 if (!RenameFn)
4884 return;
4885 }
4886 }
4887
4888 // Check for well-known libc/libm calls. If the function is internal, it
4889 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004890 if (!F->hasLocalLinkage() && F->hasName()) {
4891 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004892 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004893 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004894 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4895 I.getType() == I.getArgOperand(0)->getType() &&
4896 I.getType() == I.getArgOperand(1)->getType()) {
4897 SDValue LHS = getValue(I.getArgOperand(0));
4898 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004899 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4900 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 return;
4902 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004903 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004904 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004905 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4906 I.getType() == I.getArgOperand(0)->getType()) {
4907 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004908 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4909 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004910 return;
4911 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004912 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004913 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004914 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4915 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004916 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004917 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004918 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4919 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004920 return;
4921 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004922 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004923 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004924 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4925 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004926 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004927 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004928 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4929 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 return;
4931 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004932 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004933 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004934 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4935 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004936 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004937 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004938 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4939 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004940 return;
4941 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004942 } else if (Name == "memcmp") {
4943 if (visitMemCmpCall(I))
4944 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 }
4946 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 }
Chris Lattner598751e2010-07-05 05:36:21 +00004948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 SDValue Callee;
4950 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004951 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 else
Bill Wendling056292f2008-09-16 21:48:12 +00004953 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954
Bill Wendling0d580132009-12-23 01:28:19 +00004955 // Check if we can potentially perform a tail call. More detailed checking is
4956 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004957 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958}
4959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004962/// AsmOperandInfo - This contains information for each constraint that we are
4963/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004964class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004965 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004966public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 /// CallOperand - If this is the result output operand or a clobber
4968 /// this is null, otherwise it is the incoming operand to the CallInst.
4969 /// This gets modified as the asm is processed.
4970 SDValue CallOperand;
4971
4972 /// AssignedRegs - If this is a register or register class operand, this
4973 /// contains the set of register corresponding to the operand.
4974 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4977 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4978 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004980 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4981 /// busy in OutputRegs/InputRegs.
4982 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004983 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004984 std::set<unsigned> &InputRegs,
4985 const TargetRegisterInfo &TRI) const {
4986 if (isOutReg) {
4987 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4988 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4989 }
4990 if (isInReg) {
4991 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4992 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4993 }
4994 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004995
Owen Andersone50ed302009-08-10 22:56:29 +00004996 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004997 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004999 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005000 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005001 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005003
Chris Lattner81249c92008-10-17 17:05:25 +00005004 if (isa<BasicBlock>(CallOperandVal))
5005 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005006
Chris Lattner81249c92008-10-17 17:05:25 +00005007 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005008
Chris Lattner81249c92008-10-17 17:05:25 +00005009 // If this is an indirect operand, the operand is a pointer to the
5010 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005011 if (isIndirect) {
5012 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5013 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005014 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005015 OpTy = PtrTy->getElementType();
5016 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005017
Chris Lattner81249c92008-10-17 17:05:25 +00005018 // If OpTy is not a single value, it may be a struct/union that we
5019 // can tile with integers.
5020 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5021 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5022 switch (BitSize) {
5023 default: break;
5024 case 1:
5025 case 8:
5026 case 16:
5027 case 32:
5028 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005029 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005030 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005031 break;
5032 }
5033 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005034
Chris Lattner81249c92008-10-17 17:05:25 +00005035 return TLI.getValueType(OpTy, true);
5036 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038private:
5039 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5040 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005041 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005042 const TargetRegisterInfo &TRI) {
5043 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5044 Regs.insert(Reg);
5045 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5046 for (; *Aliases; ++Aliases)
5047 Regs.insert(*Aliases);
5048 }
5049};
Dan Gohman462f6b52010-05-29 17:53:24 +00005050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051} // end llvm namespace.
5052
Dan Gohman462f6b52010-05-29 17:53:24 +00005053/// isAllocatableRegister - If the specified register is safe to allocate,
5054/// i.e. it isn't a stack pointer or some other special register, return the
5055/// register class for the register. Otherwise, return null.
5056static const TargetRegisterClass *
5057isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5058 const TargetLowering &TLI,
5059 const TargetRegisterInfo *TRI) {
5060 EVT FoundVT = MVT::Other;
5061 const TargetRegisterClass *FoundRC = 0;
5062 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5063 E = TRI->regclass_end(); RCI != E; ++RCI) {
5064 EVT ThisVT = MVT::Other;
5065
5066 const TargetRegisterClass *RC = *RCI;
5067 // If none of the value types for this register class are valid, we
5068 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5069 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5070 I != E; ++I) {
5071 if (TLI.isTypeLegal(*I)) {
5072 // If we have already found this register in a different register class,
5073 // choose the one with the largest VT specified. For example, on
5074 // PowerPC, we favor f64 register classes over f32.
5075 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5076 ThisVT = *I;
5077 break;
5078 }
5079 }
5080 }
5081
5082 if (ThisVT == MVT::Other) continue;
5083
5084 // NOTE: This isn't ideal. In particular, this might allocate the
5085 // frame pointer in functions that need it (due to them not being taken
5086 // out of allocation, because a variable sized allocation hasn't been seen
5087 // yet). This is a slight code pessimization, but should still work.
5088 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5089 E = RC->allocation_order_end(MF); I != E; ++I)
5090 if (*I == Reg) {
5091 // We found a matching register class. Keep looking at others in case
5092 // we find one with larger registers that this physreg is also in.
5093 FoundRC = RC;
5094 FoundVT = ThisVT;
5095 break;
5096 }
5097 }
5098 return FoundRC;
5099}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100
5101/// GetRegistersForValue - Assign registers (virtual or physical) for the
5102/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005103/// register allocator to handle the assignment process. However, if the asm
5104/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005105/// allocation. This produces generally horrible, but correct, code.
5106///
5107/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108/// Input and OutputRegs are the set of already allocated physical registers.
5109///
Dan Gohman2048b852009-11-23 18:04:58 +00005110void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005111GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005112 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005113 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005114 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 // Compute whether this value requires an input register, an output register,
5117 // or both.
5118 bool isOutReg = false;
5119 bool isInReg = false;
5120 switch (OpInfo.Type) {
5121 case InlineAsm::isOutput:
5122 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005123
5124 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005125 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005126 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005127 break;
5128 case InlineAsm::isInput:
5129 isInReg = true;
5130 isOutReg = false;
5131 break;
5132 case InlineAsm::isClobber:
5133 isOutReg = true;
5134 isInReg = true;
5135 break;
5136 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005137
5138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 MachineFunction &MF = DAG.getMachineFunction();
5140 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 // If this is a constraint for a single physreg, or a constraint for a
5143 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005144 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5146 OpInfo.ConstraintVT);
5147
5148 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005150 // If this is a FP input in an integer register (or visa versa) insert a bit
5151 // cast of the input value. More generally, handle any case where the input
5152 // value disagrees with the register class we plan to stick this in.
5153 if (OpInfo.Type == InlineAsm::isInput &&
5154 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005155 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005156 // types are identical size, use a bitcast to convert (e.g. two differing
5157 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005158 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005159 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005160 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005161 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005162 OpInfo.ConstraintVT = RegVT;
5163 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5164 // If the input is a FP value and we want it in FP registers, do a
5165 // bitcast to the corresponding integer type. This turns an f64 value
5166 // into i64, which can be passed with two i32 values on a 32-bit
5167 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005168 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005169 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005170 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005171 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005172 OpInfo.ConstraintVT = RegVT;
5173 }
5174 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005175
Owen Anderson23b9b192009-08-12 00:36:31 +00005176 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005177 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005178
Owen Andersone50ed302009-08-10 22:56:29 +00005179 EVT RegVT;
5180 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005181
5182 // If this is a constraint for a specific physical register, like {r17},
5183 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005184 if (unsigned AssignedReg = PhysReg.first) {
5185 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005187 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189 // Get the actual register value type. This is important, because the user
5190 // may have asked for (e.g.) the AX register in i32 type. We need to
5191 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005192 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005195 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196
5197 // If this is an expanded reference, add the rest of the regs to Regs.
5198 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005199 TargetRegisterClass::iterator I = RC->begin();
5200 for (; *I != AssignedReg; ++I)
5201 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 // Already added the first reg.
5204 --NumRegs; ++I;
5205 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005206 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 Regs.push_back(*I);
5208 }
5209 }
Bill Wendling651ad132009-12-22 01:25:10 +00005210
Dan Gohman7451d3e2010-05-29 17:03:36 +00005211 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5213 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5214 return;
5215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 // Otherwise, if this was a reference to an LLVM register class, create vregs
5218 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005219 if (const TargetRegisterClass *RC = PhysReg.second) {
5220 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005222 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223
Evan Chengfb112882009-03-23 08:01:15 +00005224 // Create the appropriate number of virtual registers.
5225 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5226 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005227 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
Dan Gohman7451d3e2010-05-29 17:03:36 +00005229 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005230 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005232
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005233 // This is a reference to a register class that doesn't directly correspond
5234 // to an LLVM register class. Allocate NumRegs consecutive, available,
5235 // registers from the class.
5236 std::vector<unsigned> RegClassRegs
5237 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5238 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5241 unsigned NumAllocated = 0;
5242 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5243 unsigned Reg = RegClassRegs[i];
5244 // See if this register is available.
5245 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5246 (isInReg && InputRegs.count(Reg))) { // Already used.
5247 // Make sure we find consecutive registers.
5248 NumAllocated = 0;
5249 continue;
5250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 // Check to see if this register is allocatable (i.e. don't give out the
5253 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005254 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5255 if (!RC) { // Couldn't allocate this register.
5256 // Reset NumAllocated to make sure we return consecutive registers.
5257 NumAllocated = 0;
5258 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005261 // Okay, this register is good, we can use it.
5262 ++NumAllocated;
5263
5264 // If we allocated enough consecutive registers, succeed.
5265 if (NumAllocated == NumRegs) {
5266 unsigned RegStart = (i-NumAllocated)+1;
5267 unsigned RegEnd = i+1;
5268 // Mark all of the allocated registers used.
5269 for (unsigned i = RegStart; i != RegEnd; ++i)
5270 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005271
Dan Gohman7451d3e2010-05-29 17:03:36 +00005272 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 OpInfo.ConstraintVT);
5274 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5275 return;
5276 }
5277 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 // Otherwise, we couldn't allocate enough registers for this.
5280}
5281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005282/// visitInlineAsm - Handle a call to an InlineAsm object.
5283///
Dan Gohman46510a72010-04-15 01:51:59 +00005284void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5285 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005286
5287 /// ConstraintOperands - Information about all of the constraints.
5288 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 std::set<unsigned> OutputRegs, InputRegs;
5291
5292 // Do a prepass over the constraints, canonicalizing them, and building up the
5293 // ConstraintOperands list.
5294 std::vector<InlineAsm::ConstraintInfo>
5295 ConstraintInfos = IA->ParseConstraints();
5296
Evan Chengda43bcf2008-09-24 00:05:32 +00005297 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005298
Chris Lattner6c147292009-04-30 00:48:50 +00005299 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005300
Chris Lattner6c147292009-04-30 00:48:50 +00005301 // We won't need to flush pending loads if this asm doesn't touch
5302 // memory and is nonvolatile.
5303 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005304 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005305 else
5306 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005308 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5309 unsigned ResNo = 0; // ResNo - The result number of the next output.
5310 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5311 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5312 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315
5316 // Compute the value type for each operand.
5317 switch (OpInfo.Type) {
5318 case InlineAsm::isOutput:
5319 // Indirect outputs just consume an argument.
5320 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005321 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005322 break;
5323 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005325 // The return value of the call is this value. As such, there is no
5326 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005327 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005328 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5330 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5331 } else {
5332 assert(ResNo == 0 && "Asm only has one result!");
5333 OpVT = TLI.getValueType(CS.getType());
5334 }
5335 ++ResNo;
5336 break;
5337 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005338 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 break;
5340 case InlineAsm::isClobber:
5341 // Nothing to do.
5342 break;
5343 }
5344
5345 // If this is an input or an indirect output, process the call argument.
5346 // BasicBlocks are labels, currently appearing only in asm's.
5347 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005348 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005349 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5350
Dan Gohman46510a72010-04-15 01:51:59 +00005351 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005353 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005356
Owen Anderson1d0be152009-08-13 21:58:54 +00005357 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005361 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005362
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005363 // Second pass over the constraints: compute which constraint option to use
5364 // and assign registers to constraints that want a specific physreg.
5365 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5366 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005367
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005368 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005369 // matching input. If their types mismatch, e.g. one is an integer, the
5370 // other is floating point, or their sizes are different, flag it as an
5371 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005372 if (OpInfo.hasMatchingInput()) {
5373 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005374
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005375 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005376 if ((OpInfo.ConstraintVT.isInteger() !=
5377 Input.ConstraintVT.isInteger()) ||
5378 (OpInfo.ConstraintVT.getSizeInBits() !=
5379 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005380 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005381 " with a matching output constraint of"
5382 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005383 }
5384 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005385 }
5386 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005389 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005391 // If this is a memory input, and if the operand is not indirect, do what we
5392 // need to to provide an address for the memory input.
5393 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5394 !OpInfo.isIndirect) {
5395 assert(OpInfo.Type == InlineAsm::isInput &&
5396 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 // Memory operands really want the address of the value. If we don't have
5399 // an indirect input, put it in the constpool if we can, otherwise spill
5400 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // If the operand is a float, integer, or vector constant, spill to a
5403 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005404 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5406 isa<ConstantVector>(OpVal)) {
5407 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5408 TLI.getPointerTy());
5409 } else {
5410 // Otherwise, create a stack slot and emit a store to it before the
5411 // asm.
5412 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005413 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5415 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005416 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005418 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005419 OpInfo.CallOperand, StackSlot, NULL, 0,
5420 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005421 OpInfo.CallOperand = StackSlot;
5422 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 // There is no longer a Value* corresponding to this operand.
5425 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427 // It is now an indirect operand.
5428 OpInfo.isIndirect = true;
5429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005431 // If this constraint is for a specific register, allocate it before
5432 // anything else.
5433 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005434 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005436
Bill Wendling651ad132009-12-22 01:25:10 +00005437 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005440 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5442 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444 // C_Register operands have already been allocated, Other/Memory don't need
5445 // to be.
5446 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005447 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448 }
5449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5451 std::vector<SDValue> AsmNodeOperands;
5452 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5453 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005454 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5455 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005456
Chris Lattnerdecc2672010-04-07 05:20:54 +00005457 // If we have a !srcloc metadata node associated with it, we want to attach
5458 // this to the ultimately generated inline asm machineinstr. To do this, we
5459 // pass in the third operand as this (potentially null) inline asm MDNode.
5460 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5461 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005463 // Remember the AlignStack bit as operand 3.
5464 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5465 MVT::i1));
5466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 // Loop over all of the inputs, copying the operand values into the
5468 // appropriate registers and processing the output regs.
5469 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5472 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5475 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5476
5477 switch (OpInfo.Type) {
5478 case InlineAsm::isOutput: {
5479 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5480 OpInfo.ConstraintType != TargetLowering::C_Register) {
5481 // Memory output, or 'other' output (e.g. 'X' constraint).
5482 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5483
5484 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005485 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5486 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 TLI.getPointerTy()));
5488 AsmNodeOperands.push_back(OpInfo.CallOperand);
5489 break;
5490 }
5491
5492 // Otherwise, this is a register or register class output.
5493
5494 // Copy the output from the appropriate register. Find a register that
5495 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005496 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005497 report_fatal_error("Couldn't allocate output reg for constraint '" +
5498 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499
5500 // If this is an indirect operand, store through the pointer after the
5501 // asm.
5502 if (OpInfo.isIndirect) {
5503 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5504 OpInfo.CallOperandVal));
5505 } else {
5506 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005507 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 // Concatenate this output onto the outputs list.
5509 RetValRegs.append(OpInfo.AssignedRegs);
5510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 // Add information to the INLINEASM node to know that this register is
5513 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005514 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005515 InlineAsm::Kind_RegDefEarlyClobber :
5516 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005517 false,
5518 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005519 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005520 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 break;
5522 }
5523 case InlineAsm::isInput: {
5524 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
Chris Lattner6bdcda32008-10-17 16:47:46 +00005526 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 // If this is required to match an output register we have already set,
5528 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005529 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 // Scan until we find the definition we already emitted of this operand.
5532 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005533 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 for (; OperandNo; --OperandNo) {
5535 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005536 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005537 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005538 assert((InlineAsm::isRegDefKind(OpFlag) ||
5539 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5540 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005541 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 }
5543
Evan Cheng697cbbf2009-03-20 18:03:34 +00005544 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005545 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005546 if (InlineAsm::isRegDefKind(OpFlag) ||
5547 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005548 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005549 if (OpInfo.isIndirect) {
5550 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005551 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005552 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5553 " don't know how to handle tied "
5554 "indirect register inputs");
5555 }
5556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005559 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005560 MatchedRegs.RegVTs.push_back(RegVT);
5561 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005562 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005563 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005564 MatchedRegs.Regs.push_back
5565 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005566
5567 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005568 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005569 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005570 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005571 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005572 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005575
5576 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5577 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5578 "Unexpected number of operands");
5579 // Add information to the INLINEASM node to know about this input.
5580 // See InlineAsm.h isUseOperandTiedToDef.
5581 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5582 OpInfo.getMatchedOperand());
5583 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5584 TLI.getPointerTy()));
5585 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5586 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005592
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 std::vector<SDValue> Ops;
5594 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005595 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005596 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005597 report_fatal_error("Invalid operand for inline asm constraint '" +
5598 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005601 unsigned ResOpType =
5602 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005603 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005604 TLI.getPointerTy()));
5605 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5606 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005607 }
5608
5609 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005610 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5611 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5612 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005615 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005616 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 TLI.getPointerTy()));
5618 AsmNodeOperands.push_back(InOperandVal);
5619 break;
5620 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005622 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5623 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5624 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 "Don't know how to handle indirect register inputs yet!");
5627
5628 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005629 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005630 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005631 report_fatal_error("Couldn't allocate input reg for constraint '" +
5632 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633
Dale Johannesen66978ee2009-01-31 02:22:37 +00005634 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005635 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005636
Chris Lattnerdecc2672010-04-07 05:20:54 +00005637 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005638 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 break;
5640 }
5641 case InlineAsm::isClobber: {
5642 // Add the clobbered value to the operand list, so that the register
5643 // allocator is aware that the physreg got clobbered.
5644 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005645 OpInfo.AssignedRegs.AddInlineAsmOperands(
5646 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005647 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005648 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 break;
5650 }
5651 }
5652 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Chris Lattnerdecc2672010-04-07 05:20:54 +00005654 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005655 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dale Johannesen66978ee2009-01-31 02:22:37 +00005658 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 &AsmNodeOperands[0], AsmNodeOperands.size());
5661 Flag = Chain.getValue(1);
5662
5663 // If this asm returns a register value, copy the result from that register
5664 // and set it as the value of the call.
5665 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005666 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005667 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005668
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005669 // FIXME: Why don't we do this for inline asms with MRVs?
5670 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005671 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005672
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005673 // If any of the results of the inline asm is a vector, it may have the
5674 // wrong width/num elts. This can happen for register classes that can
5675 // contain multiple different value types. The preg or vreg allocated may
5676 // not have the same VT as was expected. Convert it to the right type
5677 // with bit_convert.
5678 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005679 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005680 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005681
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005682 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005683 ResultType.isInteger() && Val.getValueType().isInteger()) {
5684 // If a result value was tied to an input value, the computed result may
5685 // have a wider width than the expected result. Extract the relevant
5686 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005687 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005688 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005689
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005690 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005691 }
Dan Gohman95915732008-10-18 01:03:45 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005694 // Don't need to use this as a chain in this case.
5695 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5696 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698
Dan Gohman46510a72010-04-15 01:51:59 +00005699 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 // Process indirect outputs, first output all of the flagged copies out of
5702 // physregs.
5703 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5704 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005705 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005706 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005707 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5709 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 // Emit the non-flagged stores from the physregs.
5712 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005713 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5714 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5715 StoresToEmit[i].first,
5716 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005717 StoresToEmit[i].second, 0,
5718 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005719 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005720 }
5721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 DAG.setRoot(Chain);
5727}
5728
Dan Gohman46510a72010-04-15 01:51:59 +00005729void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005730 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5731 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005732 getValue(I.getArgOperand(0)),
5733 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734}
5735
Dan Gohman46510a72010-04-15 01:51:59 +00005736void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005737 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5738 getRoot(), getValue(I.getOperand(0)),
5739 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 setValue(&I, V);
5741 DAG.setRoot(V.getValue(1));
5742}
5743
Dan Gohman46510a72010-04-15 01:51:59 +00005744void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005745 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5746 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005747 getValue(I.getArgOperand(0)),
5748 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749}
5750
Dan Gohman46510a72010-04-15 01:51:59 +00005751void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005752 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5753 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005754 getValue(I.getArgOperand(0)),
5755 getValue(I.getArgOperand(1)),
5756 DAG.getSrcValue(I.getArgOperand(0)),
5757 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758}
5759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005761/// implementation, which just calls LowerCall.
5762/// FIXME: When all targets are
5763/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764std::pair<SDValue, SDValue>
5765TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5766 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005767 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005768 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005769 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005771 ArgListTy &Args, SelectionDAG &DAG,
5772 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005774 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005775 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005777 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5779 for (unsigned Value = 0, NumValues = ValueVTs.size();
5780 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005781 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005782 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005783 SDValue Op = SDValue(Args[i].Node.getNode(),
5784 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 ISD::ArgFlagsTy Flags;
5786 unsigned OriginalAlignment =
5787 getTargetData()->getABITypeAlignment(ArgTy);
5788
5789 if (Args[i].isZExt)
5790 Flags.setZExt();
5791 if (Args[i].isSExt)
5792 Flags.setSExt();
5793 if (Args[i].isInReg)
5794 Flags.setInReg();
5795 if (Args[i].isSRet)
5796 Flags.setSRet();
5797 if (Args[i].isByVal) {
5798 Flags.setByVal();
5799 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5800 const Type *ElementTy = Ty->getElementType();
5801 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005802 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // For ByVal, alignment should come from FE. BE will guess if this
5804 // info is not there but there are cases it cannot get right.
5805 if (Args[i].Alignment)
5806 FrameAlign = Args[i].Alignment;
5807 Flags.setByValAlign(FrameAlign);
5808 Flags.setByValSize(FrameSize);
5809 }
5810 if (Args[i].isNest)
5811 Flags.setNest();
5812 Flags.setOrigAlign(OriginalAlignment);
5813
Owen Anderson23b9b192009-08-12 00:36:31 +00005814 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5815 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 SmallVector<SDValue, 4> Parts(NumParts);
5817 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5818
5819 if (Args[i].isSExt)
5820 ExtendKind = ISD::SIGN_EXTEND;
5821 else if (Args[i].isZExt)
5822 ExtendKind = ISD::ZERO_EXTEND;
5823
Bill Wendling46ada192010-03-02 01:55:18 +00005824 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005825 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826
Dan Gohman98ca4f22009-08-05 01:29:28 +00005827 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005829 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5830 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005831 if (NumParts > 1 && j == 0)
5832 MyFlags.Flags.setSplit();
5833 else if (j != 0)
5834 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835
Dan Gohman98ca4f22009-08-05 01:29:28 +00005836 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005837 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 }
5839 }
5840 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005841
Dan Gohman98ca4f22009-08-05 01:29:28 +00005842 // Handle the incoming return values from the call.
5843 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005844 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005847 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005848 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5849 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005850 for (unsigned i = 0; i != NumRegs; ++i) {
5851 ISD::InputArg MyFlags;
5852 MyFlags.VT = RegisterVT;
5853 MyFlags.Used = isReturnValueUsed;
5854 if (RetSExt)
5855 MyFlags.Flags.setSExt();
5856 if (RetZExt)
5857 MyFlags.Flags.setZExt();
5858 if (isInreg)
5859 MyFlags.Flags.setInReg();
5860 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 }
5863
Dan Gohman98ca4f22009-08-05 01:29:28 +00005864 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005865 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005866 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005867
5868 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005870 "LowerCall didn't return a valid chain!");
5871 assert((!isTailCall || InVals.empty()) &&
5872 "LowerCall emitted a return value for a tail call!");
5873 assert((isTailCall || InVals.size() == Ins.size()) &&
5874 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005875
5876 // For a tail call, the return value is merely live-out and there aren't
5877 // any nodes in the DAG representing it. Return a special value to
5878 // indicate that a tail call has been emitted and no more Instructions
5879 // should be processed in the current block.
5880 if (isTailCall) {
5881 DAG.setRoot(Chain);
5882 return std::make_pair(SDValue(), SDValue());
5883 }
5884
Evan Chengaf1871f2010-03-11 19:38:18 +00005885 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5886 assert(InVals[i].getNode() &&
5887 "LowerCall emitted a null value!");
5888 assert(Ins[i].VT == InVals[i].getValueType() &&
5889 "LowerCall emitted a value with the wrong type!");
5890 });
5891
Dan Gohman98ca4f22009-08-05 01:29:28 +00005892 // Collect the legal value parts into potentially illegal values
5893 // that correspond to the original function's return values.
5894 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5895 if (RetSExt)
5896 AssertOp = ISD::AssertSext;
5897 else if (RetZExt)
5898 AssertOp = ISD::AssertZext;
5899 SmallVector<SDValue, 4> ReturnValues;
5900 unsigned CurReg = 0;
5901 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005902 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005903 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5904 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005905
Bill Wendling46ada192010-03-02 01:55:18 +00005906 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005907 NumRegs, RegisterVT, VT,
5908 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005909 CurReg += NumRegs;
5910 }
5911
5912 // For a function returning void, there is no return value. We can't create
5913 // such a node, so we just return a null return value in that case. In
5914 // that case, nothing will actualy look at the value.
5915 if (ReturnValues.empty())
5916 return std::make_pair(SDValue(), Chain);
5917
5918 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5919 DAG.getVTList(&RetTys[0], RetTys.size()),
5920 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 return std::make_pair(Res, Chain);
5922}
5923
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005924void TargetLowering::LowerOperationWrapper(SDNode *N,
5925 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005926 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005927 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005928 if (Res.getNode())
5929 Results.push_back(Res);
5930}
5931
Dan Gohmand858e902010-04-17 15:26:15 +00005932SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005933 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 return SDValue();
5935}
5936
Dan Gohman46510a72010-04-15 01:51:59 +00005937void
5938SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005939 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005940 assert((Op.getOpcode() != ISD::CopyFromReg ||
5941 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5942 "Copy from a reg to the same reg!");
5943 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5944
Owen Anderson23b9b192009-08-12 00:36:31 +00005945 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005947 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005948 PendingExports.push_back(Chain);
5949}
5950
5951#include "llvm/CodeGen/SelectionDAGISel.h"
5952
Dan Gohman46510a72010-04-15 01:51:59 +00005953void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005955 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005956 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005957 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005958 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005959 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005961 // Check whether the function can return without sret-demotion.
5962 SmallVector<EVT, 4> OutVTs;
5963 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005964 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005965 OutVTs, OutsFlags, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005966
Dan Gohman7451d3e2010-05-29 17:03:36 +00005967 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5968 F.isVarArg(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00005969 OutVTs, OutsFlags,
5970 F.getContext());
Dan Gohman7451d3e2010-05-29 17:03:36 +00005971 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005972 // Put in an sret pointer parameter before all the other parameters.
5973 SmallVector<EVT, 1> ValueVTs;
5974 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5975
5976 // NOTE: Assuming that a pointer will never break down to more than one VT
5977 // or one register.
5978 ISD::ArgFlagsTy Flags;
5979 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005980 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005981 ISD::InputArg RetArg(Flags, RegisterVT, true);
5982 Ins.push_back(RetArg);
5983 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005984
Dan Gohman98ca4f22009-08-05 01:29:28 +00005985 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005986 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005987 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005988 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005989 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005990 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5991 bool isArgValueUsed = !I->use_empty();
5992 for (unsigned Value = 0, NumValues = ValueVTs.size();
5993 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005994 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005995 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005996 ISD::ArgFlagsTy Flags;
5997 unsigned OriginalAlignment =
5998 TD->getABITypeAlignment(ArgTy);
5999
6000 if (F.paramHasAttr(Idx, Attribute::ZExt))
6001 Flags.setZExt();
6002 if (F.paramHasAttr(Idx, Attribute::SExt))
6003 Flags.setSExt();
6004 if (F.paramHasAttr(Idx, Attribute::InReg))
6005 Flags.setInReg();
6006 if (F.paramHasAttr(Idx, Attribute::StructRet))
6007 Flags.setSRet();
6008 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6009 Flags.setByVal();
6010 const PointerType *Ty = cast<PointerType>(I->getType());
6011 const Type *ElementTy = Ty->getElementType();
6012 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6013 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6014 // For ByVal, alignment should be passed from FE. BE will guess if
6015 // this info is not there but there are cases it cannot get right.
6016 if (F.getParamAlignment(Idx))
6017 FrameAlign = F.getParamAlignment(Idx);
6018 Flags.setByValAlign(FrameAlign);
6019 Flags.setByValSize(FrameSize);
6020 }
6021 if (F.paramHasAttr(Idx, Attribute::Nest))
6022 Flags.setNest();
6023 Flags.setOrigAlign(OriginalAlignment);
6024
Owen Anderson23b9b192009-08-12 00:36:31 +00006025 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6026 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006027 for (unsigned i = 0; i != NumRegs; ++i) {
6028 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6029 if (NumRegs > 1 && i == 0)
6030 MyFlags.Flags.setSplit();
6031 // if it isn't first piece, alignment must be 1
6032 else if (i > 0)
6033 MyFlags.Flags.setOrigAlign(1);
6034 Ins.push_back(MyFlags);
6035 }
6036 }
6037 }
6038
6039 // Call the target to set up the argument values.
6040 SmallVector<SDValue, 8> InVals;
6041 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6042 F.isVarArg(), Ins,
6043 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006044
6045 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006047 "LowerFormalArguments didn't return a valid chain!");
6048 assert(InVals.size() == Ins.size() &&
6049 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006050 DEBUG({
6051 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6052 assert(InVals[i].getNode() &&
6053 "LowerFormalArguments emitted a null value!");
6054 assert(Ins[i].VT == InVals[i].getValueType() &&
6055 "LowerFormalArguments emitted a value with the wrong type!");
6056 }
6057 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006058
Dan Gohman5e866062009-08-06 15:37:27 +00006059 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006060 DAG.setRoot(NewRoot);
6061
6062 // Set up the argument values.
6063 unsigned i = 0;
6064 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006065 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006066 // Create a virtual register for the sret pointer, and put in a copy
6067 // from the sret argument into it.
6068 SmallVector<EVT, 1> ValueVTs;
6069 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6070 EVT VT = ValueVTs[0];
6071 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6072 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006073 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006074 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006075
Dan Gohman2048b852009-11-23 18:04:58 +00006076 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006077 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6078 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006079 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006080 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6081 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006082 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006083
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006084 // i indexes lowered arguments. Bump it past the hidden sret argument.
6085 // Idx indexes LLVM arguments. Don't touch it.
6086 ++i;
6087 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006088
Dan Gohman46510a72010-04-15 01:51:59 +00006089 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006090 ++I, ++Idx) {
6091 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006092 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006093 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006095
6096 // If this argument is unused then remember its value. It is used to generate
6097 // debugging information.
6098 if (I->use_empty() && NumValues)
6099 SDB->setUnusedArgValue(I, InVals[i]);
6100
Dan Gohman98ca4f22009-08-05 01:29:28 +00006101 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006102 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006103 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6104 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006105
6106 if (!I->use_empty()) {
6107 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6108 if (F.paramHasAttr(Idx, Attribute::SExt))
6109 AssertOp = ISD::AssertSext;
6110 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6111 AssertOp = ISD::AssertZext;
6112
Bill Wendling46ada192010-03-02 01:55:18 +00006113 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006114 NumParts, PartVT, VT,
6115 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006117
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118 i += NumParts;
6119 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006120
Dan Gohman98ca4f22009-08-05 01:29:28 +00006121 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006122 SDValue Res;
6123 if (!ArgValues.empty())
6124 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6125 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006126 SDB->setValue(I, Res);
6127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 // If this argument is live outside of the entry block, insert a copy from
6129 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006130 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006133
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135
6136 // Finally, if the target has anything special to do, allow it to do so.
6137 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006138 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139}
6140
6141/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6142/// ensure constants are generated when needed. Remember the virtual registers
6143/// that need to be added to the Machine PHI nodes as input. We cannot just
6144/// directly add them, because expansion might result in multiple MBB's for one
6145/// BB. As such, the start of the BB might correspond to a different MBB than
6146/// the end.
6147///
6148void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006149SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006150 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151
6152 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6153
6154 // Check successor nodes' PHI nodes that expect a constant to be available
6155 // from this block.
6156 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006157 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006159 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 // If this terminator has multiple identical successors (common for
6162 // switches), only handle each succ once.
6163 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166
6167 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6168 // nodes and Machine PHI nodes, but the incoming operands have not been
6169 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006170 for (BasicBlock::const_iterator I = SuccBB->begin();
6171 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 // Ignore dead phi's.
6173 if (PN->use_empty()) continue;
6174
6175 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006176 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177
Dan Gohman46510a72010-04-15 01:51:59 +00006178 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006179 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006181 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006182 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 }
6184 Reg = RegOut;
6185 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006186 DenseMap<const Value *, unsigned>::iterator I =
6187 FuncInfo.ValueMap.find(PHIOp);
6188 if (I != FuncInfo.ValueMap.end())
6189 Reg = I->second;
6190 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006192 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006194 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006195 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 }
6197 }
6198
6199 // Remember that this register needs to added to the machine PHI node as
6200 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006201 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6203 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006204 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006205 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006207 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 Reg += NumRegisters;
6209 }
6210 }
6211 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006212 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006213}