blob: c7cc6cb3718861afc0bba825fd096f902dd5eabd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000143 let Inst{7-0} = 0x00;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000150 let Inst{7-0} = 0x10;
Johnny Chend86d2692010-02-25 17:51:03 +0000151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000157 let Inst{7-0} = 0x20;
Johnny Chend86d2692010-02-25 17:51:03 +0000158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000164 let Inst{7-0} = 0x30;
Johnny Chend86d2692010-02-25 17:51:03 +0000165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000171 let Inst{7-0} = 0x40;
Johnny Chend86d2692010-02-25 17:51:03 +0000172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000178 let Inst{4} = 1;
179 let Inst{3} = 1; // Big-Endian
180 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000181}
182
183def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
184 [/* For disassembly only; pattern left blank */]>,
185 T1Encoding<0b101101> {
186 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000187 let Inst{4} = 1;
188 let Inst{3} = 0; // Little-Endian
189 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000190}
191
Johnny Chenc6f7b272010-02-11 18:12:29 +0000192// The i32imm operand $val can be used by a debugger to store more information
193// about the breakpoint.
Bill Wendlingba46dc02010-11-19 22:06:18 +0000194def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000195 [/* For disassembly only; pattern left blank */]>,
196 T1Encoding<0b101111> {
Bill Wendlingba46dc02010-11-19 22:06:18 +0000197 bits<8> val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000198 let Inst{9-8} = 0b10;
Bill Wendlingba46dc02010-11-19 22:06:18 +0000199 let Inst{7-0} = val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000200}
201
Johnny Chen93042d12010-03-02 18:14:57 +0000202// Change Processor State is a system instruction -- for disassembly only.
203// The singleton $opt operand contains the following information:
204// opt{4-0} = mode ==> don't care
205// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
206// opt{8-6} = AIF from Inst{2-0}
207// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
208//
209// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
210// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000211def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000212 [/* For disassembly only; pattern left blank */]>,
213 T1Misc<0b0110011>;
214
Evan Cheng35d6c412009-08-04 23:47:55 +0000215// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000216let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000217def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000218 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000219 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000220 // A8.6.6 Rm = pc
221 bits<3> dst;
222 let Inst{6-3} = 0b1111;
223 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000224}
Evan Chenga8e29892007-01-19 07:51:42 +0000225
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000226// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000227def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000228 "add\t$dst, pc, $rhs", []>,
229 T1Encoding<{1,0,1,0,0,?}> {
230 // A6.2 & A8.6.10
231 bits<3> dst;
232 bits<8> rhs;
233 let Inst{10-8} = dst;
234 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000235}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000236
Bill Wendling0ae28e42010-11-19 22:37:33 +0000237// ADD <Rd>, sp, #<imm8>
238// This is rematerializable, which is particularly useful for taking the
239// address of locals.
240let isReMaterializable = 1 in
241def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
242 "add\t$dst, $sp, $rhs", []>,
243 T1Encoding<{1,0,1,0,1,?}> {
244 // A6.2 & A8.6.8
245 bits<3> dst;
246 bits<8> rhs;
247 let Inst{10-8} = dst;
248 let Inst{7-0} = rhs;
249}
250
251// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000252def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000253 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000254 T1Misc<{0,0,0,0,0,?,?}> {
255 // A6.2.5 & A8.6.8
256 bits<7> rhs;
257 let Inst{6-0} = rhs;
258}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000259
Bill Wendling0ae28e42010-11-19 22:37:33 +0000260// SUB sp, sp, #<imm7>
261// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000262def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000263 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000264 T1Misc<{0,0,0,0,1,?,?}> {
265 // A6.2.5 & A8.6.214
266 bits<7> rhs;
267 let Inst{6-0} = rhs;
268}
Evan Cheng86198642009-08-07 00:34:42 +0000269
Bill Wendling0ae28e42010-11-19 22:37:33 +0000270// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000271def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000272 "add\t$dst, $rhs", []>,
273 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000274 // A8.6.9 Encoding T1
275 bits<4> dst;
276 let Inst{7} = dst{3};
277 let Inst{6-3} = 0b1101;
278 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000279}
Evan Cheng86198642009-08-07 00:34:42 +0000280
Bill Wendling0ae28e42010-11-19 22:37:33 +0000281// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000282def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000283 "add\t$dst, $rhs", []>,
284 T1Special<{0,0,?,?}> {
285 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000287 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000289 let Inst{2-0} = 0b101;
290}
Evan Cheng86198642009-08-07 00:34:42 +0000291
Evan Chenga8e29892007-01-19 07:51:42 +0000292//===----------------------------------------------------------------------===//
293// Control Flow Instructions.
294//
295
Jim Grosbachc732adf2009-09-30 01:35:11 +0000296let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000297 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
298 [(ARMretflag)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000299 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
300 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000301 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000302 }
Bill Wendling602890d2010-11-19 01:33:10 +0000303
Evan Cheng9d945f72007-02-01 01:49:46 +0000304 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000305 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
306 IIC_Br, "bx\t$Rm",
307 []>,
308 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
309 bits<4> Rm;
310 let Inst{6-3} = Rm;
311 let Inst{2-0} = 0b000;
312 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000313}
Evan Chenga8e29892007-01-19 07:51:42 +0000314
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000315// Indirect branches
316let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000317 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
318 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000319 T1Special<{1,0,?,?}> {
Bill Wendling602890d2010-11-19 01:33:10 +0000320 bits<4> Rm;
Bill Wendling602890d2010-11-19 01:33:10 +0000321 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000322 let Inst{7} = 0b1; // <Rd> = Inst{7:2-0} = pc
323 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000324 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000325}
326
Evan Chenga8e29892007-01-19 07:51:42 +0000327// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000328let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
329 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000330def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000331 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000332 "pop${p}\t$regs", []>,
333 T1Misc<{1,1,0,?,?,?,?}> {
334 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000335 let Inst{8} = regs{15};
336 let Inst{7-0} = regs{7-0};
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000339let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000340 Defs = [R0, R1, R2, R3, R12, LR,
341 D0, D1, D2, D3, D4, D5, D6, D7,
342 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000343 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000344 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000345 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000346 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000347 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000348 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000349 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350
Evan Chengb6207242009-08-01 00:16:10 +0000351 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000352 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000353 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000354 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000355 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000356 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000357
Evan Chengb6207242009-08-01 00:16:10 +0000358 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000359 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000361 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
363 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000364
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000365 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000366 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000367 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000368 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000369 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000370 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000371 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372}
373
374// On Darwin R9 is call-clobbered.
375let isCall = 1,
376 Defs = [R0, R1, R2, R3, R9, R12, LR,
377 D0, D1, D2, D3, D4, D5, D6, D7,
378 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000379 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000380 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000381 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000382 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000383 "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000384 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000385 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000386
Evan Chengb6207242009-08-01 00:16:10 +0000387 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000388 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000389 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000390 "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000391 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000392 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000393
Evan Chengb6207242009-08-01 00:16:10 +0000394 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000395 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000396 "blx\t$func",
397 [(ARMtcall GPR:$func)]>,
398 Requires<[IsThumb, HasV5T, IsDarwin]>,
399 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000400
401 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000402 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000403 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000404 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000405 "mov\tlr, pc\n\tbx\t$func",
406 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000407 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000408}
409
Evan Chengffbacca2007-07-21 00:34:19 +0000410let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000411 let isBarrier = 1 in {
412 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000414 "b\t$target", [(br bb:$target)]>,
415 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Evan Cheng225dfe92007-01-30 01:13:37 +0000417 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000418 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000419 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000420 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000421
Chris Lattner4d1189f2010-11-01 00:46:16 +0000422 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000423 def tBR_JTr : T1JTI<(outs),
424 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000425 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000426 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
427 Encoding16 {
428 let Inst{15-7} = 0b010001101;
429 let Inst{2-0} = 0b111;
430 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000431 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000432}
433
Evan Chengc85e8322007-07-05 07:13:32 +0000434// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000435// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000436let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000437 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000438 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000439 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
440 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Evan Chengde17fb62009-10-31 23:46:45 +0000442// Compare and branch on zero / non-zero
443let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000444 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
445 "cbz\t$Rn, $target", []>,
446 T1Misc<{0,0,?,1,?,?,?}> {
447 bits<6> target;
448 bits<3> Rn;
449 let Inst{9} = target{5};
450 let Inst{7-3} = target{4-0};
451 let Inst{2-0} = Rn;
452 }
Evan Chengde17fb62009-10-31 23:46:45 +0000453
454 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000455 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000456 T1Misc<{1,0,?,1,?,?,?}> {
457 bits<6> target;
458 bits<3> Rn;
459 let Inst{9} = target{5};
460 let Inst{7-3} = target{4-0};
461 let Inst{2-0} = Rn;
462 }
Evan Chengde17fb62009-10-31 23:46:45 +0000463}
464
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000465// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
466// A8.6.16 B: Encoding T1
467// If Inst{11-8} == 0b1111 then SEE SVC
Bill Wendling6179c312010-11-20 00:53:35 +0000468let isCall = 1 in
469def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
470 "svc", "\t$imm", []>, Encoding16 {
471 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000472 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000473 let Inst{11-8} = 0b1111;
474 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000475}
476
Evan Chengfb3611d2010-05-11 07:26:32 +0000477// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000478// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000479let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000480def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000481 "trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000482 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000483 let Inst{11-8} = 0b1110;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000484}
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486//===----------------------------------------------------------------------===//
487// Load Store Instructions.
488//
489
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000490let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000491def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
492 "ldr", "\t$Rt, $addr",
493 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000494 T1LdSt<0b100>;
Bill Wendling6179c312010-11-20 00:53:35 +0000495
Evan Cheng0e55fd62010-09-30 01:08:25 +0000496def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000497 "ldr", "\t$dst, $addr",
498 []>,
499 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Evan Cheng0e55fd62010-09-30 01:08:25 +0000501def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000502 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000503 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
504 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000505def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000506 "ldrb", "\t$dst, $addr",
507 []>,
508 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000509
Evan Cheng0e55fd62010-09-30 01:08:25 +0000510def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000511 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000512 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
513 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000514def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000515 "ldrh", "\t$dst, $addr",
516 []>,
517 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000518
Evan Cheng2f297df2009-07-11 07:08:13 +0000519let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000520def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000522 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
523 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000524
Evan Cheng2f297df2009-07-11 07:08:13 +0000525let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000526def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000527 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000528 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
529 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000530
Dan Gohman15511cf2008-12-03 18:15:48 +0000531let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000532def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000533 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000534 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
535 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000536
Evan Cheng8e59ea92007-02-07 00:06:56 +0000537// Special instruction for restore. It cannot clobber condition register
538// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000539let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000540def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000541 "ldr", "\t$dst, $addr", []>,
542 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000543
Evan Cheng012f2d92007-01-24 08:53:17 +0000544// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000545// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000546let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000547def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000548 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000549 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
550 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000551
552// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000553let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
554 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000555def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000556 "ldr", "\t$dst, $addr", []>,
557 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000558
Evan Cheng0e55fd62010-09-30 01:08:25 +0000559def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000560 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000561 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
562 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000563def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000564 "str", "\t$src, $addr",
565 []>,
566 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000567
Evan Cheng0e55fd62010-09-30 01:08:25 +0000568def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000569 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000570 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
571 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000572def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000573 "strb", "\t$src, $addr",
574 []>,
575 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000576
Evan Cheng0e55fd62010-09-30 01:08:25 +0000577def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000578 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000579 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
580 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000581def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000582 "strh", "\t$src, $addr",
583 []>,
584 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000585
Evan Cheng0e55fd62010-09-30 01:08:25 +0000586def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000587 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000588 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
589 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000590
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000591let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000592// Special instruction for spill. It cannot clobber condition register
593// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000594def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000595 "str", "\t$src, $addr", []>,
596 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000597}
598
599//===----------------------------------------------------------------------===//
600// Load / store multiple Instructions.
601//
602
Bill Wendling6c470b82010-11-13 09:09:38 +0000603multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
604 InstrItinClass itin_upd, bits<6> T1Enc,
605 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000606 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000607 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000608 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000609 T1Encoding<T1Enc> {
610 bits<3> Rn;
611 bits<8> regs;
612 let Inst{10-8} = Rn;
613 let Inst{7-0} = regs;
614 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000615 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000616 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000617 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000618 T1Encoding<T1Enc> {
619 bits<3> Rn;
620 bits<8> regs;
621 let Inst{10-8} = Rn;
622 let Inst{7-0} = regs;
623 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000624}
625
Bill Wendling73fe34a2010-11-16 01:16:36 +0000626// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000627let neverHasSideEffects = 1 in {
628
629let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
630defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
631 {1,1,0,0,1,?}, 1>;
632
633let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
634defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
635 {1,1,0,0,0,?}, 0>;
636
637} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000638
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000639let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000640def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000641 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000642 "pop${p}\t$regs", []>,
643 T1Misc<{1,1,0,?,?,?,?}> {
644 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000645 let Inst{8} = regs{15};
646 let Inst{7-0} = regs{7-0};
647}
Evan Cheng4b322e52009-08-11 21:11:32 +0000648
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000649let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000650def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000651 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000652 "push${p}\t$regs", []>,
653 T1Misc<{0,1,0,?,?,?,?}> {
654 bits<16> regs;
655 let Inst{8} = regs{14};
656 let Inst{7-0} = regs{7-0};
657}
Evan Chenga8e29892007-01-19 07:51:42 +0000658
659//===----------------------------------------------------------------------===//
660// Arithmetic Instructions.
661//
662
David Goodwinc9ee1182009-06-25 22:49:55 +0000663// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000664let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000665def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000666 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000667 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
668 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000669
David Goodwinc9ee1182009-06-25 22:49:55 +0000670// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000671def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000672 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000673 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
674 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000675
David Goodwin5d598aa2009-08-19 18:00:44 +0000676def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000677 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000678 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
679 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000680
David Goodwinc9ee1182009-06-25 22:49:55 +0000681// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000682let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000683def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000684 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000685 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
686 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000687
Evan Chengcd799b92009-06-12 20:46:18 +0000688let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000689def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000690 "add", "\t$dst, $rhs", []>,
691 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000692
David Goodwinc9ee1182009-06-25 22:49:55 +0000693// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000694let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000695def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000696 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000697 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
698 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000699
David Goodwinc9ee1182009-06-25 22:49:55 +0000700// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000701def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000702 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000703 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
704 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000705
David Goodwinc9ee1182009-06-25 22:49:55 +0000706// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000707def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000708 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000709 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
710 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000711
David Goodwinc9ee1182009-06-25 22:49:55 +0000712// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000713def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000714 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000715 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
716 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000717
David Goodwinc9ee1182009-06-25 22:49:55 +0000718// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000719let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000720//FIXME: Disable CMN, as CCodes are backwards from compare expectations
721// Compare-to-zero still works out, just not the relationals
722//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
723// "cmn", "\t$lhs, $rhs",
724// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
725// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000726def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000727 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000728 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
729 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000730}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000731
David Goodwinc9ee1182009-06-25 22:49:55 +0000732// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000733let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000734def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000735 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000736 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
737 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000738def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000739 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000740 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
741 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000742}
743
744// CMP register
Gabor Greif007248b2010-09-14 20:47:43 +0000745let isCompare = 1, Defs = [CPSR] in {
Bill Wendling602890d2010-11-19 01:33:10 +0000746def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
747 "cmp", "\t$Rn, $Rm",
748 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
749 T1DataProcessing<0b1010> {
750 bits<3> Rm;
751 bits<3> Rn;
752
753 let Inst{5-3} = Rm;
754 let Inst{2-0} = Rn;
755}
756
David Goodwin5d598aa2009-08-19 18:00:44 +0000757def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000758 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000759 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
760 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000761
David Goodwin5d598aa2009-08-19 18:00:44 +0000762def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000763 "cmp", "\t$lhs, $rhs", []>,
764 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000765def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000766 "cmp", "\t$lhs, $rhs", []>,
767 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000768}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000769
Evan Chenga8e29892007-01-19 07:51:42 +0000770
David Goodwinc9ee1182009-06-25 22:49:55 +0000771// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000772let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000773def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000774 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000775 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
776 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000777
David Goodwinc9ee1182009-06-25 22:49:55 +0000778// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000779def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000780 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000781 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
782 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000783
David Goodwinc9ee1182009-06-25 22:49:55 +0000784// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000785def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000786 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000787 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
788 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000789
David Goodwinc9ee1182009-06-25 22:49:55 +0000790// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000791def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000792 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000793 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
794 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000795
David Goodwinc9ee1182009-06-25 22:49:55 +0000796// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000797def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000798 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000799 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
800 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000801
David Goodwinc9ee1182009-06-25 22:49:55 +0000802// move register
Evan Chengc4af4632010-11-17 20:13:28 +0000803let isMoveImm = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000804def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000805 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000806 [(set tGPR:$dst, imm0_255:$src)]>,
807 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000808
809// TODO: A7-73: MOV(2) - mov setting flag.
810
811
Evan Chengcd799b92009-06-12 20:46:18 +0000812let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000813// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000814def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000815 "mov\t$dst, $src", []>,
816 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000817let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000818def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000819 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000820 let Inst{15-6} = 0b0000000000;
821}
Evan Cheng446c4282009-07-11 06:43:01 +0000822
823// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000824def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000825 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000826 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000827def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000828 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000829 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000830def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000831 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000832 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000833} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000834
David Goodwinc9ee1182009-06-25 22:49:55 +0000835// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000836let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000837def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000838 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000839 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
840 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000841
David Goodwinc9ee1182009-06-25 22:49:55 +0000842// move inverse register
Evan Cheng5d42c562010-09-29 00:49:25 +0000843def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr,
Evan Cheng699beba2009-10-27 00:08:59 +0000844 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000845 [(set tGPR:$dst, (not tGPR:$src))]>,
846 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
David Goodwinc9ee1182009-06-25 22:49:55 +0000848// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000849let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000850def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000851 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000852 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
853 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000854
David Goodwinc9ee1182009-06-25 22:49:55 +0000855// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000856def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000857 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000858 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000859 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000860 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000861
David Goodwin5d598aa2009-08-19 18:00:44 +0000862def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000863 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000864 [(set tGPR:$dst,
865 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
866 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
867 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
868 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000869 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000870 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
David Goodwin5d598aa2009-08-19 18:00:44 +0000872def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000873 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000874 [(set tGPR:$dst,
875 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000876 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000877 (shl tGPR:$src, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000878 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000879 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000880
David Goodwinc9ee1182009-06-25 22:49:55 +0000881// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000882def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000883 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000884 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
885 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000886
887// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000888def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000889 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000890 [(set tGPR:$dst, (ineg tGPR:$src))]>,
891 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000892
David Goodwinc9ee1182009-06-25 22:49:55 +0000893// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000894let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000895def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000896 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000897 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
898 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000899
David Goodwinc9ee1182009-06-25 22:49:55 +0000900// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000901def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000902 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000903 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
904 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000905
David Goodwin5d598aa2009-08-19 18:00:44 +0000906def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000907 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000908 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
909 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000910
David Goodwinc9ee1182009-06-25 22:49:55 +0000911// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000912def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000913 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000914 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
915 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000916
917// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000918
David Goodwinc9ee1182009-06-25 22:49:55 +0000919// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000920def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000921 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000922 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000923 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000924 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000925
926// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000927def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000928 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000929 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000930 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000931 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000932
David Goodwinc9ee1182009-06-25 22:49:55 +0000933// test
Gabor Greif007248b2010-09-14 20:47:43 +0000934let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +0000935def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000936 "tst", "\t$lhs, $rhs",
Evan Chengc4af4632010-11-17 20:13:28 +0000937 [(ARMcmpZ (and_su tGPR:$lhs, tGPR:$rhs), 0)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000938 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000939
David Goodwinc9ee1182009-06-25 22:49:55 +0000940// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000941def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000942 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000943 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000944 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000945 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000946
947// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000948def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000949 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000950 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000951 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000952 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000953
954
Jim Grosbach80dc1162010-02-16 21:23:02 +0000955// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000956// Expanded after instruction selection into a branch sequence.
957let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000958 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000959 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +0000960 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +0000961 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000962
Evan Cheng007ea272009-08-12 05:17:19 +0000963
964// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +0000965let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000966def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000967 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000968 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000969
Evan Chengc4af4632010-11-17 20:13:28 +0000970let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +0000971def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000972 "mov", "\t$dst, $rhs", []>,
973 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +0000974} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000975
Evan Chenga8e29892007-01-19 07:51:42 +0000976// tLEApcrel - Load a pc-relative address into a register without offending the
977// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000978let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000979let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000980def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000981 "adr$p\t$dst, #$label", []>,
982 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000983
Jim Grosbacha967d112010-06-21 21:27:27 +0000984} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000985def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000986 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000987 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
988 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000989
Evan Chenga8e29892007-01-19 07:51:42 +0000990//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000991// TLS Instructions
992//
993
994// __aeabi_read_tp preserves the registers r1-r3.
995let isCall = 1,
996 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000997 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
998 "bl\t__aeabi_read_tp",
999 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001000}
1001
Jim Grosbachd1228742009-12-01 18:10:36 +00001002// SJLJ Exception handling intrinsics
1003// eh_sjlj_setjmp() is an instruction sequence to store the return
1004// address and save #0 in R0 for the non-longjmp case.
1005// Since by its nature we may be coming from some other function to get
1006// here, and we're using the stack frame for the containing function to
1007// save/restore registers, we can't keep anything live in regs across
1008// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1009// when we get here from a longjmp(). We force everthing out of registers
1010// except for our own input by listing the relevant registers in Defs. By
1011// doing so, we also cause the prologue/epilogue code to actively preserve
1012// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001013// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +00001014let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00001015 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001016 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001017 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00001018 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001019 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +00001020}
Jim Grosbach5eb19512010-05-22 01:06:18 +00001021
1022// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001023let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +00001024 Defs = [ R7, LR, SP ] in {
1025def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
1026 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00001027 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00001028 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1029 Requires<[IsThumb, IsDarwin]>;
1030}
1031
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001032//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001033// Non-Instruction Patterns
1034//
1035
Evan Cheng892837a2009-07-10 02:09:04 +00001036// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001037def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1038 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1039def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001040 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001041def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1042 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001043
1044// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001045def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1046 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1047def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1048 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1049def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1050 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001051
Evan Chenga8e29892007-01-19 07:51:42 +00001052// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001053def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1054def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001055
Evan Chengd85ac4d2007-01-27 02:29:45 +00001056// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001057def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1058 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001059
Evan Chenga8e29892007-01-19 07:51:42 +00001060// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001061def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001062 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001063def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001064 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001065
1066def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001067 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001068def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001069 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001070
1071// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001072def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1073 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1074def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1075 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001076
1077// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001078def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1079 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001080
Evan Chengb60c02e2007-01-26 19:13:16 +00001081// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001082def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1083def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1084def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001085
Evan Cheng0e87e232009-08-28 00:31:43 +00001086// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001087// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001088def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001089 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001090 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001091def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001092 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001093 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001094
Evan Cheng0e87e232009-08-28 00:31:43 +00001095def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1096 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1097def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1098 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001099
Evan Chenga8e29892007-01-19 07:51:42 +00001100// Large immediate handling.
1101
1102// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001103def : T1Pat<(i32 thumb_immshifted:$src),
1104 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1105 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001106
Evan Cheng9cb9e672009-06-27 02:26:13 +00001107def : T1Pat<(i32 imm0_255_comp:$src),
1108 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001109
1110// Pseudo instruction that combines ldr from constpool and add pc. This should
1111// be expanded into two instructions late to allow if-conversion and
1112// scheduling.
1113let isReMaterializable = 1 in
1114def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001115 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001116 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1117 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001118 Requires<[IsThumb, IsThumb1Only]>;