blob: 49d8ade4fc65eb45092d89ea290d8f1f7d049a0d [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
164 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
165 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000166 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000168 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000170 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000172 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000174 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000175 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000176 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000177 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000178 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
179 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000180 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
181 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000182 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
183 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000184
185 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
186 const {
187 // {17-13} = reg
188 // {12} = (U)nsigned (add == '1', sub == '0')
189 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000190 const MachineOperand &MO = MI.getOperand(Op);
191 const MachineOperand &MO1 = MI.getOperand(Op + 1);
192 if (!MO.isReg()) {
193 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
194 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000195 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000196 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000197 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000198 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000199 Binary = Imm12 & 0xfff;
200 if (Imm12 >= 0)
201 Binary |= (1 << 12);
202 Binary |= (Reg << 13);
203 return Binary;
204 }
Jim Grosbach570a9222010-11-11 01:09:40 +0000205 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
206 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000207 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
208 // {12-9} = reg
209 // {8} = (U)nsigned (add == '1', sub == '0')
210 // {7-0} = imm12
211 const MachineOperand &MO = MI.getOperand(Op);
212 const MachineOperand &MO1 = MI.getOperand(Op + 1);
213 if (!MO.isReg()) {
214 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
215 return 0;
216 }
217 unsigned Reg = getARMRegisterNumbering(MO.getReg());
218 int32_t Imm8 = MO1.getImm();
219 uint32_t Binary;
220 Binary = Imm8 & 0xff;
221 if (Imm8 >= 0)
222 Binary |= (1 << 8);
223 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000224 return Binary;
225 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000226 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
227 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000228
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000229 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
230 const { return 0; }
231
Shih-wei Liao5170b712010-05-26 00:02:28 +0000232 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000233 /// machine operand requires relocation, record the relocation and return
234 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000235 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000236 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000237
Evan Cheng83b5cf02008-11-05 23:22:34 +0000238 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000239 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000240 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000241
242 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000243 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000244 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000245 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000246 intptr_t ACPV = 0) const;
247 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
248 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
249 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000250 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000251 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000252 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000253}
254
Chris Lattner33fabd72010-02-02 21:48:51 +0000255char ARMCodeEmitter::ID = 0;
256
Bob Wilson87949d42010-03-17 21:16:45 +0000257/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000258/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000259FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
260 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000261 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000262}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000263
Chris Lattner33fabd72010-02-02 21:48:51 +0000264bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000265 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
266 MF.getTarget().getRelocationModel() != Reloc::Static) &&
267 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000268 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
269 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
270 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000271 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000272 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000273 MJTEs = 0;
274 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000275 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000276 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000277 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000278 MMI = &getAnalysis<MachineModuleInfo>();
279 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000280
281 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000282 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000283 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000284 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000285 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000286 MBB != E; ++MBB) {
287 MCE.StartMachineBasicBlock(MBB);
288 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
289 I != E; ++I)
290 emitInstruction(*I);
291 }
292 } while (MCE.finishFunction(MF));
293
294 return false;
295}
296
Evan Cheng83b5cf02008-11-05 23:22:34 +0000297/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000298///
Chris Lattner33fabd72010-02-02 21:48:51 +0000299unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000300 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000301 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000302 case ARM_AM::asr: return 2;
303 case ARM_AM::lsl: return 0;
304 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000305 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000306 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000307 }
Evan Cheng7602e112008-09-02 06:52:38 +0000308 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000309}
310
Shih-wei Liao5170b712010-05-26 00:02:28 +0000311/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000312/// machine operand requires relocation, record the relocation and return zero.
313unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000314 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000315 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000316 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000317 && "Relocation to this function should be for movt or movw");
318
319 if (MO.isImm())
320 return static_cast<unsigned>(MO.getImm());
321 else if (MO.isGlobal())
322 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
323 else if (MO.isSymbol())
324 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
325 else if (MO.isMBB())
326 emitMachineBasicBlock(MO.getMBB(), Reloc);
327 else {
328#ifndef NDEBUG
329 errs() << MO;
330#endif
331 llvm_unreachable("Unsupported operand type for movw/movt");
332 }
333 return 0;
334}
335
Evan Cheng7602e112008-09-02 06:52:38 +0000336/// getMachineOpValue - Return binary encoding of operand. If the machine
337/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000338unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000339 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000340 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000341 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000342 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000343 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000344 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000345 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000346 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000347 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000348 else if (MO.isCPI()) {
349 const TargetInstrDesc &TID = MI.getDesc();
350 // For VFP load, the immediate offset is multiplied by 4.
351 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
352 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
353 emitConstPoolAddress(MO.getIndex(), Reloc);
354 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000355 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000356 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000357 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000358 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000359#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000360 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000361#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000362 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000363 }
Evan Cheng7602e112008-09-02 06:52:38 +0000364 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000365}
366
Evan Cheng057d0c32008-09-18 07:28:19 +0000367/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000368///
Dan Gohman46510a72010-04-15 01:51:59 +0000369void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000370 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000371 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000372 MachineRelocation MR = Indirect
373 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000374 const_cast<GlobalValue *>(GV),
375 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000376 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000377 const_cast<GlobalValue *>(GV), ACPV,
378 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000379 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000380}
381
382/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
383/// be emitted to the current location in the function, and allow it to be PC
384/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000385void ARMCodeEmitter::
386emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000387 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
388 Reloc, ES));
389}
390
391/// emitConstPoolAddress - Arrange for the address of an constant pool
392/// to be emitted to the current location in the function, and allow it to be PC
393/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000394void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000395 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000396 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000397 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000398}
399
400/// emitJumpTableAddress - Arrange for the address of a jump table to
401/// be emitted to the current location in the function, and allow it to be PC
402/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000403void ARMCodeEmitter::
404emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000405 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000406 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000407}
408
Raul Herbster9c1a3822007-08-30 23:29:26 +0000409/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000410void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000411 unsigned Reloc,
412 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000413 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000414 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000415}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000416
Chris Lattner33fabd72010-02-02 21:48:51 +0000417void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000418 DEBUG(errs() << " 0x";
419 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000420 MCE.emitWordLE(Binary);
421}
422
Chris Lattner33fabd72010-02-02 21:48:51 +0000423void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000424 DEBUG(errs() << " 0x";
425 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000426 MCE.emitDWordLE(Binary);
427}
428
Chris Lattner33fabd72010-02-02 21:48:51 +0000429void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000430 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000431
Devang Patelaf0e2722009-10-06 02:19:11 +0000432 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000433
Dan Gohmanfe601042010-06-22 15:08:57 +0000434 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000435 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000436 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000437 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000438 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000439 }
Evan Chengedda31c2008-11-05 18:35:52 +0000440 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000441 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000442 break;
443 case ARMII::DPFrm:
444 case ARMII::DPSoRegFrm:
445 emitDataProcessingInstruction(MI);
446 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000447 case ARMII::LdFrm:
448 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000449 emitLoadStoreInstruction(MI);
450 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000451 case ARMII::LdMiscFrm:
452 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000453 emitMiscLoadStoreInstruction(MI);
454 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000455 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000456 emitLoadStoreMultipleInstruction(MI);
457 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000458 case ARMII::MulFrm:
459 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000460 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000461 case ARMII::ExtFrm:
462 emitExtendInstruction(MI);
463 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000464 case ARMII::ArithMiscFrm:
465 emitMiscArithInstruction(MI);
466 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000467 case ARMII::SatFrm:
468 emitSaturateInstruction(MI);
469 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000470 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000471 emitBranchInstruction(MI);
472 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000473 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000474 emitMiscBranchInstruction(MI);
475 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000476 // VFP instructions.
477 case ARMII::VFPUnaryFrm:
478 case ARMII::VFPBinaryFrm:
479 emitVFPArithInstruction(MI);
480 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000481 case ARMII::VFPConv1Frm:
482 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000483 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000484 case ARMII::VFPConv4Frm:
485 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000486 emitVFPConversionInstruction(MI);
487 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000488 case ARMII::VFPLdStFrm:
489 emitVFPLoadStoreInstruction(MI);
490 break;
491 case ARMII::VFPLdStMulFrm:
492 emitVFPLoadStoreMultipleInstruction(MI);
493 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000494
Bob Wilson1a913ed2010-06-11 21:34:50 +0000495 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000496 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000497 case ARMII::NSetLnFrm:
498 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000499 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000500 case ARMII::NDupFrm:
501 emitNEONDupInstruction(MI);
502 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000503 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000504 emitNEON1RegModImmInstruction(MI);
505 break;
506 case ARMII::N2RegFrm:
507 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000508 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000509 case ARMII::N3RegFrm:
510 emitNEON3RegInstruction(MI);
511 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000512 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000513 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000514}
515
Chris Lattner33fabd72010-02-02 21:48:51 +0000516void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000517 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
518 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000519 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000520
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000521 // Remember the CONSTPOOL_ENTRY address for later relocation.
522 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
523
524 // Emit constpool island entry. In most cases, the actual values will be
525 // resolved and relocated after code emission.
526 if (MCPE.isMachineConstantPoolEntry()) {
527 ARMConstantPoolValue *ACPV =
528 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
529
Chris Lattner705e07f2009-08-23 03:41:05 +0000530 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
531 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000532
Bob Wilson28989a82009-11-02 16:59:06 +0000533 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000534 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000535 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000536 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000537 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000538 isa<Function>(GV),
539 Subtarget->GVIsIndirectSymbol(GV, RelocM),
540 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000541 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000542 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
543 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000544 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000545 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000546 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000547
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000548 DEBUG({
549 errs() << " ** Constant pool #" << CPI << " @ "
550 << (void*)MCE.getCurrentPCValue() << " ";
551 if (const Function *F = dyn_cast<Function>(CV))
552 errs() << F->getName();
553 else
554 errs() << *CV;
555 errs() << '\n';
556 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000557
Dan Gohman46510a72010-04-15 01:51:59 +0000558 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000559 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000560 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000561 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000562 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000563 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000564 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000565 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000566 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000567 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000568 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
569 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000570 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000571 }
572 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000573 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000574 }
575 }
576}
577
Zonr Changf86399b2010-05-25 08:42:45 +0000578void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
579 const MachineOperand &MO0 = MI.getOperand(0);
580 const MachineOperand &MO1 = MI.getOperand(1);
581
582 // Emit the 'movw' instruction.
583 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
584
585 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
586
587 // Set the conditional execution predicate.
588 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
589
590 // Encode Rd.
591 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
592
593 // Encode imm16 as imm4:imm12
594 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
595 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
596 emitWordLE(Binary);
597
598 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
599 // Emit the 'movt' instruction.
600 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
601
602 // Set the conditional execution predicate.
603 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
604
605 // Encode Rd.
606 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
607
608 // Encode imm16 as imm4:imm1, same as movw above.
609 Binary |= Hi16 & 0xFFF;
610 Binary |= ((Hi16 >> 12) & 0xF) << 16;
611 emitWordLE(Binary);
612}
613
Chris Lattner33fabd72010-02-02 21:48:51 +0000614void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000615 const MachineOperand &MO0 = MI.getOperand(0);
616 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000617 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
618 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000619 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
620 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
621
622 // Emit the 'mov' instruction.
623 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
624
625 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000626 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000627
628 // Encode Rd.
629 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
630
631 // Encode so_imm.
632 // Set bit I(25) to identify this is the immediate form of <shifter_op>
633 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000634 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000635 emitWordLE(Binary);
636
637 // Now the 'orr' instruction.
638 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
639
640 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000641 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000642
643 // Encode Rd.
644 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
645
646 // Encode Rn.
647 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
648
649 // Encode so_imm.
650 // Set bit I(25) to identify this is the immediate form of <shifter_op>
651 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000652 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000653 emitWordLE(Binary);
654}
655
Chris Lattner33fabd72010-02-02 21:48:51 +0000656void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000657 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000658
Evan Cheng4df60f52008-11-07 09:06:08 +0000659 const TargetInstrDesc &TID = MI.getDesc();
660
661 // Emit the 'add' instruction.
662 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
663
664 // Set the conditional execution predicate
665 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
666
667 // Encode S bit if MI modifies CPSR.
668 Binary |= getAddrModeSBit(MI, TID);
669
670 // Encode Rd.
671 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
672
673 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000674 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000675
676 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000677 Binary |= 1 << ARMII::I_BitShift;
678 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
679
680 emitWordLE(Binary);
681}
682
Chris Lattner33fabd72010-02-02 21:48:51 +0000683void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000684 unsigned Opcode = MI.getDesc().Opcode;
685
686 // Part of binary is determined by TableGn.
687 unsigned Binary = getBinaryCodeForInstr(MI);
688
689 // Set the conditional execution predicate
690 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
691
692 // Encode S bit if MI modifies CPSR.
693 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
694 Binary |= 1 << ARMII::S_BitShift;
695
696 // Encode register def if there is one.
697 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
698
699 // Encode the shift operation.
700 switch (Opcode) {
701 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000702 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000703 // rrx
704 Binary |= 0x6 << 4;
705 break;
706 case ARM::MOVsrl_flag:
707 // lsr #1
708 Binary |= (0x2 << 4) | (1 << 7);
709 break;
710 case ARM::MOVsra_flag:
711 // asr #1
712 Binary |= (0x4 << 4) | (1 << 7);
713 break;
714 }
715
716 // Encode register Rm.
717 Binary |= getMachineOpValue(MI, 1);
718
719 emitWordLE(Binary);
720}
721
Chris Lattner33fabd72010-02-02 21:48:51 +0000722void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000723 DEBUG(errs() << " ** LPC" << LabelID << " @ "
724 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000725 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
726}
727
Chris Lattner33fabd72010-02-02 21:48:51 +0000728void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000729 unsigned Opcode = MI.getDesc().Opcode;
730 switch (Opcode) {
731 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000732 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000733 case ARM::BX:
734 case ARM::BMOVPCRX:
735 case ARM::BXr9:
736 case ARM::BMOVPCRXr9: {
737 // First emit mov lr, pc
738 unsigned Binary = 0x01a0e00f;
739 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
740 emitWordLE(Binary);
741
742 // and then emit the branch.
743 emitMiscBranchInstruction(MI);
744 break;
745 }
Chris Lattner518bb532010-02-09 19:54:29 +0000746 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000747 // We allow inline assembler nodes with empty bodies - they can
748 // implicitly define registers, which is ok for JIT.
749 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000750 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000751 }
Evan Chengffa6d962008-11-13 23:36:57 +0000752 break;
753 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000754 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000755 case TargetOpcode::EH_LABEL:
756 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
757 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000758 case TargetOpcode::IMPLICIT_DEF:
759 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000760 // Do nothing.
761 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000762 case ARM::CONSTPOOL_ENTRY:
763 emitConstPoolInstruction(MI);
764 break;
765 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000766 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000767 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000768 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000769 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000770 break;
771 }
772 case ARM::PICLDR:
773 case ARM::PICLDRB:
774 case ARM::PICSTR:
775 case ARM::PICSTRB: {
776 // Remember of the address of the PC label for relocation later.
777 addPCLabel(MI.getOperand(2).getImm());
778 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000779 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000780 break;
781 }
782 case ARM::PICLDRH:
783 case ARM::PICLDRSH:
784 case ARM::PICLDRSB:
785 case ARM::PICSTRH: {
786 // Remember of the address of the PC label for relocation later.
787 addPCLabel(MI.getOperand(2).getImm());
788 // These are just load / store instructions that implicitly read pc.
789 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000790 break;
791 }
Zonr Changf86399b2010-05-25 08:42:45 +0000792
793 case ARM::MOVi32imm:
794 emitMOVi32immInstruction(MI);
795 break;
796
Evan Cheng90922132008-11-06 02:25:39 +0000797 case ARM::MOVi2pieces:
798 // Two instructions to materialize a constant.
799 emitMOVi2piecesInstruction(MI);
800 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000801 case ARM::LEApcrelJT:
802 // Materialize jumptable address.
803 emitLEApcrelJTInstruction(MI);
804 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000805 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000806 case ARM::MOVsrl_flag:
807 case ARM::MOVsra_flag:
808 emitPseudoMoveInstruction(MI);
809 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000810 }
811}
812
Bob Wilson87949d42010-03-17 21:16:45 +0000813unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000814 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000815 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000816 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000817 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000818
819 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
820 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
821 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
822
823 // Encode the shift opcode.
824 unsigned SBits = 0;
825 unsigned Rs = MO1.getReg();
826 if (Rs) {
827 // Set shift operand (bit[7:4]).
828 // LSL - 0001
829 // LSR - 0011
830 // ASR - 0101
831 // ROR - 0111
832 // RRX - 0110 and bit[11:8] clear.
833 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000834 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000835 case ARM_AM::lsl: SBits = 0x1; break;
836 case ARM_AM::lsr: SBits = 0x3; break;
837 case ARM_AM::asr: SBits = 0x5; break;
838 case ARM_AM::ror: SBits = 0x7; break;
839 case ARM_AM::rrx: SBits = 0x6; break;
840 }
841 } else {
842 // Set shift operand (bit[6:4]).
843 // LSL - 000
844 // LSR - 010
845 // ASR - 100
846 // ROR - 110
847 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000848 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000849 case ARM_AM::lsl: SBits = 0x0; break;
850 case ARM_AM::lsr: SBits = 0x2; break;
851 case ARM_AM::asr: SBits = 0x4; break;
852 case ARM_AM::ror: SBits = 0x6; break;
853 }
854 }
855 Binary |= SBits << 4;
856 if (SOpc == ARM_AM::rrx)
857 return Binary;
858
859 // Encode the shift operation Rs or shift_imm (except rrx).
860 if (Rs) {
861 // Encode Rs bit[11:8].
862 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000863 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000864 }
865
866 // Encode shift_imm bit[11:7].
867 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
868}
869
Chris Lattner33fabd72010-02-02 21:48:51 +0000870unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000871 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
872 assert(SoImmVal != -1 && "Not a valid so_imm value!");
873
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000874 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000875 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000876 << ARMII::SoRotImmShift;
877
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000878 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000879 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000880 return Binary;
881}
882
Chris Lattner33fabd72010-02-02 21:48:51 +0000883unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000884 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000885 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000886 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000887 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000888 return 1 << ARMII::S_BitShift;
889 }
890 return 0;
891}
892
Bob Wilson87949d42010-03-17 21:16:45 +0000893void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000894 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000895 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000896 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000897
898 // Part of binary is determined by TableGn.
899 unsigned Binary = getBinaryCodeForInstr(MI);
900
Jim Grosbach33412622008-10-07 19:05:35 +0000901 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000902 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000903
Evan Cheng49a9f292008-09-12 22:45:55 +0000904 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000905 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000906
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000907 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000908 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000909 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000910 if (NumDefs)
911 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
912 else if (ImplicitRd)
913 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000914 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000915
Zonr Changf86399b2010-05-25 08:42:45 +0000916 if (TID.Opcode == ARM::MOVi16) {
917 // Get immediate from MI.
918 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
919 ARM::reloc_arm_movw);
920 // Encode imm which is the same as in emitMOVi32immInstruction().
921 Binary |= Lo16 & 0xFFF;
922 Binary |= ((Lo16 >> 12) & 0xF) << 16;
923 emitWordLE(Binary);
924 return;
925 } else if(TID.Opcode == ARM::MOVTi16) {
926 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
927 ARM::reloc_arm_movt) >> 16);
928 Binary |= Hi16 & 0xFFF;
929 Binary |= ((Hi16 >> 12) & 0xF) << 16;
930 emitWordLE(Binary);
931 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000932 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000933 uint32_t v = ~MI.getOperand(2).getImm();
934 int32_t lsb = CountTrailingZeros_32(v);
935 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000936 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000937 Binary |= (msb & 0x1F) << 16;
938 Binary |= (lsb & 0x1F) << 7;
939 emitWordLE(Binary);
940 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000941 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
942 // Encode Rn in Instr{0-3}
943 Binary |= getMachineOpValue(MI, OpIdx++);
944
945 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
946 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
947
948 // Instr{20-16} = widthm1, Instr{11-7} = lsb
949 Binary |= (widthm1 & 0x1F) << 16;
950 Binary |= (lsb & 0x1F) << 7;
951 emitWordLE(Binary);
952 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000953 }
954
Evan Chengd87293c2008-11-06 08:47:38 +0000955 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
956 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
957 ++OpIdx;
958
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000959 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000960 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
961 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 if (ImplicitRn)
963 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000964 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000965 else {
966 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
967 ++OpIdx;
968 }
Evan Cheng7602e112008-09-02 06:52:38 +0000969 }
970
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000971 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000972 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000973 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000974 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000975 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000976 return;
977 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000978
Evan Chengedda31c2008-11-05 18:35:52 +0000979 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000980 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000981 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000982 return;
983 }
Evan Cheng7602e112008-09-02 06:52:38 +0000984
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000985 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000986 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000987
Evan Cheng83b5cf02008-11-05 23:22:34 +0000988 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000989}
990
Bob Wilson87949d42010-03-17 21:16:45 +0000991void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000992 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000993 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000994 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000995 unsigned Form = TID.TSFlags & ARMII::FormMask;
996 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000997
Evan Chengedda31c2008-11-05 18:35:52 +0000998 // Part of binary is determined by TableGn.
999 unsigned Binary = getBinaryCodeForInstr(MI);
1000
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001001 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1002 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1003 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001004 emitWordLE(Binary);
1005 return;
1006 }
1007
Jim Grosbach33412622008-10-07 19:05:35 +00001008 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001009 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001010
Evan Cheng4df60f52008-11-07 09:06:08 +00001011 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001012
1013 // Operand 0 of a pre- and post-indexed store is the address base
1014 // writeback. Skip it.
1015 bool Skipped = false;
1016 if (IsPrePost && Form == ARMII::StFrm) {
1017 ++OpIdx;
1018 Skipped = true;
1019 }
1020
1021 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001022 if (ImplicitRd)
1023 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001024 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001025 else
1026 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001027
1028 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001029 if (ImplicitRn)
1030 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001031 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001032 else
1033 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001034
Evan Cheng05c356e2008-11-08 01:44:13 +00001035 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001036 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001037 ++OpIdx;
1038
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001040 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001041 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001042
Evan Chenge7de7e32008-09-13 01:44:01 +00001043 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001044 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001045 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001046 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001048 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1050 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001051 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001052 }
1053
Bill Wendling7d31a162010-10-20 22:44:54 +00001054 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001055 Binary |= 1 << ARMII::I_BitShift;
1056 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1057 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001058 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001059
Evan Cheng70632912008-11-12 07:34:37 +00001060 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001061 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001062 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001063 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1064 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001065 }
1066
Evan Cheng83b5cf02008-11-05 23:22:34 +00001067 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001068}
1069
Chris Lattner33fabd72010-02-02 21:48:51 +00001070void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001071 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001072 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001073 unsigned Form = TID.TSFlags & ARMII::FormMask;
1074 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001075
Evan Chengedda31c2008-11-05 18:35:52 +00001076 // Part of binary is determined by TableGn.
1077 unsigned Binary = getBinaryCodeForInstr(MI);
1078
Jim Grosbach33412622008-10-07 19:05:35 +00001079 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001080 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001081
Evan Cheng148cad82008-11-13 07:34:59 +00001082 unsigned OpIdx = 0;
1083
1084 // Operand 0 of a pre- and post-indexed store is the address base
1085 // writeback. Skip it.
1086 bool Skipped = false;
1087 if (IsPrePost && Form == ARMII::StMiscFrm) {
1088 ++OpIdx;
1089 Skipped = true;
1090 }
1091
Evan Cheng7602e112008-09-02 06:52:38 +00001092 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001093 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001094
Evan Cheng358dec52009-06-15 08:28:29 +00001095 // Skip LDRD and STRD's second operand.
1096 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1097 ++OpIdx;
1098
Evan Cheng7602e112008-09-02 06:52:38 +00001099 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001100 if (ImplicitRn)
1101 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001102 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001103 else
1104 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001105
Evan Cheng05c356e2008-11-08 01:44:13 +00001106 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001107 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001108 ++OpIdx;
1109
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001111 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001113
Evan Chenge7de7e32008-09-13 01:44:01 +00001114 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001115 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001116 ARMII::U_BitShift);
1117
1118 // If this instr is in register offset/index encoding, set bit[3:0]
1119 // to the corresponding Rm register.
1120 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001121 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001122 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001123 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001124 }
1125
Evan Chengd87293c2008-11-06 08:47:38 +00001126 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001127 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001129 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001130 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1131 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001132 }
1133
Evan Cheng83b5cf02008-11-05 23:22:34 +00001134 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001135}
1136
Evan Chengcd8e66a2008-11-11 21:48:44 +00001137static unsigned getAddrModeUPBits(unsigned Mode) {
1138 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001139
1140 // Set addressing mode by modifying bits U(23) and P(24)
1141 // IA - Increment after - bit U = 1 and bit P = 0
1142 // IB - Increment before - bit U = 1 and bit P = 1
1143 // DA - Decrement after - bit U = 0 and bit P = 0
1144 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001145 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001146 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001147 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001148 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1149 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1150 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001151 }
1152
Evan Chengcd8e66a2008-11-11 21:48:44 +00001153 return Binary;
1154}
1155
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001156void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1157 const TargetInstrDesc &TID = MI.getDesc();
1158 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1159
Evan Chengcd8e66a2008-11-11 21:48:44 +00001160 // Part of binary is determined by TableGn.
1161 unsigned Binary = getBinaryCodeForInstr(MI);
1162
1163 // Set the conditional execution predicate
1164 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1165
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001166 // Skip operand 0 of an instruction with base register update.
1167 unsigned OpIdx = 0;
1168 if (IsUpdating)
1169 ++OpIdx;
1170
Evan Chengcd8e66a2008-11-11 21:48:44 +00001171 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001172 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001173
1174 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001175 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001176 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1177
Evan Cheng7602e112008-09-02 06:52:38 +00001178 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001179 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001180 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001181
1182 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001183 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001184 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001185 if (!MO.isReg() || MO.isImplicit())
1186 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001187 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001188 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1189 RegNum < 16);
1190 Binary |= 0x1 << RegNum;
1191 }
1192
Evan Cheng83b5cf02008-11-05 23:22:34 +00001193 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001194}
1195
Chris Lattner33fabd72010-02-02 21:48:51 +00001196void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001197 const TargetInstrDesc &TID = MI.getDesc();
1198
1199 // Part of binary is determined by TableGn.
1200 unsigned Binary = getBinaryCodeForInstr(MI);
1201
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001202 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001203 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001204
1205 // Encode S bit if MI modifies CPSR.
1206 Binary |= getAddrModeSBit(MI, TID);
1207
1208 // 32x32->64bit operations have two destination registers. The number
1209 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001210 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001211 if (TID.getNumDefs() == 2)
1212 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1213
1214 // Encode Rd
1215 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1216
1217 // Encode Rm
1218 Binary |= getMachineOpValue(MI, OpIdx++);
1219
1220 // Encode Rs
1221 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1222
Evan Chengfbc9d412008-11-06 01:21:28 +00001223 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1224 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001225 if (TID.getNumOperands() > OpIdx &&
1226 !TID.OpInfo[OpIdx].isPredicate() &&
1227 !TID.OpInfo[OpIdx].isOptionalDef())
1228 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1229
1230 emitWordLE(Binary);
1231}
1232
Chris Lattner33fabd72010-02-02 21:48:51 +00001233void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001234 const TargetInstrDesc &TID = MI.getDesc();
1235
1236 // Part of binary is determined by TableGn.
1237 unsigned Binary = getBinaryCodeForInstr(MI);
1238
1239 // Set the conditional execution predicate
1240 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1241
1242 unsigned OpIdx = 0;
1243
1244 // Encode Rd
1245 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1246
1247 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1248 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1249 if (MO2.isReg()) {
1250 // Two register operand form.
1251 // Encode Rn.
1252 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1253
1254 // Encode Rm.
1255 Binary |= getMachineOpValue(MI, MO2);
1256 ++OpIdx;
1257 } else {
1258 Binary |= getMachineOpValue(MI, MO1);
1259 }
1260
1261 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1262 if (MI.getOperand(OpIdx).isImm() &&
1263 !TID.OpInfo[OpIdx].isPredicate() &&
1264 !TID.OpInfo[OpIdx].isOptionalDef())
1265 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001266
Evan Cheng83b5cf02008-11-05 23:22:34 +00001267 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001268}
1269
Chris Lattner33fabd72010-02-02 21:48:51 +00001270void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001271 const TargetInstrDesc &TID = MI.getDesc();
1272
1273 // Part of binary is determined by TableGn.
1274 unsigned Binary = getBinaryCodeForInstr(MI);
1275
1276 // Set the conditional execution predicate
1277 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1278
1279 unsigned OpIdx = 0;
1280
1281 // Encode Rd
1282 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1283
1284 const MachineOperand &MO = MI.getOperand(OpIdx++);
1285 if (OpIdx == TID.getNumOperands() ||
1286 TID.OpInfo[OpIdx].isPredicate() ||
1287 TID.OpInfo[OpIdx].isOptionalDef()) {
1288 // Encode Rm and it's done.
1289 Binary |= getMachineOpValue(MI, MO);
1290 emitWordLE(Binary);
1291 return;
1292 }
1293
1294 // Encode Rn.
1295 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1296
1297 // Encode Rm.
1298 Binary |= getMachineOpValue(MI, OpIdx++);
1299
1300 // Encode shift_imm.
1301 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001302 if (TID.Opcode == ARM::PKHTB) {
1303 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1304 if (ShiftAmt == 32)
1305 ShiftAmt = 0;
1306 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001307 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1308 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001309
Evan Cheng8b59db32008-11-07 01:41:35 +00001310 emitWordLE(Binary);
1311}
1312
Bob Wilson9a1c1892010-08-11 00:01:18 +00001313void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1314 const TargetInstrDesc &TID = MI.getDesc();
1315
1316 // Part of binary is determined by TableGen.
1317 unsigned Binary = getBinaryCodeForInstr(MI);
1318
1319 // Set the conditional execution predicate
1320 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1321
1322 // Encode Rd
1323 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1324
1325 // Encode saturate bit position.
1326 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001327 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001328 Pos -= 1;
1329 assert((Pos < 16 || (Pos < 32 &&
1330 TID.Opcode != ARM::SSAT16 &&
1331 TID.Opcode != ARM::USAT16)) &&
1332 "saturate bit position out of range");
1333 Binary |= Pos << 16;
1334
1335 // Encode Rm
1336 Binary |= getMachineOpValue(MI, 2);
1337
1338 // Encode shift_imm.
1339 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001340 unsigned ShiftOp = MI.getOperand(3).getImm();
1341 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1342 if (Opc == ARM_AM::asr)
1343 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001344 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001345 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001346 ShiftAmt = 0;
1347 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1348 Binary |= ShiftAmt << ARMII::ShiftShift;
1349 }
1350
1351 emitWordLE(Binary);
1352}
1353
Chris Lattner33fabd72010-02-02 21:48:51 +00001354void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001355 const TargetInstrDesc &TID = MI.getDesc();
1356
Torok Edwindac237e2009-07-08 20:53:28 +00001357 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001358 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001359 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001360
Evan Cheng7602e112008-09-02 06:52:38 +00001361 // Part of binary is determined by TableGn.
1362 unsigned Binary = getBinaryCodeForInstr(MI);
1363
Evan Chengedda31c2008-11-05 18:35:52 +00001364 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001365 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001366
1367 // Set signed_immed_24 field
1368 Binary |= getMachineOpValue(MI, 0);
1369
Evan Cheng83b5cf02008-11-05 23:22:34 +00001370 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001371}
1372
Chris Lattner33fabd72010-02-02 21:48:51 +00001373void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001374 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001375 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001376 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001377 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1378 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001379
1380 // Now emit the jump table entries.
1381 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1382 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1383 if (IsPIC)
1384 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001385 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001386 else
1387 // Absolute DestBB address.
1388 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1389 emitWordLE(0);
1390 }
1391}
1392
Chris Lattner33fabd72010-02-02 21:48:51 +00001393void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001394 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001395
Evan Cheng437c1732008-11-07 22:30:53 +00001396 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001397 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001398 // First emit a ldr pc, [] instruction.
1399 emitDataProcessingInstruction(MI, ARM::PC);
1400
1401 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001402 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001403 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001404 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1405 emitInlineJumpTable(JTIndex);
1406 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001407 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001408 // First emit a ldr pc, [] instruction.
1409 emitLoadStoreInstruction(MI, ARM::PC);
1410
1411 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001412 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001413 return;
1414 }
1415
Evan Chengedda31c2008-11-05 18:35:52 +00001416 // Part of binary is determined by TableGn.
1417 unsigned Binary = getBinaryCodeForInstr(MI);
1418
1419 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001420 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001421
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001422 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001423 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001424 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001425 else
Evan Chengedda31c2008-11-05 18:35:52 +00001426 // otherwise, set the return register
1427 Binary |= getMachineOpValue(MI, 0);
1428
Evan Cheng83b5cf02008-11-05 23:22:34 +00001429 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001430}
Evan Cheng7602e112008-09-02 06:52:38 +00001431
Evan Cheng80a11982008-11-12 06:41:41 +00001432static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001433 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001434 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001435 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001436 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001437 if (!isSPVFP)
1438 Binary |= RegD << ARMII::RegRdShift;
1439 else {
1440 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1441 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1442 }
Evan Cheng80a11982008-11-12 06:41:41 +00001443 return Binary;
1444}
Evan Cheng78be83d2008-11-11 19:40:26 +00001445
Evan Cheng80a11982008-11-12 06:41:41 +00001446static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001447 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001448 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001449 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001450 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001451 if (!isSPVFP)
1452 Binary |= RegN << ARMII::RegRnShift;
1453 else {
1454 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1455 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1456 }
Evan Cheng80a11982008-11-12 06:41:41 +00001457 return Binary;
1458}
Evan Chengd06d48d2008-11-12 02:19:38 +00001459
Evan Cheng80a11982008-11-12 06:41:41 +00001460static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1461 unsigned RegM = MI.getOperand(OpIdx).getReg();
1462 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001463 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001464 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001465 if (!isSPVFP)
1466 Binary |= RegM;
1467 else {
1468 Binary |= ((RegM & 0x1E) >> 1);
1469 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001470 }
Evan Cheng80a11982008-11-12 06:41:41 +00001471 return Binary;
1472}
1473
Chris Lattner33fabd72010-02-02 21:48:51 +00001474void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001475 const TargetInstrDesc &TID = MI.getDesc();
1476
1477 // Part of binary is determined by TableGn.
1478 unsigned Binary = getBinaryCodeForInstr(MI);
1479
1480 // Set the conditional execution predicate
1481 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1482
1483 unsigned OpIdx = 0;
1484 assert((Binary & ARMII::D_BitShift) == 0 &&
1485 (Binary & ARMII::N_BitShift) == 0 &&
1486 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1487
1488 // Encode Dd / Sd.
1489 Binary |= encodeVFPRd(MI, OpIdx++);
1490
1491 // If this is a two-address operand, skip it, e.g. FMACD.
1492 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1493 ++OpIdx;
1494
1495 // Encode Dn / Sn.
1496 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001497 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001498
1499 if (OpIdx == TID.getNumOperands() ||
1500 TID.OpInfo[OpIdx].isPredicate() ||
1501 TID.OpInfo[OpIdx].isOptionalDef()) {
1502 // FCMPEZD etc. has only one operand.
1503 emitWordLE(Binary);
1504 return;
1505 }
1506
1507 // Encode Dm / Sm.
1508 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001509
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001510 emitWordLE(Binary);
1511}
1512
Bob Wilson87949d42010-03-17 21:16:45 +00001513void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001514 const TargetInstrDesc &TID = MI.getDesc();
1515 unsigned Form = TID.TSFlags & ARMII::FormMask;
1516
1517 // Part of binary is determined by TableGn.
1518 unsigned Binary = getBinaryCodeForInstr(MI);
1519
1520 // Set the conditional execution predicate
1521 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1522
1523 switch (Form) {
1524 default: break;
1525 case ARMII::VFPConv1Frm:
1526 case ARMII::VFPConv2Frm:
1527 case ARMII::VFPConv3Frm:
1528 // Encode Dd / Sd.
1529 Binary |= encodeVFPRd(MI, 0);
1530 break;
1531 case ARMII::VFPConv4Frm:
1532 // Encode Dn / Sn.
1533 Binary |= encodeVFPRn(MI, 0);
1534 break;
1535 case ARMII::VFPConv5Frm:
1536 // Encode Dm / Sm.
1537 Binary |= encodeVFPRm(MI, 0);
1538 break;
1539 }
1540
1541 switch (Form) {
1542 default: break;
1543 case ARMII::VFPConv1Frm:
1544 // Encode Dm / Sm.
1545 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001546 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001547 case ARMII::VFPConv2Frm:
1548 case ARMII::VFPConv3Frm:
1549 // Encode Dn / Sn.
1550 Binary |= encodeVFPRn(MI, 1);
1551 break;
1552 case ARMII::VFPConv4Frm:
1553 case ARMII::VFPConv5Frm:
1554 // Encode Dd / Sd.
1555 Binary |= encodeVFPRd(MI, 1);
1556 break;
1557 }
1558
1559 if (Form == ARMII::VFPConv5Frm)
1560 // Encode Dn / Sn.
1561 Binary |= encodeVFPRn(MI, 2);
1562 else if (Form == ARMII::VFPConv3Frm)
1563 // Encode Dm / Sm.
1564 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001565
1566 emitWordLE(Binary);
1567}
1568
Chris Lattner33fabd72010-02-02 21:48:51 +00001569void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001570 // Part of binary is determined by TableGn.
1571 unsigned Binary = getBinaryCodeForInstr(MI);
1572
1573 // Set the conditional execution predicate
1574 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1575
1576 unsigned OpIdx = 0;
1577
1578 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001579 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001580
1581 // Encode address base.
1582 const MachineOperand &Base = MI.getOperand(OpIdx++);
1583 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1584
1585 // If there is a non-zero immediate offset, encode it.
1586 if (Base.isReg()) {
1587 const MachineOperand &Offset = MI.getOperand(OpIdx);
1588 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1589 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1590 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001591 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001592 emitWordLE(Binary);
1593 return;
1594 }
1595 }
1596
1597 // If immediate offset is omitted, default to +0.
1598 Binary |= 1 << ARMII::U_BitShift;
1599
1600 emitWordLE(Binary);
1601}
1602
Bob Wilson87949d42010-03-17 21:16:45 +00001603void
1604ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001605 const TargetInstrDesc &TID = MI.getDesc();
1606 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1607
Evan Chengcd8e66a2008-11-11 21:48:44 +00001608 // Part of binary is determined by TableGn.
1609 unsigned Binary = getBinaryCodeForInstr(MI);
1610
1611 // Set the conditional execution predicate
1612 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1613
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001614 // Skip operand 0 of an instruction with base register update.
1615 unsigned OpIdx = 0;
1616 if (IsUpdating)
1617 ++OpIdx;
1618
Evan Chengcd8e66a2008-11-11 21:48:44 +00001619 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001620 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001621
1622 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001623 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001624 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001625
1626 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001627 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001628 Binary |= 0x1 << ARMII::W_BitShift;
1629
1630 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001631 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001632
Bob Wilsond4bfd542010-08-27 23:18:17 +00001633 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001634 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001635 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001636 const MachineOperand &MO = MI.getOperand(i);
1637 if (!MO.isReg() || MO.isImplicit())
1638 break;
1639 ++NumRegs;
1640 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001641 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1642 // Otherwise, it will be 0, in the case of 32-bit registers.
1643 if(Binary & 0x100)
1644 Binary |= NumRegs * 2;
1645 else
1646 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001647
1648 emitWordLE(Binary);
1649}
1650
Bob Wilson1a913ed2010-06-11 21:34:50 +00001651static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1652 unsigned RegD = MI.getOperand(OpIdx).getReg();
1653 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001654 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001655 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1656 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1657 return Binary;
1658}
1659
Bob Wilson5e7b6072010-06-25 22:40:46 +00001660static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1661 unsigned RegN = MI.getOperand(OpIdx).getReg();
1662 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001663 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001664 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1665 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1666 return Binary;
1667}
1668
Bob Wilson583a2a02010-06-25 21:17:19 +00001669static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1670 unsigned RegM = MI.getOperand(OpIdx).getReg();
1671 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001672 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001673 Binary |= (RegM & 0xf);
1674 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1675 return Binary;
1676}
1677
Bob Wilsond896a972010-06-28 21:12:19 +00001678/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1679/// data-processing instruction to the corresponding Thumb encoding.
1680static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1681 assert((Binary & 0xfe000000) == 0xf2000000 &&
1682 "not an ARM NEON data-processing instruction");
1683 unsigned UBit = (Binary >> 24) & 1;
1684 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1685}
1686
Bob Wilsond5a563d2010-06-29 17:34:07 +00001687void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001688 unsigned Binary = getBinaryCodeForInstr(MI);
1689
Bob Wilsond5a563d2010-06-29 17:34:07 +00001690 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1691 const TargetInstrDesc &TID = MI.getDesc();
1692 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1693 RegTOpIdx = 0;
1694 RegNOpIdx = 1;
1695 LnOpIdx = 2;
1696 } else { // ARMII::NSetLnFrm
1697 RegTOpIdx = 2;
1698 RegNOpIdx = 0;
1699 LnOpIdx = 3;
1700 }
1701
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001702 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001703 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001704
Bob Wilsond5a563d2010-06-29 17:34:07 +00001705 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001706 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001707 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001708 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001709
1710 unsigned LaneShift;
1711 if ((Binary & (1 << 22)) != 0)
1712 LaneShift = 0; // 8-bit elements
1713 else if ((Binary & (1 << 5)) != 0)
1714 LaneShift = 1; // 16-bit elements
1715 else
1716 LaneShift = 2; // 32-bit elements
1717
Bob Wilsond5a563d2010-06-29 17:34:07 +00001718 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001719 unsigned Opc1 = Lane >> 2;
1720 unsigned Opc2 = Lane & 3;
1721 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1722 Binary |= (Opc1 << 21);
1723 Binary |= (Opc2 << 5);
1724
1725 emitWordLE(Binary);
1726}
1727
Bob Wilson21773e72010-06-29 20:13:29 +00001728void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1729 unsigned Binary = getBinaryCodeForInstr(MI);
1730
1731 // Set the conditional execution predicate
1732 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1733
1734 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001735 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001736 Binary |= (RegT << ARMII::RegRdShift);
1737 Binary |= encodeNEONRn(MI, 0);
1738 emitWordLE(Binary);
1739}
1740
Bob Wilson583a2a02010-06-25 21:17:19 +00001741void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001742 unsigned Binary = getBinaryCodeForInstr(MI);
1743 // Destination register is encoded in Dd.
1744 Binary |= encodeNEONRd(MI, 0);
1745 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1746 unsigned Imm = MI.getOperand(1).getImm();
1747 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001748 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001749 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001750 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001751 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001752 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001753 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001754 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001755 emitWordLE(Binary);
1756}
1757
Bob Wilson583a2a02010-06-25 21:17:19 +00001758void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001759 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001760 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001761 // Destination register is encoded in Dd; source register in Dm.
1762 unsigned OpIdx = 0;
1763 Binary |= encodeNEONRd(MI, OpIdx++);
1764 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1765 ++OpIdx;
1766 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001767 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001768 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001769 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1770 emitWordLE(Binary);
1771}
1772
Bob Wilson5e7b6072010-06-25 22:40:46 +00001773void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1774 const TargetInstrDesc &TID = MI.getDesc();
1775 unsigned Binary = getBinaryCodeForInstr(MI);
1776 // Destination register is encoded in Dd; source registers in Dn and Dm.
1777 unsigned OpIdx = 0;
1778 Binary |= encodeNEONRd(MI, OpIdx++);
1779 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1780 ++OpIdx;
1781 Binary |= encodeNEONRn(MI, OpIdx++);
1782 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1783 ++OpIdx;
1784 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001785 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001786 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001787 // FIXME: This does not handle VMOVDneon or VMOVQ.
1788 emitWordLE(Binary);
1789}
1790
Evan Cheng7602e112008-09-02 06:52:38 +00001791#include "ARMGenCodeEmitter.inc"