blob: 1d3e31015959603d548f921e460d7142a2b63902 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
164 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
165 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000166 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000168 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000170 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000172 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000174 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000175 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000176 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000177 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000178 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
179 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000180 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
181 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000182 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
183 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000184
185 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
186 const {
187 // {17-13} = reg
188 // {12} = (U)nsigned (add == '1', sub == '0')
189 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000190 const MachineOperand &MO = MI.getOperand(Op);
191 const MachineOperand &MO1 = MI.getOperand(Op + 1);
192 if (!MO.isReg()) {
193 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
194 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000195 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000196 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000197 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000198 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000199 Binary = Imm12 & 0xfff;
200 if (Imm12 >= 0)
201 Binary |= (1 << 12);
202 Binary |= (Reg << 13);
203 return Binary;
204 }
205 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
206 // {12-9} = reg
207 // {8} = (U)nsigned (add == '1', sub == '0')
208 // {7-0} = imm12
209 const MachineOperand &MO = MI.getOperand(Op);
210 const MachineOperand &MO1 = MI.getOperand(Op + 1);
211 if (!MO.isReg()) {
212 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
213 return 0;
214 }
215 unsigned Reg = getARMRegisterNumbering(MO.getReg());
216 int32_t Imm8 = MO1.getImm();
217 uint32_t Binary;
218 Binary = Imm8 & 0xff;
219 if (Imm8 >= 0)
220 Binary |= (1 << 8);
221 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000222 return Binary;
223 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000224 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
225 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000226
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000227 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
228 const { return 0; }
229
Shih-wei Liao5170b712010-05-26 00:02:28 +0000230 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000231 /// machine operand requires relocation, record the relocation and return
232 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000233 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000234 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000235
Evan Cheng83b5cf02008-11-05 23:22:34 +0000236 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000237 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000238 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000239
240 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000241 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000242 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000243 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000244 intptr_t ACPV = 0) const;
245 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
246 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
247 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000248 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000249 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000250 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000251}
252
Chris Lattner33fabd72010-02-02 21:48:51 +0000253char ARMCodeEmitter::ID = 0;
254
Bob Wilson87949d42010-03-17 21:16:45 +0000255/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000256/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000257FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
258 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000259 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000260}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000261
Chris Lattner33fabd72010-02-02 21:48:51 +0000262bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000263 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
264 MF.getTarget().getRelocationModel() != Reloc::Static) &&
265 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000266 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
267 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
268 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000269 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000270 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000271 MJTEs = 0;
272 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000273 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000274 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000275 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000276 MMI = &getAnalysis<MachineModuleInfo>();
277 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000278
279 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000280 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000281 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000282 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000283 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000284 MBB != E; ++MBB) {
285 MCE.StartMachineBasicBlock(MBB);
286 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
287 I != E; ++I)
288 emitInstruction(*I);
289 }
290 } while (MCE.finishFunction(MF));
291
292 return false;
293}
294
Evan Cheng83b5cf02008-11-05 23:22:34 +0000295/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000296///
Chris Lattner33fabd72010-02-02 21:48:51 +0000297unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000298 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000299 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000300 case ARM_AM::asr: return 2;
301 case ARM_AM::lsl: return 0;
302 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000303 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000304 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000305 }
Evan Cheng7602e112008-09-02 06:52:38 +0000306 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000307}
308
Shih-wei Liao5170b712010-05-26 00:02:28 +0000309/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000310/// machine operand requires relocation, record the relocation and return zero.
311unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000312 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000313 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000314 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000315 && "Relocation to this function should be for movt or movw");
316
317 if (MO.isImm())
318 return static_cast<unsigned>(MO.getImm());
319 else if (MO.isGlobal())
320 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
321 else if (MO.isSymbol())
322 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
323 else if (MO.isMBB())
324 emitMachineBasicBlock(MO.getMBB(), Reloc);
325 else {
326#ifndef NDEBUG
327 errs() << MO;
328#endif
329 llvm_unreachable("Unsupported operand type for movw/movt");
330 }
331 return 0;
332}
333
Evan Cheng7602e112008-09-02 06:52:38 +0000334/// getMachineOpValue - Return binary encoding of operand. If the machine
335/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000336unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000337 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000338 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000339 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000340 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000341 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000342 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000343 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000344 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000345 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000346 else if (MO.isCPI()) {
347 const TargetInstrDesc &TID = MI.getDesc();
348 // For VFP load, the immediate offset is multiplied by 4.
349 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
350 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
351 emitConstPoolAddress(MO.getIndex(), Reloc);
352 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000353 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000354 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000355 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000356 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000357#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000358 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000359#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000360 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000361 }
Evan Cheng7602e112008-09-02 06:52:38 +0000362 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363}
364
Evan Cheng057d0c32008-09-18 07:28:19 +0000365/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000366///
Dan Gohman46510a72010-04-15 01:51:59 +0000367void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000368 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000369 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000370 MachineRelocation MR = Indirect
371 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000372 const_cast<GlobalValue *>(GV),
373 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000374 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000375 const_cast<GlobalValue *>(GV), ACPV,
376 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000377 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378}
379
380/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
381/// be emitted to the current location in the function, and allow it to be PC
382/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000383void ARMCodeEmitter::
384emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000385 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
386 Reloc, ES));
387}
388
389/// emitConstPoolAddress - Arrange for the address of an constant pool
390/// to be emitted to the current location in the function, and allow it to be PC
391/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000392void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000393 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000394 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000395 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000396}
397
398/// emitJumpTableAddress - Arrange for the address of a jump table to
399/// be emitted to the current location in the function, and allow it to be PC
400/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000401void ARMCodeEmitter::
402emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000403 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000404 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000405}
406
Raul Herbster9c1a3822007-08-30 23:29:26 +0000407/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000408void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000409 unsigned Reloc,
410 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000411 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000412 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000413}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000414
Chris Lattner33fabd72010-02-02 21:48:51 +0000415void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000416 DEBUG(errs() << " 0x";
417 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000418 MCE.emitWordLE(Binary);
419}
420
Chris Lattner33fabd72010-02-02 21:48:51 +0000421void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000422 DEBUG(errs() << " 0x";
423 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000424 MCE.emitDWordLE(Binary);
425}
426
Chris Lattner33fabd72010-02-02 21:48:51 +0000427void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000428 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000429
Devang Patelaf0e2722009-10-06 02:19:11 +0000430 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000431
Dan Gohmanfe601042010-06-22 15:08:57 +0000432 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000433 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000434 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000435 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000436 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000437 }
Evan Chengedda31c2008-11-05 18:35:52 +0000438 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000439 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000440 break;
441 case ARMII::DPFrm:
442 case ARMII::DPSoRegFrm:
443 emitDataProcessingInstruction(MI);
444 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000445 case ARMII::LdFrm:
446 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000447 emitLoadStoreInstruction(MI);
448 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000449 case ARMII::LdMiscFrm:
450 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000451 emitMiscLoadStoreInstruction(MI);
452 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000453 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000454 emitLoadStoreMultipleInstruction(MI);
455 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000456 case ARMII::MulFrm:
457 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000458 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000459 case ARMII::ExtFrm:
460 emitExtendInstruction(MI);
461 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000462 case ARMII::ArithMiscFrm:
463 emitMiscArithInstruction(MI);
464 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000465 case ARMII::SatFrm:
466 emitSaturateInstruction(MI);
467 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000468 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000469 emitBranchInstruction(MI);
470 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000471 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000472 emitMiscBranchInstruction(MI);
473 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000474 // VFP instructions.
475 case ARMII::VFPUnaryFrm:
476 case ARMII::VFPBinaryFrm:
477 emitVFPArithInstruction(MI);
478 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000479 case ARMII::VFPConv1Frm:
480 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000481 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000482 case ARMII::VFPConv4Frm:
483 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000484 emitVFPConversionInstruction(MI);
485 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000486 case ARMII::VFPLdStFrm:
487 emitVFPLoadStoreInstruction(MI);
488 break;
489 case ARMII::VFPLdStMulFrm:
490 emitVFPLoadStoreMultipleInstruction(MI);
491 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000492
Bob Wilson1a913ed2010-06-11 21:34:50 +0000493 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000494 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000495 case ARMII::NSetLnFrm:
496 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000497 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000498 case ARMII::NDupFrm:
499 emitNEONDupInstruction(MI);
500 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000501 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000502 emitNEON1RegModImmInstruction(MI);
503 break;
504 case ARMII::N2RegFrm:
505 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000506 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000507 case ARMII::N3RegFrm:
508 emitNEON3RegInstruction(MI);
509 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000510 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000511 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000512}
513
Chris Lattner33fabd72010-02-02 21:48:51 +0000514void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000515 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
516 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000517 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000518
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000519 // Remember the CONSTPOOL_ENTRY address for later relocation.
520 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
521
522 // Emit constpool island entry. In most cases, the actual values will be
523 // resolved and relocated after code emission.
524 if (MCPE.isMachineConstantPoolEntry()) {
525 ARMConstantPoolValue *ACPV =
526 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
527
Chris Lattner705e07f2009-08-23 03:41:05 +0000528 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
529 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000530
Bob Wilson28989a82009-11-02 16:59:06 +0000531 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000532 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000533 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000534 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000535 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000536 isa<Function>(GV),
537 Subtarget->GVIsIndirectSymbol(GV, RelocM),
538 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000539 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000540 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
541 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000542 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000543 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000544 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000545
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000546 DEBUG({
547 errs() << " ** Constant pool #" << CPI << " @ "
548 << (void*)MCE.getCurrentPCValue() << " ";
549 if (const Function *F = dyn_cast<Function>(CV))
550 errs() << F->getName();
551 else
552 errs() << *CV;
553 errs() << '\n';
554 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000555
Dan Gohman46510a72010-04-15 01:51:59 +0000556 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000557 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000558 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000559 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000560 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000561 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000562 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000563 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000564 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000565 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000566 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
567 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000568 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000569 }
570 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000571 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000572 }
573 }
574}
575
Zonr Changf86399b2010-05-25 08:42:45 +0000576void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
577 const MachineOperand &MO0 = MI.getOperand(0);
578 const MachineOperand &MO1 = MI.getOperand(1);
579
580 // Emit the 'movw' instruction.
581 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
582
583 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
584
585 // Set the conditional execution predicate.
586 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
587
588 // Encode Rd.
589 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
590
591 // Encode imm16 as imm4:imm12
592 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
593 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
594 emitWordLE(Binary);
595
596 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
597 // Emit the 'movt' instruction.
598 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
599
600 // Set the conditional execution predicate.
601 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
602
603 // Encode Rd.
604 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
605
606 // Encode imm16 as imm4:imm1, same as movw above.
607 Binary |= Hi16 & 0xFFF;
608 Binary |= ((Hi16 >> 12) & 0xF) << 16;
609 emitWordLE(Binary);
610}
611
Chris Lattner33fabd72010-02-02 21:48:51 +0000612void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000613 const MachineOperand &MO0 = MI.getOperand(0);
614 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000615 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
616 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000617 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
618 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
619
620 // Emit the 'mov' instruction.
621 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
622
623 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000624 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000625
626 // Encode Rd.
627 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
628
629 // Encode so_imm.
630 // Set bit I(25) to identify this is the immediate form of <shifter_op>
631 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000632 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000633 emitWordLE(Binary);
634
635 // Now the 'orr' instruction.
636 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
637
638 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000639 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000640
641 // Encode Rd.
642 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
643
644 // Encode Rn.
645 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
646
647 // Encode so_imm.
648 // Set bit I(25) to identify this is the immediate form of <shifter_op>
649 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000650 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000651 emitWordLE(Binary);
652}
653
Chris Lattner33fabd72010-02-02 21:48:51 +0000654void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000655 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000656
Evan Cheng4df60f52008-11-07 09:06:08 +0000657 const TargetInstrDesc &TID = MI.getDesc();
658
659 // Emit the 'add' instruction.
660 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
661
662 // Set the conditional execution predicate
663 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
664
665 // Encode S bit if MI modifies CPSR.
666 Binary |= getAddrModeSBit(MI, TID);
667
668 // Encode Rd.
669 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
670
671 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000672 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000673
674 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000675 Binary |= 1 << ARMII::I_BitShift;
676 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
677
678 emitWordLE(Binary);
679}
680
Chris Lattner33fabd72010-02-02 21:48:51 +0000681void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000682 unsigned Opcode = MI.getDesc().Opcode;
683
684 // Part of binary is determined by TableGn.
685 unsigned Binary = getBinaryCodeForInstr(MI);
686
687 // Set the conditional execution predicate
688 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
689
690 // Encode S bit if MI modifies CPSR.
691 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
692 Binary |= 1 << ARMII::S_BitShift;
693
694 // Encode register def if there is one.
695 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
696
697 // Encode the shift operation.
698 switch (Opcode) {
699 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000700 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000701 // rrx
702 Binary |= 0x6 << 4;
703 break;
704 case ARM::MOVsrl_flag:
705 // lsr #1
706 Binary |= (0x2 << 4) | (1 << 7);
707 break;
708 case ARM::MOVsra_flag:
709 // asr #1
710 Binary |= (0x4 << 4) | (1 << 7);
711 break;
712 }
713
714 // Encode register Rm.
715 Binary |= getMachineOpValue(MI, 1);
716
717 emitWordLE(Binary);
718}
719
Chris Lattner33fabd72010-02-02 21:48:51 +0000720void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000721 DEBUG(errs() << " ** LPC" << LabelID << " @ "
722 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000723 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
724}
725
Chris Lattner33fabd72010-02-02 21:48:51 +0000726void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000727 unsigned Opcode = MI.getDesc().Opcode;
728 switch (Opcode) {
729 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000730 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000731 case ARM::BX:
732 case ARM::BMOVPCRX:
733 case ARM::BXr9:
734 case ARM::BMOVPCRXr9: {
735 // First emit mov lr, pc
736 unsigned Binary = 0x01a0e00f;
737 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
738 emitWordLE(Binary);
739
740 // and then emit the branch.
741 emitMiscBranchInstruction(MI);
742 break;
743 }
Chris Lattner518bb532010-02-09 19:54:29 +0000744 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000745 // We allow inline assembler nodes with empty bodies - they can
746 // implicitly define registers, which is ok for JIT.
747 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000748 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000749 }
Evan Chengffa6d962008-11-13 23:36:57 +0000750 break;
751 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000752 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000753 case TargetOpcode::EH_LABEL:
754 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
755 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000756 case TargetOpcode::IMPLICIT_DEF:
757 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000758 // Do nothing.
759 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000760 case ARM::CONSTPOOL_ENTRY:
761 emitConstPoolInstruction(MI);
762 break;
763 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000764 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000765 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000766 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000767 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000768 break;
769 }
770 case ARM::PICLDR:
771 case ARM::PICLDRB:
772 case ARM::PICSTR:
773 case ARM::PICSTRB: {
774 // Remember of the address of the PC label for relocation later.
775 addPCLabel(MI.getOperand(2).getImm());
776 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000777 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000778 break;
779 }
780 case ARM::PICLDRH:
781 case ARM::PICLDRSH:
782 case ARM::PICLDRSB:
783 case ARM::PICSTRH: {
784 // Remember of the address of the PC label for relocation later.
785 addPCLabel(MI.getOperand(2).getImm());
786 // These are just load / store instructions that implicitly read pc.
787 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000788 break;
789 }
Zonr Changf86399b2010-05-25 08:42:45 +0000790
791 case ARM::MOVi32imm:
792 emitMOVi32immInstruction(MI);
793 break;
794
Evan Cheng90922132008-11-06 02:25:39 +0000795 case ARM::MOVi2pieces:
796 // Two instructions to materialize a constant.
797 emitMOVi2piecesInstruction(MI);
798 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000799 case ARM::LEApcrelJT:
800 // Materialize jumptable address.
801 emitLEApcrelJTInstruction(MI);
802 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000803 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000804 case ARM::MOVsrl_flag:
805 case ARM::MOVsra_flag:
806 emitPseudoMoveInstruction(MI);
807 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000808 }
809}
810
Bob Wilson87949d42010-03-17 21:16:45 +0000811unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000812 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000813 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000814 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000815 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000816
817 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
818 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
819 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
820
821 // Encode the shift opcode.
822 unsigned SBits = 0;
823 unsigned Rs = MO1.getReg();
824 if (Rs) {
825 // Set shift operand (bit[7:4]).
826 // LSL - 0001
827 // LSR - 0011
828 // ASR - 0101
829 // ROR - 0111
830 // RRX - 0110 and bit[11:8] clear.
831 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000832 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000833 case ARM_AM::lsl: SBits = 0x1; break;
834 case ARM_AM::lsr: SBits = 0x3; break;
835 case ARM_AM::asr: SBits = 0x5; break;
836 case ARM_AM::ror: SBits = 0x7; break;
837 case ARM_AM::rrx: SBits = 0x6; break;
838 }
839 } else {
840 // Set shift operand (bit[6:4]).
841 // LSL - 000
842 // LSR - 010
843 // ASR - 100
844 // ROR - 110
845 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000846 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000847 case ARM_AM::lsl: SBits = 0x0; break;
848 case ARM_AM::lsr: SBits = 0x2; break;
849 case ARM_AM::asr: SBits = 0x4; break;
850 case ARM_AM::ror: SBits = 0x6; break;
851 }
852 }
853 Binary |= SBits << 4;
854 if (SOpc == ARM_AM::rrx)
855 return Binary;
856
857 // Encode the shift operation Rs or shift_imm (except rrx).
858 if (Rs) {
859 // Encode Rs bit[11:8].
860 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000861 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000862 }
863
864 // Encode shift_imm bit[11:7].
865 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
866}
867
Chris Lattner33fabd72010-02-02 21:48:51 +0000868unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000869 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
870 assert(SoImmVal != -1 && "Not a valid so_imm value!");
871
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000872 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000873 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000874 << ARMII::SoRotImmShift;
875
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000876 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000877 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000878 return Binary;
879}
880
Chris Lattner33fabd72010-02-02 21:48:51 +0000881unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000882 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000883 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000884 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000885 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000886 return 1 << ARMII::S_BitShift;
887 }
888 return 0;
889}
890
Bob Wilson87949d42010-03-17 21:16:45 +0000891void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000892 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000893 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000894 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000895
896 // Part of binary is determined by TableGn.
897 unsigned Binary = getBinaryCodeForInstr(MI);
898
Jim Grosbach33412622008-10-07 19:05:35 +0000899 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000900 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000901
Evan Cheng49a9f292008-09-12 22:45:55 +0000902 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000903 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000904
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000905 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000906 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000907 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000908 if (NumDefs)
909 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
910 else if (ImplicitRd)
911 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000912 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000913
Zonr Changf86399b2010-05-25 08:42:45 +0000914 if (TID.Opcode == ARM::MOVi16) {
915 // Get immediate from MI.
916 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
917 ARM::reloc_arm_movw);
918 // Encode imm which is the same as in emitMOVi32immInstruction().
919 Binary |= Lo16 & 0xFFF;
920 Binary |= ((Lo16 >> 12) & 0xF) << 16;
921 emitWordLE(Binary);
922 return;
923 } else if(TID.Opcode == ARM::MOVTi16) {
924 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
925 ARM::reloc_arm_movt) >> 16);
926 Binary |= Hi16 & 0xFFF;
927 Binary |= ((Hi16 >> 12) & 0xF) << 16;
928 emitWordLE(Binary);
929 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000930 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000931 uint32_t v = ~MI.getOperand(2).getImm();
932 int32_t lsb = CountTrailingZeros_32(v);
933 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000934 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000935 Binary |= (msb & 0x1F) << 16;
936 Binary |= (lsb & 0x1F) << 7;
937 emitWordLE(Binary);
938 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000939 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
940 // Encode Rn in Instr{0-3}
941 Binary |= getMachineOpValue(MI, OpIdx++);
942
943 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
944 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
945
946 // Instr{20-16} = widthm1, Instr{11-7} = lsb
947 Binary |= (widthm1 & 0x1F) << 16;
948 Binary |= (lsb & 0x1F) << 7;
949 emitWordLE(Binary);
950 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000951 }
952
Evan Chengd87293c2008-11-06 08:47:38 +0000953 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
954 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
955 ++OpIdx;
956
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000957 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000958 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
959 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000960 if (ImplicitRn)
961 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000962 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000963 else {
964 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
965 ++OpIdx;
966 }
Evan Cheng7602e112008-09-02 06:52:38 +0000967 }
968
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000969 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000970 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000971 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000972 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000973 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000974 return;
975 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000976
Evan Chengedda31c2008-11-05 18:35:52 +0000977 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000978 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000979 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000980 return;
981 }
Evan Cheng7602e112008-09-02 06:52:38 +0000982
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000983 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000984 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000985
Evan Cheng83b5cf02008-11-05 23:22:34 +0000986 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000987}
988
Bob Wilson87949d42010-03-17 21:16:45 +0000989void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000990 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000991 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000992 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000993 unsigned Form = TID.TSFlags & ARMII::FormMask;
994 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000995
Evan Chengedda31c2008-11-05 18:35:52 +0000996 // Part of binary is determined by TableGn.
997 unsigned Binary = getBinaryCodeForInstr(MI);
998
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000999 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1000 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1001 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001002 emitWordLE(Binary);
1003 return;
1004 }
1005
Jim Grosbach33412622008-10-07 19:05:35 +00001006 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001007 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001008
Evan Cheng4df60f52008-11-07 09:06:08 +00001009 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001010
1011 // Operand 0 of a pre- and post-indexed store is the address base
1012 // writeback. Skip it.
1013 bool Skipped = false;
1014 if (IsPrePost && Form == ARMII::StFrm) {
1015 ++OpIdx;
1016 Skipped = true;
1017 }
1018
1019 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001020 if (ImplicitRd)
1021 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001022 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001023 else
1024 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001025
1026 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001027 if (ImplicitRn)
1028 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001029 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001030 else
1031 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001032
Evan Cheng05c356e2008-11-08 01:44:13 +00001033 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001034 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001035 ++OpIdx;
1036
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001038 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001040
Evan Chenge7de7e32008-09-13 01:44:01 +00001041 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001042 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001043 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001044 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001046 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1048 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001049 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001050 }
1051
Bill Wendling7d31a162010-10-20 22:44:54 +00001052 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001053 Binary |= 1 << ARMII::I_BitShift;
1054 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1055 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001056 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001057
Evan Cheng70632912008-11-12 07:34:37 +00001058 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001059 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001060 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001061 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1062 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001063 }
1064
Evan Cheng83b5cf02008-11-05 23:22:34 +00001065 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001066}
1067
Chris Lattner33fabd72010-02-02 21:48:51 +00001068void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001069 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001070 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001071 unsigned Form = TID.TSFlags & ARMII::FormMask;
1072 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001073
Evan Chengedda31c2008-11-05 18:35:52 +00001074 // Part of binary is determined by TableGn.
1075 unsigned Binary = getBinaryCodeForInstr(MI);
1076
Jim Grosbach33412622008-10-07 19:05:35 +00001077 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001078 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001079
Evan Cheng148cad82008-11-13 07:34:59 +00001080 unsigned OpIdx = 0;
1081
1082 // Operand 0 of a pre- and post-indexed store is the address base
1083 // writeback. Skip it.
1084 bool Skipped = false;
1085 if (IsPrePost && Form == ARMII::StMiscFrm) {
1086 ++OpIdx;
1087 Skipped = true;
1088 }
1089
Evan Cheng7602e112008-09-02 06:52:38 +00001090 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001091 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001092
Evan Cheng358dec52009-06-15 08:28:29 +00001093 // Skip LDRD and STRD's second operand.
1094 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1095 ++OpIdx;
1096
Evan Cheng7602e112008-09-02 06:52:38 +00001097 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 if (ImplicitRn)
1099 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001100 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001101 else
1102 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001103
Evan Cheng05c356e2008-11-08 01:44:13 +00001104 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001105 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001106 ++OpIdx;
1107
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001109 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001111
Evan Chenge7de7e32008-09-13 01:44:01 +00001112 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001113 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001114 ARMII::U_BitShift);
1115
1116 // If this instr is in register offset/index encoding, set bit[3:0]
1117 // to the corresponding Rm register.
1118 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001119 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001121 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001122 }
1123
Evan Chengd87293c2008-11-06 08:47:38 +00001124 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001125 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001127 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001128 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1129 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001130 }
1131
Evan Cheng83b5cf02008-11-05 23:22:34 +00001132 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001133}
1134
Evan Chengcd8e66a2008-11-11 21:48:44 +00001135static unsigned getAddrModeUPBits(unsigned Mode) {
1136 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001137
1138 // Set addressing mode by modifying bits U(23) and P(24)
1139 // IA - Increment after - bit U = 1 and bit P = 0
1140 // IB - Increment before - bit U = 1 and bit P = 1
1141 // DA - Decrement after - bit U = 0 and bit P = 0
1142 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001143 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001144 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001145 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001146 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1147 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1148 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001149 }
1150
Evan Chengcd8e66a2008-11-11 21:48:44 +00001151 return Binary;
1152}
1153
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001154void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1155 const TargetInstrDesc &TID = MI.getDesc();
1156 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1157
Evan Chengcd8e66a2008-11-11 21:48:44 +00001158 // Part of binary is determined by TableGn.
1159 unsigned Binary = getBinaryCodeForInstr(MI);
1160
1161 // Set the conditional execution predicate
1162 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1163
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001164 // Skip operand 0 of an instruction with base register update.
1165 unsigned OpIdx = 0;
1166 if (IsUpdating)
1167 ++OpIdx;
1168
Evan Chengcd8e66a2008-11-11 21:48:44 +00001169 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001170 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001171
1172 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001173 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001174 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1175
Evan Cheng7602e112008-09-02 06:52:38 +00001176 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001177 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001178 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001179
1180 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001181 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001182 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001183 if (!MO.isReg() || MO.isImplicit())
1184 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001185 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001186 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1187 RegNum < 16);
1188 Binary |= 0x1 << RegNum;
1189 }
1190
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001192}
1193
Chris Lattner33fabd72010-02-02 21:48:51 +00001194void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001195 const TargetInstrDesc &TID = MI.getDesc();
1196
1197 // Part of binary is determined by TableGn.
1198 unsigned Binary = getBinaryCodeForInstr(MI);
1199
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001200 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001201 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001202
1203 // Encode S bit if MI modifies CPSR.
1204 Binary |= getAddrModeSBit(MI, TID);
1205
1206 // 32x32->64bit operations have two destination registers. The number
1207 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001208 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001209 if (TID.getNumDefs() == 2)
1210 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1211
1212 // Encode Rd
1213 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1214
1215 // Encode Rm
1216 Binary |= getMachineOpValue(MI, OpIdx++);
1217
1218 // Encode Rs
1219 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1220
Evan Chengfbc9d412008-11-06 01:21:28 +00001221 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1222 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001223 if (TID.getNumOperands() > OpIdx &&
1224 !TID.OpInfo[OpIdx].isPredicate() &&
1225 !TID.OpInfo[OpIdx].isOptionalDef())
1226 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1227
1228 emitWordLE(Binary);
1229}
1230
Chris Lattner33fabd72010-02-02 21:48:51 +00001231void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001232 const TargetInstrDesc &TID = MI.getDesc();
1233
1234 // Part of binary is determined by TableGn.
1235 unsigned Binary = getBinaryCodeForInstr(MI);
1236
1237 // Set the conditional execution predicate
1238 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1239
1240 unsigned OpIdx = 0;
1241
1242 // Encode Rd
1243 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1244
1245 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1246 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1247 if (MO2.isReg()) {
1248 // Two register operand form.
1249 // Encode Rn.
1250 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1251
1252 // Encode Rm.
1253 Binary |= getMachineOpValue(MI, MO2);
1254 ++OpIdx;
1255 } else {
1256 Binary |= getMachineOpValue(MI, MO1);
1257 }
1258
1259 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1260 if (MI.getOperand(OpIdx).isImm() &&
1261 !TID.OpInfo[OpIdx].isPredicate() &&
1262 !TID.OpInfo[OpIdx].isOptionalDef())
1263 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001264
Evan Cheng83b5cf02008-11-05 23:22:34 +00001265 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001266}
1267
Chris Lattner33fabd72010-02-02 21:48:51 +00001268void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001269 const TargetInstrDesc &TID = MI.getDesc();
1270
1271 // Part of binary is determined by TableGn.
1272 unsigned Binary = getBinaryCodeForInstr(MI);
1273
1274 // Set the conditional execution predicate
1275 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1276
1277 unsigned OpIdx = 0;
1278
1279 // Encode Rd
1280 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1281
1282 const MachineOperand &MO = MI.getOperand(OpIdx++);
1283 if (OpIdx == TID.getNumOperands() ||
1284 TID.OpInfo[OpIdx].isPredicate() ||
1285 TID.OpInfo[OpIdx].isOptionalDef()) {
1286 // Encode Rm and it's done.
1287 Binary |= getMachineOpValue(MI, MO);
1288 emitWordLE(Binary);
1289 return;
1290 }
1291
1292 // Encode Rn.
1293 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1294
1295 // Encode Rm.
1296 Binary |= getMachineOpValue(MI, OpIdx++);
1297
1298 // Encode shift_imm.
1299 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001300 if (TID.Opcode == ARM::PKHTB) {
1301 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1302 if (ShiftAmt == 32)
1303 ShiftAmt = 0;
1304 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001305 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1306 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001307
Evan Cheng8b59db32008-11-07 01:41:35 +00001308 emitWordLE(Binary);
1309}
1310
Bob Wilson9a1c1892010-08-11 00:01:18 +00001311void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1312 const TargetInstrDesc &TID = MI.getDesc();
1313
1314 // Part of binary is determined by TableGen.
1315 unsigned Binary = getBinaryCodeForInstr(MI);
1316
1317 // Set the conditional execution predicate
1318 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1319
1320 // Encode Rd
1321 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1322
1323 // Encode saturate bit position.
1324 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001325 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001326 Pos -= 1;
1327 assert((Pos < 16 || (Pos < 32 &&
1328 TID.Opcode != ARM::SSAT16 &&
1329 TID.Opcode != ARM::USAT16)) &&
1330 "saturate bit position out of range");
1331 Binary |= Pos << 16;
1332
1333 // Encode Rm
1334 Binary |= getMachineOpValue(MI, 2);
1335
1336 // Encode shift_imm.
1337 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001338 unsigned ShiftOp = MI.getOperand(3).getImm();
1339 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1340 if (Opc == ARM_AM::asr)
1341 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001342 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001343 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001344 ShiftAmt = 0;
1345 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1346 Binary |= ShiftAmt << ARMII::ShiftShift;
1347 }
1348
1349 emitWordLE(Binary);
1350}
1351
Chris Lattner33fabd72010-02-02 21:48:51 +00001352void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001353 const TargetInstrDesc &TID = MI.getDesc();
1354
Torok Edwindac237e2009-07-08 20:53:28 +00001355 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001356 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001357 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001358
Evan Cheng7602e112008-09-02 06:52:38 +00001359 // Part of binary is determined by TableGn.
1360 unsigned Binary = getBinaryCodeForInstr(MI);
1361
Evan Chengedda31c2008-11-05 18:35:52 +00001362 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001363 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001364
1365 // Set signed_immed_24 field
1366 Binary |= getMachineOpValue(MI, 0);
1367
Evan Cheng83b5cf02008-11-05 23:22:34 +00001368 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001369}
1370
Chris Lattner33fabd72010-02-02 21:48:51 +00001371void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001372 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001373 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001374 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001375 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1376 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001377
1378 // Now emit the jump table entries.
1379 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1380 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1381 if (IsPIC)
1382 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001383 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001384 else
1385 // Absolute DestBB address.
1386 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1387 emitWordLE(0);
1388 }
1389}
1390
Chris Lattner33fabd72010-02-02 21:48:51 +00001391void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001392 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001393
Evan Cheng437c1732008-11-07 22:30:53 +00001394 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001395 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001396 // First emit a ldr pc, [] instruction.
1397 emitDataProcessingInstruction(MI, ARM::PC);
1398
1399 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001400 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001401 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001402 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1403 emitInlineJumpTable(JTIndex);
1404 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001405 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001406 // First emit a ldr pc, [] instruction.
1407 emitLoadStoreInstruction(MI, ARM::PC);
1408
1409 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001410 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001411 return;
1412 }
1413
Evan Chengedda31c2008-11-05 18:35:52 +00001414 // Part of binary is determined by TableGn.
1415 unsigned Binary = getBinaryCodeForInstr(MI);
1416
1417 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001418 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001419
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001420 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001421 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001422 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001423 else
Evan Chengedda31c2008-11-05 18:35:52 +00001424 // otherwise, set the return register
1425 Binary |= getMachineOpValue(MI, 0);
1426
Evan Cheng83b5cf02008-11-05 23:22:34 +00001427 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001428}
Evan Cheng7602e112008-09-02 06:52:38 +00001429
Evan Cheng80a11982008-11-12 06:41:41 +00001430static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001431 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001432 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001433 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001434 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001435 if (!isSPVFP)
1436 Binary |= RegD << ARMII::RegRdShift;
1437 else {
1438 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1439 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1440 }
Evan Cheng80a11982008-11-12 06:41:41 +00001441 return Binary;
1442}
Evan Cheng78be83d2008-11-11 19:40:26 +00001443
Evan Cheng80a11982008-11-12 06:41:41 +00001444static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001445 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001446 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001447 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001448 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001449 if (!isSPVFP)
1450 Binary |= RegN << ARMII::RegRnShift;
1451 else {
1452 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1453 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1454 }
Evan Cheng80a11982008-11-12 06:41:41 +00001455 return Binary;
1456}
Evan Chengd06d48d2008-11-12 02:19:38 +00001457
Evan Cheng80a11982008-11-12 06:41:41 +00001458static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1459 unsigned RegM = MI.getOperand(OpIdx).getReg();
1460 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001461 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001462 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001463 if (!isSPVFP)
1464 Binary |= RegM;
1465 else {
1466 Binary |= ((RegM & 0x1E) >> 1);
1467 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001468 }
Evan Cheng80a11982008-11-12 06:41:41 +00001469 return Binary;
1470}
1471
Chris Lattner33fabd72010-02-02 21:48:51 +00001472void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001473 const TargetInstrDesc &TID = MI.getDesc();
1474
1475 // Part of binary is determined by TableGn.
1476 unsigned Binary = getBinaryCodeForInstr(MI);
1477
1478 // Set the conditional execution predicate
1479 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1480
1481 unsigned OpIdx = 0;
1482 assert((Binary & ARMII::D_BitShift) == 0 &&
1483 (Binary & ARMII::N_BitShift) == 0 &&
1484 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1485
1486 // Encode Dd / Sd.
1487 Binary |= encodeVFPRd(MI, OpIdx++);
1488
1489 // If this is a two-address operand, skip it, e.g. FMACD.
1490 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1491 ++OpIdx;
1492
1493 // Encode Dn / Sn.
1494 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001495 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001496
1497 if (OpIdx == TID.getNumOperands() ||
1498 TID.OpInfo[OpIdx].isPredicate() ||
1499 TID.OpInfo[OpIdx].isOptionalDef()) {
1500 // FCMPEZD etc. has only one operand.
1501 emitWordLE(Binary);
1502 return;
1503 }
1504
1505 // Encode Dm / Sm.
1506 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001507
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001508 emitWordLE(Binary);
1509}
1510
Bob Wilson87949d42010-03-17 21:16:45 +00001511void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001512 const TargetInstrDesc &TID = MI.getDesc();
1513 unsigned Form = TID.TSFlags & ARMII::FormMask;
1514
1515 // Part of binary is determined by TableGn.
1516 unsigned Binary = getBinaryCodeForInstr(MI);
1517
1518 // Set the conditional execution predicate
1519 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1520
1521 switch (Form) {
1522 default: break;
1523 case ARMII::VFPConv1Frm:
1524 case ARMII::VFPConv2Frm:
1525 case ARMII::VFPConv3Frm:
1526 // Encode Dd / Sd.
1527 Binary |= encodeVFPRd(MI, 0);
1528 break;
1529 case ARMII::VFPConv4Frm:
1530 // Encode Dn / Sn.
1531 Binary |= encodeVFPRn(MI, 0);
1532 break;
1533 case ARMII::VFPConv5Frm:
1534 // Encode Dm / Sm.
1535 Binary |= encodeVFPRm(MI, 0);
1536 break;
1537 }
1538
1539 switch (Form) {
1540 default: break;
1541 case ARMII::VFPConv1Frm:
1542 // Encode Dm / Sm.
1543 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001544 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001545 case ARMII::VFPConv2Frm:
1546 case ARMII::VFPConv3Frm:
1547 // Encode Dn / Sn.
1548 Binary |= encodeVFPRn(MI, 1);
1549 break;
1550 case ARMII::VFPConv4Frm:
1551 case ARMII::VFPConv5Frm:
1552 // Encode Dd / Sd.
1553 Binary |= encodeVFPRd(MI, 1);
1554 break;
1555 }
1556
1557 if (Form == ARMII::VFPConv5Frm)
1558 // Encode Dn / Sn.
1559 Binary |= encodeVFPRn(MI, 2);
1560 else if (Form == ARMII::VFPConv3Frm)
1561 // Encode Dm / Sm.
1562 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001563
1564 emitWordLE(Binary);
1565}
1566
Chris Lattner33fabd72010-02-02 21:48:51 +00001567void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001568 // Part of binary is determined by TableGn.
1569 unsigned Binary = getBinaryCodeForInstr(MI);
1570
1571 // Set the conditional execution predicate
1572 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1573
1574 unsigned OpIdx = 0;
1575
1576 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001577 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001578
1579 // Encode address base.
1580 const MachineOperand &Base = MI.getOperand(OpIdx++);
1581 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1582
1583 // If there is a non-zero immediate offset, encode it.
1584 if (Base.isReg()) {
1585 const MachineOperand &Offset = MI.getOperand(OpIdx);
1586 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1587 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1588 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001589 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001590 emitWordLE(Binary);
1591 return;
1592 }
1593 }
1594
1595 // If immediate offset is omitted, default to +0.
1596 Binary |= 1 << ARMII::U_BitShift;
1597
1598 emitWordLE(Binary);
1599}
1600
Bob Wilson87949d42010-03-17 21:16:45 +00001601void
1602ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001603 const TargetInstrDesc &TID = MI.getDesc();
1604 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1605
Evan Chengcd8e66a2008-11-11 21:48:44 +00001606 // Part of binary is determined by TableGn.
1607 unsigned Binary = getBinaryCodeForInstr(MI);
1608
1609 // Set the conditional execution predicate
1610 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1611
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001612 // Skip operand 0 of an instruction with base register update.
1613 unsigned OpIdx = 0;
1614 if (IsUpdating)
1615 ++OpIdx;
1616
Evan Chengcd8e66a2008-11-11 21:48:44 +00001617 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001618 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001619
1620 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001621 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001622 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001623
1624 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001625 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001626 Binary |= 0x1 << ARMII::W_BitShift;
1627
1628 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001629 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001630
Bob Wilsond4bfd542010-08-27 23:18:17 +00001631 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001632 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001633 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001634 const MachineOperand &MO = MI.getOperand(i);
1635 if (!MO.isReg() || MO.isImplicit())
1636 break;
1637 ++NumRegs;
1638 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001639 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1640 // Otherwise, it will be 0, in the case of 32-bit registers.
1641 if(Binary & 0x100)
1642 Binary |= NumRegs * 2;
1643 else
1644 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001645
1646 emitWordLE(Binary);
1647}
1648
Bob Wilson1a913ed2010-06-11 21:34:50 +00001649static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1650 unsigned RegD = MI.getOperand(OpIdx).getReg();
1651 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001652 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001653 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1654 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1655 return Binary;
1656}
1657
Bob Wilson5e7b6072010-06-25 22:40:46 +00001658static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1659 unsigned RegN = MI.getOperand(OpIdx).getReg();
1660 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001661 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001662 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1663 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1664 return Binary;
1665}
1666
Bob Wilson583a2a02010-06-25 21:17:19 +00001667static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1668 unsigned RegM = MI.getOperand(OpIdx).getReg();
1669 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001670 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001671 Binary |= (RegM & 0xf);
1672 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1673 return Binary;
1674}
1675
Bob Wilsond896a972010-06-28 21:12:19 +00001676/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1677/// data-processing instruction to the corresponding Thumb encoding.
1678static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1679 assert((Binary & 0xfe000000) == 0xf2000000 &&
1680 "not an ARM NEON data-processing instruction");
1681 unsigned UBit = (Binary >> 24) & 1;
1682 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1683}
1684
Bob Wilsond5a563d2010-06-29 17:34:07 +00001685void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001686 unsigned Binary = getBinaryCodeForInstr(MI);
1687
Bob Wilsond5a563d2010-06-29 17:34:07 +00001688 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1689 const TargetInstrDesc &TID = MI.getDesc();
1690 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1691 RegTOpIdx = 0;
1692 RegNOpIdx = 1;
1693 LnOpIdx = 2;
1694 } else { // ARMII::NSetLnFrm
1695 RegTOpIdx = 2;
1696 RegNOpIdx = 0;
1697 LnOpIdx = 3;
1698 }
1699
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001700 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001701 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001702
Bob Wilsond5a563d2010-06-29 17:34:07 +00001703 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001704 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001705 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001706 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001707
1708 unsigned LaneShift;
1709 if ((Binary & (1 << 22)) != 0)
1710 LaneShift = 0; // 8-bit elements
1711 else if ((Binary & (1 << 5)) != 0)
1712 LaneShift = 1; // 16-bit elements
1713 else
1714 LaneShift = 2; // 32-bit elements
1715
Bob Wilsond5a563d2010-06-29 17:34:07 +00001716 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001717 unsigned Opc1 = Lane >> 2;
1718 unsigned Opc2 = Lane & 3;
1719 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1720 Binary |= (Opc1 << 21);
1721 Binary |= (Opc2 << 5);
1722
1723 emitWordLE(Binary);
1724}
1725
Bob Wilson21773e72010-06-29 20:13:29 +00001726void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1727 unsigned Binary = getBinaryCodeForInstr(MI);
1728
1729 // Set the conditional execution predicate
1730 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1731
1732 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001733 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001734 Binary |= (RegT << ARMII::RegRdShift);
1735 Binary |= encodeNEONRn(MI, 0);
1736 emitWordLE(Binary);
1737}
1738
Bob Wilson583a2a02010-06-25 21:17:19 +00001739void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001740 unsigned Binary = getBinaryCodeForInstr(MI);
1741 // Destination register is encoded in Dd.
1742 Binary |= encodeNEONRd(MI, 0);
1743 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1744 unsigned Imm = MI.getOperand(1).getImm();
1745 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001746 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001747 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001748 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001749 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001750 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001751 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001752 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001753 emitWordLE(Binary);
1754}
1755
Bob Wilson583a2a02010-06-25 21:17:19 +00001756void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001757 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001758 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001759 // Destination register is encoded in Dd; source register in Dm.
1760 unsigned OpIdx = 0;
1761 Binary |= encodeNEONRd(MI, OpIdx++);
1762 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1763 ++OpIdx;
1764 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001765 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001766 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001767 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1768 emitWordLE(Binary);
1769}
1770
Bob Wilson5e7b6072010-06-25 22:40:46 +00001771void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1772 const TargetInstrDesc &TID = MI.getDesc();
1773 unsigned Binary = getBinaryCodeForInstr(MI);
1774 // Destination register is encoded in Dd; source registers in Dn and Dm.
1775 unsigned OpIdx = 0;
1776 Binary |= encodeNEONRd(MI, OpIdx++);
1777 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1778 ++OpIdx;
1779 Binary |= encodeNEONRn(MI, OpIdx++);
1780 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1781 ++OpIdx;
1782 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001783 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001784 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001785 // FIXME: This does not handle VMOVDneon or VMOVQ.
1786 emitWordLE(Binary);
1787}
1788
Evan Cheng7602e112008-09-02 06:52:38 +00001789#include "ARMGenCodeEmitter.inc"