blob: 8cf7c1adfec5672f10c0e98ea5f5cd5200fc5164 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000142 // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000143 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000144 let Inst{7-0} = 0x00;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000145}
146
Johnny Chend86d2692010-02-25 17:51:03 +0000147def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
148 [/* For disassembly only; pattern left blank */]>,
149 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000150 // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000151 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000152 let Inst{7-0} = 0x10;
Johnny Chend86d2692010-02-25 17:51:03 +0000153}
154
155def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
156 [/* For disassembly only; pattern left blank */]>,
157 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000158 // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000159 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000160 let Inst{7-0} = 0x20;
Johnny Chend86d2692010-02-25 17:51:03 +0000161}
162
163def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
164 [/* For disassembly only; pattern left blank */]>,
165 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000166 // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000167 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000168 let Inst{7-0} = 0x30;
Johnny Chend86d2692010-02-25 17:51:03 +0000169}
170
171def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
172 [/* For disassembly only; pattern left blank */]>,
173 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000174 // A8.6.157
Johnny Chend86d2692010-02-25 17:51:03 +0000175 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000176 let Inst{7-0} = 0x40;
Johnny Chend86d2692010-02-25 17:51:03 +0000177}
178
179def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
180 [/* For disassembly only; pattern left blank */]>,
181 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000182 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000183 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000184 let Inst{4} = 1;
185 let Inst{3} = 1; // Big-Endian
186 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000187}
188
189def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000192 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000193 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000194 let Inst{4} = 1;
195 let Inst{3} = 0; // Little-Endian
196 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000197}
198
Johnny Chenc6f7b272010-02-11 18:12:29 +0000199// The i32imm operand $val can be used by a debugger to store more information
200// about the breakpoint.
Bill Wendlingba46dc02010-11-19 22:06:18 +0000201def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000202 [/* For disassembly only; pattern left blank */]>,
203 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000204 // A8.6.22
Bill Wendlingba46dc02010-11-19 22:06:18 +0000205 bits<8> val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000206 let Inst{9-8} = 0b10;
Bill Wendlingba46dc02010-11-19 22:06:18 +0000207 let Inst{7-0} = val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000208}
209
Johnny Chen93042d12010-03-02 18:14:57 +0000210// Change Processor State is a system instruction -- for disassembly only.
211// The singleton $opt operand contains the following information:
212// opt{4-0} = mode ==> don't care
213// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
214// opt{8-6} = AIF from Inst{2-0}
215// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
216//
217// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
218// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000219def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000220 [/* For disassembly only; pattern left blank */]>,
Bill Wendling7d0affd2010-11-21 10:55:23 +0000221 T1Misc<0b0110011>; // A8.6.38
Johnny Chen93042d12010-03-02 18:14:57 +0000222
Evan Cheng35d6c412009-08-04 23:47:55 +0000223// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000224let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000225def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000226 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000227 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000228 // A8.6.6 Rm = pc
229 bits<3> dst;
230 let Inst{6-3} = 0b1111;
231 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000232}
Evan Chenga8e29892007-01-19 07:51:42 +0000233
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000234// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000235def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000236 "add\t$dst, pc, $rhs", []>,
237 T1Encoding<{1,0,1,0,0,?}> {
238 // A6.2 & A8.6.10
239 bits<3> dst;
240 bits<8> rhs;
241 let Inst{10-8} = dst;
242 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000243}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000244
Bill Wendling0ae28e42010-11-19 22:37:33 +0000245// ADD <Rd>, sp, #<imm8>
246// This is rematerializable, which is particularly useful for taking the
247// address of locals.
248let isReMaterializable = 1 in
249def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
250 "add\t$dst, $sp, $rhs", []>,
251 T1Encoding<{1,0,1,0,1,?}> {
252 // A6.2 & A8.6.8
253 bits<3> dst;
254 bits<8> rhs;
255 let Inst{10-8} = dst;
256 let Inst{7-0} = rhs;
257}
258
259// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000260def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000261 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000262 T1Misc<{0,0,0,0,0,?,?}> {
263 // A6.2.5 & A8.6.8
264 bits<7> rhs;
265 let Inst{6-0} = rhs;
266}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000267
Bill Wendling0ae28e42010-11-19 22:37:33 +0000268// SUB sp, sp, #<imm7>
269// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000270def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000271 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000272 T1Misc<{0,0,0,0,1,?,?}> {
273 // A6.2.5 & A8.6.214
274 bits<7> rhs;
275 let Inst{6-0} = rhs;
276}
Evan Cheng86198642009-08-07 00:34:42 +0000277
Bill Wendling0ae28e42010-11-19 22:37:33 +0000278// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000279def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000280 "add\t$dst, $rhs", []>,
281 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282 // A8.6.9 Encoding T1
283 bits<4> dst;
284 let Inst{7} = dst{3};
285 let Inst{6-3} = 0b1101;
286 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000287}
Evan Cheng86198642009-08-07 00:34:42 +0000288
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000290def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000291 "add\t$dst, $rhs", []>,
292 T1Special<{0,0,?,?}> {
293 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000295 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000297 let Inst{2-0} = 0b101;
298}
Evan Cheng86198642009-08-07 00:34:42 +0000299
Evan Chenga8e29892007-01-19 07:51:42 +0000300//===----------------------------------------------------------------------===//
301// Control Flow Instructions.
302//
303
Jim Grosbachc732adf2009-09-30 01:35:11 +0000304let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000305 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
306 [(ARMretflag)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000307 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
308 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000309 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000310 }
Bill Wendling602890d2010-11-19 01:33:10 +0000311
Evan Cheng9d945f72007-02-01 01:49:46 +0000312 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000313 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
314 IIC_Br, "bx\t$Rm",
315 []>,
316 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
317 bits<4> Rm;
318 let Inst{6-3} = Rm;
319 let Inst{2-0} = 0b000;
320 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000323// Indirect branches
324let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000325 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
326 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000327 T1Special<{1,0,?,?}> {
Bill Wendling602890d2010-11-19 01:33:10 +0000328 bits<4> Rm;
Bill Wendling602890d2010-11-19 01:33:10 +0000329 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000330 let Inst{7} = 0b1; // <Rd> = Inst{7:2-0} = pc
331 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000332 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000333}
334
Evan Chenga8e29892007-01-19 07:51:42 +0000335// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000336let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
337 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000338def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000339 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000340 "pop${p}\t$regs", []>,
341 T1Misc<{1,1,0,?,?,?,?}> {
342 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000343 let Inst{8} = regs{15};
344 let Inst{7-0} = regs{7-0};
345}
Evan Chenga8e29892007-01-19 07:51:42 +0000346
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000347let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000348 Defs = [R0, R1, R2, R3, R12, LR,
349 D0, D1, D2, D3, D4, D5, D6, D7,
350 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000351 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000352 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000353 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000354 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000355 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000356 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000357 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000358
Evan Chengb6207242009-08-01 00:16:10 +0000359 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000360 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000361 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000362 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000363 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000364 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000365
Evan Chengb6207242009-08-01 00:16:10 +0000366 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000367 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000368 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000369 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000370 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
371 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000373 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000374 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000375 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000376 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000378 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000379 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000380}
381
382// On Darwin R9 is call-clobbered.
383let isCall = 1,
384 Defs = [R0, R1, R2, R3, R9, R12, LR,
385 D0, D1, D2, D3, D4, D5, D6, D7,
386 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000387 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000388 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000389 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000390 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000391 "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000392 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000393 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000394
Evan Chengb6207242009-08-01 00:16:10 +0000395 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000396 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000397 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000398 "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000399 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000400 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000401
Evan Chengb6207242009-08-01 00:16:10 +0000402 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000403 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000404 "blx\t$func",
405 [(ARMtcall GPR:$func)]>,
406 Requires<[IsThumb, HasV5T, IsDarwin]>,
407 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000408
409 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000410 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000411 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000412 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000413 "mov\tlr, pc\n\tbx\t$func",
414 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000415 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Evan Chengffbacca2007-07-21 00:34:19 +0000418let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000419 let isBarrier = 1 in {
420 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000422 "b\t$target", [(br bb:$target)]>,
423 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000424
Evan Cheng225dfe92007-01-30 01:13:37 +0000425 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000426 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000427 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000428 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000429
Chris Lattner4d1189f2010-11-01 00:46:16 +0000430 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000431 def tBR_JTr : T1JTI<(outs),
432 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000433 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000434 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
435 Encoding16 {
436 let Inst{15-7} = 0b010001101;
437 let Inst{2-0} = 0b111;
438 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000439 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000440}
441
Evan Chengc85e8322007-07-05 07:13:32 +0000442// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000443// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000444let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000445 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000446 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000447 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
448 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000449
Evan Chengde17fb62009-10-31 23:46:45 +0000450// Compare and branch on zero / non-zero
451let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000452 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
453 "cbz\t$Rn, $target", []>,
454 T1Misc<{0,0,?,1,?,?,?}> {
455 bits<6> target;
456 bits<3> Rn;
457 let Inst{9} = target{5};
458 let Inst{7-3} = target{4-0};
459 let Inst{2-0} = Rn;
460 }
Evan Chengde17fb62009-10-31 23:46:45 +0000461
462 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000463 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000464 T1Misc<{1,0,?,1,?,?,?}> {
465 bits<6> target;
466 bits<3> Rn;
467 let Inst{9} = target{5};
468 let Inst{7-3} = target{4-0};
469 let Inst{2-0} = Rn;
470 }
Evan Chengde17fb62009-10-31 23:46:45 +0000471}
472
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000473// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
474// A8.6.16 B: Encoding T1
475// If Inst{11-8} == 0b1111 then SEE SVC
Bill Wendling6179c312010-11-20 00:53:35 +0000476let isCall = 1 in
477def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
478 "svc", "\t$imm", []>, Encoding16 {
479 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000480 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000481 let Inst{11-8} = 0b1111;
482 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000483}
484
Evan Chengfb3611d2010-05-11 07:26:32 +0000485// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000486// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000487let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000488def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000489 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000490 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000491}
492
Evan Chenga8e29892007-01-19 07:51:42 +0000493//===----------------------------------------------------------------------===//
494// Load Store Instructions.
495//
496
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000497let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000498def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
499 "ldr", "\t$Rt, $addr",
500 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000501 T1LdSt<0b100>;
Bill Wendling6179c312010-11-20 00:53:35 +0000502
Evan Cheng0e55fd62010-09-30 01:08:25 +0000503def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000504 "ldr", "\t$dst, $addr",
505 []>,
506 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000507
Evan Cheng0e55fd62010-09-30 01:08:25 +0000508def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000509 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000510 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
511 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000512def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000513 "ldrb", "\t$dst, $addr",
514 []>,
515 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000516
Evan Cheng0e55fd62010-09-30 01:08:25 +0000517def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000518 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000519 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
520 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000521def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000522 "ldrh", "\t$dst, $addr",
523 []>,
524 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000525
Evan Cheng2f297df2009-07-11 07:08:13 +0000526let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000527def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000528 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000529 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
530 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000531
Evan Cheng2f297df2009-07-11 07:08:13 +0000532let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000533def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000534 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000535 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
536 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000537
Dan Gohman15511cf2008-12-03 18:15:48 +0000538let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000539def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000540 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000541 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
542 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000543
Evan Cheng8e59ea92007-02-07 00:06:56 +0000544// Special instruction for restore. It cannot clobber condition register
545// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000546let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000547def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000548 "ldr", "\t$dst, $addr", []>,
549 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000550
Evan Cheng012f2d92007-01-24 08:53:17 +0000551// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000552// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000553let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000554def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000555 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000556 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
557 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000558
559// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000560let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
561 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000562def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000563 "ldr", "\t$dst, $addr", []>,
564 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000565
Evan Cheng0e55fd62010-09-30 01:08:25 +0000566def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000567 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000568 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
569 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000570def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000571 "str", "\t$src, $addr",
572 []>,
573 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
Evan Cheng0e55fd62010-09-30 01:08:25 +0000575def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
578 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000579def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000580 "strb", "\t$src, $addr",
581 []>,
582 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000583
Evan Cheng0e55fd62010-09-30 01:08:25 +0000584def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000585 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000586 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
587 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000588def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000589 "strh", "\t$src, $addr",
590 []>,
591 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000592
Evan Cheng0e55fd62010-09-30 01:08:25 +0000593def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000594 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000595 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
596 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000597
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000598let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000599// Special instruction for spill. It cannot clobber condition register
600// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000601def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000602 "str", "\t$src, $addr", []>,
603 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000604}
605
606//===----------------------------------------------------------------------===//
607// Load / store multiple Instructions.
608//
609
Bill Wendling6c470b82010-11-13 09:09:38 +0000610multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
611 InstrItinClass itin_upd, bits<6> T1Enc,
612 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000613 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000614 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000615 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000616 T1Encoding<T1Enc> {
617 bits<3> Rn;
618 bits<8> regs;
619 let Inst{10-8} = Rn;
620 let Inst{7-0} = regs;
621 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000622 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000623 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000624 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000625 T1Encoding<T1Enc> {
626 bits<3> Rn;
627 bits<8> regs;
628 let Inst{10-8} = Rn;
629 let Inst{7-0} = regs;
630 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000631}
632
Bill Wendling73fe34a2010-11-16 01:16:36 +0000633// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000634let neverHasSideEffects = 1 in {
635
636let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
637defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
638 {1,1,0,0,1,?}, 1>;
639
640let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
641defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
642 {1,1,0,0,0,?}, 0>;
643
644} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000645
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000646let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000647def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000648 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000649 "pop${p}\t$regs", []>,
650 T1Misc<{1,1,0,?,?,?,?}> {
651 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000652 let Inst{8} = regs{15};
653 let Inst{7-0} = regs{7-0};
654}
Evan Cheng4b322e52009-08-11 21:11:32 +0000655
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000656let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000657def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000658 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000659 "push${p}\t$regs", []>,
660 T1Misc<{0,1,0,?,?,?,?}> {
661 bits<16> regs;
662 let Inst{8} = regs{14};
663 let Inst{7-0} = regs{7-0};
664}
Evan Chenga8e29892007-01-19 07:51:42 +0000665
666//===----------------------------------------------------------------------===//
667// Arithmetic Instructions.
668//
669
David Goodwinc9ee1182009-06-25 22:49:55 +0000670// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000671let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000672def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000673 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000674 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000675 T1DataProcessing<0b0101> {
676 // A8.6.2
677 bits<3> lhs;
678 bits<3> rhs;
679 let Inst{5-3} = lhs;
680 let Inst{2-0} = rhs;
681}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000682
David Goodwinc9ee1182009-06-25 22:49:55 +0000683// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000684def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
685 "add", "\t$Rd, $Rn, $imm3",
686 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
687 T1General<0b01110> {
688 // A8.6.4 T1
689 bits<3> Rd;
690 bits<3> Rn;
691 bits<3> imm3;
692 let Inst{8-6} = imm3;
693 let Inst{5-3} = Rn;
694 let Inst{2-0} = Rd;
695}
Evan Chenga8e29892007-01-19 07:51:42 +0000696
David Goodwin5d598aa2009-08-19 18:00:44 +0000697def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000698 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000699 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000700 T1General<{1,1,0,?,?}> {
701 // A8.6.4 T2
702 bits<3> lhs;
703 bits<8> rhs;
704 let Inst{10-8} = lhs;
705 let Inst{7-0} = rhs;
706}
Evan Chenga8e29892007-01-19 07:51:42 +0000707
David Goodwinc9ee1182009-06-25 22:49:55 +0000708// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000709let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000710def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
711 "add", "\t$Rd, $Rn, $Rm",
712 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
713 T1General<0b01100> {
714 // A8.6.6 T1
715 bits<3> Rm;
716 bits<3> Rn;
717 bits<3> Rd;
718 let Inst{8-6} = Rm;
719 let Inst{5-3} = Rn;
720 let Inst{2-0} = Rd;
721}
Evan Chenga8e29892007-01-19 07:51:42 +0000722
Evan Chengcd799b92009-06-12 20:46:18 +0000723let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000724def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000725 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000726 T1Special<{0,0,?,?}> {
727 // A8.6.6 T2
728 bits<4> dst;
729 bits<4> rhs;
730 let Inst{6-3} = rhs;
731 let Inst{7} = dst{3};
732 let Inst{2-0} = dst{2-0};
733}
Evan Chenga8e29892007-01-19 07:51:42 +0000734
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000735// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000736let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000737def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000738 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000739 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000740 T1DataProcessing<0b0000> {
741 // A8.6.12
742 bits<3> rhs;
743 bits<3> dst;
744 let Inst{5-3} = rhs;
745 let Inst{2-0} = dst;
746}
Evan Chenga8e29892007-01-19 07:51:42 +0000747
David Goodwinc9ee1182009-06-25 22:49:55 +0000748// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000749def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
750 "asr", "\t$Rd, $Rm, $imm5",
751 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
752 T1General<{0,1,0,?,?}> {
753 // A8.6.14
754 bits<3> Rd;
755 bits<3> Rm;
756 bits<5> imm5;
757 let Inst{10-6} = imm5;
758 let Inst{5-3} = Rm;
759 let Inst{2-0} = Rd;
760}
Evan Chenga8e29892007-01-19 07:51:42 +0000761
David Goodwinc9ee1182009-06-25 22:49:55 +0000762// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000763def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000764 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000765 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000766 T1DataProcessing<0b0100> {
767 // A8.6.15
768 bits<3> rhs;
769 bits<3> dst;
770 let Inst{5-3} = rhs;
771 let Inst{2-0} = dst;
772}
Evan Chenga8e29892007-01-19 07:51:42 +0000773
David Goodwinc9ee1182009-06-25 22:49:55 +0000774// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000775def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000776 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000777 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000778 T1DataProcessing<0b1110> {
779 // A8.6.20
780 bits<3> dst;
781 bits<3> rhs;
782 let Inst{5-3} = rhs;
783 let Inst{2-0} = dst;
784}
Evan Chenga8e29892007-01-19 07:51:42 +0000785
David Goodwinc9ee1182009-06-25 22:49:55 +0000786// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000787let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000788//FIXME: Disable CMN, as CCodes are backwards from compare expectations
789// Compare-to-zero still works out, just not the relationals
790//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
791// "cmn", "\t$lhs, $rhs",
792// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
793// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000794def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
795 "cmn", "\t$Rn, $Rm",
796 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
797 T1DataProcessing<0b1011> {
798 // A8.6.33
799 bits<3> Rm;
800 bits<3> Rn;
801 let Inst{5-3} = Rm;
802 let Inst{2-0} = Rn;
803}
David Goodwinc9ee1182009-06-25 22:49:55 +0000804}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000805
David Goodwinc9ee1182009-06-25 22:49:55 +0000806// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000807let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000808def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
809 "cmp", "\t$Rn, $imm8",
810 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
811 T1General<{1,0,1,?,?}> {
812 // A8.6.35
813 bits<3> Rn;
814 bits<8> imm8;
815 let Inst{10-8} = Rn;
816 let Inst{7-0} = imm8;
817}
818
819def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
820 "cmp", "\t$Rn, $imm8",
821 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
822 T1General<{1,0,1,?,?}> {
823 // A8.6.35
824 bits<3> Rn;
825 let Inst{10-8} = Rn;
826 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000827}
828
829// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000830def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
831 "cmp", "\t$Rn, $Rm",
832 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
833 T1DataProcessing<0b1010> {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000834 // A8.6.36
Bill Wendling602890d2010-11-19 01:33:10 +0000835 bits<3> Rm;
836 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000837 let Inst{5-3} = Rm;
838 let Inst{2-0} = Rn;
839}
840
David Goodwin5d598aa2009-08-19 18:00:44 +0000841def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000842 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000843 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
844 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000845
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000847 "cmp", "\t$lhs, $rhs", []>,
848 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000849def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000850 "cmp", "\t$lhs, $rhs", []>,
851 T1Special<{0,1,?,?}>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000852} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000853
Evan Chenga8e29892007-01-19 07:51:42 +0000854
David Goodwinc9ee1182009-06-25 22:49:55 +0000855// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000856let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000857def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000858 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000859 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000860 T1DataProcessing<0b0001> {
861 // A8.6.45
862 bits<3> dst;
863 bits<3> rhs;
864 let Inst{5-3} = rhs;
865 let Inst{2-0} = dst;
866}
Evan Chenga8e29892007-01-19 07:51:42 +0000867
David Goodwinc9ee1182009-06-25 22:49:55 +0000868// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000869def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
870 "lsl", "\t$Rd, $Rm, $imm5",
871 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
872 T1General<{0,0,0,?,?}> {
873 // A8.6.88
874 bits<3> Rd;
875 bits<3> Rm;
876 bits<5> imm5;
877 let Inst{10-6} = imm5;
878 let Inst{5-3} = Rm;
879 let Inst{2-0} = Rd;
880}
Evan Chenga8e29892007-01-19 07:51:42 +0000881
David Goodwinc9ee1182009-06-25 22:49:55 +0000882// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000883def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000884 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000885 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000886 T1DataProcessing<0b0010> {
887 // A8.6.89
888 bits<3> dst;
889 bits<3> rhs;
890 let Inst{5-3} = rhs;
891 let Inst{2-0} = dst;
892}
Evan Chenga8e29892007-01-19 07:51:42 +0000893
David Goodwinc9ee1182009-06-25 22:49:55 +0000894// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000895def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
896 "lsr", "\t$Rd, $Rm, $imm5",
897 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
898 T1General<{0,0,1,?,?}> {
899 // A8.6.90
900 bits<3> Rd;
901 bits<3> Rm;
902 bits<5> imm5;
903 let Inst{10-6} = imm5;
904 let Inst{5-3} = Rm;
905 let Inst{2-0} = Rd;
906}
Evan Chenga8e29892007-01-19 07:51:42 +0000907
David Goodwinc9ee1182009-06-25 22:49:55 +0000908// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000909def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000910 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000911 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000912 T1DataProcessing<0b0011> {
913 // A8.6.91
914 bits<3> dst;
915 bits<3> rhs;
916 let Inst{5-3} = rhs;
917 let Inst{2-0} = dst;
918}
Evan Chenga8e29892007-01-19 07:51:42 +0000919
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000920// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000921let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000922def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
923 "mov", "\t$Rd, $imm8",
924 [(set tGPR:$Rd, imm0_255:$imm8)]>,
925 T1General<{1,0,0,?,?}> {
926 // A8.6.96
927 bits<3> Rd;
928 bits<8> imm8;
929 let Inst{10-8} = Rd;
930 let Inst{7-0} = imm8;
931}
Evan Chenga8e29892007-01-19 07:51:42 +0000932
933// TODO: A7-73: MOV(2) - mov setting flag.
934
Evan Chengcd799b92009-06-12 20:46:18 +0000935let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000936// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000937def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000938 "mov\t$dst, $src", []>,
939 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000940let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000941def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000942 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000943 let Inst{15-6} = 0b0000000000;
944}
Evan Cheng446c4282009-07-11 06:43:01 +0000945
946// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000947def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000948 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000949 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000950def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000951 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000952 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000953def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000954 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000955 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000956} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000957
David Goodwinc9ee1182009-06-25 22:49:55 +0000958// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000959let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000960def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000961 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000962 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000963 T1DataProcessing<0b1101> {
964 // A8.6.105
965 bits<3> dst;
966 bits<3> rhs;
967 let Inst{5-3} = rhs;
968 let Inst{2-0} = dst;
969}
Evan Chenga8e29892007-01-19 07:51:42 +0000970
David Goodwinc9ee1182009-06-25 22:49:55 +0000971// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000972def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
973 "mvn", "\t$Rd, $Rm",
974 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
975 T1DataProcessing<0b1111> {
976 // A8.6.107
977 bits<3> Rd;
978 bits<3> Rm;
979 let Inst{5-3} = Rm;
980 let Inst{2-0} = Rd;
981}
Evan Chenga8e29892007-01-19 07:51:42 +0000982
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000983// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000984let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000985def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000986 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000987 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000988 T1DataProcessing<0b1100> {
989 // A8.6.114
990 bits<3> dst;
991 bits<3> rhs;
992 let Inst{5-3} = rhs;
993 let Inst{2-0} = dst;
994}
Evan Chenga8e29892007-01-19 07:51:42 +0000995
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000996// Swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000997def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000998 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000999 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001000 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001001 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001002
David Goodwin5d598aa2009-08-19 18:00:44 +00001003def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001004 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001005 [(set tGPR:$dst,
1006 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
1007 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
1008 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
1009 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001010 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001011 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001012
David Goodwin5d598aa2009-08-19 18:00:44 +00001013def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001014 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001015 [(set tGPR:$dst,
1016 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00001017 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +00001018 (shl tGPR:$src, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001019 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001020 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +00001021
David Goodwinc9ee1182009-06-25 22:49:55 +00001022// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001023def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001024 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001025 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
1026 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +00001027
1028// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +00001029def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001030 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +00001031 [(set tGPR:$dst, (ineg tGPR:$src))]>,
1032 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +00001033
David Goodwinc9ee1182009-06-25 22:49:55 +00001034// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001035let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001036def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001037 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001038 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
1039 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +00001040
David Goodwinc9ee1182009-06-25 22:49:55 +00001041// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +00001042def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001043 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001044 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
1045 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001046
David Goodwin5d598aa2009-08-19 18:00:44 +00001047def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001048 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001049 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
1050 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001051
David Goodwinc9ee1182009-06-25 22:49:55 +00001052// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +00001053def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001054 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001055 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
1056 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001057
1058// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001059
David Goodwinc9ee1182009-06-25 22:49:55 +00001060// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +00001061def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001062 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001063 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001064 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001065 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001066
1067// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +00001068def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001069 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001070 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001071 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001072 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001073
David Goodwinc9ee1182009-06-25 22:49:55 +00001074// test
Gabor Greif007248b2010-09-14 20:47:43 +00001075let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +00001076def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +00001077 "tst", "\t$lhs, $rhs",
Evan Chengc4af4632010-11-17 20:13:28 +00001078 [(ARMcmpZ (and_su tGPR:$lhs, tGPR:$rhs), 0)]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001079 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +00001080
David Goodwinc9ee1182009-06-25 22:49:55 +00001081// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +00001082def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001083 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001084 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001085 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001086 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001087
1088// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +00001089def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001090 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001091 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001092 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001093 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001094
1095
Jim Grosbach80dc1162010-02-16 21:23:02 +00001096// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001097// Expanded after instruction selection into a branch sequence.
1098let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001099 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001100 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001101 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001102 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001103
Evan Cheng007ea272009-08-12 05:17:19 +00001104
1105// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001106let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001107def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001108 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001109 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +00001110
Evan Chengc4af4632010-11-17 20:13:28 +00001111let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001112def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001113 "mov", "\t$dst, $rhs", []>,
1114 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +00001115} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001116
Evan Chenga8e29892007-01-19 07:51:42 +00001117// tLEApcrel - Load a pc-relative address into a register without offending the
1118// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001119let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001120let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001121def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +00001122 "adr$p\t$dst, #$label", []>,
1123 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +00001124
Jim Grosbacha967d112010-06-21 21:27:27 +00001125} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +00001126def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001127 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +00001128 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
1129 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +00001130
Evan Chenga8e29892007-01-19 07:51:42 +00001131//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001132// TLS Instructions
1133//
1134
1135// __aeabi_read_tp preserves the registers r1-r3.
1136let isCall = 1,
1137 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +00001138 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1139 "bl\t__aeabi_read_tp",
1140 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001141}
1142
Jim Grosbachd1228742009-12-01 18:10:36 +00001143// SJLJ Exception handling intrinsics
1144// eh_sjlj_setjmp() is an instruction sequence to store the return
1145// address and save #0 in R0 for the non-longjmp case.
1146// Since by its nature we may be coming from some other function to get
1147// here, and we're using the stack frame for the containing function to
1148// save/restore registers, we can't keep anything live in regs across
1149// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1150// when we get here from a longjmp(). We force everthing out of registers
1151// except for our own input by listing the relevant registers in Defs. By
1152// doing so, we also cause the prologue/epilogue code to actively preserve
1153// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001154// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +00001155let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00001156 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001157 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001158 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00001159 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001160 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +00001161}
Jim Grosbach5eb19512010-05-22 01:06:18 +00001162
1163// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001164let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +00001165 Defs = [ R7, LR, SP ] in {
1166def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
1167 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00001168 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00001169 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1170 Requires<[IsThumb, IsDarwin]>;
1171}
1172
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001173//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001174// Non-Instruction Patterns
1175//
1176
Evan Cheng892837a2009-07-10 02:09:04 +00001177// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001178def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1179 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1180def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001181 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001182def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1183 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001184
1185// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001186def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1187 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1188def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1189 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1190def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1191 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001192
Evan Chenga8e29892007-01-19 07:51:42 +00001193// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001194def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1195def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Evan Chengd85ac4d2007-01-27 02:29:45 +00001197// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001198def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1199 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001200
Evan Chenga8e29892007-01-19 07:51:42 +00001201// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001202def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001203 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001204def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001205 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001206
1207def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001208 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001209def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001210 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001211
1212// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001213def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1214 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1215def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1216 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001217
1218// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001219def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1220 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001221
Evan Chengb60c02e2007-01-26 19:13:16 +00001222// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001223def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1224def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1225def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001226
Evan Cheng0e87e232009-08-28 00:31:43 +00001227// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001228// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001229def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001230 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001231 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001232def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001233 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001234 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001235
Evan Cheng0e87e232009-08-28 00:31:43 +00001236def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1237 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1238def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1239 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001240
Evan Chenga8e29892007-01-19 07:51:42 +00001241// Large immediate handling.
1242
1243// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001244def : T1Pat<(i32 thumb_immshifted:$src),
1245 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1246 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001247
Evan Cheng9cb9e672009-06-27 02:26:13 +00001248def : T1Pat<(i32 imm0_255_comp:$src),
1249 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001250
1251// Pseudo instruction that combines ldr from constpool and add pc. This should
1252// be expanded into two instructions late to allow if-conversion and
1253// scheduling.
1254let isReMaterializable = 1 in
1255def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001256 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001257 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1258 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001259 Requires<[IsThumb, IsThumb1Only]>;