blob: 57ae606251e54040541587830f6e69e65109df34 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Jim Grosbach78890f42010-10-01 23:21:38 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, "",
Jim Grosbach6797f892010-11-01 17:08:58 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Jim Grosbach78890f42010-10-01 23:21:38 +0000134PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, "",
Jim Grosbach6797f892010-11-01 17:08:58 +0000135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
143 let Inst{7-0} = 0b00000000;
144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
150 let Inst{7-0} = 0b00010000;
151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
157 let Inst{7-0} = 0b00100000;
158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
164 let Inst{7-0} = 0b00110000;
165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
171 let Inst{7-0} = 0b01000000;
172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
178 let Inst{3} = 1;
179}
180
181def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Encoding<0b101101> {
184 let Inst{9-5} = 0b10010;
185 let Inst{3} = 0;
186}
187
Johnny Chenc6f7b272010-02-11 18:12:29 +0000188// The i32imm operand $val can be used by a debugger to store more information
189// about the breakpoint.
190def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
191 [/* For disassembly only; pattern left blank */]>,
192 T1Encoding<0b101111> {
193 let Inst{9-8} = 0b10;
194}
195
Johnny Chen93042d12010-03-02 18:14:57 +0000196// Change Processor State is a system instruction -- for disassembly only.
197// The singleton $opt operand contains the following information:
198// opt{4-0} = mode ==> don't care
199// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
200// opt{8-6} = AIF from Inst{2-0}
201// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
202//
203// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
204// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000205def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000206 [/* For disassembly only; pattern left blank */]>,
207 T1Misc<0b0110011>;
208
Evan Cheng35d6c412009-08-04 23:47:55 +0000209// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000210let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000211def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Johnny Chend68e1192009-12-15 17:24:14 +0000212 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
213 T1Special<{0,0,?,?}> {
214 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
215}
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000217// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000218def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000219 "add\t$dst, pc, $rhs", []>,
220 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000221
222// ADD rd, sp, #imm8
Jim Grosbach663e3392010-08-30 19:49:58 +0000223// This is rematerializable, which is particularly useful for taking the
224// address of locals.
225let isReMaterializable = 1 in {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000226def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000227 "add\t$dst, $sp, $rhs", []>,
228 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Jim Grosbach663e3392010-08-30 19:49:58 +0000229}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000230
231// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000232def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000233 "add\t$dst, $rhs", []>,
234 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000235
Evan Cheng86198642009-08-07 00:34:42 +0000236// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000237def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000238 "sub\t$dst, $rhs", []>,
239 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000240
Evan Chengb89030a2009-08-11 23:00:31 +0000241// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000242def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000243 "add\t$dst, $rhs", []>,
244 T1Special<{0,0,?,?}> {
245 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
246}
Evan Cheng86198642009-08-07 00:34:42 +0000247
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000248// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000249def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000250 "add\t$dst, $rhs", []>,
251 T1Special<{0,0,?,?}> {
252 // A8.6.9 Encoding T2
253 let Inst{7} = 1;
254 let Inst{2-0} = 0b101;
255}
Evan Cheng86198642009-08-07 00:34:42 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257//===----------------------------------------------------------------------===//
258// Control Flow Instructions.
259//
260
Jim Grosbachc732adf2009-09-30 01:35:11 +0000261let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000262 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
263 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
264 let Inst{6-3} = 0b1110; // Rm = lr
265 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000266 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000267 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000268 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000269}
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000271// Indirect branches
272let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000273 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000274 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000275 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000276 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000277 let Inst{2-0} = 0b111;
278 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000279}
280
Evan Chenga8e29892007-01-19 07:51:42 +0000281// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000282let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
283 hasExtraDefRegAllocReq = 1 in
Evan Cheng5f54ce32010-09-09 18:18:55 +0000284def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000285 IIC_iPop_Br,
Bob Wilson815baeb2010-03-13 01:08:20 +0000286 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000289let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000290 Defs = [R0, R1, R2, R3, R12, LR,
291 D0, D1, D2, D3, D4, D5, D6, D7,
292 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000293 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000294 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000295 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000296 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000297 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000298 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000299 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000300
Evan Chengb6207242009-08-01 00:16:10 +0000301 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000302 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000303 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000304 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000305 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000306 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000307
Evan Chengb6207242009-08-01 00:16:10 +0000308 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000309 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000310 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000311 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000312 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
313 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000314
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000315 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000316 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000317 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000318 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000319 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000320 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000321 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000322}
323
324// On Darwin R9 is call-clobbered.
325let isCall = 1,
326 Defs = [R0, R1, R2, R3, R9, R12, LR,
327 D0, D1, D2, D3, D4, D5, D6, D7,
328 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000329 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000330 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000331 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000332 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000333 "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000334 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000335 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000336
Evan Chengb6207242009-08-01 00:16:10 +0000337 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000338 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000339 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000340 "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000341 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000342 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000343
Evan Chengb6207242009-08-01 00:16:10 +0000344 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000345 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000346 "blx\t$func",
347 [(ARMtcall GPR:$func)]>,
348 Requires<[IsThumb, HasV5T, IsDarwin]>,
349 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350
351 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000352 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000353 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000354 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000355 "mov\tlr, pc\n\tbx\t$func",
356 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000357 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000358}
359
Evan Chengffbacca2007-07-21 00:34:19 +0000360let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000361 let isBarrier = 1 in {
362 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000363 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000364 "b\t$target", [(br bb:$target)]>,
365 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Evan Cheng225dfe92007-01-30 01:13:37 +0000367 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000368 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000369 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000370 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000371
Chris Lattner4d1189f2010-11-01 00:46:16 +0000372 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000373 def tBR_JTr : T1JTI<(outs),
374 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000375 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000376 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
377 Encoding16 {
378 let Inst{15-7} = 0b010001101;
379 let Inst{2-0} = 0b111;
380 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000381 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000382}
383
Evan Chengc85e8322007-07-05 07:13:32 +0000384// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000385// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000386let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000387 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000388 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000389 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
390 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Evan Chengde17fb62009-10-31 23:46:45 +0000392// Compare and branch on zero / non-zero
393let isBranch = 1, isTerminator = 1 in {
394 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000395 "cbz\t$cmp, $target", []>,
396 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000397
398 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000399 "cbnz\t$cmp, $target", []>,
400 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000401}
402
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000403// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
404// A8.6.16 B: Encoding T1
405// If Inst{11-8} == 0b1111 then SEE SVC
406let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000407def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000408 Encoding16 {
409 let Inst{15-12} = 0b1101;
410 let Inst{11-8} = 0b1111;
411}
412}
413
Evan Chengfb3611d2010-05-11 07:26:32 +0000414// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000415// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000416let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000417def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000418 "trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000419 let Inst{15-12} = 0b1101;
420 let Inst{11-8} = 0b1110;
421}
422
Evan Chenga8e29892007-01-19 07:51:42 +0000423//===----------------------------------------------------------------------===//
424// Load Store Instructions.
425//
426
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000427let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000428def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000429 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000430 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
431 T1LdSt<0b100>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000432def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000433 "ldr", "\t$dst, $addr",
434 []>,
435 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000436
Evan Cheng0e55fd62010-09-30 01:08:25 +0000437def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000438 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000439 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
440 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000441def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000442 "ldrb", "\t$dst, $addr",
443 []>,
444 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000445
Evan Cheng0e55fd62010-09-30 01:08:25 +0000446def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000447 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000448 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
449 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000450def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000451 "ldrh", "\t$dst, $addr",
452 []>,
453 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000454
Evan Cheng2f297df2009-07-11 07:08:13 +0000455let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000456def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000457 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000458 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
459 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000460
Evan Cheng2f297df2009-07-11 07:08:13 +0000461let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000462def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000463 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000464 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
465 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000466
Dan Gohman15511cf2008-12-03 18:15:48 +0000467let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000468def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000469 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000470 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
471 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000472
Evan Cheng8e59ea92007-02-07 00:06:56 +0000473// Special instruction for restore. It cannot clobber condition register
474// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000475let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000476def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000477 "ldr", "\t$dst, $addr", []>,
478 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000479
Evan Cheng012f2d92007-01-24 08:53:17 +0000480// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000481// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000482let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000483def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000484 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000485 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
486 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000487
488// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000489let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
490 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000491def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000492 "ldr", "\t$dst, $addr", []>,
493 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Evan Cheng0e55fd62010-09-30 01:08:25 +0000495def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000496 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000497 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
498 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000499def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000500 "str", "\t$src, $addr",
501 []>,
502 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Evan Cheng0e55fd62010-09-30 01:08:25 +0000504def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000505 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000506 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
507 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000508def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000509 "strb", "\t$src, $addr",
510 []>,
511 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000512
Evan Cheng0e55fd62010-09-30 01:08:25 +0000513def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000514 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000515 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
516 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000517def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000518 "strh", "\t$src, $addr",
519 []>,
520 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Evan Cheng0e55fd62010-09-30 01:08:25 +0000522def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000523 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000524 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
525 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000526
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000527let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000528// Special instruction for spill. It cannot clobber condition register
529// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000530def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000531 "str", "\t$src, $addr", []>,
532 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
535//===----------------------------------------------------------------------===//
536// Load / store multiple Instructions.
537//
538
Jim Grosbache2f70d12010-09-07 21:30:25 +0000539// These require base address to be written back or one of the loaded regs.
Chris Lattner39ee0362010-10-31 19:10:56 +0000540let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
541 isCodeGenOnly = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000542def tLDM : T1I<(outs),
Jim Grosbache6913602010-11-03 01:01:43 +0000543 (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$dsts,
544 variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000545 IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +0000546 "ldm${amode}${p}\t$Rn, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000547 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000548
Bob Wilson815baeb2010-03-13 01:08:20 +0000549def tLDM_UPD : T1It<(outs tGPR:$wb),
Jim Grosbache6913602010-11-03 01:01:43 +0000550 (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$dsts,
551 variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000552 IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +0000553 "ldm${amode}${p}\t$Rn!, $dsts",
554 "$Rn = $wb", []>,
Bob Wilson815baeb2010-03-13 01:08:20 +0000555 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000556} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +0000557
Chris Lattner39ee0362010-10-31 19:10:56 +0000558let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
559 isCodeGenOnly = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000560def tSTM_UPD : T1It<(outs tGPR:$wb),
Jim Grosbache6913602010-11-03 01:01:43 +0000561 (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$srcs,
562 variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000563 IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +0000564 "stm${amode}${p}\t$Rn!, $srcs",
565 "$Rn = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000566 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000567
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000568let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chenga0792de2010-10-06 06:27:31 +0000569def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
570 IIC_iPop,
Bob Wilson815baeb2010-03-13 01:08:20 +0000571 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000572 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000573
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000574let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chenga0792de2010-10-06 06:27:31 +0000575def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops),
576 IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +0000577 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000578 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000579
580//===----------------------------------------------------------------------===//
581// Arithmetic Instructions.
582//
583
David Goodwinc9ee1182009-06-25 22:49:55 +0000584// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000585let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000586def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000587 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000588 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
589 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000590
David Goodwinc9ee1182009-06-25 22:49:55 +0000591// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000594 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
595 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000596
David Goodwin5d598aa2009-08-19 18:00:44 +0000597def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000598 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000599 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
600 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000601
David Goodwinc9ee1182009-06-25 22:49:55 +0000602// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000603let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000604def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000605 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000606 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
607 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Evan Chengcd799b92009-06-12 20:46:18 +0000609let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000610def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000611 "add", "\t$dst, $rhs", []>,
612 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000613
David Goodwinc9ee1182009-06-25 22:49:55 +0000614// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000615let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000616def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000617 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000618 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
619 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
David Goodwinc9ee1182009-06-25 22:49:55 +0000621// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000622def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
625 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000626
David Goodwinc9ee1182009-06-25 22:49:55 +0000627// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000628def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000629 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000630 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
631 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000632
David Goodwinc9ee1182009-06-25 22:49:55 +0000633// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000634def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000635 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000636 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
637 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000638
David Goodwinc9ee1182009-06-25 22:49:55 +0000639// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000640let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000641//FIXME: Disable CMN, as CCodes are backwards from compare expectations
642// Compare-to-zero still works out, just not the relationals
643//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
644// "cmn", "\t$lhs, $rhs",
645// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
646// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000647def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
650 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000651}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000652
David Goodwinc9ee1182009-06-25 22:49:55 +0000653// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000654let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000655def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000656 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000657 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
658 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000659def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000660 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000661 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
662 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000663}
664
665// CMP register
Gabor Greif007248b2010-09-14 20:47:43 +0000666let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000667def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000668 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000669 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
670 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000671def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000672 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000673 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
674 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000675
David Goodwin5d598aa2009-08-19 18:00:44 +0000676def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000677 "cmp", "\t$lhs, $rhs", []>,
678 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000679def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000680 "cmp", "\t$lhs, $rhs", []>,
681 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000682}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684
David Goodwinc9ee1182009-06-25 22:49:55 +0000685// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000686let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000687def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000688 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000689 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
690 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000691
David Goodwinc9ee1182009-06-25 22:49:55 +0000692// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000693def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000694 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000695 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
696 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000697
David Goodwinc9ee1182009-06-25 22:49:55 +0000698// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000699def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000700 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000701 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
702 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000703
David Goodwinc9ee1182009-06-25 22:49:55 +0000704// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000705def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000706 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000707 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
708 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
David Goodwinc9ee1182009-06-25 22:49:55 +0000710// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000711def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000712 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000713 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
714 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000715
David Goodwinc9ee1182009-06-25 22:49:55 +0000716// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000717def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000718 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000719 [(set tGPR:$dst, imm0_255:$src)]>,
720 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000721
722// TODO: A7-73: MOV(2) - mov setting flag.
723
724
Evan Chengcd799b92009-06-12 20:46:18 +0000725let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000726// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000727def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000728 "mov\t$dst, $src", []>,
729 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000730let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000731def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000732 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000733 let Inst{15-6} = 0b0000000000;
734}
Evan Cheng446c4282009-07-11 06:43:01 +0000735
736// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000737def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000738 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000739 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000740def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000741 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000742 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000743def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000744 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000745 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000746} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000747
David Goodwinc9ee1182009-06-25 22:49:55 +0000748// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000749let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000750def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000751 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000752 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
753 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000754
David Goodwinc9ee1182009-06-25 22:49:55 +0000755// move inverse register
Evan Cheng5d42c562010-09-29 00:49:25 +0000756def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr,
Evan Cheng699beba2009-10-27 00:08:59 +0000757 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000758 [(set tGPR:$dst, (not tGPR:$src))]>,
759 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000760
David Goodwinc9ee1182009-06-25 22:49:55 +0000761// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000762let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000763def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000764 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000765 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
766 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000767
David Goodwinc9ee1182009-06-25 22:49:55 +0000768// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000769def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000770 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000771 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000772 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000773 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000774
David Goodwin5d598aa2009-08-19 18:00:44 +0000775def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000776 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000777 [(set tGPR:$dst,
778 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
779 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
780 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
781 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000782 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000783 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000784
David Goodwin5d598aa2009-08-19 18:00:44 +0000785def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000786 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000787 [(set tGPR:$dst,
788 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000789 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000790 (shl tGPR:$src, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000791 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000792 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000793
David Goodwinc9ee1182009-06-25 22:49:55 +0000794// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000795def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000796 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000797 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
798 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000799
800// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000801def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000802 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000803 [(set tGPR:$dst, (ineg tGPR:$src))]>,
804 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000805
David Goodwinc9ee1182009-06-25 22:49:55 +0000806// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000807let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000808def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000809 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000810 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
811 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000812
David Goodwinc9ee1182009-06-25 22:49:55 +0000813// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000814def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000815 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000816 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
817 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000818
David Goodwin5d598aa2009-08-19 18:00:44 +0000819def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000820 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000821 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
822 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000823
David Goodwinc9ee1182009-06-25 22:49:55 +0000824// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000825def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000826 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000827 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
828 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000829
830// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000831
David Goodwinc9ee1182009-06-25 22:49:55 +0000832// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000833def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000834 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000835 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000836 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000837 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000838
839// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000840def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000841 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000842 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000843 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000844 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000845
David Goodwinc9ee1182009-06-25 22:49:55 +0000846// test
Gabor Greif007248b2010-09-14 20:47:43 +0000847let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +0000848def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000849 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000850 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
851 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000852
David Goodwinc9ee1182009-06-25 22:49:55 +0000853// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000854def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000855 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000856 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000857 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000858 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000859
860// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000861def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000862 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000863 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000864 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000865 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000866
867
Jim Grosbach80dc1162010-02-16 21:23:02 +0000868// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000869// Expanded after instruction selection into a branch sequence.
870let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000871 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000872 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach78890f42010-10-01 23:21:38 +0000873 NoItinerary, "",
Evan Chengc9721652009-08-12 02:03:03 +0000874 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Evan Cheng007ea272009-08-12 05:17:19 +0000876
877// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +0000878let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000879def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000880 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000881 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000882
Jim Grosbach41527782010-02-09 19:51:37 +0000883def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000884 "mov", "\t$dst, $rhs", []>,
885 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +0000886} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000887
Evan Chenga8e29892007-01-19 07:51:42 +0000888// tLEApcrel - Load a pc-relative address into a register without offending the
889// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000890let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000891let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000892def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000893 "adr$p\t$dst, #$label", []>,
894 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000895
Jim Grosbacha967d112010-06-21 21:27:27 +0000896} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000897def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000898 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000899 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
900 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000901
Evan Chenga8e29892007-01-19 07:51:42 +0000902//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000903// TLS Instructions
904//
905
906// __aeabi_read_tp preserves the registers r1-r3.
907let isCall = 1,
908 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000909 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
910 "bl\t__aeabi_read_tp",
911 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000912}
913
Jim Grosbachd1228742009-12-01 18:10:36 +0000914// SJLJ Exception handling intrinsics
915// eh_sjlj_setjmp() is an instruction sequence to store the return
916// address and save #0 in R0 for the non-longjmp case.
917// Since by its nature we may be coming from some other function to get
918// here, and we're using the stack frame for the containing function to
919// save/restore registers, we can't keep anything live in regs across
920// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
921// when we get here from a longjmp(). We force everthing out of registers
922// except for our own input by listing the relevant registers in Defs. By
923// doing so, we also cause the prologue/epilogue code to actively preserve
924// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000925// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000926let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +0000927 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000928 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000929 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +0000930 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000931 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000932}
Jim Grosbach5eb19512010-05-22 01:06:18 +0000933
934// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000935let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +0000936 Defs = [ R7, LR, SP ] in {
937def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
938 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +0000939 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +0000940 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
941 Requires<[IsThumb, IsDarwin]>;
942}
943
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000944//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000945// Non-Instruction Patterns
946//
947
Evan Cheng892837a2009-07-10 02:09:04 +0000948// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000949def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
950 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
951def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000952 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000953def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
954 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000955
956// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000957def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
958 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
959def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
960 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
961def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
962 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000963
Evan Chenga8e29892007-01-19 07:51:42 +0000964// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000965def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
966def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
Evan Chengd85ac4d2007-01-27 02:29:45 +0000968// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000969def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
970 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000971
Evan Chenga8e29892007-01-19 07:51:42 +0000972// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000973def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000974 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000975def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000976 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000977
978def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000979 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000980def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000981 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
983// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000984def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
985 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
986def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
987 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
989// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000990def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
991 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000992
Evan Chengb60c02e2007-01-26 19:13:16 +0000993// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000994def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
995def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
996def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000997
Evan Cheng0e87e232009-08-28 00:31:43 +0000998// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000999// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001000def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001001 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001002 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001003def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001004 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001005 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001006
Evan Cheng0e87e232009-08-28 00:31:43 +00001007def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1008 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1009def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1010 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001011
Evan Chenga8e29892007-01-19 07:51:42 +00001012// Large immediate handling.
1013
1014// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001015def : T1Pat<(i32 thumb_immshifted:$src),
1016 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1017 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Evan Cheng9cb9e672009-06-27 02:26:13 +00001019def : T1Pat<(i32 imm0_255_comp:$src),
1020 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001021
1022// Pseudo instruction that combines ldr from constpool and add pc. This should
1023// be expanded into two instructions late to allow if-conversion and
1024// scheduling.
1025let isReMaterializable = 1 in
1026def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach78890f42010-10-01 23:21:38 +00001027 NoItinerary, "",
Evan Chengb9803a82009-11-06 23:52:48 +00001028 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1029 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001030 Requires<[IsThumb, IsThumb1Only]>;