blob: 9085a26d2304569733be1a13c91e445c0baeeef5 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
Reed Kotler0fd831322012-12-20 06:57:00 +0000301// Node immediate fits as 15-bit sign extended on target immediate.
302// e.g. addi, andi
303def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305// Node immediate fits as 16-bit zero extended on target immediate.
306// The LO16 param means that only the lower 16 bits of the node
307// immediate are caught.
308// e.g. addiu, sltiu
309def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000311 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000312 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314}], LO16>;
315
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000316// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000317def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000318 int64_t Val = N->getSExtValue();
319 return isInt<32>(Val) && !(Val & 0xffff);
320}]>;
321
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000323def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000324
Eric Christopher3c999a22007-10-26 04:00:13 +0000325// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000327def addr :
328 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000332//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000333
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000334// Arithmetic and logical instructions with 3 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000335class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0,
Akira Hatanaka24277732012-12-20 03:52:08 +0000336 InstrItinClass Itin = NoItinerary,
337 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000338 InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000339 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000340 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000341 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000342 let isReMaterializable = 1;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000343 string BaseOpcode;
344 string Arch;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000345}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000346
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000347// Arithmetic and logical instructions with 2 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000348class ArithLogicI<string opstr, Operand Od, RegisterOperand RO,
Akira Hatanaka24277732012-12-20 03:52:08 +0000349 SDPatternOperator imm_type = null_frag,
350 SDPatternOperator OpNode = null_frag> :
Jack Carterec3199f2013-01-12 01:03:14 +0000351 InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16),
Akira Hatanakaab48c502012-12-20 03:40:03 +0000352 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Carterec3199f2013-01-12 01:03:14 +0000353 [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000354 let isReMaterializable = 1;
355}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000356
357// Arithmetic Multiply ADD/SUB
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000358class MArithR<string opstr, SDPatternOperator op = null_frag, bit isComm = 0> :
Jack Carterec3199f2013-01-12 01:03:14 +0000359 InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt),
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000360 !strconcat(opstr, "\t$rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000361 [(op CPURegsOpnd:$rs, CPURegsOpnd:$rt, LO, HI)], IIImul, FrmR> {
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000362 let Defs = [HI, LO];
363 let Uses = [HI, LO];
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000364 let isCommutable = isComm;
365}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366
367// Logical
Jack Carterec3199f2013-01-12 01:03:14 +0000368class LogicNOR<string opstr, RegisterOperand RC>:
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000369 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
370 !strconcat(opstr, "\t$rd, $rs, $rt"),
371 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000372 let isCommutable = 1;
373}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374
375// Shifts
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000376class shift_rotate_imm<string opstr, Operand ImmOpnd,
Jack Carterec3199f2013-01-12 01:03:14 +0000377 RegisterOperand RC, SDPatternOperator OpNode = null_frag,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000378 SDPatternOperator PF = null_frag> :
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000379 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
380 !strconcat(opstr, "\t$rd, $rt, $shamt"),
381 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000382
Jack Carterec3199f2013-01-12 01:03:14 +0000383class shift_rotate_reg<string opstr, RegisterOperand RC,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000384 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000385 InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt),
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000386 !strconcat(opstr, "\t$rd, $rt, $rs"),
Jack Carterec3199f2013-01-12 01:03:14 +0000387 [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388
389// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000390class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
391 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
392 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000393 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000394 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000397class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
398 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
399 bits<21> addr;
400 let Inst{25-21} = addr{20-16};
401 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000402 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000403}
404
Eric Christopher3c999a22007-10-26 04:00:13 +0000405// Memory Load/Store
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000406class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC,
407 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000408 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
409 [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> {
410 let DecoderMethod = "DecodeMem";
411 let canFoldAsLoad = 1;
412}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000414class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC,
415 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000416 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
417 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
418 let DecoderMethod = "DecodeMem";
419}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000421multiclass LoadM<string opstr, RegisterClass RC,
422 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000423 def NAME : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
424 def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000425 let DecoderNamespace = "Mips64";
426 let isCodeGenOnly = 1;
427 }
Jia Liubb481f82012-02-28 07:46:26 +0000428}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000429
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000430multiclass StoreM<string opstr, RegisterClass RC,
431 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000432 def NAME : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
433 def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000434 let DecoderNamespace = "Mips64";
435 let isCodeGenOnly = 1;
436 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000437}
438
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000439// Load/Store Left/Right
440let canFoldAsLoad = 1 in
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000441class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
442 Operand MemOpnd> :
443 InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
444 !strconcat(opstr, "\t$rt, $addr"),
445 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> {
446 let DecoderMethod = "DecodeMem";
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000447 string Constraints = "$src = $rt";
448}
449
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000450class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
451 Operand MemOpnd>:
452 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
453 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
454 let DecoderMethod = "DecodeMem";
455}
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000456
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000457multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000458 def NAME : LoadLeftRight<opstr, OpNode, RC, mem>,
459 Requires<[NotN64, HasStdEnc]>;
460 def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>,
461 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000462 let DecoderNamespace = "Mips64";
463 let isCodeGenOnly = 1;
464 }
465}
466
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000467multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000468 def NAME : StoreLeftRight<opstr, OpNode, RC, mem>,
469 Requires<[NotN64, HasStdEnc]>;
470 def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>,
471 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000472 let DecoderNamespace = "Mips64";
473 let isCodeGenOnly = 1;
474 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000475}
476
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000477// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000478class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
479 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
480 !strconcat(opstr, "\t$rs, $rt, $offset"),
481 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
482 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000483 let isBranch = 1;
484 let isTerminator = 1;
485 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000486 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000487}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000488
Akira Hatanaka5c540252012-12-20 04:13:23 +0000489class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
490 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
491 !strconcat(opstr, "\t$rs, $offset"),
492 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000493 let isBranch = 1;
494 let isTerminator = 1;
495 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000496 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000497}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000498
Eric Christopher3c999a22007-10-26 04:00:13 +0000499// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000500class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
Jack Carterec3199f2013-01-12 01:03:14 +0000501 InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000502 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000503 [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000504
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000505class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
506 RegisterClass RC>:
Jack Carterec3199f2013-01-12 01:03:14 +0000507 InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000508 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Cartere72fac62013-01-18 20:15:06 +0000509 [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))],
510 IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000511
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000512// Jump
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000513class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
514 SDPatternOperator targetoperator> :
515 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
516 [(operator targetoperator:$target)], IIBranch, FrmJ> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000517 let isTerminator=1;
518 let isBarrier=1;
519 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000520 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000521 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000522}
523
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000525class UncondBranch<string opstr> :
526 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
527 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000528 let isBranch = 1;
529 let isTerminator = 1;
530 let isBarrier = 1;
531 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000532 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000533 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000534}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000536// Base class for indirect branch and return instruction classes.
537let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000538class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000539 InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000540
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000541// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000542class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000543 let isBranch = 1;
544 let isIndirectBranch = 1;
545}
546
547// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000548class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000549 let isReturn = 1;
550 let isCodeGenOnly = 1;
551 let hasCtrlDep = 1;
552 let hasExtraSrcRegAllocReq = 1;
553}
554
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000555// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000556let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000557 class JumpLink<string opstr> :
558 InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"),
559 [(MipsJmpLink imm:$target)], IIBranch, FrmJ> {
560 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000561 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000562
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000563 class JumpLinkReg<string opstr, RegisterClass RC>:
564 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"),
565 [(MipsJmpLink RC:$rs)], IIBranch, FrmR>;
566
Jack Carterec3199f2013-01-12 01:03:14 +0000567 class BGEZAL_FT<string opstr, RegisterOperand RO> :
568 InstSE<(outs), (ins RO:$rs, brtarget:$offset),
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000569 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>;
570
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000571}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000572
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000573class BAL_FT :
574 InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> {
575 let isBranch = 1;
576 let isTerminator = 1;
577 let isBarrier = 1;
578 let hasDelaySlot = 1;
579 let Defs = [RA];
580}
581
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000582// Sync
583let hasSideEffects = 1 in
584class SYNC_FT :
585 InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)],
586 NoItinerary, FrmOther>;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000587
Eric Christopher3c999a22007-10-26 04:00:13 +0000588// Mul, Div
Jack Carterec3199f2013-01-12 01:03:14 +0000589class Mult<string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000590 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000591 InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000592 itin, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000593 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000594 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000595 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000596}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000597
Jack Carterec3199f2013-01-12 01:03:14 +0000598class Div<SDNode op, string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000599 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000600 InstSE<(outs), (ins RO:$rs, RO:$rt),
601 !strconcat(opstr, "\t$$zero, $rs, $rt"), [(op RO:$rs, RO:$rt)], itin,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000602 FrmR> {
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000603 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000604}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000605
Eric Christopher3c999a22007-10-26 04:00:13 +0000606// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000607class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
608 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000609 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000610 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000611}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000612
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000613class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
614 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000615 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000616 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000617}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000618
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000619class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> :
620 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
621 [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> {
622 let isCodeGenOnly = 1;
623 let DecoderMethod = "DecodeMem";
Jack Carter61de70d2012-08-06 23:29:06 +0000624}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000625
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000626// Count Leading Ones/Zeros in Word
Jack Carterec3199f2013-01-12 01:03:14 +0000627class CountLeading0<string opstr, RegisterOperand RO>:
628 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
629 [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000630 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000631
Jack Carterec3199f2013-01-12 01:03:14 +0000632class CountLeading1<string opstr, RegisterOperand RO>:
633 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
634 [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000635 Requires<[HasBitCount, HasStdEnc]>;
636
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000637
638// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000639class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
640 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
641 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000642 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000643}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000644
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000645// Subword Swap
Jack Carterec3199f2013-01-12 01:03:14 +0000646class SubwordSwap<string opstr, RegisterOperand RO>:
647 InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000648 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000649 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000650 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000651}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000652
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000653// Read Hardware
Jack Carterec3199f2013-01-12 01:03:14 +0000654class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> :
655 InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000656 IIAlu, FrmR>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000657
Akira Hatanaka667645f2011-08-17 22:59:46 +0000658// Ext and Ins
Jack Carterec3199f2013-01-12 01:03:14 +0000659class ExtBase<string opstr, RegisterOperand RO>:
660 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000661 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000662 [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary,
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000663 FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000664 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000665}
666
Jack Carterec3199f2013-01-12 01:03:14 +0000667class InsBase<string opstr, RegisterOperand RO>:
668 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000669 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000670 [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000671 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000672 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000673 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000674}
675
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000676// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000677class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000678 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000679 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000680
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000681multiclass Atomic2Ops32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000682 def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
683 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
684 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000685 let DecoderNamespace = "Mips64";
686 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000687}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000688
689// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000690class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000691 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000692 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000693
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000694multiclass AtomicCmpSwap32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000695 def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>,
696 Requires<[NotN64, HasStdEnc]>;
697 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
698 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000699 let DecoderNamespace = "Mips64";
700 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000701}
702
Jack Carterec3199f2013-01-12 01:03:14 +0000703class LLBase<string opstr, RegisterOperand RO, Operand Mem> :
704 InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000705 [], NoItinerary, FrmI> {
706 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000707 let mayLoad = 1;
708}
709
Jack Carterec3199f2013-01-12 01:03:14 +0000710class SCBase<string opstr, RegisterOperand RO, Operand Mem> :
711 InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000712 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
713 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000714 let mayStore = 1;
715 let Constraints = "$rt = $dst";
716}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000717
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000718class MFC3OP<dag outs, dag ins, string asmstr> :
719 InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>;
720
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000721//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000723//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000724
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000725// Return RA.
726let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000727def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000728
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000729let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
730def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000731 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000732def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000733 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000734}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000735
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000736let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000737 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
738 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
739 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
740 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
741 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
742 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
743 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
744 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
745 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
746 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
747 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
748 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
749 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
750 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
751 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
752 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
753 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
754 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000755
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000756 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
757 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
758 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000759
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000760 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
761 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
762 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000763}
764
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000765//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000767//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000768//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000769// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000770//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000771
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000772/// Arithmetic Instructions (ALU Immediate)
Jack Carterec3199f2013-01-12 01:03:14 +0000773def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000774 ADDI_FM<0x9>, IsAsCheapAsAMove;
Jack Carterec3199f2013-01-12 01:03:14 +0000775def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000776def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
777def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Jack Cartere72fac62013-01-18 20:15:06 +0000778def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>,
779 ADDI_FM<0xc>;
780def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>,
781 ADDI_FM<0xd>;
782def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>,
783 ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000784def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000785
786/// Arithmetic Instructions (3-Operand, R-Type)
Jack Carterec3199f2013-01-12 01:03:14 +0000787def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>;
788def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
789def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
790def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>;
791def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000792def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
793def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Jack Carterec3199f2013-01-12 01:03:14 +0000794def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>;
795def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>;
796def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
797def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000798
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000799/// Shift Instructions
Jack Cartere72fac62013-01-18 20:15:06 +0000800def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>,
801 SRA_FM<0, 0>;
802def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>,
803 SRA_FM<2, 0>;
804def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>,
805 SRA_FM<3, 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000806def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>;
807def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>;
808def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000809
810// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000811let Predicates = [HasMips32r2, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000812 def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000813 SRA_FM<2, 1>;
Jack Carterec3199f2013-01-12 01:03:14 +0000814 def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000815}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000816
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000817/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000818/// aligned
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000819defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>;
820defm LBu : LoadM<"lbu", CPURegs, zextloadi8>, LW_FM<0x24>;
821defm LH : LoadM<"lh", CPURegs, sextloadi16>, LW_FM<0x21>;
822defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>;
823defm LW : LoadM<"lw", CPURegs, load>, LW_FM<0x23>;
824defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>;
825defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>;
826defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000827
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000828/// load/store left/right
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000829defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>;
830defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>;
831defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>;
832defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000833
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000834def SYNC : SYNC_FT, SYNC_FM;
Akira Hatanakadb548262011-07-19 23:30:50 +0000835
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836/// Load-linked, Store-conditional
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000837let Predicates = [NotN64, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000838 def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>;
839 def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000840}
841
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000842let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Jack Carterec3199f2013-01-12 01:03:14 +0000843 def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>;
844 def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000845}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000846
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000847/// Jump and Branch Instructions
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000848def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000849 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000850def JR : IndirectBranch<CPURegs>, MTLO_FM<8>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000851def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000852def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
853def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000854def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
855def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
856def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
857def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000858
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000859def BAL_BR: BAL_FT, BAL_FM;
Akira Hatanaka60287962012-07-21 03:30:44 +0000860
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000861def JAL : JumpLink<"jal">, FJ<3>;
862def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM;
Jack Carterec3199f2013-01-12 01:03:14 +0000863def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>;
864def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000865def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall;
866def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000867
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000868def RET : RetBase<CPURegs>, MTLO_FM<8>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000869
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000870/// Multiply and Divide Instructions.
Jack Carterec3199f2013-01-12 01:03:14 +0000871def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>;
872def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>;
Jack Cartere72fac62013-01-18 20:15:06 +0000873def SDIV : Div<MipsDivRem, "div", IIIdiv, CPURegsOpnd, [HI, LO]>,
874 MULT_FM<0, 0x1a>;
Jack Carterec3199f2013-01-12 01:03:14 +0000875def UDIV : Div<MipsDivRemU, "divu", IIIdiv, CPURegsOpnd, [HI, LO]>,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000876 MULT_FM<0, 0x1b>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000877
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000878def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
879def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
880def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
881def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000882
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000883/// Sign Ext In Register Instructions.
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000884def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>;
885def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000887/// Count Leading
Jack Carterec3199f2013-01-12 01:03:14 +0000888def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>;
889def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000890
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000891/// Word Swap Bytes Within Halfwords
Jack Carterec3199f2013-01-12 01:03:14 +0000892def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000893
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000894/// No operation.
895/// FIXME: NOP should be an alias of "sll $0, $0, 0".
896def NOP : InstSE<(outs), (ins), "nop", [], IIAlu, FrmJ>, NOP_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000897
Eric Christopher3c999a22007-10-26 04:00:13 +0000898// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000899// instructions. The same not happens for stack address copies, so an
900// add op with mem ComplexPattern is used and the stack address copy
901// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000902def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000903
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000904// MADD*/MSUB*
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000905def MADD : MArithR<"madd", MipsMAdd, 1>, MULT_FM<0x1c, 0>;
906def MADDU : MArithR<"maddu", MipsMAddu, 1>, MULT_FM<0x1c, 1>;
907def MSUB : MArithR<"msub", MipsMSub>, MULT_FM<0x1c, 4>;
908def MSUBU : MArithR<"msubu", MipsMSubu>, MULT_FM<0x1c, 5>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000909
Jack Carterec3199f2013-01-12 01:03:14 +0000910def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000911
Jack Carterec3199f2013-01-12 01:03:14 +0000912def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>;
913def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000914
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000915/// Move Control Registers From/To CPU Registers
Jack Cartere72fac62013-01-18 20:15:06 +0000916def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
917 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000918 "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000919
Jack Cartere72fac62013-01-18 20:15:06 +0000920def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
921 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000922 "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000923
Jack Cartere72fac62013-01-18 20:15:06 +0000924def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
925 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000926 "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000927
Jack Cartere72fac62013-01-18 20:15:06 +0000928def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
929 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000930 "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000931
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000932//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +0000933// Instruction aliases
934//===----------------------------------------------------------------------===//
Jack Carterec3199f2013-01-12 01:03:14 +0000935def : InstAlias<"move $dst,$src", (ADDu CPURegsOpnd:$dst,
936 CPURegsOpnd:$src,ZERO)>, Requires<[NotMips64]>;
937def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset)>;
938def : InstAlias<"addu $rs, $rt, $imm",
939 (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
940def : InstAlias<"add $rs, $rt, $imm",
941 (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
942def : InstAlias<"and $rs, $rt, $imm",
943 (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
944def : InstAlias<"j $rs", (JR CPURegs:$rs)>, Requires<[NotMips64]>;
945def : InstAlias<"not $rt, $rs", (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO)>;
946def : InstAlias<"neg $rt, $rs", (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs)>;
947def : InstAlias<"negu $rt, $rs", (SUBu CPURegsOpnd:$rt, ZERO,
948 CPURegsOpnd:$rs)>;
949def : InstAlias<"slt $rs, $rt, $imm",
950 (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm)>;
951def : InstAlias<"xor $rs, $rt, $imm",
952 (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>,
953 Requires<[NotMips64]>;
Jack Cartere72fac62013-01-18 20:15:06 +0000954def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0)>;
955def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt)>;
956def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0)>;
957def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt)>;
Jack Carter04376eb2012-09-07 01:42:38 +0000958
959//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000960// Assembler Pseudo Instructions
961//===----------------------------------------------------------------------===//
962
Jack Carterec3199f2013-01-12 01:03:14 +0000963class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> :
964 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000965 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +0000966def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000967
Jack Carterec3199f2013-01-12 01:03:14 +0000968class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> :
969 MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr),
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000970 !strconcat(instr_asm, "\t$rt, $addr")> ;
Jack Carterec3199f2013-01-12 01:03:14 +0000971def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000972
Jack Carterec3199f2013-01-12 01:03:14 +0000973class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> :
974 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000975 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +0000976def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000977
978
979
980//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000981// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000982//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000983
984// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +0000985def : MipsPat<(i32 immSExt16:$in),
986 (ADDiu ZERO, imm:$in)>;
987def : MipsPat<(i32 immZExt16:$in),
988 (ORi ZERO, imm:$in)>;
989def : MipsPat<(i32 immLow16Zero:$in),
990 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
992// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +0000993def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000994 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
995
Akira Hatanaka14180452012-06-14 21:03:23 +0000996// Carry MipsPatterns
997def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
998 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
999def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1000 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1001def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1002 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001003
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001004// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001005def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1006 (JAL tglobaladdr:$dst)>;
1007def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1008 (JAL texternalsym:$dst)>;
1009//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1010// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001011
Akira Hatanakae0509022012-10-19 21:30:15 +00001012// Tail call
1013def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1014 (TAILCALL tglobaladdr:$dst)>;
1015def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1016 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001017// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001018def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1019def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1020def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1021def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1022def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001023def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001024
Akira Hatanaka14180452012-06-14 21:03:23 +00001025def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1026def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1027def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1028def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1029def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001030def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001031
Akira Hatanaka14180452012-06-14 21:03:23 +00001032def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1033 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1034def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1035 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1036def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1037 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1038def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1039 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1040def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1041 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001042
1043// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001044def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1045 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1046def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1047 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001048
Akira Hatanaka342837d2011-05-28 01:07:07 +00001049// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001050class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001051 MipsPat<(MipsWrapper RC:$gp, node:$in),
1052 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001053
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001054def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1055def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1056def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1057def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1058def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1059def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001060
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001061// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001062def : MipsPat<(not CPURegs:$in),
Jack Carterec3199f2013-01-12 01:03:14 +00001063 (NOR CPURegsOpnd:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001064
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001065// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001066let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001067 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1068 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001069 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001070}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001071let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001072 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1073 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001074 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001075}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001076
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001077// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001078let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001079 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001080}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001081let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001082 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001083}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001084
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001085// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001086multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1087 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1088 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001089def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1090 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1091def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1092 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001093
Akira Hatanaka14180452012-06-14 21:03:23 +00001094def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1095 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1096def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1097 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1098def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1099 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1100def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1101 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001102
Akira Hatanaka14180452012-06-14 21:03:23 +00001103def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1104 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1105def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1106 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001107
Akira Hatanaka14180452012-06-14 21:03:23 +00001108def : MipsPat<(brcond RC:$cond, bb:$dst),
1109 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001110}
1111
1112defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001113
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001114// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001115multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1116 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001117 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1118 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1119 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1120 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001121}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001122
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001123multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001124 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1125 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1126 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1127 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001128}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001129
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001130multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001131 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1132 (SLTOp RC:$rhs, RC:$lhs)>;
1133 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1134 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001135}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001136
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001137multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001138 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1139 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1140 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1141 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001142}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001143
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001144multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1145 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001146 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1147 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1148 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1149 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001150}
1151
1152defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1153defm : SetlePats<CPURegs, SLT, SLTu>;
1154defm : SetgtPats<CPURegs, SLT, SLTu>;
1155defm : SetgePats<CPURegs, SLT, SLTu>;
1156defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001157
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001158// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001159def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001160
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001161//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001162// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001164
1165include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001166include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001167include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001168
Akira Hatanakae10d9722012-05-08 19:08:58 +00001169//
1170// Mips16
1171
1172include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001173include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001174
1175// DSP
1176include "MipsDSPInstrFormats.td"
1177include "MipsDSPInstrInfo.td"
1178