blob: e969d1e3415982125f72fffa9201c16f1e5edab5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
297 }
298
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000299 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000308 if (!Subtarget->isThumb1Only()) {
309 for (unsigned im = (unsigned)ISD::PRE_INC;
310 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setIndexedLoadAction(im, MVT::i1, Legal);
312 setIndexedLoadAction(im, MVT::i8, Legal);
313 setIndexedLoadAction(im, MVT::i16, Legal);
314 setIndexedLoadAction(im, MVT::i32, Legal);
315 setIndexedStoreAction(im, MVT::i1, Legal);
316 setIndexedStoreAction(im, MVT::i8, Legal);
317 setIndexedStoreAction(im, MVT::i16, Legal);
318 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000319 }
Evan Chenga8e29892007-01-19 07:51:42 +0000320 }
321
322 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000323 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::MUL, MVT::i64, Expand);
325 setOperationAction(ISD::MULHU, MVT::i32, Expand);
326 setOperationAction(ISD::MULHS, MVT::i32, Expand);
327 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
328 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000329 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MUL, MVT::i64, Expand);
331 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000332 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000335 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000336 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000337 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SRL, MVT::i64, Custom);
339 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ROTL, MVT::i32, Expand);
343 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
344 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000345 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348 // Only ARMv6 has BSWAP.
349 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SDIV, MVT::i32, Expand);
354 setOperationAction(ISD::UDIV, MVT::i32, Expand);
355 setOperationAction(ISD::SREM, MVT::i32, Expand);
356 setOperationAction(ISD::UREM, MVT::i32, Expand);
357 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
358 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
361 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
362 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
363 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000364 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Jim Grosbache5165492009-11-09 00:11:35 +0000390 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000392
393 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::SETCC, MVT::i32, Expand);
397 setOperationAction(ISD::SETCC, MVT::f32, Expand);
398 setOperationAction(ISD::SETCC, MVT::f64, Expand);
399 setOperationAction(ISD::SELECT, MVT::i32, Expand);
400 setOperationAction(ISD::SELECT, MVT::f32, Expand);
401 setOperationAction(ISD::SELECT, MVT::f64, Expand);
402 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
403 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
404 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
407 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
408 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
409 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
410 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000411
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000412 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FSIN, MVT::f64, Expand);
414 setOperationAction(ISD::FSIN, MVT::f32, Expand);
415 setOperationAction(ISD::FCOS, MVT::f32, Expand);
416 setOperationAction(ISD::FCOS, MVT::f64, Expand);
417 setOperationAction(ISD::FREM, MVT::f64, Expand);
418 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000419 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
421 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000422 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::FPOW, MVT::f64, Expand);
424 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000425
Evan Chenga8e29892007-01-19 07:51:42 +0000426 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000427 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
429 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
430 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
431 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000432 }
Evan Chenga8e29892007-01-19 07:51:42 +0000433
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000434 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000435 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000436 setTargetDAGCombine(ISD::ADD);
437 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000438
Evan Chenga8e29892007-01-19 07:51:42 +0000439 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000440 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000441
Evan Chengbc9b7542009-08-15 07:59:10 +0000442 // FIXME: If-converter should use instruction latency to determine
443 // profitability rather than relying on fixed limits.
444 if (Subtarget->getCPUString() == "generic") {
445 // Generic (and overly aggressive) if-conversion limits.
446 setIfCvtBlockSizeLimit(10);
447 setIfCvtDupBlockSizeLimit(2);
448 } else if (Subtarget->hasV6Ops()) {
449 setIfCvtBlockSizeLimit(2);
450 setIfCvtDupBlockSizeLimit(1);
451 } else {
452 setIfCvtBlockSizeLimit(3);
453 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000454 }
455
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000456 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000457 // Do not enable CodePlacementOpt for now: it currently runs after the
458 // ARMConstantIslandPass and messes up branch relaxation and placement
459 // of constant islands.
460 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000461}
462
Evan Chenga8e29892007-01-19 07:51:42 +0000463const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
464 switch (Opcode) {
465 default: return 0;
466 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000467 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
468 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000469 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000470 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
471 case ARMISD::tCALL: return "ARMISD::tCALL";
472 case ARMISD::BRCOND: return "ARMISD::BRCOND";
473 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000474 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000475 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
476 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
477 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000478 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000479 case ARMISD::CMPFP: return "ARMISD::CMPFP";
480 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
481 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
482 case ARMISD::CMOV: return "ARMISD::CMOV";
483 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000484
Evan Chenga8e29892007-01-19 07:51:42 +0000485 case ARMISD::FTOSI: return "ARMISD::FTOSI";
486 case ARMISD::FTOUI: return "ARMISD::FTOUI";
487 case ARMISD::SITOF: return "ARMISD::SITOF";
488 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000489
490 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
491 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
492 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000493
Jim Grosbache5165492009-11-09 00:11:35 +0000494 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
495 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000496
Evan Chengc5942082009-10-28 06:55:03 +0000497 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
498 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
499
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000500 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000501
Evan Cheng86198642009-08-07 00:34:42 +0000502 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
503
Jim Grosbach3728e962009-12-10 00:11:09 +0000504 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
505 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
506
Bob Wilson5bafff32009-06-22 23:27:02 +0000507 case ARMISD::VCEQ: return "ARMISD::VCEQ";
508 case ARMISD::VCGE: return "ARMISD::VCGE";
509 case ARMISD::VCGEU: return "ARMISD::VCGEU";
510 case ARMISD::VCGT: return "ARMISD::VCGT";
511 case ARMISD::VCGTU: return "ARMISD::VCGTU";
512 case ARMISD::VTST: return "ARMISD::VTST";
513
514 case ARMISD::VSHL: return "ARMISD::VSHL";
515 case ARMISD::VSHRs: return "ARMISD::VSHRs";
516 case ARMISD::VSHRu: return "ARMISD::VSHRu";
517 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
518 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
519 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
520 case ARMISD::VSHRN: return "ARMISD::VSHRN";
521 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
522 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
523 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
524 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
525 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
526 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
527 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
528 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
529 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
530 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
531 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
532 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
533 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
534 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000535 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000536 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000537 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000538 case ARMISD::VREV64: return "ARMISD::VREV64";
539 case ARMISD::VREV32: return "ARMISD::VREV32";
540 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000541 case ARMISD::VZIP: return "ARMISD::VZIP";
542 case ARMISD::VUZP: return "ARMISD::VUZP";
543 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000544 }
545}
546
Bill Wendlingb4202b82009-07-01 18:50:55 +0000547/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000548unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000549 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552//===----------------------------------------------------------------------===//
553// Lowering Code
554//===----------------------------------------------------------------------===//
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
557static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
558 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000559 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000560 case ISD::SETNE: return ARMCC::NE;
561 case ISD::SETEQ: return ARMCC::EQ;
562 case ISD::SETGT: return ARMCC::GT;
563 case ISD::SETGE: return ARMCC::GE;
564 case ISD::SETLT: return ARMCC::LT;
565 case ISD::SETLE: return ARMCC::LE;
566 case ISD::SETUGT: return ARMCC::HI;
567 case ISD::SETUGE: return ARMCC::HS;
568 case ISD::SETULT: return ARMCC::LO;
569 case ISD::SETULE: return ARMCC::LS;
570 }
571}
572
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000573/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
574static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000575 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000576 CondCode2 = ARMCC::AL;
577 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000578 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000579 case ISD::SETEQ:
580 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
581 case ISD::SETGT:
582 case ISD::SETOGT: CondCode = ARMCC::GT; break;
583 case ISD::SETGE:
584 case ISD::SETOGE: CondCode = ARMCC::GE; break;
585 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000586 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000587 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
588 case ISD::SETO: CondCode = ARMCC::VC; break;
589 case ISD::SETUO: CondCode = ARMCC::VS; break;
590 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
591 case ISD::SETUGT: CondCode = ARMCC::HI; break;
592 case ISD::SETUGE: CondCode = ARMCC::PL; break;
593 case ISD::SETLT:
594 case ISD::SETULT: CondCode = ARMCC::LT; break;
595 case ISD::SETLE:
596 case ISD::SETULE: CondCode = ARMCC::LE; break;
597 case ISD::SETNE:
598 case ISD::SETUNE: CondCode = ARMCC::NE; break;
599 }
Evan Chenga8e29892007-01-19 07:51:42 +0000600}
601
Bob Wilson1f595bb2009-04-17 19:07:39 +0000602//===----------------------------------------------------------------------===//
603// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000604//===----------------------------------------------------------------------===//
605
606#include "ARMGenCallingConv.inc"
607
608// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000609static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000610 CCValAssign::LocInfo &LocInfo,
611 CCState &State, bool CanFail) {
612 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
613
614 // Try to get the first register.
615 if (unsigned Reg = State.AllocateReg(RegList, 4))
616 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
617 else {
618 // For the 2nd half of a v2f64, do not fail.
619 if (CanFail)
620 return false;
621
622 // Put the whole thing on the stack.
623 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
624 State.AllocateStack(8, 4),
625 LocVT, LocInfo));
626 return true;
627 }
628
629 // Try to get the second register.
630 if (unsigned Reg = State.AllocateReg(RegList, 4))
631 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
632 else
633 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
634 State.AllocateStack(4, 4),
635 LocVT, LocInfo));
636 return true;
637}
638
Owen Andersone50ed302009-08-10 22:56:29 +0000639static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000640 CCValAssign::LocInfo &LocInfo,
641 ISD::ArgFlagsTy &ArgFlags,
642 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000643 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
644 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
647 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000648 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000649}
650
651// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000652static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000653 CCValAssign::LocInfo &LocInfo,
654 CCState &State, bool CanFail) {
655 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
656 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
657
658 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
659 if (Reg == 0) {
660 // For the 2nd half of a v2f64, do not just fail.
661 if (CanFail)
662 return false;
663
664 // Put the whole thing on the stack.
665 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
666 State.AllocateStack(8, 8),
667 LocVT, LocInfo));
668 return true;
669 }
670
671 unsigned i;
672 for (i = 0; i < 2; ++i)
673 if (HiRegList[i] == Reg)
674 break;
675
676 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
677 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
678 LocVT, LocInfo));
679 return true;
680}
681
Owen Andersone50ed302009-08-10 22:56:29 +0000682static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000683 CCValAssign::LocInfo &LocInfo,
684 ISD::ArgFlagsTy &ArgFlags,
685 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000686 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
687 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000689 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
690 return false;
691 return true; // we handled it
692}
693
Owen Andersone50ed302009-08-10 22:56:29 +0000694static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000695 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000696 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
697 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
698
Bob Wilsone65586b2009-04-17 20:40:45 +0000699 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
700 if (Reg == 0)
701 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000702
Bob Wilsone65586b2009-04-17 20:40:45 +0000703 unsigned i;
704 for (i = 0; i < 2; ++i)
705 if (HiRegList[i] == Reg)
706 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000707
Bob Wilson5bafff32009-06-22 23:27:02 +0000708 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000709 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000710 LocVT, LocInfo));
711 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000712}
713
Owen Andersone50ed302009-08-10 22:56:29 +0000714static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000715 CCValAssign::LocInfo &LocInfo,
716 ISD::ArgFlagsTy &ArgFlags,
717 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000718 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
719 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000722 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000723}
724
Owen Andersone50ed302009-08-10 22:56:29 +0000725static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726 CCValAssign::LocInfo &LocInfo,
727 ISD::ArgFlagsTy &ArgFlags,
728 CCState &State) {
729 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
730 State);
731}
732
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000733/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
734/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000735CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000736 bool Return,
737 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000738 switch (CC) {
739 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000740 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000741 case CallingConv::C:
742 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000743 // Use target triple & subtarget features to do actual dispatch.
744 if (Subtarget->isAAPCS_ABI()) {
745 if (Subtarget->hasVFP2() &&
746 FloatABIType == FloatABI::Hard && !isVarArg)
747 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
748 else
749 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
750 } else
751 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000752 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000753 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000754 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000755 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000757 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000758 }
759}
760
Dan Gohman98ca4f22009-08-05 01:29:28 +0000761/// LowerCallResult - Lower the result values of a call into the
762/// appropriate copies out of appropriate physical registers.
763SDValue
764ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000765 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000766 const SmallVectorImpl<ISD::InputArg> &Ins,
767 DebugLoc dl, SelectionDAG &DAG,
768 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000769
Bob Wilson1f595bb2009-04-17 19:07:39 +0000770 // Assign locations to each value returned by this call.
771 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000772 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000773 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000774 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000775 CCAssignFnForNode(CallConv, /* Return*/ true,
776 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000777
778 // Copy all of the result registers out of their specified physreg.
779 for (unsigned i = 0; i != RVLocs.size(); ++i) {
780 CCValAssign VA = RVLocs[i];
781
Bob Wilson80915242009-04-25 00:33:20 +0000782 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000784 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000787 Chain = Lo.getValue(1);
788 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000791 InFlag);
792 Chain = Hi.getValue(1);
793 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000794 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 if (VA.getLocVT() == MVT::v2f64) {
797 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
798 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
799 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000800
801 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000803 Chain = Lo.getValue(1);
804 InFlag = Lo.getValue(2);
805 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000807 Chain = Hi.getValue(1);
808 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000809 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
811 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000812 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000814 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
815 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000816 Chain = Val.getValue(1);
817 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000818 }
Bob Wilson80915242009-04-25 00:33:20 +0000819
820 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000821 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000822 case CCValAssign::Full: break;
823 case CCValAssign::BCvt:
824 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
825 break;
826 }
827
Dan Gohman98ca4f22009-08-05 01:29:28 +0000828 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000829 }
830
Dan Gohman98ca4f22009-08-05 01:29:28 +0000831 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832}
833
834/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
835/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000836/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837/// a byval function parameter.
838/// Sometimes what we are copying is the end of a larger object, the part that
839/// does not fit in registers.
840static SDValue
841CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
842 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
843 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000845 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
846 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
847}
848
Bob Wilsondee46d72009-04-17 20:35:10 +0000849/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000850SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
852 SDValue StackPtr, SDValue Arg,
853 DebugLoc dl, SelectionDAG &DAG,
854 const CCValAssign &VA,
855 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 unsigned LocMemOffset = VA.getLocMemOffset();
857 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
858 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
859 if (Flags.isByVal()) {
860 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
861 }
862 return DAG.getStore(Chain, dl, Arg, PtrOff,
863 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000864}
865
Dan Gohman98ca4f22009-08-05 01:29:28 +0000866void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 SDValue Chain, SDValue &Arg,
868 RegsToPassVector &RegsToPass,
869 CCValAssign &VA, CCValAssign &NextVA,
870 SDValue &StackPtr,
871 SmallVector<SDValue, 8> &MemOpChains,
872 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000873
Jim Grosbache5165492009-11-09 00:11:35 +0000874 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
877
878 if (NextVA.isRegLoc())
879 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
880 else {
881 assert(NextVA.isMemLoc());
882 if (StackPtr.getNode() == 0)
883 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
884
Dan Gohman98ca4f22009-08-05 01:29:28 +0000885 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
886 dl, DAG, NextVA,
887 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 }
889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000892/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
893/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894SDValue
895ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000896 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897 bool isTailCall,
898 const SmallVectorImpl<ISD::OutputArg> &Outs,
899 const SmallVectorImpl<ISD::InputArg> &Ins,
900 DebugLoc dl, SelectionDAG &DAG,
901 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000902
Bob Wilson1f595bb2009-04-17 19:07:39 +0000903 // Analyze operands of the call, assigning locations to each operand.
904 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
906 *DAG.getContext());
907 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000908 CCAssignFnForNode(CallConv, /* Return*/ false,
909 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000910
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911 // Get a count of how many bytes are to be pushed on the stack.
912 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000913
914 // Adjust the stack pointer for the new arguments...
915 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000916 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000917
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000919
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000922
Bob Wilson1f595bb2009-04-17 19:07:39 +0000923 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000924 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
926 i != e;
927 ++i, ++realArgIdx) {
928 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 SDValue Arg = Outs[realArgIdx].Val;
930 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932 // Promote the value if needed.
933 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000934 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 case CCValAssign::Full: break;
936 case CCValAssign::SExt:
937 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
938 break;
939 case CCValAssign::ZExt:
940 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
941 break;
942 case CCValAssign::AExt:
943 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
944 break;
945 case CCValAssign::BCvt:
946 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
947 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000948 }
949
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000950 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000951 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 if (VA.getLocVT() == MVT::v2f64) {
953 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
954 DAG.getConstant(0, MVT::i32));
955 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
956 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957
Dan Gohman98ca4f22009-08-05 01:29:28 +0000958 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000959 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
960
961 VA = ArgLocs[++i]; // skip ahead to next loc
962 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000964 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
965 } else {
966 assert(VA.isMemLoc());
967 if (StackPtr.getNode() == 0)
968 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
969
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
971 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000972 }
973 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000974 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976 }
977 } else if (VA.isRegLoc()) {
978 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
979 } else {
980 assert(VA.isMemLoc());
981 if (StackPtr.getNode() == 0)
982 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
983
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
985 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000986 }
Evan Chenga8e29892007-01-19 07:51:42 +0000987 }
988
989 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000991 &MemOpChains[0], MemOpChains.size());
992
993 // Build a sequence of copy-to-reg nodes chained together with token chain
994 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000995 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000996 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000997 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000998 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000999 InFlag = Chain.getValue(1);
1000 }
1001
Bill Wendling056292f2008-09-16 21:48:12 +00001002 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1003 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1004 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001005 bool isDirect = false;
1006 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001007 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001008 MachineFunction &MF = DAG.getMachineFunction();
1009 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001010 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1011 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001012 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001013 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001014 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001015 getTargetMachine().getRelocationModel() != Reloc::Static;
1016 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001017 // ARM call to a local ARM function is predicable.
1018 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001019 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001020 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001021 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001022 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001023 ARMPCLabelIndex,
1024 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001025 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001027 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001028 DAG.getEntryNode(), CPAddr,
1029 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001030 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001031 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001032 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001033 } else
1034 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001035 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001036 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001037 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001038 getTargetMachine().getRelocationModel() != Reloc::Static;
1039 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001040 // tBX takes a register source operand.
1041 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001042 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001043 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001044 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001045 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001046 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001048 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001049 DAG.getEntryNode(), CPAddr,
1050 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001051 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001052 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001053 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001054 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001055 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001056 }
1057
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001058 // FIXME: handle tail calls differently.
1059 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001060 if (Subtarget->isThumb()) {
1061 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001062 CallOpc = ARMISD::CALL_NOLINK;
1063 else
1064 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1065 } else {
1066 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001067 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1068 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001069 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001070 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001071 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001073 InFlag = Chain.getValue(1);
1074 }
1075
Dan Gohman475871a2008-07-27 21:46:04 +00001076 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001077 Ops.push_back(Chain);
1078 Ops.push_back(Callee);
1079
1080 // Add argument registers to the end of the list so that they are known live
1081 // into the call.
1082 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1083 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1084 RegsToPass[i].second.getValueType()));
1085
Gabor Greifba36cb52008-08-28 21:40:38 +00001086 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001087 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001088 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001090 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001091 InFlag = Chain.getValue(1);
1092
Chris Lattnere563bbc2008-10-11 22:08:30 +00001093 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1094 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001096 InFlag = Chain.getValue(1);
1097
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 // Handle result values, copying them out of physregs into vregs that we
1099 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001100 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1101 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001102}
1103
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104SDValue
1105ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001106 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 const SmallVectorImpl<ISD::OutputArg> &Outs,
1108 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001109
Bob Wilsondee46d72009-04-17 20:35:10 +00001110 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112
Bob Wilsondee46d72009-04-17 20:35:10 +00001113 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1115 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001118 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1119 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120
1121 // If this is the first return lowered for this function, add
1122 // the regs to the liveout set for the function.
1123 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1124 for (unsigned i = 0; i != RVLocs.size(); ++i)
1125 if (RVLocs[i].isRegLoc())
1126 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001127 }
1128
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 SDValue Flag;
1130
1131 // Copy the result values into the output registers.
1132 for (unsigned i = 0, realRVLocIdx = 0;
1133 i != RVLocs.size();
1134 ++i, ++realRVLocIdx) {
1135 CCValAssign &VA = RVLocs[i];
1136 assert(VA.isRegLoc() && "Can only return in registers!");
1137
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139
1140 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001141 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 case CCValAssign::Full: break;
1143 case CCValAssign::BCvt:
1144 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1145 break;
1146 }
1147
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001150 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1152 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001153 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001155
1156 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1157 Flag = Chain.getValue(1);
1158 VA = RVLocs[++i]; // skip ahead to next loc
1159 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1160 HalfGPRs.getValue(1), Flag);
1161 Flag = Chain.getValue(1);
1162 VA = RVLocs[++i]; // skip ahead to next loc
1163
1164 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1166 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001167 }
1168 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1169 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001170 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001173 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 VA = RVLocs[++i]; // skip ahead to next loc
1175 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1176 Flag);
1177 } else
1178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1179
Bob Wilsondee46d72009-04-17 20:35:10 +00001180 // Guarantee that all emitted copies are
1181 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 Flag = Chain.getValue(1);
1183 }
1184
1185 SDValue result;
1186 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190
1191 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001192}
1193
Bob Wilsonb62d2572009-11-03 00:02:05 +00001194// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1195// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1196// one of the above mentioned nodes. It has to be wrapped because otherwise
1197// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1198// be used to form addressing mode. These wrapped nodes will be selected
1199// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001200static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001201 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001202 // FIXME there is no actual debug info here
1203 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001204 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001206 if (CP->isMachineConstantPoolEntry())
1207 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1208 CP->getAlignment());
1209 else
1210 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1211 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001213}
1214
Bob Wilsonddb16df2009-10-30 05:45:42 +00001215SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001216 MachineFunction &MF = DAG.getMachineFunction();
1217 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1218 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001219 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001220 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001221 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001222 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1223 SDValue CPAddr;
1224 if (RelocM == Reloc::Static) {
1225 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1226 } else {
1227 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001228 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001229 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1230 ARMCP::CPBlockAddress,
1231 PCAdj);
1232 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1233 }
1234 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1235 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1236 PseudoSourceValue::getConstantPool(), 0);
1237 if (RelocM == Reloc::Static)
1238 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001239 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001240 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001241}
1242
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001243// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001244SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001245ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1246 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001247 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001249 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001250 MachineFunction &MF = DAG.getMachineFunction();
1251 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1252 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001253 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001254 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001255 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001256 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001258 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1259 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001261
Evan Chenge7e0d622009-11-06 22:24:13 +00001262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001263 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001264
1265 // call __tls_get_addr.
1266 ArgListTy Args;
1267 ArgListEntry Entry;
1268 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001269 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001270 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001271 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001272 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001273 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1274 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001277 return CallResult.first;
1278}
1279
1280// Lower ISD::GlobalTLSAddress using the "initial exec" or
1281// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001282SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001283ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001284 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001285 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001286 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SDValue Offset;
1288 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001290 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001291 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001292
Chris Lattner4fb63d02009-07-15 04:12:33 +00001293 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001294 MachineFunction &MF = DAG.getMachineFunction();
1295 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1296 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1297 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001298 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1299 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001300 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001301 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001302 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001304 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1305 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001306 Chain = Offset.getValue(1);
1307
Evan Chenge7e0d622009-11-06 22:24:13 +00001308 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001310
Evan Cheng9eda6892009-10-31 03:39:36 +00001311 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1312 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001313 } else {
1314 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001315 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001316 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001318 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1319 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001320 }
1321
1322 // The address of the thread local variable is the add of the thread
1323 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001324 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001325}
1326
Dan Gohman475871a2008-07-27 21:46:04 +00001327SDValue
1328ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001329 // TODO: implement the "local dynamic" model
1330 assert(Subtarget->isTargetELF() &&
1331 "TLS not implemented for non-ELF targets");
1332 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1333 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1334 // otherwise use the "Local Exec" TLS Model
1335 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1336 return LowerToTLSGeneralDynamicModel(GA, DAG);
1337 else
1338 return LowerToTLSExecModels(GA, DAG);
1339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001342 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001343 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001345 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1346 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1347 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001348 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001349 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001350 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001351 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001353 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001354 CPAddr,
1355 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001357 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001359 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001360 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1361 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001362 return Result;
1363 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001364 // If we have T2 ops, we can materialize the address directly via movt/movw
1365 // pair. This is always cheaper.
1366 if (Subtarget->useMovt()) {
1367 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1368 DAG.getTargetGlobalAddress(GV, PtrVT));
1369 } else {
1370 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1371 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1372 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1373 PseudoSourceValue::getConstantPool(), 0);
1374 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001375 }
1376}
1377
Dan Gohman475871a2008-07-27 21:46:04 +00001378SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001379 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001380 MachineFunction &MF = DAG.getMachineFunction();
1381 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1382 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001383 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001385 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1386 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001388 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001389 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001390 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001391 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001392 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1393 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001394 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001395 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001396 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001398
Evan Cheng9eda6892009-10-31 03:39:36 +00001399 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1400 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001401 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001402
1403 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001404 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001405 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001406 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001407
Evan Cheng63476a82009-09-03 07:04:02 +00001408 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001409 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1410 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001411
1412 return Result;
1413}
1414
Dan Gohman475871a2008-07-27 21:46:04 +00001415SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001416 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001417 assert(Subtarget->isTargetELF() &&
1418 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001419 MachineFunction &MF = DAG.getMachineFunction();
1420 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1421 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001422 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001423 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001424 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001425 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1426 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001427 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001428 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001430 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1431 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001432 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001434}
1435
Jim Grosbach0e0da732009-05-12 23:59:14 +00001436SDValue
1437ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001438 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001439 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001440 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001441 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001442 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001443 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001444 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1445 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001446 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001447 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001448 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1449 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001450 EVT PtrVT = getPointerTy();
1451 DebugLoc dl = Op.getDebugLoc();
1452 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1453 SDValue CPAddr;
1454 unsigned PCAdj = (RelocM != Reloc::PIC_)
1455 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001456 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001457 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1458 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001459 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001461 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001462 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1463 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001464 SDValue Chain = Result.getValue(1);
1465
1466 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001467 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001468 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1469 }
1470 return Result;
1471 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001472 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001474 }
1475}
1476
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001477static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1478 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001479 DebugLoc dl = Op.getDebugLoc();
1480 SDValue Op5 = Op.getOperand(5);
1481 SDValue Res;
1482 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1483 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001484 if (Subtarget->hasV7Ops())
1485 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1486 else
1487 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1488 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001489 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001490 if (Subtarget->hasV7Ops())
1491 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1492 else
1493 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1494 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001495 }
1496 return Res;
1497}
1498
Dan Gohman475871a2008-07-27 21:46:04 +00001499static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001500 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001501 // vastart just stores the address of the VarArgsFrameIndex slot into the
1502 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001503 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001505 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001506 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001507 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001508}
1509
Dan Gohman475871a2008-07-27 21:46:04 +00001510SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001511ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1512 SDNode *Node = Op.getNode();
1513 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001514 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001515 SDValue Chain = Op.getOperand(0);
1516 SDValue Size = Op.getOperand(1);
1517 SDValue Align = Op.getOperand(2);
1518
1519 // Chain the dynamic stack allocation so that it doesn't modify the stack
1520 // pointer when other instructions are using the stack.
1521 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1522
1523 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1524 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1525 if (AlignVal > StackAlign)
1526 // Do this now since selection pass cannot introduce new target
1527 // independent node.
1528 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1529
1530 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1531 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1532 // do even more horrible hack later.
1533 MachineFunction &MF = DAG.getMachineFunction();
1534 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1535 if (AFI->isThumb1OnlyFunction()) {
1536 bool Negate = true;
1537 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1538 if (C) {
1539 uint32_t Val = C->getZExtValue();
1540 if (Val <= 508 && ((Val & 3) == 0))
1541 Negate = false;
1542 }
1543 if (Negate)
1544 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1545 }
1546
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001548 SDValue Ops1[] = { Chain, Size, Align };
1549 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1550 Chain = Res.getValue(1);
1551 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1552 DAG.getIntPtrConstant(0, true), SDValue());
1553 SDValue Ops2[] = { Res, Chain };
1554 return DAG.getMergeValues(Ops2, 2, dl);
1555}
1556
1557SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001558ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1559 SDValue &Root, SelectionDAG &DAG,
1560 DebugLoc dl) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1563
1564 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001565 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 RC = ARM::tGPRRegisterClass;
1567 else
1568 RC = ARM::GPRRegisterClass;
1569
1570 // Transform the arguments stored in physical registers into virtual ones.
1571 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001573
1574 SDValue ArgValue2;
1575 if (NextVA.isMemLoc()) {
1576 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1577 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001578 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1579 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001580
1581 // Create load node to retrieve arguments from the stack.
1582 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001583 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1584 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001585 } else {
1586 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 }
1589
Jim Grosbache5165492009-11-09 00:11:35 +00001590 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001591}
1592
1593SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001595 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 const SmallVectorImpl<ISD::InputArg>
1597 &Ins,
1598 DebugLoc dl, SelectionDAG &DAG,
1599 SmallVectorImpl<SDValue> &InVals) {
1600
Bob Wilson1f595bb2009-04-17 19:07:39 +00001601 MachineFunction &MF = DAG.getMachineFunction();
1602 MachineFrameInfo *MFI = MF.getFrameInfo();
1603
Bob Wilson1f595bb2009-04-17 19:07:39 +00001604 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1605
1606 // Assign locations to all of the incoming arguments.
1607 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1609 *DAG.getContext());
1610 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001611 CCAssignFnForNode(CallConv, /* Return*/ false,
1612 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001613
1614 SmallVector<SDValue, 16> ArgValues;
1615
1616 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1617 CCValAssign &VA = ArgLocs[i];
1618
Bob Wilsondee46d72009-04-17 20:35:10 +00001619 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001620 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001621 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622
Bob Wilson5bafff32009-06-22 23:27:02 +00001623 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001625 // f64 and vector types are split up into multiple registers or
1626 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 VA = ArgLocs[++i]; // skip ahead to next loc
1633 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1636 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001637 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001639 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1640 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642
Bob Wilson5bafff32009-06-22 23:27:02 +00001643 } else {
1644 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001645
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001651 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001653 RC = (AFI->isThumb1OnlyFunction() ?
1654 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001656 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001657
1658 // Transform the arguments in physical registers into virtual ones.
1659 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661 }
1662
1663 // If this is an 8 or 16-bit value, it is really passed promoted
1664 // to 32 bits. Insert an assert[sz]ext to capture this, then
1665 // truncate to the right size.
1666 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001667 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 case CCValAssign::Full: break;
1669 case CCValAssign::BCvt:
1670 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1671 break;
1672 case CCValAssign::SExt:
1673 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1674 DAG.getValueType(VA.getValVT()));
1675 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1676 break;
1677 case CCValAssign::ZExt:
1678 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1679 DAG.getValueType(VA.getValVT()));
1680 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1681 break;
1682 }
1683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001685
1686 } else { // VA.isRegLoc()
1687
1688 // sanity check
1689 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691
1692 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001693 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1694 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695
Bob Wilsondee46d72009-04-17 20:35:10 +00001696 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001698 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1699 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 }
1701 }
1702
1703 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001704 if (isVarArg) {
1705 static const unsigned GPRArgRegs[] = {
1706 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1707 };
1708
Bob Wilsondee46d72009-04-17 20:35:10 +00001709 unsigned NumGPRs = CCInfo.getFirstUnallocated
1710 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001712 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1713 unsigned VARegSize = (4 - NumGPRs) * 4;
1714 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001715 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001716 if (VARegSaveSize) {
1717 // If this function is vararg, store any remaining integer argument regs
1718 // to their spots on the stack so that they may be loaded by deferencing
1719 // the result of va_next.
1720 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001721 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001722 VARegSaveSize - VARegSize,
1723 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001727 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001728 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001729 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001730 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001731 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732 RC = ARM::GPRRegisterClass;
1733
Bob Wilson998e1252009-04-20 18:36:57 +00001734 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001736 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1737 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001738 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001739 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001740 DAG.getConstant(4, getPointerTy()));
1741 }
1742 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001745 } else
1746 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001747 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001748 }
1749
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001751}
1752
1753/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001754static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001755 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001756 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001757 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001758 // Maybe this has already been legalized into the constant pool?
1759 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001761 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1762 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001763 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001764 }
1765 }
1766 return false;
1767}
1768
Evan Chenga8e29892007-01-19 07:51:42 +00001769/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1770/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001771SDValue
1772ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1773 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001774 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001775 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001776 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001777 // Constant does not fit, try adjusting it by one?
1778 switch (CC) {
1779 default: break;
1780 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001781 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001782 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001783 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001785 }
1786 break;
1787 case ISD::SETULT:
1788 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001789 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001790 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001792 }
1793 break;
1794 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001795 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001796 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001797 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001799 }
1800 break;
1801 case ISD::SETULE:
1802 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001803 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001804 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001806 }
1807 break;
1808 }
1809 }
1810 }
1811
1812 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001813 ARMISD::NodeType CompareType;
1814 switch (CondCode) {
1815 default:
1816 CompareType = ARMISD::CMP;
1817 break;
1818 case ARMCC::EQ:
1819 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001820 // Uses only Z Flag
1821 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001822 break;
1823 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1825 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001826}
1827
1828/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001829static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001830 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001832 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001834 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1836 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001837}
1838
Evan Cheng06b53c02009-11-12 07:13:11 +00001839SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001840 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue LHS = Op.getOperand(0);
1842 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001843 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SDValue TrueVal = Op.getOperand(2);
1845 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001846 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001847
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001851 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001852 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001853 }
1854
1855 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001856 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1859 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001860 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1861 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001862 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001863 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001865 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001866 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001867 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001868 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001869 }
1870 return Result;
1871}
1872
Evan Cheng06b53c02009-11-12 07:13:11 +00001873SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001875 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001876 SDValue LHS = Op.getOperand(2);
1877 SDValue RHS = Op.getOperand(3);
1878 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001879 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001880
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001884 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001886 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001887 }
1888
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001890 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001891 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001892
Dale Johannesende064702009-02-06 21:50:26 +00001893 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1895 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1896 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001898 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001899 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001902 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001903 }
1904 return Res;
1905}
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1908 SDValue Chain = Op.getOperand(0);
1909 SDValue Table = Op.getOperand(1);
1910 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001911 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Owen Andersone50ed302009-08-10 22:56:29 +00001913 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001914 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1915 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001916 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001919 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1920 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001921 if (Subtarget->isThumb2()) {
1922 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1923 // which does another jump to the destination. This also makes it easier
1924 // to translate it to TBB / TBH later.
1925 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001927 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001928 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001929 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001930 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1931 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001932 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001933 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001935 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001936 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1937 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001938 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001940 }
Evan Chenga8e29892007-01-19 07:51:42 +00001941}
1942
Dan Gohman475871a2008-07-27 21:46:04 +00001943static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001944 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001945 unsigned Opc =
1946 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1948 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001949}
1950
Dan Gohman475871a2008-07-27 21:46:04 +00001951static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001952 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001953 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001954 unsigned Opc =
1955 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001958 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001959}
1960
Dan Gohman475871a2008-07-27 21:46:04 +00001961static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001962 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue Tmp0 = Op.getOperand(0);
1964 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001965 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001966 EVT VT = Op.getValueType();
1967 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001968 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1969 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1971 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001972 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001973}
1974
Jim Grosbach0e0da732009-05-12 23:59:14 +00001975SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1976 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1977 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001978 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001979 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1980 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001981 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001982 ? ARM::R7 : ARM::R11;
1983 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1984 while (Depth--)
1985 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1986 return FrameAddr;
1987}
1988
Dan Gohman475871a2008-07-27 21:46:04 +00001989SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001990ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue Chain,
1992 SDValue Dst, SDValue Src,
1993 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001994 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001995 const Value *DstSV, uint64_t DstSVOff,
1996 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001997 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001998 // This requires 4-byte alignment.
1999 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002000 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002001 // This requires the copy size to be a constant, preferrably
2002 // within a subtarget-specific limit.
2003 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2004 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002005 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002006 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002007 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002008 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002009
2010 unsigned BytesLeft = SizeVal & 3;
2011 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002012 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002014 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002015 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002016 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue TFOps[MAX_LOADS_IN_LDM];
2018 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002019 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002020
Evan Cheng4102eb52007-10-22 22:11:27 +00002021 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2022 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002023 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002024 while (EmittedNumMemOps < NumMemOps) {
2025 for (i = 0;
2026 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002027 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2029 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002030 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002031 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002032 SrcOff += VTSize;
2033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002035
Evan Cheng4102eb52007-10-22 22:11:27 +00002036 for (i = 0;
2037 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002038 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2040 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002041 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002042 DstOff += VTSize;
2043 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002045
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002046 EmittedNumMemOps += i;
2047 }
2048
Bob Wilson2dc4f542009-03-20 22:42:55 +00002049 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002050 return Chain;
2051
2052 // Issue loads / stores for the trailing (1 - 3) bytes.
2053 unsigned BytesLeftSave = BytesLeft;
2054 i = 0;
2055 while (BytesLeft) {
2056 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002058 VTSize = 2;
2059 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002061 VTSize = 1;
2062 }
2063
Dale Johannesen0f502f62009-02-03 22:26:09 +00002064 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2066 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002067 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002068 TFOps[i] = Loads[i].getValue(1);
2069 ++i;
2070 SrcOff += VTSize;
2071 BytesLeft -= VTSize;
2072 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002074
2075 i = 0;
2076 BytesLeft = BytesLeftSave;
2077 while (BytesLeft) {
2078 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002080 VTSize = 2;
2081 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002083 VTSize = 1;
2084 }
2085
Dale Johannesen0f502f62009-02-03 22:26:09 +00002086 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2088 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002089 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002090 ++i;
2091 DstOff += VTSize;
2092 BytesLeft -= VTSize;
2093 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002095}
2096
Duncan Sands1607f052008-12-01 11:39:25 +00002097static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002099 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002101 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2103 DAG.getConstant(0, MVT::i32));
2104 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2105 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002106 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002107 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002108
Jim Grosbache5165492009-11-09 00:11:35 +00002109 // Turn f64->i64 into VMOVRRD.
2110 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002112
Chris Lattner27a6c732007-11-24 07:07:01 +00002113 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002115}
2116
Bob Wilson5bafff32009-06-22 23:27:02 +00002117/// getZeroVector - Returns a vector of specified type with all zero elements.
2118///
Owen Andersone50ed302009-08-10 22:56:29 +00002119static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 assert(VT.isVector() && "Expected a vector type");
2121
2122 // Zero vectors are used to represent vector negation and in those cases
2123 // will be implemented with the NEON VNEG instruction. However, VNEG does
2124 // not support i64 elements, so sometimes the zero vectors will need to be
2125 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002126 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002127 // to their dest type. This ensures they get CSE'd.
2128 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002129 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2130 SmallVector<SDValue, 8> Ops;
2131 MVT TVT;
2132
2133 if (VT.getSizeInBits() == 64) {
2134 Ops.assign(8, Cst); TVT = MVT::v8i8;
2135 } else {
2136 Ops.assign(16, Cst); TVT = MVT::v16i8;
2137 }
2138 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002139
2140 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2141}
2142
2143/// getOnesVector - Returns a vector of specified type with all bits set.
2144///
Owen Andersone50ed302009-08-10 22:56:29 +00002145static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 assert(VT.isVector() && "Expected a vector type");
2147
Bob Wilson929ffa22009-10-30 20:13:25 +00002148 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002149 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002151 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2152 SmallVector<SDValue, 8> Ops;
2153 MVT TVT;
2154
2155 if (VT.getSizeInBits() == 64) {
2156 Ops.assign(8, Cst); TVT = MVT::v8i8;
2157 } else {
2158 Ops.assign(16, Cst); TVT = MVT::v16i8;
2159 }
2160 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002161
2162 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2163}
2164
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002165/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2166/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002167SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002168 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2169 EVT VT = Op.getValueType();
2170 unsigned VTBits = VT.getSizeInBits();
2171 DebugLoc dl = Op.getDebugLoc();
2172 SDValue ShOpLo = Op.getOperand(0);
2173 SDValue ShOpHi = Op.getOperand(1);
2174 SDValue ShAmt = Op.getOperand(2);
2175 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002176 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002177
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002178 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2179
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002180 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2181 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2182 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2183 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2184 DAG.getConstant(VTBits, MVT::i32));
2185 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2186 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002187 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002188
2189 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2190 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002191 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002192 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002193 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2194 CCR, Cmp);
2195
2196 SDValue Ops[2] = { Lo, Hi };
2197 return DAG.getMergeValues(Ops, 2, dl);
2198}
2199
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002200/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2201/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002202SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002203 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2204 EVT VT = Op.getValueType();
2205 unsigned VTBits = VT.getSizeInBits();
2206 DebugLoc dl = Op.getDebugLoc();
2207 SDValue ShOpLo = Op.getOperand(0);
2208 SDValue ShOpHi = Op.getOperand(1);
2209 SDValue ShAmt = Op.getOperand(2);
2210 SDValue ARMCC;
2211
2212 assert(Op.getOpcode() == ISD::SHL_PARTS);
2213 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2214 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2215 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2216 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2217 DAG.getConstant(VTBits, MVT::i32));
2218 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2219 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2220
2221 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2222 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2223 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002224 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002225 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2226 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2227 CCR, Cmp);
2228
2229 SDValue Ops[2] = { Lo, Hi };
2230 return DAG.getMergeValues(Ops, 2, dl);
2231}
2232
Bob Wilson5bafff32009-06-22 23:27:02 +00002233static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2234 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 DebugLoc dl = N->getDebugLoc();
2237
2238 // Lower vector shifts on NEON to use VSHL.
2239 if (VT.isVector()) {
2240 assert(ST->hasNEON() && "unexpected vector shift");
2241
2242 // Left shifts translate directly to the vshiftu intrinsic.
2243 if (N->getOpcode() == ISD::SHL)
2244 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 N->getOperand(0), N->getOperand(1));
2247
2248 assert((N->getOpcode() == ISD::SRA ||
2249 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2250
2251 // NEON uses the same intrinsics for both left and right shifts. For
2252 // right shifts, the shift amounts are negative, so negate the vector of
2253 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002254 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2256 getZeroVector(ShiftVT, DAG, dl),
2257 N->getOperand(1));
2258 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2259 Intrinsic::arm_neon_vshifts :
2260 Intrinsic::arm_neon_vshiftu);
2261 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 N->getOperand(0), NegatedCount);
2264 }
2265
Eli Friedmance392eb2009-08-22 03:13:10 +00002266 // We can get here for a node like i32 = ISD::SHL i32, i64
2267 if (VT != MVT::i64)
2268 return SDValue();
2269
2270 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002271 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002272
Chris Lattner27a6c732007-11-24 07:07:01 +00002273 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2274 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002275 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002276 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002277
Chris Lattner27a6c732007-11-24 07:07:01 +00002278 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002279 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002280
Chris Lattner27a6c732007-11-24 07:07:01 +00002281 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2283 DAG.getConstant(0, MVT::i32));
2284 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2285 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002286
Chris Lattner27a6c732007-11-24 07:07:01 +00002287 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2288 // captures the result into a carry flag.
2289 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002291
Chris Lattner27a6c732007-11-24 07:07:01 +00002292 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002294
Chris Lattner27a6c732007-11-24 07:07:01 +00002295 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002297}
2298
Bob Wilson5bafff32009-06-22 23:27:02 +00002299static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2300 SDValue TmpOp0, TmpOp1;
2301 bool Invert = false;
2302 bool Swap = false;
2303 unsigned Opc = 0;
2304
2305 SDValue Op0 = Op.getOperand(0);
2306 SDValue Op1 = Op.getOperand(1);
2307 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002308 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2310 DebugLoc dl = Op.getDebugLoc();
2311
2312 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2313 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002314 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 case ISD::SETUNE:
2316 case ISD::SETNE: Invert = true; // Fallthrough
2317 case ISD::SETOEQ:
2318 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2319 case ISD::SETOLT:
2320 case ISD::SETLT: Swap = true; // Fallthrough
2321 case ISD::SETOGT:
2322 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2323 case ISD::SETOLE:
2324 case ISD::SETLE: Swap = true; // Fallthrough
2325 case ISD::SETOGE:
2326 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2327 case ISD::SETUGE: Swap = true; // Fallthrough
2328 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2329 case ISD::SETUGT: Swap = true; // Fallthrough
2330 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2331 case ISD::SETUEQ: Invert = true; // Fallthrough
2332 case ISD::SETONE:
2333 // Expand this to (OLT | OGT).
2334 TmpOp0 = Op0;
2335 TmpOp1 = Op1;
2336 Opc = ISD::OR;
2337 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2338 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2339 break;
2340 case ISD::SETUO: Invert = true; // Fallthrough
2341 case ISD::SETO:
2342 // Expand this to (OLT | OGE).
2343 TmpOp0 = Op0;
2344 TmpOp1 = Op1;
2345 Opc = ISD::OR;
2346 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2347 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2348 break;
2349 }
2350 } else {
2351 // Integer comparisons.
2352 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002353 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002354 case ISD::SETNE: Invert = true;
2355 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2356 case ISD::SETLT: Swap = true;
2357 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2358 case ISD::SETLE: Swap = true;
2359 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2360 case ISD::SETULT: Swap = true;
2361 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2362 case ISD::SETULE: Swap = true;
2363 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2364 }
2365
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002366 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 if (Opc == ARMISD::VCEQ) {
2368
2369 SDValue AndOp;
2370 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2371 AndOp = Op0;
2372 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2373 AndOp = Op1;
2374
2375 // Ignore bitconvert.
2376 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2377 AndOp = AndOp.getOperand(0);
2378
2379 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2380 Opc = ARMISD::VTST;
2381 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2382 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2383 Invert = !Invert;
2384 }
2385 }
2386 }
2387
2388 if (Swap)
2389 std::swap(Op0, Op1);
2390
2391 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2392
2393 if (Invert)
2394 Result = DAG.getNOT(dl, Result, VT);
2395
2396 return Result;
2397}
2398
2399/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2400/// VMOV instruction, and if so, return the constant being splatted.
2401static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2402 unsigned SplatBitSize, SelectionDAG &DAG) {
2403 switch (SplatBitSize) {
2404 case 8:
2405 // Any 1-byte value is OK.
2406 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
2409 case 16:
2410 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2411 if ((SplatBits & ~0xff) == 0 ||
2412 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 break;
2415
2416 case 32:
2417 // NEON's 32-bit VMOV supports splat values where:
2418 // * only one byte is nonzero, or
2419 // * the least significant byte is 0xff and the second byte is nonzero, or
2420 // * the least significant 2 bytes are 0xff and the third is nonzero.
2421 if ((SplatBits & ~0xff) == 0 ||
2422 (SplatBits & ~0xff00) == 0 ||
2423 (SplatBits & ~0xff0000) == 0 ||
2424 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002426
2427 if ((SplatBits & ~0xffff) == 0 &&
2428 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002430
2431 if ((SplatBits & ~0xffffff) == 0 &&
2432 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002434
2435 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2436 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2437 // VMOV.I32. A (very) minor optimization would be to replicate the value
2438 // and fall through here to test for a valid 64-bit splat. But, then the
2439 // caller would also need to check and handle the change in size.
2440 break;
2441
2442 case 64: {
2443 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2444 uint64_t BitMask = 0xff;
2445 uint64_t Val = 0;
2446 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2447 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2448 Val |= BitMask;
2449 else if ((SplatBits & BitMask) != 0)
2450 return SDValue();
2451 BitMask <<= 8;
2452 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002454 }
2455
2456 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002457 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 break;
2459 }
2460
2461 return SDValue();
2462}
2463
2464/// getVMOVImm - If this is a build_vector of constants which can be
2465/// formed by using a VMOV instruction of the specified element size,
2466/// return the constant being splatted. The ByteSize field indicates the
2467/// number of bytes of each element [1248].
2468SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2469 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2470 APInt SplatBits, SplatUndef;
2471 unsigned SplatBitSize;
2472 bool HasAnyUndefs;
2473 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2474 HasAnyUndefs, ByteSize * 8))
2475 return SDValue();
2476
2477 if (SplatBitSize > ByteSize * 8)
2478 return SDValue();
2479
2480 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2481 SplatBitSize, DAG);
2482}
2483
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002484static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2485 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002486 unsigned NumElts = VT.getVectorNumElements();
2487 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002488 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002489
2490 // If this is a VEXT shuffle, the immediate value is the index of the first
2491 // element. The other shuffle indices must be the successive elements after
2492 // the first one.
2493 unsigned ExpectedElt = Imm;
2494 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002495 // Increment the expected index. If it wraps around, it may still be
2496 // a VEXT but the source vectors must be swapped.
2497 ExpectedElt += 1;
2498 if (ExpectedElt == NumElts * 2) {
2499 ExpectedElt = 0;
2500 ReverseVEXT = true;
2501 }
2502
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002503 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002504 return false;
2505 }
2506
2507 // Adjust the index value if the source operands will be swapped.
2508 if (ReverseVEXT)
2509 Imm -= NumElts;
2510
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002511 return true;
2512}
2513
Bob Wilson8bb9e482009-07-26 00:39:34 +00002514/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2515/// instruction with the specified blocksize. (The order of the elements
2516/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002517static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2518 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002519 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2520 "Only possible block sizes for VREV are: 16, 32, 64");
2521
Bob Wilson8bb9e482009-07-26 00:39:34 +00002522 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002523 if (EltSz == 64)
2524 return false;
2525
2526 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002527 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002528
2529 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2530 return false;
2531
2532 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002533 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002534 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2535 return false;
2536 }
2537
2538 return true;
2539}
2540
Bob Wilsonc692cb72009-08-21 20:54:19 +00002541static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2542 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002543 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2544 if (EltSz == 64)
2545 return false;
2546
Bob Wilsonc692cb72009-08-21 20:54:19 +00002547 unsigned NumElts = VT.getVectorNumElements();
2548 WhichResult = (M[0] == 0 ? 0 : 1);
2549 for (unsigned i = 0; i < NumElts; i += 2) {
2550 if ((unsigned) M[i] != i + WhichResult ||
2551 (unsigned) M[i+1] != i + NumElts + WhichResult)
2552 return false;
2553 }
2554 return true;
2555}
2556
Bob Wilson324f4f12009-12-03 06:40:55 +00002557/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2558/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2559/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2560static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2561 unsigned &WhichResult) {
2562 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2563 if (EltSz == 64)
2564 return false;
2565
2566 unsigned NumElts = VT.getVectorNumElements();
2567 WhichResult = (M[0] == 0 ? 0 : 1);
2568 for (unsigned i = 0; i < NumElts; i += 2) {
2569 if ((unsigned) M[i] != i + WhichResult ||
2570 (unsigned) M[i+1] != i + WhichResult)
2571 return false;
2572 }
2573 return true;
2574}
2575
Bob Wilsonc692cb72009-08-21 20:54:19 +00002576static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2577 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002578 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2579 if (EltSz == 64)
2580 return false;
2581
Bob Wilsonc692cb72009-08-21 20:54:19 +00002582 unsigned NumElts = VT.getVectorNumElements();
2583 WhichResult = (M[0] == 0 ? 0 : 1);
2584 for (unsigned i = 0; i != NumElts; ++i) {
2585 if ((unsigned) M[i] != 2 * i + WhichResult)
2586 return false;
2587 }
2588
2589 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002590 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002591 return false;
2592
2593 return true;
2594}
2595
Bob Wilson324f4f12009-12-03 06:40:55 +00002596/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2597/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2598/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2599static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2600 unsigned &WhichResult) {
2601 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2602 if (EltSz == 64)
2603 return false;
2604
2605 unsigned Half = VT.getVectorNumElements() / 2;
2606 WhichResult = (M[0] == 0 ? 0 : 1);
2607 for (unsigned j = 0; j != 2; ++j) {
2608 unsigned Idx = WhichResult;
2609 for (unsigned i = 0; i != Half; ++i) {
2610 if ((unsigned) M[i + j * Half] != Idx)
2611 return false;
2612 Idx += 2;
2613 }
2614 }
2615
2616 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2617 if (VT.is64BitVector() && EltSz == 32)
2618 return false;
2619
2620 return true;
2621}
2622
Bob Wilsonc692cb72009-08-21 20:54:19 +00002623static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2624 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002625 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2626 if (EltSz == 64)
2627 return false;
2628
Bob Wilsonc692cb72009-08-21 20:54:19 +00002629 unsigned NumElts = VT.getVectorNumElements();
2630 WhichResult = (M[0] == 0 ? 0 : 1);
2631 unsigned Idx = WhichResult * NumElts / 2;
2632 for (unsigned i = 0; i != NumElts; i += 2) {
2633 if ((unsigned) M[i] != Idx ||
2634 (unsigned) M[i+1] != Idx + NumElts)
2635 return false;
2636 Idx += 1;
2637 }
2638
2639 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002640 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002641 return false;
2642
2643 return true;
2644}
2645
Bob Wilson324f4f12009-12-03 06:40:55 +00002646/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2647/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2648/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2649static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2650 unsigned &WhichResult) {
2651 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2652 if (EltSz == 64)
2653 return false;
2654
2655 unsigned NumElts = VT.getVectorNumElements();
2656 WhichResult = (M[0] == 0 ? 0 : 1);
2657 unsigned Idx = WhichResult * NumElts / 2;
2658 for (unsigned i = 0; i != NumElts; i += 2) {
2659 if ((unsigned) M[i] != Idx ||
2660 (unsigned) M[i+1] != Idx)
2661 return false;
2662 Idx += 1;
2663 }
2664
2665 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2666 if (VT.is64BitVector() && EltSz == 32)
2667 return false;
2668
2669 return true;
2670}
2671
2672
Owen Andersone50ed302009-08-10 22:56:29 +00002673static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002674 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002675 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002676 if (ConstVal->isNullValue())
2677 return getZeroVector(VT, DAG, dl);
2678 if (ConstVal->isAllOnesValue())
2679 return getOnesVector(VT, DAG, dl);
2680
Owen Andersone50ed302009-08-10 22:56:29 +00002681 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682 if (VT.is64BitVector()) {
2683 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 case 8: CanonicalVT = MVT::v8i8; break;
2685 case 16: CanonicalVT = MVT::v4i16; break;
2686 case 32: CanonicalVT = MVT::v2i32; break;
2687 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002688 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 }
2690 } else {
2691 assert(VT.is128BitVector() && "unknown splat vector size");
2692 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 case 8: CanonicalVT = MVT::v16i8; break;
2694 case 16: CanonicalVT = MVT::v8i16; break;
2695 case 32: CanonicalVT = MVT::v4i32; break;
2696 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002697 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 }
2699 }
2700
2701 // Build a canonical splat for this value.
2702 SmallVector<SDValue, 8> Ops;
2703 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2704 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2705 Ops.size());
2706 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2707}
2708
2709// If this is a case we can't handle, return null and let the default
2710// expansion code take care of it.
2711static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002712 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002715
2716 APInt SplatBits, SplatUndef;
2717 unsigned SplatBitSize;
2718 bool HasAnyUndefs;
2719 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002720 if (SplatBitSize <= 64) {
2721 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2722 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2723 if (Val.getNode())
2724 return BuildSplat(Val, VT, DAG, dl);
2725 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002726 }
2727
2728 // If there are only 2 elements in a 128-bit vector, insert them into an
2729 // undef vector. This handles the common case for 128-bit vector argument
2730 // passing, where the insertions should be translated to subreg accesses
2731 // with no real instructions.
2732 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2733 SDValue Val = DAG.getUNDEF(VT);
2734 SDValue Op0 = Op.getOperand(0);
2735 SDValue Op1 = Op.getOperand(1);
2736 if (Op0.getOpcode() != ISD::UNDEF)
2737 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2738 DAG.getIntPtrConstant(0));
2739 if (Op1.getOpcode() != ISD::UNDEF)
2740 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2741 DAG.getIntPtrConstant(1));
2742 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 }
2744
2745 return SDValue();
2746}
2747
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002748/// isShuffleMaskLegal - Targets can use this to indicate that they only
2749/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2750/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2751/// are assumed to be legal.
2752bool
2753ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2754 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002755 if (VT.getVectorNumElements() == 4 &&
2756 (VT.is128BitVector() || VT.is64BitVector())) {
2757 unsigned PFIndexes[4];
2758 for (unsigned i = 0; i != 4; ++i) {
2759 if (M[i] < 0)
2760 PFIndexes[i] = 8;
2761 else
2762 PFIndexes[i] = M[i];
2763 }
2764
2765 // Compute the index in the perfect shuffle table.
2766 unsigned PFTableIndex =
2767 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2768 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2769 unsigned Cost = (PFEntry >> 30);
2770
2771 if (Cost <= 4)
2772 return true;
2773 }
2774
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002775 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002776 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002777
2778 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2779 isVREVMask(M, VT, 64) ||
2780 isVREVMask(M, VT, 32) ||
2781 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002782 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2783 isVTRNMask(M, VT, WhichResult) ||
2784 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002785 isVZIPMask(M, VT, WhichResult) ||
2786 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2787 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2788 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002789}
2790
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002791/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2792/// the specified operations to build the shuffle.
2793static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2794 SDValue RHS, SelectionDAG &DAG,
2795 DebugLoc dl) {
2796 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2797 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2798 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2799
2800 enum {
2801 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2802 OP_VREV,
2803 OP_VDUP0,
2804 OP_VDUP1,
2805 OP_VDUP2,
2806 OP_VDUP3,
2807 OP_VEXT1,
2808 OP_VEXT2,
2809 OP_VEXT3,
2810 OP_VUZPL, // VUZP, left result
2811 OP_VUZPR, // VUZP, right result
2812 OP_VZIPL, // VZIP, left result
2813 OP_VZIPR, // VZIP, right result
2814 OP_VTRNL, // VTRN, left result
2815 OP_VTRNR // VTRN, right result
2816 };
2817
2818 if (OpNum == OP_COPY) {
2819 if (LHSID == (1*9+2)*9+3) return LHS;
2820 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2821 return RHS;
2822 }
2823
2824 SDValue OpLHS, OpRHS;
2825 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2826 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2827 EVT VT = OpLHS.getValueType();
2828
2829 switch (OpNum) {
2830 default: llvm_unreachable("Unknown shuffle opcode!");
2831 case OP_VREV:
2832 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2833 case OP_VDUP0:
2834 case OP_VDUP1:
2835 case OP_VDUP2:
2836 case OP_VDUP3:
2837 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002838 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002839 case OP_VEXT1:
2840 case OP_VEXT2:
2841 case OP_VEXT3:
2842 return DAG.getNode(ARMISD::VEXT, dl, VT,
2843 OpLHS, OpRHS,
2844 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2845 case OP_VUZPL:
2846 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002847 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002848 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2849 case OP_VZIPL:
2850 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002851 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002852 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2853 case OP_VTRNL:
2854 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002855 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2856 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002857 }
2858}
2859
Bob Wilson5bafff32009-06-22 23:27:02 +00002860static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002861 SDValue V1 = Op.getOperand(0);
2862 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002863 DebugLoc dl = Op.getDebugLoc();
2864 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002865 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002866 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002867
Bob Wilson28865062009-08-13 02:13:04 +00002868 // Convert shuffles that are directly supported on NEON to target-specific
2869 // DAG nodes, instead of keeping them as shuffles and matching them again
2870 // during code selection. This is more efficient and avoids the possibility
2871 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002872 // FIXME: floating-point vectors should be canonicalized to integer vectors
2873 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002874 SVN->getMask(ShuffleMask);
2875
2876 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002877 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002878 // If this is undef splat, generate it via "just" vdup, if possible.
2879 if (Lane == -1) Lane = 0;
2880
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002881 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2882 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002883 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002884 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002885 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002886 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002887
2888 bool ReverseVEXT;
2889 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002890 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002891 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002892 std::swap(V1, V2);
2893 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002894 DAG.getConstant(Imm, MVT::i32));
2895 }
2896
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002897 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002898 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002899 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002900 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002901 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002902 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2903
Bob Wilsonc692cb72009-08-21 20:54:19 +00002904 // Check for Neon shuffles that modify both input vectors in place.
2905 // If both results are used, i.e., if there are two shuffles with the same
2906 // source operands and with masks corresponding to both results of one of
2907 // these operations, DAG memoization will ensure that a single node is
2908 // used for both shuffles.
2909 unsigned WhichResult;
2910 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2911 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2912 V1, V2).getValue(WhichResult);
2913 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2914 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2915 V1, V2).getValue(WhichResult);
2916 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2917 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2918 V1, V2).getValue(WhichResult);
2919
Bob Wilson324f4f12009-12-03 06:40:55 +00002920 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2921 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2922 V1, V1).getValue(WhichResult);
2923 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2924 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2925 V1, V1).getValue(WhichResult);
2926 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2927 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2928 V1, V1).getValue(WhichResult);
2929
Bob Wilsonc692cb72009-08-21 20:54:19 +00002930 // If the shuffle is not directly supported and it has 4 elements, use
2931 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002932 if (VT.getVectorNumElements() == 4 &&
2933 (VT.is128BitVector() || VT.is64BitVector())) {
2934 unsigned PFIndexes[4];
2935 for (unsigned i = 0; i != 4; ++i) {
2936 if (ShuffleMask[i] < 0)
2937 PFIndexes[i] = 8;
2938 else
2939 PFIndexes[i] = ShuffleMask[i];
2940 }
2941
2942 // Compute the index in the perfect shuffle table.
2943 unsigned PFTableIndex =
2944 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2945
2946 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2947 unsigned Cost = (PFEntry >> 30);
2948
2949 if (Cost <= 4)
2950 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2951 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002952
Bob Wilson22cac0d2009-08-14 05:16:33 +00002953 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002954}
2955
Bob Wilson5bafff32009-06-22 23:27:02 +00002956static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002957 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002958 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 SDValue Vec = Op.getOperand(0);
2960 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002961 assert(VT == MVT::i32 &&
2962 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2963 "unexpected type for custom-lowering vector extract");
2964 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002965}
2966
Bob Wilsona6d65862009-08-03 20:36:38 +00002967static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2968 // The only time a CONCAT_VECTORS operation can have legal types is when
2969 // two 64-bit vectors are concatenated to a 128-bit vector.
2970 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2971 "unexpected CONCAT_VECTORS");
2972 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002974 SDValue Op0 = Op.getOperand(0);
2975 SDValue Op1 = Op.getOperand(1);
2976 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2978 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002979 DAG.getIntPtrConstant(0));
2980 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2982 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002983 DAG.getIntPtrConstant(1));
2984 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002985}
2986
Dan Gohman475871a2008-07-27 21:46:04 +00002987SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002988 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002989 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002990 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002991 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002992 case ISD::GlobalAddress:
2993 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2994 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002995 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00002996 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2997 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002998 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002999 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003000 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003001 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003002 case ISD::SINT_TO_FP:
3003 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3004 case ISD::FP_TO_SINT:
3005 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3006 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003007 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003008 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003009 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00003010 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00003011 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003012 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003013 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003014 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003015 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003016 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003017 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3019 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3020 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003021 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003022 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003023 }
Dan Gohman475871a2008-07-27 21:46:04 +00003024 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003025}
3026
Duncan Sands1607f052008-12-01 11:39:25 +00003027/// ReplaceNodeResults - Replace the results of node with an illegal result
3028/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003029void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3030 SmallVectorImpl<SDValue>&Results,
3031 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003032 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003033 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003034 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003035 return;
3036 case ISD::BIT_CONVERT:
3037 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3038 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003039 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003040 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003041 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003042 if (Res.getNode())
3043 Results.push_back(Res);
3044 return;
3045 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003046 }
3047}
Chris Lattner27a6c732007-11-24 07:07:01 +00003048
Evan Chenga8e29892007-01-19 07:51:42 +00003049//===----------------------------------------------------------------------===//
3050// ARM Scheduler Hooks
3051//===----------------------------------------------------------------------===//
3052
3053MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003054ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3055 MachineBasicBlock *BB,
3056 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003057 unsigned dest = MI->getOperand(0).getReg();
3058 unsigned ptr = MI->getOperand(1).getReg();
3059 unsigned oldval = MI->getOperand(2).getReg();
3060 unsigned newval = MI->getOperand(3).getReg();
3061 unsigned scratch = BB->getParent()->getRegInfo()
3062 .createVirtualRegister(ARM::GPRRegisterClass);
3063 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3064 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003065 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003066
3067 unsigned ldrOpc, strOpc;
3068 switch (Size) {
3069 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003070 case 1:
3071 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3072 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3073 break;
3074 case 2:
3075 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3076 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3077 break;
3078 case 4:
3079 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3080 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3081 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003082 }
3083
3084 MachineFunction *MF = BB->getParent();
3085 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3086 MachineFunction::iterator It = BB;
3087 ++It; // insert the new blocks after the current block
3088
3089 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3090 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3091 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3092 MF->insert(It, loop1MBB);
3093 MF->insert(It, loop2MBB);
3094 MF->insert(It, exitMBB);
3095 exitMBB->transferSuccessors(BB);
3096
3097 // thisMBB:
3098 // ...
3099 // fallthrough --> loop1MBB
3100 BB->addSuccessor(loop1MBB);
3101
3102 // loop1MBB:
3103 // ldrex dest, [ptr]
3104 // cmp dest, oldval
3105 // bne exitMBB
3106 BB = loop1MBB;
3107 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003108 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003109 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003110 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3111 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003112 BB->addSuccessor(loop2MBB);
3113 BB->addSuccessor(exitMBB);
3114
3115 // loop2MBB:
3116 // strex scratch, newval, [ptr]
3117 // cmp scratch, #0
3118 // bne loop1MBB
3119 BB = loop2MBB;
3120 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3121 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003122 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003123 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003124 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3125 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003126 BB->addSuccessor(loop1MBB);
3127 BB->addSuccessor(exitMBB);
3128
3129 // exitMBB:
3130 // ...
3131 BB = exitMBB;
3132 return BB;
3133}
3134
3135MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003136ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3137 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003138 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3140
3141 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3142 MachineFunction *F = BB->getParent();
3143 MachineFunction::iterator It = BB;
3144 ++It;
3145
3146 unsigned dest = MI->getOperand(0).getReg();
3147 unsigned ptr = MI->getOperand(1).getReg();
3148 unsigned incr = MI->getOperand(2).getReg();
3149 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003150
3151 F->DeleteMachineInstr(MI); // The instruction is gone now.
3152
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003153 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003154 unsigned ldrOpc, strOpc;
3155 switch (Size) {
3156 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003157 case 1:
3158 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3159 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3160 break;
3161 case 2:
3162 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3163 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3164 break;
3165 case 4:
3166 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3167 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3168 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003169 }
3170
3171 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3172 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3173 F->insert(It, loopMBB);
3174 F->insert(It, exitMBB);
3175 exitMBB->transferSuccessors(BB);
3176
3177 MachineRegisterInfo &RegInfo = F->getRegInfo();
3178 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3179 unsigned scratch2 = (!BinOpcode) ? incr :
3180 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3181
3182 // thisMBB:
3183 // ...
3184 // fallthrough --> loopMBB
3185 BB->addSuccessor(loopMBB);
3186
3187 // loopMBB:
3188 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003189 // <binop> scratch2, dest, incr
3190 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003191 // cmp scratch, #0
3192 // bne- loopMBB
3193 // fallthrough --> exitMBB
3194 BB = loopMBB;
3195 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003196 if (BinOpcode) {
3197 // operand order needs to go the other way for NAND
3198 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3199 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3200 addReg(incr).addReg(dest)).addReg(0);
3201 else
3202 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3203 addReg(dest).addReg(incr)).addReg(0);
3204 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003205
3206 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3207 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003208 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003209 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003210 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3211 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003212
3213 BB->addSuccessor(loopMBB);
3214 BB->addSuccessor(exitMBB);
3215
3216 // exitMBB:
3217 // ...
3218 BB = exitMBB;
3219 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003220}
3221
3222MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003223ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003224 MachineBasicBlock *BB,
3225 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003227 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003228 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003229 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003230 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003231 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003232 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003233
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003234 case ARM::ATOMIC_LOAD_ADD_I8:
3235 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3236 case ARM::ATOMIC_LOAD_ADD_I16:
3237 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3238 case ARM::ATOMIC_LOAD_ADD_I32:
3239 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003240
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003241 case ARM::ATOMIC_LOAD_AND_I8:
3242 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3243 case ARM::ATOMIC_LOAD_AND_I16:
3244 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3245 case ARM::ATOMIC_LOAD_AND_I32:
3246 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003247
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003248 case ARM::ATOMIC_LOAD_OR_I8:
3249 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3250 case ARM::ATOMIC_LOAD_OR_I16:
3251 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3252 case ARM::ATOMIC_LOAD_OR_I32:
3253 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003254
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003255 case ARM::ATOMIC_LOAD_XOR_I8:
3256 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3257 case ARM::ATOMIC_LOAD_XOR_I16:
3258 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3259 case ARM::ATOMIC_LOAD_XOR_I32:
3260 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003261
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003262 case ARM::ATOMIC_LOAD_NAND_I8:
3263 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3264 case ARM::ATOMIC_LOAD_NAND_I16:
3265 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3266 case ARM::ATOMIC_LOAD_NAND_I32:
3267 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003268
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003269 case ARM::ATOMIC_LOAD_SUB_I8:
3270 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3271 case ARM::ATOMIC_LOAD_SUB_I16:
3272 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3273 case ARM::ATOMIC_LOAD_SUB_I32:
3274 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003275
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003276 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3277 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3278 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003279
3280 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3281 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3282 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003283
Evan Cheng007ea272009-08-12 05:17:19 +00003284 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003285 // To "insert" a SELECT_CC instruction, we actually have to insert the
3286 // diamond control-flow pattern. The incoming instruction knows the
3287 // destination vreg to set, the condition code register to branch on, the
3288 // true/false values to select between, and a branch opcode to use.
3289 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003290 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003291 ++It;
3292
3293 // thisMBB:
3294 // ...
3295 // TrueVal = ...
3296 // cmpTY ccX, r1, r2
3297 // bCC copy1MBB
3298 // fallthrough --> copy0MBB
3299 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003300 MachineFunction *F = BB->getParent();
3301 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3302 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003303 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003304 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003305 F->insert(It, copy0MBB);
3306 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003307 // Update machine-CFG edges by first adding all successors of the current
3308 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003309 // Also inform sdisel of the edge changes.
3310 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3311 E = BB->succ_end(); I != E; ++I) {
3312 EM->insert(std::make_pair(*I, sinkMBB));
3313 sinkMBB->addSuccessor(*I);
3314 }
Evan Chenga8e29892007-01-19 07:51:42 +00003315 // Next, remove all successors of the current block, and add the true
3316 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003317 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003318 BB->removeSuccessor(BB->succ_begin());
3319 BB->addSuccessor(copy0MBB);
3320 BB->addSuccessor(sinkMBB);
3321
3322 // copy0MBB:
3323 // %FalseValue = ...
3324 // # fallthrough to sinkMBB
3325 BB = copy0MBB;
3326
3327 // Update machine-CFG edges
3328 BB->addSuccessor(sinkMBB);
3329
3330 // sinkMBB:
3331 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3332 // ...
3333 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003334 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003335 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3336 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3337
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003338 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003339 return BB;
3340 }
Evan Cheng86198642009-08-07 00:34:42 +00003341
3342 case ARM::tANDsp:
3343 case ARM::tADDspr_:
3344 case ARM::tSUBspi_:
3345 case ARM::t2SUBrSPi_:
3346 case ARM::t2SUBrSPi12_:
3347 case ARM::t2SUBrSPs_: {
3348 MachineFunction *MF = BB->getParent();
3349 unsigned DstReg = MI->getOperand(0).getReg();
3350 unsigned SrcReg = MI->getOperand(1).getReg();
3351 bool DstIsDead = MI->getOperand(0).isDead();
3352 bool SrcIsKill = MI->getOperand(1).isKill();
3353
3354 if (SrcReg != ARM::SP) {
3355 // Copy the source to SP from virtual register.
3356 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3357 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3358 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3359 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3360 .addReg(SrcReg, getKillRegState(SrcIsKill));
3361 }
3362
3363 unsigned OpOpc = 0;
3364 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3365 switch (MI->getOpcode()) {
3366 default:
3367 llvm_unreachable("Unexpected pseudo instruction!");
3368 case ARM::tANDsp:
3369 OpOpc = ARM::tAND;
3370 NeedPred = true;
3371 break;
3372 case ARM::tADDspr_:
3373 OpOpc = ARM::tADDspr;
3374 break;
3375 case ARM::tSUBspi_:
3376 OpOpc = ARM::tSUBspi;
3377 break;
3378 case ARM::t2SUBrSPi_:
3379 OpOpc = ARM::t2SUBrSPi;
3380 NeedPred = true; NeedCC = true;
3381 break;
3382 case ARM::t2SUBrSPi12_:
3383 OpOpc = ARM::t2SUBrSPi12;
3384 NeedPred = true;
3385 break;
3386 case ARM::t2SUBrSPs_:
3387 OpOpc = ARM::t2SUBrSPs;
3388 NeedPred = true; NeedCC = true; NeedOp3 = true;
3389 break;
3390 }
3391 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3392 if (OpOpc == ARM::tAND)
3393 AddDefaultT1CC(MIB);
3394 MIB.addReg(ARM::SP);
3395 MIB.addOperand(MI->getOperand(2));
3396 if (NeedOp3)
3397 MIB.addOperand(MI->getOperand(3));
3398 if (NeedPred)
3399 AddDefaultPred(MIB);
3400 if (NeedCC)
3401 AddDefaultCC(MIB);
3402
3403 // Copy the result from SP to virtual register.
3404 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3405 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3406 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3407 BuildMI(BB, dl, TII->get(CopyOpc))
3408 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3409 .addReg(ARM::SP);
3410 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3411 return BB;
3412 }
Evan Chenga8e29892007-01-19 07:51:42 +00003413 }
3414}
3415
3416//===----------------------------------------------------------------------===//
3417// ARM Optimization Hooks
3418//===----------------------------------------------------------------------===//
3419
Chris Lattnerd1980a52009-03-12 06:52:53 +00003420static
3421SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3422 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003423 SelectionDAG &DAG = DCI.DAG;
3424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003425 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003426 unsigned Opc = N->getOpcode();
3427 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3428 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3429 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3430 ISD::CondCode CC = ISD::SETCC_INVALID;
3431
3432 if (isSlctCC) {
3433 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3434 } else {
3435 SDValue CCOp = Slct.getOperand(0);
3436 if (CCOp.getOpcode() == ISD::SETCC)
3437 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3438 }
3439
3440 bool DoXform = false;
3441 bool InvCC = false;
3442 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3443 "Bad input!");
3444
3445 if (LHS.getOpcode() == ISD::Constant &&
3446 cast<ConstantSDNode>(LHS)->isNullValue()) {
3447 DoXform = true;
3448 } else if (CC != ISD::SETCC_INVALID &&
3449 RHS.getOpcode() == ISD::Constant &&
3450 cast<ConstantSDNode>(RHS)->isNullValue()) {
3451 std::swap(LHS, RHS);
3452 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003453 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003454 Op0.getOperand(0).getValueType();
3455 bool isInt = OpVT.isInteger();
3456 CC = ISD::getSetCCInverse(CC, isInt);
3457
3458 if (!TLI.isCondCodeLegal(CC, OpVT))
3459 return SDValue(); // Inverse operator isn't legal.
3460
3461 DoXform = true;
3462 InvCC = true;
3463 }
3464
3465 if (DoXform) {
3466 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3467 if (isSlctCC)
3468 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3469 Slct.getOperand(0), Slct.getOperand(1), CC);
3470 SDValue CCOp = Slct.getOperand(0);
3471 if (InvCC)
3472 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3473 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3474 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3475 CCOp, OtherOp, Result);
3476 }
3477 return SDValue();
3478}
3479
3480/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3481static SDValue PerformADDCombine(SDNode *N,
3482 TargetLowering::DAGCombinerInfo &DCI) {
3483 // added by evan in r37685 with no testcase.
3484 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003485
Chris Lattnerd1980a52009-03-12 06:52:53 +00003486 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3487 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3488 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3489 if (Result.getNode()) return Result;
3490 }
3491 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3492 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3493 if (Result.getNode()) return Result;
3494 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003495
Chris Lattnerd1980a52009-03-12 06:52:53 +00003496 return SDValue();
3497}
3498
3499/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3500static SDValue PerformSUBCombine(SDNode *N,
3501 TargetLowering::DAGCombinerInfo &DCI) {
3502 // added by evan in r37685 with no testcase.
3503 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003504
Chris Lattnerd1980a52009-03-12 06:52:53 +00003505 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3506 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3507 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3508 if (Result.getNode()) return Result;
3509 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003510
Chris Lattnerd1980a52009-03-12 06:52:53 +00003511 return SDValue();
3512}
3513
Jim Grosbache5165492009-11-09 00:11:35 +00003514/// PerformVMOVRRDCombine - Target-specific dag combine xforms for ARMISD::VMOVRRD.
3515static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003516 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003517 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003519 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003520 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003521 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003522}
3523
Bob Wilson5bafff32009-06-22 23:27:02 +00003524/// getVShiftImm - Check if this is a valid build_vector for the immediate
3525/// operand of a vector shift operation, where all the elements of the
3526/// build_vector must have the same constant integer value.
3527static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3528 // Ignore bit_converts.
3529 while (Op.getOpcode() == ISD::BIT_CONVERT)
3530 Op = Op.getOperand(0);
3531 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3532 APInt SplatBits, SplatUndef;
3533 unsigned SplatBitSize;
3534 bool HasAnyUndefs;
3535 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3536 HasAnyUndefs, ElementBits) ||
3537 SplatBitSize > ElementBits)
3538 return false;
3539 Cnt = SplatBits.getSExtValue();
3540 return true;
3541}
3542
3543/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3544/// operand of a vector shift left operation. That value must be in the range:
3545/// 0 <= Value < ElementBits for a left shift; or
3546/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003547static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003548 assert(VT.isVector() && "vector shift count is not a vector type");
3549 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3550 if (! getVShiftImm(Op, ElementBits, Cnt))
3551 return false;
3552 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3553}
3554
3555/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3556/// operand of a vector shift right operation. For a shift opcode, the value
3557/// is positive, but for an intrinsic the value count must be negative. The
3558/// absolute value must be in the range:
3559/// 1 <= |Value| <= ElementBits for a right shift; or
3560/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003561static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 int64_t &Cnt) {
3563 assert(VT.isVector() && "vector shift count is not a vector type");
3564 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3565 if (! getVShiftImm(Op, ElementBits, Cnt))
3566 return false;
3567 if (isIntrinsic)
3568 Cnt = -Cnt;
3569 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3570}
3571
3572/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3573static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3574 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3575 switch (IntNo) {
3576 default:
3577 // Don't do anything for most intrinsics.
3578 break;
3579
3580 // Vector shifts: check for immediate versions and lower them.
3581 // Note: This is done during DAG combining instead of DAG legalizing because
3582 // the build_vectors for 64-bit vector element shift counts are generally
3583 // not legal, and it is hard to see their values after they get legalized to
3584 // loads from a constant pool.
3585 case Intrinsic::arm_neon_vshifts:
3586 case Intrinsic::arm_neon_vshiftu:
3587 case Intrinsic::arm_neon_vshiftls:
3588 case Intrinsic::arm_neon_vshiftlu:
3589 case Intrinsic::arm_neon_vshiftn:
3590 case Intrinsic::arm_neon_vrshifts:
3591 case Intrinsic::arm_neon_vrshiftu:
3592 case Intrinsic::arm_neon_vrshiftn:
3593 case Intrinsic::arm_neon_vqshifts:
3594 case Intrinsic::arm_neon_vqshiftu:
3595 case Intrinsic::arm_neon_vqshiftsu:
3596 case Intrinsic::arm_neon_vqshiftns:
3597 case Intrinsic::arm_neon_vqshiftnu:
3598 case Intrinsic::arm_neon_vqshiftnsu:
3599 case Intrinsic::arm_neon_vqrshiftns:
3600 case Intrinsic::arm_neon_vqrshiftnu:
3601 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003602 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003603 int64_t Cnt;
3604 unsigned VShiftOpc = 0;
3605
3606 switch (IntNo) {
3607 case Intrinsic::arm_neon_vshifts:
3608 case Intrinsic::arm_neon_vshiftu:
3609 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3610 VShiftOpc = ARMISD::VSHL;
3611 break;
3612 }
3613 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3614 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3615 ARMISD::VSHRs : ARMISD::VSHRu);
3616 break;
3617 }
3618 return SDValue();
3619
3620 case Intrinsic::arm_neon_vshiftls:
3621 case Intrinsic::arm_neon_vshiftlu:
3622 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3623 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003624 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
3626 case Intrinsic::arm_neon_vrshifts:
3627 case Intrinsic::arm_neon_vrshiftu:
3628 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3629 break;
3630 return SDValue();
3631
3632 case Intrinsic::arm_neon_vqshifts:
3633 case Intrinsic::arm_neon_vqshiftu:
3634 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3635 break;
3636 return SDValue();
3637
3638 case Intrinsic::arm_neon_vqshiftsu:
3639 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3640 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003641 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003642
3643 case Intrinsic::arm_neon_vshiftn:
3644 case Intrinsic::arm_neon_vrshiftn:
3645 case Intrinsic::arm_neon_vqshiftns:
3646 case Intrinsic::arm_neon_vqshiftnu:
3647 case Intrinsic::arm_neon_vqshiftnsu:
3648 case Intrinsic::arm_neon_vqrshiftns:
3649 case Intrinsic::arm_neon_vqrshiftnu:
3650 case Intrinsic::arm_neon_vqrshiftnsu:
3651 // Narrowing shifts require an immediate right shift.
3652 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3653 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003654 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003655
3656 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003657 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003658 }
3659
3660 switch (IntNo) {
3661 case Intrinsic::arm_neon_vshifts:
3662 case Intrinsic::arm_neon_vshiftu:
3663 // Opcode already set above.
3664 break;
3665 case Intrinsic::arm_neon_vshiftls:
3666 case Intrinsic::arm_neon_vshiftlu:
3667 if (Cnt == VT.getVectorElementType().getSizeInBits())
3668 VShiftOpc = ARMISD::VSHLLi;
3669 else
3670 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3671 ARMISD::VSHLLs : ARMISD::VSHLLu);
3672 break;
3673 case Intrinsic::arm_neon_vshiftn:
3674 VShiftOpc = ARMISD::VSHRN; break;
3675 case Intrinsic::arm_neon_vrshifts:
3676 VShiftOpc = ARMISD::VRSHRs; break;
3677 case Intrinsic::arm_neon_vrshiftu:
3678 VShiftOpc = ARMISD::VRSHRu; break;
3679 case Intrinsic::arm_neon_vrshiftn:
3680 VShiftOpc = ARMISD::VRSHRN; break;
3681 case Intrinsic::arm_neon_vqshifts:
3682 VShiftOpc = ARMISD::VQSHLs; break;
3683 case Intrinsic::arm_neon_vqshiftu:
3684 VShiftOpc = ARMISD::VQSHLu; break;
3685 case Intrinsic::arm_neon_vqshiftsu:
3686 VShiftOpc = ARMISD::VQSHLsu; break;
3687 case Intrinsic::arm_neon_vqshiftns:
3688 VShiftOpc = ARMISD::VQSHRNs; break;
3689 case Intrinsic::arm_neon_vqshiftnu:
3690 VShiftOpc = ARMISD::VQSHRNu; break;
3691 case Intrinsic::arm_neon_vqshiftnsu:
3692 VShiftOpc = ARMISD::VQSHRNsu; break;
3693 case Intrinsic::arm_neon_vqrshiftns:
3694 VShiftOpc = ARMISD::VQRSHRNs; break;
3695 case Intrinsic::arm_neon_vqrshiftnu:
3696 VShiftOpc = ARMISD::VQRSHRNu; break;
3697 case Intrinsic::arm_neon_vqrshiftnsu:
3698 VShiftOpc = ARMISD::VQRSHRNsu; break;
3699 }
3700
3701 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003703 }
3704
3705 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003706 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003707 int64_t Cnt;
3708 unsigned VShiftOpc = 0;
3709
3710 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3711 VShiftOpc = ARMISD::VSLI;
3712 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3713 VShiftOpc = ARMISD::VSRI;
3714 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003715 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003716 }
3717
3718 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3719 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003721 }
3722
3723 case Intrinsic::arm_neon_vqrshifts:
3724 case Intrinsic::arm_neon_vqrshiftu:
3725 // No immediate versions of these to check for.
3726 break;
3727 }
3728
3729 return SDValue();
3730}
3731
3732/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3733/// lowers them. As with the vector shift intrinsics, this is done during DAG
3734/// combining instead of DAG legalizing because the build_vectors for 64-bit
3735/// vector element shift counts are generally not legal, and it is hard to see
3736/// their values after they get legalized to loads from a constant pool.
3737static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3738 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003739 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003740
3741 // Nothing to be done for scalar shifts.
3742 if (! VT.isVector())
3743 return SDValue();
3744
3745 assert(ST->hasNEON() && "unexpected vector shift");
3746 int64_t Cnt;
3747
3748 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003749 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003750
3751 case ISD::SHL:
3752 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3753 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003755 break;
3756
3757 case ISD::SRA:
3758 case ISD::SRL:
3759 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3760 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3761 ARMISD::VSHRs : ARMISD::VSHRu);
3762 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003764 }
3765 }
3766 return SDValue();
3767}
3768
3769/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3770/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3771static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3772 const ARMSubtarget *ST) {
3773 SDValue N0 = N->getOperand(0);
3774
3775 // Check for sign- and zero-extensions of vector extract operations of 8-
3776 // and 16-bit vector elements. NEON supports these directly. They are
3777 // handled during DAG combining because type legalization will promote them
3778 // to 32-bit types and it is messy to recognize the operations after that.
3779 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3780 SDValue Vec = N0.getOperand(0);
3781 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003782 EVT VT = N->getValueType(0);
3783 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003784 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3785
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 if (VT == MVT::i32 &&
3787 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 TLI.isTypeLegal(Vec.getValueType())) {
3789
3790 unsigned Opc = 0;
3791 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003792 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003793 case ISD::SIGN_EXTEND:
3794 Opc = ARMISD::VGETLANEs;
3795 break;
3796 case ISD::ZERO_EXTEND:
3797 case ISD::ANY_EXTEND:
3798 Opc = ARMISD::VGETLANEu;
3799 break;
3800 }
3801 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3802 }
3803 }
3804
3805 return SDValue();
3806}
3807
Dan Gohman475871a2008-07-27 21:46:04 +00003808SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003809 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003810 switch (N->getOpcode()) {
3811 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003812 case ISD::ADD: return PerformADDCombine(N, DCI);
3813 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003814 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003815 case ISD::INTRINSIC_WO_CHAIN:
3816 return PerformIntrinsicCombine(N, DCI.DAG);
3817 case ISD::SHL:
3818 case ISD::SRA:
3819 case ISD::SRL:
3820 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3821 case ISD::SIGN_EXTEND:
3822 case ISD::ZERO_EXTEND:
3823 case ISD::ANY_EXTEND:
3824 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003825 }
Dan Gohman475871a2008-07-27 21:46:04 +00003826 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003827}
3828
Bill Wendlingaf566342009-08-15 21:21:19 +00003829bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3830 if (!Subtarget->hasV6Ops())
3831 // Pre-v6 does not support unaligned mem access.
3832 return false;
3833 else if (!Subtarget->hasV6Ops()) {
3834 // v6 may or may not support unaligned mem access.
3835 if (!Subtarget->isTargetDarwin())
3836 return false;
3837 }
3838
3839 switch (VT.getSimpleVT().SimpleTy) {
3840 default:
3841 return false;
3842 case MVT::i8:
3843 case MVT::i16:
3844 case MVT::i32:
3845 return true;
3846 // FIXME: VLD1 etc with standard alignment is legal.
3847 }
3848}
3849
Evan Chenge6c835f2009-08-14 20:09:37 +00003850static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3851 if (V < 0)
3852 return false;
3853
3854 unsigned Scale = 1;
3855 switch (VT.getSimpleVT().SimpleTy) {
3856 default: return false;
3857 case MVT::i1:
3858 case MVT::i8:
3859 // Scale == 1;
3860 break;
3861 case MVT::i16:
3862 // Scale == 2;
3863 Scale = 2;
3864 break;
3865 case MVT::i32:
3866 // Scale == 4;
3867 Scale = 4;
3868 break;
3869 }
3870
3871 if ((V & (Scale - 1)) != 0)
3872 return false;
3873 V /= Scale;
3874 return V == (V & ((1LL << 5) - 1));
3875}
3876
3877static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3878 const ARMSubtarget *Subtarget) {
3879 bool isNeg = false;
3880 if (V < 0) {
3881 isNeg = true;
3882 V = - V;
3883 }
3884
3885 switch (VT.getSimpleVT().SimpleTy) {
3886 default: return false;
3887 case MVT::i1:
3888 case MVT::i8:
3889 case MVT::i16:
3890 case MVT::i32:
3891 // + imm12 or - imm8
3892 if (isNeg)
3893 return V == (V & ((1LL << 8) - 1));
3894 return V == (V & ((1LL << 12) - 1));
3895 case MVT::f32:
3896 case MVT::f64:
3897 // Same as ARM mode. FIXME: NEON?
3898 if (!Subtarget->hasVFP2())
3899 return false;
3900 if ((V & 3) != 0)
3901 return false;
3902 V >>= 2;
3903 return V == (V & ((1LL << 8) - 1));
3904 }
3905}
3906
Evan Chengb01fad62007-03-12 23:30:29 +00003907/// isLegalAddressImmediate - Return true if the integer value can be used
3908/// as the offset of the target addressing mode for load / store of the
3909/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003910static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003911 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003912 if (V == 0)
3913 return true;
3914
Evan Cheng65011532009-03-09 19:15:00 +00003915 if (!VT.isSimple())
3916 return false;
3917
Evan Chenge6c835f2009-08-14 20:09:37 +00003918 if (Subtarget->isThumb1Only())
3919 return isLegalT1AddressImmediate(V, VT);
3920 else if (Subtarget->isThumb2())
3921 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003922
Evan Chenge6c835f2009-08-14 20:09:37 +00003923 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003924 if (V < 0)
3925 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003927 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 case MVT::i1:
3929 case MVT::i8:
3930 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003931 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003932 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003934 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003935 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 case MVT::f32:
3937 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003938 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003939 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003940 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003941 return false;
3942 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003943 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003944 }
Evan Chenga8e29892007-01-19 07:51:42 +00003945}
3946
Evan Chenge6c835f2009-08-14 20:09:37 +00003947bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3948 EVT VT) const {
3949 int Scale = AM.Scale;
3950 if (Scale < 0)
3951 return false;
3952
3953 switch (VT.getSimpleVT().SimpleTy) {
3954 default: return false;
3955 case MVT::i1:
3956 case MVT::i8:
3957 case MVT::i16:
3958 case MVT::i32:
3959 if (Scale == 1)
3960 return true;
3961 // r + r << imm
3962 Scale = Scale & ~1;
3963 return Scale == 2 || Scale == 4 || Scale == 8;
3964 case MVT::i64:
3965 // r + r
3966 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3967 return true;
3968 return false;
3969 case MVT::isVoid:
3970 // Note, we allow "void" uses (basically, uses that aren't loads or
3971 // stores), because arm allows folding a scale into many arithmetic
3972 // operations. This should be made more precise and revisited later.
3973
3974 // Allow r << imm, but the imm has to be a multiple of two.
3975 if (Scale & 1) return false;
3976 return isPowerOf2_32(Scale);
3977 }
3978}
3979
Chris Lattner37caf8c2007-04-09 23:33:39 +00003980/// isLegalAddressingMode - Return true if the addressing mode represented
3981/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003982bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003983 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003984 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003985 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003986 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003987
Chris Lattner37caf8c2007-04-09 23:33:39 +00003988 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003989 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003990 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003991
Chris Lattner37caf8c2007-04-09 23:33:39 +00003992 switch (AM.Scale) {
3993 case 0: // no scale reg, must be "r+i" or "r", or "i".
3994 break;
3995 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003996 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003997 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003998 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003999 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004000 // ARM doesn't support any R+R*scale+imm addr modes.
4001 if (AM.BaseOffs)
4002 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004003
Bob Wilson2c7dab12009-04-08 17:55:28 +00004004 if (!VT.isSimple())
4005 return false;
4006
Evan Chenge6c835f2009-08-14 20:09:37 +00004007 if (Subtarget->isThumb2())
4008 return isLegalT2ScaledAddressingMode(AM, VT);
4009
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004010 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004012 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 case MVT::i1:
4014 case MVT::i8:
4015 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004016 if (Scale < 0) Scale = -Scale;
4017 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004018 return true;
4019 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004020 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004022 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004023 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004024 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004025 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004026 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004027
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004029 // Note, we allow "void" uses (basically, uses that aren't loads or
4030 // stores), because arm allows folding a scale into many arithmetic
4031 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004032
Chris Lattner37caf8c2007-04-09 23:33:39 +00004033 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004034 if (Scale & 1) return false;
4035 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004036 }
4037 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004038 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004039 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004040}
4041
Evan Cheng77e47512009-11-11 19:05:52 +00004042/// isLegalICmpImmediate - Return true if the specified immediate is legal
4043/// icmp immediate, that is the target has icmp instructions which can compare
4044/// a register against the immediate without having to materialize the
4045/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004046bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004047 if (!Subtarget->isThumb())
4048 return ARM_AM::getSOImmVal(Imm) != -1;
4049 if (Subtarget->isThumb2())
4050 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004051 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004052}
4053
Owen Andersone50ed302009-08-10 22:56:29 +00004054static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004055 bool isSEXTLoad, SDValue &Base,
4056 SDValue &Offset, bool &isInc,
4057 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004058 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4059 return false;
4060
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004062 // AddressingMode 3
4063 Base = Ptr->getOperand(0);
4064 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004065 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004066 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004067 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004068 isInc = false;
4069 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4070 return true;
4071 }
4072 }
4073 isInc = (Ptr->getOpcode() == ISD::ADD);
4074 Offset = Ptr->getOperand(1);
4075 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004077 // AddressingMode 2
4078 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004079 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004080 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004081 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004082 isInc = false;
4083 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4084 Base = Ptr->getOperand(0);
4085 return true;
4086 }
4087 }
4088
4089 if (Ptr->getOpcode() == ISD::ADD) {
4090 isInc = true;
4091 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4092 if (ShOpcVal != ARM_AM::no_shift) {
4093 Base = Ptr->getOperand(1);
4094 Offset = Ptr->getOperand(0);
4095 } else {
4096 Base = Ptr->getOperand(0);
4097 Offset = Ptr->getOperand(1);
4098 }
4099 return true;
4100 }
4101
4102 isInc = (Ptr->getOpcode() == ISD::ADD);
4103 Base = Ptr->getOperand(0);
4104 Offset = Ptr->getOperand(1);
4105 return true;
4106 }
4107
Jim Grosbache5165492009-11-09 00:11:35 +00004108 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004109 return false;
4110}
4111
Owen Andersone50ed302009-08-10 22:56:29 +00004112static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004113 bool isSEXTLoad, SDValue &Base,
4114 SDValue &Offset, bool &isInc,
4115 SelectionDAG &DAG) {
4116 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4117 return false;
4118
4119 Base = Ptr->getOperand(0);
4120 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4121 int RHSC = (int)RHS->getZExtValue();
4122 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4123 assert(Ptr->getOpcode() == ISD::ADD);
4124 isInc = false;
4125 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4126 return true;
4127 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4128 isInc = Ptr->getOpcode() == ISD::ADD;
4129 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4130 return true;
4131 }
4132 }
4133
4134 return false;
4135}
4136
Evan Chenga8e29892007-01-19 07:51:42 +00004137/// getPreIndexedAddressParts - returns true by value, base pointer and
4138/// offset pointer and addressing mode by reference if the node's address
4139/// can be legally represented as pre-indexed load / store address.
4140bool
Dan Gohman475871a2008-07-27 21:46:04 +00004141ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4142 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004143 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004144 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004145 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004146 return false;
4147
Owen Andersone50ed302009-08-10 22:56:29 +00004148 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004149 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004150 bool isSEXTLoad = false;
4151 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4152 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004153 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004154 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4155 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4156 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004157 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004158 } else
4159 return false;
4160
4161 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004162 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004163 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004164 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4165 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004166 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004167 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004168 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004169 if (!isLegal)
4170 return false;
4171
4172 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4173 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004174}
4175
4176/// getPostIndexedAddressParts - returns true by value, base pointer and
4177/// offset pointer and addressing mode by reference if this node can be
4178/// combined with a load / store to form a post-indexed load / store.
4179bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004180 SDValue &Base,
4181 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004182 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004183 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004184 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004185 return false;
4186
Owen Andersone50ed302009-08-10 22:56:29 +00004187 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004188 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004189 bool isSEXTLoad = false;
4190 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004191 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004192 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4193 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004194 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004195 } else
4196 return false;
4197
4198 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004199 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004200 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004201 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004202 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004203 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004204 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4205 isInc, DAG);
4206 if (!isLegal)
4207 return false;
4208
4209 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4210 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004211}
4212
Dan Gohman475871a2008-07-27 21:46:04 +00004213void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004214 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004215 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004216 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004217 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004218 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004219 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004220 switch (Op.getOpcode()) {
4221 default: break;
4222 case ARMISD::CMOV: {
4223 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004224 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004225 if (KnownZero == 0 && KnownOne == 0) return;
4226
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004227 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004228 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4229 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004230 KnownZero &= KnownZeroRHS;
4231 KnownOne &= KnownOneRHS;
4232 return;
4233 }
4234 }
4235}
4236
4237//===----------------------------------------------------------------------===//
4238// ARM Inline Assembly Support
4239//===----------------------------------------------------------------------===//
4240
4241/// getConstraintType - Given a constraint letter, return the type of
4242/// constraint it is for this target.
4243ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004244ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4245 if (Constraint.size() == 1) {
4246 switch (Constraint[0]) {
4247 default: break;
4248 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004249 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004250 }
Evan Chenga8e29892007-01-19 07:51:42 +00004251 }
Chris Lattner4234f572007-03-25 02:14:49 +00004252 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004253}
4254
Bob Wilson2dc4f542009-03-20 22:42:55 +00004255std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004256ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004257 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004258 if (Constraint.size() == 1) {
4259 // GCC RS6000 Constraint Letters
4260 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004261 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004262 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004263 return std::make_pair(0U, ARM::tGPRRegisterClass);
4264 else
4265 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004266 case 'r':
4267 return std::make_pair(0U, ARM::GPRRegisterClass);
4268 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004270 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004271 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004272 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004273 if (VT.getSizeInBits() == 128)
4274 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004275 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004276 }
4277 }
4278 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4279}
4280
4281std::vector<unsigned> ARMTargetLowering::
4282getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004283 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004284 if (Constraint.size() != 1)
4285 return std::vector<unsigned>();
4286
4287 switch (Constraint[0]) { // GCC ARM Constraint Letters
4288 default: break;
4289 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004290 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4291 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4292 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004293 case 'r':
4294 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4295 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4296 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4297 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004298 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004300 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4301 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4302 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4303 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4304 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4305 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4306 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4307 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004308 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004309 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4310 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4311 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4312 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004313 if (VT.getSizeInBits() == 128)
4314 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4315 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004316 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004317 }
4318
4319 return std::vector<unsigned>();
4320}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004321
4322/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4323/// vector. If it is invalid, don't add anything to Ops.
4324void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4325 char Constraint,
4326 bool hasMemory,
4327 std::vector<SDValue>&Ops,
4328 SelectionDAG &DAG) const {
4329 SDValue Result(0, 0);
4330
4331 switch (Constraint) {
4332 default: break;
4333 case 'I': case 'J': case 'K': case 'L':
4334 case 'M': case 'N': case 'O':
4335 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4336 if (!C)
4337 return;
4338
4339 int64_t CVal64 = C->getSExtValue();
4340 int CVal = (int) CVal64;
4341 // None of these constraints allow values larger than 32 bits. Check
4342 // that the value fits in an int.
4343 if (CVal != CVal64)
4344 return;
4345
4346 switch (Constraint) {
4347 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004348 if (Subtarget->isThumb1Only()) {
4349 // This must be a constant between 0 and 255, for ADD
4350 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004351 if (CVal >= 0 && CVal <= 255)
4352 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004353 } else if (Subtarget->isThumb2()) {
4354 // A constant that can be used as an immediate value in a
4355 // data-processing instruction.
4356 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4357 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004358 } else {
4359 // A constant that can be used as an immediate value in a
4360 // data-processing instruction.
4361 if (ARM_AM::getSOImmVal(CVal) != -1)
4362 break;
4363 }
4364 return;
4365
4366 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004367 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004368 // This must be a constant between -255 and -1, for negated ADD
4369 // immediates. This can be used in GCC with an "n" modifier that
4370 // prints the negated value, for use with SUB instructions. It is
4371 // not useful otherwise but is implemented for compatibility.
4372 if (CVal >= -255 && CVal <= -1)
4373 break;
4374 } else {
4375 // This must be a constant between -4095 and 4095. It is not clear
4376 // what this constraint is intended for. Implemented for
4377 // compatibility with GCC.
4378 if (CVal >= -4095 && CVal <= 4095)
4379 break;
4380 }
4381 return;
4382
4383 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004384 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004385 // A 32-bit value where only one byte has a nonzero value. Exclude
4386 // zero to match GCC. This constraint is used by GCC internally for
4387 // constants that can be loaded with a move/shift combination.
4388 // It is not useful otherwise but is implemented for compatibility.
4389 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4390 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004391 } else if (Subtarget->isThumb2()) {
4392 // A constant whose bitwise inverse can be used as an immediate
4393 // value in a data-processing instruction. This can be used in GCC
4394 // with a "B" modifier that prints the inverted value, for use with
4395 // BIC and MVN instructions. It is not useful otherwise but is
4396 // implemented for compatibility.
4397 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4398 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004399 } else {
4400 // A constant whose bitwise inverse can be used as an immediate
4401 // value in a data-processing instruction. This can be used in GCC
4402 // with a "B" modifier that prints the inverted value, for use with
4403 // BIC and MVN instructions. It is not useful otherwise but is
4404 // implemented for compatibility.
4405 if (ARM_AM::getSOImmVal(~CVal) != -1)
4406 break;
4407 }
4408 return;
4409
4410 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004411 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004412 // This must be a constant between -7 and 7,
4413 // for 3-operand ADD/SUB immediate instructions.
4414 if (CVal >= -7 && CVal < 7)
4415 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004416 } else if (Subtarget->isThumb2()) {
4417 // A constant whose negation can be used as an immediate value in a
4418 // data-processing instruction. This can be used in GCC with an "n"
4419 // modifier that prints the negated value, for use with SUB
4420 // instructions. It is not useful otherwise but is implemented for
4421 // compatibility.
4422 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4423 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004424 } else {
4425 // A constant whose negation can be used as an immediate value in a
4426 // data-processing instruction. This can be used in GCC with an "n"
4427 // modifier that prints the negated value, for use with SUB
4428 // instructions. It is not useful otherwise but is implemented for
4429 // compatibility.
4430 if (ARM_AM::getSOImmVal(-CVal) != -1)
4431 break;
4432 }
4433 return;
4434
4435 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004436 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004437 // This must be a multiple of 4 between 0 and 1020, for
4438 // ADD sp + immediate.
4439 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4440 break;
4441 } else {
4442 // A power of two or a constant between 0 and 32. This is used in
4443 // GCC for the shift amount on shifted register operands, but it is
4444 // useful in general for any shift amounts.
4445 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4446 break;
4447 }
4448 return;
4449
4450 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004451 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004452 // This must be a constant between 0 and 31, for shift amounts.
4453 if (CVal >= 0 && CVal <= 31)
4454 break;
4455 }
4456 return;
4457
4458 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004459 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004460 // This must be a multiple of 4 between -508 and 508, for
4461 // ADD/SUB sp = sp + immediate.
4462 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4463 break;
4464 }
4465 return;
4466 }
4467 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4468 break;
4469 }
4470
4471 if (Result.getNode()) {
4472 Ops.push_back(Result);
4473 return;
4474 }
4475 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4476 Ops, DAG);
4477}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004478
4479bool
4480ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4481 // The ARM target isn't yet aware of offsets.
4482 return false;
4483}
Evan Cheng39382422009-10-28 01:44:26 +00004484
4485int ARM::getVFPf32Imm(const APFloat &FPImm) {
4486 APInt Imm = FPImm.bitcastToAPInt();
4487 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4488 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4489 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4490
4491 // We can handle 4 bits of mantissa.
4492 // mantissa = (16+UInt(e:f:g:h))/16.
4493 if (Mantissa & 0x7ffff)
4494 return -1;
4495 Mantissa >>= 19;
4496 if ((Mantissa & 0xf) != Mantissa)
4497 return -1;
4498
4499 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4500 if (Exp < -3 || Exp > 4)
4501 return -1;
4502 Exp = ((Exp+3) & 0x7) ^ 4;
4503
4504 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4505}
4506
4507int ARM::getVFPf64Imm(const APFloat &FPImm) {
4508 APInt Imm = FPImm.bitcastToAPInt();
4509 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4510 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4511 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4512
4513 // We can handle 4 bits of mantissa.
4514 // mantissa = (16+UInt(e:f:g:h))/16.
4515 if (Mantissa & 0xffffffffffffLL)
4516 return -1;
4517 Mantissa >>= 48;
4518 if ((Mantissa & 0xf) != Mantissa)
4519 return -1;
4520
4521 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4522 if (Exp < -3 || Exp > 4)
4523 return -1;
4524 Exp = ((Exp+3) & 0x7) ^ 4;
4525
4526 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4527}
4528
4529/// isFPImmLegal - Returns true if the target can instruction select the
4530/// specified FP immediate natively. If false, the legalizer will
4531/// materialize the FP immediate as a load from a constant pool.
4532bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4533 if (!Subtarget->hasVFP3())
4534 return false;
4535 if (VT == MVT::f32)
4536 return ARM::getVFPf32Imm(Imm) != -1;
4537 if (VT == MVT::f64)
4538 return ARM::getVFPf64Imm(Imm) != -1;
4539 return false;
4540}