blob: 17c69101d0862dc812a231f6a78094ad96092cd6 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293static void pps_lock(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct intel_encoder *encoder = &intel_dig_port->base;
297 struct drm_device *dev = encoder->base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 enum intel_display_power_domain power_domain;
300
301 /*
302 * See vlv_power_sequencer_reset() why we need
303 * a power domain reference here.
304 */
305 power_domain = intel_display_port_power_domain(encoder);
306 intel_display_power_get(dev_priv, power_domain);
307
308 mutex_lock(&dev_priv->pps_mutex);
309}
310
311static void pps_unlock(struct intel_dp *intel_dp)
312{
313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
314 struct intel_encoder *encoder = &intel_dig_port->base;
315 struct drm_device *dev = encoder->base.dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 enum intel_display_power_domain power_domain;
318
319 mutex_unlock(&dev_priv->pps_mutex);
320
321 power_domain = intel_display_port_power_domain(encoder);
322 intel_display_power_put(dev_priv, power_domain);
323}
324
Jani Nikulabf13e812013-09-06 07:40:05 +0300325static enum pipe
326vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300331 struct intel_encoder *encoder;
332 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
333 struct edp_power_seq power_seq;
Jani Nikulabf13e812013-09-06 07:40:05 +0300334
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300335 lockdep_assert_held(&dev_priv->pps_mutex);
336
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300337 if (intel_dp->pps_pipe != INVALID_PIPE)
338 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300339
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300340 /*
341 * We don't have power sequencer currently.
342 * Pick one that's not used by other ports.
343 */
344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
345 base.head) {
346 struct intel_dp *tmp;
347
348 if (encoder->type != INTEL_OUTPUT_EDP)
349 continue;
350
351 tmp = enc_to_intel_dp(&encoder->base);
352
353 if (tmp->pps_pipe != INVALID_PIPE)
354 pipes &= ~(1 << tmp->pps_pipe);
355 }
356
357 /*
358 * Didn't find one. This should not happen since there
359 * are two power sequencers and up to two eDP ports.
360 */
361 if (WARN_ON(pipes == 0))
362 return PIPE_A;
363
364 intel_dp->pps_pipe = ffs(pipes) - 1;
365
366 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
367 pipe_name(intel_dp->pps_pipe),
368 port_name(intel_dig_port->port));
369
370 /* init power sequencer on this pipe and port */
371 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
372 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
373 &power_seq);
374
375 return intel_dp->pps_pipe;
376}
377
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300378typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
379 enum pipe pipe);
380
381static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
382 enum pipe pipe)
383{
384 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
385}
386
387static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
388 enum pipe pipe)
389{
390 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
391}
392
393static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
394 enum pipe pipe)
395{
396 return true;
397}
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300400vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
401 enum port port,
402 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300403{
Jani Nikulabf13e812013-09-06 07:40:05 +0300404 enum pipe pipe;
405
Jani Nikulabf13e812013-09-06 07:40:05 +0300406 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
407 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
408 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300409
410 if (port_sel != PANEL_PORT_SELECT_VLV(port))
411 continue;
412
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300413 if (!pipe_check(dev_priv, pipe))
414 continue;
415
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300417 }
418
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419 return INVALID_PIPE;
420}
421
422static void
423vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
424{
425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426 struct drm_device *dev = intel_dig_port->base.base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 struct edp_power_seq power_seq;
429 enum port port = intel_dig_port->port;
430
431 lockdep_assert_held(&dev_priv->pps_mutex);
432
433 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434 /* first pick one where the panel is on */
435 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
436 vlv_pipe_has_pp_on);
437 /* didn't find one? pick one where vdd is on */
438 if (intel_dp->pps_pipe == INVALID_PIPE)
439 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
440 vlv_pipe_has_vdd_on);
441 /* didn't find one? pick one with just the correct port */
442 if (intel_dp->pps_pipe == INVALID_PIPE)
443 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
444 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445
446 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
447 if (intel_dp->pps_pipe == INVALID_PIPE) {
448 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
449 port_name(port));
450 return;
451 }
452
453 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
454 port_name(port), pipe_name(intel_dp->pps_pipe));
455
456 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
458 &power_seq);
Jani Nikulabf13e812013-09-06 07:40:05 +0300459}
460
Ville Syrjälä773538e82014-09-04 14:54:56 +0300461void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
462{
463 struct drm_device *dev = dev_priv->dev;
464 struct intel_encoder *encoder;
465
466 if (WARN_ON(!IS_VALLEYVIEW(dev)))
467 return;
468
469 /*
470 * We can't grab pps_mutex here due to deadlock with power_domain
471 * mutex when power_domain functions are called while holding pps_mutex.
472 * That also means that in order to use pps_pipe the code needs to
473 * hold both a power domain reference and pps_mutex, and the power domain
474 * reference get/put must be done while _not_ holding pps_mutex.
475 * pps_{lock,unlock}() do these steps in the correct order, so one
476 * should use them always.
477 */
478
479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
480 struct intel_dp *intel_dp;
481
482 if (encoder->type != INTEL_OUTPUT_EDP)
483 continue;
484
485 intel_dp = enc_to_intel_dp(&encoder->base);
486 intel_dp->pps_pipe = INVALID_PIPE;
487 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300488}
489
490static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
491{
492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
493
494 if (HAS_PCH_SPLIT(dev))
495 return PCH_PP_CONTROL;
496 else
497 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
498}
499
500static u32 _pp_stat_reg(struct intel_dp *intel_dp)
501{
502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
503
504 if (HAS_PCH_SPLIT(dev))
505 return PCH_PP_STATUS;
506 else
507 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
508}
509
Clint Taylor01527b32014-07-07 13:01:46 -0700510/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
511 This function only applicable when panel PM state is not to be tracked */
512static int edp_notify_handler(struct notifier_block *this, unsigned long code,
513 void *unused)
514{
515 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
516 edp_notifier);
517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
518 struct drm_i915_private *dev_priv = dev->dev_private;
519 u32 pp_div;
520 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700521
522 if (!is_edp(intel_dp) || code != SYS_RESTART)
523 return 0;
524
Ville Syrjälä773538e82014-09-04 14:54:56 +0300525 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300526
Clint Taylor01527b32014-07-07 13:01:46 -0700527 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300528 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
529
Clint Taylor01527b32014-07-07 13:01:46 -0700530 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
531 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
532 pp_div = I915_READ(pp_div_reg);
533 pp_div &= PP_REFERENCE_DIVIDER_MASK;
534
535 /* 0x1F write to PP_DIV_REG sets max cycle delay */
536 I915_WRITE(pp_div_reg, pp_div | 0x1F);
537 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
538 msleep(intel_dp->panel_power_cycle_delay);
539 }
540
Ville Syrjälä773538e82014-09-04 14:54:56 +0300541 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300542
Clint Taylor01527b32014-07-07 13:01:46 -0700543 return 0;
544}
545
Daniel Vetter4be73782014-01-17 14:39:48 +0100546static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700547{
Paulo Zanoni30add222012-10-26 19:05:45 -0200548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700549 struct drm_i915_private *dev_priv = dev->dev_private;
550
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300551 lockdep_assert_held(&dev_priv->pps_mutex);
552
Jani Nikulabf13e812013-09-06 07:40:05 +0300553 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700554}
555
Daniel Vetter4be73782014-01-17 14:39:48 +0100556static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700557{
Paulo Zanoni30add222012-10-26 19:05:45 -0200558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700559 struct drm_i915_private *dev_priv = dev->dev_private;
560
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300561 lockdep_assert_held(&dev_priv->pps_mutex);
562
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700564}
565
Keith Packard9b984da2011-09-19 13:54:47 -0700566static void
567intel_dp_check_edp(struct intel_dp *intel_dp)
568{
Paulo Zanoni30add222012-10-26 19:05:45 -0200569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700570 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700571
Keith Packard9b984da2011-09-19 13:54:47 -0700572 if (!is_edp(intel_dp))
573 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700574
Daniel Vetter4be73782014-01-17 14:39:48 +0100575 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700576 WARN(1, "eDP powered off while attempting aux channel communication.\n");
577 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300578 I915_READ(_pp_stat_reg(intel_dp)),
579 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700580 }
581}
582
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100583static uint32_t
584intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
585{
586 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
587 struct drm_device *dev = intel_dig_port->base.base.dev;
588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300589 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590 uint32_t status;
591 bool done;
592
Daniel Vetteref04f002012-12-01 21:03:59 +0100593#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100594 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300595 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300596 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100597 else
598 done = wait_for_atomic(C, 10) == 0;
599 if (!done)
600 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
601 has_aux_irq);
602#undef C
603
604 return status;
605}
606
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000607static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
608{
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
611
612 /*
613 * The clock divider is based off the hrawclk, and would like to run at
614 * 2MHz. So, take the hrawclk value and divide by 2 and use that
615 */
616 return index ? 0 : intel_hrawclk(dev) / 2;
617}
618
619static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
620{
621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
622 struct drm_device *dev = intel_dig_port->base.base.dev;
623
624 if (index)
625 return 0;
626
627 if (intel_dig_port->port == PORT_A) {
628 if (IS_GEN6(dev) || IS_GEN7(dev))
629 return 200; /* SNB & IVB eDP input clock at 400Mhz */
630 else
631 return 225; /* eDP input clock at 450Mhz */
632 } else {
633 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
634 }
635}
636
637static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300638{
639 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
640 struct drm_device *dev = intel_dig_port->base.base.dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000643 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100644 if (index)
645 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000646 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300647 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
648 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100649 switch (index) {
650 case 0: return 63;
651 case 1: return 72;
652 default: return 0;
653 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000654 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100655 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300656 }
657}
658
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000659static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
660{
661 return index ? 0 : 100;
662}
663
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000664static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
665 bool has_aux_irq,
666 int send_bytes,
667 uint32_t aux_clock_divider)
668{
669 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
670 struct drm_device *dev = intel_dig_port->base.base.dev;
671 uint32_t precharge, timeout;
672
673 if (IS_GEN6(dev))
674 precharge = 3;
675 else
676 precharge = 5;
677
678 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
679 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
680 else
681 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
682
683 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000684 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000685 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000686 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000687 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000688 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000689 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
690 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000691 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000692}
693
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700696 uint8_t *send, int send_bytes,
697 uint8_t *recv, int recv_size)
698{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700701 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300702 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100704 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100705 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000707 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100708 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200709 bool vdd;
710
Ville Syrjälä773538e82014-09-04 14:54:56 +0300711 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300712
Ville Syrjälä72c35002014-08-18 22:16:00 +0300713 /*
714 * We will be called with VDD already enabled for dpcd/edid/oui reads.
715 * In such cases we want to leave VDD enabled and it's up to upper layers
716 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
717 * ourselves.
718 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300719 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100720
721 /* dp aux is extremely sensitive to irq latency, hence request the
722 * lowest possible wakeup latency and so prevent the cpu from going into
723 * deep sleep states.
724 */
725 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726
Keith Packard9b984da2011-09-19 13:54:47 -0700727 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800728
Paulo Zanonic67a4702013-08-19 13:18:09 -0300729 intel_aux_display_runtime_get(dev_priv);
730
Jesse Barnes11bee432011-08-01 15:02:20 -0700731 /* Try to wait for any previous AUX channel activity */
732 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100733 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700734 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
735 break;
736 msleep(1);
737 }
738
739 if (try == 3) {
740 WARN(1, "dp_aux_ch not started status 0x%08x\n",
741 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100742 ret = -EBUSY;
743 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100744 }
745
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300746 /* Only 5 data registers! */
747 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
748 ret = -E2BIG;
749 goto out;
750 }
751
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000753 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
754 has_aux_irq,
755 send_bytes,
756 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000757
Chris Wilsonbc866252013-07-21 16:00:03 +0100758 /* Must try at least 3 times according to DP spec */
759 for (try = 0; try < 5; try++) {
760 /* Load the send data into the aux channel data registers */
761 for (i = 0; i < send_bytes; i += 4)
762 I915_WRITE(ch_data + i,
763 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400764
Chris Wilsonbc866252013-07-21 16:00:03 +0100765 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100767
Chris Wilsonbc866252013-07-21 16:00:03 +0100768 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400769
Chris Wilsonbc866252013-07-21 16:00:03 +0100770 /* Clear done status and any errors */
771 I915_WRITE(ch_ctl,
772 status |
773 DP_AUX_CH_CTL_DONE |
774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
775 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400776
Chris Wilsonbc866252013-07-21 16:00:03 +0100777 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_RECEIVE_ERROR))
779 continue;
780 if (status & DP_AUX_CH_CTL_DONE)
781 break;
782 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100783 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 break;
785 }
786
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700788 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100789 ret = -EBUSY;
790 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 }
792
793 /* Check for timeout or receive error.
794 * Timeouts occur when the sink is not connected
795 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700796 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700797 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100798 ret = -EIO;
799 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700800 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700801
802 /* Timeouts occur when the device isn't connected, so they're
803 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700804 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800805 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 ret = -ETIMEDOUT;
807 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 }
809
810 /* Unload any bytes sent back from the other side */
811 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
812 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 if (recv_bytes > recv_size)
814 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400815
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100816 for (i = 0; i < recv_bytes; i += 4)
817 unpack_aux(I915_READ(ch_data + i),
818 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100820 ret = recv_bytes;
821out:
822 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300823 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100824
Jani Nikula884f19e2014-03-14 16:51:14 +0200825 if (vdd)
826 edp_panel_vdd_off(intel_dp, false);
827
Ville Syrjälä773538e82014-09-04 14:54:56 +0300828 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300829
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100830 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831}
832
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300833#define BARE_ADDRESS_SIZE 3
834#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200835static ssize_t
836intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200838 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
839 uint8_t txbuf[20], rxbuf[20];
840 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842
Jani Nikula9d1a1032014-03-14 16:51:15 +0200843 txbuf[0] = msg->request << 4;
844 txbuf[1] = msg->address >> 8;
845 txbuf[2] = msg->address & 0xff;
846 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847
Jani Nikula9d1a1032014-03-14 16:51:15 +0200848 switch (msg->request & ~DP_AUX_I2C_MOT) {
849 case DP_AUX_NATIVE_WRITE:
850 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300851 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200852 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200853
Jani Nikula9d1a1032014-03-14 16:51:15 +0200854 if (WARN_ON(txsize > 20))
855 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Jani Nikula9d1a1032014-03-14 16:51:15 +0200857 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Jani Nikula9d1a1032014-03-14 16:51:15 +0200859 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
860 if (ret > 0) {
861 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikula9d1a1032014-03-14 16:51:15 +0200863 /* Return payload size. */
864 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200866 break;
867
868 case DP_AUX_NATIVE_READ:
869 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300870 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200871 rxsize = msg->size + 1;
872
873 if (WARN_ON(rxsize > 20))
874 return -E2BIG;
875
876 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
877 if (ret > 0) {
878 msg->reply = rxbuf[0] >> 4;
879 /*
880 * Assume happy day, and copy the data. The caller is
881 * expected to check msg->reply before touching it.
882 *
883 * Return payload size.
884 */
885 ret--;
886 memcpy(msg->buffer, rxbuf + 1, ret);
887 }
888 break;
889
890 default:
891 ret = -EINVAL;
892 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200894
Jani Nikula9d1a1032014-03-14 16:51:15 +0200895 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896}
897
Jani Nikula9d1a1032014-03-14 16:51:15 +0200898static void
899intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
903 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200904 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000905 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906
Jani Nikula33ad6622014-03-14 16:51:16 +0200907 switch (port) {
908 case PORT_A:
909 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200910 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000911 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200912 case PORT_B:
913 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200914 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200915 break;
916 case PORT_C:
917 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200918 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200919 break;
920 case PORT_D:
921 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200922 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000923 break;
924 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200925 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000926 }
927
Damien Lespiau1b1aad72013-12-03 13:56:29 +0000928 /*
929 * The AUX_CTL register is usually DP_CTL + 0x10.
930 *
931 * On Haswell and Broadwell though:
932 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
933 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
934 *
935 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
936 */
937 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +0200938 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000939
Jani Nikula0b998362014-03-14 16:51:17 +0200940 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941 intel_dp->aux.dev = dev->dev;
942 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000943
Jani Nikula0b998362014-03-14 16:51:17 +0200944 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
945 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000947 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200948 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000949 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200950 name, ret);
951 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000952 }
David Flynn8316f332010-12-08 16:10:21 +0000953
Jani Nikula0b998362014-03-14 16:51:17 +0200954 ret = sysfs_create_link(&connector->base.kdev->kobj,
955 &intel_dp->aux.ddc.dev.kobj,
956 intel_dp->aux.ddc.dev.kobj.name);
957 if (ret < 0) {
958 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000959 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 }
961}
962
Imre Deak80f65de2014-02-11 17:12:49 +0200963static void
964intel_dp_connector_unregister(struct intel_connector *intel_connector)
965{
966 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
967
Dave Airlie0e32b392014-05-02 14:02:48 +1000968 if (!intel_connector->mst_port)
969 sysfs_remove_link(&intel_connector->base.kdev->kobj,
970 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200971 intel_connector_unregister(intel_connector);
972}
973
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200974static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300975hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
976{
977 switch (link_bw) {
978 case DP_LINK_BW_1_62:
979 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
980 break;
981 case DP_LINK_BW_2_7:
982 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
983 break;
984 case DP_LINK_BW_5_4:
985 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
986 break;
987 }
988}
989
990static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200991intel_dp_set_clock(struct intel_encoder *encoder,
992 struct intel_crtc_config *pipe_config, int link_bw)
993{
994 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800995 const struct dp_link_dpll *divisor = NULL;
996 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200997
998 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800999 divisor = gen4_dpll;
1000 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001001 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001002 divisor = pch_dpll;
1003 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001004 } else if (IS_CHERRYVIEW(dev)) {
1005 divisor = chv_dpll;
1006 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001007 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001008 divisor = vlv_dpll;
1009 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001010 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001011
1012 if (divisor && count) {
1013 for (i = 0; i < count; i++) {
1014 if (link_bw == divisor[i].link_bw) {
1015 pipe_config->dpll = divisor[i].dpll;
1016 pipe_config->clock_set = true;
1017 break;
1018 }
1019 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001020 }
1021}
1022
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001023bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001024intel_dp_compute_config(struct intel_encoder *encoder,
1025 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001027 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001028 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001029 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001030 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001031 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001032 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001033 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001035 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001036 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001037 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001038 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001039 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001040 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001041 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001042 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakbc7d38a2013-05-16 14:40:36 +03001044 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001045 pipe_config->has_pch_encoder = true;
1046
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001047 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001048 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001049 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001050
Jani Nikuladd06f902012-10-19 14:51:50 +03001051 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1052 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1053 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001054 if (!HAS_PCH_SPLIT(dev))
1055 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1056 intel_connector->panel.fitting_mode);
1057 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001058 intel_pch_panel_fitting(intel_crtc, pipe_config,
1059 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001060 }
1061
Daniel Vettercb1793c2012-06-04 18:39:21 +02001062 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001063 return false;
1064
Daniel Vetter083f9562012-04-20 20:23:49 +02001065 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1066 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001067 max_lane_count, bws[max_clock],
1068 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001069
Daniel Vetter36008362013-03-27 00:44:59 +01001070 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1071 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001072 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001073 if (is_edp(intel_dp)) {
1074 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1075 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1076 dev_priv->vbt.edp_bpp);
1077 bpp = dev_priv->vbt.edp_bpp;
1078 }
1079
Jani Nikulaf4cdbc22014-05-14 13:02:19 +03001080 if (IS_BROADWELL(dev)) {
1081 /* Yes, it's an ugly hack. */
1082 min_lane_count = max_lane_count;
1083 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
1084 min_lane_count);
1085 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +03001086 min_lane_count = min(dev_priv->vbt.edp_lanes,
1087 max_lane_count);
1088 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
1089 min_lane_count);
1090 }
1091
1092 if (dev_priv->vbt.edp_rate) {
1093 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
1094 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
1095 bws[min_clock]);
1096 }
Imre Deak79842112013-07-18 17:44:13 +03001097 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001098
Daniel Vetter36008362013-03-27 00:44:59 +01001099 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001100 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1101 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001102
Dave Airliec6930992014-07-14 11:04:39 +10001103 for (clock = min_clock; clock <= max_clock; clock++) {
1104 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001105 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1106 link_avail = intel_dp_max_data_rate(link_clock,
1107 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001108
Daniel Vetter36008362013-03-27 00:44:59 +01001109 if (mode_rate <= link_avail) {
1110 goto found;
1111 }
1112 }
1113 }
1114 }
1115
1116 return false;
1117
1118found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001119 if (intel_dp->color_range_auto) {
1120 /*
1121 * See:
1122 * CEA-861-E - 5.1 Default Encoding Parameters
1123 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1124 */
Thierry Reding18316c82012-12-20 15:41:44 +01001125 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001126 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1127 else
1128 intel_dp->color_range = 0;
1129 }
1130
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001131 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001132 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001133
Daniel Vetter36008362013-03-27 00:44:59 +01001134 intel_dp->link_bw = bws[clock];
1135 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001136 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001137 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001138
Daniel Vetter36008362013-03-27 00:44:59 +01001139 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1140 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001141 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001142 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1143 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001144
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001145 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001146 adjusted_mode->crtc_clock,
1147 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001148 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001149
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301150 if (intel_connector->panel.downclock_mode != NULL &&
1151 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001152 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301153 intel_link_compute_m_n(bpp, lane_count,
1154 intel_connector->panel.downclock_mode->clock,
1155 pipe_config->port_clock,
1156 &pipe_config->dp_m2_n2);
1157 }
1158
Damien Lespiauea155f32014-07-29 18:06:20 +01001159 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001160 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1161 else
1162 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001163
Daniel Vetter36008362013-03-27 00:44:59 +01001164 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001165}
1166
Daniel Vetter7c62a162013-06-01 17:16:20 +02001167static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001168{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001169 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1170 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1171 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001172 struct drm_i915_private *dev_priv = dev->dev_private;
1173 u32 dpa_ctl;
1174
Daniel Vetterff9a6752013-06-01 17:16:21 +02001175 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001176 dpa_ctl = I915_READ(DP_A);
1177 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1178
Daniel Vetterff9a6752013-06-01 17:16:21 +02001179 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001180 /* For a long time we've carried around a ILK-DevA w/a for the
1181 * 160MHz clock. If we're really unlucky, it's still required.
1182 */
1183 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001184 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001185 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001186 } else {
1187 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001188 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001189 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001190
Daniel Vetterea9b6002012-11-29 15:59:31 +01001191 I915_WRITE(DP_A, dpa_ctl);
1192
1193 POSTING_READ(DP_A);
1194 udelay(500);
1195}
1196
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001197static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001198{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001199 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001200 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001201 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001202 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001203 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1204 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001205
Keith Packard417e8222011-11-01 19:54:11 -07001206 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001207 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001208 *
1209 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001210 * SNB CPU
1211 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001212 * CPT PCH
1213 *
1214 * IBX PCH and CPU are the same for almost everything,
1215 * except that the CPU DP PLL is configured in this
1216 * register
1217 *
1218 * CPT PCH is quite different, having many bits moved
1219 * to the TRANS_DP_CTL register instead. That
1220 * configuration happens (oddly) in ironlake_pch_enable
1221 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001222
Keith Packard417e8222011-11-01 19:54:11 -07001223 /* Preserve the BIOS-computed detected bit. This is
1224 * supposed to be read-only.
1225 */
1226 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001227
Keith Packard417e8222011-11-01 19:54:11 -07001228 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001229 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001230 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001231
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001232 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001233 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001234 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001235 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001236 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001237 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001238
Keith Packard417e8222011-11-01 19:54:11 -07001239 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001240
Imre Deakbc7d38a2013-05-16 14:40:36 +03001241 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001242 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1243 intel_dp->DP |= DP_SYNC_HS_HIGH;
1244 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1245 intel_dp->DP |= DP_SYNC_VS_HIGH;
1246 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1247
Jani Nikula6aba5b62013-10-04 15:08:10 +03001248 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001249 intel_dp->DP |= DP_ENHANCED_FRAMING;
1250
Daniel Vetter7c62a162013-06-01 17:16:20 +02001251 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001252 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001253 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001254 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001255
1256 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1257 intel_dp->DP |= DP_SYNC_HS_HIGH;
1258 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1259 intel_dp->DP |= DP_SYNC_VS_HIGH;
1260 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1261
Jani Nikula6aba5b62013-10-04 15:08:10 +03001262 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001263 intel_dp->DP |= DP_ENHANCED_FRAMING;
1264
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001265 if (!IS_CHERRYVIEW(dev)) {
1266 if (crtc->pipe == 1)
1267 intel_dp->DP |= DP_PIPEB_SELECT;
1268 } else {
1269 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1270 }
Keith Packard417e8222011-11-01 19:54:11 -07001271 } else {
1272 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001273 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001274}
1275
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001276#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1277#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001278
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001279#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1280#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001281
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001282#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1283#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001284
Daniel Vetter4be73782014-01-17 14:39:48 +01001285static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001286 u32 mask,
1287 u32 value)
1288{
Paulo Zanoni30add222012-10-26 19:05:45 -02001289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001290 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 u32 pp_stat_reg, pp_ctrl_reg;
1292
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001293 lockdep_assert_held(&dev_priv->pps_mutex);
1294
Jani Nikulabf13e812013-09-06 07:40:05 +03001295 pp_stat_reg = _pp_stat_reg(intel_dp);
1296 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001297
1298 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001299 mask, value,
1300 I915_READ(pp_stat_reg),
1301 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001302
Jesse Barnes453c5422013-03-28 09:55:41 -07001303 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001304 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001305 I915_READ(pp_stat_reg),
1306 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001307 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001308
1309 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001310}
1311
Daniel Vetter4be73782014-01-17 14:39:48 +01001312static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001313{
1314 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001315 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001316}
1317
Daniel Vetter4be73782014-01-17 14:39:48 +01001318static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001319{
Keith Packardbd943152011-09-18 23:09:52 -07001320 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001321 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001322}
Keith Packardbd943152011-09-18 23:09:52 -07001323
Daniel Vetter4be73782014-01-17 14:39:48 +01001324static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001325{
1326 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001327
1328 /* When we disable the VDD override bit last we have to do the manual
1329 * wait. */
1330 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1331 intel_dp->panel_power_cycle_delay);
1332
Daniel Vetter4be73782014-01-17 14:39:48 +01001333 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001334}
Keith Packardbd943152011-09-18 23:09:52 -07001335
Daniel Vetter4be73782014-01-17 14:39:48 +01001336static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001337{
1338 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1339 intel_dp->backlight_on_delay);
1340}
1341
Daniel Vetter4be73782014-01-17 14:39:48 +01001342static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001343{
1344 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1345 intel_dp->backlight_off_delay);
1346}
Keith Packard99ea7122011-11-01 19:57:50 -07001347
Keith Packard832dd3c2011-11-01 19:34:06 -07001348/* Read the current pp_control value, unlocking the register if it
1349 * is locked
1350 */
1351
Jesse Barnes453c5422013-03-28 09:55:41 -07001352static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001353{
Jesse Barnes453c5422013-03-28 09:55:41 -07001354 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1355 struct drm_i915_private *dev_priv = dev->dev_private;
1356 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001357
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001358 lockdep_assert_held(&dev_priv->pps_mutex);
1359
Jani Nikulabf13e812013-09-06 07:40:05 +03001360 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001361 control &= ~PANEL_UNLOCK_MASK;
1362 control |= PANEL_UNLOCK_REGS;
1363 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001364}
1365
Ville Syrjälä951468f2014-09-04 14:55:31 +03001366/*
1367 * Must be paired with edp_panel_vdd_off().
1368 * Must hold pps_mutex around the whole on/off sequence.
1369 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1370 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001371static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001372{
Paulo Zanoni30add222012-10-26 19:05:45 -02001373 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1375 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001376 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001377 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001378 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001379 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001380 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001381
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001382 lockdep_assert_held(&dev_priv->pps_mutex);
1383
Keith Packard97af61f572011-09-28 16:23:51 -07001384 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001385 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001386
1387 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001388
Daniel Vetter4be73782014-01-17 14:39:48 +01001389 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001390 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001391
Imre Deak4e6e1a52014-03-27 17:45:11 +02001392 power_domain = intel_display_port_power_domain(intel_encoder);
1393 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001394
Paulo Zanonib0665d52013-10-30 19:50:27 -02001395 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001396
Daniel Vetter4be73782014-01-17 14:39:48 +01001397 if (!edp_have_panel_power(intel_dp))
1398 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001399
Jesse Barnes453c5422013-03-28 09:55:41 -07001400 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001401 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001402
Jani Nikulabf13e812013-09-06 07:40:05 +03001403 pp_stat_reg = _pp_stat_reg(intel_dp);
1404 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001405
1406 I915_WRITE(pp_ctrl_reg, pp);
1407 POSTING_READ(pp_ctrl_reg);
1408 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1409 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001410 /*
1411 * If the panel wasn't on, delay before accessing aux channel
1412 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001413 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001414 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001415 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001416 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001417
1418 return need_to_disable;
1419}
1420
Ville Syrjälä951468f2014-09-04 14:55:31 +03001421/*
1422 * Must be paired with intel_edp_panel_vdd_off() or
1423 * intel_edp_panel_off().
1424 * Nested calls to these functions are not allowed since
1425 * we drop the lock. Caller must use some higher level
1426 * locking to prevent nested calls from other threads.
1427 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001428void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001429{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001430 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001431
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001432 if (!is_edp(intel_dp))
1433 return;
1434
Ville Syrjälä773538e82014-09-04 14:54:56 +03001435 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001436 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001437 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001438
1439 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001440}
1441
Daniel Vetter4be73782014-01-17 14:39:48 +01001442static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001443{
Paulo Zanoni30add222012-10-26 19:05:45 -02001444 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001445 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001446 struct intel_digital_port *intel_dig_port =
1447 dp_to_dig_port(intel_dp);
1448 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1449 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001450 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001451 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001452
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001453 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001454
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001455 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001456
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001457 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001458 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001459
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001460 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001461
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001462 pp = ironlake_get_pp_control(intel_dp);
1463 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001464
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001465 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1466 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001467
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001468 I915_WRITE(pp_ctrl_reg, pp);
1469 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001470
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001471 /* Make sure sequencer is idle before allowing subsequent activity */
1472 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1473 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001474
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001475 if ((pp & POWER_TARGET_ON) == 0)
1476 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001477
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001478 power_domain = intel_display_port_power_domain(intel_encoder);
1479 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001480}
1481
Daniel Vetter4be73782014-01-17 14:39:48 +01001482static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001483{
1484 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1485 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001486
Ville Syrjälä773538e82014-09-04 14:54:56 +03001487 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001488 if (!intel_dp->want_panel_vdd)
1489 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001490 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001491}
1492
Imre Deakaba86892014-07-30 15:57:31 +03001493static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1494{
1495 unsigned long delay;
1496
1497 /*
1498 * Queue the timer to fire a long time from now (relative to the power
1499 * down delay) to keep the panel power up across a sequence of
1500 * operations.
1501 */
1502 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1503 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1504}
1505
Ville Syrjälä951468f2014-09-04 14:55:31 +03001506/*
1507 * Must be paired with edp_panel_vdd_on().
1508 * Must hold pps_mutex around the whole on/off sequence.
1509 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1510 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001511static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001512{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001513 struct drm_i915_private *dev_priv =
1514 intel_dp_to_dev(intel_dp)->dev_private;
1515
1516 lockdep_assert_held(&dev_priv->pps_mutex);
1517
Keith Packard97af61f572011-09-28 16:23:51 -07001518 if (!is_edp(intel_dp))
1519 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001520
Keith Packardbd943152011-09-18 23:09:52 -07001521 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001522
Keith Packardbd943152011-09-18 23:09:52 -07001523 intel_dp->want_panel_vdd = false;
1524
Imre Deakaba86892014-07-30 15:57:31 +03001525 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001526 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001527 else
1528 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001529}
1530
Ville Syrjälä951468f2014-09-04 14:55:31 +03001531/*
1532 * Must be paired with intel_edp_panel_vdd_on().
1533 * Nested calls to these functions are not allowed since
1534 * we drop the lock. Caller must use some higher level
1535 * locking to prevent nested calls from other threads.
1536 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001537static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1538{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001539 if (!is_edp(intel_dp))
1540 return;
1541
Ville Syrjälä773538e82014-09-04 14:54:56 +03001542 pps_lock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001543 edp_panel_vdd_off(intel_dp, sync);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001544 pps_unlock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001545}
1546
Daniel Vetter4be73782014-01-17 14:39:48 +01001547void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001548{
Paulo Zanoni30add222012-10-26 19:05:45 -02001549 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001550 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001551 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001552 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001553
Keith Packard97af61f572011-09-28 16:23:51 -07001554 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001555 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001556
1557 DRM_DEBUG_KMS("Turn eDP power on\n");
1558
Ville Syrjälä773538e82014-09-04 14:54:56 +03001559 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001560
Daniel Vetter4be73782014-01-17 14:39:48 +01001561 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001562 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001563 goto out;
Keith Packard99ea7122011-11-01 19:57:50 -07001564 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001565
Daniel Vetter4be73782014-01-17 14:39:48 +01001566 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001567
Jani Nikulabf13e812013-09-06 07:40:05 +03001568 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001569 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001570 if (IS_GEN5(dev)) {
1571 /* ILK workaround: disable reset around power sequence */
1572 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001573 I915_WRITE(pp_ctrl_reg, pp);
1574 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001575 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001576
Keith Packard1c0ae802011-09-19 13:59:29 -07001577 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001578 if (!IS_GEN5(dev))
1579 pp |= PANEL_POWER_RESET;
1580
Jesse Barnes453c5422013-03-28 09:55:41 -07001581 I915_WRITE(pp_ctrl_reg, pp);
1582 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001583
Daniel Vetter4be73782014-01-17 14:39:48 +01001584 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001585 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001586
Keith Packard05ce1a42011-09-29 16:33:01 -07001587 if (IS_GEN5(dev)) {
1588 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001589 I915_WRITE(pp_ctrl_reg, pp);
1590 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001591 }
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001592
1593 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03001594 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001595}
1596
Daniel Vetter4be73782014-01-17 14:39:48 +01001597void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001598{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001599 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1600 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001601 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001602 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001603 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001604 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001605 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001606
Keith Packard97af61f572011-09-28 16:23:51 -07001607 if (!is_edp(intel_dp))
1608 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001609
Keith Packard99ea7122011-11-01 19:57:50 -07001610 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001611
Ville Syrjälä773538e82014-09-04 14:54:56 +03001612 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001613
Jani Nikula24f3e092014-03-17 16:43:36 +02001614 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1615
Jesse Barnes453c5422013-03-28 09:55:41 -07001616 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001617 /* We need to switch off panel power _and_ force vdd, for otherwise some
1618 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001619 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1620 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001621
Jani Nikulabf13e812013-09-06 07:40:05 +03001622 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001623
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001624 intel_dp->want_panel_vdd = false;
1625
Jesse Barnes453c5422013-03-28 09:55:41 -07001626 I915_WRITE(pp_ctrl_reg, pp);
1627 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001628
Paulo Zanonidce56b32013-12-19 14:29:40 -02001629 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001630 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001631
1632 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001633 power_domain = intel_display_port_power_domain(intel_encoder);
1634 intel_display_power_put(dev_priv, power_domain);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001635
Ville Syrjälä773538e82014-09-04 14:54:56 +03001636 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001637}
1638
Jani Nikula1250d102014-08-12 17:11:39 +03001639/* Enable backlight in the panel power control. */
1640static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001641{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001642 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1643 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001646 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001647
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001648 /*
1649 * If we enable the backlight right away following a panel power
1650 * on, we may see slight flicker as the panel syncs with the eDP
1651 * link. So delay a bit to make sure the image is solid before
1652 * allowing it to appear.
1653 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001654 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001655
Ville Syrjälä773538e82014-09-04 14:54:56 +03001656 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001657
Jesse Barnes453c5422013-03-28 09:55:41 -07001658 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001659 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001660
Jani Nikulabf13e812013-09-06 07:40:05 +03001661 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001662
1663 I915_WRITE(pp_ctrl_reg, pp);
1664 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001665
Ville Syrjälä773538e82014-09-04 14:54:56 +03001666 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001667}
1668
Jani Nikula1250d102014-08-12 17:11:39 +03001669/* Enable backlight PWM and backlight PP control. */
1670void intel_edp_backlight_on(struct intel_dp *intel_dp)
1671{
1672 if (!is_edp(intel_dp))
1673 return;
1674
1675 DRM_DEBUG_KMS("\n");
1676
1677 intel_panel_enable_backlight(intel_dp->attached_connector);
1678 _intel_edp_backlight_on(intel_dp);
1679}
1680
1681/* Disable backlight in the panel power control. */
1682static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001683{
Paulo Zanoni30add222012-10-26 19:05:45 -02001684 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001685 struct drm_i915_private *dev_priv = dev->dev_private;
1686 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001687 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001688
Keith Packardf01eca22011-09-28 16:48:10 -07001689 if (!is_edp(intel_dp))
1690 return;
1691
Ville Syrjälä773538e82014-09-04 14:54:56 +03001692 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001693
Jesse Barnes453c5422013-03-28 09:55:41 -07001694 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001695 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001696
Jani Nikulabf13e812013-09-06 07:40:05 +03001697 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001698
1699 I915_WRITE(pp_ctrl_reg, pp);
1700 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001701
Ville Syrjälä773538e82014-09-04 14:54:56 +03001702 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001703
Paulo Zanonidce56b32013-12-19 14:29:40 -02001704 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001705 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001706}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001707
Jani Nikula1250d102014-08-12 17:11:39 +03001708/* Disable backlight PP control and backlight PWM. */
1709void intel_edp_backlight_off(struct intel_dp *intel_dp)
1710{
1711 if (!is_edp(intel_dp))
1712 return;
1713
1714 DRM_DEBUG_KMS("\n");
1715
1716 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001717 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001718}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719
Jani Nikula73580fb72014-08-12 17:11:41 +03001720/*
1721 * Hook for controlling the panel power control backlight through the bl_power
1722 * sysfs attribute. Take care to handle multiple calls.
1723 */
1724static void intel_edp_backlight_power(struct intel_connector *connector,
1725 bool enable)
1726{
1727 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001728 bool is_enabled;
1729
Ville Syrjälä773538e82014-09-04 14:54:56 +03001730 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001731 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001732 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001733
1734 if (is_enabled == enable)
1735 return;
1736
Jani Nikula23ba9372014-08-27 14:08:43 +03001737 DRM_DEBUG_KMS("panel power control backlight %s\n",
1738 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001739
1740 if (enable)
1741 _intel_edp_backlight_on(intel_dp);
1742 else
1743 _intel_edp_backlight_off(intel_dp);
1744}
1745
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001746static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001747{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001748 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1749 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1750 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001751 struct drm_i915_private *dev_priv = dev->dev_private;
1752 u32 dpa_ctl;
1753
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001754 assert_pipe_disabled(dev_priv,
1755 to_intel_crtc(crtc)->pipe);
1756
Jesse Barnesd240f202010-08-13 15:43:26 -07001757 DRM_DEBUG_KMS("\n");
1758 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001759 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1760 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1761
1762 /* We don't adjust intel_dp->DP while tearing down the link, to
1763 * facilitate link retraining (e.g. after hotplug). Hence clear all
1764 * enable bits here to ensure that we don't enable too much. */
1765 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1766 intel_dp->DP |= DP_PLL_ENABLE;
1767 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001768 POSTING_READ(DP_A);
1769 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001770}
1771
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001772static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001773{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001774 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1775 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1776 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 u32 dpa_ctl;
1779
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001780 assert_pipe_disabled(dev_priv,
1781 to_intel_crtc(crtc)->pipe);
1782
Jesse Barnesd240f202010-08-13 15:43:26 -07001783 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001784 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1785 "dp pll off, should be on\n");
1786 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1787
1788 /* We can't rely on the value tracked for the DP register in
1789 * intel_dp->DP because link_down must not change that (otherwise link
1790 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001791 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001792 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001793 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001794 udelay(200);
1795}
1796
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001797/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001798void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001799{
1800 int ret, i;
1801
1802 /* Should have a valid DPCD by this point */
1803 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1804 return;
1805
1806 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001807 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1808 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001809 } else {
1810 /*
1811 * When turning on, we need to retry for 1ms to give the sink
1812 * time to wake up.
1813 */
1814 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001815 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1816 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001817 if (ret == 1)
1818 break;
1819 msleep(1);
1820 }
1821 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001822
1823 if (ret != 1)
1824 DRM_DEBUG_KMS("failed to %s sink power state\n",
1825 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001826}
1827
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001828static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1829 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001830{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001831 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001832 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001833 struct drm_device *dev = encoder->base.dev;
1834 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001835 enum intel_display_power_domain power_domain;
1836 u32 tmp;
1837
1838 power_domain = intel_display_port_power_domain(encoder);
1839 if (!intel_display_power_enabled(dev_priv, power_domain))
1840 return false;
1841
1842 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001843
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001844 if (!(tmp & DP_PORT_EN))
1845 return false;
1846
Imre Deakbc7d38a2013-05-16 14:40:36 +03001847 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001848 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001849 } else if (IS_CHERRYVIEW(dev)) {
1850 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001851 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001852 *pipe = PORT_TO_PIPE(tmp);
1853 } else {
1854 u32 trans_sel;
1855 u32 trans_dp;
1856 int i;
1857
1858 switch (intel_dp->output_reg) {
1859 case PCH_DP_B:
1860 trans_sel = TRANS_DP_PORT_SEL_B;
1861 break;
1862 case PCH_DP_C:
1863 trans_sel = TRANS_DP_PORT_SEL_C;
1864 break;
1865 case PCH_DP_D:
1866 trans_sel = TRANS_DP_PORT_SEL_D;
1867 break;
1868 default:
1869 return true;
1870 }
1871
Damien Lespiau055e3932014-08-18 13:49:10 +01001872 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001873 trans_dp = I915_READ(TRANS_DP_CTL(i));
1874 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1875 *pipe = i;
1876 return true;
1877 }
1878 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001879
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001880 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1881 intel_dp->output_reg);
1882 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001883
1884 return true;
1885}
1886
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001887static void intel_dp_get_config(struct intel_encoder *encoder,
1888 struct intel_crtc_config *pipe_config)
1889{
1890 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001891 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001892 struct drm_device *dev = encoder->base.dev;
1893 struct drm_i915_private *dev_priv = dev->dev_private;
1894 enum port port = dp_to_dig_port(intel_dp)->port;
1895 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001896 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001897
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001898 tmp = I915_READ(intel_dp->output_reg);
1899 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1900 pipe_config->has_audio = true;
1901
Xiong Zhang63000ef2013-06-28 12:59:06 +08001902 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001903 if (tmp & DP_SYNC_HS_HIGH)
1904 flags |= DRM_MODE_FLAG_PHSYNC;
1905 else
1906 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001907
Xiong Zhang63000ef2013-06-28 12:59:06 +08001908 if (tmp & DP_SYNC_VS_HIGH)
1909 flags |= DRM_MODE_FLAG_PVSYNC;
1910 else
1911 flags |= DRM_MODE_FLAG_NVSYNC;
1912 } else {
1913 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1914 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1915 flags |= DRM_MODE_FLAG_PHSYNC;
1916 else
1917 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001918
Xiong Zhang63000ef2013-06-28 12:59:06 +08001919 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1920 flags |= DRM_MODE_FLAG_PVSYNC;
1921 else
1922 flags |= DRM_MODE_FLAG_NVSYNC;
1923 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001924
1925 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001926
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001927 pipe_config->has_dp_encoder = true;
1928
1929 intel_dp_get_m_n(crtc, pipe_config);
1930
Ville Syrjälä18442d02013-09-13 16:00:08 +03001931 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001932 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1933 pipe_config->port_clock = 162000;
1934 else
1935 pipe_config->port_clock = 270000;
1936 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001937
1938 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1939 &pipe_config->dp_m_n);
1940
1941 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1942 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1943
Damien Lespiau241bfc32013-09-25 16:45:37 +01001944 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001945
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001946 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1947 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1948 /*
1949 * This is a big fat ugly hack.
1950 *
1951 * Some machines in UEFI boot mode provide us a VBT that has 18
1952 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1953 * unknown we fail to light up. Yet the same BIOS boots up with
1954 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1955 * max, not what it tells us to use.
1956 *
1957 * Note: This will still be broken if the eDP panel is not lit
1958 * up by the BIOS, and thus we can't get the mode at module
1959 * load.
1960 */
1961 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1962 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1963 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1964 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001965}
1966
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001967static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001968{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001969 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001970}
1971
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001972static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1973{
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975
Ben Widawsky18b59922013-09-20 09:35:30 -07001976 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001977 return false;
1978
Ben Widawsky18b59922013-09-20 09:35:30 -07001979 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001980}
1981
1982static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1983 struct edp_vsc_psr *vsc_psr)
1984{
1985 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1986 struct drm_device *dev = dig_port->base.base.dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1989 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1990 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1991 uint32_t *data = (uint32_t *) vsc_psr;
1992 unsigned int i;
1993
1994 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1995 the video DIP being updated before program video DIP data buffer
1996 registers for DIP being updated. */
1997 I915_WRITE(ctl_reg, 0);
1998 POSTING_READ(ctl_reg);
1999
2000 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2001 if (i < sizeof(struct edp_vsc_psr))
2002 I915_WRITE(data_reg + i, *data++);
2003 else
2004 I915_WRITE(data_reg + i, 0);
2005 }
2006
2007 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2008 POSTING_READ(ctl_reg);
2009}
2010
2011static void intel_edp_psr_setup(struct intel_dp *intel_dp)
2012{
2013 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2014 struct drm_i915_private *dev_priv = dev->dev_private;
2015 struct edp_vsc_psr psr_vsc;
2016
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002017 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2018 memset(&psr_vsc, 0, sizeof(psr_vsc));
2019 psr_vsc.sdp_header.HB0 = 0;
2020 psr_vsc.sdp_header.HB1 = 0x7;
2021 psr_vsc.sdp_header.HB2 = 0x2;
2022 psr_vsc.sdp_header.HB3 = 0x8;
2023 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
2024
2025 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07002026 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03002027 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002028}
2029
2030static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2031{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002032 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2033 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002034 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002035 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002036 int precharge = 0x3;
2037 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002038 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002039
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002040 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2041
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002042 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2043 only_standby = true;
2044
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002045 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002046 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002047 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2048 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002049 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002050 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2051 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002052
2053 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07002054 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
2055 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
2056 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002057 DP_AUX_CH_CTL_TIME_OUT_400us |
2058 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
2059 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2060 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2061}
2062
2063static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2064{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002065 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2066 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 uint32_t max_sleep_time = 0x1f;
2069 uint32_t idle_frames = 1;
2070 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002071 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002072 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002073
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002074 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2075 only_standby = true;
2076
2077 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002078 val |= EDP_PSR_LINK_STANDBY;
2079 val |= EDP_PSR_TP2_TP3_TIME_0us;
2080 val |= EDP_PSR_TP1_TIME_0us;
2081 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002082 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002083 } else
2084 val |= EDP_PSR_LINK_DISABLE;
2085
Ben Widawsky18b59922013-09-20 09:35:30 -07002086 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002087 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002088 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2089 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2090 EDP_PSR_ENABLE);
2091}
2092
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002093static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2094{
2095 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2096 struct drm_device *dev = dig_port->base.base.dev;
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct drm_crtc *crtc = dig_port->base.base.crtc;
2099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002100
Daniel Vetterf0355c42014-07-11 10:30:15 -07002101 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002102 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2103 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2104
Rodrigo Vivia031d702013-10-03 16:15:06 -03002105 dev_priv->psr.source_ok = false;
2106
Daniel Vetter9ca15302014-07-11 10:30:16 -07002107 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002108 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002109 return false;
2110 }
2111
Jani Nikulad330a952014-01-21 11:24:25 +02002112 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002113 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002114 return false;
2115 }
2116
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002117 /* Below limitations aren't valid for Broadwell */
2118 if (IS_BROADWELL(dev))
2119 goto out;
2120
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002121 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2122 S3D_ENABLE) {
2123 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002124 return false;
2125 }
2126
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002127 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002128 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002129 return false;
2130 }
2131
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002132 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002133 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002134 return true;
2135}
2136
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002137static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002138{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002139 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2140 struct drm_device *dev = intel_dig_port->base.base.dev;
2141 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002142
Daniel Vetter36383792014-07-11 10:30:13 -07002143 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2144 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002145 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002146
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002147 /* Enable PSR on the panel */
2148 intel_edp_psr_enable_sink(intel_dp);
2149
2150 /* Enable PSR on the host */
2151 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002152
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002153 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002154}
2155
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002156void intel_edp_psr_enable(struct intel_dp *intel_dp)
2157{
2158 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002159 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002160
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002161 if (!HAS_PSR(dev)) {
2162 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2163 return;
2164 }
2165
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002166 if (!is_edp_psr(intel_dp)) {
2167 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2168 return;
2169 }
2170
Daniel Vetterf0355c42014-07-11 10:30:15 -07002171 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002172 if (dev_priv->psr.enabled) {
2173 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07002174 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002175 return;
2176 }
2177
Daniel Vetter9ca15302014-07-11 10:30:16 -07002178 dev_priv->psr.busy_frontbuffer_bits = 0;
2179
Rodrigo Vivi16487252014-06-12 10:16:39 -07002180 /* Setup PSR once */
2181 intel_edp_psr_setup(intel_dp);
2182
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002183 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07002184 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002185 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002186}
2187
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002188void intel_edp_psr_disable(struct intel_dp *intel_dp)
2189{
2190 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2191 struct drm_i915_private *dev_priv = dev->dev_private;
2192
Daniel Vetterf0355c42014-07-11 10:30:15 -07002193 mutex_lock(&dev_priv->psr.lock);
2194 if (!dev_priv->psr.enabled) {
2195 mutex_unlock(&dev_priv->psr.lock);
2196 return;
2197 }
2198
Daniel Vetter36383792014-07-11 10:30:13 -07002199 if (dev_priv->psr.active) {
2200 I915_WRITE(EDP_PSR_CTL(dev),
2201 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002202
Daniel Vetter36383792014-07-11 10:30:13 -07002203 /* Wait till PSR is idle */
2204 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2205 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2206 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2207
2208 dev_priv->psr.active = false;
2209 } else {
2210 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2211 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002212
Daniel Vetter2807cf62014-07-11 10:30:11 -07002213 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002214 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002215
2216 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002217}
2218
Daniel Vetterf02a3262014-06-16 19:51:21 +02002219static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002220{
2221 struct drm_i915_private *dev_priv =
2222 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002223 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002224
Daniel Vetterf0355c42014-07-11 10:30:15 -07002225 mutex_lock(&dev_priv->psr.lock);
2226 intel_dp = dev_priv->psr.enabled;
2227
Daniel Vetter2807cf62014-07-11 10:30:11 -07002228 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002229 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002230
Daniel Vetter9ca15302014-07-11 10:30:16 -07002231 /*
2232 * The delayed work can race with an invalidate hence we need to
2233 * recheck. Since psr_flush first clears this and then reschedules we
2234 * won't ever miss a flush when bailing out here.
2235 */
2236 if (dev_priv->psr.busy_frontbuffer_bits)
2237 goto unlock;
2238
2239 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002240unlock:
2241 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002242}
2243
Daniel Vetter9ca15302014-07-11 10:30:16 -07002244static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002245{
2246 struct drm_i915_private *dev_priv = dev->dev_private;
2247
Daniel Vetter36383792014-07-11 10:30:13 -07002248 if (dev_priv->psr.active) {
2249 u32 val = I915_READ(EDP_PSR_CTL(dev));
2250
2251 WARN_ON(!(val & EDP_PSR_ENABLE));
2252
2253 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2254
2255 dev_priv->psr.active = false;
2256 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002257
Daniel Vetter9ca15302014-07-11 10:30:16 -07002258}
2259
2260void intel_edp_psr_invalidate(struct drm_device *dev,
2261 unsigned frontbuffer_bits)
2262{
2263 struct drm_i915_private *dev_priv = dev->dev_private;
2264 struct drm_crtc *crtc;
2265 enum pipe pipe;
2266
Daniel Vetter9ca15302014-07-11 10:30:16 -07002267 mutex_lock(&dev_priv->psr.lock);
2268 if (!dev_priv->psr.enabled) {
2269 mutex_unlock(&dev_priv->psr.lock);
2270 return;
2271 }
2272
2273 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2274 pipe = to_intel_crtc(crtc)->pipe;
2275
2276 intel_edp_psr_do_exit(dev);
2277
2278 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2279
2280 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2281 mutex_unlock(&dev_priv->psr.lock);
2282}
2283
2284void intel_edp_psr_flush(struct drm_device *dev,
2285 unsigned frontbuffer_bits)
2286{
2287 struct drm_i915_private *dev_priv = dev->dev_private;
2288 struct drm_crtc *crtc;
2289 enum pipe pipe;
2290
Daniel Vetter9ca15302014-07-11 10:30:16 -07002291 mutex_lock(&dev_priv->psr.lock);
2292 if (!dev_priv->psr.enabled) {
2293 mutex_unlock(&dev_priv->psr.lock);
2294 return;
2295 }
2296
2297 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2298 pipe = to_intel_crtc(crtc)->pipe;
2299 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2300
2301 /*
2302 * On Haswell sprite plane updates don't result in a psr invalidating
2303 * signal in the hardware. Which means we need to manually fake this in
2304 * software for all flushes, not just when we've seen a preceding
2305 * invalidation through frontbuffer rendering.
2306 */
2307 if (IS_HASWELL(dev) &&
2308 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2309 intel_edp_psr_do_exit(dev);
2310
2311 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2312 schedule_delayed_work(&dev_priv->psr.work,
2313 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002314 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002315}
2316
2317void intel_edp_psr_init(struct drm_device *dev)
2318{
2319 struct drm_i915_private *dev_priv = dev->dev_private;
2320
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002321 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002322 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002323}
2324
Daniel Vettere8cb4552012-07-01 13:05:48 +02002325static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002326{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002327 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002328 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002329
2330 /* Make sure the panel is off before trying to change the mode. But also
2331 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002332 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002333 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002334 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002335 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002336
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002337 /* disable the port before the pipe on g4x */
2338 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002339 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002340}
2341
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002342static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002343{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002344 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002345 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002346
Ville Syrjälä49277c32014-03-31 18:21:26 +03002347 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002348 if (port == PORT_A)
2349 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002350}
2351
2352static void vlv_post_disable_dp(struct intel_encoder *encoder)
2353{
2354 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2355
2356 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002357}
2358
Ville Syrjälä580d3812014-04-09 13:29:00 +03002359static void chv_post_disable_dp(struct intel_encoder *encoder)
2360{
2361 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2362 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2363 struct drm_device *dev = encoder->base.dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 struct intel_crtc *intel_crtc =
2366 to_intel_crtc(encoder->base.crtc);
2367 enum dpio_channel ch = vlv_dport_to_channel(dport);
2368 enum pipe pipe = intel_crtc->pipe;
2369 u32 val;
2370
2371 intel_dp_link_down(intel_dp);
2372
2373 mutex_lock(&dev_priv->dpio_lock);
2374
2375 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002376 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002377 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002378 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002379
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002380 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2381 val |= CHV_PCS_REQ_SOFTRESET_EN;
2382 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2383
2384 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002385 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002386 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2387
2388 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2389 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2390 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002391
2392 mutex_unlock(&dev_priv->dpio_lock);
2393}
2394
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002395static void
2396_intel_dp_set_link_train(struct intel_dp *intel_dp,
2397 uint32_t *DP,
2398 uint8_t dp_train_pat)
2399{
2400 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2401 struct drm_device *dev = intel_dig_port->base.base.dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 enum port port = intel_dig_port->port;
2404
2405 if (HAS_DDI(dev)) {
2406 uint32_t temp = I915_READ(DP_TP_CTL(port));
2407
2408 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2409 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2410 else
2411 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2412
2413 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2414 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2415 case DP_TRAINING_PATTERN_DISABLE:
2416 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2417
2418 break;
2419 case DP_TRAINING_PATTERN_1:
2420 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2421 break;
2422 case DP_TRAINING_PATTERN_2:
2423 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2424 break;
2425 case DP_TRAINING_PATTERN_3:
2426 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2427 break;
2428 }
2429 I915_WRITE(DP_TP_CTL(port), temp);
2430
2431 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2432 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2433
2434 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2435 case DP_TRAINING_PATTERN_DISABLE:
2436 *DP |= DP_LINK_TRAIN_OFF_CPT;
2437 break;
2438 case DP_TRAINING_PATTERN_1:
2439 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2440 break;
2441 case DP_TRAINING_PATTERN_2:
2442 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2443 break;
2444 case DP_TRAINING_PATTERN_3:
2445 DRM_ERROR("DP training pattern 3 not supported\n");
2446 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2447 break;
2448 }
2449
2450 } else {
2451 if (IS_CHERRYVIEW(dev))
2452 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2453 else
2454 *DP &= ~DP_LINK_TRAIN_MASK;
2455
2456 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2457 case DP_TRAINING_PATTERN_DISABLE:
2458 *DP |= DP_LINK_TRAIN_OFF;
2459 break;
2460 case DP_TRAINING_PATTERN_1:
2461 *DP |= DP_LINK_TRAIN_PAT_1;
2462 break;
2463 case DP_TRAINING_PATTERN_2:
2464 *DP |= DP_LINK_TRAIN_PAT_2;
2465 break;
2466 case DP_TRAINING_PATTERN_3:
2467 if (IS_CHERRYVIEW(dev)) {
2468 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2469 } else {
2470 DRM_ERROR("DP training pattern 3 not supported\n");
2471 *DP |= DP_LINK_TRAIN_PAT_2;
2472 }
2473 break;
2474 }
2475 }
2476}
2477
2478static void intel_dp_enable_port(struct intel_dp *intel_dp)
2479{
2480 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482
2483 intel_dp->DP |= DP_PORT_EN;
2484
2485 /* enable with pattern 1 (as per spec) */
2486 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2487 DP_TRAINING_PATTERN_1);
2488
2489 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2490 POSTING_READ(intel_dp->output_reg);
2491}
2492
Daniel Vettere8cb4552012-07-01 13:05:48 +02002493static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002494{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002495 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2496 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002498 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002500 if (WARN_ON(dp_reg & DP_PORT_EN))
2501 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002503 intel_dp_enable_port(intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02002504 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002505 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002506 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002507 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2508 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002510 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002511}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002512
Jani Nikulaecff4f32013-09-06 07:38:29 +03002513static void g4x_enable_dp(struct intel_encoder *encoder)
2514{
Jani Nikula828f5c62013-09-05 16:44:45 +03002515 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2516
Jani Nikulaecff4f32013-09-06 07:38:29 +03002517 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002518 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002520
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002521static void vlv_enable_dp(struct intel_encoder *encoder)
2522{
Jani Nikula828f5c62013-09-05 16:44:45 +03002523 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2524
Daniel Vetter4be73782014-01-17 14:39:48 +01002525 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002526}
2527
Jani Nikulaecff4f32013-09-06 07:38:29 +03002528static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002529{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002530 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002531 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002532
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002533 intel_dp_prepare(encoder);
2534
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002535 /* Only ilk+ has port A */
2536 if (dport->port == PORT_A) {
2537 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002538 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002539 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002540}
2541
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002542static void vlv_steal_power_sequencer(struct drm_device *dev,
2543 enum pipe pipe)
2544{
2545 struct drm_i915_private *dev_priv = dev->dev_private;
2546 struct intel_encoder *encoder;
2547
2548 lockdep_assert_held(&dev_priv->pps_mutex);
2549
2550 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2551 base.head) {
2552 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002553 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002554
2555 if (encoder->type != INTEL_OUTPUT_EDP)
2556 continue;
2557
2558 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002559 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002560
2561 if (intel_dp->pps_pipe != pipe)
2562 continue;
2563
2564 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002565 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002566
2567 /* make sure vdd is off before we steal it */
2568 edp_panel_vdd_off_sync(intel_dp);
2569
2570 intel_dp->pps_pipe = INVALID_PIPE;
2571 }
2572}
2573
2574static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2575{
2576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2577 struct intel_encoder *encoder = &intel_dig_port->base;
2578 struct drm_device *dev = encoder->base.dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2581 struct edp_power_seq power_seq;
2582
2583 lockdep_assert_held(&dev_priv->pps_mutex);
2584
2585 if (intel_dp->pps_pipe == crtc->pipe)
2586 return;
2587
2588 /*
2589 * If another power sequencer was being used on this
2590 * port previously make sure to turn off vdd there while
2591 * we still have control of it.
2592 */
2593 if (intel_dp->pps_pipe != INVALID_PIPE)
2594 edp_panel_vdd_off_sync(intel_dp);
2595
2596 /*
2597 * We may be stealing the power
2598 * sequencer from another port.
2599 */
2600 vlv_steal_power_sequencer(dev, crtc->pipe);
2601
2602 /* now it's all ours */
2603 intel_dp->pps_pipe = crtc->pipe;
2604
2605 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2606 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2607
2608 /* init power sequencer on this pipe and port */
2609 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2610 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2611 &power_seq);
2612}
2613
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002614static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2615{
2616 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2617 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002618 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002619 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002620 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002621 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002622 int pipe = intel_crtc->pipe;
2623 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002624
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002625 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002626
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002627 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002628 val = 0;
2629 if (pipe)
2630 val |= (1<<21);
2631 else
2632 val &= ~(1<<21);
2633 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002634 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2635 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2636 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002637
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002638 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002639
Imre Deak2cac6132014-01-30 16:50:42 +02002640 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002641 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002642 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002643 pps_unlock(intel_dp);
Imre Deak2cac6132014-01-30 16:50:42 +02002644 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002645
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002646 intel_enable_dp(encoder);
2647
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002648 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002649}
2650
Jani Nikulaecff4f32013-09-06 07:38:29 +03002651static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002652{
2653 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2654 struct drm_device *dev = encoder->base.dev;
2655 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002656 struct intel_crtc *intel_crtc =
2657 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002658 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002659 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002660
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002661 intel_dp_prepare(encoder);
2662
Jesse Barnes89b667f2013-04-18 14:51:36 -07002663 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002664 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002665 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002666 DPIO_PCS_TX_LANE2_RESET |
2667 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002668 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002669 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2670 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2671 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2672 DPIO_PCS_CLK_SOFT_RESET);
2673
2674 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002675 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2676 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2677 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002678 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002679}
2680
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002681static void chv_pre_enable_dp(struct intel_encoder *encoder)
2682{
2683 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2684 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2685 struct drm_device *dev = encoder->base.dev;
2686 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002687 struct intel_crtc *intel_crtc =
2688 to_intel_crtc(encoder->base.crtc);
2689 enum dpio_channel ch = vlv_dport_to_channel(dport);
2690 int pipe = intel_crtc->pipe;
2691 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002692 u32 val;
2693
2694 mutex_lock(&dev_priv->dpio_lock);
2695
2696 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002697 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002698 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002699 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002700
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002701 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2702 val |= CHV_PCS_REQ_SOFTRESET_EN;
2703 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2704
2705 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002706 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002707 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2708
2709 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2710 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2711 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002712
2713 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002714 for (i = 0; i < 4; i++) {
2715 /* Set the latency optimal bit */
2716 data = (i == 1) ? 0x0 : 0x6;
2717 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2718 data << DPIO_FRC_LATENCY_SHFIT);
2719
2720 /* Set the upar bit */
2721 data = (i == 1) ? 0x0 : 0x1;
2722 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2723 data << DPIO_UPAR_SHIFT);
2724 }
2725
2726 /* Data lane stagger programming */
2727 /* FIXME: Fix up value only after power analysis */
2728
2729 mutex_unlock(&dev_priv->dpio_lock);
2730
2731 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002732 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002733 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002734 pps_unlock(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002735 }
2736
2737 intel_enable_dp(encoder);
2738
2739 vlv_wait_port_ready(dev_priv, dport);
2740}
2741
Ville Syrjälä9197c882014-04-09 13:29:05 +03002742static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2743{
2744 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2745 struct drm_device *dev = encoder->base.dev;
2746 struct drm_i915_private *dev_priv = dev->dev_private;
2747 struct intel_crtc *intel_crtc =
2748 to_intel_crtc(encoder->base.crtc);
2749 enum dpio_channel ch = vlv_dport_to_channel(dport);
2750 enum pipe pipe = intel_crtc->pipe;
2751 u32 val;
2752
Ville Syrjälä625695f2014-06-28 02:04:02 +03002753 intel_dp_prepare(encoder);
2754
Ville Syrjälä9197c882014-04-09 13:29:05 +03002755 mutex_lock(&dev_priv->dpio_lock);
2756
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002757 /* program left/right clock distribution */
2758 if (pipe != PIPE_B) {
2759 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2760 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2761 if (ch == DPIO_CH0)
2762 val |= CHV_BUFLEFTENA1_FORCE;
2763 if (ch == DPIO_CH1)
2764 val |= CHV_BUFRIGHTENA1_FORCE;
2765 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2766 } else {
2767 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2768 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2769 if (ch == DPIO_CH0)
2770 val |= CHV_BUFLEFTENA2_FORCE;
2771 if (ch == DPIO_CH1)
2772 val |= CHV_BUFRIGHTENA2_FORCE;
2773 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2774 }
2775
Ville Syrjälä9197c882014-04-09 13:29:05 +03002776 /* program clock channel usage */
2777 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2778 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2779 if (pipe != PIPE_B)
2780 val &= ~CHV_PCS_USEDCLKCHANNEL;
2781 else
2782 val |= CHV_PCS_USEDCLKCHANNEL;
2783 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2784
2785 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2786 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2787 if (pipe != PIPE_B)
2788 val &= ~CHV_PCS_USEDCLKCHANNEL;
2789 else
2790 val |= CHV_PCS_USEDCLKCHANNEL;
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2792
2793 /*
2794 * This a a bit weird since generally CL
2795 * matches the pipe, but here we need to
2796 * pick the CL based on the port.
2797 */
2798 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2799 if (pipe != PIPE_B)
2800 val &= ~CHV_CMN_USEDCLKCHANNEL;
2801 else
2802 val |= CHV_CMN_USEDCLKCHANNEL;
2803 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2804
2805 mutex_unlock(&dev_priv->dpio_lock);
2806}
2807
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002808/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002809 * Native read with retry for link status and receiver capability reads for
2810 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002811 *
2812 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2813 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002814 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002815static ssize_t
2816intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2817 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002818{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002819 ssize_t ret;
2820 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002821
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002822 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002823 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2824 if (ret == size)
2825 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002826 msleep(1);
2827 }
2828
Jani Nikula9d1a1032014-03-14 16:51:15 +02002829 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002830}
2831
2832/*
2833 * Fetch AUX CH registers 0x202 - 0x207 which contain
2834 * link status information
2835 */
2836static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002837intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002838{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002839 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2840 DP_LANE0_1_STATUS,
2841 link_status,
2842 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002843}
2844
Paulo Zanoni11002442014-06-13 18:45:41 -03002845/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002846static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002847intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002848{
Paulo Zanoni30add222012-10-26 19:05:45 -02002849 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002850 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002851
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002852 if (INTEL_INFO(dev)->gen >= 9)
2853 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2854 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302855 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002856 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302857 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002858 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302859 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002860 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302861 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002862}
2863
2864static uint8_t
2865intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2866{
Paulo Zanoni30add222012-10-26 19:05:45 -02002867 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002868 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002869
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002870 if (INTEL_INFO(dev)->gen >= 9) {
2871 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2872 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2873 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2874 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2875 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2876 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2877 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2878 default:
2879 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2880 }
2881 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002882 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2884 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2885 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2886 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2887 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2888 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002890 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002892 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002893 } else if (IS_VALLEYVIEW(dev)) {
2894 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2896 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2897 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2898 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2899 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2900 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002902 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302903 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002904 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002905 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002906 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2908 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2909 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002912 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302913 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002914 }
2915 } else {
2916 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2922 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2923 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002924 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002926 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927 }
2928}
2929
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2931{
2932 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002935 struct intel_crtc *intel_crtc =
2936 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002937 unsigned long demph_reg_value, preemph_reg_value,
2938 uniqtranscale_reg_value;
2939 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002940 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002941 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942
2943 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 preemph_reg_value = 0x0004000;
2946 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002948 demph_reg_value = 0x2B405555;
2949 uniqtranscale_reg_value = 0x552AB83A;
2950 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002952 demph_reg_value = 0x2B404040;
2953 uniqtranscale_reg_value = 0x5548B83A;
2954 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002956 demph_reg_value = 0x2B245555;
2957 uniqtranscale_reg_value = 0x5560B83A;
2958 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002960 demph_reg_value = 0x2B405555;
2961 uniqtranscale_reg_value = 0x5598DA3A;
2962 break;
2963 default:
2964 return 0;
2965 }
2966 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002968 preemph_reg_value = 0x0002000;
2969 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002971 demph_reg_value = 0x2B404040;
2972 uniqtranscale_reg_value = 0x5552B83A;
2973 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 demph_reg_value = 0x2B404848;
2976 uniqtranscale_reg_value = 0x5580B83A;
2977 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002979 demph_reg_value = 0x2B404040;
2980 uniqtranscale_reg_value = 0x55ADDA3A;
2981 break;
2982 default:
2983 return 0;
2984 }
2985 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 preemph_reg_value = 0x0000000;
2988 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990 demph_reg_value = 0x2B305555;
2991 uniqtranscale_reg_value = 0x5570B83A;
2992 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994 demph_reg_value = 0x2B2B4040;
2995 uniqtranscale_reg_value = 0x55ADDA3A;
2996 break;
2997 default:
2998 return 0;
2999 }
3000 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 preemph_reg_value = 0x0006000;
3003 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 demph_reg_value = 0x1B405555;
3006 uniqtranscale_reg_value = 0x55ADDA3A;
3007 break;
3008 default:
3009 return 0;
3010 }
3011 break;
3012 default:
3013 return 0;
3014 }
3015
Chris Wilson0980a602013-07-26 19:57:35 +01003016 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003017 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3018 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3019 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003020 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003021 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3022 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3023 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3024 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003025 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026
3027 return 0;
3028}
3029
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003030static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3031{
3032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3035 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003036 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003037 uint8_t train_set = intel_dp->train_set[0];
3038 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003039 enum pipe pipe = intel_crtc->pipe;
3040 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003041
3042 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003044 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003046 deemph_reg_value = 128;
3047 margin_reg_value = 52;
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003050 deemph_reg_value = 128;
3051 margin_reg_value = 77;
3052 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054 deemph_reg_value = 128;
3055 margin_reg_value = 102;
3056 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058 deemph_reg_value = 128;
3059 margin_reg_value = 154;
3060 /* FIXME extra to set for 1200 */
3061 break;
3062 default:
3063 return 0;
3064 }
3065 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 deemph_reg_value = 85;
3070 margin_reg_value = 78;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 deemph_reg_value = 85;
3074 margin_reg_value = 116;
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003077 deemph_reg_value = 85;
3078 margin_reg_value = 154;
3079 break;
3080 default:
3081 return 0;
3082 }
3083 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003087 deemph_reg_value = 64;
3088 margin_reg_value = 104;
3089 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003091 deemph_reg_value = 64;
3092 margin_reg_value = 154;
3093 break;
3094 default:
3095 return 0;
3096 }
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 43;
3102 margin_reg_value = 154;
3103 break;
3104 default:
3105 return 0;
3106 }
3107 break;
3108 default:
3109 return 0;
3110 }
3111
3112 mutex_lock(&dev_priv->dpio_lock);
3113
3114 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003115 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3116 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3117 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3118
3119 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3120 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3121 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122
3123 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003124 for (i = 0; i < 4; i++) {
3125 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3126 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3127 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3128 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3129 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130
3131 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003132 for (i = 0; i < 4; i++) {
3133 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003134 val &= ~DPIO_SWING_MARGIN000_MASK;
3135 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003136 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3137 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003138
3139 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003140 for (i = 0; i < 4; i++) {
3141 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3142 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3143 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3144 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145
3146 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003150
3151 /*
3152 * The document said it needs to set bit 27 for ch0 and bit 26
3153 * for ch1. Might be a typo in the doc.
3154 * For now, for this unique transition scale selection, set bit
3155 * 27 for ch0 and ch1.
3156 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003157 for (i = 0; i < 4; i++) {
3158 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3159 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3160 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3161 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003162
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003163 for (i = 0; i < 4; i++) {
3164 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3165 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3166 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3167 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3168 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 }
3170
3171 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003172 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3173 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3174 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3175
3176 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3177 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3178 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003179
3180 /* LRC Bypass */
3181 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3182 val |= DPIO_LRC_BYPASS;
3183 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3184
3185 mutex_unlock(&dev_priv->dpio_lock);
3186
3187 return 0;
3188}
3189
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003190static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003191intel_get_adjust_train(struct intel_dp *intel_dp,
3192 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193{
3194 uint8_t v = 0;
3195 uint8_t p = 0;
3196 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003197 uint8_t voltage_max;
3198 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199
Jesse Barnes33a34e42010-09-08 12:42:02 -07003200 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003201 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3202 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003203
3204 if (this_v > v)
3205 v = this_v;
3206 if (this_p > p)
3207 p = this_p;
3208 }
3209
Keith Packard1a2eb462011-11-16 16:26:07 -08003210 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003211 if (v >= voltage_max)
3212 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003213
Keith Packard1a2eb462011-11-16 16:26:07 -08003214 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3215 if (p >= preemph_max)
3216 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217
3218 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003219 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003220}
3221
3222static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003223intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003224{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003225 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003226
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003227 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003229 default:
3230 signal_levels |= DP_VOLTAGE_0_4;
3231 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003233 signal_levels |= DP_VOLTAGE_0_6;
3234 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236 signal_levels |= DP_VOLTAGE_0_8;
3237 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239 signal_levels |= DP_VOLTAGE_1_2;
3240 break;
3241 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003242 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003244 default:
3245 signal_levels |= DP_PRE_EMPHASIS_0;
3246 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003248 signal_levels |= DP_PRE_EMPHASIS_3_5;
3249 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251 signal_levels |= DP_PRE_EMPHASIS_6;
3252 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003254 signal_levels |= DP_PRE_EMPHASIS_9_5;
3255 break;
3256 }
3257 return signal_levels;
3258}
3259
Zhenyu Wange3421a12010-04-08 09:43:27 +08003260/* Gen6's DP voltage swing and pre-emphasis control */
3261static uint32_t
3262intel_gen6_edp_signal_levels(uint8_t train_set)
3263{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003264 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3265 DP_TRAIN_PRE_EMPHASIS_MASK);
3266 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003269 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003271 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003274 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003277 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003280 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003281 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003282 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3283 "0x%x\n", signal_levels);
3284 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003285 }
3286}
3287
Keith Packard1a2eb462011-11-16 16:26:07 -08003288/* Gen7's DP voltage swing and pre-emphasis control */
3289static uint32_t
3290intel_gen7_edp_signal_levels(uint8_t train_set)
3291{
3292 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3293 DP_TRAIN_PRE_EMPHASIS_MASK);
3294 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003296 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003298 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003300 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3301
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003303 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003305 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3306
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003308 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003310 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3311
3312 default:
3313 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3314 "0x%x\n", signal_levels);
3315 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3316 }
3317}
3318
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003319/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3320static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003321intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003323 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3324 DP_TRAIN_PRE_EMPHASIS_MASK);
3325 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303327 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303329 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303331 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303333 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303336 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303338 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303340 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303343 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303345 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003346 default:
3347 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3348 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303349 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351}
3352
Paulo Zanonif0a34242012-12-06 16:51:50 -02003353/* Properly updates "DP" with the correct signal levels. */
3354static void
3355intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3356{
3357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003358 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003359 struct drm_device *dev = intel_dig_port->base.base.dev;
3360 uint32_t signal_levels, mask;
3361 uint8_t train_set = intel_dp->train_set[0];
3362
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003363 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003364 signal_levels = intel_hsw_signal_levels(train_set);
3365 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366 } else if (IS_CHERRYVIEW(dev)) {
3367 signal_levels = intel_chv_signal_levels(intel_dp);
3368 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003369 } else if (IS_VALLEYVIEW(dev)) {
3370 signal_levels = intel_vlv_signal_levels(intel_dp);
3371 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003372 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003373 signal_levels = intel_gen7_edp_signal_levels(train_set);
3374 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003375 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003376 signal_levels = intel_gen6_edp_signal_levels(train_set);
3377 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3378 } else {
3379 signal_levels = intel_gen4_signal_levels(train_set);
3380 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3381 }
3382
3383 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3384
3385 *DP = (*DP & ~mask) | signal_levels;
3386}
3387
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003389intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003390 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003391 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003392{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3394 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003396 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3397 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003399 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003400
Jani Nikula70aff662013-09-27 15:10:44 +03003401 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003402 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003404 buf[0] = dp_train_pat;
3405 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003406 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003407 /* don't write DP_TRAINING_LANEx_SET on disable */
3408 len = 1;
3409 } else {
3410 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3411 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3412 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003413 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003414
Jani Nikula9d1a1032014-03-14 16:51:15 +02003415 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3416 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003417
3418 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003419}
3420
Jani Nikula70aff662013-09-27 15:10:44 +03003421static bool
3422intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3423 uint8_t dp_train_pat)
3424{
Jani Nikula953d22e2013-10-04 15:08:47 +03003425 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003426 intel_dp_set_signal_levels(intel_dp, DP);
3427 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3428}
3429
3430static bool
3431intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003432 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003433{
3434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3435 struct drm_device *dev = intel_dig_port->base.base.dev;
3436 struct drm_i915_private *dev_priv = dev->dev_private;
3437 int ret;
3438
3439 intel_get_adjust_train(intel_dp, link_status);
3440 intel_dp_set_signal_levels(intel_dp, DP);
3441
3442 I915_WRITE(intel_dp->output_reg, *DP);
3443 POSTING_READ(intel_dp->output_reg);
3444
Jani Nikula9d1a1032014-03-14 16:51:15 +02003445 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3446 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003447
3448 return ret == intel_dp->lane_count;
3449}
3450
Imre Deak3ab9c632013-05-03 12:57:41 +03003451static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3452{
3453 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3454 struct drm_device *dev = intel_dig_port->base.base.dev;
3455 struct drm_i915_private *dev_priv = dev->dev_private;
3456 enum port port = intel_dig_port->port;
3457 uint32_t val;
3458
3459 if (!HAS_DDI(dev))
3460 return;
3461
3462 val = I915_READ(DP_TP_CTL(port));
3463 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3464 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3465 I915_WRITE(DP_TP_CTL(port), val);
3466
3467 /*
3468 * On PORT_A we can have only eDP in SST mode. There the only reason
3469 * we need to set idle transmission mode is to work around a HW issue
3470 * where we enable the pipe while not in idle link-training mode.
3471 * In this case there is requirement to wait for a minimum number of
3472 * idle patterns to be sent.
3473 */
3474 if (port == PORT_A)
3475 return;
3476
3477 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3478 1))
3479 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3480}
3481
Jesse Barnes33a34e42010-09-08 12:42:02 -07003482/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003483void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003484intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003486 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003487 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 int i;
3489 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003490 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003491 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003492 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003493
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003494 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003495 intel_ddi_prepare_link_retrain(encoder);
3496
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003497 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003498 link_config[0] = intel_dp->link_bw;
3499 link_config[1] = intel_dp->lane_count;
3500 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3501 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003502 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003503
3504 link_config[0] = 0;
3505 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003506 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003507
3508 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003509
Jani Nikula70aff662013-09-27 15:10:44 +03003510 /* clock recovery */
3511 if (!intel_dp_reset_link_train(intel_dp, &DP,
3512 DP_TRAINING_PATTERN_1 |
3513 DP_LINK_SCRAMBLING_DISABLE)) {
3514 DRM_ERROR("failed to enable link training\n");
3515 return;
3516 }
3517
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003518 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003519 voltage_tries = 0;
3520 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003521 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003522 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523
Daniel Vettera7c96552012-10-18 10:15:30 +02003524 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003525 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3526 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003527 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003528 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529
Daniel Vetter01916272012-10-18 10:15:25 +02003530 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003531 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003532 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003534
3535 /* Check to see if we've tried the max voltage */
3536 for (i = 0; i < intel_dp->lane_count; i++)
3537 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3538 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003539 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003540 ++loop_tries;
3541 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003542 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003543 break;
3544 }
Jani Nikula70aff662013-09-27 15:10:44 +03003545 intel_dp_reset_link_train(intel_dp, &DP,
3546 DP_TRAINING_PATTERN_1 |
3547 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003548 voltage_tries = 0;
3549 continue;
3550 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003551
3552 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003553 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003554 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003555 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003556 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003557 break;
3558 }
3559 } else
3560 voltage_tries = 0;
3561 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003562
Jani Nikula70aff662013-09-27 15:10:44 +03003563 /* Update training set as requested by target */
3564 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3565 DRM_ERROR("failed to update link training\n");
3566 break;
3567 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003568 }
3569
Jesse Barnes33a34e42010-09-08 12:42:02 -07003570 intel_dp->DP = DP;
3571}
3572
Paulo Zanonic19b0662012-10-15 15:51:41 -03003573void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003574intel_dp_complete_link_train(struct intel_dp *intel_dp)
3575{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003576 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003577 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003578 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003579 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3580
3581 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3582 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3583 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003584
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003586 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003587 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003588 DP_LINK_SCRAMBLING_DISABLE)) {
3589 DRM_ERROR("failed to start channel equalization\n");
3590 return;
3591 }
3592
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003594 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003595 channel_eq = false;
3596 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003597 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003598
Jesse Barnes37f80972011-01-05 14:45:24 -08003599 if (cr_tries > 5) {
3600 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003601 break;
3602 }
3603
Daniel Vettera7c96552012-10-18 10:15:30 +02003604 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003605 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3606 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003608 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003609
Jesse Barnes37f80972011-01-05 14:45:24 -08003610 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003611 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003612 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003613 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003614 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003615 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003616 cr_tries++;
3617 continue;
3618 }
3619
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003620 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003621 channel_eq = true;
3622 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003623 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003624
Jesse Barnes37f80972011-01-05 14:45:24 -08003625 /* Try 5 times, then try clock recovery if that fails */
3626 if (tries > 5) {
3627 intel_dp_link_down(intel_dp);
3628 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003629 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003630 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003631 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003632 tries = 0;
3633 cr_tries++;
3634 continue;
3635 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003636
Jani Nikula70aff662013-09-27 15:10:44 +03003637 /* Update training set as requested by target */
3638 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3639 DRM_ERROR("failed to update link training\n");
3640 break;
3641 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003642 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003644
Imre Deak3ab9c632013-05-03 12:57:41 +03003645 intel_dp_set_idle_link_train(intel_dp);
3646
3647 intel_dp->DP = DP;
3648
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003649 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003650 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003651
Imre Deak3ab9c632013-05-03 12:57:41 +03003652}
3653
3654void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3655{
Jani Nikula70aff662013-09-27 15:10:44 +03003656 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003657 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658}
3659
3660static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003661intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003662{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003663 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003664 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003665 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003666 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003667 struct intel_crtc *intel_crtc =
3668 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003669 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003670
Daniel Vetterbc76e322014-05-20 22:46:50 +02003671 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003672 return;
3673
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003674 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003675 return;
3676
Zhao Yakui28c97732009-10-09 11:39:41 +08003677 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003678
Imre Deakbc7d38a2013-05-16 14:40:36 +03003679 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003680 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003681 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003682 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003683 if (IS_CHERRYVIEW(dev))
3684 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3685 else
3686 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003687 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003688 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003689 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003690
Daniel Vetter493a7082012-05-30 12:31:56 +02003691 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003692 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003693 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003694
Eric Anholt5bddd172010-11-18 09:32:59 +08003695 /* Hardware workaround: leaving our transcoder select
3696 * set to transcoder B while it's off will prevent the
3697 * corresponding HDMI output on transcoder A.
3698 *
3699 * Combine this with another hardware workaround:
3700 * transcoder select bit can only be cleared while the
3701 * port is enabled.
3702 */
3703 DP &= ~DP_PIPEB_SELECT;
3704 I915_WRITE(intel_dp->output_reg, DP);
3705
3706 /* Changes to enable or select take place the vblank
3707 * after being written.
3708 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003709 if (WARN_ON(crtc == NULL)) {
3710 /* We should never try to disable a port without a crtc
3711 * attached. For paranoia keep the code around for a
3712 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003713 POSTING_READ(intel_dp->output_reg);
3714 msleep(50);
3715 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003716 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003717 }
3718
Wu Fengguang832afda2011-12-09 20:42:21 +08003719 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003720 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3721 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003722 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003723}
3724
Keith Packard26d61aa2011-07-25 20:01:09 -07003725static bool
3726intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003727{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003728 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3729 struct drm_device *dev = dig_port->base.base.dev;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
3731
Jani Nikula9d1a1032014-03-14 16:51:15 +02003732 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3733 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003734 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003735
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003736 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003737
Adam Jacksonedb39242012-09-18 10:58:49 -04003738 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3739 return false; /* DPCD not present */
3740
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003741 /* Check if the panel supports PSR */
3742 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003743 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003744 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3745 intel_dp->psr_dpcd,
3746 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003747 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3748 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003749 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003750 }
Jani Nikula50003932013-09-20 16:42:17 +03003751 }
3752
Todd Previte06ea66b2014-01-20 10:19:39 -07003753 /* Training Pattern 3 support */
3754 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3755 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3756 intel_dp->use_tps3 = true;
3757 DRM_DEBUG_KMS("Displayport TPS3 supported");
3758 } else
3759 intel_dp->use_tps3 = false;
3760
Adam Jacksonedb39242012-09-18 10:58:49 -04003761 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3762 DP_DWN_STRM_PORT_PRESENT))
3763 return true; /* native DP sink */
3764
3765 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3766 return true; /* no per-port downstream info */
3767
Jani Nikula9d1a1032014-03-14 16:51:15 +02003768 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3769 intel_dp->downstream_ports,
3770 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003771 return false; /* downstream port status fetch failed */
3772
3773 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003774}
3775
Adam Jackson0d198322012-05-14 16:05:47 -04003776static void
3777intel_dp_probe_oui(struct intel_dp *intel_dp)
3778{
3779 u8 buf[3];
3780
3781 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3782 return;
3783
Jani Nikula24f3e092014-03-17 16:43:36 +02003784 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003785
Jani Nikula9d1a1032014-03-14 16:51:15 +02003786 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003787 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3788 buf[0], buf[1], buf[2]);
3789
Jani Nikula9d1a1032014-03-14 16:51:15 +02003790 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003791 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3792 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003793
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003794 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003795}
3796
Dave Airlie0e32b392014-05-02 14:02:48 +10003797static bool
3798intel_dp_probe_mst(struct intel_dp *intel_dp)
3799{
3800 u8 buf[1];
3801
3802 if (!intel_dp->can_mst)
3803 return false;
3804
3805 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3806 return false;
3807
Ville Syrjäläd337a342014-08-18 22:15:58 +03003808 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003809 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3810 if (buf[0] & DP_MST_CAP) {
3811 DRM_DEBUG_KMS("Sink is MST capable\n");
3812 intel_dp->is_mst = true;
3813 } else {
3814 DRM_DEBUG_KMS("Sink is not MST capable\n");
3815 intel_dp->is_mst = false;
3816 }
3817 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003818 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003819
3820 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3821 return intel_dp->is_mst;
3822}
3823
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003824int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3825{
3826 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3827 struct drm_device *dev = intel_dig_port->base.base.dev;
3828 struct intel_crtc *intel_crtc =
3829 to_intel_crtc(intel_dig_port->base.base.crtc);
3830 u8 buf[1];
3831
Jani Nikula9d1a1032014-03-14 16:51:15 +02003832 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003833 return -EAGAIN;
3834
3835 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3836 return -ENOTTY;
3837
Jani Nikula9d1a1032014-03-14 16:51:15 +02003838 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3839 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003840 return -EAGAIN;
3841
3842 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3843 intel_wait_for_vblank(dev, intel_crtc->pipe);
3844 intel_wait_for_vblank(dev, intel_crtc->pipe);
3845
Jani Nikula9d1a1032014-03-14 16:51:15 +02003846 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003847 return -EAGAIN;
3848
Jani Nikula9d1a1032014-03-14 16:51:15 +02003849 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003850 return 0;
3851}
3852
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003853static bool
3854intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3855{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003856 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3857 DP_DEVICE_SERVICE_IRQ_VECTOR,
3858 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003859}
3860
Dave Airlie0e32b392014-05-02 14:02:48 +10003861static bool
3862intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3863{
3864 int ret;
3865
3866 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3867 DP_SINK_COUNT_ESI,
3868 sink_irq_vector, 14);
3869 if (ret != 14)
3870 return false;
3871
3872 return true;
3873}
3874
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003875static void
3876intel_dp_handle_test_request(struct intel_dp *intel_dp)
3877{
3878 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003879 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003880}
3881
Dave Airlie0e32b392014-05-02 14:02:48 +10003882static int
3883intel_dp_check_mst_status(struct intel_dp *intel_dp)
3884{
3885 bool bret;
3886
3887 if (intel_dp->is_mst) {
3888 u8 esi[16] = { 0 };
3889 int ret = 0;
3890 int retry;
3891 bool handled;
3892 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3893go_again:
3894 if (bret == true) {
3895
3896 /* check link status - esi[10] = 0x200c */
3897 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3898 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3899 intel_dp_start_link_train(intel_dp);
3900 intel_dp_complete_link_train(intel_dp);
3901 intel_dp_stop_link_train(intel_dp);
3902 }
3903
3904 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3905 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3906
3907 if (handled) {
3908 for (retry = 0; retry < 3; retry++) {
3909 int wret;
3910 wret = drm_dp_dpcd_write(&intel_dp->aux,
3911 DP_SINK_COUNT_ESI+1,
3912 &esi[1], 3);
3913 if (wret == 3) {
3914 break;
3915 }
3916 }
3917
3918 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3919 if (bret == true) {
3920 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3921 goto go_again;
3922 }
3923 } else
3924 ret = 0;
3925
3926 return ret;
3927 } else {
3928 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3929 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3930 intel_dp->is_mst = false;
3931 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3932 /* send a hotplug event */
3933 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3934 }
3935 }
3936 return -EINVAL;
3937}
3938
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003939/*
3940 * According to DP spec
3941 * 5.1.2:
3942 * 1. Read DPCD
3943 * 2. Configure link according to Receiver Capabilities
3944 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3945 * 4. Check link status on receipt of hot-plug interrupt
3946 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003947void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003948intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003949{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003950 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003951 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003952 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003953 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003954
Dave Airlie5b215bc2014-08-05 10:40:20 +10003955 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3956
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003957 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003958 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003959
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003960 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003961 return;
3962
Imre Deak1a125d82014-08-18 14:42:46 +03003963 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3964 return;
3965
Keith Packard92fd8fd2011-07-25 19:50:10 -07003966 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003967 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003968 return;
3969 }
3970
Keith Packard92fd8fd2011-07-25 19:50:10 -07003971 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003972 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003973 return;
3974 }
3975
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003976 /* Try to read the source of the interrupt */
3977 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3978 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3979 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003980 drm_dp_dpcd_writeb(&intel_dp->aux,
3981 DP_DEVICE_SERVICE_IRQ_VECTOR,
3982 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003983
3984 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3985 intel_dp_handle_test_request(intel_dp);
3986 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3987 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3988 }
3989
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003990 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003991 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003992 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003993 intel_dp_start_link_train(intel_dp);
3994 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003995 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003996 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003997}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003998
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003999/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004000static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004001intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004002{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004003 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004004 uint8_t type;
4005
4006 if (!intel_dp_get_dpcd(intel_dp))
4007 return connector_status_disconnected;
4008
4009 /* if there's no downstream port, we're done */
4010 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004011 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004012
4013 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004014 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4015 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004016 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004017
4018 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4019 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004020 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004021
Adam Jackson23235172012-09-20 16:42:45 -04004022 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4023 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004024 }
4025
4026 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004027 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004028 return connector_status_connected;
4029
4030 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004031 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4032 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4033 if (type == DP_DS_PORT_TYPE_VGA ||
4034 type == DP_DS_PORT_TYPE_NON_EDID)
4035 return connector_status_unknown;
4036 } else {
4037 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4038 DP_DWN_STRM_PORT_TYPE_MASK;
4039 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4040 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4041 return connector_status_unknown;
4042 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004043
4044 /* Anything else is out of spec, warn and ignore */
4045 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004046 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004047}
4048
4049static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004050edp_detect(struct intel_dp *intel_dp)
4051{
4052 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4053 enum drm_connector_status status;
4054
4055 status = intel_panel_detect(dev);
4056 if (status == connector_status_unknown)
4057 status = connector_status_connected;
4058
4059 return status;
4060}
4061
4062static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004063ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004064{
Paulo Zanoni30add222012-10-26 19:05:45 -02004065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004066 struct drm_i915_private *dev_priv = dev->dev_private;
4067 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004068
Damien Lespiau1b469632012-12-13 16:09:01 +00004069 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4070 return connector_status_disconnected;
4071
Keith Packard26d61aa2011-07-25 20:01:09 -07004072 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004073}
4074
Dave Airlie2a592be2014-09-01 16:58:12 +10004075static int g4x_digital_port_connected(struct drm_device *dev,
4076 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004077{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004078 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004079 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004080
Todd Previte232a6ee2014-01-23 00:13:41 -07004081 if (IS_VALLEYVIEW(dev)) {
4082 switch (intel_dig_port->port) {
4083 case PORT_B:
4084 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4085 break;
4086 case PORT_C:
4087 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4088 break;
4089 case PORT_D:
4090 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4091 break;
4092 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004093 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004094 }
4095 } else {
4096 switch (intel_dig_port->port) {
4097 case PORT_B:
4098 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4099 break;
4100 case PORT_C:
4101 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4102 break;
4103 case PORT_D:
4104 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4105 break;
4106 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004107 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004108 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004109 }
4110
Chris Wilson10f76a32012-05-11 18:01:32 +01004111 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004112 return 0;
4113 return 1;
4114}
4115
4116static enum drm_connector_status
4117g4x_dp_detect(struct intel_dp *intel_dp)
4118{
4119 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4120 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4121 int ret;
4122
4123 /* Can't disconnect eDP, but you can close the lid... */
4124 if (is_edp(intel_dp)) {
4125 enum drm_connector_status status;
4126
4127 status = intel_panel_detect(dev);
4128 if (status == connector_status_unknown)
4129 status = connector_status_connected;
4130 return status;
4131 }
4132
4133 ret = g4x_digital_port_connected(dev, intel_dig_port);
4134 if (ret == -EINVAL)
4135 return connector_status_unknown;
4136 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004137 return connector_status_disconnected;
4138
Keith Packard26d61aa2011-07-25 20:01:09 -07004139 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004140}
4141
Keith Packard8c241fe2011-09-28 16:38:44 -07004142static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004143intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004144{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004145 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004146
Jani Nikula9cd300e2012-10-19 14:51:52 +03004147 /* use cached edid if we have one */
4148 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004149 /* invalid edid */
4150 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004151 return NULL;
4152
Jani Nikula55e9ede2013-10-01 10:38:54 +03004153 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004154 } else
4155 return drm_get_edid(&intel_connector->base,
4156 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004157}
4158
Chris Wilsonbeb60602014-09-02 20:04:00 +01004159static void
4160intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004161{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004162 struct intel_connector *intel_connector = intel_dp->attached_connector;
4163 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004164
Chris Wilsonbeb60602014-09-02 20:04:00 +01004165 edid = intel_dp_get_edid(intel_dp);
4166 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004167
Chris Wilsonbeb60602014-09-02 20:04:00 +01004168 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4169 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4170 else
4171 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4172}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004173
Chris Wilsonbeb60602014-09-02 20:04:00 +01004174static void
4175intel_dp_unset_edid(struct intel_dp *intel_dp)
4176{
4177 struct intel_connector *intel_connector = intel_dp->attached_connector;
4178
4179 kfree(intel_connector->detect_edid);
4180 intel_connector->detect_edid = NULL;
4181
4182 intel_dp->has_audio = false;
4183}
4184
4185static enum intel_display_power_domain
4186intel_dp_power_get(struct intel_dp *dp)
4187{
4188 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4189 enum intel_display_power_domain power_domain;
4190
4191 power_domain = intel_display_port_power_domain(encoder);
4192 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4193
4194 return power_domain;
4195}
4196
4197static void
4198intel_dp_power_put(struct intel_dp *dp,
4199 enum intel_display_power_domain power_domain)
4200{
4201 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4202 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004203}
4204
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004205static enum drm_connector_status
4206intel_dp_detect(struct drm_connector *connector, bool force)
4207{
4208 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004209 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4210 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004211 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004212 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004213 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004214 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004215
Chris Wilson164c8592013-07-20 20:27:08 +01004216 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004217 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004218 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004219
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 if (intel_dp->is_mst) {
4221 /* MST devices are disconnected from a monitor POV */
4222 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4223 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004224 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004225 }
4226
Chris Wilsonbeb60602014-09-02 20:04:00 +01004227 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004228
Chris Wilsond410b562014-09-02 20:03:59 +01004229 /* Can't disconnect eDP, but you can close the lid... */
4230 if (is_edp(intel_dp))
4231 status = edp_detect(intel_dp);
4232 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004233 status = ironlake_dp_detect(intel_dp);
4234 else
4235 status = g4x_dp_detect(intel_dp);
4236 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004237 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004238
Adam Jackson0d198322012-05-14 16:05:47 -04004239 intel_dp_probe_oui(intel_dp);
4240
Dave Airlie0e32b392014-05-02 14:02:48 +10004241 ret = intel_dp_probe_mst(intel_dp);
4242 if (ret) {
4243 /* if we are in MST mode then this connector
4244 won't appear connected or have anything with EDID on it */
4245 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4246 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4247 status = connector_status_disconnected;
4248 goto out;
4249 }
4250
Chris Wilsonbeb60602014-09-02 20:04:00 +01004251 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004252
Paulo Zanonid63885d2012-10-26 19:05:49 -02004253 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4254 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004255 status = connector_status_connected;
4256
4257out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004258 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004259 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004260}
4261
Chris Wilsonbeb60602014-09-02 20:04:00 +01004262static void
4263intel_dp_force(struct drm_connector *connector)
4264{
4265 struct intel_dp *intel_dp = intel_attached_dp(connector);
4266 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4267 enum intel_display_power_domain power_domain;
4268
4269 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4270 connector->base.id, connector->name);
4271 intel_dp_unset_edid(intel_dp);
4272
4273 if (connector->status != connector_status_connected)
4274 return;
4275
4276 power_domain = intel_dp_power_get(intel_dp);
4277
4278 intel_dp_set_edid(intel_dp);
4279
4280 intel_dp_power_put(intel_dp, power_domain);
4281
4282 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4283 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4284}
4285
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004286static int intel_dp_get_modes(struct drm_connector *connector)
4287{
Jani Nikuladd06f902012-10-19 14:51:50 +03004288 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004289 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004290
Chris Wilsonbeb60602014-09-02 20:04:00 +01004291 edid = intel_connector->detect_edid;
4292 if (edid) {
4293 int ret = intel_connector_update_modes(connector, edid);
4294 if (ret)
4295 return ret;
4296 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004297
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004298 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004299 if (is_edp(intel_attached_dp(connector)) &&
4300 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004301 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004302
4303 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004304 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004305 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004306 drm_mode_probed_add(connector, mode);
4307 return 1;
4308 }
4309 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004310
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004311 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004312}
4313
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004314static bool
4315intel_dp_detect_audio(struct drm_connector *connector)
4316{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004317 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004318 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004319
Chris Wilsonbeb60602014-09-02 20:04:00 +01004320 edid = to_intel_connector(connector)->detect_edid;
4321 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004322 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004323
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004324 return has_audio;
4325}
4326
Chris Wilsonf6849602010-09-19 09:29:33 +01004327static int
4328intel_dp_set_property(struct drm_connector *connector,
4329 struct drm_property *property,
4330 uint64_t val)
4331{
Chris Wilsone953fd72011-02-21 22:23:52 +00004332 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004333 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004334 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4335 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004336 int ret;
4337
Rob Clark662595d2012-10-11 20:36:04 -05004338 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004339 if (ret)
4340 return ret;
4341
Chris Wilson3f43c482011-05-12 22:17:24 +01004342 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004343 int i = val;
4344 bool has_audio;
4345
4346 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004347 return 0;
4348
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004349 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004350
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004351 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004352 has_audio = intel_dp_detect_audio(connector);
4353 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004354 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004355
4356 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004357 return 0;
4358
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004359 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004360 goto done;
4361 }
4362
Chris Wilsone953fd72011-02-21 22:23:52 +00004363 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004364 bool old_auto = intel_dp->color_range_auto;
4365 uint32_t old_range = intel_dp->color_range;
4366
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004367 switch (val) {
4368 case INTEL_BROADCAST_RGB_AUTO:
4369 intel_dp->color_range_auto = true;
4370 break;
4371 case INTEL_BROADCAST_RGB_FULL:
4372 intel_dp->color_range_auto = false;
4373 intel_dp->color_range = 0;
4374 break;
4375 case INTEL_BROADCAST_RGB_LIMITED:
4376 intel_dp->color_range_auto = false;
4377 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4378 break;
4379 default:
4380 return -EINVAL;
4381 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004382
4383 if (old_auto == intel_dp->color_range_auto &&
4384 old_range == intel_dp->color_range)
4385 return 0;
4386
Chris Wilsone953fd72011-02-21 22:23:52 +00004387 goto done;
4388 }
4389
Yuly Novikov53b41832012-10-26 12:04:00 +03004390 if (is_edp(intel_dp) &&
4391 property == connector->dev->mode_config.scaling_mode_property) {
4392 if (val == DRM_MODE_SCALE_NONE) {
4393 DRM_DEBUG_KMS("no scaling not supported\n");
4394 return -EINVAL;
4395 }
4396
4397 if (intel_connector->panel.fitting_mode == val) {
4398 /* the eDP scaling property is not changed */
4399 return 0;
4400 }
4401 intel_connector->panel.fitting_mode = val;
4402
4403 goto done;
4404 }
4405
Chris Wilsonf6849602010-09-19 09:29:33 +01004406 return -EINVAL;
4407
4408done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004409 if (intel_encoder->base.crtc)
4410 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004411
4412 return 0;
4413}
4414
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004415static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004416intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004417{
Jani Nikula1d508702012-10-19 14:51:49 +03004418 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004419
Chris Wilsonbeb60602014-09-02 20:04:00 +01004420 intel_dp_unset_edid(intel_attached_dp(connector));
4421
Jani Nikula9cd300e2012-10-19 14:51:52 +03004422 if (!IS_ERR_OR_NULL(intel_connector->edid))
4423 kfree(intel_connector->edid);
4424
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004425 /* Can't call is_edp() since the encoder may have been destroyed
4426 * already. */
4427 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004428 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004429
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004430 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004431 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004432}
4433
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004434void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004435{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004436 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4437 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004438
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004439 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004440 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004441 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004442 if (is_edp(intel_dp)) {
4443 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004444 /*
4445 * vdd might still be enabled do to the delayed vdd off.
4446 * Make sure vdd is actually turned off here.
4447 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004448 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004449 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004450 pps_unlock(intel_dp);
4451
Clint Taylor01527b32014-07-07 13:01:46 -07004452 if (intel_dp->edp_notifier.notifier_call) {
4453 unregister_reboot_notifier(&intel_dp->edp_notifier);
4454 intel_dp->edp_notifier.notifier_call = NULL;
4455 }
Keith Packardbd943152011-09-18 23:09:52 -07004456 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004457 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004458}
4459
Imre Deak07f9cd02014-08-18 14:42:45 +03004460static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4461{
4462 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4463
4464 if (!is_edp(intel_dp))
4465 return;
4466
Ville Syrjälä951468f2014-09-04 14:55:31 +03004467 /*
4468 * vdd might still be enabled do to the delayed vdd off.
4469 * Make sure vdd is actually turned off here.
4470 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004471 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004472 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004473 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004474}
4475
Imre Deak6d93c0c2014-07-31 14:03:36 +03004476static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4477{
4478 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4479}
4480
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004481static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004482 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004484 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004485 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004486 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004487 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004488};
4489
4490static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4491 .get_modes = intel_dp_get_modes,
4492 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004493 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004494};
4495
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004496static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004497 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004498 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004499};
4500
Dave Airlie0e32b392014-05-02 14:02:48 +10004501void
Eric Anholt21d40d32010-03-25 11:11:14 -07004502intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004503{
Dave Airlie0e32b392014-05-02 14:02:48 +10004504 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004505}
4506
Dave Airlie13cf5502014-06-18 11:29:35 +10004507bool
4508intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4509{
4510 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004511 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004512 struct drm_device *dev = intel_dig_port->base.base.dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004514 enum intel_display_power_domain power_domain;
4515 bool ret = true;
4516
Dave Airlie0e32b392014-05-02 14:02:48 +10004517 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4518 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004519
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004520 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4521 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004522 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004523
Imre Deak1c767b32014-08-18 14:42:42 +03004524 power_domain = intel_display_port_power_domain(intel_encoder);
4525 intel_display_power_get(dev_priv, power_domain);
4526
Dave Airlie0e32b392014-05-02 14:02:48 +10004527 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004528
4529 if (HAS_PCH_SPLIT(dev)) {
4530 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4531 goto mst_fail;
4532 } else {
4533 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4534 goto mst_fail;
4535 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004536
4537 if (!intel_dp_get_dpcd(intel_dp)) {
4538 goto mst_fail;
4539 }
4540
4541 intel_dp_probe_oui(intel_dp);
4542
4543 if (!intel_dp_probe_mst(intel_dp))
4544 goto mst_fail;
4545
4546 } else {
4547 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004548 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004549 goto mst_fail;
4550 }
4551
4552 if (!intel_dp->is_mst) {
4553 /*
4554 * we'll check the link status via the normal hot plug path later -
4555 * but for short hpds we should check it now
4556 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004557 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004558 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004559 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004560 }
4561 }
Imre Deak1c767b32014-08-18 14:42:42 +03004562 ret = false;
4563 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004564mst_fail:
4565 /* if we were in MST mode, and device is not there get out of MST mode */
4566 if (intel_dp->is_mst) {
4567 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4568 intel_dp->is_mst = false;
4569 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4570 }
Imre Deak1c767b32014-08-18 14:42:42 +03004571put_power:
4572 intel_display_power_put(dev_priv, power_domain);
4573
4574 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004575}
4576
Zhenyu Wange3421a12010-04-08 09:43:27 +08004577/* Return which DP Port should be selected for Transcoder DP control */
4578int
Akshay Joshi0206e352011-08-16 15:34:10 -04004579intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004580{
4581 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004582 struct intel_encoder *intel_encoder;
4583 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004584
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004585 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4586 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004587
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004588 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4589 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004590 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004591 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004592
Zhenyu Wange3421a12010-04-08 09:43:27 +08004593 return -1;
4594}
4595
Zhao Yakui36e83a12010-06-12 14:32:21 +08004596/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004597bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004598{
4599 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004600 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004601 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004602 static const short port_mapping[] = {
4603 [PORT_B] = PORT_IDPB,
4604 [PORT_C] = PORT_IDPC,
4605 [PORT_D] = PORT_IDPD,
4606 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004607
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004608 if (port == PORT_A)
4609 return true;
4610
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004611 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004612 return false;
4613
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004614 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4615 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004616
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004617 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004618 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4619 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004620 return true;
4621 }
4622 return false;
4623}
4624
Dave Airlie0e32b392014-05-02 14:02:48 +10004625void
Chris Wilsonf6849602010-09-19 09:29:33 +01004626intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4627{
Yuly Novikov53b41832012-10-26 12:04:00 +03004628 struct intel_connector *intel_connector = to_intel_connector(connector);
4629
Chris Wilson3f43c482011-05-12 22:17:24 +01004630 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004631 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004632 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004633
4634 if (is_edp(intel_dp)) {
4635 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004636 drm_object_attach_property(
4637 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004638 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004639 DRM_MODE_SCALE_ASPECT);
4640 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004641 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004642}
4643
Imre Deakdada1a92014-01-29 13:25:41 +02004644static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4645{
4646 intel_dp->last_power_cycle = jiffies;
4647 intel_dp->last_power_on = jiffies;
4648 intel_dp->last_backlight_off = jiffies;
4649}
4650
Daniel Vetter67a54562012-10-20 20:57:45 +02004651static void
4652intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004653 struct intel_dp *intel_dp,
4654 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004655{
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 struct edp_power_seq cur, vbt, spec, final;
4658 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004659 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004660
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004661 lockdep_assert_held(&dev_priv->pps_mutex);
4662
Jesse Barnes453c5422013-03-28 09:55:41 -07004663 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004664 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004665 pp_on_reg = PCH_PP_ON_DELAYS;
4666 pp_off_reg = PCH_PP_OFF_DELAYS;
4667 pp_div_reg = PCH_PP_DIVISOR;
4668 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004669 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4670
4671 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4672 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4673 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4674 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004675 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004676
4677 /* Workaround: Need to write PP_CONTROL with the unlock key as
4678 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004679 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004680 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004681
Jesse Barnes453c5422013-03-28 09:55:41 -07004682 pp_on = I915_READ(pp_on_reg);
4683 pp_off = I915_READ(pp_off_reg);
4684 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004685
4686 /* Pull timing values out of registers */
4687 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4688 PANEL_POWER_UP_DELAY_SHIFT;
4689
4690 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4691 PANEL_LIGHT_ON_DELAY_SHIFT;
4692
4693 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4694 PANEL_LIGHT_OFF_DELAY_SHIFT;
4695
4696 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4697 PANEL_POWER_DOWN_DELAY_SHIFT;
4698
4699 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4700 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4701
4702 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4703 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4704
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004705 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004706
4707 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4708 * our hw here, which are all in 100usec. */
4709 spec.t1_t3 = 210 * 10;
4710 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4711 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4712 spec.t10 = 500 * 10;
4713 /* This one is special and actually in units of 100ms, but zero
4714 * based in the hw (so we need to add 100 ms). But the sw vbt
4715 * table multiplies it with 1000 to make it in units of 100usec,
4716 * too. */
4717 spec.t11_t12 = (510 + 100) * 10;
4718
4719 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4720 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4721
4722 /* Use the max of the register settings and vbt. If both are
4723 * unset, fall back to the spec limits. */
4724#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4725 spec.field : \
4726 max(cur.field, vbt.field))
4727 assign_final(t1_t3);
4728 assign_final(t8);
4729 assign_final(t9);
4730 assign_final(t10);
4731 assign_final(t11_t12);
4732#undef assign_final
4733
4734#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4735 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4736 intel_dp->backlight_on_delay = get_delay(t8);
4737 intel_dp->backlight_off_delay = get_delay(t9);
4738 intel_dp->panel_power_down_delay = get_delay(t10);
4739 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4740#undef get_delay
4741
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004742 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4743 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4744 intel_dp->panel_power_cycle_delay);
4745
4746 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4747 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4748
4749 if (out)
4750 *out = final;
4751}
4752
4753static void
4754intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4755 struct intel_dp *intel_dp,
4756 struct edp_power_seq *seq)
4757{
4758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004759 u32 pp_on, pp_off, pp_div, port_sel = 0;
4760 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4761 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004762 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004763
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004764 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004765
4766 if (HAS_PCH_SPLIT(dev)) {
4767 pp_on_reg = PCH_PP_ON_DELAYS;
4768 pp_off_reg = PCH_PP_OFF_DELAYS;
4769 pp_div_reg = PCH_PP_DIVISOR;
4770 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004771 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4772
4773 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4774 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4775 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004776 }
4777
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004778 /*
4779 * And finally store the new values in the power sequencer. The
4780 * backlight delays are set to 1 because we do manual waits on them. For
4781 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4782 * we'll end up waiting for the backlight off delay twice: once when we
4783 * do the manual sleep, and once when we disable the panel and wait for
4784 * the PP_STATUS bit to become zero.
4785 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004786 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004787 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4788 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004789 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004790 /* Compute the divisor for the pp clock, simply match the Bspec
4791 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004792 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004793 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004794 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4795
4796 /* Haswell doesn't have any port selection bits for the panel
4797 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004798 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004799 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004800 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004801 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004802 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004803 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004804 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004805 }
4806
Jesse Barnes453c5422013-03-28 09:55:41 -07004807 pp_on |= port_sel;
4808
4809 I915_WRITE(pp_on_reg, pp_on);
4810 I915_WRITE(pp_off_reg, pp_off);
4811 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004812
Daniel Vetter67a54562012-10-20 20:57:45 +02004813 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004814 I915_READ(pp_on_reg),
4815 I915_READ(pp_off_reg),
4816 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004817}
4818
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304819void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4820{
4821 struct drm_i915_private *dev_priv = dev->dev_private;
4822 struct intel_encoder *encoder;
4823 struct intel_dp *intel_dp = NULL;
4824 struct intel_crtc_config *config = NULL;
4825 struct intel_crtc *intel_crtc = NULL;
4826 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4827 u32 reg, val;
4828 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4829
4830 if (refresh_rate <= 0) {
4831 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4832 return;
4833 }
4834
4835 if (intel_connector == NULL) {
4836 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4837 return;
4838 }
4839
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004840 /*
4841 * FIXME: This needs proper synchronization with psr state. But really
4842 * hard to tell without seeing the user of this function of this code.
4843 * Check locking and ordering once that lands.
4844 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304845 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4846 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4847 return;
4848 }
4849
4850 encoder = intel_attached_encoder(&intel_connector->base);
4851 intel_dp = enc_to_intel_dp(&encoder->base);
4852 intel_crtc = encoder->new_crtc;
4853
4854 if (!intel_crtc) {
4855 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4856 return;
4857 }
4858
4859 config = &intel_crtc->config;
4860
4861 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4862 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4863 return;
4864 }
4865
4866 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4867 index = DRRS_LOW_RR;
4868
4869 if (index == intel_dp->drrs_state.refresh_rate_type) {
4870 DRM_DEBUG_KMS(
4871 "DRRS requested for previously set RR...ignoring\n");
4872 return;
4873 }
4874
4875 if (!intel_crtc->active) {
4876 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4877 return;
4878 }
4879
4880 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4881 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4882 val = I915_READ(reg);
4883 if (index > DRRS_HIGH_RR) {
4884 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004885 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304886 } else {
4887 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4888 }
4889 I915_WRITE(reg, val);
4890 }
4891
4892 /*
4893 * mutex taken to ensure that there is no race between differnt
4894 * drrs calls trying to update refresh rate. This scenario may occur
4895 * in future when idleness detection based DRRS in kernel and
4896 * possible calls from user space to set differnt RR are made.
4897 */
4898
4899 mutex_lock(&intel_dp->drrs_state.mutex);
4900
4901 intel_dp->drrs_state.refresh_rate_type = index;
4902
4903 mutex_unlock(&intel_dp->drrs_state.mutex);
4904
4905 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4906}
4907
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304908static struct drm_display_mode *
4909intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4910 struct intel_connector *intel_connector,
4911 struct drm_display_mode *fixed_mode)
4912{
4913 struct drm_connector *connector = &intel_connector->base;
4914 struct intel_dp *intel_dp = &intel_dig_port->dp;
4915 struct drm_device *dev = intel_dig_port->base.base.dev;
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 struct drm_display_mode *downclock_mode = NULL;
4918
4919 if (INTEL_INFO(dev)->gen <= 6) {
4920 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4921 return NULL;
4922 }
4923
4924 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004925 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304926 return NULL;
4927 }
4928
4929 downclock_mode = intel_find_panel_downclock
4930 (dev, fixed_mode, connector);
4931
4932 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004933 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304934 return NULL;
4935 }
4936
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304937 dev_priv->drrs.connector = intel_connector;
4938
4939 mutex_init(&intel_dp->drrs_state.mutex);
4940
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304941 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4942
4943 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004944 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304945 return downclock_mode;
4946}
4947
Imre Deakaba86892014-07-30 15:57:31 +03004948void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4949{
4950 struct drm_device *dev = intel_encoder->base.dev;
4951 struct drm_i915_private *dev_priv = dev->dev_private;
4952 struct intel_dp *intel_dp;
4953 enum intel_display_power_domain power_domain;
4954
4955 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4956 return;
4957
4958 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004959
4960 pps_lock(intel_dp);
4961
Imre Deakaba86892014-07-30 15:57:31 +03004962 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004963 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03004964 /*
4965 * The VDD bit needs a power domain reference, so if the bit is
4966 * already enabled when we boot or resume, grab this reference and
4967 * schedule a vdd off, so we don't hold on to the reference
4968 * indefinitely.
4969 */
4970 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4971 power_domain = intel_display_port_power_domain(intel_encoder);
4972 intel_display_power_get(dev_priv, power_domain);
4973
4974 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004975 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03004976 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03004977}
4978
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004979static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004980 struct intel_connector *intel_connector,
4981 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004982{
4983 struct drm_connector *connector = &intel_connector->base;
4984 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004985 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4986 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304989 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004990 bool has_dpcd;
4991 struct drm_display_mode *scan;
4992 struct edid *edid;
4993
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304994 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4995
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004996 if (!is_edp(intel_dp))
4997 return true;
4998
Imre Deakaba86892014-07-30 15:57:31 +03004999 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005000
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005001 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02005002 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005003 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03005004 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005005
5006 if (has_dpcd) {
5007 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5008 dev_priv->no_aux_handshake =
5009 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5010 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5011 } else {
5012 /* if this fails, presume the device is a ghost */
5013 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005014 return false;
5015 }
5016
5017 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005018 pps_lock(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005019 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005020 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005021
Daniel Vetter060c8772014-03-21 23:22:35 +01005022 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005023 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005024 if (edid) {
5025 if (drm_add_edid_modes(connector, edid)) {
5026 drm_mode_connector_update_edid_property(connector,
5027 edid);
5028 drm_edid_to_eld(connector, edid);
5029 } else {
5030 kfree(edid);
5031 edid = ERR_PTR(-EINVAL);
5032 }
5033 } else {
5034 edid = ERR_PTR(-ENOENT);
5035 }
5036 intel_connector->edid = edid;
5037
5038 /* prefer fixed mode from EDID if available */
5039 list_for_each_entry(scan, &connector->probed_modes, head) {
5040 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5041 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305042 downclock_mode = intel_dp_drrs_init(
5043 intel_dig_port,
5044 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005045 break;
5046 }
5047 }
5048
5049 /* fallback to VBT if available for eDP */
5050 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5051 fixed_mode = drm_mode_duplicate(dev,
5052 dev_priv->vbt.lfp_lvds_vbt_mode);
5053 if (fixed_mode)
5054 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5055 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005056 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005057
Clint Taylor01527b32014-07-07 13:01:46 -07005058 if (IS_VALLEYVIEW(dev)) {
5059 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5060 register_reboot_notifier(&intel_dp->edp_notifier);
5061 }
5062
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305063 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005064 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005065 intel_panel_setup_backlight(connector);
5066
5067 return true;
5068}
5069
Paulo Zanoni16c25532013-06-12 17:27:25 -03005070bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005071intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5072 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005073{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005074 struct drm_connector *connector = &intel_connector->base;
5075 struct intel_dp *intel_dp = &intel_dig_port->dp;
5076 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5077 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005078 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005079 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005080 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02005081 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005082
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005083 intel_dp->pps_pipe = INVALID_PIPE;
5084
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005085 /* intel_dp vfuncs */
5086 if (IS_VALLEYVIEW(dev))
5087 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5088 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5089 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5090 else if (HAS_PCH_SPLIT(dev))
5091 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5092 else
5093 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5094
Damien Lespiau153b1102014-01-21 13:37:15 +00005095 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5096
Daniel Vetter07679352012-09-06 22:15:42 +02005097 /* Preserve the current hw state. */
5098 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005099 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005100
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005101 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305102 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005103 else
5104 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005105
Imre Deakf7d24902013-05-08 13:14:05 +03005106 /*
5107 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5108 * for DP the encoder type can be set by the caller to
5109 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5110 */
5111 if (type == DRM_MODE_CONNECTOR_eDP)
5112 intel_encoder->type = INTEL_OUTPUT_EDP;
5113
Imre Deake7281ea2013-05-08 13:14:08 +03005114 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5115 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5116 port_name(port));
5117
Adam Jacksonb3295302010-07-16 14:46:28 -04005118 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005119 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5120
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005121 connector->interlace_allowed = true;
5122 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005123
Daniel Vetter66a92782012-07-12 20:08:18 +02005124 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005125 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005126
Chris Wilsondf0e9242010-09-09 16:20:55 +01005127 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005128 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005129
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005130 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005131 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5132 else
5133 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005134 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005135
Jani Nikula0b998362014-03-14 16:51:17 +02005136 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005137 switch (port) {
5138 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005139 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005140 break;
5141 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005142 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005143 break;
5144 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005145 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005146 break;
5147 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005148 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005149 break;
5150 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005151 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005152 }
5153
Imre Deakdada1a92014-01-29 13:25:41 +02005154 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005155 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005156 if (IS_VALLEYVIEW(dev)) {
5157 vlv_initial_power_sequencer_setup(intel_dp);
5158 } else {
5159 intel_dp_init_panel_power_timestamps(intel_dp);
5160 intel_dp_init_panel_power_sequencer(dev, intel_dp,
5161 &power_seq);
5162 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005163 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005164 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005165
Jani Nikula9d1a1032014-03-14 16:51:15 +02005166 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005167
Dave Airlie0e32b392014-05-02 14:02:48 +10005168 /* init MST on ports that can support it */
5169 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5170 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005171 intel_dp_mst_encoder_init(intel_dig_port,
5172 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005173 }
5174 }
5175
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005176 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005177 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005178 if (is_edp(intel_dp)) {
5179 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005180 /*
5181 * vdd might still be enabled do to the delayed vdd off.
5182 * Make sure vdd is actually turned off here.
5183 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005184 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005185 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005186 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005187 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005188 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005189 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005190 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005191 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005192
Chris Wilsonf6849602010-09-19 09:29:33 +01005193 intel_dp_add_properties(intel_dp, connector);
5194
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005195 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5196 * 0xd. Failure to do so will result in spurious interrupts being
5197 * generated on the port when a cable is not attached.
5198 */
5199 if (IS_G4X(dev) && !IS_GM45(dev)) {
5200 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5201 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5202 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005203
5204 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005205}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005206
5207void
5208intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5209{
Dave Airlie13cf5502014-06-18 11:29:35 +10005210 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005211 struct intel_digital_port *intel_dig_port;
5212 struct intel_encoder *intel_encoder;
5213 struct drm_encoder *encoder;
5214 struct intel_connector *intel_connector;
5215
Daniel Vetterb14c5672013-09-19 12:18:32 +02005216 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005217 if (!intel_dig_port)
5218 return;
5219
Daniel Vetterb14c5672013-09-19 12:18:32 +02005220 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005221 if (!intel_connector) {
5222 kfree(intel_dig_port);
5223 return;
5224 }
5225
5226 intel_encoder = &intel_dig_port->base;
5227 encoder = &intel_encoder->base;
5228
5229 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5230 DRM_MODE_ENCODER_TMDS);
5231
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005232 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005233 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005234 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005235 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005236 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005237 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005238 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005239 intel_encoder->pre_enable = chv_pre_enable_dp;
5240 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005241 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005242 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005243 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005244 intel_encoder->pre_enable = vlv_pre_enable_dp;
5245 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005246 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005247 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005248 intel_encoder->pre_enable = g4x_pre_enable_dp;
5249 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005250 if (INTEL_INFO(dev)->gen >= 5)
5251 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005252 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005253
Paulo Zanoni174edf12012-10-26 19:05:50 -02005254 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005255 intel_dig_port->dp.output_reg = output_reg;
5256
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005257 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005258 if (IS_CHERRYVIEW(dev)) {
5259 if (port == PORT_D)
5260 intel_encoder->crtc_mask = 1 << 2;
5261 else
5262 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5263 } else {
5264 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5265 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005266 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005267 intel_encoder->hot_plug = intel_dp_hot_plug;
5268
Dave Airlie13cf5502014-06-18 11:29:35 +10005269 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5270 dev_priv->hpd_irq_port[port] = intel_dig_port;
5271
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005272 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5273 drm_encoder_cleanup(encoder);
5274 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005275 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005276 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005277}
Dave Airlie0e32b392014-05-02 14:02:48 +10005278
5279void intel_dp_mst_suspend(struct drm_device *dev)
5280{
5281 struct drm_i915_private *dev_priv = dev->dev_private;
5282 int i;
5283
5284 /* disable MST */
5285 for (i = 0; i < I915_MAX_PORTS; i++) {
5286 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5287 if (!intel_dig_port)
5288 continue;
5289
5290 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5291 if (!intel_dig_port->dp.can_mst)
5292 continue;
5293 if (intel_dig_port->dp.is_mst)
5294 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5295 }
5296 }
5297}
5298
5299void intel_dp_mst_resume(struct drm_device *dev)
5300{
5301 struct drm_i915_private *dev_priv = dev->dev_private;
5302 int i;
5303
5304 for (i = 0; i < I915_MAX_PORTS; i++) {
5305 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5306 if (!intel_dig_port)
5307 continue;
5308 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5309 int ret;
5310
5311 if (!intel_dig_port->dp.can_mst)
5312 continue;
5313
5314 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5315 if (ret != 0) {
5316 intel_dp_check_mst_status(&intel_dig_port->dp);
5317 }
5318 }
5319 }
5320}