blob: 59754451ae504a38e1b4064066172647ca528c71 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293static void pps_lock(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct intel_encoder *encoder = &intel_dig_port->base;
297 struct drm_device *dev = encoder->base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 enum intel_display_power_domain power_domain;
300
301 /*
302 * See vlv_power_sequencer_reset() why we need
303 * a power domain reference here.
304 */
305 power_domain = intel_display_port_power_domain(encoder);
306 intel_display_power_get(dev_priv, power_domain);
307
308 mutex_lock(&dev_priv->pps_mutex);
309}
310
311static void pps_unlock(struct intel_dp *intel_dp)
312{
313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
314 struct intel_encoder *encoder = &intel_dig_port->base;
315 struct drm_device *dev = encoder->base.dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 enum intel_display_power_domain power_domain;
318
319 mutex_unlock(&dev_priv->pps_mutex);
320
321 power_domain = intel_display_port_power_domain(encoder);
322 intel_display_power_put(dev_priv, power_domain);
323}
324
Jani Nikulabf13e812013-09-06 07:40:05 +0300325static enum pipe
326vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300331 struct intel_encoder *encoder;
332 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
333 struct edp_power_seq power_seq;
Jani Nikulabf13e812013-09-06 07:40:05 +0300334
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300335 lockdep_assert_held(&dev_priv->pps_mutex);
336
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300337 if (intel_dp->pps_pipe != INVALID_PIPE)
338 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300339
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300340 /*
341 * We don't have power sequencer currently.
342 * Pick one that's not used by other ports.
343 */
344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
345 base.head) {
346 struct intel_dp *tmp;
347
348 if (encoder->type != INTEL_OUTPUT_EDP)
349 continue;
350
351 tmp = enc_to_intel_dp(&encoder->base);
352
353 if (tmp->pps_pipe != INVALID_PIPE)
354 pipes &= ~(1 << tmp->pps_pipe);
355 }
356
357 /*
358 * Didn't find one. This should not happen since there
359 * are two power sequencers and up to two eDP ports.
360 */
361 if (WARN_ON(pipes == 0))
362 return PIPE_A;
363
364 intel_dp->pps_pipe = ffs(pipes) - 1;
365
366 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
367 pipe_name(intel_dp->pps_pipe),
368 port_name(intel_dig_port->port));
369
370 /* init power sequencer on this pipe and port */
371 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
372 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
373 &power_seq);
374
375 return intel_dp->pps_pipe;
376}
377
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300378typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
379 enum pipe pipe);
380
381static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
382 enum pipe pipe)
383{
384 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
385}
386
387static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
388 enum pipe pipe)
389{
390 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
391}
392
393static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
394 enum pipe pipe)
395{
396 return true;
397}
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300400vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
401 enum port port,
402 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300403{
Jani Nikulabf13e812013-09-06 07:40:05 +0300404 enum pipe pipe;
405
Jani Nikulabf13e812013-09-06 07:40:05 +0300406 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
407 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
408 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300409
410 if (port_sel != PANEL_PORT_SELECT_VLV(port))
411 continue;
412
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300413 if (!pipe_check(dev_priv, pipe))
414 continue;
415
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300417 }
418
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419 return INVALID_PIPE;
420}
421
422static void
423vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
424{
425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426 struct drm_device *dev = intel_dig_port->base.base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 struct edp_power_seq power_seq;
429 enum port port = intel_dig_port->port;
430
431 lockdep_assert_held(&dev_priv->pps_mutex);
432
433 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434 /* first pick one where the panel is on */
435 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
436 vlv_pipe_has_pp_on);
437 /* didn't find one? pick one where vdd is on */
438 if (intel_dp->pps_pipe == INVALID_PIPE)
439 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
440 vlv_pipe_has_vdd_on);
441 /* didn't find one? pick one with just the correct port */
442 if (intel_dp->pps_pipe == INVALID_PIPE)
443 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
444 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445
446 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
447 if (intel_dp->pps_pipe == INVALID_PIPE) {
448 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
449 port_name(port));
450 return;
451 }
452
453 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
454 port_name(port), pipe_name(intel_dp->pps_pipe));
455
456 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
458 &power_seq);
Jani Nikulabf13e812013-09-06 07:40:05 +0300459}
460
Ville Syrjälä773538e82014-09-04 14:54:56 +0300461void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
462{
463 struct drm_device *dev = dev_priv->dev;
464 struct intel_encoder *encoder;
465
466 if (WARN_ON(!IS_VALLEYVIEW(dev)))
467 return;
468
469 /*
470 * We can't grab pps_mutex here due to deadlock with power_domain
471 * mutex when power_domain functions are called while holding pps_mutex.
472 * That also means that in order to use pps_pipe the code needs to
473 * hold both a power domain reference and pps_mutex, and the power domain
474 * reference get/put must be done while _not_ holding pps_mutex.
475 * pps_{lock,unlock}() do these steps in the correct order, so one
476 * should use them always.
477 */
478
479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
480 struct intel_dp *intel_dp;
481
482 if (encoder->type != INTEL_OUTPUT_EDP)
483 continue;
484
485 intel_dp = enc_to_intel_dp(&encoder->base);
486 intel_dp->pps_pipe = INVALID_PIPE;
487 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300488}
489
490static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
491{
492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
493
494 if (HAS_PCH_SPLIT(dev))
495 return PCH_PP_CONTROL;
496 else
497 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
498}
499
500static u32 _pp_stat_reg(struct intel_dp *intel_dp)
501{
502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
503
504 if (HAS_PCH_SPLIT(dev))
505 return PCH_PP_STATUS;
506 else
507 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
508}
509
Clint Taylor01527b32014-07-07 13:01:46 -0700510/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
511 This function only applicable when panel PM state is not to be tracked */
512static int edp_notify_handler(struct notifier_block *this, unsigned long code,
513 void *unused)
514{
515 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
516 edp_notifier);
517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
518 struct drm_i915_private *dev_priv = dev->dev_private;
519 u32 pp_div;
520 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700521
522 if (!is_edp(intel_dp) || code != SYS_RESTART)
523 return 0;
524
Ville Syrjälä773538e82014-09-04 14:54:56 +0300525 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300526
Clint Taylor01527b32014-07-07 13:01:46 -0700527 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300528 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
529
Clint Taylor01527b32014-07-07 13:01:46 -0700530 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
531 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
532 pp_div = I915_READ(pp_div_reg);
533 pp_div &= PP_REFERENCE_DIVIDER_MASK;
534
535 /* 0x1F write to PP_DIV_REG sets max cycle delay */
536 I915_WRITE(pp_div_reg, pp_div | 0x1F);
537 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
538 msleep(intel_dp->panel_power_cycle_delay);
539 }
540
Ville Syrjälä773538e82014-09-04 14:54:56 +0300541 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300542
Clint Taylor01527b32014-07-07 13:01:46 -0700543 return 0;
544}
545
Daniel Vetter4be73782014-01-17 14:39:48 +0100546static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700547{
Paulo Zanoni30add222012-10-26 19:05:45 -0200548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700549 struct drm_i915_private *dev_priv = dev->dev_private;
550
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300551 lockdep_assert_held(&dev_priv->pps_mutex);
552
Jani Nikulabf13e812013-09-06 07:40:05 +0300553 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700554}
555
Daniel Vetter4be73782014-01-17 14:39:48 +0100556static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700557{
Paulo Zanoni30add222012-10-26 19:05:45 -0200558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700559 struct drm_i915_private *dev_priv = dev->dev_private;
560
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300561 lockdep_assert_held(&dev_priv->pps_mutex);
562
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700564}
565
Keith Packard9b984da2011-09-19 13:54:47 -0700566static void
567intel_dp_check_edp(struct intel_dp *intel_dp)
568{
Paulo Zanoni30add222012-10-26 19:05:45 -0200569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700570 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700571
Keith Packard9b984da2011-09-19 13:54:47 -0700572 if (!is_edp(intel_dp))
573 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700574
Daniel Vetter4be73782014-01-17 14:39:48 +0100575 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700576 WARN(1, "eDP powered off while attempting aux channel communication.\n");
577 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300578 I915_READ(_pp_stat_reg(intel_dp)),
579 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700580 }
581}
582
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100583static uint32_t
584intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
585{
586 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
587 struct drm_device *dev = intel_dig_port->base.base.dev;
588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300589 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590 uint32_t status;
591 bool done;
592
Daniel Vetteref04f002012-12-01 21:03:59 +0100593#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100594 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300595 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300596 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100597 else
598 done = wait_for_atomic(C, 10) == 0;
599 if (!done)
600 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
601 has_aux_irq);
602#undef C
603
604 return status;
605}
606
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000607static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
608{
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
611
612 /*
613 * The clock divider is based off the hrawclk, and would like to run at
614 * 2MHz. So, take the hrawclk value and divide by 2 and use that
615 */
616 return index ? 0 : intel_hrawclk(dev) / 2;
617}
618
619static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
620{
621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
622 struct drm_device *dev = intel_dig_port->base.base.dev;
623
624 if (index)
625 return 0;
626
627 if (intel_dig_port->port == PORT_A) {
628 if (IS_GEN6(dev) || IS_GEN7(dev))
629 return 200; /* SNB & IVB eDP input clock at 400Mhz */
630 else
631 return 225; /* eDP input clock at 450Mhz */
632 } else {
633 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
634 }
635}
636
637static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300638{
639 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
640 struct drm_device *dev = intel_dig_port->base.base.dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000643 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100644 if (index)
645 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000646 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300647 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
648 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100649 switch (index) {
650 case 0: return 63;
651 case 1: return 72;
652 default: return 0;
653 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000654 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100655 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300656 }
657}
658
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000659static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
660{
661 return index ? 0 : 100;
662}
663
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000664static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
665 bool has_aux_irq,
666 int send_bytes,
667 uint32_t aux_clock_divider)
668{
669 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
670 struct drm_device *dev = intel_dig_port->base.base.dev;
671 uint32_t precharge, timeout;
672
673 if (IS_GEN6(dev))
674 precharge = 3;
675 else
676 precharge = 5;
677
678 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
679 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
680 else
681 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
682
683 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000684 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000685 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000686 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000687 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000688 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000689 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
690 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000691 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000692}
693
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700696 uint8_t *send, int send_bytes,
697 uint8_t *recv, int recv_size)
698{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700701 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300702 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100704 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100705 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000707 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100708 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200709 bool vdd;
710
Ville Syrjälä773538e82014-09-04 14:54:56 +0300711 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300712
Ville Syrjälä72c35002014-08-18 22:16:00 +0300713 /*
714 * We will be called with VDD already enabled for dpcd/edid/oui reads.
715 * In such cases we want to leave VDD enabled and it's up to upper layers
716 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
717 * ourselves.
718 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300719 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100720
721 /* dp aux is extremely sensitive to irq latency, hence request the
722 * lowest possible wakeup latency and so prevent the cpu from going into
723 * deep sleep states.
724 */
725 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726
Keith Packard9b984da2011-09-19 13:54:47 -0700727 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800728
Paulo Zanonic67a4702013-08-19 13:18:09 -0300729 intel_aux_display_runtime_get(dev_priv);
730
Jesse Barnes11bee432011-08-01 15:02:20 -0700731 /* Try to wait for any previous AUX channel activity */
732 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100733 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700734 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
735 break;
736 msleep(1);
737 }
738
739 if (try == 3) {
740 WARN(1, "dp_aux_ch not started status 0x%08x\n",
741 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100742 ret = -EBUSY;
743 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100744 }
745
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300746 /* Only 5 data registers! */
747 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
748 ret = -E2BIG;
749 goto out;
750 }
751
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000753 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
754 has_aux_irq,
755 send_bytes,
756 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000757
Chris Wilsonbc866252013-07-21 16:00:03 +0100758 /* Must try at least 3 times according to DP spec */
759 for (try = 0; try < 5; try++) {
760 /* Load the send data into the aux channel data registers */
761 for (i = 0; i < send_bytes; i += 4)
762 I915_WRITE(ch_data + i,
763 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400764
Chris Wilsonbc866252013-07-21 16:00:03 +0100765 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100767
Chris Wilsonbc866252013-07-21 16:00:03 +0100768 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400769
Chris Wilsonbc866252013-07-21 16:00:03 +0100770 /* Clear done status and any errors */
771 I915_WRITE(ch_ctl,
772 status |
773 DP_AUX_CH_CTL_DONE |
774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
775 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400776
Chris Wilsonbc866252013-07-21 16:00:03 +0100777 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_RECEIVE_ERROR))
779 continue;
780 if (status & DP_AUX_CH_CTL_DONE)
781 break;
782 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100783 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 break;
785 }
786
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700788 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100789 ret = -EBUSY;
790 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 }
792
793 /* Check for timeout or receive error.
794 * Timeouts occur when the sink is not connected
795 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700796 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700797 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100798 ret = -EIO;
799 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700800 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700801
802 /* Timeouts occur when the device isn't connected, so they're
803 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700804 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800805 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 ret = -ETIMEDOUT;
807 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 }
809
810 /* Unload any bytes sent back from the other side */
811 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
812 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 if (recv_bytes > recv_size)
814 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400815
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100816 for (i = 0; i < recv_bytes; i += 4)
817 unpack_aux(I915_READ(ch_data + i),
818 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100820 ret = recv_bytes;
821out:
822 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300823 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100824
Jani Nikula884f19e2014-03-14 16:51:14 +0200825 if (vdd)
826 edp_panel_vdd_off(intel_dp, false);
827
Ville Syrjälä773538e82014-09-04 14:54:56 +0300828 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300829
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100830 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831}
832
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300833#define BARE_ADDRESS_SIZE 3
834#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200835static ssize_t
836intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200838 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
839 uint8_t txbuf[20], rxbuf[20];
840 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842
Jani Nikula9d1a1032014-03-14 16:51:15 +0200843 txbuf[0] = msg->request << 4;
844 txbuf[1] = msg->address >> 8;
845 txbuf[2] = msg->address & 0xff;
846 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847
Jani Nikula9d1a1032014-03-14 16:51:15 +0200848 switch (msg->request & ~DP_AUX_I2C_MOT) {
849 case DP_AUX_NATIVE_WRITE:
850 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300851 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200852 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200853
Jani Nikula9d1a1032014-03-14 16:51:15 +0200854 if (WARN_ON(txsize > 20))
855 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Jani Nikula9d1a1032014-03-14 16:51:15 +0200857 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Jani Nikula9d1a1032014-03-14 16:51:15 +0200859 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
860 if (ret > 0) {
861 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikula9d1a1032014-03-14 16:51:15 +0200863 /* Return payload size. */
864 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200866 break;
867
868 case DP_AUX_NATIVE_READ:
869 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300870 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200871 rxsize = msg->size + 1;
872
873 if (WARN_ON(rxsize > 20))
874 return -E2BIG;
875
876 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
877 if (ret > 0) {
878 msg->reply = rxbuf[0] >> 4;
879 /*
880 * Assume happy day, and copy the data. The caller is
881 * expected to check msg->reply before touching it.
882 *
883 * Return payload size.
884 */
885 ret--;
886 memcpy(msg->buffer, rxbuf + 1, ret);
887 }
888 break;
889
890 default:
891 ret = -EINVAL;
892 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200894
Jani Nikula9d1a1032014-03-14 16:51:15 +0200895 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896}
897
Jani Nikula9d1a1032014-03-14 16:51:15 +0200898static void
899intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
903 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200904 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000905 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906
Jani Nikula33ad6622014-03-14 16:51:16 +0200907 switch (port) {
908 case PORT_A:
909 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200910 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000911 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200912 case PORT_B:
913 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200914 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200915 break;
916 case PORT_C:
917 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200918 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200919 break;
920 case PORT_D:
921 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200922 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000923 break;
924 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200925 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000926 }
927
Jani Nikula33ad6622014-03-14 16:51:16 +0200928 if (!HAS_DDI(dev))
929 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000930
Jani Nikula0b998362014-03-14 16:51:17 +0200931 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200932 intel_dp->aux.dev = dev->dev;
933 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000934
Jani Nikula0b998362014-03-14 16:51:17 +0200935 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
936 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000938 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200939 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000940 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200941 name, ret);
942 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000943 }
David Flynn8316f332010-12-08 16:10:21 +0000944
Jani Nikula0b998362014-03-14 16:51:17 +0200945 ret = sysfs_create_link(&connector->base.kdev->kobj,
946 &intel_dp->aux.ddc.dev.kobj,
947 intel_dp->aux.ddc.dev.kobj.name);
948 if (ret < 0) {
949 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000950 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 }
952}
953
Imre Deak80f65de2014-02-11 17:12:49 +0200954static void
955intel_dp_connector_unregister(struct intel_connector *intel_connector)
956{
957 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
958
Dave Airlie0e32b392014-05-02 14:02:48 +1000959 if (!intel_connector->mst_port)
960 sysfs_remove_link(&intel_connector->base.kdev->kobj,
961 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200962 intel_connector_unregister(intel_connector);
963}
964
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200965static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300966hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
967{
968 switch (link_bw) {
969 case DP_LINK_BW_1_62:
970 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
971 break;
972 case DP_LINK_BW_2_7:
973 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
974 break;
975 case DP_LINK_BW_5_4:
976 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
977 break;
978 }
979}
980
981static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200982intel_dp_set_clock(struct intel_encoder *encoder,
983 struct intel_crtc_config *pipe_config, int link_bw)
984{
985 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800986 const struct dp_link_dpll *divisor = NULL;
987 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200988
989 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800990 divisor = gen4_dpll;
991 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200992 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800993 divisor = pch_dpll;
994 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 } else if (IS_CHERRYVIEW(dev)) {
996 divisor = chv_dpll;
997 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200998 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800999 divisor = vlv_dpll;
1000 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001001 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001002
1003 if (divisor && count) {
1004 for (i = 0; i < count; i++) {
1005 if (link_bw == divisor[i].link_bw) {
1006 pipe_config->dpll = divisor[i].dpll;
1007 pipe_config->clock_set = true;
1008 break;
1009 }
1010 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001011 }
1012}
1013
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001014bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001015intel_dp_compute_config(struct intel_encoder *encoder,
1016 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001018 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001020 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001022 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001023 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001024 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001026 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001027 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001028 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001029 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001030 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001031 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001032 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001033 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034
Imre Deakbc7d38a2013-05-16 14:40:36 +03001035 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001036 pipe_config->has_pch_encoder = true;
1037
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001038 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001039 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001040 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikuladd06f902012-10-19 14:51:50 +03001042 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1043 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1044 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001045 if (!HAS_PCH_SPLIT(dev))
1046 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1047 intel_connector->panel.fitting_mode);
1048 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001049 intel_pch_panel_fitting(intel_crtc, pipe_config,
1050 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001051 }
1052
Daniel Vettercb1793c2012-06-04 18:39:21 +02001053 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001054 return false;
1055
Daniel Vetter083f9562012-04-20 20:23:49 +02001056 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1057 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 max_lane_count, bws[max_clock],
1059 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001060
Daniel Vetter36008362013-03-27 00:44:59 +01001061 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1062 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001063 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001064 if (is_edp(intel_dp)) {
1065 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1066 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1067 dev_priv->vbt.edp_bpp);
1068 bpp = dev_priv->vbt.edp_bpp;
1069 }
1070
Jani Nikula344c5bb2014-09-09 11:25:13 +03001071 /*
1072 * Use the maximum clock and number of lanes the eDP panel
1073 * advertizes being capable of. The panels are generally
1074 * designed to support only a single clock and lane
1075 * configuration, and typically these values correspond to the
1076 * native resolution of the panel.
1077 */
1078 min_lane_count = max_lane_count;
1079 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001080 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001081
Daniel Vetter36008362013-03-27 00:44:59 +01001082 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001083 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1084 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001085
Dave Airliec6930992014-07-14 11:04:39 +10001086 for (clock = min_clock; clock <= max_clock; clock++) {
1087 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001088 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1089 link_avail = intel_dp_max_data_rate(link_clock,
1090 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001091
Daniel Vetter36008362013-03-27 00:44:59 +01001092 if (mode_rate <= link_avail) {
1093 goto found;
1094 }
1095 }
1096 }
1097 }
1098
1099 return false;
1100
1101found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001102 if (intel_dp->color_range_auto) {
1103 /*
1104 * See:
1105 * CEA-861-E - 5.1 Default Encoding Parameters
1106 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1107 */
Thierry Reding18316c82012-12-20 15:41:44 +01001108 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001109 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1110 else
1111 intel_dp->color_range = 0;
1112 }
1113
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001114 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001115 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001116
Daniel Vetter36008362013-03-27 00:44:59 +01001117 intel_dp->link_bw = bws[clock];
1118 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001119 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001120 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001121
Daniel Vetter36008362013-03-27 00:44:59 +01001122 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1123 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001124 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001125 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1126 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001127
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001128 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001129 adjusted_mode->crtc_clock,
1130 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001131 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001132
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301133 if (intel_connector->panel.downclock_mode != NULL &&
1134 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001135 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301136 intel_link_compute_m_n(bpp, lane_count,
1137 intel_connector->panel.downclock_mode->clock,
1138 pipe_config->port_clock,
1139 &pipe_config->dp_m2_n2);
1140 }
1141
Damien Lespiauea155f32014-07-29 18:06:20 +01001142 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001143 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1144 else
1145 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001146
Daniel Vetter36008362013-03-27 00:44:59 +01001147 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001148}
1149
Daniel Vetter7c62a162013-06-01 17:16:20 +02001150static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001151{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001152 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1153 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1154 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001155 struct drm_i915_private *dev_priv = dev->dev_private;
1156 u32 dpa_ctl;
1157
Daniel Vetterff9a6752013-06-01 17:16:21 +02001158 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001159 dpa_ctl = I915_READ(DP_A);
1160 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1161
Daniel Vetterff9a6752013-06-01 17:16:21 +02001162 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001163 /* For a long time we've carried around a ILK-DevA w/a for the
1164 * 160MHz clock. If we're really unlucky, it's still required.
1165 */
1166 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001167 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001168 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001169 } else {
1170 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001171 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001172 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001173
Daniel Vetterea9b6002012-11-29 15:59:31 +01001174 I915_WRITE(DP_A, dpa_ctl);
1175
1176 POSTING_READ(DP_A);
1177 udelay(500);
1178}
1179
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001180static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001181{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001182 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001183 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001184 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001185 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001186 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1187 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001188
Keith Packard417e8222011-11-01 19:54:11 -07001189 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001190 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001191 *
1192 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001193 * SNB CPU
1194 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001195 * CPT PCH
1196 *
1197 * IBX PCH and CPU are the same for almost everything,
1198 * except that the CPU DP PLL is configured in this
1199 * register
1200 *
1201 * CPT PCH is quite different, having many bits moved
1202 * to the TRANS_DP_CTL register instead. That
1203 * configuration happens (oddly) in ironlake_pch_enable
1204 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001205
Keith Packard417e8222011-11-01 19:54:11 -07001206 /* Preserve the BIOS-computed detected bit. This is
1207 * supposed to be read-only.
1208 */
1209 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001210
Keith Packard417e8222011-11-01 19:54:11 -07001211 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001212 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001213 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001214
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001215 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001216 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001217 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001218 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001219 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001220 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001221
Keith Packard417e8222011-11-01 19:54:11 -07001222 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001223
Imre Deakbc7d38a2013-05-16 14:40:36 +03001224 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001225 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1226 intel_dp->DP |= DP_SYNC_HS_HIGH;
1227 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1228 intel_dp->DP |= DP_SYNC_VS_HIGH;
1229 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1230
Jani Nikula6aba5b62013-10-04 15:08:10 +03001231 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001232 intel_dp->DP |= DP_ENHANCED_FRAMING;
1233
Daniel Vetter7c62a162013-06-01 17:16:20 +02001234 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001235 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001236 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001237 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001238
1239 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1240 intel_dp->DP |= DP_SYNC_HS_HIGH;
1241 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1242 intel_dp->DP |= DP_SYNC_VS_HIGH;
1243 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1244
Jani Nikula6aba5b62013-10-04 15:08:10 +03001245 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001246 intel_dp->DP |= DP_ENHANCED_FRAMING;
1247
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001248 if (!IS_CHERRYVIEW(dev)) {
1249 if (crtc->pipe == 1)
1250 intel_dp->DP |= DP_PIPEB_SELECT;
1251 } else {
1252 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1253 }
Keith Packard417e8222011-11-01 19:54:11 -07001254 } else {
1255 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001259#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1260#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001261
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001262#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1263#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001264
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001265#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1266#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001267
Daniel Vetter4be73782014-01-17 14:39:48 +01001268static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001269 u32 mask,
1270 u32 value)
1271{
Paulo Zanoni30add222012-10-26 19:05:45 -02001272 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001273 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001274 u32 pp_stat_reg, pp_ctrl_reg;
1275
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001276 lockdep_assert_held(&dev_priv->pps_mutex);
1277
Jani Nikulabf13e812013-09-06 07:40:05 +03001278 pp_stat_reg = _pp_stat_reg(intel_dp);
1279 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001280
1281 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001282 mask, value,
1283 I915_READ(pp_stat_reg),
1284 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001285
Jesse Barnes453c5422013-03-28 09:55:41 -07001286 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001287 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001288 I915_READ(pp_stat_reg),
1289 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001290 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001291
1292 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001293}
1294
Daniel Vetter4be73782014-01-17 14:39:48 +01001295static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001296{
1297 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001298 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001299}
1300
Daniel Vetter4be73782014-01-17 14:39:48 +01001301static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001302{
Keith Packardbd943152011-09-18 23:09:52 -07001303 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001304 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001305}
Keith Packardbd943152011-09-18 23:09:52 -07001306
Daniel Vetter4be73782014-01-17 14:39:48 +01001307static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001308{
1309 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001310
1311 /* When we disable the VDD override bit last we have to do the manual
1312 * wait. */
1313 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1314 intel_dp->panel_power_cycle_delay);
1315
Daniel Vetter4be73782014-01-17 14:39:48 +01001316 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001317}
Keith Packardbd943152011-09-18 23:09:52 -07001318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001320{
1321 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1322 intel_dp->backlight_on_delay);
1323}
1324
Daniel Vetter4be73782014-01-17 14:39:48 +01001325static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001326{
1327 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1328 intel_dp->backlight_off_delay);
1329}
Keith Packard99ea7122011-11-01 19:57:50 -07001330
Keith Packard832dd3c2011-11-01 19:34:06 -07001331/* Read the current pp_control value, unlocking the register if it
1332 * is locked
1333 */
1334
Jesse Barnes453c5422013-03-28 09:55:41 -07001335static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001336{
Jesse Barnes453c5422013-03-28 09:55:41 -07001337 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1338 struct drm_i915_private *dev_priv = dev->dev_private;
1339 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001340
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001341 lockdep_assert_held(&dev_priv->pps_mutex);
1342
Jani Nikulabf13e812013-09-06 07:40:05 +03001343 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001344 control &= ~PANEL_UNLOCK_MASK;
1345 control |= PANEL_UNLOCK_REGS;
1346 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001347}
1348
Ville Syrjälä951468f2014-09-04 14:55:31 +03001349/*
1350 * Must be paired with edp_panel_vdd_off().
1351 * Must hold pps_mutex around the whole on/off sequence.
1352 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1353 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001354static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001355{
Paulo Zanoni30add222012-10-26 19:05:45 -02001356 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1358 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001359 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001360 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001361 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001362 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001363 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001364
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001365 lockdep_assert_held(&dev_priv->pps_mutex);
1366
Keith Packard97af61f572011-09-28 16:23:51 -07001367 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001368 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001369
1370 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001371
Daniel Vetter4be73782014-01-17 14:39:48 +01001372 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001373 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001374
Imre Deak4e6e1a52014-03-27 17:45:11 +02001375 power_domain = intel_display_port_power_domain(intel_encoder);
1376 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001377
Paulo Zanonib0665d52013-10-30 19:50:27 -02001378 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001379
Daniel Vetter4be73782014-01-17 14:39:48 +01001380 if (!edp_have_panel_power(intel_dp))
1381 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001382
Jesse Barnes453c5422013-03-28 09:55:41 -07001383 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001384 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001385
Jani Nikulabf13e812013-09-06 07:40:05 +03001386 pp_stat_reg = _pp_stat_reg(intel_dp);
1387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001388
1389 I915_WRITE(pp_ctrl_reg, pp);
1390 POSTING_READ(pp_ctrl_reg);
1391 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1392 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001393 /*
1394 * If the panel wasn't on, delay before accessing aux channel
1395 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001396 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001397 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001398 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001399 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001400
1401 return need_to_disable;
1402}
1403
Ville Syrjälä951468f2014-09-04 14:55:31 +03001404/*
1405 * Must be paired with intel_edp_panel_vdd_off() or
1406 * intel_edp_panel_off().
1407 * Nested calls to these functions are not allowed since
1408 * we drop the lock. Caller must use some higher level
1409 * locking to prevent nested calls from other threads.
1410 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001411void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001412{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001413 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001414
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001415 if (!is_edp(intel_dp))
1416 return;
1417
Ville Syrjälä773538e82014-09-04 14:54:56 +03001418 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001419 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001420 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001421
1422 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001423}
1424
Daniel Vetter4be73782014-01-17 14:39:48 +01001425static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001426{
Paulo Zanoni30add222012-10-26 19:05:45 -02001427 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001428 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001429 struct intel_digital_port *intel_dig_port =
1430 dp_to_dig_port(intel_dp);
1431 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1432 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001433 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001434 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001435
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001436 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001437
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001438 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001439
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001440 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001441 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001442
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001443 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001444
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001445 pp = ironlake_get_pp_control(intel_dp);
1446 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001447
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001448 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1449 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001450
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001451 I915_WRITE(pp_ctrl_reg, pp);
1452 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001453
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001454 /* Make sure sequencer is idle before allowing subsequent activity */
1455 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1456 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001457
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001458 if ((pp & POWER_TARGET_ON) == 0)
1459 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001460
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001461 power_domain = intel_display_port_power_domain(intel_encoder);
1462 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001463}
1464
Daniel Vetter4be73782014-01-17 14:39:48 +01001465static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001466{
1467 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1468 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001469
Ville Syrjälä773538e82014-09-04 14:54:56 +03001470 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001471 if (!intel_dp->want_panel_vdd)
1472 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001473 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001474}
1475
Imre Deakaba86892014-07-30 15:57:31 +03001476static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1477{
1478 unsigned long delay;
1479
1480 /*
1481 * Queue the timer to fire a long time from now (relative to the power
1482 * down delay) to keep the panel power up across a sequence of
1483 * operations.
1484 */
1485 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1486 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1487}
1488
Ville Syrjälä951468f2014-09-04 14:55:31 +03001489/*
1490 * Must be paired with edp_panel_vdd_on().
1491 * Must hold pps_mutex around the whole on/off sequence.
1492 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1493 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001494static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001495{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001496 struct drm_i915_private *dev_priv =
1497 intel_dp_to_dev(intel_dp)->dev_private;
1498
1499 lockdep_assert_held(&dev_priv->pps_mutex);
1500
Keith Packard97af61f572011-09-28 16:23:51 -07001501 if (!is_edp(intel_dp))
1502 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001503
Keith Packardbd943152011-09-18 23:09:52 -07001504 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001505
Keith Packardbd943152011-09-18 23:09:52 -07001506 intel_dp->want_panel_vdd = false;
1507
Imre Deakaba86892014-07-30 15:57:31 +03001508 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001509 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001510 else
1511 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001512}
1513
Ville Syrjälä951468f2014-09-04 14:55:31 +03001514/*
1515 * Must be paired with intel_edp_panel_vdd_on().
1516 * Nested calls to these functions are not allowed since
1517 * we drop the lock. Caller must use some higher level
1518 * locking to prevent nested calls from other threads.
1519 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001520static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1521{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001522 if (!is_edp(intel_dp))
1523 return;
1524
Ville Syrjälä773538e82014-09-04 14:54:56 +03001525 pps_lock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001526 edp_panel_vdd_off(intel_dp, sync);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001527 pps_unlock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001528}
1529
Daniel Vetter4be73782014-01-17 14:39:48 +01001530void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001531{
Paulo Zanoni30add222012-10-26 19:05:45 -02001532 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001533 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001534 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001535 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001536
Keith Packard97af61f572011-09-28 16:23:51 -07001537 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001538 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001539
1540 DRM_DEBUG_KMS("Turn eDP power on\n");
1541
Ville Syrjälä773538e82014-09-04 14:54:56 +03001542 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001543
Daniel Vetter4be73782014-01-17 14:39:48 +01001544 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001545 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001546 goto out;
Keith Packard99ea7122011-11-01 19:57:50 -07001547 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001548
Daniel Vetter4be73782014-01-17 14:39:48 +01001549 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001550
Jani Nikulabf13e812013-09-06 07:40:05 +03001551 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001552 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001553 if (IS_GEN5(dev)) {
1554 /* ILK workaround: disable reset around power sequence */
1555 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001556 I915_WRITE(pp_ctrl_reg, pp);
1557 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001558 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001559
Keith Packard1c0ae802011-09-19 13:59:29 -07001560 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001561 if (!IS_GEN5(dev))
1562 pp |= PANEL_POWER_RESET;
1563
Jesse Barnes453c5422013-03-28 09:55:41 -07001564 I915_WRITE(pp_ctrl_reg, pp);
1565 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001566
Daniel Vetter4be73782014-01-17 14:39:48 +01001567 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001568 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001569
Keith Packard05ce1a42011-09-29 16:33:01 -07001570 if (IS_GEN5(dev)) {
1571 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001572 I915_WRITE(pp_ctrl_reg, pp);
1573 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001574 }
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001575
1576 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03001577 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001578}
1579
Daniel Vetter4be73782014-01-17 14:39:48 +01001580void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001581{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001582 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1583 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001584 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001585 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001586 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001587 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001588 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001589
Keith Packard97af61f572011-09-28 16:23:51 -07001590 if (!is_edp(intel_dp))
1591 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001592
Keith Packard99ea7122011-11-01 19:57:50 -07001593 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001594
Ville Syrjälä773538e82014-09-04 14:54:56 +03001595 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001596
Jani Nikula24f3e092014-03-17 16:43:36 +02001597 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1598
Jesse Barnes453c5422013-03-28 09:55:41 -07001599 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001600 /* We need to switch off panel power _and_ force vdd, for otherwise some
1601 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001602 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1603 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001604
Jani Nikulabf13e812013-09-06 07:40:05 +03001605 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001606
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001607 intel_dp->want_panel_vdd = false;
1608
Jesse Barnes453c5422013-03-28 09:55:41 -07001609 I915_WRITE(pp_ctrl_reg, pp);
1610 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001611
Paulo Zanonidce56b32013-12-19 14:29:40 -02001612 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001613 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001614
1615 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001616 power_domain = intel_display_port_power_domain(intel_encoder);
1617 intel_display_power_put(dev_priv, power_domain);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001618
Ville Syrjälä773538e82014-09-04 14:54:56 +03001619 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001620}
1621
Jani Nikula1250d102014-08-12 17:11:39 +03001622/* Enable backlight in the panel power control. */
1623static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001624{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001625 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1626 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001629 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001630
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001631 /*
1632 * If we enable the backlight right away following a panel power
1633 * on, we may see slight flicker as the panel syncs with the eDP
1634 * link. So delay a bit to make sure the image is solid before
1635 * allowing it to appear.
1636 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001637 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001638
Ville Syrjälä773538e82014-09-04 14:54:56 +03001639 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001640
Jesse Barnes453c5422013-03-28 09:55:41 -07001641 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001642 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001643
Jani Nikulabf13e812013-09-06 07:40:05 +03001644 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001645
1646 I915_WRITE(pp_ctrl_reg, pp);
1647 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001648
Ville Syrjälä773538e82014-09-04 14:54:56 +03001649 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001650}
1651
Jani Nikula1250d102014-08-12 17:11:39 +03001652/* Enable backlight PWM and backlight PP control. */
1653void intel_edp_backlight_on(struct intel_dp *intel_dp)
1654{
1655 if (!is_edp(intel_dp))
1656 return;
1657
1658 DRM_DEBUG_KMS("\n");
1659
1660 intel_panel_enable_backlight(intel_dp->attached_connector);
1661 _intel_edp_backlight_on(intel_dp);
1662}
1663
1664/* Disable backlight in the panel power control. */
1665static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001666{
Paulo Zanoni30add222012-10-26 19:05:45 -02001667 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001670 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001671
Keith Packardf01eca22011-09-28 16:48:10 -07001672 if (!is_edp(intel_dp))
1673 return;
1674
Ville Syrjälä773538e82014-09-04 14:54:56 +03001675 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001676
Jesse Barnes453c5422013-03-28 09:55:41 -07001677 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001678 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001679
Jani Nikulabf13e812013-09-06 07:40:05 +03001680 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001681
1682 I915_WRITE(pp_ctrl_reg, pp);
1683 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001684
Ville Syrjälä773538e82014-09-04 14:54:56 +03001685 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001686
Paulo Zanonidce56b32013-12-19 14:29:40 -02001687 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001688 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001689}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001690
Jani Nikula1250d102014-08-12 17:11:39 +03001691/* Disable backlight PP control and backlight PWM. */
1692void intel_edp_backlight_off(struct intel_dp *intel_dp)
1693{
1694 if (!is_edp(intel_dp))
1695 return;
1696
1697 DRM_DEBUG_KMS("\n");
1698
1699 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001700 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001701}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001702
Jani Nikula73580fb72014-08-12 17:11:41 +03001703/*
1704 * Hook for controlling the panel power control backlight through the bl_power
1705 * sysfs attribute. Take care to handle multiple calls.
1706 */
1707static void intel_edp_backlight_power(struct intel_connector *connector,
1708 bool enable)
1709{
1710 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001711 bool is_enabled;
1712
Ville Syrjälä773538e82014-09-04 14:54:56 +03001713 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001714 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001715 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001716
1717 if (is_enabled == enable)
1718 return;
1719
Jani Nikula23ba9372014-08-27 14:08:43 +03001720 DRM_DEBUG_KMS("panel power control backlight %s\n",
1721 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001722
1723 if (enable)
1724 _intel_edp_backlight_on(intel_dp);
1725 else
1726 _intel_edp_backlight_off(intel_dp);
1727}
1728
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001729static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001730{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001731 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1732 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1733 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 u32 dpa_ctl;
1736
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001737 assert_pipe_disabled(dev_priv,
1738 to_intel_crtc(crtc)->pipe);
1739
Jesse Barnesd240f202010-08-13 15:43:26 -07001740 DRM_DEBUG_KMS("\n");
1741 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001742 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1743 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1744
1745 /* We don't adjust intel_dp->DP while tearing down the link, to
1746 * facilitate link retraining (e.g. after hotplug). Hence clear all
1747 * enable bits here to ensure that we don't enable too much. */
1748 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1749 intel_dp->DP |= DP_PLL_ENABLE;
1750 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001751 POSTING_READ(DP_A);
1752 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001753}
1754
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001755static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001756{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001757 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1758 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1759 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 u32 dpa_ctl;
1762
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001763 assert_pipe_disabled(dev_priv,
1764 to_intel_crtc(crtc)->pipe);
1765
Jesse Barnesd240f202010-08-13 15:43:26 -07001766 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001767 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1768 "dp pll off, should be on\n");
1769 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1770
1771 /* We can't rely on the value tracked for the DP register in
1772 * intel_dp->DP because link_down must not change that (otherwise link
1773 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001774 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001775 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001776 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001777 udelay(200);
1778}
1779
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001780/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001781void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001782{
1783 int ret, i;
1784
1785 /* Should have a valid DPCD by this point */
1786 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1787 return;
1788
1789 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001790 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1791 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001792 } else {
1793 /*
1794 * When turning on, we need to retry for 1ms to give the sink
1795 * time to wake up.
1796 */
1797 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001798 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1799 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001800 if (ret == 1)
1801 break;
1802 msleep(1);
1803 }
1804 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001805
1806 if (ret != 1)
1807 DRM_DEBUG_KMS("failed to %s sink power state\n",
1808 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001809}
1810
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001811static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1812 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001813{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001815 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001816 struct drm_device *dev = encoder->base.dev;
1817 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001818 enum intel_display_power_domain power_domain;
1819 u32 tmp;
1820
1821 power_domain = intel_display_port_power_domain(encoder);
1822 if (!intel_display_power_enabled(dev_priv, power_domain))
1823 return false;
1824
1825 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001826
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001827 if (!(tmp & DP_PORT_EN))
1828 return false;
1829
Imre Deakbc7d38a2013-05-16 14:40:36 +03001830 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001831 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001832 } else if (IS_CHERRYVIEW(dev)) {
1833 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001834 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001835 *pipe = PORT_TO_PIPE(tmp);
1836 } else {
1837 u32 trans_sel;
1838 u32 trans_dp;
1839 int i;
1840
1841 switch (intel_dp->output_reg) {
1842 case PCH_DP_B:
1843 trans_sel = TRANS_DP_PORT_SEL_B;
1844 break;
1845 case PCH_DP_C:
1846 trans_sel = TRANS_DP_PORT_SEL_C;
1847 break;
1848 case PCH_DP_D:
1849 trans_sel = TRANS_DP_PORT_SEL_D;
1850 break;
1851 default:
1852 return true;
1853 }
1854
Damien Lespiau055e3932014-08-18 13:49:10 +01001855 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001856 trans_dp = I915_READ(TRANS_DP_CTL(i));
1857 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1858 *pipe = i;
1859 return true;
1860 }
1861 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001862
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001863 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1864 intel_dp->output_reg);
1865 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001866
1867 return true;
1868}
1869
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001870static void intel_dp_get_config(struct intel_encoder *encoder,
1871 struct intel_crtc_config *pipe_config)
1872{
1873 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001874 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001875 struct drm_device *dev = encoder->base.dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 enum port port = dp_to_dig_port(intel_dp)->port;
1878 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001879 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001880
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001881 tmp = I915_READ(intel_dp->output_reg);
1882 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1883 pipe_config->has_audio = true;
1884
Xiong Zhang63000ef2013-06-28 12:59:06 +08001885 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001886 if (tmp & DP_SYNC_HS_HIGH)
1887 flags |= DRM_MODE_FLAG_PHSYNC;
1888 else
1889 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001890
Xiong Zhang63000ef2013-06-28 12:59:06 +08001891 if (tmp & DP_SYNC_VS_HIGH)
1892 flags |= DRM_MODE_FLAG_PVSYNC;
1893 else
1894 flags |= DRM_MODE_FLAG_NVSYNC;
1895 } else {
1896 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1897 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1898 flags |= DRM_MODE_FLAG_PHSYNC;
1899 else
1900 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001901
Xiong Zhang63000ef2013-06-28 12:59:06 +08001902 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1903 flags |= DRM_MODE_FLAG_PVSYNC;
1904 else
1905 flags |= DRM_MODE_FLAG_NVSYNC;
1906 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001907
1908 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001909
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001910 pipe_config->has_dp_encoder = true;
1911
1912 intel_dp_get_m_n(crtc, pipe_config);
1913
Ville Syrjälä18442d02013-09-13 16:00:08 +03001914 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001915 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1916 pipe_config->port_clock = 162000;
1917 else
1918 pipe_config->port_clock = 270000;
1919 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001920
1921 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1922 &pipe_config->dp_m_n);
1923
1924 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1925 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1926
Damien Lespiau241bfc32013-09-25 16:45:37 +01001927 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001928
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001929 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1930 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1931 /*
1932 * This is a big fat ugly hack.
1933 *
1934 * Some machines in UEFI boot mode provide us a VBT that has 18
1935 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1936 * unknown we fail to light up. Yet the same BIOS boots up with
1937 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1938 * max, not what it tells us to use.
1939 *
1940 * Note: This will still be broken if the eDP panel is not lit
1941 * up by the BIOS, and thus we can't get the mode at module
1942 * load.
1943 */
1944 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1945 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1946 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1947 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001948}
1949
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001950static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001951{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001952 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001953}
1954
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001955static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1956{
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958
Ben Widawsky18b59922013-09-20 09:35:30 -07001959 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001960 return false;
1961
Ben Widawsky18b59922013-09-20 09:35:30 -07001962 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001963}
1964
1965static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1966 struct edp_vsc_psr *vsc_psr)
1967{
1968 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1969 struct drm_device *dev = dig_port->base.base.dev;
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1972 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1973 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1974 uint32_t *data = (uint32_t *) vsc_psr;
1975 unsigned int i;
1976
1977 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1978 the video DIP being updated before program video DIP data buffer
1979 registers for DIP being updated. */
1980 I915_WRITE(ctl_reg, 0);
1981 POSTING_READ(ctl_reg);
1982
1983 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1984 if (i < sizeof(struct edp_vsc_psr))
1985 I915_WRITE(data_reg + i, *data++);
1986 else
1987 I915_WRITE(data_reg + i, 0);
1988 }
1989
1990 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1991 POSTING_READ(ctl_reg);
1992}
1993
1994static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1995{
1996 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 struct edp_vsc_psr psr_vsc;
1999
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002000 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2001 memset(&psr_vsc, 0, sizeof(psr_vsc));
2002 psr_vsc.sdp_header.HB0 = 0;
2003 psr_vsc.sdp_header.HB1 = 0x7;
2004 psr_vsc.sdp_header.HB2 = 0x2;
2005 psr_vsc.sdp_header.HB3 = 0x8;
2006 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
2007
2008 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07002009 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03002010 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002011}
2012
2013static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2014{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002015 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2016 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002017 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002018 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002019 int precharge = 0x3;
2020 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002021 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002022
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002023 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2024
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002025 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2026 only_standby = true;
2027
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002028 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002029 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002030 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2031 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002032 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002033 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2034 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002035
2036 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07002037 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
2038 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
2039 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002040 DP_AUX_CH_CTL_TIME_OUT_400us |
2041 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
2042 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2043 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2044}
2045
2046static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2047{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002048 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2049 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 uint32_t max_sleep_time = 0x1f;
2052 uint32_t idle_frames = 1;
2053 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002054 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002055 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002056
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002057 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2058 only_standby = true;
2059
2060 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002061 val |= EDP_PSR_LINK_STANDBY;
2062 val |= EDP_PSR_TP2_TP3_TIME_0us;
2063 val |= EDP_PSR_TP1_TIME_0us;
2064 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002065 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002066 } else
2067 val |= EDP_PSR_LINK_DISABLE;
2068
Ben Widawsky18b59922013-09-20 09:35:30 -07002069 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002070 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002071 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2072 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2073 EDP_PSR_ENABLE);
2074}
2075
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002076static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2077{
2078 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2079 struct drm_device *dev = dig_port->base.base.dev;
2080 struct drm_i915_private *dev_priv = dev->dev_private;
2081 struct drm_crtc *crtc = dig_port->base.base.crtc;
2082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002083
Daniel Vetterf0355c42014-07-11 10:30:15 -07002084 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002085 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2086 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2087
Rodrigo Vivia031d702013-10-03 16:15:06 -03002088 dev_priv->psr.source_ok = false;
2089
Daniel Vetter9ca15302014-07-11 10:30:16 -07002090 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002091 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002092 return false;
2093 }
2094
Jani Nikulad330a952014-01-21 11:24:25 +02002095 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002096 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002097 return false;
2098 }
2099
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002100 /* Below limitations aren't valid for Broadwell */
2101 if (IS_BROADWELL(dev))
2102 goto out;
2103
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002104 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2105 S3D_ENABLE) {
2106 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002107 return false;
2108 }
2109
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002110 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002111 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002112 return false;
2113 }
2114
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002115 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002116 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002117 return true;
2118}
2119
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002120static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002121{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2123 struct drm_device *dev = intel_dig_port->base.base.dev;
2124 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002125
Daniel Vetter36383792014-07-11 10:30:13 -07002126 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2127 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002128 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002129
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002130 /* Enable PSR on the panel */
2131 intel_edp_psr_enable_sink(intel_dp);
2132
2133 /* Enable PSR on the host */
2134 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002135
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002136 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002137}
2138
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002139void intel_edp_psr_enable(struct intel_dp *intel_dp)
2140{
2141 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002142 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002143
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002144 if (!HAS_PSR(dev)) {
2145 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2146 return;
2147 }
2148
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002149 if (!is_edp_psr(intel_dp)) {
2150 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2151 return;
2152 }
2153
Daniel Vetterf0355c42014-07-11 10:30:15 -07002154 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002155 if (dev_priv->psr.enabled) {
2156 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07002157 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002158 return;
2159 }
2160
Daniel Vetter9ca15302014-07-11 10:30:16 -07002161 dev_priv->psr.busy_frontbuffer_bits = 0;
2162
Rodrigo Vivi16487252014-06-12 10:16:39 -07002163 /* Setup PSR once */
2164 intel_edp_psr_setup(intel_dp);
2165
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002166 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07002167 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002168 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002169}
2170
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002171void intel_edp_psr_disable(struct intel_dp *intel_dp)
2172{
2173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2174 struct drm_i915_private *dev_priv = dev->dev_private;
2175
Daniel Vetterf0355c42014-07-11 10:30:15 -07002176 mutex_lock(&dev_priv->psr.lock);
2177 if (!dev_priv->psr.enabled) {
2178 mutex_unlock(&dev_priv->psr.lock);
2179 return;
2180 }
2181
Daniel Vetter36383792014-07-11 10:30:13 -07002182 if (dev_priv->psr.active) {
2183 I915_WRITE(EDP_PSR_CTL(dev),
2184 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002185
Daniel Vetter36383792014-07-11 10:30:13 -07002186 /* Wait till PSR is idle */
2187 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2188 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2189 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2190
2191 dev_priv->psr.active = false;
2192 } else {
2193 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2194 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002195
Daniel Vetter2807cf62014-07-11 10:30:11 -07002196 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002197 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002198
2199 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002200}
2201
Daniel Vetterf02a3262014-06-16 19:51:21 +02002202static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002203{
2204 struct drm_i915_private *dev_priv =
2205 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002206 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002207
Daniel Vetterf0355c42014-07-11 10:30:15 -07002208 mutex_lock(&dev_priv->psr.lock);
2209 intel_dp = dev_priv->psr.enabled;
2210
Daniel Vetter2807cf62014-07-11 10:30:11 -07002211 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002212 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002213
Daniel Vetter9ca15302014-07-11 10:30:16 -07002214 /*
2215 * The delayed work can race with an invalidate hence we need to
2216 * recheck. Since psr_flush first clears this and then reschedules we
2217 * won't ever miss a flush when bailing out here.
2218 */
2219 if (dev_priv->psr.busy_frontbuffer_bits)
2220 goto unlock;
2221
2222 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002223unlock:
2224 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002225}
2226
Daniel Vetter9ca15302014-07-11 10:30:16 -07002227static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002228{
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230
Daniel Vetter36383792014-07-11 10:30:13 -07002231 if (dev_priv->psr.active) {
2232 u32 val = I915_READ(EDP_PSR_CTL(dev));
2233
2234 WARN_ON(!(val & EDP_PSR_ENABLE));
2235
2236 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2237
2238 dev_priv->psr.active = false;
2239 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002240
Daniel Vetter9ca15302014-07-11 10:30:16 -07002241}
2242
2243void intel_edp_psr_invalidate(struct drm_device *dev,
2244 unsigned frontbuffer_bits)
2245{
2246 struct drm_i915_private *dev_priv = dev->dev_private;
2247 struct drm_crtc *crtc;
2248 enum pipe pipe;
2249
Daniel Vetter9ca15302014-07-11 10:30:16 -07002250 mutex_lock(&dev_priv->psr.lock);
2251 if (!dev_priv->psr.enabled) {
2252 mutex_unlock(&dev_priv->psr.lock);
2253 return;
2254 }
2255
2256 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2257 pipe = to_intel_crtc(crtc)->pipe;
2258
2259 intel_edp_psr_do_exit(dev);
2260
2261 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2262
2263 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2264 mutex_unlock(&dev_priv->psr.lock);
2265}
2266
2267void intel_edp_psr_flush(struct drm_device *dev,
2268 unsigned frontbuffer_bits)
2269{
2270 struct drm_i915_private *dev_priv = dev->dev_private;
2271 struct drm_crtc *crtc;
2272 enum pipe pipe;
2273
Daniel Vetter9ca15302014-07-11 10:30:16 -07002274 mutex_lock(&dev_priv->psr.lock);
2275 if (!dev_priv->psr.enabled) {
2276 mutex_unlock(&dev_priv->psr.lock);
2277 return;
2278 }
2279
2280 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2281 pipe = to_intel_crtc(crtc)->pipe;
2282 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2283
2284 /*
2285 * On Haswell sprite plane updates don't result in a psr invalidating
2286 * signal in the hardware. Which means we need to manually fake this in
2287 * software for all flushes, not just when we've seen a preceding
2288 * invalidation through frontbuffer rendering.
2289 */
2290 if (IS_HASWELL(dev) &&
2291 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2292 intel_edp_psr_do_exit(dev);
2293
2294 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2295 schedule_delayed_work(&dev_priv->psr.work,
2296 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002297 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002298}
2299
2300void intel_edp_psr_init(struct drm_device *dev)
2301{
2302 struct drm_i915_private *dev_priv = dev->dev_private;
2303
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002304 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002305 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002306}
2307
Daniel Vettere8cb4552012-07-01 13:05:48 +02002308static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002309{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002310 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002311 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002312
2313 /* Make sure the panel is off before trying to change the mode. But also
2314 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002315 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002316 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002317 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002318 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002319
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002320 /* disable the port before the pipe on g4x */
2321 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002322 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002323}
2324
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002325static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002326{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002327 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002328 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002329
Ville Syrjälä49277c32014-03-31 18:21:26 +03002330 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002331 if (port == PORT_A)
2332 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002333}
2334
2335static void vlv_post_disable_dp(struct intel_encoder *encoder)
2336{
2337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2338
2339 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002340}
2341
Ville Syrjälä580d3812014-04-09 13:29:00 +03002342static void chv_post_disable_dp(struct intel_encoder *encoder)
2343{
2344 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2345 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2346 struct drm_device *dev = encoder->base.dev;
2347 struct drm_i915_private *dev_priv = dev->dev_private;
2348 struct intel_crtc *intel_crtc =
2349 to_intel_crtc(encoder->base.crtc);
2350 enum dpio_channel ch = vlv_dport_to_channel(dport);
2351 enum pipe pipe = intel_crtc->pipe;
2352 u32 val;
2353
2354 intel_dp_link_down(intel_dp);
2355
2356 mutex_lock(&dev_priv->dpio_lock);
2357
2358 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002359 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002360 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002361 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002362
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002363 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2364 val |= CHV_PCS_REQ_SOFTRESET_EN;
2365 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2366
2367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002368 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2370
2371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2372 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002374
2375 mutex_unlock(&dev_priv->dpio_lock);
2376}
2377
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002378static void
2379_intel_dp_set_link_train(struct intel_dp *intel_dp,
2380 uint32_t *DP,
2381 uint8_t dp_train_pat)
2382{
2383 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2384 struct drm_device *dev = intel_dig_port->base.base.dev;
2385 struct drm_i915_private *dev_priv = dev->dev_private;
2386 enum port port = intel_dig_port->port;
2387
2388 if (HAS_DDI(dev)) {
2389 uint32_t temp = I915_READ(DP_TP_CTL(port));
2390
2391 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2392 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2393 else
2394 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2395
2396 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2397 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2398 case DP_TRAINING_PATTERN_DISABLE:
2399 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2400
2401 break;
2402 case DP_TRAINING_PATTERN_1:
2403 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2404 break;
2405 case DP_TRAINING_PATTERN_2:
2406 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2407 break;
2408 case DP_TRAINING_PATTERN_3:
2409 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2410 break;
2411 }
2412 I915_WRITE(DP_TP_CTL(port), temp);
2413
2414 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2415 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2416
2417 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2418 case DP_TRAINING_PATTERN_DISABLE:
2419 *DP |= DP_LINK_TRAIN_OFF_CPT;
2420 break;
2421 case DP_TRAINING_PATTERN_1:
2422 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2423 break;
2424 case DP_TRAINING_PATTERN_2:
2425 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2426 break;
2427 case DP_TRAINING_PATTERN_3:
2428 DRM_ERROR("DP training pattern 3 not supported\n");
2429 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2430 break;
2431 }
2432
2433 } else {
2434 if (IS_CHERRYVIEW(dev))
2435 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2436 else
2437 *DP &= ~DP_LINK_TRAIN_MASK;
2438
2439 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2440 case DP_TRAINING_PATTERN_DISABLE:
2441 *DP |= DP_LINK_TRAIN_OFF;
2442 break;
2443 case DP_TRAINING_PATTERN_1:
2444 *DP |= DP_LINK_TRAIN_PAT_1;
2445 break;
2446 case DP_TRAINING_PATTERN_2:
2447 *DP |= DP_LINK_TRAIN_PAT_2;
2448 break;
2449 case DP_TRAINING_PATTERN_3:
2450 if (IS_CHERRYVIEW(dev)) {
2451 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2452 } else {
2453 DRM_ERROR("DP training pattern 3 not supported\n");
2454 *DP |= DP_LINK_TRAIN_PAT_2;
2455 }
2456 break;
2457 }
2458 }
2459}
2460
2461static void intel_dp_enable_port(struct intel_dp *intel_dp)
2462{
2463 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465
2466 intel_dp->DP |= DP_PORT_EN;
2467
2468 /* enable with pattern 1 (as per spec) */
2469 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2470 DP_TRAINING_PATTERN_1);
2471
2472 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2473 POSTING_READ(intel_dp->output_reg);
2474}
2475
Daniel Vettere8cb4552012-07-01 13:05:48 +02002476static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002477{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2479 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002481 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002483 if (WARN_ON(dp_reg & DP_PORT_EN))
2484 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002485
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002486 intel_dp_enable_port(intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02002487 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002488 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002489 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002490 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2491 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002493 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002494}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002495
Jani Nikulaecff4f32013-09-06 07:38:29 +03002496static void g4x_enable_dp(struct intel_encoder *encoder)
2497{
Jani Nikula828f5c62013-09-05 16:44:45 +03002498 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2499
Jani Nikulaecff4f32013-09-06 07:38:29 +03002500 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002501 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002503
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002504static void vlv_enable_dp(struct intel_encoder *encoder)
2505{
Jani Nikula828f5c62013-09-05 16:44:45 +03002506 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2507
Daniel Vetter4be73782014-01-17 14:39:48 +01002508 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509}
2510
Jani Nikulaecff4f32013-09-06 07:38:29 +03002511static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002512{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002514 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002515
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002516 intel_dp_prepare(encoder);
2517
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002518 /* Only ilk+ has port A */
2519 if (dport->port == PORT_A) {
2520 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002521 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002522 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002523}
2524
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002525static void vlv_steal_power_sequencer(struct drm_device *dev,
2526 enum pipe pipe)
2527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 struct intel_encoder *encoder;
2530
2531 lockdep_assert_held(&dev_priv->pps_mutex);
2532
2533 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2534 base.head) {
2535 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002536 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002537
2538 if (encoder->type != INTEL_OUTPUT_EDP)
2539 continue;
2540
2541 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002542 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002543
2544 if (intel_dp->pps_pipe != pipe)
2545 continue;
2546
2547 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002548 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002549
2550 /* make sure vdd is off before we steal it */
2551 edp_panel_vdd_off_sync(intel_dp);
2552
2553 intel_dp->pps_pipe = INVALID_PIPE;
2554 }
2555}
2556
2557static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2558{
2559 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2560 struct intel_encoder *encoder = &intel_dig_port->base;
2561 struct drm_device *dev = encoder->base.dev;
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2564 struct edp_power_seq power_seq;
2565
2566 lockdep_assert_held(&dev_priv->pps_mutex);
2567
2568 if (intel_dp->pps_pipe == crtc->pipe)
2569 return;
2570
2571 /*
2572 * If another power sequencer was being used on this
2573 * port previously make sure to turn off vdd there while
2574 * we still have control of it.
2575 */
2576 if (intel_dp->pps_pipe != INVALID_PIPE)
2577 edp_panel_vdd_off_sync(intel_dp);
2578
2579 /*
2580 * We may be stealing the power
2581 * sequencer from another port.
2582 */
2583 vlv_steal_power_sequencer(dev, crtc->pipe);
2584
2585 /* now it's all ours */
2586 intel_dp->pps_pipe = crtc->pipe;
2587
2588 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2589 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2590
2591 /* init power sequencer on this pipe and port */
2592 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2593 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2594 &power_seq);
2595}
2596
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002597static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2598{
2599 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2600 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002601 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002602 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002603 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002604 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002605 int pipe = intel_crtc->pipe;
2606 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002607
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002608 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002609
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002610 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002611 val = 0;
2612 if (pipe)
2613 val |= (1<<21);
2614 else
2615 val &= ~(1<<21);
2616 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002617 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2618 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2619 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002620
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002621 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002622
Imre Deak2cac6132014-01-30 16:50:42 +02002623 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002624 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002625 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002626 pps_unlock(intel_dp);
Imre Deak2cac6132014-01-30 16:50:42 +02002627 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002628
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002629 intel_enable_dp(encoder);
2630
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002631 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002632}
2633
Jani Nikulaecff4f32013-09-06 07:38:29 +03002634static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002635{
2636 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2637 struct drm_device *dev = encoder->base.dev;
2638 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002639 struct intel_crtc *intel_crtc =
2640 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002641 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002642 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002643
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002644 intel_dp_prepare(encoder);
2645
Jesse Barnes89b667f2013-04-18 14:51:36 -07002646 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002647 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002648 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002649 DPIO_PCS_TX_LANE2_RESET |
2650 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002651 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002652 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2653 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2654 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2655 DPIO_PCS_CLK_SOFT_RESET);
2656
2657 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002658 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2659 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2660 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002661 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002662}
2663
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002664static void chv_pre_enable_dp(struct intel_encoder *encoder)
2665{
2666 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2667 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2668 struct drm_device *dev = encoder->base.dev;
2669 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002670 struct intel_crtc *intel_crtc =
2671 to_intel_crtc(encoder->base.crtc);
2672 enum dpio_channel ch = vlv_dport_to_channel(dport);
2673 int pipe = intel_crtc->pipe;
2674 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002675 u32 val;
2676
2677 mutex_lock(&dev_priv->dpio_lock);
2678
2679 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002680 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002681 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002682 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002683
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002684 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2685 val |= CHV_PCS_REQ_SOFTRESET_EN;
2686 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2687
2688 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002689 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002690 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2691
2692 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2693 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2694 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002695
2696 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002697 for (i = 0; i < 4; i++) {
2698 /* Set the latency optimal bit */
2699 data = (i == 1) ? 0x0 : 0x6;
2700 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2701 data << DPIO_FRC_LATENCY_SHFIT);
2702
2703 /* Set the upar bit */
2704 data = (i == 1) ? 0x0 : 0x1;
2705 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2706 data << DPIO_UPAR_SHIFT);
2707 }
2708
2709 /* Data lane stagger programming */
2710 /* FIXME: Fix up value only after power analysis */
2711
2712 mutex_unlock(&dev_priv->dpio_lock);
2713
2714 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002715 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002716 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002717 pps_unlock(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002718 }
2719
2720 intel_enable_dp(encoder);
2721
2722 vlv_wait_port_ready(dev_priv, dport);
2723}
2724
Ville Syrjälä9197c882014-04-09 13:29:05 +03002725static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2726{
2727 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2728 struct drm_device *dev = encoder->base.dev;
2729 struct drm_i915_private *dev_priv = dev->dev_private;
2730 struct intel_crtc *intel_crtc =
2731 to_intel_crtc(encoder->base.crtc);
2732 enum dpio_channel ch = vlv_dport_to_channel(dport);
2733 enum pipe pipe = intel_crtc->pipe;
2734 u32 val;
2735
Ville Syrjälä625695f2014-06-28 02:04:02 +03002736 intel_dp_prepare(encoder);
2737
Ville Syrjälä9197c882014-04-09 13:29:05 +03002738 mutex_lock(&dev_priv->dpio_lock);
2739
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002740 /* program left/right clock distribution */
2741 if (pipe != PIPE_B) {
2742 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2743 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2744 if (ch == DPIO_CH0)
2745 val |= CHV_BUFLEFTENA1_FORCE;
2746 if (ch == DPIO_CH1)
2747 val |= CHV_BUFRIGHTENA1_FORCE;
2748 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2749 } else {
2750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2751 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2752 if (ch == DPIO_CH0)
2753 val |= CHV_BUFLEFTENA2_FORCE;
2754 if (ch == DPIO_CH1)
2755 val |= CHV_BUFRIGHTENA2_FORCE;
2756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2757 }
2758
Ville Syrjälä9197c882014-04-09 13:29:05 +03002759 /* program clock channel usage */
2760 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2761 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2762 if (pipe != PIPE_B)
2763 val &= ~CHV_PCS_USEDCLKCHANNEL;
2764 else
2765 val |= CHV_PCS_USEDCLKCHANNEL;
2766 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2767
2768 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2769 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2770 if (pipe != PIPE_B)
2771 val &= ~CHV_PCS_USEDCLKCHANNEL;
2772 else
2773 val |= CHV_PCS_USEDCLKCHANNEL;
2774 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2775
2776 /*
2777 * This a a bit weird since generally CL
2778 * matches the pipe, but here we need to
2779 * pick the CL based on the port.
2780 */
2781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2782 if (pipe != PIPE_B)
2783 val &= ~CHV_CMN_USEDCLKCHANNEL;
2784 else
2785 val |= CHV_CMN_USEDCLKCHANNEL;
2786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2787
2788 mutex_unlock(&dev_priv->dpio_lock);
2789}
2790
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002792 * Native read with retry for link status and receiver capability reads for
2793 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002794 *
2795 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2796 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002797 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002798static ssize_t
2799intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2800 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002801{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002802 ssize_t ret;
2803 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002804
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002805 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002806 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2807 if (ret == size)
2808 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002809 msleep(1);
2810 }
2811
Jani Nikula9d1a1032014-03-14 16:51:15 +02002812 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002813}
2814
2815/*
2816 * Fetch AUX CH registers 0x202 - 0x207 which contain
2817 * link status information
2818 */
2819static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002820intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002821{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002822 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2823 DP_LANE0_1_STATUS,
2824 link_status,
2825 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002826}
2827
Paulo Zanoni11002442014-06-13 18:45:41 -03002828/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002829static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002830intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002831{
Paulo Zanoni30add222012-10-26 19:05:45 -02002832 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002833 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002834
Paulo Zanoni9576c272014-06-13 18:45:40 -03002835 if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302836 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002837 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302838 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002839 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302840 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002841 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302842 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002843}
2844
2845static uint8_t
2846intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2847{
Paulo Zanoni30add222012-10-26 19:05:45 -02002848 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002849 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002850
Paulo Zanoni9576c272014-06-13 18:45:40 -03002851 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002852 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302853 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2854 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2855 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2856 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2857 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2858 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2859 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002860 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302861 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002862 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002863 } else if (IS_VALLEYVIEW(dev)) {
2864 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2866 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2868 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2869 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2870 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2871 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002872 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302873 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002874 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002875 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002876 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2878 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2880 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2881 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002882 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002884 }
2885 } else {
2886 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2888 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2890 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2892 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2893 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002894 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002896 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002897 }
2898}
2899
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002900static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2901{
2902 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002905 struct intel_crtc *intel_crtc =
2906 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002907 unsigned long demph_reg_value, preemph_reg_value,
2908 uniqtranscale_reg_value;
2909 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002910 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002911 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002912
2913 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002915 preemph_reg_value = 0x0004000;
2916 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002918 demph_reg_value = 0x2B405555;
2919 uniqtranscale_reg_value = 0x552AB83A;
2920 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002922 demph_reg_value = 0x2B404040;
2923 uniqtranscale_reg_value = 0x5548B83A;
2924 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002926 demph_reg_value = 0x2B245555;
2927 uniqtranscale_reg_value = 0x5560B83A;
2928 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 demph_reg_value = 0x2B405555;
2931 uniqtranscale_reg_value = 0x5598DA3A;
2932 break;
2933 default:
2934 return 0;
2935 }
2936 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002938 preemph_reg_value = 0x0002000;
2939 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002941 demph_reg_value = 0x2B404040;
2942 uniqtranscale_reg_value = 0x5552B83A;
2943 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 demph_reg_value = 0x2B404848;
2946 uniqtranscale_reg_value = 0x5580B83A;
2947 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002949 demph_reg_value = 0x2B404040;
2950 uniqtranscale_reg_value = 0x55ADDA3A;
2951 break;
2952 default:
2953 return 0;
2954 }
2955 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 preemph_reg_value = 0x0000000;
2958 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002960 demph_reg_value = 0x2B305555;
2961 uniqtranscale_reg_value = 0x5570B83A;
2962 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002964 demph_reg_value = 0x2B2B4040;
2965 uniqtranscale_reg_value = 0x55ADDA3A;
2966 break;
2967 default:
2968 return 0;
2969 }
2970 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 preemph_reg_value = 0x0006000;
2973 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 demph_reg_value = 0x1B405555;
2976 uniqtranscale_reg_value = 0x55ADDA3A;
2977 break;
2978 default:
2979 return 0;
2980 }
2981 break;
2982 default:
2983 return 0;
2984 }
2985
Chris Wilson0980a602013-07-26 19:57:35 +01002986 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002987 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2988 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2989 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002991 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2992 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2993 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2994 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002995 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996
2997 return 0;
2998}
2999
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3001{
3002 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3003 struct drm_i915_private *dev_priv = dev->dev_private;
3004 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3005 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003006 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003007 uint8_t train_set = intel_dp->train_set[0];
3008 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003009 enum pipe pipe = intel_crtc->pipe;
3010 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003011
3012 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003014 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003016 deemph_reg_value = 128;
3017 margin_reg_value = 52;
3018 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003020 deemph_reg_value = 128;
3021 margin_reg_value = 77;
3022 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003024 deemph_reg_value = 128;
3025 margin_reg_value = 102;
3026 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003028 deemph_reg_value = 128;
3029 margin_reg_value = 154;
3030 /* FIXME extra to set for 1200 */
3031 break;
3032 default:
3033 return 0;
3034 }
3035 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003037 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003039 deemph_reg_value = 85;
3040 margin_reg_value = 78;
3041 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003043 deemph_reg_value = 85;
3044 margin_reg_value = 116;
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003047 deemph_reg_value = 85;
3048 margin_reg_value = 154;
3049 break;
3050 default:
3051 return 0;
3052 }
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303056 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003057 deemph_reg_value = 64;
3058 margin_reg_value = 104;
3059 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303060 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003061 deemph_reg_value = 64;
3062 margin_reg_value = 154;
3063 break;
3064 default:
3065 return 0;
3066 }
3067 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303070 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003071 deemph_reg_value = 43;
3072 margin_reg_value = 154;
3073 break;
3074 default:
3075 return 0;
3076 }
3077 break;
3078 default:
3079 return 0;
3080 }
3081
3082 mutex_lock(&dev_priv->dpio_lock);
3083
3084 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003085 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3086 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3087 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3088
3089 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3090 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3091 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092
3093 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003094 for (i = 0; i < 4; i++) {
3095 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3096 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3097 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3098 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3099 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100
3101 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003102 for (i = 0; i < 4; i++) {
3103 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003104 val &= ~DPIO_SWING_MARGIN000_MASK;
3105 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003106 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3107 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003108
3109 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003110 for (i = 0; i < 4; i++) {
3111 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3112 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3113 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3114 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115
3116 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003120
3121 /*
3122 * The document said it needs to set bit 27 for ch0 and bit 26
3123 * for ch1. Might be a typo in the doc.
3124 * For now, for this unique transition scale selection, set bit
3125 * 27 for ch0 and ch1.
3126 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003127 for (i = 0; i < 4; i++) {
3128 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3129 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3130 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3131 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003132
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003133 for (i = 0; i < 4; i++) {
3134 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3135 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3136 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3137 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3138 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 }
3140
3141 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003142 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3143 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3144 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3145
3146 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3147 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3148 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149
3150 /* LRC Bypass */
3151 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3152 val |= DPIO_LRC_BYPASS;
3153 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3154
3155 mutex_unlock(&dev_priv->dpio_lock);
3156
3157 return 0;
3158}
3159
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003160static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003161intel_get_adjust_train(struct intel_dp *intel_dp,
3162 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163{
3164 uint8_t v = 0;
3165 uint8_t p = 0;
3166 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003167 uint8_t voltage_max;
3168 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169
Jesse Barnes33a34e42010-09-08 12:42:02 -07003170 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003171 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3172 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173
3174 if (this_v > v)
3175 v = this_v;
3176 if (this_p > p)
3177 p = this_p;
3178 }
3179
Keith Packard1a2eb462011-11-16 16:26:07 -08003180 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003181 if (v >= voltage_max)
3182 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183
Keith Packard1a2eb462011-11-16 16:26:07 -08003184 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3185 if (p >= preemph_max)
3186 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003187
3188 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003189 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003190}
3191
3192static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003193intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003195 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003197 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199 default:
3200 signal_levels |= DP_VOLTAGE_0_4;
3201 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003203 signal_levels |= DP_VOLTAGE_0_6;
3204 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206 signal_levels |= DP_VOLTAGE_0_8;
3207 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209 signal_levels |= DP_VOLTAGE_1_2;
3210 break;
3211 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003212 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003214 default:
3215 signal_levels |= DP_PRE_EMPHASIS_0;
3216 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003218 signal_levels |= DP_PRE_EMPHASIS_3_5;
3219 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003221 signal_levels |= DP_PRE_EMPHASIS_6;
3222 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003224 signal_levels |= DP_PRE_EMPHASIS_9_5;
3225 break;
3226 }
3227 return signal_levels;
3228}
3229
Zhenyu Wange3421a12010-04-08 09:43:27 +08003230/* Gen6's DP voltage swing and pre-emphasis control */
3231static uint32_t
3232intel_gen6_edp_signal_levels(uint8_t train_set)
3233{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003234 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3235 DP_TRAIN_PRE_EMPHASIS_MASK);
3236 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003239 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003241 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003244 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003247 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003250 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003251 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003252 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3253 "0x%x\n", signal_levels);
3254 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003255 }
3256}
3257
Keith Packard1a2eb462011-11-16 16:26:07 -08003258/* Gen7's DP voltage swing and pre-emphasis control */
3259static uint32_t
3260intel_gen7_edp_signal_levels(uint8_t train_set)
3261{
3262 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3263 DP_TRAIN_PRE_EMPHASIS_MASK);
3264 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003266 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003268 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003270 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3271
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003273 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003275 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3276
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003280 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3281
3282 default:
3283 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3284 "0x%x\n", signal_levels);
3285 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3286 }
3287}
3288
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003289/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3290static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003291intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003293 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3294 DP_TRAIN_PRE_EMPHASIS_MASK);
3295 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303297 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303299 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303301 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303303 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303306 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303308 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303310 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303313 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303315 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003316 default:
3317 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3318 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303319 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003320 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321}
3322
Paulo Zanonif0a34242012-12-06 16:51:50 -02003323/* Properly updates "DP" with the correct signal levels. */
3324static void
3325intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3326{
3327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003328 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003329 struct drm_device *dev = intel_dig_port->base.base.dev;
3330 uint32_t signal_levels, mask;
3331 uint8_t train_set = intel_dp->train_set[0];
3332
Paulo Zanoni9576c272014-06-13 18:45:40 -03003333 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003334 signal_levels = intel_hsw_signal_levels(train_set);
3335 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003336 } else if (IS_CHERRYVIEW(dev)) {
3337 signal_levels = intel_chv_signal_levels(intel_dp);
3338 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003339 } else if (IS_VALLEYVIEW(dev)) {
3340 signal_levels = intel_vlv_signal_levels(intel_dp);
3341 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003342 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003343 signal_levels = intel_gen7_edp_signal_levels(train_set);
3344 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003345 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003346 signal_levels = intel_gen6_edp_signal_levels(train_set);
3347 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3348 } else {
3349 signal_levels = intel_gen4_signal_levels(train_set);
3350 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3351 }
3352
3353 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3354
3355 *DP = (*DP & ~mask) | signal_levels;
3356}
3357
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003359intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003360 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003361 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3364 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003366 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3367 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003368
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003369 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003370
Jani Nikula70aff662013-09-27 15:10:44 +03003371 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003372 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003373
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003374 buf[0] = dp_train_pat;
3375 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003376 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003377 /* don't write DP_TRAINING_LANEx_SET on disable */
3378 len = 1;
3379 } else {
3380 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3381 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3382 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003383 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384
Jani Nikula9d1a1032014-03-14 16:51:15 +02003385 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3386 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003387
3388 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003389}
3390
Jani Nikula70aff662013-09-27 15:10:44 +03003391static bool
3392intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3393 uint8_t dp_train_pat)
3394{
Jani Nikula953d22e2013-10-04 15:08:47 +03003395 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003396 intel_dp_set_signal_levels(intel_dp, DP);
3397 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3398}
3399
3400static bool
3401intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003402 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003403{
3404 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3405 struct drm_device *dev = intel_dig_port->base.base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 int ret;
3408
3409 intel_get_adjust_train(intel_dp, link_status);
3410 intel_dp_set_signal_levels(intel_dp, DP);
3411
3412 I915_WRITE(intel_dp->output_reg, *DP);
3413 POSTING_READ(intel_dp->output_reg);
3414
Jani Nikula9d1a1032014-03-14 16:51:15 +02003415 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3416 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003417
3418 return ret == intel_dp->lane_count;
3419}
3420
Imre Deak3ab9c632013-05-03 12:57:41 +03003421static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3422{
3423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3424 struct drm_device *dev = intel_dig_port->base.base.dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 enum port port = intel_dig_port->port;
3427 uint32_t val;
3428
3429 if (!HAS_DDI(dev))
3430 return;
3431
3432 val = I915_READ(DP_TP_CTL(port));
3433 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3434 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3435 I915_WRITE(DP_TP_CTL(port), val);
3436
3437 /*
3438 * On PORT_A we can have only eDP in SST mode. There the only reason
3439 * we need to set idle transmission mode is to work around a HW issue
3440 * where we enable the pipe while not in idle link-training mode.
3441 * In this case there is requirement to wait for a minimum number of
3442 * idle patterns to be sent.
3443 */
3444 if (port == PORT_A)
3445 return;
3446
3447 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3448 1))
3449 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3450}
3451
Jesse Barnes33a34e42010-09-08 12:42:02 -07003452/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003453void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003454intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003456 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003457 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003458 int i;
3459 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003460 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003461 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003462 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003464 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003465 intel_ddi_prepare_link_retrain(encoder);
3466
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003467 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003468 link_config[0] = intel_dp->link_bw;
3469 link_config[1] = intel_dp->lane_count;
3470 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3471 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003472 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003473
3474 link_config[0] = 0;
3475 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003476 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477
3478 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003479
Jani Nikula70aff662013-09-27 15:10:44 +03003480 /* clock recovery */
3481 if (!intel_dp_reset_link_train(intel_dp, &DP,
3482 DP_TRAINING_PATTERN_1 |
3483 DP_LINK_SCRAMBLING_DISABLE)) {
3484 DRM_ERROR("failed to enable link training\n");
3485 return;
3486 }
3487
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003489 voltage_tries = 0;
3490 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003491 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003492 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003493
Daniel Vettera7c96552012-10-18 10:15:30 +02003494 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003495 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3496 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003497 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003498 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003499
Daniel Vetter01916272012-10-18 10:15:25 +02003500 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003501 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003502 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003503 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003504
3505 /* Check to see if we've tried the max voltage */
3506 for (i = 0; i < intel_dp->lane_count; i++)
3507 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3508 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003509 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003510 ++loop_tries;
3511 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003512 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003513 break;
3514 }
Jani Nikula70aff662013-09-27 15:10:44 +03003515 intel_dp_reset_link_train(intel_dp, &DP,
3516 DP_TRAINING_PATTERN_1 |
3517 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003518 voltage_tries = 0;
3519 continue;
3520 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003521
3522 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003523 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003524 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003525 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003526 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003527 break;
3528 }
3529 } else
3530 voltage_tries = 0;
3531 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003532
Jani Nikula70aff662013-09-27 15:10:44 +03003533 /* Update training set as requested by target */
3534 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3535 DRM_ERROR("failed to update link training\n");
3536 break;
3537 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003538 }
3539
Jesse Barnes33a34e42010-09-08 12:42:02 -07003540 intel_dp->DP = DP;
3541}
3542
Paulo Zanonic19b0662012-10-15 15:51:41 -03003543void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003544intel_dp_complete_link_train(struct intel_dp *intel_dp)
3545{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003546 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003547 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003548 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003549 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3550
3551 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3552 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3553 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003554
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003556 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003557 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003558 DP_LINK_SCRAMBLING_DISABLE)) {
3559 DRM_ERROR("failed to start channel equalization\n");
3560 return;
3561 }
3562
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003563 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003564 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565 channel_eq = false;
3566 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003567 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003568
Jesse Barnes37f80972011-01-05 14:45:24 -08003569 if (cr_tries > 5) {
3570 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003571 break;
3572 }
3573
Daniel Vettera7c96552012-10-18 10:15:30 +02003574 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003575 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3576 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003578 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003579
Jesse Barnes37f80972011-01-05 14:45:24 -08003580 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003581 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003582 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003583 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003584 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003585 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003586 cr_tries++;
3587 continue;
3588 }
3589
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003590 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003591 channel_eq = true;
3592 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003594
Jesse Barnes37f80972011-01-05 14:45:24 -08003595 /* Try 5 times, then try clock recovery if that fails */
3596 if (tries > 5) {
3597 intel_dp_link_down(intel_dp);
3598 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003599 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003600 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003601 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003602 tries = 0;
3603 cr_tries++;
3604 continue;
3605 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003606
Jani Nikula70aff662013-09-27 15:10:44 +03003607 /* Update training set as requested by target */
3608 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3609 DRM_ERROR("failed to update link training\n");
3610 break;
3611 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003612 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003614
Imre Deak3ab9c632013-05-03 12:57:41 +03003615 intel_dp_set_idle_link_train(intel_dp);
3616
3617 intel_dp->DP = DP;
3618
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003619 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003620 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003621
Imre Deak3ab9c632013-05-03 12:57:41 +03003622}
3623
3624void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3625{
Jani Nikula70aff662013-09-27 15:10:44 +03003626 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003627 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003628}
3629
3630static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003631intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003632{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003633 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003634 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003635 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003636 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003637 struct intel_crtc *intel_crtc =
3638 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003639 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003640
Daniel Vetterbc76e322014-05-20 22:46:50 +02003641 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003642 return;
3643
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003644 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003645 return;
3646
Zhao Yakui28c97732009-10-09 11:39:41 +08003647 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003648
Imre Deakbc7d38a2013-05-16 14:40:36 +03003649 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003650 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003651 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003652 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003653 if (IS_CHERRYVIEW(dev))
3654 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3655 else
3656 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003657 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003658 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003659 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003660
Daniel Vetter493a7082012-05-30 12:31:56 +02003661 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003662 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003663 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003664
Eric Anholt5bddd172010-11-18 09:32:59 +08003665 /* Hardware workaround: leaving our transcoder select
3666 * set to transcoder B while it's off will prevent the
3667 * corresponding HDMI output on transcoder A.
3668 *
3669 * Combine this with another hardware workaround:
3670 * transcoder select bit can only be cleared while the
3671 * port is enabled.
3672 */
3673 DP &= ~DP_PIPEB_SELECT;
3674 I915_WRITE(intel_dp->output_reg, DP);
3675
3676 /* Changes to enable or select take place the vblank
3677 * after being written.
3678 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003679 if (WARN_ON(crtc == NULL)) {
3680 /* We should never try to disable a port without a crtc
3681 * attached. For paranoia keep the code around for a
3682 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003683 POSTING_READ(intel_dp->output_reg);
3684 msleep(50);
3685 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003686 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003687 }
3688
Wu Fengguang832afda2011-12-09 20:42:21 +08003689 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003690 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3691 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003692 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003693}
3694
Keith Packard26d61aa2011-07-25 20:01:09 -07003695static bool
3696intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003697{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003698 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3699 struct drm_device *dev = dig_port->base.base.dev;
3700 struct drm_i915_private *dev_priv = dev->dev_private;
3701
Jani Nikula9d1a1032014-03-14 16:51:15 +02003702 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3703 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003704 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003705
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003706 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003707
Adam Jacksonedb39242012-09-18 10:58:49 -04003708 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3709 return false; /* DPCD not present */
3710
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003711 /* Check if the panel supports PSR */
3712 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003713 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003714 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3715 intel_dp->psr_dpcd,
3716 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003717 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3718 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003719 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003720 }
Jani Nikula50003932013-09-20 16:42:17 +03003721 }
3722
Todd Previte06ea66b2014-01-20 10:19:39 -07003723 /* Training Pattern 3 support */
3724 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3725 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3726 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003727 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003728 } else
3729 intel_dp->use_tps3 = false;
3730
Adam Jacksonedb39242012-09-18 10:58:49 -04003731 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3732 DP_DWN_STRM_PORT_PRESENT))
3733 return true; /* native DP sink */
3734
3735 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3736 return true; /* no per-port downstream info */
3737
Jani Nikula9d1a1032014-03-14 16:51:15 +02003738 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3739 intel_dp->downstream_ports,
3740 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003741 return false; /* downstream port status fetch failed */
3742
3743 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003744}
3745
Adam Jackson0d198322012-05-14 16:05:47 -04003746static void
3747intel_dp_probe_oui(struct intel_dp *intel_dp)
3748{
3749 u8 buf[3];
3750
3751 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3752 return;
3753
Jani Nikula24f3e092014-03-17 16:43:36 +02003754 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003755
Jani Nikula9d1a1032014-03-14 16:51:15 +02003756 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003757 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3758 buf[0], buf[1], buf[2]);
3759
Jani Nikula9d1a1032014-03-14 16:51:15 +02003760 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003761 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3762 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003763
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003764 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003765}
3766
Dave Airlie0e32b392014-05-02 14:02:48 +10003767static bool
3768intel_dp_probe_mst(struct intel_dp *intel_dp)
3769{
3770 u8 buf[1];
3771
3772 if (!intel_dp->can_mst)
3773 return false;
3774
3775 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3776 return false;
3777
Ville Syrjäläd337a342014-08-18 22:15:58 +03003778 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003779 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3780 if (buf[0] & DP_MST_CAP) {
3781 DRM_DEBUG_KMS("Sink is MST capable\n");
3782 intel_dp->is_mst = true;
3783 } else {
3784 DRM_DEBUG_KMS("Sink is not MST capable\n");
3785 intel_dp->is_mst = false;
3786 }
3787 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003788 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003789
3790 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3791 return intel_dp->is_mst;
3792}
3793
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003794int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3795{
3796 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3797 struct drm_device *dev = intel_dig_port->base.base.dev;
3798 struct intel_crtc *intel_crtc =
3799 to_intel_crtc(intel_dig_port->base.base.crtc);
3800 u8 buf[1];
3801
Jani Nikula9d1a1032014-03-14 16:51:15 +02003802 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003803 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003804
3805 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3806 return -ENOTTY;
3807
Jani Nikula9d1a1032014-03-14 16:51:15 +02003808 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3809 DP_TEST_SINK_START) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003810 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003811
3812 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3813 intel_wait_for_vblank(dev, intel_crtc->pipe);
3814 intel_wait_for_vblank(dev, intel_crtc->pipe);
3815
Jani Nikula9d1a1032014-03-14 16:51:15 +02003816 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003817 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003818
Jani Nikula9d1a1032014-03-14 16:51:15 +02003819 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003820 return 0;
3821}
3822
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003823static bool
3824intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3825{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003826 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3827 DP_DEVICE_SERVICE_IRQ_VECTOR,
3828 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003829}
3830
Dave Airlie0e32b392014-05-02 14:02:48 +10003831static bool
3832intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3833{
3834 int ret;
3835
3836 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3837 DP_SINK_COUNT_ESI,
3838 sink_irq_vector, 14);
3839 if (ret != 14)
3840 return false;
3841
3842 return true;
3843}
3844
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003845static void
3846intel_dp_handle_test_request(struct intel_dp *intel_dp)
3847{
3848 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003849 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003850}
3851
Dave Airlie0e32b392014-05-02 14:02:48 +10003852static int
3853intel_dp_check_mst_status(struct intel_dp *intel_dp)
3854{
3855 bool bret;
3856
3857 if (intel_dp->is_mst) {
3858 u8 esi[16] = { 0 };
3859 int ret = 0;
3860 int retry;
3861 bool handled;
3862 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3863go_again:
3864 if (bret == true) {
3865
3866 /* check link status - esi[10] = 0x200c */
3867 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3868 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3869 intel_dp_start_link_train(intel_dp);
3870 intel_dp_complete_link_train(intel_dp);
3871 intel_dp_stop_link_train(intel_dp);
3872 }
3873
3874 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3875 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3876
3877 if (handled) {
3878 for (retry = 0; retry < 3; retry++) {
3879 int wret;
3880 wret = drm_dp_dpcd_write(&intel_dp->aux,
3881 DP_SINK_COUNT_ESI+1,
3882 &esi[1], 3);
3883 if (wret == 3) {
3884 break;
3885 }
3886 }
3887
3888 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3889 if (bret == true) {
3890 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3891 goto go_again;
3892 }
3893 } else
3894 ret = 0;
3895
3896 return ret;
3897 } else {
3898 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3899 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3900 intel_dp->is_mst = false;
3901 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3902 /* send a hotplug event */
3903 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3904 }
3905 }
3906 return -EINVAL;
3907}
3908
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003909/*
3910 * According to DP spec
3911 * 5.1.2:
3912 * 1. Read DPCD
3913 * 2. Configure link according to Receiver Capabilities
3914 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3915 * 4. Check link status on receipt of hot-plug interrupt
3916 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003917void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003918intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003919{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003920 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003921 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003922 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003923 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003924
Dave Airlie5b215bc2014-08-05 10:40:20 +10003925 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3926
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003927 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003928 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003929
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003930 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003931 return;
3932
Imre Deak1a125d82014-08-18 14:42:46 +03003933 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3934 return;
3935
Keith Packard92fd8fd2011-07-25 19:50:10 -07003936 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003937 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003938 return;
3939 }
3940
Keith Packard92fd8fd2011-07-25 19:50:10 -07003941 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003942 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003943 return;
3944 }
3945
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003946 /* Try to read the source of the interrupt */
3947 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3948 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3949 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003950 drm_dp_dpcd_writeb(&intel_dp->aux,
3951 DP_DEVICE_SERVICE_IRQ_VECTOR,
3952 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003953
3954 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3955 intel_dp_handle_test_request(intel_dp);
3956 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3957 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3958 }
3959
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003960 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003961 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003962 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003963 intel_dp_start_link_train(intel_dp);
3964 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003965 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003966 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003967}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003968
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003969/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003970static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003971intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003972{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003973 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003974 uint8_t type;
3975
3976 if (!intel_dp_get_dpcd(intel_dp))
3977 return connector_status_disconnected;
3978
3979 /* if there's no downstream port, we're done */
3980 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003981 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003982
3983 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003984 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3985 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003986 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003987
3988 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3989 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003990 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003991
Adam Jackson23235172012-09-20 16:42:45 -04003992 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3993 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003994 }
3995
3996 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003997 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003998 return connector_status_connected;
3999
4000 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004001 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4002 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4003 if (type == DP_DS_PORT_TYPE_VGA ||
4004 type == DP_DS_PORT_TYPE_NON_EDID)
4005 return connector_status_unknown;
4006 } else {
4007 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4008 DP_DWN_STRM_PORT_TYPE_MASK;
4009 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4010 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4011 return connector_status_unknown;
4012 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004013
4014 /* Anything else is out of spec, warn and ignore */
4015 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004016 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004017}
4018
4019static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004020edp_detect(struct intel_dp *intel_dp)
4021{
4022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4023 enum drm_connector_status status;
4024
4025 status = intel_panel_detect(dev);
4026 if (status == connector_status_unknown)
4027 status = connector_status_connected;
4028
4029 return status;
4030}
4031
4032static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004033ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004034{
Paulo Zanoni30add222012-10-26 19:05:45 -02004035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004038
Damien Lespiau1b469632012-12-13 16:09:01 +00004039 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4040 return connector_status_disconnected;
4041
Keith Packard26d61aa2011-07-25 20:01:09 -07004042 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004043}
4044
Dave Airlie2a592be2014-09-01 16:58:12 +10004045static int g4x_digital_port_connected(struct drm_device *dev,
4046 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004047{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004048 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004049 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004050
Todd Previte232a6ee2014-01-23 00:13:41 -07004051 if (IS_VALLEYVIEW(dev)) {
4052 switch (intel_dig_port->port) {
4053 case PORT_B:
4054 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4055 break;
4056 case PORT_C:
4057 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4058 break;
4059 case PORT_D:
4060 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4061 break;
4062 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004063 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004064 }
4065 } else {
4066 switch (intel_dig_port->port) {
4067 case PORT_B:
4068 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4069 break;
4070 case PORT_C:
4071 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4072 break;
4073 case PORT_D:
4074 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4075 break;
4076 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004077 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004078 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004079 }
4080
Chris Wilson10f76a32012-05-11 18:01:32 +01004081 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004082 return 0;
4083 return 1;
4084}
4085
4086static enum drm_connector_status
4087g4x_dp_detect(struct intel_dp *intel_dp)
4088{
4089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4090 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4091 int ret;
4092
4093 /* Can't disconnect eDP, but you can close the lid... */
4094 if (is_edp(intel_dp)) {
4095 enum drm_connector_status status;
4096
4097 status = intel_panel_detect(dev);
4098 if (status == connector_status_unknown)
4099 status = connector_status_connected;
4100 return status;
4101 }
4102
4103 ret = g4x_digital_port_connected(dev, intel_dig_port);
4104 if (ret == -EINVAL)
4105 return connector_status_unknown;
4106 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004107 return connector_status_disconnected;
4108
Keith Packard26d61aa2011-07-25 20:01:09 -07004109 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004110}
4111
Keith Packard8c241fe2011-09-28 16:38:44 -07004112static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004113intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004114{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004115 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004116
Jani Nikula9cd300e2012-10-19 14:51:52 +03004117 /* use cached edid if we have one */
4118 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004119 /* invalid edid */
4120 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004121 return NULL;
4122
Jani Nikula55e9ede2013-10-01 10:38:54 +03004123 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004124 } else
4125 return drm_get_edid(&intel_connector->base,
4126 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004127}
4128
Chris Wilsonbeb60602014-09-02 20:04:00 +01004129static void
4130intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004131{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004132 struct intel_connector *intel_connector = intel_dp->attached_connector;
4133 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004134
Chris Wilsonbeb60602014-09-02 20:04:00 +01004135 edid = intel_dp_get_edid(intel_dp);
4136 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004137
Chris Wilsonbeb60602014-09-02 20:04:00 +01004138 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4139 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4140 else
4141 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4142}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004143
Chris Wilsonbeb60602014-09-02 20:04:00 +01004144static void
4145intel_dp_unset_edid(struct intel_dp *intel_dp)
4146{
4147 struct intel_connector *intel_connector = intel_dp->attached_connector;
4148
4149 kfree(intel_connector->detect_edid);
4150 intel_connector->detect_edid = NULL;
4151
4152 intel_dp->has_audio = false;
4153}
4154
4155static enum intel_display_power_domain
4156intel_dp_power_get(struct intel_dp *dp)
4157{
4158 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4159 enum intel_display_power_domain power_domain;
4160
4161 power_domain = intel_display_port_power_domain(encoder);
4162 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4163
4164 return power_domain;
4165}
4166
4167static void
4168intel_dp_power_put(struct intel_dp *dp,
4169 enum intel_display_power_domain power_domain)
4170{
4171 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4172 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004173}
4174
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004175static enum drm_connector_status
4176intel_dp_detect(struct drm_connector *connector, bool force)
4177{
4178 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004179 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4180 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004181 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004182 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004183 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004184 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004185
Chris Wilson164c8592013-07-20 20:27:08 +01004186 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004187 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004188 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004189
Dave Airlie0e32b392014-05-02 14:02:48 +10004190 if (intel_dp->is_mst) {
4191 /* MST devices are disconnected from a monitor POV */
4192 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4193 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004194 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004195 }
4196
Chris Wilsonbeb60602014-09-02 20:04:00 +01004197 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004198
Chris Wilsond410b562014-09-02 20:03:59 +01004199 /* Can't disconnect eDP, but you can close the lid... */
4200 if (is_edp(intel_dp))
4201 status = edp_detect(intel_dp);
4202 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004203 status = ironlake_dp_detect(intel_dp);
4204 else
4205 status = g4x_dp_detect(intel_dp);
4206 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004207 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004208
Adam Jackson0d198322012-05-14 16:05:47 -04004209 intel_dp_probe_oui(intel_dp);
4210
Dave Airlie0e32b392014-05-02 14:02:48 +10004211 ret = intel_dp_probe_mst(intel_dp);
4212 if (ret) {
4213 /* if we are in MST mode then this connector
4214 won't appear connected or have anything with EDID on it */
4215 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4216 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4217 status = connector_status_disconnected;
4218 goto out;
4219 }
4220
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004222
Paulo Zanonid63885d2012-10-26 19:05:49 -02004223 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4224 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004225 status = connector_status_connected;
4226
4227out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004228 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004229 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004230}
4231
Chris Wilsonbeb60602014-09-02 20:04:00 +01004232static void
4233intel_dp_force(struct drm_connector *connector)
4234{
4235 struct intel_dp *intel_dp = intel_attached_dp(connector);
4236 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4237 enum intel_display_power_domain power_domain;
4238
4239 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4240 connector->base.id, connector->name);
4241 intel_dp_unset_edid(intel_dp);
4242
4243 if (connector->status != connector_status_connected)
4244 return;
4245
4246 power_domain = intel_dp_power_get(intel_dp);
4247
4248 intel_dp_set_edid(intel_dp);
4249
4250 intel_dp_power_put(intel_dp, power_domain);
4251
4252 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4253 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4254}
4255
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004256static int intel_dp_get_modes(struct drm_connector *connector)
4257{
Jani Nikuladd06f902012-10-19 14:51:50 +03004258 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004259 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004260
Chris Wilsonbeb60602014-09-02 20:04:00 +01004261 edid = intel_connector->detect_edid;
4262 if (edid) {
4263 int ret = intel_connector_update_modes(connector, edid);
4264 if (ret)
4265 return ret;
4266 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004267
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004268 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004269 if (is_edp(intel_attached_dp(connector)) &&
4270 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004271 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004272
4273 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004274 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004275 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004276 drm_mode_probed_add(connector, mode);
4277 return 1;
4278 }
4279 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004280
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004281 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004282}
4283
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004284static bool
4285intel_dp_detect_audio(struct drm_connector *connector)
4286{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004287 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004288 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004289
Chris Wilsonbeb60602014-09-02 20:04:00 +01004290 edid = to_intel_connector(connector)->detect_edid;
4291 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004292 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004293
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004294 return has_audio;
4295}
4296
Chris Wilsonf6849602010-09-19 09:29:33 +01004297static int
4298intel_dp_set_property(struct drm_connector *connector,
4299 struct drm_property *property,
4300 uint64_t val)
4301{
Chris Wilsone953fd72011-02-21 22:23:52 +00004302 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004303 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004304 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4305 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004306 int ret;
4307
Rob Clark662595d2012-10-11 20:36:04 -05004308 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004309 if (ret)
4310 return ret;
4311
Chris Wilson3f43c482011-05-12 22:17:24 +01004312 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004313 int i = val;
4314 bool has_audio;
4315
4316 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004317 return 0;
4318
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004319 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004320
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004321 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004322 has_audio = intel_dp_detect_audio(connector);
4323 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004324 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004325
4326 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004327 return 0;
4328
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004329 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004330 goto done;
4331 }
4332
Chris Wilsone953fd72011-02-21 22:23:52 +00004333 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004334 bool old_auto = intel_dp->color_range_auto;
4335 uint32_t old_range = intel_dp->color_range;
4336
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004337 switch (val) {
4338 case INTEL_BROADCAST_RGB_AUTO:
4339 intel_dp->color_range_auto = true;
4340 break;
4341 case INTEL_BROADCAST_RGB_FULL:
4342 intel_dp->color_range_auto = false;
4343 intel_dp->color_range = 0;
4344 break;
4345 case INTEL_BROADCAST_RGB_LIMITED:
4346 intel_dp->color_range_auto = false;
4347 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4348 break;
4349 default:
4350 return -EINVAL;
4351 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004352
4353 if (old_auto == intel_dp->color_range_auto &&
4354 old_range == intel_dp->color_range)
4355 return 0;
4356
Chris Wilsone953fd72011-02-21 22:23:52 +00004357 goto done;
4358 }
4359
Yuly Novikov53b41832012-10-26 12:04:00 +03004360 if (is_edp(intel_dp) &&
4361 property == connector->dev->mode_config.scaling_mode_property) {
4362 if (val == DRM_MODE_SCALE_NONE) {
4363 DRM_DEBUG_KMS("no scaling not supported\n");
4364 return -EINVAL;
4365 }
4366
4367 if (intel_connector->panel.fitting_mode == val) {
4368 /* the eDP scaling property is not changed */
4369 return 0;
4370 }
4371 intel_connector->panel.fitting_mode = val;
4372
4373 goto done;
4374 }
4375
Chris Wilsonf6849602010-09-19 09:29:33 +01004376 return -EINVAL;
4377
4378done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004379 if (intel_encoder->base.crtc)
4380 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004381
4382 return 0;
4383}
4384
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004385static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004386intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004387{
Jani Nikula1d508702012-10-19 14:51:49 +03004388 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004389
Chris Wilson10e972d2014-09-04 21:43:45 +01004390 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004391
Jani Nikula9cd300e2012-10-19 14:51:52 +03004392 if (!IS_ERR_OR_NULL(intel_connector->edid))
4393 kfree(intel_connector->edid);
4394
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004395 /* Can't call is_edp() since the encoder may have been destroyed
4396 * already. */
4397 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004398 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004399
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004400 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004401 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004402}
4403
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004404void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004405{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004406 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4407 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004408
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004409 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004410 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004411 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004412 if (is_edp(intel_dp)) {
4413 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004414 /*
4415 * vdd might still be enabled do to the delayed vdd off.
4416 * Make sure vdd is actually turned off here.
4417 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004418 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004419 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004420 pps_unlock(intel_dp);
4421
Clint Taylor01527b32014-07-07 13:01:46 -07004422 if (intel_dp->edp_notifier.notifier_call) {
4423 unregister_reboot_notifier(&intel_dp->edp_notifier);
4424 intel_dp->edp_notifier.notifier_call = NULL;
4425 }
Keith Packardbd943152011-09-18 23:09:52 -07004426 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004427 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004428}
4429
Imre Deak07f9cd02014-08-18 14:42:45 +03004430static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4431{
4432 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4433
4434 if (!is_edp(intel_dp))
4435 return;
4436
Ville Syrjälä951468f2014-09-04 14:55:31 +03004437 /*
4438 * vdd might still be enabled do to the delayed vdd off.
4439 * Make sure vdd is actually turned off here.
4440 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004441 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004442 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004443 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004444}
4445
Imre Deak6d93c0c2014-07-31 14:03:36 +03004446static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4447{
4448 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4449}
4450
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004451static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004452 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004454 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004455 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004456 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004457 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004458};
4459
4460static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4461 .get_modes = intel_dp_get_modes,
4462 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004463 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004464};
4465
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004466static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004467 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004468 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004469};
4470
Dave Airlie0e32b392014-05-02 14:02:48 +10004471void
Eric Anholt21d40d32010-03-25 11:11:14 -07004472intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004473{
Dave Airlie0e32b392014-05-02 14:02:48 +10004474 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004475}
4476
Dave Airlie13cf5502014-06-18 11:29:35 +10004477bool
4478intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4479{
4480 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004481 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004482 struct drm_device *dev = intel_dig_port->base.base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004484 enum intel_display_power_domain power_domain;
4485 bool ret = true;
4486
Dave Airlie0e32b392014-05-02 14:02:48 +10004487 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4488 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004489
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004490 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4491 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004492 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004493
Imre Deak1c767b32014-08-18 14:42:42 +03004494 power_domain = intel_display_port_power_domain(intel_encoder);
4495 intel_display_power_get(dev_priv, power_domain);
4496
Dave Airlie0e32b392014-05-02 14:02:48 +10004497 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004498
4499 if (HAS_PCH_SPLIT(dev)) {
4500 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4501 goto mst_fail;
4502 } else {
4503 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4504 goto mst_fail;
4505 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004506
4507 if (!intel_dp_get_dpcd(intel_dp)) {
4508 goto mst_fail;
4509 }
4510
4511 intel_dp_probe_oui(intel_dp);
4512
4513 if (!intel_dp_probe_mst(intel_dp))
4514 goto mst_fail;
4515
4516 } else {
4517 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004518 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004519 goto mst_fail;
4520 }
4521
4522 if (!intel_dp->is_mst) {
4523 /*
4524 * we'll check the link status via the normal hot plug path later -
4525 * but for short hpds we should check it now
4526 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004527 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004528 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004529 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004530 }
4531 }
Imre Deak1c767b32014-08-18 14:42:42 +03004532 ret = false;
4533 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004534mst_fail:
4535 /* if we were in MST mode, and device is not there get out of MST mode */
4536 if (intel_dp->is_mst) {
4537 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4538 intel_dp->is_mst = false;
4539 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4540 }
Imre Deak1c767b32014-08-18 14:42:42 +03004541put_power:
4542 intel_display_power_put(dev_priv, power_domain);
4543
4544 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004545}
4546
Zhenyu Wange3421a12010-04-08 09:43:27 +08004547/* Return which DP Port should be selected for Transcoder DP control */
4548int
Akshay Joshi0206e352011-08-16 15:34:10 -04004549intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004550{
4551 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004552 struct intel_encoder *intel_encoder;
4553 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004554
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004555 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4556 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004557
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004558 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4559 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004560 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004561 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004562
Zhenyu Wange3421a12010-04-08 09:43:27 +08004563 return -1;
4564}
4565
Zhao Yakui36e83a12010-06-12 14:32:21 +08004566/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004567bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004568{
4569 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004570 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004571 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004572 static const short port_mapping[] = {
4573 [PORT_B] = PORT_IDPB,
4574 [PORT_C] = PORT_IDPC,
4575 [PORT_D] = PORT_IDPD,
4576 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004577
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004578 if (port == PORT_A)
4579 return true;
4580
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004581 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004582 return false;
4583
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004584 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4585 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004586
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004587 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004588 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4589 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004590 return true;
4591 }
4592 return false;
4593}
4594
Dave Airlie0e32b392014-05-02 14:02:48 +10004595void
Chris Wilsonf6849602010-09-19 09:29:33 +01004596intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4597{
Yuly Novikov53b41832012-10-26 12:04:00 +03004598 struct intel_connector *intel_connector = to_intel_connector(connector);
4599
Chris Wilson3f43c482011-05-12 22:17:24 +01004600 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004601 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004602 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004603
4604 if (is_edp(intel_dp)) {
4605 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004606 drm_object_attach_property(
4607 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004608 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004609 DRM_MODE_SCALE_ASPECT);
4610 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004611 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004612}
4613
Imre Deakdada1a92014-01-29 13:25:41 +02004614static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4615{
4616 intel_dp->last_power_cycle = jiffies;
4617 intel_dp->last_power_on = jiffies;
4618 intel_dp->last_backlight_off = jiffies;
4619}
4620
Daniel Vetter67a54562012-10-20 20:57:45 +02004621static void
4622intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004623 struct intel_dp *intel_dp,
4624 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004625{
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct edp_power_seq cur, vbt, spec, final;
4628 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004629 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004630
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004631 lockdep_assert_held(&dev_priv->pps_mutex);
4632
Jesse Barnes453c5422013-03-28 09:55:41 -07004633 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004634 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004635 pp_on_reg = PCH_PP_ON_DELAYS;
4636 pp_off_reg = PCH_PP_OFF_DELAYS;
4637 pp_div_reg = PCH_PP_DIVISOR;
4638 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004639 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4640
4641 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4642 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4643 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4644 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004645 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004646
4647 /* Workaround: Need to write PP_CONTROL with the unlock key as
4648 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004649 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004650 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004651
Jesse Barnes453c5422013-03-28 09:55:41 -07004652 pp_on = I915_READ(pp_on_reg);
4653 pp_off = I915_READ(pp_off_reg);
4654 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004655
4656 /* Pull timing values out of registers */
4657 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4658 PANEL_POWER_UP_DELAY_SHIFT;
4659
4660 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4661 PANEL_LIGHT_ON_DELAY_SHIFT;
4662
4663 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4664 PANEL_LIGHT_OFF_DELAY_SHIFT;
4665
4666 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4667 PANEL_POWER_DOWN_DELAY_SHIFT;
4668
4669 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4670 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4671
4672 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4673 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4674
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004675 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004676
4677 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4678 * our hw here, which are all in 100usec. */
4679 spec.t1_t3 = 210 * 10;
4680 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4681 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4682 spec.t10 = 500 * 10;
4683 /* This one is special and actually in units of 100ms, but zero
4684 * based in the hw (so we need to add 100 ms). But the sw vbt
4685 * table multiplies it with 1000 to make it in units of 100usec,
4686 * too. */
4687 spec.t11_t12 = (510 + 100) * 10;
4688
4689 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4690 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4691
4692 /* Use the max of the register settings and vbt. If both are
4693 * unset, fall back to the spec limits. */
4694#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4695 spec.field : \
4696 max(cur.field, vbt.field))
4697 assign_final(t1_t3);
4698 assign_final(t8);
4699 assign_final(t9);
4700 assign_final(t10);
4701 assign_final(t11_t12);
4702#undef assign_final
4703
4704#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4705 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4706 intel_dp->backlight_on_delay = get_delay(t8);
4707 intel_dp->backlight_off_delay = get_delay(t9);
4708 intel_dp->panel_power_down_delay = get_delay(t10);
4709 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4710#undef get_delay
4711
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004712 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4713 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4714 intel_dp->panel_power_cycle_delay);
4715
4716 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4717 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4718
4719 if (out)
4720 *out = final;
4721}
4722
4723static void
4724intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4725 struct intel_dp *intel_dp,
4726 struct edp_power_seq *seq)
4727{
4728 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004729 u32 pp_on, pp_off, pp_div, port_sel = 0;
4730 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4731 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004732 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004733
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004734 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004735
4736 if (HAS_PCH_SPLIT(dev)) {
4737 pp_on_reg = PCH_PP_ON_DELAYS;
4738 pp_off_reg = PCH_PP_OFF_DELAYS;
4739 pp_div_reg = PCH_PP_DIVISOR;
4740 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004741 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4742
4743 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4744 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4745 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004746 }
4747
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004748 /*
4749 * And finally store the new values in the power sequencer. The
4750 * backlight delays are set to 1 because we do manual waits on them. For
4751 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4752 * we'll end up waiting for the backlight off delay twice: once when we
4753 * do the manual sleep, and once when we disable the panel and wait for
4754 * the PP_STATUS bit to become zero.
4755 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004756 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004757 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4758 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004759 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004760 /* Compute the divisor for the pp clock, simply match the Bspec
4761 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004762 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004763 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004764 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4765
4766 /* Haswell doesn't have any port selection bits for the panel
4767 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004768 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004769 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004770 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004771 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004772 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004773 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004774 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004775 }
4776
Jesse Barnes453c5422013-03-28 09:55:41 -07004777 pp_on |= port_sel;
4778
4779 I915_WRITE(pp_on_reg, pp_on);
4780 I915_WRITE(pp_off_reg, pp_off);
4781 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004782
Daniel Vetter67a54562012-10-20 20:57:45 +02004783 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004784 I915_READ(pp_on_reg),
4785 I915_READ(pp_off_reg),
4786 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004787}
4788
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304789void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4790{
4791 struct drm_i915_private *dev_priv = dev->dev_private;
4792 struct intel_encoder *encoder;
4793 struct intel_dp *intel_dp = NULL;
4794 struct intel_crtc_config *config = NULL;
4795 struct intel_crtc *intel_crtc = NULL;
4796 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4797 u32 reg, val;
4798 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4799
4800 if (refresh_rate <= 0) {
4801 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4802 return;
4803 }
4804
4805 if (intel_connector == NULL) {
4806 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4807 return;
4808 }
4809
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004810 /*
4811 * FIXME: This needs proper synchronization with psr state. But really
4812 * hard to tell without seeing the user of this function of this code.
4813 * Check locking and ordering once that lands.
4814 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304815 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4816 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4817 return;
4818 }
4819
4820 encoder = intel_attached_encoder(&intel_connector->base);
4821 intel_dp = enc_to_intel_dp(&encoder->base);
4822 intel_crtc = encoder->new_crtc;
4823
4824 if (!intel_crtc) {
4825 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4826 return;
4827 }
4828
4829 config = &intel_crtc->config;
4830
4831 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4832 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4833 return;
4834 }
4835
4836 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4837 index = DRRS_LOW_RR;
4838
4839 if (index == intel_dp->drrs_state.refresh_rate_type) {
4840 DRM_DEBUG_KMS(
4841 "DRRS requested for previously set RR...ignoring\n");
4842 return;
4843 }
4844
4845 if (!intel_crtc->active) {
4846 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4847 return;
4848 }
4849
4850 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4851 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4852 val = I915_READ(reg);
4853 if (index > DRRS_HIGH_RR) {
4854 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004855 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304856 } else {
4857 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4858 }
4859 I915_WRITE(reg, val);
4860 }
4861
4862 /*
4863 * mutex taken to ensure that there is no race between differnt
4864 * drrs calls trying to update refresh rate. This scenario may occur
4865 * in future when idleness detection based DRRS in kernel and
4866 * possible calls from user space to set differnt RR are made.
4867 */
4868
4869 mutex_lock(&intel_dp->drrs_state.mutex);
4870
4871 intel_dp->drrs_state.refresh_rate_type = index;
4872
4873 mutex_unlock(&intel_dp->drrs_state.mutex);
4874
4875 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4876}
4877
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304878static struct drm_display_mode *
4879intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4880 struct intel_connector *intel_connector,
4881 struct drm_display_mode *fixed_mode)
4882{
4883 struct drm_connector *connector = &intel_connector->base;
4884 struct intel_dp *intel_dp = &intel_dig_port->dp;
4885 struct drm_device *dev = intel_dig_port->base.base.dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 struct drm_display_mode *downclock_mode = NULL;
4888
4889 if (INTEL_INFO(dev)->gen <= 6) {
4890 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4891 return NULL;
4892 }
4893
4894 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004895 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304896 return NULL;
4897 }
4898
4899 downclock_mode = intel_find_panel_downclock
4900 (dev, fixed_mode, connector);
4901
4902 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004903 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304904 return NULL;
4905 }
4906
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304907 dev_priv->drrs.connector = intel_connector;
4908
4909 mutex_init(&intel_dp->drrs_state.mutex);
4910
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304911 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4912
4913 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004914 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304915 return downclock_mode;
4916}
4917
Imre Deakaba86892014-07-30 15:57:31 +03004918void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4919{
4920 struct drm_device *dev = intel_encoder->base.dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_dp *intel_dp;
4923 enum intel_display_power_domain power_domain;
4924
4925 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4926 return;
4927
4928 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004929
4930 pps_lock(intel_dp);
4931
Imre Deakaba86892014-07-30 15:57:31 +03004932 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004933 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03004934 /*
4935 * The VDD bit needs a power domain reference, so if the bit is
4936 * already enabled when we boot or resume, grab this reference and
4937 * schedule a vdd off, so we don't hold on to the reference
4938 * indefinitely.
4939 */
4940 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4941 power_domain = intel_display_port_power_domain(intel_encoder);
4942 intel_display_power_get(dev_priv, power_domain);
4943
4944 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004945 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03004946 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03004947}
4948
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004949static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004950 struct intel_connector *intel_connector,
4951 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004952{
4953 struct drm_connector *connector = &intel_connector->base;
4954 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004955 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4956 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004957 struct drm_i915_private *dev_priv = dev->dev_private;
4958 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304959 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004960 bool has_dpcd;
4961 struct drm_display_mode *scan;
4962 struct edid *edid;
4963
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304964 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4965
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004966 if (!is_edp(intel_dp))
4967 return true;
4968
Imre Deakaba86892014-07-30 15:57:31 +03004969 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004970
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004971 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004972 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004973 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004974 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004975
4976 if (has_dpcd) {
4977 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4978 dev_priv->no_aux_handshake =
4979 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4980 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4981 } else {
4982 /* if this fails, presume the device is a ghost */
4983 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004984 return false;
4985 }
4986
4987 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004988 pps_lock(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004989 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004990 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004991
Daniel Vetter060c8772014-03-21 23:22:35 +01004992 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004993 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004994 if (edid) {
4995 if (drm_add_edid_modes(connector, edid)) {
4996 drm_mode_connector_update_edid_property(connector,
4997 edid);
4998 drm_edid_to_eld(connector, edid);
4999 } else {
5000 kfree(edid);
5001 edid = ERR_PTR(-EINVAL);
5002 }
5003 } else {
5004 edid = ERR_PTR(-ENOENT);
5005 }
5006 intel_connector->edid = edid;
5007
5008 /* prefer fixed mode from EDID if available */
5009 list_for_each_entry(scan, &connector->probed_modes, head) {
5010 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5011 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305012 downclock_mode = intel_dp_drrs_init(
5013 intel_dig_port,
5014 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005015 break;
5016 }
5017 }
5018
5019 /* fallback to VBT if available for eDP */
5020 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5021 fixed_mode = drm_mode_duplicate(dev,
5022 dev_priv->vbt.lfp_lvds_vbt_mode);
5023 if (fixed_mode)
5024 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5025 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005026 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005027
Clint Taylor01527b32014-07-07 13:01:46 -07005028 if (IS_VALLEYVIEW(dev)) {
5029 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5030 register_reboot_notifier(&intel_dp->edp_notifier);
5031 }
5032
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305033 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005034 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005035 intel_panel_setup_backlight(connector);
5036
5037 return true;
5038}
5039
Paulo Zanoni16c25532013-06-12 17:27:25 -03005040bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005041intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5042 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005043{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005044 struct drm_connector *connector = &intel_connector->base;
5045 struct intel_dp *intel_dp = &intel_dig_port->dp;
5046 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5047 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005048 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005049 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005050 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02005051 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005052
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005053 intel_dp->pps_pipe = INVALID_PIPE;
5054
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005055 /* intel_dp vfuncs */
5056 if (IS_VALLEYVIEW(dev))
5057 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5058 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5059 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5060 else if (HAS_PCH_SPLIT(dev))
5061 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5062 else
5063 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5064
Damien Lespiau153b1102014-01-21 13:37:15 +00005065 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5066
Daniel Vetter07679352012-09-06 22:15:42 +02005067 /* Preserve the current hw state. */
5068 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005069 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005070
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005071 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305072 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005073 else
5074 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005075
Imre Deakf7d24902013-05-08 13:14:05 +03005076 /*
5077 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5078 * for DP the encoder type can be set by the caller to
5079 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5080 */
5081 if (type == DRM_MODE_CONNECTOR_eDP)
5082 intel_encoder->type = INTEL_OUTPUT_EDP;
5083
Imre Deake7281ea2013-05-08 13:14:08 +03005084 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5085 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5086 port_name(port));
5087
Adam Jacksonb3295302010-07-16 14:46:28 -04005088 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005089 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5090
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005091 connector->interlace_allowed = true;
5092 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005093
Daniel Vetter66a92782012-07-12 20:08:18 +02005094 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005095 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005096
Chris Wilsondf0e9242010-09-09 16:20:55 +01005097 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005098 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005099
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005100 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005101 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5102 else
5103 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005104 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005105
Jani Nikula0b998362014-03-14 16:51:17 +02005106 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005107 switch (port) {
5108 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005109 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005110 break;
5111 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005112 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005113 break;
5114 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005115 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005116 break;
5117 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005118 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005119 break;
5120 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005121 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005122 }
5123
Imre Deakdada1a92014-01-29 13:25:41 +02005124 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005125 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005126 if (IS_VALLEYVIEW(dev)) {
5127 vlv_initial_power_sequencer_setup(intel_dp);
5128 } else {
5129 intel_dp_init_panel_power_timestamps(intel_dp);
5130 intel_dp_init_panel_power_sequencer(dev, intel_dp,
5131 &power_seq);
5132 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005133 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005134 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005135
Jani Nikula9d1a1032014-03-14 16:51:15 +02005136 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005137
Dave Airlie0e32b392014-05-02 14:02:48 +10005138 /* init MST on ports that can support it */
5139 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5140 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005141 intel_dp_mst_encoder_init(intel_dig_port,
5142 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005143 }
5144 }
5145
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005146 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005147 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005148 if (is_edp(intel_dp)) {
5149 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005150 /*
5151 * vdd might still be enabled do to the delayed vdd off.
5152 * Make sure vdd is actually turned off here.
5153 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005154 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005155 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005156 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005157 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005158 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005159 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005160 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005161 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005162
Chris Wilsonf6849602010-09-19 09:29:33 +01005163 intel_dp_add_properties(intel_dp, connector);
5164
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005165 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5166 * 0xd. Failure to do so will result in spurious interrupts being
5167 * generated on the port when a cable is not attached.
5168 */
5169 if (IS_G4X(dev) && !IS_GM45(dev)) {
5170 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5171 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5172 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005173
5174 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005175}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005176
5177void
5178intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5179{
Dave Airlie13cf5502014-06-18 11:29:35 +10005180 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005181 struct intel_digital_port *intel_dig_port;
5182 struct intel_encoder *intel_encoder;
5183 struct drm_encoder *encoder;
5184 struct intel_connector *intel_connector;
5185
Daniel Vetterb14c5672013-09-19 12:18:32 +02005186 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005187 if (!intel_dig_port)
5188 return;
5189
Daniel Vetterb14c5672013-09-19 12:18:32 +02005190 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005191 if (!intel_connector) {
5192 kfree(intel_dig_port);
5193 return;
5194 }
5195
5196 intel_encoder = &intel_dig_port->base;
5197 encoder = &intel_encoder->base;
5198
5199 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5200 DRM_MODE_ENCODER_TMDS);
5201
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005202 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005203 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005204 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005205 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005206 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005207 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005208 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005209 intel_encoder->pre_enable = chv_pre_enable_dp;
5210 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005211 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005212 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005213 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005214 intel_encoder->pre_enable = vlv_pre_enable_dp;
5215 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005216 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005217 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005218 intel_encoder->pre_enable = g4x_pre_enable_dp;
5219 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005220 if (INTEL_INFO(dev)->gen >= 5)
5221 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005222 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005223
Paulo Zanoni174edf12012-10-26 19:05:50 -02005224 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005225 intel_dig_port->dp.output_reg = output_reg;
5226
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005227 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005228 if (IS_CHERRYVIEW(dev)) {
5229 if (port == PORT_D)
5230 intel_encoder->crtc_mask = 1 << 2;
5231 else
5232 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5233 } else {
5234 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5235 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005236 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005237 intel_encoder->hot_plug = intel_dp_hot_plug;
5238
Dave Airlie13cf5502014-06-18 11:29:35 +10005239 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5240 dev_priv->hpd_irq_port[port] = intel_dig_port;
5241
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005242 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5243 drm_encoder_cleanup(encoder);
5244 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005245 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005246 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005247}
Dave Airlie0e32b392014-05-02 14:02:48 +10005248
5249void intel_dp_mst_suspend(struct drm_device *dev)
5250{
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 int i;
5253
5254 /* disable MST */
5255 for (i = 0; i < I915_MAX_PORTS; i++) {
5256 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5257 if (!intel_dig_port)
5258 continue;
5259
5260 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5261 if (!intel_dig_port->dp.can_mst)
5262 continue;
5263 if (intel_dig_port->dp.is_mst)
5264 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5265 }
5266 }
5267}
5268
5269void intel_dp_mst_resume(struct drm_device *dev)
5270{
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 int i;
5273
5274 for (i = 0; i < I915_MAX_PORTS; i++) {
5275 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5276 if (!intel_dig_port)
5277 continue;
5278 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5279 int ret;
5280
5281 if (!intel_dig_port->dp.can_mst)
5282 continue;
5283
5284 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5285 if (ret != 0) {
5286 intel_dp_check_mst_status(&intel_dig_port->dp);
5287 }
5288 }
5289 }
5290}