blob: a9856a8bf8ad28e5e00caa898c5fbeb5c57a9b64 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200238
239 if (priv->plat->has_sun8i) {
240 if (clk_rate > 160000000)
241 priv->clk_csr = 0x03;
242 else if (clk_rate > 80000000)
243 priv->clk_csr = 0x02;
244 else if (clk_rate > 40000000)
245 priv->clk_csr = 0x01;
246 else
247 priv->clk_csr = 0;
248 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000249}
250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251static void print_pkt(unsigned char *buf, int len)
252{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200253 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
254 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700255}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700256
Joao Pintoce736782017-04-06 09:49:10 +0100257static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258{
Joao Pintoce736782017-04-06 09:49:10 +0100259 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100260 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100261
Joao Pintoce736782017-04-06 09:49:10 +0100262 if (tx_q->dirty_tx > tx_q->cur_tx)
263 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100264 else
Joao Pintoce736782017-04-06 09:49:10 +0100265 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100266
267 return avail;
268}
269
Joao Pinto54139cf2017-04-06 09:49:09 +0100270/**
271 * stmmac_rx_dirty - Get RX queue dirty
272 * @priv: driver private structure
273 * @queue: RX queue index
274 */
275static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276{
Joao Pinto54139cf2017-04-06 09:49:09 +0100277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100278 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279
Joao Pinto54139cf2017-04-06 09:49:09 +0100280 if (rx_q->dirty_rx <= rx_q->cur_rx)
281 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100283 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100284
285 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286}
287
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100289 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000290 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100291 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000293 */
294static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
295{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200296 struct net_device *ndev = priv->dev;
297 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000298
299 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000300 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100306 * Description: this function is to verify and enter in LPI mode in case of
307 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000309static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
310{
Joao Pintoce736782017-04-06 09:49:10 +0100311 u32 tx_cnt = priv->plat->tx_queues_to_use;
312 u32 queue;
313
314 /* check if all TX queues have the work finished */
315 for (queue = 0; queue < tx_cnt; queue++) {
316 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
317
318 if (tx_q->dirty_tx != tx_q->cur_tx)
319 return; /* still unfinished work */
320 }
321
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000322 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100323 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000324 priv->hw->mac->set_eee_mode(priv->hw,
325 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326}
327
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000328/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100329 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000330 * @priv: driver private structure
331 * Description: this function is to exit and disable EEE in case of
332 * LPI state is true. This is called by the xmit.
333 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334void stmmac_disable_eee_mode(struct stmmac_priv *priv)
335{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500336 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 del_timer_sync(&priv->eee_ctrl_timer);
338 priv->tx_path_in_lpi_mode = false;
339}
340
341/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100342 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343 * @arg : data hook
344 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000346 * then MAC Transmitter can be moved to LPI state.
347 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700348static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349{
Kees Cooke99e88a2017-10-16 14:43:17 -0700350 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000351
352 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200353 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100360 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
361 * can also manage EEE, this function enable the LPI state and start related
362 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000363 */
364bool stmmac_eee_init(struct stmmac_priv *priv)
365{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200366 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100367 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100368 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369 bool ret = false;
370
Jerome Brunet879626e2018-01-03 16:46:29 +0100371 if ((interface != PHY_INTERFACE_MODE_MII) &&
372 (interface != PHY_INTERFACE_MODE_GMII) &&
373 !phy_interface_mode_is_rgmii(interface))
374 goto out;
375
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200376 /* Using PCS we cannot dial with the phy registers at this stage
377 * so we do not support extra feature like EEE.
378 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200379 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
380 (priv->hw->pcs == STMMAC_PCS_TBI) ||
381 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200382 goto out;
383
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 /* MAC core supports the EEE feature. */
385 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100386 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000387
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100388 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200389 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100390 /* To manage at run-time if the EEE cannot be supported
391 * anymore (for example because the lp caps have been
392 * changed).
393 * In that case the driver disable own timers.
394 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100395 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100396 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100397 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100398 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500399 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100400 tx_lpi_timer);
401 }
402 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100403 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100404 goto out;
405 }
406 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100407 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200408 if (!priv->eee_active) {
409 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700410 timer_setup(&priv->eee_ctrl_timer,
411 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530412 mod_timer(&priv->eee_ctrl_timer,
413 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000414
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500415 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200416 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100417 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200418 }
419 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200420 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000421
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000422 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100423 spin_unlock_irqrestore(&priv->lock, flags);
424
LABBE Corentin38ddc592016-11-16 20:09:39 +0100425 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000426 }
427out:
428 return ret;
429}
430
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100431/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000432 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100433 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000434 * @skb : the socket buffer
435 * Description :
436 * This function will read timestamp from the descriptor & pass it to stack.
437 * and also perform some sanity checks.
438 */
439static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100440 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000441{
442 struct skb_shared_hwtstamps shhwtstamp;
443 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!priv->hwts_tx_en)
446 return;
447
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800449 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return;
451
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000452 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200453 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 /* get the valid tstamp */
455 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100457 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
458 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
Mario Molitor33d4c482017-06-08 23:03:09 +0200460 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100461 /* pass tstamp to stack */
462 skb_tstamp_tx(skb, &shhwtstamp);
463 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464
465 return;
466}
467
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100468/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000469 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100470 * @p : descriptor pointer
471 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 * @skb : the socket buffer
473 * Description :
474 * This function will read received packet's timestamp from the descriptor
475 * and pass it to stack. It also perform some sanity checks.
476 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100477static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
478 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479{
480 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100481 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000483
484 if (!priv->hwts_rx_en)
485 return;
Jose Abreu98870942017-10-20 14:37:35 +0100486 /* For GMAC4, the valid timestamp is from CTX next desc. */
487 if (priv->plat->has_gmac4)
488 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100490 /* Check if timestamp is available */
Fredrik Hallenberga1762452017-12-18 23:34:00 +0100491 if (priv->hw->desc->get_rx_timestamp_status(p, np, priv->adv_ts)) {
Jose Abreu98870942017-10-20 14:37:35 +0100492 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
Mario Molitor33d4c482017-06-08 23:03:09 +0200493 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100494 shhwtstamp = skb_hwtstamps(skb);
495 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
496 shhwtstamp->hwtstamp = ns_to_ktime(ns);
497 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200498 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100499 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500}
501
502/**
503 * stmmac_hwtstamp_ioctl - control hardware timestamping.
504 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100505 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 * a proprietary structure used to pass information to the driver.
507 * Description:
508 * This function configures the MAC to enable/disable both outgoing(TX)
509 * and incoming(RX) packets time stamping based on user input.
510 * Return Value:
511 * 0 on success and an appropriate -ve integer on failure.
512 */
513static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
514{
515 struct stmmac_priv *priv = netdev_priv(dev);
516 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200517 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 u64 temp = 0;
519 u32 ptp_v2 = 0;
520 u32 tstamp_all = 0;
521 u32 ptp_over_ipv4_udp = 0;
522 u32 ptp_over_ipv6_udp = 0;
523 u32 ptp_over_ethernet = 0;
524 u32 snap_type_sel = 0;
525 u32 ts_master_en = 0;
526 u32 ts_event_en = 0;
527 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800528 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529
530 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
531 netdev_alert(priv->dev, "No support for HW time stamping\n");
532 priv->hwts_tx_en = 0;
533 priv->hwts_rx_en = 0;
534
535 return -EOPNOTSUPP;
536 }
537
538 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 return -EFAULT;
541
LABBE Corentin38ddc592016-11-16 20:09:39 +0100542 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
543 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544
545 /* reserved for future extensions */
546 if (config.flags)
547 return -EINVAL;
548
Ben Hutchings5f3da322013-11-14 00:43:41 +0000549 if (config.tx_type != HWTSTAMP_TX_OFF &&
550 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552
553 if (priv->adv_ts) {
554 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_NONE;
558 break;
559
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000561 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000562 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
563 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200564 if (priv->plat->has_gmac4)
565 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
566 else
567 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568
569 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
570 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
571 break;
572
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000574 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
576 /* take time stamp for SYNC messages only */
577 ts_event_en = PTP_TCR_TSEVNTENA;
578
579 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
580 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
581 break;
582
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000584 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000585 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
586 /* take time stamp for Delay_Req messages only */
587 ts_master_en = PTP_TCR_TSMSTRENA;
588 ts_event_en = PTP_TCR_TSEVNTENA;
589
590 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
591 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
592 break;
593
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000595 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000596 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
597 ptp_v2 = PTP_TCR_TSVER2ENA;
598 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200599 if (priv->plat->has_gmac4)
600 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
601 else
602 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for SYNC messages only */
613 ts_event_en = PTP_TCR_TSEVNTENA;
614
615 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
616 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
617 break;
618
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000619 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000620 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
622 ptp_v2 = PTP_TCR_TSVER2ENA;
623 /* take time stamp for Delay_Req messages only */
624 ts_master_en = PTP_TCR_TSMSTRENA;
625 ts_event_en = PTP_TCR_TSEVNTENA;
626
627 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
628 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
629 break;
630
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000632 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
634 ptp_v2 = PTP_TCR_TSVER2ENA;
635 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200636 if (priv->plat->has_gmac4)
637 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
638 else
639 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 ptp_over_ethernet = PTP_TCR_TSIPENA;
644 break;
645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000647 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
649 ptp_v2 = PTP_TCR_TSVER2ENA;
650 /* take time stamp for SYNC messages only */
651 ts_event_en = PTP_TCR_TSEVNTENA;
652
653 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
654 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
655 ptp_over_ethernet = PTP_TCR_TSIPENA;
656 break;
657
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000659 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
661 ptp_v2 = PTP_TCR_TSVER2ENA;
662 /* take time stamp for Delay_Req messages only */
663 ts_master_en = PTP_TCR_TSMSTRENA;
664 ts_event_en = PTP_TCR_TSEVNTENA;
665
666 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
667 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
668 ptp_over_ethernet = PTP_TCR_TSIPENA;
669 break;
670
Miroslav Lichvare3412572017-05-19 17:52:36 +0200671 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_ALL;
675 tstamp_all = PTP_TCR_TSENALL;
676 break;
677
678 default:
679 return -ERANGE;
680 }
681 } else {
682 switch (config.rx_filter) {
683 case HWTSTAMP_FILTER_NONE:
684 config.rx_filter = HWTSTAMP_FILTER_NONE;
685 break;
686 default:
687 /* PTP v1, UDP, any kind of event packet */
688 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
689 break;
690 }
691 }
692 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000693 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000694
695 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100696 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000697 else {
698 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000699 tstamp_all | ptp_v2 | ptp_over_ethernet |
700 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
701 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100702 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000703
704 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800705 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000706 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100707 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800708 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709
710 /* calculate default added value:
711 * formula is :
712 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800713 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000714 */
Phil Reid19d857c2015-12-14 11:32:01 +0800715 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000716 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100717 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000718 priv->default_addend);
719
720 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200721 ktime_get_real_ts64(&now);
722
723 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100724 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000725 now.tv_nsec);
726 }
727
728 return copy_to_user(ifr->ifr_data, &config,
729 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
730}
731
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000732/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100733 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000734 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100735 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000736 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100737 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000738 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000739static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000740{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000741 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
742 return -EOPNOTSUPP;
743
Vince Bridgers7cd01392013-12-20 11:19:34 -0600744 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200745 /* Check if adv_ts can be enabled for dwmac 4.x core */
746 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
747 priv->adv_ts = 1;
748 /* Dwmac 3.x core with extend_desc can support adv_ts */
749 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600750 priv->adv_ts = 1;
751
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200752 if (priv->dma_cap.time_stamp)
753 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600754
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200755 if (priv->adv_ts)
756 netdev_info(priv->dev,
757 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000758
759 priv->hw->ptp = &stmmac_ptp;
760 priv->hwts_tx_en = 0;
761 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000762
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200763 stmmac_ptp_register(priv);
764
765 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000766}
767
768static void stmmac_release_ptp(struct stmmac_priv *priv)
769{
jpintof573c0b2017-01-09 12:35:09 +0000770 if (priv->plat->clk_ptp_ref)
771 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000772 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000773}
774
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700775/**
Joao Pinto29feff32017-03-10 18:24:56 +0000776 * stmmac_mac_flow_ctrl - Configure flow control in all queues
777 * @priv: driver private structure
778 * Description: It is used for configuring the flow control in all queues
779 */
780static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
781{
782 u32 tx_cnt = priv->plat->tx_queues_to_use;
783
784 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
785 priv->pause, tx_cnt);
786}
787
788/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100789 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700790 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100791 * Description: this is the helper called by the physical abstraction layer
792 * drivers to communicate the phy link status. According the speed and duplex
793 * this driver can invoke registered glue-logic as well.
794 * It also invoke the eee initialization because it could happen when switch
795 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 */
797static void stmmac_adjust_link(struct net_device *dev)
798{
799 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200800 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200802 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100804 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805 return;
806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700807 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000808
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000810 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700811
812 /* Now we make sure that we can be in full duplex mode.
813 * If not, we operate in half-duplex mode. */
814 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200816 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000817 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000819 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 priv->oldduplex = phydev->duplex;
821 }
822 /* Flow Control operation */
823 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000824 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700825
826 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200827 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200828 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700829 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200830 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200831 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200833 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200834 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100835 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200836 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200837 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838 break;
839 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100840 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100841 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100842 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843 break;
844 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100845 if (phydev->speed != SPEED_UNKNOWN)
846 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 priv->speed = phydev->speed;
848 }
849
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000850 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851
852 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200853 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200854 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 }
856 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200857 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200858 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100859 priv->speed = SPEED_UNKNOWN;
860 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 }
862
863 if (new_state && netif_msg_link(priv))
864 phy_print_status(phydev);
865
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100866 spin_unlock_irqrestore(&priv->lock, flags);
867
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200868 if (phydev->is_pseudo_fixed_link)
869 /* Stop PHY layer to call the hook to adjust the link in case
870 * of a switch is attached to the stmmac driver.
871 */
872 phydev->irq = PHY_IGNORE_INTERRUPT;
873 else
874 /* At this stage, init the EEE if supported.
875 * Never called in case of fixed_link.
876 */
877 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878}
879
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000880/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100881 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000882 * @priv: driver private structure
883 * Description: this is to verify if the HW supports the PCS.
884 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
885 * configured for the TBI, RTBI, or SGMII PHY interface.
886 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000887static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
888{
889 int interface = priv->plat->interface;
890
891 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900892 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
893 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
894 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
895 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100896 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200897 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900898 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100899 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200900 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000901 }
902 }
903}
904
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700905/**
906 * stmmac_init_phy - PHY initialization
907 * @dev: net device structure
908 * Description: it initializes the driver's PHY state, and attaches the PHY
909 * to the mac driver.
910 * Return value:
911 * 0 on success
912 */
913static int stmmac_init_phy(struct net_device *dev)
914{
915 struct stmmac_priv *priv = netdev_priv(dev);
916 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000917 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000918 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000919 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000920 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200921 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100922 priv->speed = SPEED_UNKNOWN;
923 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700924
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700925 if (priv->plat->phy_node) {
926 phydev = of_phy_connect(dev, priv->plat->phy_node,
927 &stmmac_adjust_link, 0, interface);
928 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200929 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
930 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000931
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700932 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
933 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100934 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100935 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700936
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700937 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
938 interface);
939 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700940
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300941 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100942 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300943 if (!phydev)
944 return -ENODEV;
945
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700946 return PTR_ERR(phydev);
947 }
948
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000949 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000950 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000951 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200952 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000953 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
954 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000955
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700956 /*
957 * Broken HW is sometimes missing the pull-up resistor on the
958 * MDIO line, which results in reads to non-existent devices returning
959 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
960 * device as well.
961 * Note: phydev->phy_id is the result of reading the UID PHY registers.
962 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700963 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700964 phy_disconnect(phydev);
965 return -ENODEV;
966 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100967
Florian Fainellic51e4242016-11-13 17:50:35 -0800968 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
969 * subsequent PHY polling, make sure we force a link transition if
970 * we have a UP/DOWN/UP transition
971 */
972 if (phydev->is_pseudo_fixed_link)
973 phydev->irq = PHY_POLL;
974
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100975 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976 return 0;
977}
978
Joao Pinto71fedb02017-04-06 09:49:08 +0100979static void stmmac_display_rx_rings(struct stmmac_priv *priv)
980{
Joao Pinto54139cf2017-04-06 09:49:09 +0100981 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100982 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100983 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100984
Joao Pinto54139cf2017-04-06 09:49:09 +0100985 /* Display RX rings */
986 for (queue = 0; queue < rx_cnt; queue++) {
987 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100988
Joao Pinto54139cf2017-04-06 09:49:09 +0100989 pr_info("\tRX Queue %u rings\n", queue);
990
991 if (priv->extend_desc)
992 head_rx = (void *)rx_q->dma_erx;
993 else
994 head_rx = (void *)rx_q->dma_rx;
995
996 /* Display RX ring */
997 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
998 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100999}
1000
1001static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1002{
Joao Pintoce736782017-04-06 09:49:10 +01001003 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001004 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001005 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001006
Joao Pintoce736782017-04-06 09:49:10 +01001007 /* Display TX rings */
1008 for (queue = 0; queue < tx_cnt; queue++) {
1009 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001010
Joao Pintoce736782017-04-06 09:49:10 +01001011 pr_info("\tTX Queue %d rings\n", queue);
1012
1013 if (priv->extend_desc)
1014 head_tx = (void *)tx_q->dma_etx;
1015 else
1016 head_tx = (void *)tx_q->dma_tx;
1017
1018 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1019 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001020}
1021
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001022static void stmmac_display_rings(struct stmmac_priv *priv)
1023{
Joao Pinto71fedb02017-04-06 09:49:08 +01001024 /* Display RX ring */
1025 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001026
Joao Pinto71fedb02017-04-06 09:49:08 +01001027 /* Display TX ring */
1028 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001029}
1030
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001031static int stmmac_set_bfsize(int mtu, int bufsize)
1032{
1033 int ret = bufsize;
1034
1035 if (mtu >= BUF_SIZE_4KiB)
1036 ret = BUF_SIZE_8KiB;
1037 else if (mtu >= BUF_SIZE_2KiB)
1038 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001039 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001040 ret = BUF_SIZE_2KiB;
1041 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001042 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001043
1044 return ret;
1045}
1046
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001047/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001048 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001049 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001050 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001051 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001052 * in case of both basic and extended descriptors are used.
1053 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001054static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055{
Joao Pinto54139cf2017-04-06 09:49:09 +01001056 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001057 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058
Joao Pinto71fedb02017-04-06 09:49:08 +01001059 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001060 for (i = 0; i < DMA_RX_SIZE; i++)
1061 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001062 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001063 priv->use_riwt, priv->mode,
1064 (i == DMA_RX_SIZE - 1));
1065 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001066 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001067 priv->use_riwt, priv->mode,
1068 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001069}
1070
1071/**
1072 * stmmac_clear_tx_descriptors - clear tx descriptors
1073 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001074 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001075 * Description: this function is called to clear the TX descriptors
1076 * in case of both basic and extended descriptors are used.
1077 */
Joao Pintoce736782017-04-06 09:49:10 +01001078static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001079{
Joao Pintoce736782017-04-06 09:49:10 +01001080 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001081 int i;
1082
1083 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001084 for (i = 0; i < DMA_TX_SIZE; i++)
1085 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001086 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001087 priv->mode,
1088 (i == DMA_TX_SIZE - 1));
1089 else
Joao Pintoce736782017-04-06 09:49:10 +01001090 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001091 priv->mode,
1092 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093}
1094
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001095/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001096 * stmmac_clear_descriptors - clear descriptors
1097 * @priv: driver private structure
1098 * Description: this function is called to clear the TX and RX descriptors
1099 * in case of both basic and extended descriptors are used.
1100 */
1101static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1102{
Joao Pinto54139cf2017-04-06 09:49:09 +01001103 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001104 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001105 u32 queue;
1106
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001108 for (queue = 0; queue < rx_queue_cnt; queue++)
1109 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001110
1111 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001112 for (queue = 0; queue < tx_queue_cnt; queue++)
1113 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001114}
1115
1116/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001117 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1118 * @priv: driver private structure
1119 * @p: descriptor pointer
1120 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001121 * @flags: gfp flag
1122 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001123 * Description: this function is called to allocate a receive buffer, perform
1124 * the DMA mapping and init the descriptor.
1125 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001127 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001128{
Joao Pinto54139cf2017-04-06 09:49:09 +01001129 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001130 struct sk_buff *skb;
1131
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301132 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001133 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001134 netdev_err(priv->dev,
1135 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001136 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 rx_q->rx_skbuff[i] = skb;
1139 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001140 priv->dma_buf_sz,
1141 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001142 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001143 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 dev_kfree_skb_any(skb);
1145 return -EINVAL;
1146 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001147
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001148 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001150 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001151 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001152
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001153 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001154 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001155 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001156
1157 return 0;
1158}
1159
Joao Pinto71fedb02017-04-06 09:49:08 +01001160/**
1161 * stmmac_free_rx_buffer - free RX dma buffers
1162 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001163 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001164 * @i: buffer index.
1165 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001166static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001167{
Joao Pinto54139cf2017-04-06 09:49:09 +01001168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1169
1170 if (rx_q->rx_skbuff[i]) {
1171 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001172 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001173 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001174 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001175 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001176}
1177
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001178/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001179 * stmmac_free_tx_buffer - free RX dma buffers
1180 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001181 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001182 * @i: buffer index.
1183 */
Joao Pintoce736782017-04-06 09:49:10 +01001184static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001185{
Joao Pintoce736782017-04-06 09:49:10 +01001186 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1187
1188 if (tx_q->tx_skbuff_dma[i].buf) {
1189 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001190 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001191 tx_q->tx_skbuff_dma[i].buf,
1192 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001193 DMA_TO_DEVICE);
1194 else
1195 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001196 tx_q->tx_skbuff_dma[i].buf,
1197 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001198 DMA_TO_DEVICE);
1199 }
1200
Joao Pintoce736782017-04-06 09:49:10 +01001201 if (tx_q->tx_skbuff[i]) {
1202 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1203 tx_q->tx_skbuff[i] = NULL;
1204 tx_q->tx_skbuff_dma[i].buf = 0;
1205 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001206 }
1207}
1208
1209/**
1210 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001211 * @dev: net device structure
1212 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001213 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001214 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001215 * modes.
1216 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001217static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001218{
1219 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001220 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001221 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001222 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001223 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001224 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001225
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001226 if (priv->hw->mode->set_16kib_bfsize)
1227 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001228
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001229 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001230 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001231
Vince Bridgers2618abb2014-01-20 05:39:01 -06001232 priv->dma_buf_sz = bfsize;
1233
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001235 netif_dbg(priv, probe, priv->dev,
1236 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1237
Joao Pinto54139cf2017-04-06 09:49:09 +01001238 for (queue = 0; queue < rx_count; queue++) {
1239 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001240
Joao Pinto54139cf2017-04-06 09:49:09 +01001241 netif_dbg(priv, probe, priv->dev,
1242 "(%s) dma_rx_phy=0x%08x\n", __func__,
1243 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001244
Joao Pinto54139cf2017-04-06 09:49:09 +01001245 for (i = 0; i < DMA_RX_SIZE; i++) {
1246 struct dma_desc *p;
1247
1248 if (priv->extend_desc)
1249 p = &((rx_q->dma_erx + i)->basic);
1250 else
1251 p = rx_q->dma_rx + i;
1252
1253 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1254 queue);
1255 if (ret)
1256 goto err_init_rx_buffers;
1257
1258 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1259 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1260 (unsigned int)rx_q->rx_skbuff_dma[i]);
1261 }
1262
1263 rx_q->cur_rx = 0;
1264 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1265
1266 stmmac_clear_rx_descriptors(priv, queue);
1267
1268 /* Setup the chained descriptor addresses */
1269 if (priv->mode == STMMAC_CHAIN_MODE) {
1270 if (priv->extend_desc)
1271 priv->hw->mode->init(rx_q->dma_erx,
1272 rx_q->dma_rx_phy,
1273 DMA_RX_SIZE, 1);
1274 else
1275 priv->hw->mode->init(rx_q->dma_rx,
1276 rx_q->dma_rx_phy,
1277 DMA_RX_SIZE, 0);
1278 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001281 buf_sz = bfsize;
1282
Joao Pinto54139cf2017-04-06 09:49:09 +01001283 return 0;
1284
1285err_init_rx_buffers:
1286 while (queue >= 0) {
1287 while (--i >= 0)
1288 stmmac_free_rx_buffer(priv, queue, i);
1289
1290 if (queue == 0)
1291 break;
1292
1293 i = DMA_RX_SIZE;
1294 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001295 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001296
Joao Pinto71fedb02017-04-06 09:49:08 +01001297 return ret;
1298}
1299
1300/**
1301 * init_dma_tx_desc_rings - init the TX descriptor rings
1302 * @dev: net device structure.
1303 * Description: this function initializes the DMA TX descriptors
1304 * and allocates the socket buffers. It supports the chained and ring
1305 * modes.
1306 */
1307static int init_dma_tx_desc_rings(struct net_device *dev)
1308{
1309 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001310 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1311 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001312 int i;
1313
Joao Pintoce736782017-04-06 09:49:10 +01001314 for (queue = 0; queue < tx_queue_cnt; queue++) {
1315 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001316
Joao Pintoce736782017-04-06 09:49:10 +01001317 netif_dbg(priv, probe, priv->dev,
1318 "(%s) dma_tx_phy=0x%08x\n", __func__,
1319 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001320
Joao Pintoce736782017-04-06 09:49:10 +01001321 /* Setup the chained descriptor addresses */
1322 if (priv->mode == STMMAC_CHAIN_MODE) {
1323 if (priv->extend_desc)
1324 priv->hw->mode->init(tx_q->dma_etx,
1325 tx_q->dma_tx_phy,
1326 DMA_TX_SIZE, 1);
1327 else
1328 priv->hw->mode->init(tx_q->dma_tx,
1329 tx_q->dma_tx_phy,
1330 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001331 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001332
Joao Pintoce736782017-04-06 09:49:10 +01001333 for (i = 0; i < DMA_TX_SIZE; i++) {
1334 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001335 if (priv->extend_desc)
1336 p = &((tx_q->dma_etx + i)->basic);
1337 else
1338 p = tx_q->dma_tx + i;
1339
1340 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1341 p->des0 = 0;
1342 p->des1 = 0;
1343 p->des2 = 0;
1344 p->des3 = 0;
1345 } else {
1346 p->des2 = 0;
1347 }
1348
1349 tx_q->tx_skbuff_dma[i].buf = 0;
1350 tx_q->tx_skbuff_dma[i].map_as_page = false;
1351 tx_q->tx_skbuff_dma[i].len = 0;
1352 tx_q->tx_skbuff_dma[i].last_segment = false;
1353 tx_q->tx_skbuff[i] = NULL;
1354 }
1355
1356 tx_q->dirty_tx = 0;
1357 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001358 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001359
Joao Pintoc22a3f42017-04-06 09:49:11 +01001360 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1361 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001362
Joao Pinto71fedb02017-04-06 09:49:08 +01001363 return 0;
1364}
1365
1366/**
1367 * init_dma_desc_rings - init the RX/TX descriptor rings
1368 * @dev: net device structure
1369 * @flags: gfp flag.
1370 * Description: this function initializes the DMA RX/TX descriptors
1371 * and allocates the socket buffers. It supports the chained and ring
1372 * modes.
1373 */
1374static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1375{
1376 struct stmmac_priv *priv = netdev_priv(dev);
1377 int ret;
1378
1379 ret = init_dma_rx_desc_rings(dev, flags);
1380 if (ret)
1381 return ret;
1382
1383 ret = init_dma_tx_desc_rings(dev);
1384
LABBE Corentin5bacd772017-03-29 07:05:40 +02001385 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001386
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001387 if (netif_msg_hw(priv))
1388 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001389
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001390 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001391}
1392
Joao Pinto71fedb02017-04-06 09:49:08 +01001393/**
1394 * dma_free_rx_skbufs - free RX dma buffers
1395 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001396 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001397 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001398static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399{
1400 int i;
1401
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001402 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001403 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Joao Pinto71fedb02017-04-06 09:49:08 +01001406/**
1407 * dma_free_tx_skbufs - free TX dma buffers
1408 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001409 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001410 */
Joao Pintoce736782017-04-06 09:49:10 +01001411static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412{
1413 int i;
1414
Joao Pinto71fedb02017-04-06 09:49:08 +01001415 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001416 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417}
1418
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001419/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001420 * free_dma_rx_desc_resources - free RX dma desc resources
1421 * @priv: private structure
1422 */
1423static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1424{
1425 u32 rx_count = priv->plat->rx_queues_to_use;
1426 u32 queue;
1427
1428 /* Free RX queue resources */
1429 for (queue = 0; queue < rx_count; queue++) {
1430 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1431
1432 /* Release the DMA RX socket buffers */
1433 dma_free_rx_skbufs(priv, queue);
1434
1435 /* Free DMA regions of consistent memory previously allocated */
1436 if (!priv->extend_desc)
1437 dma_free_coherent(priv->device,
1438 DMA_RX_SIZE * sizeof(struct dma_desc),
1439 rx_q->dma_rx, rx_q->dma_rx_phy);
1440 else
1441 dma_free_coherent(priv->device, DMA_RX_SIZE *
1442 sizeof(struct dma_extended_desc),
1443 rx_q->dma_erx, rx_q->dma_rx_phy);
1444
1445 kfree(rx_q->rx_skbuff_dma);
1446 kfree(rx_q->rx_skbuff);
1447 }
1448}
1449
1450/**
Joao Pintoce736782017-04-06 09:49:10 +01001451 * free_dma_tx_desc_resources - free TX dma desc resources
1452 * @priv: private structure
1453 */
1454static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1455{
1456 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001457 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001458
1459 /* Free TX queue resources */
1460 for (queue = 0; queue < tx_count; queue++) {
1461 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1462
1463 /* Release the DMA TX socket buffers */
1464 dma_free_tx_skbufs(priv, queue);
1465
1466 /* Free DMA regions of consistent memory previously allocated */
1467 if (!priv->extend_desc)
1468 dma_free_coherent(priv->device,
1469 DMA_TX_SIZE * sizeof(struct dma_desc),
1470 tx_q->dma_tx, tx_q->dma_tx_phy);
1471 else
1472 dma_free_coherent(priv->device, DMA_TX_SIZE *
1473 sizeof(struct dma_extended_desc),
1474 tx_q->dma_etx, tx_q->dma_tx_phy);
1475
1476 kfree(tx_q->tx_skbuff_dma);
1477 kfree(tx_q->tx_skbuff);
1478 }
1479}
1480
1481/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001482 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001483 * @priv: private structure
1484 * Description: according to which descriptor can be used (extend or basic)
1485 * this function allocates the resources for TX and RX paths. In case of
1486 * reception, for example, it pre-allocated the RX socket buffer in order to
1487 * allow zero-copy mechanism.
1488 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001489static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001490{
Joao Pinto54139cf2017-04-06 09:49:09 +01001491 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001492 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001493 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001494
Joao Pinto54139cf2017-04-06 09:49:09 +01001495 /* RX queues buffers and DMA */
1496 for (queue = 0; queue < rx_count; queue++) {
1497 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001498
Joao Pinto54139cf2017-04-06 09:49:09 +01001499 rx_q->queue_index = queue;
1500 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001501
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1503 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001504 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001505 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001506 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001507
1508 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1509 sizeof(struct sk_buff *),
1510 GFP_KERNEL);
1511 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001512 goto err_dma;
1513
Joao Pinto54139cf2017-04-06 09:49:09 +01001514 if (priv->extend_desc) {
1515 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1516 DMA_RX_SIZE *
1517 sizeof(struct
1518 dma_extended_desc),
1519 &rx_q->dma_rx_phy,
1520 GFP_KERNEL);
1521 if (!rx_q->dma_erx)
1522 goto err_dma;
1523
1524 } else {
1525 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1526 DMA_RX_SIZE *
1527 sizeof(struct
1528 dma_desc),
1529 &rx_q->dma_rx_phy,
1530 GFP_KERNEL);
1531 if (!rx_q->dma_rx)
1532 goto err_dma;
1533 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001534 }
1535
1536 return 0;
1537
1538err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001539 free_dma_rx_desc_resources(priv);
1540
Joao Pinto71fedb02017-04-06 09:49:08 +01001541 return ret;
1542}
1543
1544/**
1545 * alloc_dma_tx_desc_resources - alloc TX resources.
1546 * @priv: private structure
1547 * Description: according to which descriptor can be used (extend or basic)
1548 * this function allocates the resources for TX and RX paths. In case of
1549 * reception, for example, it pre-allocated the RX socket buffer in order to
1550 * allow zero-copy mechanism.
1551 */
1552static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1553{
Joao Pintoce736782017-04-06 09:49:10 +01001554 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001555 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001556 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001557
Joao Pintoce736782017-04-06 09:49:10 +01001558 /* TX queues buffers and DMA */
1559 for (queue = 0; queue < tx_count; queue++) {
1560 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001561
Joao Pintoce736782017-04-06 09:49:10 +01001562 tx_q->queue_index = queue;
1563 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001564
Joao Pintoce736782017-04-06 09:49:10 +01001565 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1566 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001567 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001568 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001569 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001570
1571 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1572 sizeof(struct sk_buff *),
1573 GFP_KERNEL);
1574 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001575 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001576
1577 if (priv->extend_desc) {
1578 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1579 DMA_TX_SIZE *
1580 sizeof(struct
1581 dma_extended_desc),
1582 &tx_q->dma_tx_phy,
1583 GFP_KERNEL);
1584 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001585 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001586 } else {
1587 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1588 DMA_TX_SIZE *
1589 sizeof(struct
1590 dma_desc),
1591 &tx_q->dma_tx_phy,
1592 GFP_KERNEL);
1593 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001594 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001595 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001596 }
1597
1598 return 0;
1599
Christophe Jaillet62242262017-07-08 09:46:54 +02001600err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001601 free_dma_tx_desc_resources(priv);
1602
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001603 return ret;
1604}
1605
Joao Pinto71fedb02017-04-06 09:49:08 +01001606/**
1607 * alloc_dma_desc_resources - alloc TX/RX resources.
1608 * @priv: private structure
1609 * Description: according to which descriptor can be used (extend or basic)
1610 * this function allocates the resources for TX and RX paths. In case of
1611 * reception, for example, it pre-allocated the RX socket buffer in order to
1612 * allow zero-copy mechanism.
1613 */
1614static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001615{
Joao Pinto54139cf2017-04-06 09:49:09 +01001616 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001617 int ret = alloc_dma_rx_desc_resources(priv);
1618
1619 if (ret)
1620 return ret;
1621
1622 ret = alloc_dma_tx_desc_resources(priv);
1623
1624 return ret;
1625}
1626
1627/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001628 * free_dma_desc_resources - free dma desc resources
1629 * @priv: private structure
1630 */
1631static void free_dma_desc_resources(struct stmmac_priv *priv)
1632{
1633 /* Release the DMA RX socket buffers */
1634 free_dma_rx_desc_resources(priv);
1635
1636 /* Release the DMA TX socket buffers */
1637 free_dma_tx_desc_resources(priv);
1638}
1639
1640/**
jpinto9eb12472016-12-28 12:57:48 +00001641 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1642 * @priv: driver private structure
1643 * Description: It is used for enabling the rx queues in the MAC
1644 */
1645static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1646{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001647 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1648 int queue;
1649 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001650
Joao Pinto4f6046f2017-03-10 18:24:54 +00001651 for (queue = 0; queue < rx_queues_count; queue++) {
1652 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1653 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1654 }
jpinto9eb12472016-12-28 12:57:48 +00001655}
1656
1657/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001658 * stmmac_start_rx_dma - start RX DMA channel
1659 * @priv: driver private structure
1660 * @chan: RX channel index
1661 * Description:
1662 * This starts a RX DMA channel
1663 */
1664static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1665{
1666 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1667 priv->hw->dma->start_rx(priv->ioaddr, chan);
1668}
1669
1670/**
1671 * stmmac_start_tx_dma - start TX DMA channel
1672 * @priv: driver private structure
1673 * @chan: TX channel index
1674 * Description:
1675 * This starts a TX DMA channel
1676 */
1677static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1678{
1679 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1680 priv->hw->dma->start_tx(priv->ioaddr, chan);
1681}
1682
1683/**
1684 * stmmac_stop_rx_dma - stop RX DMA channel
1685 * @priv: driver private structure
1686 * @chan: RX channel index
1687 * Description:
1688 * This stops a RX DMA channel
1689 */
1690static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1691{
1692 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1693 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1694}
1695
1696/**
1697 * stmmac_stop_tx_dma - stop TX DMA channel
1698 * @priv: driver private structure
1699 * @chan: TX channel index
1700 * Description:
1701 * This stops a TX DMA channel
1702 */
1703static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1704{
1705 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1706 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1707}
1708
1709/**
1710 * stmmac_start_all_dma - start all RX and TX DMA channels
1711 * @priv: driver private structure
1712 * Description:
1713 * This starts all the RX and TX DMA channels
1714 */
1715static void stmmac_start_all_dma(struct stmmac_priv *priv)
1716{
1717 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1718 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1719 u32 chan = 0;
1720
1721 for (chan = 0; chan < rx_channels_count; chan++)
1722 stmmac_start_rx_dma(priv, chan);
1723
1724 for (chan = 0; chan < tx_channels_count; chan++)
1725 stmmac_start_tx_dma(priv, chan);
1726}
1727
1728/**
1729 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1730 * @priv: driver private structure
1731 * Description:
1732 * This stops the RX and TX DMA channels
1733 */
1734static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1735{
1736 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1737 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1738 u32 chan = 0;
1739
1740 for (chan = 0; chan < rx_channels_count; chan++)
1741 stmmac_stop_rx_dma(priv, chan);
1742
1743 for (chan = 0; chan < tx_channels_count; chan++)
1744 stmmac_stop_tx_dma(priv, chan);
1745}
1746
1747/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001748 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001749 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001750 * Description: it is used for configuring the DMA operation mode register in
1751 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001752 */
1753static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1754{
Joao Pinto6deee222017-03-15 11:04:45 +00001755 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1756 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001757 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001758 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001759 u32 txmode = 0;
1760 u32 rxmode = 0;
1761 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001762 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001763
Thierry Reding11fbf812017-03-10 17:34:58 +01001764 if (rxfifosz == 0)
1765 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001766 if (txfifosz == 0)
1767 txfifosz = priv->dma_cap.tx_fifo_size;
1768
1769 /* Adjust for real per queue fifo size */
1770 rxfifosz /= rx_channels_count;
1771 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001772
Joao Pinto6deee222017-03-15 11:04:45 +00001773 if (priv->plat->force_thresh_dma_mode) {
1774 txmode = tc;
1775 rxmode = tc;
1776 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001777 /*
1778 * In case of GMAC, SF mode can be enabled
1779 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001780 * 1) TX COE if actually supported
1781 * 2) There is no bugged Jumbo frame support
1782 * that needs to not insert csum in the TDES.
1783 */
Joao Pinto6deee222017-03-15 11:04:45 +00001784 txmode = SF_DMA_MODE;
1785 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001786 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001787 } else {
1788 txmode = tc;
1789 rxmode = SF_DMA_MODE;
1790 }
1791
1792 /* configure all channels */
1793 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001794 for (chan = 0; chan < rx_channels_count; chan++) {
1795 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001796
Jose Abreua0daae12017-10-13 10:58:37 +01001797 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1798 rxfifosz, qmode);
1799 }
1800
1801 for (chan = 0; chan < tx_channels_count; chan++) {
1802 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1803
Jose Abreu52a76232017-10-13 10:58:36 +01001804 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001805 txfifosz, qmode);
1806 }
Joao Pinto6deee222017-03-15 11:04:45 +00001807 } else {
1808 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001809 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001810 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811}
1812
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001814 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001815 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001816 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001817 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818 */
Joao Pintoce736782017-04-06 09:49:10 +01001819static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001820{
Joao Pintoce736782017-04-06 09:49:10 +01001821 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001822 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001823 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001825 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001826
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001827 priv->xstats.tx_clean++;
1828
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001829 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001830 while (entry != tx_q->cur_tx) {
1831 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001832 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001833 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001834
1835 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001836 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001837 else
Joao Pintoce736782017-04-06 09:49:10 +01001838 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001839
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001840 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001841 &priv->xstats, p,
1842 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001843 /* Check if the descriptor is owned by the DMA */
1844 if (unlikely(status & tx_dma_own))
1845 break;
1846
Niklas Cassela6b25da2018-02-26 22:47:08 +01001847 /* Make sure descriptor fields are read after reading
1848 * the own bit.
1849 */
1850 dma_rmb();
1851
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001852 /* Just consider the last segment and ...*/
1853 if (likely(!(status & tx_not_ls))) {
1854 /* ... verify the status error condition */
1855 if (unlikely(status & tx_err)) {
1856 priv->dev->stats.tx_errors++;
1857 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001858 priv->dev->stats.tx_packets++;
1859 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001860 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001861 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863
Joao Pintoce736782017-04-06 09:49:10 +01001864 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1865 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001866 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001867 tx_q->tx_skbuff_dma[entry].buf,
1868 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001869 DMA_TO_DEVICE);
1870 else
1871 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001872 tx_q->tx_skbuff_dma[entry].buf,
1873 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001874 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001875 tx_q->tx_skbuff_dma[entry].buf = 0;
1876 tx_q->tx_skbuff_dma[entry].len = 0;
1877 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001878 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001879
1880 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001881 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001882
Joao Pintoce736782017-04-06 09:49:10 +01001883 tx_q->tx_skbuff_dma[entry].last_segment = false;
1884 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885
1886 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001887 pkts_compl++;
1888 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001889 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001890 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001891 }
1892
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001893 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001895 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001896 }
Joao Pintoce736782017-04-06 09:49:10 +01001897 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001898
Joao Pintoc22a3f42017-04-06 09:49:11 +01001899 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1900 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001901
Joao Pintoc22a3f42017-04-06 09:49:11 +01001902 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1903 queue))) &&
1904 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1905
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001906 netif_dbg(priv, tx_done, priv->dev,
1907 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001908 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001910
1911 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1912 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001913 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001914 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001915 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916}
1917
Joao Pinto4f513ec2017-03-15 11:04:46 +00001918static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001920 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921}
1922
Joao Pinto4f513ec2017-03-15 11:04:46 +00001923static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001924{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001925 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926}
1927
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001929 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001930 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001931 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001933 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001935static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936{
Joao Pintoce736782017-04-06 09:49:10 +01001937 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001938 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001939
Joao Pintoc22a3f42017-04-06 09:49:11 +01001940 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941
Joao Pintoae4f0d42017-03-15 11:04:47 +00001942 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001943 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001944 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001945 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001946 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001947 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001948 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001949 else
Joao Pintoce736782017-04-06 09:49:10 +01001950 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001951 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001952 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001953 tx_q->dirty_tx = 0;
1954 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001955 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001956 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001957 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001958
1959 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001960 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001961}
1962
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001963/**
Joao Pinto6deee222017-03-15 11:04:45 +00001964 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1965 * @priv: driver private structure
1966 * @txmode: TX operating mode
1967 * @rxmode: RX operating mode
1968 * @chan: channel index
1969 * Description: it is used for configuring of the DMA operation mode in
1970 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1971 * mode.
1972 */
1973static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1974 u32 rxmode, u32 chan)
1975{
Jose Abreua0daae12017-10-13 10:58:37 +01001976 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1977 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001978 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1979 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001980 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001981 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001982
1983 if (rxfifosz == 0)
1984 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001985 if (txfifosz == 0)
1986 txfifosz = priv->dma_cap.tx_fifo_size;
1987
1988 /* Adjust for real per queue fifo size */
1989 rxfifosz /= rx_channels_count;
1990 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001991
1992 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1993 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001994 rxfifosz, rxqmode);
Jose Abreu52a76232017-10-13 10:58:36 +01001995 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001996 txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001997 } else {
1998 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1999 rxfifosz);
2000 }
2001}
2002
2003/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002004 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002005 * @priv: driver private structure
2006 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002007 * It calls the dwmac dma routine and schedule poll method in case of some
2008 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002009 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002010static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002011{
Joao Pintod62a1072017-03-15 11:04:49 +00002012 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002013 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2014 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2015 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002016 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002017 bool poll_scheduled = false;
2018 int status[channels_to_check];
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002019
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002020 /* Each DMA channel can be used for rx and tx simultaneously, yet
2021 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2022 * stmmac_channel struct.
2023 * Because of this, stmmac_poll currently checks (and possibly wakes)
2024 * all tx queues rather than just a single tx queue.
2025 */
2026 for (chan = 0; chan < channels_to_check; chan++)
2027 status[chan] = priv->hw->dma->dma_interrupt(priv->ioaddr,
2028 &priv->xstats,
2029 chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002030
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 for (chan = 0; chan < rx_channel_count; chan++) {
2032 if (likely(status[chan] & handle_rx)) {
2033 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2034
Joao Pintoc22a3f42017-04-06 09:49:11 +01002035 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00002036 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002037 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002038 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002039 }
2040 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002041 }
Joao Pintod62a1072017-03-15 11:04:49 +00002042
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002043 /* If we scheduled poll, we already know that tx queues will be checked.
2044 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2045 * completed transmission, if so, call stmmac_poll (once).
2046 */
2047 if (!poll_scheduled) {
2048 for (chan = 0; chan < tx_channel_count; chan++) {
2049 if (status[chan] & handle_tx) {
2050 /* It doesn't matter what rx queue we choose
2051 * here. We use 0 since it always exists.
2052 */
2053 struct stmmac_rx_queue *rx_q =
2054 &priv->rx_queue[0];
2055
2056 if (likely(napi_schedule_prep(&rx_q->napi))) {
2057 stmmac_disable_dma_irq(priv, chan);
2058 __napi_schedule(&rx_q->napi);
2059 }
2060 break;
2061 }
2062 }
2063 }
2064
2065 for (chan = 0; chan < tx_channel_count; chan++) {
2066 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002067 /* Try to bump up the dma threshold on this failure */
2068 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2069 (tc <= 256)) {
2070 tc += 64;
2071 if (priv->plat->force_thresh_dma_mode)
2072 stmmac_set_dma_operation_mode(priv,
2073 tc,
2074 tc,
2075 chan);
2076 else
2077 stmmac_set_dma_operation_mode(priv,
2078 tc,
2079 SF_DMA_MODE,
2080 chan);
2081 priv->xstats.threshold = tc;
2082 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002083 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002084 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002085 }
2086 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002087}
2088
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002089/**
2090 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2091 * @priv: driver private structure
2092 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2093 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002094static void stmmac_mmc_setup(struct stmmac_priv *priv)
2095{
2096 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002097 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002098
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002099 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2100 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002101 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002102 } else {
2103 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002104 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002105 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002106
2107 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002108
2109 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002110 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002111 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2112 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002113 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002114}
2115
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002116/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002117 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002118 * @priv: driver private structure
2119 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002120 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2121 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002122 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002123static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2124{
2125 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002126 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002127
2128 /* GMAC older than 3.50 has no extended descriptors */
2129 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002130 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002131 priv->extend_desc = 1;
2132 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002133 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002134
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002135 priv->hw->desc = &enh_desc_ops;
2136 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002137 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002138 priv->hw->desc = &ndesc_ops;
2139 }
2140}
2141
2142/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002143 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002144 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002145 * Description:
2146 * new GMAC chip generations have a new register to indicate the
2147 * presence of the optional feature/functions.
2148 * This can be also used to override the value passed through the
2149 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002150 */
2151static int stmmac_get_hw_features(struct stmmac_priv *priv)
2152{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002153 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002154
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002155 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002156 priv->hw->dma->get_hw_feature(priv->ioaddr,
2157 &priv->dma_cap);
2158 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002159 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002160
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002161 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002162}
2163
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002164/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002165 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002166 * @priv: driver private structure
2167 * Description:
2168 * it is to verify if the MAC address is valid, in case of failures it
2169 * generates a random MAC address
2170 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002171static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2172{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002173 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002174 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002175 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002176 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002177 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002178 netdev_info(priv->dev, "device MAC address %pM\n",
2179 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002180 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002181}
2182
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002183/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002184 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002185 * @priv: driver private structure
2186 * Description:
2187 * It inits the DMA invoking the specific MAC/GMAC callback.
2188 * Some DMA parameters can be passed from the platform;
2189 * in case of these are not passed a default is kept for the MAC or GMAC.
2190 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002191static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2192{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002193 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2194 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002195 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002196 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002197 u32 dummy_dma_rx_phy = 0;
2198 u32 dummy_dma_tx_phy = 0;
2199 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002200 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002201 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002202
Niklas Cassela332e2f2016-12-07 15:20:05 +01002203 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2204 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002205 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002206 }
2207
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002208 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2209 atds = 1;
2210
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002211 ret = priv->hw->dma->reset(priv->ioaddr);
2212 if (ret) {
2213 dev_err(priv->device, "Failed to reset the dma\n");
2214 return ret;
2215 }
2216
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002217 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002218 /* DMA Configuration */
2219 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2220 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002221
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002222 /* DMA RX Channel Configuration */
2223 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002224 rx_q = &priv->rx_queue[chan];
2225
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002226 priv->hw->dma->init_rx_chan(priv->ioaddr,
2227 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002228 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002229
Joao Pinto54139cf2017-04-06 09:49:09 +01002230 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002231 (DMA_RX_SIZE * sizeof(struct dma_desc));
2232 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002233 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002234 chan);
2235 }
2236
2237 /* DMA TX Channel Configuration */
2238 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002239 tx_q = &priv->tx_queue[chan];
2240
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002241 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002242 priv->plat->dma_cfg,
2243 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002244
2245 priv->hw->dma->init_tx_chan(priv->ioaddr,
2246 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002247 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002248
Joao Pintoce736782017-04-06 09:49:10 +01002249 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002250 (DMA_TX_SIZE * sizeof(struct dma_desc));
2251 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002252 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002253 chan);
2254 }
2255 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002256 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002257 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002258 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002259 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002260 }
2261
2262 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002263 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2264
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002265 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002266}
2267
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002268/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002269 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002270 * @data: data pointer
2271 * Description:
2272 * This is the timer handler to directly invoke the stmmac_tx_clean.
2273 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002274static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002275{
Kees Cooke99e88a2017-10-16 14:43:17 -07002276 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002277 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2278 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002279
Joao Pintoce736782017-04-06 09:49:10 +01002280 /* let's scan all the tx queues */
2281 for (queue = 0; queue < tx_queues_count; queue++)
2282 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002283}
2284
2285/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002286 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002287 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002288 * Description:
2289 * This inits the transmit coalesce parameters: i.e. timer rate,
2290 * timer handler and default threshold used for enabling the
2291 * interrupt on completion bit.
2292 */
2293static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2294{
2295 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2296 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002297 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002298 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002299 add_timer(&priv->txtimer);
2300}
2301
Joao Pinto4854ab92017-03-15 11:04:51 +00002302static void stmmac_set_rings_length(struct stmmac_priv *priv)
2303{
2304 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2305 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2306 u32 chan;
2307
2308 /* set TX ring length */
2309 if (priv->hw->dma->set_tx_ring_len) {
2310 for (chan = 0; chan < tx_channels_count; chan++)
2311 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2312 (DMA_TX_SIZE - 1), chan);
2313 }
2314
2315 /* set RX ring length */
2316 if (priv->hw->dma->set_rx_ring_len) {
2317 for (chan = 0; chan < rx_channels_count; chan++)
2318 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2319 (DMA_RX_SIZE - 1), chan);
2320 }
2321}
2322
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002323/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002324 * stmmac_set_tx_queue_weight - Set TX queue weight
2325 * @priv: driver private structure
2326 * Description: It is used for setting TX queues weight
2327 */
2328static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2329{
2330 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2331 u32 weight;
2332 u32 queue;
2333
2334 for (queue = 0; queue < tx_queues_count; queue++) {
2335 weight = priv->plat->tx_queues_cfg[queue].weight;
2336 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2337 }
2338}
2339
2340/**
Joao Pinto19d91872017-03-10 18:24:59 +00002341 * stmmac_configure_cbs - Configure CBS in TX queue
2342 * @priv: driver private structure
2343 * Description: It is used for configuring CBS in AVB TX queues
2344 */
2345static void stmmac_configure_cbs(struct stmmac_priv *priv)
2346{
2347 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2348 u32 mode_to_use;
2349 u32 queue;
2350
Joao Pinto44781fe2017-03-31 14:22:02 +01002351 /* queue 0 is reserved for legacy traffic */
2352 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002353 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2354 if (mode_to_use == MTL_QUEUE_DCB)
2355 continue;
2356
2357 priv->hw->mac->config_cbs(priv->hw,
2358 priv->plat->tx_queues_cfg[queue].send_slope,
2359 priv->plat->tx_queues_cfg[queue].idle_slope,
2360 priv->plat->tx_queues_cfg[queue].high_credit,
2361 priv->plat->tx_queues_cfg[queue].low_credit,
2362 queue);
2363 }
2364}
2365
2366/**
Joao Pintod43042f2017-03-10 18:24:55 +00002367 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2368 * @priv: driver private structure
2369 * Description: It is used for mapping RX queues to RX dma channels
2370 */
2371static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2372{
2373 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2374 u32 queue;
2375 u32 chan;
2376
2377 for (queue = 0; queue < rx_queues_count; queue++) {
2378 chan = priv->plat->rx_queues_cfg[queue].chan;
2379 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2380 }
2381}
2382
2383/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002384 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2385 * @priv: driver private structure
2386 * Description: It is used for configuring the RX Queue Priority
2387 */
2388static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2389{
2390 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2391 u32 queue;
2392 u32 prio;
2393
2394 for (queue = 0; queue < rx_queues_count; queue++) {
2395 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2396 continue;
2397
2398 prio = priv->plat->rx_queues_cfg[queue].prio;
2399 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2400 }
2401}
2402
2403/**
2404 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2405 * @priv: driver private structure
2406 * Description: It is used for configuring the TX Queue Priority
2407 */
2408static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2409{
2410 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2411 u32 queue;
2412 u32 prio;
2413
2414 for (queue = 0; queue < tx_queues_count; queue++) {
2415 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2416 continue;
2417
2418 prio = priv->plat->tx_queues_cfg[queue].prio;
2419 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2420 }
2421}
2422
2423/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002424 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2425 * @priv: driver private structure
2426 * Description: It is used for configuring the RX queue routing
2427 */
2428static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2429{
2430 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2431 u32 queue;
2432 u8 packet;
2433
2434 for (queue = 0; queue < rx_queues_count; queue++) {
2435 /* no specific packet type routing specified for the queue */
2436 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2437 continue;
2438
2439 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Niklas Cassel13138de2018-02-19 18:11:13 +01002440 priv->hw->mac->rx_queue_routing(priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002441 }
2442}
2443
2444/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002445 * stmmac_mtl_configuration - Configure MTL
2446 * @priv: driver private structure
2447 * Description: It is used for configurring MTL
2448 */
2449static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2450{
2451 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2452 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2453
Joao Pinto6a3a7192017-03-10 18:24:53 +00002454 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2455 stmmac_set_tx_queue_weight(priv);
2456
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002457 /* Configure MTL RX algorithms */
2458 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2459 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2460 priv->plat->rx_sched_algorithm);
2461
2462 /* Configure MTL TX algorithms */
2463 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2464 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2465 priv->plat->tx_sched_algorithm);
2466
Joao Pinto19d91872017-03-10 18:24:59 +00002467 /* Configure CBS in AVB TX queues */
2468 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2469 stmmac_configure_cbs(priv);
2470
Joao Pintod43042f2017-03-10 18:24:55 +00002471 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002472 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002473 stmmac_rx_queue_dma_chan_map(priv);
2474
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002475 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002476 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002477 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002478
Joao Pintoa8f51022017-03-17 16:11:06 +00002479 /* Set RX priorities */
2480 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2481 stmmac_mac_config_rx_queues_prio(priv);
2482
2483 /* Set TX priorities */
2484 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2485 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002486
2487 /* Set RX routing */
2488 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2489 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002490}
2491
2492/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002493 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002494 * @dev : pointer to the device structure.
2495 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002496 * this is the main function to setup the HW in a usable state because the
2497 * dma engine is reset, the core registers are configured (e.g. AXI,
2498 * Checksum features, timers). The DMA is ready to start receiving and
2499 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500 * Return value:
2501 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2502 * file on failure.
2503 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002504static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505{
2506 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002507 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002508 u32 tx_cnt = priv->plat->tx_queues_to_use;
2509 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510 int ret;
2511
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002512 /* DMA initialization and SW reset */
2513 ret = stmmac_init_dma_engine(priv);
2514 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002515 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2516 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002517 return ret;
2518 }
2519
2520 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002521 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002522
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002523 /* PS and related bits will be programmed according to the speed */
2524 if (priv->hw->pcs) {
2525 int speed = priv->plat->mac_port_sel_speed;
2526
2527 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2528 (speed == SPEED_1000)) {
2529 priv->hw->ps = speed;
2530 } else {
2531 dev_warn(priv->device, "invalid port speed\n");
2532 priv->hw->ps = 0;
2533 }
2534 }
2535
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002536 /* Initialize the MAC Core */
Florian Fainelli8cad4432018-01-18 15:12:21 -08002537 priv->hw->mac->core_init(priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002538
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002539 /* Initialize MTL*/
2540 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2541 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002542
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002543 ret = priv->hw->mac->rx_ipc(priv->hw);
2544 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002545 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002546 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002547 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002548 }
2549
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002550 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002551 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002552
Joao Pintob4f0a662017-03-22 11:56:05 +00002553 /* Set the HW DMA mode and the COE */
2554 stmmac_dma_operation_mode(priv);
2555
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002556 stmmac_mmc_setup(priv);
2557
Huacai Chenfe1319292014-12-19 22:38:18 +08002558 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002559 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2560 if (ret < 0)
2561 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2562
Huacai Chenfe1319292014-12-19 22:38:18 +08002563 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002564 if (ret == -EOPNOTSUPP)
2565 netdev_warn(priv->dev, "PTP not supported by HW\n");
2566 else if (ret)
2567 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002568 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002569
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002570#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002571 ret = stmmac_init_fs(dev);
2572 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002573 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2574 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002575#endif
2576 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002577 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002578
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002579 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2580
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002581 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2582 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002583 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002584 }
2585
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002586 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002587 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002588
Joao Pinto4854ab92017-03-15 11:04:51 +00002589 /* set TX and RX rings length */
2590 stmmac_set_rings_length(priv);
2591
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002592 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002593 if (priv->tso) {
2594 for (chan = 0; chan < tx_cnt; chan++)
2595 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2596 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002597
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002598 return 0;
2599}
2600
Thierry Redingc66f6c32017-03-10 17:34:55 +01002601static void stmmac_hw_teardown(struct net_device *dev)
2602{
2603 struct stmmac_priv *priv = netdev_priv(dev);
2604
2605 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2606}
2607
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002608/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002609 * stmmac_open - open entry point of the driver
2610 * @dev : pointer to the device structure.
2611 * Description:
2612 * This function is the open entry point of the driver.
2613 * Return value:
2614 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2615 * file on failure.
2616 */
2617static int stmmac_open(struct net_device *dev)
2618{
2619 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620 int ret;
2621
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002622 stmmac_check_ether_addr(priv);
2623
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002624 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2625 priv->hw->pcs != STMMAC_PCS_TBI &&
2626 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002627 ret = stmmac_init_phy(dev);
2628 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002629 netdev_err(priv->dev,
2630 "%s: Cannot attach to PHY (error: %d)\n",
2631 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002632 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002633 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002634 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002635
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002636 /* Extra statistics */
2637 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2638 priv->xstats.threshold = tc;
2639
LABBE Corentin5bacd772017-03-29 07:05:40 +02002640 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002641 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002642
LABBE Corentin5bacd772017-03-29 07:05:40 +02002643 ret = alloc_dma_desc_resources(priv);
2644 if (ret < 0) {
2645 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2646 __func__);
2647 goto dma_desc_error;
2648 }
2649
2650 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2651 if (ret < 0) {
2652 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2653 __func__);
2654 goto init_error;
2655 }
2656
Huacai Chenfe1319292014-12-19 22:38:18 +08002657 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002658 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002659 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002660 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 }
2662
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002663 stmmac_init_tx_coalesce(priv);
2664
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002665 if (dev->phydev)
2666 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002668 /* Request the IRQ lines */
2669 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002670 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002671 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002672 netdev_err(priv->dev,
2673 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2674 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002675 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002676 }
2677
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002678 /* Request the Wake IRQ in case of another line is used for WoL */
2679 if (priv->wol_irq != dev->irq) {
2680 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2681 IRQF_SHARED, dev->name, dev);
2682 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002683 netdev_err(priv->dev,
2684 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2685 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002686 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002687 }
2688 }
2689
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002690 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002691 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002692 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2693 dev->name, dev);
2694 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002695 netdev_err(priv->dev,
2696 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2697 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002698 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002699 }
2700 }
2701
Joao Pintoc22a3f42017-04-06 09:49:11 +01002702 stmmac_enable_all_queues(priv);
2703 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002704
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002705 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002706
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002707lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002708 if (priv->wol_irq != dev->irq)
2709 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002710wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002711 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002712irq_error:
2713 if (dev->phydev)
2714 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002715
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002716 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002717 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002718init_error:
2719 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002720dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002721 if (dev->phydev)
2722 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002723
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002724 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002725}
2726
2727/**
2728 * stmmac_release - close entry point of the driver
2729 * @dev : device pointer.
2730 * Description:
2731 * This is the stop entry point of the driver.
2732 */
2733static int stmmac_release(struct net_device *dev)
2734{
2735 struct stmmac_priv *priv = netdev_priv(dev);
2736
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002737 if (priv->eee_enabled)
2738 del_timer_sync(&priv->eee_ctrl_timer);
2739
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002740 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002741 if (dev->phydev) {
2742 phy_stop(dev->phydev);
2743 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002744 }
2745
Joao Pintoc22a3f42017-04-06 09:49:11 +01002746 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002747
Joao Pintoc22a3f42017-04-06 09:49:11 +01002748 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002749
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002750 del_timer_sync(&priv->txtimer);
2751
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002752 /* Free the IRQ lines */
2753 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002754 if (priv->wol_irq != dev->irq)
2755 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002756 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002757 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002758
2759 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002760 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002761
2762 /* Release and free the Rx/Tx resources */
2763 free_dma_desc_resources(priv);
2764
avisconti19449bf2010-10-25 18:58:14 +00002765 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002766 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002767
2768 netif_carrier_off(dev);
2769
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002770#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002771 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002772#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002773
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002774 stmmac_release_ptp(priv);
2775
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002776 return 0;
2777}
2778
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002779/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002780 * stmmac_tso_allocator - close entry point of the driver
2781 * @priv: driver private structure
2782 * @des: buffer start address
2783 * @total_len: total length to fill in descriptors
2784 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002785 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002786 * Description:
2787 * This function fills descriptor and request new descriptors according to
2788 * buffer length to fill
2789 */
2790static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002791 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002792{
Joao Pintoce736782017-04-06 09:49:10 +01002793 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002794 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002795 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002796 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797
2798 tmp_len = total_len;
2799
2800 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002801 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002802 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002803 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002804
Michael Weiserf8be0d72016-11-14 18:58:05 +01002805 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002806 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2807 TSO_MAX_BUFF_SIZE : tmp_len;
2808
2809 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2810 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002811 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002812 0, 0);
2813
2814 tmp_len -= TSO_MAX_BUFF_SIZE;
2815 }
2816}
2817
2818/**
2819 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2820 * @skb : the socket buffer
2821 * @dev : device pointer
2822 * Description: this is the transmit function that is called on TSO frames
2823 * (support available on GMAC4 and newer chips).
2824 * Diagram below show the ring programming in case of TSO frames:
2825 *
2826 * First Descriptor
2827 * --------
2828 * | DES0 |---> buffer1 = L2/L3/L4 header
2829 * | DES1 |---> TCP Payload (can continue on next descr...)
2830 * | DES2 |---> buffer 1 and 2 len
2831 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2832 * --------
2833 * |
2834 * ...
2835 * |
2836 * --------
2837 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2838 * | DES1 | --|
2839 * | DES2 | --> buffer 1 and 2 len
2840 * | DES3 |
2841 * --------
2842 *
2843 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2844 */
2845static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2846{
Joao Pintoce736782017-04-06 09:49:10 +01002847 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848 struct stmmac_priv *priv = netdev_priv(dev);
2849 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002850 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002851 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002852 struct stmmac_tx_queue *tx_q;
2853 int tmp_pay_len = 0;
2854 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002855 u8 proto_hdr_len;
2856 int i;
2857
Joao Pintoce736782017-04-06 09:49:10 +01002858 tx_q = &priv->tx_queue[queue];
2859
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002860 /* Compute header lengths */
2861 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2862
2863 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002864 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002865 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002866 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2867 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2868 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002869 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002870 netdev_err(priv->dev,
2871 "%s: Tx Ring full when queue awake\n",
2872 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002873 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002874 return NETDEV_TX_BUSY;
2875 }
2876
2877 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2878
2879 mss = skb_shinfo(skb)->gso_size;
2880
2881 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002882 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002883 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884 priv->hw->desc->set_mss(mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002885 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002886 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002887 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002888 }
2889
2890 if (netif_msg_tx_queued(priv)) {
2891 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2892 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2893 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2894 skb->data_len);
2895 }
2896
Joao Pintoce736782017-04-06 09:49:10 +01002897 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002898 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002899
Joao Pintoce736782017-04-06 09:49:10 +01002900 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002901 first = desc;
2902
2903 /* first descriptor: fill Headers on Buf1 */
2904 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2905 DMA_TO_DEVICE);
2906 if (dma_mapping_error(priv->device, des))
2907 goto dma_map_err;
2908
Joao Pintoce736782017-04-06 09:49:10 +01002909 tx_q->tx_skbuff_dma[first_entry].buf = des;
2910 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002911
Michael Weiserf8be0d72016-11-14 18:58:05 +01002912 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913
2914 /* Fill start of payload in buff2 of first descriptor */
2915 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002916 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002917
2918 /* If needed take extra descriptors to fill the remaining payload */
2919 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2920
Joao Pintoce736782017-04-06 09:49:10 +01002921 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
2923 /* Prepare fragments */
2924 for (i = 0; i < nfrags; i++) {
2925 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2926
2927 des = skb_frag_dma_map(priv->device, frag, 0,
2928 skb_frag_size(frag),
2929 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002930 if (dma_mapping_error(priv->device, des))
2931 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002932
2933 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002934 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002935
Joao Pintoce736782017-04-06 09:49:10 +01002936 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2937 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002938 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002939 }
2940
Joao Pintoce736782017-04-06 09:49:10 +01002941 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002942
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002943 /* Only the last descriptor gets to point to the skb. */
2944 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2945
2946 /* We've used all descriptors we need for this skb, however,
2947 * advance cur_tx so that it references a fresh descriptor.
2948 * ndo_start_xmit will fill this descriptor the next time it's
2949 * called and stmmac_tx_clean may clean up to this descriptor.
2950 */
Joao Pintoce736782017-04-06 09:49:10 +01002951 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002952
Joao Pintoce736782017-04-06 09:49:10 +01002953 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002954 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2955 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002956 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002957 }
2958
2959 dev->stats.tx_bytes += skb->len;
2960 priv->xstats.tx_tso_frames++;
2961 priv->xstats.tx_tso_nfrags += nfrags;
2962
2963 /* Manage tx mitigation */
2964 priv->tx_count_frames += nfrags + 1;
2965 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2966 mod_timer(&priv->txtimer,
2967 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2968 } else {
2969 priv->tx_count_frames = 0;
2970 priv->hw->desc->set_tx_ic(desc);
2971 priv->xstats.tx_set_ic_bit++;
2972 }
2973
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002974 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002975
2976 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2977 priv->hwts_tx_en)) {
2978 /* declare that device is doing timestamping */
2979 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2980 priv->hw->desc->enable_tx_timestamp(first);
2981 }
2982
2983 /* Complete the first descriptor before granting the DMA */
2984 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2985 proto_hdr_len,
2986 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002987 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002988 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2989
2990 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002991 if (mss_desc) {
2992 /* Make sure that first descriptor has been completely
2993 * written, including its own bit. This is because MSS is
2994 * actually before first descriptor, so we need to make
2995 * sure that MSS's own bit is the last thing written.
2996 */
2997 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 priv->hw->desc->set_tx_owner(mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002999 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003000
3001 /* The own bit must be the latest setting done when prepare the
3002 * descriptor and then barrier is needed to make sure that
3003 * all is coherent before granting the DMA engine.
3004 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003005 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003006
3007 if (netif_msg_pktdata(priv)) {
3008 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01003009 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3010 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003011
Joao Pintoce736782017-04-06 09:49:10 +01003012 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003013 0);
3014
3015 pr_info(">>> frame to be transmitted: ");
3016 print_pkt(skb->data, skb_headlen(skb));
3017 }
3018
Joao Pintoc22a3f42017-04-06 09:49:11 +01003019 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003020
Joao Pintoce736782017-04-06 09:49:10 +01003021 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3022 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003023
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003024 return NETDEV_TX_OK;
3025
3026dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003027 dev_err(priv->device, "Tx dma map failed\n");
3028 dev_kfree_skb(skb);
3029 priv->dev->stats.tx_dropped++;
3030 return NETDEV_TX_OK;
3031}
3032
3033/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003034 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003035 * @skb : the socket buffer
3036 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003037 * Description : this is the tx entry point of the driver.
3038 * It programs the chain or the ring and supports oversized frames
3039 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003040 */
3041static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3042{
3043 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003044 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003045 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003046 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003048 int entry;
3049 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003050 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003051 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003052 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003053 unsigned int des;
3054
Joao Pintoce736782017-04-06 09:49:10 +01003055 tx_q = &priv->tx_queue[queue];
3056
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003057 /* Manage oversized TCP frames for GMAC4 device */
3058 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003059 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003060 return stmmac_tso_xmit(skb, dev);
3061 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003062
Joao Pintoce736782017-04-06 09:49:10 +01003063 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003064 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3065 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3066 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003068 netdev_err(priv->dev,
3069 "%s: Tx Ring full when queue awake\n",
3070 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003071 }
3072 return NETDEV_TX_BUSY;
3073 }
3074
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003075 if (priv->tx_path_in_lpi_mode)
3076 stmmac_disable_eee_mode(priv);
3077
Joao Pintoce736782017-04-06 09:49:10 +01003078 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003079 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003080 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003081
Michał Mirosław5e982f32011-04-09 02:46:55 +00003082 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003083
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003084 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003085 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003086 else
Joao Pintoce736782017-04-06 09:49:10 +01003087 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003088
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003089 first = desc;
3090
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003091 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003092 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003093 if (enh_desc)
3094 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3095
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003096 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3097 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003098 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003099 if (unlikely(entry < 0))
3100 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003101 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003102
3103 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003104 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3105 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003106 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003107
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003108 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003109 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003110
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003111 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003112 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003113 else
Joao Pintoce736782017-04-06 09:49:10 +01003114 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003116 des = skb_frag_dma_map(priv->device, frag, 0, len,
3117 DMA_TO_DEVICE);
3118 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003119 goto dma_map_err; /* should reuse desc w/o issues */
3120
Joao Pintoce736782017-04-06 09:49:10 +01003121 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003122 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3123 desc->des0 = cpu_to_le32(des);
3124 else
3125 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003126
Joao Pintoce736782017-04-06 09:49:10 +01003127 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3128 tx_q->tx_skbuff_dma[entry].len = len;
3129 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003130
3131 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003132 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003133 priv->mode, 1, last_segment,
3134 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003135 }
3136
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003137 /* Only the last descriptor gets to point to the skb. */
3138 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003139
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003140 /* We've used all descriptors we need for this skb, however,
3141 * advance cur_tx so that it references a fresh descriptor.
3142 * ndo_start_xmit will fill this descriptor the next time it's
3143 * called and stmmac_tx_clean may clean up to this descriptor.
3144 */
3145 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003146 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003147
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003148 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003149 void *tx_head;
3150
LABBE Corentin38ddc592016-11-16 20:09:39 +01003151 netdev_dbg(priv->dev,
3152 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003153 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003154 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003155
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003156 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003157 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003158 else
Joao Pintoce736782017-04-06 09:49:10 +01003159 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003160
3161 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003162
LABBE Corentin38ddc592016-11-16 20:09:39 +01003163 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003164 print_pkt(skb->data, skb->len);
3165 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003166
Joao Pintoce736782017-04-06 09:49:10 +01003167 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003168 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3169 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003170 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003171 }
3172
3173 dev->stats.tx_bytes += skb->len;
3174
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003175 /* According to the coalesce parameter the IC bit for the latest
3176 * segment is reset and the timer re-started to clean the tx status.
3177 * This approach takes care about the fragments: desc is the first
3178 * element in case of no SG.
3179 */
3180 priv->tx_count_frames += nfrags + 1;
3181 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3182 mod_timer(&priv->txtimer,
3183 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3184 } else {
3185 priv->tx_count_frames = 0;
3186 priv->hw->desc->set_tx_ic(desc);
3187 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003188 }
3189
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003190 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003191
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003192 /* Ready to fill the first descriptor and set the OWN bit w/o any
3193 * problems because all the descriptors are actually ready to be
3194 * passed to the DMA engine.
3195 */
3196 if (likely(!is_jumbo)) {
3197 bool last_segment = (nfrags == 0);
3198
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003199 des = dma_map_single(priv->device, skb->data,
3200 nopaged_len, DMA_TO_DEVICE);
3201 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003202 goto dma_map_err;
3203
Joao Pintoce736782017-04-06 09:49:10 +01003204 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003205 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3206 first->des0 = cpu_to_le32(des);
3207 else
3208 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003209
Joao Pintoce736782017-04-06 09:49:10 +01003210 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3211 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003212
3213 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3214 priv->hwts_tx_en)) {
3215 /* declare that device is doing timestamping */
3216 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3217 priv->hw->desc->enable_tx_timestamp(first);
3218 }
3219
3220 /* Prepare the first descriptor setting the OWN bit too */
3221 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3222 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003223 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003224
3225 /* The own bit must be the latest setting done when prepare the
3226 * descriptor and then barrier is needed to make sure that
3227 * all is coherent before granting the DMA engine.
3228 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003229 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003230 }
3231
Joao Pintoc22a3f42017-04-06 09:49:11 +01003232 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003233
3234 if (priv->synopsys_id < DWMAC_CORE_4_00)
3235 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3236 else
Joao Pintoce736782017-04-06 09:49:10 +01003237 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3238 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003239
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003240 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003241
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003242dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003243 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003244 dev_kfree_skb(skb);
3245 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003246 return NETDEV_TX_OK;
3247}
3248
Vince Bridgersb9381982014-01-14 13:42:05 -06003249static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3250{
3251 struct ethhdr *ehdr;
3252 u16 vlanid;
3253
3254 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3255 NETIF_F_HW_VLAN_CTAG_RX &&
3256 !__vlan_get_tag(skb, &vlanid)) {
3257 /* pop the vlan tag */
3258 ehdr = (struct ethhdr *)skb->data;
3259 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3260 skb_pull(skb, VLAN_HLEN);
3261 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3262 }
3263}
3264
3265
Joao Pinto54139cf2017-04-06 09:49:09 +01003266static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003267{
Joao Pinto54139cf2017-04-06 09:49:09 +01003268 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003269 return 0;
3270
3271 return 1;
3272}
3273
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003274/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003275 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003276 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003277 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003278 * Description : this is to reallocate the skb for the reception process
3279 * that is based on zero-copy.
3280 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003281static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003282{
Joao Pinto54139cf2017-04-06 09:49:09 +01003283 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3284 int dirty = stmmac_rx_dirty(priv, queue);
3285 unsigned int entry = rx_q->dirty_rx;
3286
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003287 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003289 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003290 struct dma_desc *p;
3291
3292 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003293 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003295 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003296
Joao Pinto54139cf2017-04-06 09:49:09 +01003297 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003298 struct sk_buff *skb;
3299
Eric Dumazetacb600d2012-10-05 06:23:55 +00003300 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003301 if (unlikely(!skb)) {
3302 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003303 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003304 if (unlikely(net_ratelimit()))
3305 dev_err(priv->device,
3306 "fail to alloc skb entry %d\n",
3307 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003308 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003309 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310
Joao Pinto54139cf2017-04-06 09:49:09 +01003311 rx_q->rx_skbuff[entry] = skb;
3312 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003313 dma_map_single(priv->device, skb->data, bfsize,
3314 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003315 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003316 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003317 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003318 dev_kfree_skb(skb);
3319 break;
3320 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003321
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003322 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003323 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003324 p->des1 = 0;
3325 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003326 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003327 }
3328 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003329 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003330
Joao Pinto54139cf2017-04-06 09:49:09 +01003331 if (rx_q->rx_zeroc_thresh > 0)
3332 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003333
LABBE Corentinb3e51062016-11-16 20:09:41 +01003334 netif_dbg(priv, rx_status, priv->dev,
3335 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003336 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003337 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003338
3339 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3340 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3341 else
3342 priv->hw->desc->set_rx_owner(p);
3343
Pavel Machekad688cd2016-12-18 21:38:12 +01003344 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003345
3346 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003348 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349}
3350
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003351/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003352 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003353 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003354 * @limit: napi bugget
3355 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003356 * Description : this the function called by the napi poll method.
3357 * It gets all the frames inside the ring.
3358 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003359static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003360{
Joao Pinto54139cf2017-04-06 09:49:09 +01003361 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3362 unsigned int entry = rx_q->cur_rx;
3363 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003364 unsigned int next_entry;
3365 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003367 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003368 void *rx_head;
3369
LABBE Corentin38ddc592016-11-16 20:09:39 +01003370 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003371 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003372 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003373 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003374 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003375
3376 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003377 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003378 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003379 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003380 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003381 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003383 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003384 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003385 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003386 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003387
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003388 /* read the status of the incoming frame */
3389 status = priv->hw->desc->rx_status(&priv->dev->stats,
3390 &priv->xstats, p);
3391 /* check if managed by the DMA otherwise go ahead */
3392 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003393 break;
3394
3395 count++;
3396
Joao Pinto54139cf2017-04-06 09:49:09 +01003397 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3398 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003399
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003400 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003401 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003402 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003403 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003404
3405 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003406
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003407 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3408 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3409 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003410 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003411 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003412 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003414 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003415 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003416 * with timestamp value, hence reinitialize
3417 * them in stmmac_rx_refill() function so that
3418 * device can reuse it.
3419 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003420 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003421 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003422 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003423 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003424 priv->dma_buf_sz,
3425 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003426 }
3427 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003428 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003429 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003430 unsigned int des;
3431
3432 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003433 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003434 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003435 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003436
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003437 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3438
LABBE Corentin8d45e422017-02-08 09:31:08 +01003439 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003440 * (preallocated during init) then the packet is
3441 * ignored
3442 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003443 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003444 netdev_err(priv->dev,
3445 "len %d larger than size (%d)\n",
3446 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003447 priv->dev->stats.rx_length_errors++;
3448 break;
3449 }
3450
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003451 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003452 * Type frames (LLC/LLC-SNAP)
3453 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003454 if (unlikely(status != llc_snap))
3455 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003457 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003458 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3459 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003460 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3461 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003462 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003463
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003464 /* The zero-copy is always used for all the sizes
3465 * in case of GMAC4 because it needs
3466 * to refill the used descriptors, always.
3467 */
3468 if (unlikely(!priv->plat->has_gmac4 &&
3469 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003470 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003471 skb = netdev_alloc_skb_ip_align(priv->dev,
3472 frame_len);
3473 if (unlikely(!skb)) {
3474 if (net_ratelimit())
3475 dev_warn(priv->device,
3476 "packet dropped\n");
3477 priv->dev->stats.rx_dropped++;
3478 break;
3479 }
3480
3481 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003482 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003483 [entry], frame_len,
3484 DMA_FROM_DEVICE);
3485 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003486 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003487 rx_skbuff[entry]->data,
3488 frame_len);
3489
3490 skb_put(skb, frame_len);
3491 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003492 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003493 [entry], frame_len,
3494 DMA_FROM_DEVICE);
3495 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003496 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003497 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003498 netdev_err(priv->dev,
3499 "%s: Inconsistent Rx chain\n",
3500 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003501 priv->dev->stats.rx_dropped++;
3502 break;
3503 }
3504 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003505 rx_q->rx_skbuff[entry] = NULL;
3506 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003507
3508 skb_put(skb, frame_len);
3509 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003510 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003511 priv->dma_buf_sz,
3512 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003516 netdev_dbg(priv->dev, "frame received (%dbytes)",
3517 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 print_pkt(skb->data, frame_len);
3519 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003520
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003521 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3522
Vince Bridgersb9381982014-01-14 13:42:05 -06003523 stmmac_rx_vlan(priv->dev, skb);
3524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525 skb->protocol = eth_type_trans(skb, priv->dev);
3526
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003527 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003528 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003529 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003531
Joao Pintoc22a3f42017-04-06 09:49:11 +01003532 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533
3534 priv->dev->stats.rx_packets++;
3535 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003536 }
3537 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538 }
3539
Joao Pinto54139cf2017-04-06 09:49:09 +01003540 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003541
3542 priv->xstats.rx_pkt_n += count;
3543
3544 return count;
3545}
3546
3547/**
3548 * stmmac_poll - stmmac poll method (NAPI)
3549 * @napi : pointer to the napi structure.
3550 * @budget : maximum number of packets that the current CPU can receive from
3551 * all interfaces.
3552 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003553 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554 */
3555static int stmmac_poll(struct napi_struct *napi, int budget)
3556{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003557 struct stmmac_rx_queue *rx_q =
3558 container_of(napi, struct stmmac_rx_queue, napi);
3559 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003560 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003561 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003562 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003563 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003564
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003565 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003566
3567 /* check all the queues */
3568 for (queue = 0; queue < tx_count; queue++)
3569 stmmac_tx_clean(priv, queue);
3570
Joao Pintoc22a3f42017-04-06 09:49:11 +01003571 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003572 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003573 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003574 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003575 }
3576 return work_done;
3577}
3578
3579/**
3580 * stmmac_tx_timeout
3581 * @dev : Pointer to net device structure
3582 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003583 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003584 * netdev structure and arrange for the device to be reset to a sane state
3585 * in order to transmit a new packet.
3586 */
3587static void stmmac_tx_timeout(struct net_device *dev)
3588{
3589 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003590 u32 tx_count = priv->plat->tx_queues_to_use;
3591 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003592
3593 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003594 for (chan = 0; chan < tx_count; chan++)
3595 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003596}
3597
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003598/**
Jiri Pirko01789342011-08-16 06:29:00 +00003599 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003600 * @dev : pointer to the device structure
3601 * Description:
3602 * This function is a driver entry point which gets called by the kernel
3603 * whenever multicast addresses must be enabled/disabled.
3604 * Return value:
3605 * void.
3606 */
Jiri Pirko01789342011-08-16 06:29:00 +00003607static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003608{
3609 struct stmmac_priv *priv = netdev_priv(dev);
3610
Vince Bridgers3b57de92014-07-31 15:49:17 -05003611 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003612}
3613
3614/**
3615 * stmmac_change_mtu - entry point to change MTU size for the device.
3616 * @dev : device pointer.
3617 * @new_mtu : the new MTU size for the device.
3618 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3619 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3620 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3621 * Return value:
3622 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3623 * file on failure.
3624 */
3625static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3626{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003627 struct stmmac_priv *priv = netdev_priv(dev);
3628
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003629 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003630 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003631 return -EBUSY;
3632 }
3633
Michał Mirosław5e982f32011-04-09 02:46:55 +00003634 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003635
Michał Mirosław5e982f32011-04-09 02:46:55 +00003636 netdev_update_features(dev);
3637
3638 return 0;
3639}
3640
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003641static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003642 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003643{
3644 struct stmmac_priv *priv = netdev_priv(dev);
3645
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003646 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003647 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003648
Michał Mirosław5e982f32011-04-09 02:46:55 +00003649 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003650 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003651
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003652 /* Some GMAC devices have a bugged Jumbo frame support that
3653 * needs to have the Tx COE disabled for oversized frames
3654 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003655 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003656 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003657 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003658 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003659
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003660 /* Disable tso if asked by ethtool */
3661 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3662 if (features & NETIF_F_TSO)
3663 priv->tso = true;
3664 else
3665 priv->tso = false;
3666 }
3667
Michał Mirosław5e982f32011-04-09 02:46:55 +00003668 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003669}
3670
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003671static int stmmac_set_features(struct net_device *netdev,
3672 netdev_features_t features)
3673{
3674 struct stmmac_priv *priv = netdev_priv(netdev);
3675
3676 /* Keep the COE Type in case of csum is supporting */
3677 if (features & NETIF_F_RXCSUM)
3678 priv->hw->rx_csum = priv->plat->rx_coe;
3679 else
3680 priv->hw->rx_csum = 0;
3681 /* No check needed because rx_coe has been set before and it will be
3682 * fixed in case of issue.
3683 */
3684 priv->hw->mac->rx_ipc(priv->hw);
3685
3686 return 0;
3687}
3688
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003689/**
3690 * stmmac_interrupt - main ISR
3691 * @irq: interrupt number.
3692 * @dev_id: to pass the net device pointer.
3693 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003694 * It can call:
3695 * o DMA service routine (to manage incoming frame reception and transmission
3696 * status)
3697 * o Core interrupts to manage: remote wake-up, management counter, LPI
3698 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003699 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003700static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3701{
3702 struct net_device *dev = (struct net_device *)dev_id;
3703 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003704 u32 rx_cnt = priv->plat->rx_queues_to_use;
3705 u32 tx_cnt = priv->plat->tx_queues_to_use;
3706 u32 queues_count;
3707 u32 queue;
3708
3709 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003710
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003711 if (priv->irq_wake)
3712 pm_wakeup_event(priv->device, 0);
3713
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003714 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003715 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003716 return IRQ_NONE;
3717 }
3718
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003719 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003720 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003721 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003722 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003723
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003724 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003725 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003726 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003727 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003728 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003729 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003730 }
3731
3732 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3733 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003734 struct stmmac_rx_queue *rx_q =
3735 &priv->rx_queue[queue];
3736
Joao Pinto7bac4e12017-03-15 11:04:55 +00003737 status |=
3738 priv->hw->mac->host_mtl_irq_status(priv->hw,
3739 queue);
3740
3741 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3742 priv->hw->dma->set_rx_tail_ptr)
3743 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003744 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003745 queue);
3746 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003747 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003748
3749 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003750 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003751 if (priv->xstats.pcs_link)
3752 netif_carrier_on(dev);
3753 else
3754 netif_carrier_off(dev);
3755 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003756 }
3757
3758 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003759 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003760
3761 return IRQ_HANDLED;
3762}
3763
3764#ifdef CONFIG_NET_POLL_CONTROLLER
3765/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003766 * to allow network I/O with interrupts disabled.
3767 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003768static void stmmac_poll_controller(struct net_device *dev)
3769{
3770 disable_irq(dev->irq);
3771 stmmac_interrupt(dev->irq, dev);
3772 enable_irq(dev->irq);
3773}
3774#endif
3775
3776/**
3777 * stmmac_ioctl - Entry point for the Ioctl
3778 * @dev: Device pointer.
3779 * @rq: An IOCTL specefic structure, that can contain a pointer to
3780 * a proprietary structure used to pass information to the driver.
3781 * @cmd: IOCTL command
3782 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003783 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003784 */
3785static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3786{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003787 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003788
3789 if (!netif_running(dev))
3790 return -EINVAL;
3791
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003792 switch (cmd) {
3793 case SIOCGMIIPHY:
3794 case SIOCGMIIREG:
3795 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003796 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003797 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003798 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003799 break;
3800 case SIOCSHWTSTAMP:
3801 ret = stmmac_hwtstamp_ioctl(dev, rq);
3802 break;
3803 default:
3804 break;
3805 }
Richard Cochran28b04112010-07-17 08:48:55 +00003806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003807 return ret;
3808}
3809
Bhadram Varkaa8304052017-10-27 08:22:02 +05303810static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3811{
3812 struct stmmac_priv *priv = netdev_priv(ndev);
3813 int ret = 0;
3814
3815 ret = eth_mac_addr(ndev, addr);
3816 if (ret)
3817 return ret;
3818
3819 priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);
3820
3821 return ret;
3822}
3823
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003824#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003825static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003826
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003827static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003828 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003829{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003830 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003831 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3832 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003833
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003834 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003835 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003836 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003837 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003838 le32_to_cpu(ep->basic.des0),
3839 le32_to_cpu(ep->basic.des1),
3840 le32_to_cpu(ep->basic.des2),
3841 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003842 ep++;
3843 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003844 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003845 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003846 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3847 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003848 p++;
3849 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003850 seq_printf(seq, "\n");
3851 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003852}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003853
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003854static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3855{
3856 struct net_device *dev = seq->private;
3857 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003858 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003859 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003860 u32 queue;
3861
3862 for (queue = 0; queue < rx_count; queue++) {
3863 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3864
3865 seq_printf(seq, "RX Queue %d:\n", queue);
3866
3867 if (priv->extend_desc) {
3868 seq_printf(seq, "Extended descriptor ring:\n");
3869 sysfs_display_ring((void *)rx_q->dma_erx,
3870 DMA_RX_SIZE, 1, seq);
3871 } else {
3872 seq_printf(seq, "Descriptor ring:\n");
3873 sysfs_display_ring((void *)rx_q->dma_rx,
3874 DMA_RX_SIZE, 0, seq);
3875 }
3876 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003877
Joao Pintoce736782017-04-06 09:49:10 +01003878 for (queue = 0; queue < tx_count; queue++) {
3879 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3880
3881 seq_printf(seq, "TX Queue %d:\n", queue);
3882
3883 if (priv->extend_desc) {
3884 seq_printf(seq, "Extended descriptor ring:\n");
3885 sysfs_display_ring((void *)tx_q->dma_etx,
3886 DMA_TX_SIZE, 1, seq);
3887 } else {
3888 seq_printf(seq, "Descriptor ring:\n");
3889 sysfs_display_ring((void *)tx_q->dma_tx,
3890 DMA_TX_SIZE, 0, seq);
3891 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003892 }
3893
3894 return 0;
3895}
3896
3897static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3898{
3899 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3900}
3901
Pavel Machek22d3efe2016-11-28 12:55:59 +01003902/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3903
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003904static const struct file_operations stmmac_rings_status_fops = {
3905 .owner = THIS_MODULE,
3906 .open = stmmac_sysfs_ring_open,
3907 .read = seq_read,
3908 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003909 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003910};
3911
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003912static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3913{
3914 struct net_device *dev = seq->private;
3915 struct stmmac_priv *priv = netdev_priv(dev);
3916
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003917 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003918 seq_printf(seq, "DMA HW features not supported\n");
3919 return 0;
3920 }
3921
3922 seq_printf(seq, "==============================\n");
3923 seq_printf(seq, "\tDMA HW features\n");
3924 seq_printf(seq, "==============================\n");
3925
Pavel Machek22d3efe2016-11-28 12:55:59 +01003926 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003927 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003928 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003929 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003930 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003931 (priv->dma_cap.half_duplex) ? "Y" : "N");
3932 seq_printf(seq, "\tHash Filter: %s\n",
3933 (priv->dma_cap.hash_filter) ? "Y" : "N");
3934 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3935 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003936 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003937 (priv->dma_cap.pcs) ? "Y" : "N");
3938 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3939 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3940 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3941 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3942 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3943 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3944 seq_printf(seq, "\tRMON module: %s\n",
3945 (priv->dma_cap.rmon) ? "Y" : "N");
3946 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3947 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003948 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003949 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003950 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003951 (priv->dma_cap.eee) ? "Y" : "N");
3952 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3953 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3954 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003955 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3956 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3957 (priv->dma_cap.rx_coe) ? "Y" : "N");
3958 } else {
3959 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3960 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3961 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3962 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3963 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003964 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3965 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3966 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3967 priv->dma_cap.number_rx_channel);
3968 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3969 priv->dma_cap.number_tx_channel);
3970 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3971 (priv->dma_cap.enh_desc) ? "Y" : "N");
3972
3973 return 0;
3974}
3975
3976static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3977{
3978 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3979}
3980
3981static const struct file_operations stmmac_dma_cap_fops = {
3982 .owner = THIS_MODULE,
3983 .open = stmmac_sysfs_dma_cap_open,
3984 .read = seq_read,
3985 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003986 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003987};
3988
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003989static int stmmac_init_fs(struct net_device *dev)
3990{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003991 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003992
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003993 /* Create per netdev entries */
3994 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3995
3996 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003997 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003998
3999 return -ENOMEM;
4000 }
4001
4002 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004003 priv->dbgfs_rings_status =
4004 debugfs_create_file("descriptors_status", S_IRUGO,
4005 priv->dbgfs_dir, dev,
4006 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004007
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004008 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004009 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004010 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004011
4012 return -ENOMEM;
4013 }
4014
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004015 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004016 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
4017 priv->dbgfs_dir,
4018 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004019
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004020 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004021 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004022 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004023
4024 return -ENOMEM;
4025 }
4026
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004027 return 0;
4028}
4029
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004030static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004031{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004032 struct stmmac_priv *priv = netdev_priv(dev);
4033
4034 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004035}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004036#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004037
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004038static const struct net_device_ops stmmac_netdev_ops = {
4039 .ndo_open = stmmac_open,
4040 .ndo_start_xmit = stmmac_xmit,
4041 .ndo_stop = stmmac_release,
4042 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004043 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004044 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004045 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004046 .ndo_tx_timeout = stmmac_tx_timeout,
4047 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004048#ifdef CONFIG_NET_POLL_CONTROLLER
4049 .ndo_poll_controller = stmmac_poll_controller,
4050#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304051 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004052};
4053
4054/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004055 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004056 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004057 * Description: this function is to configure the MAC device according to
4058 * some platform parameters or the HW capability register. It prepares the
4059 * driver to use either ring or chain modes and to setup either enhanced or
4060 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004061 */
4062static int stmmac_hw_init(struct stmmac_priv *priv)
4063{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004064 struct mac_device_info *mac;
4065
4066 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004067 if (priv->plat->setup) {
4068 mac = priv->plat->setup(priv);
4069 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004070 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004071 mac = dwmac1000_setup(priv->ioaddr,
4072 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004073 priv->plat->unicast_filter_entries,
4074 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004075 } else if (priv->plat->has_gmac4) {
4076 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4077 mac = dwmac4_setup(priv->ioaddr,
4078 priv->plat->multicast_filter_bins,
4079 priv->plat->unicast_filter_entries,
4080 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004081 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004082 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004083 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004084 if (!mac)
4085 return -ENOMEM;
4086
4087 priv->hw = mac;
4088
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004089 /* dwmac-sun8i only work in chain mode */
4090 if (priv->plat->has_sun8i)
4091 chain_mode = 1;
4092
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004093 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004094 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4095 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004096 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004097 if (chain_mode) {
4098 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004099 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004100 priv->mode = STMMAC_CHAIN_MODE;
4101 } else {
4102 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004103 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004104 priv->mode = STMMAC_RING_MODE;
4105 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004106 }
4107
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004108 /* Get the HW capability (new GMAC newer than 3.50a) */
4109 priv->hw_cap_support = stmmac_get_hw_features(priv);
4110 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004111 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004112
4113 /* We can override some gmac/dma configuration fields: e.g.
4114 * enh_desc, tx_coe (e.g. that are passed through the
4115 * platform) with the values from the HW capability
4116 * register (if supported).
4117 */
4118 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004119 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004120 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004121
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004122 /* TXCOE doesn't work in thresh DMA mode */
4123 if (priv->plat->force_thresh_dma_mode)
4124 priv->plat->tx_coe = 0;
4125 else
4126 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4127
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004128 /* In case of GMAC4 rx_coe is from HW cap register. */
4129 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004130
4131 if (priv->dma_cap.rx_coe_type2)
4132 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4133 else if (priv->dma_cap.rx_coe_type1)
4134 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4135
LABBE Corentin38ddc592016-11-16 20:09:39 +01004136 } else {
4137 dev_info(priv->device, "No HW DMA feature register supported\n");
4138 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004139
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004140 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4141 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4142 priv->hw->desc = &dwmac4_desc_ops;
4143 else
4144 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004145
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004146 if (priv->plat->rx_coe) {
4147 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004148 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004149 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004150 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004151 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004152 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004153 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004154
4155 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004156 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004157 device_set_wakeup_capable(priv->device, 1);
4158 }
4159
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004160 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004161 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004162
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004163 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004164}
4165
4166/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004167 * stmmac_dvr_probe
4168 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004169 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004170 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004171 * Description: this is the main probe function used to
4172 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004173 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004174 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004175 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004176int stmmac_dvr_probe(struct device *device,
4177 struct plat_stmmacenet_data *plat_dat,
4178 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004179{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004180 struct net_device *ndev = NULL;
4181 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004182 int ret = 0;
4183 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004184
Joao Pintoc22a3f42017-04-06 09:49:11 +01004185 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4186 MTL_MAX_TX_QUEUES,
4187 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004188 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004189 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004190
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004191 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004192
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004193 priv = netdev_priv(ndev);
4194 priv->device = device;
4195 priv->dev = ndev;
4196
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004197 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004198 priv->pause = pause;
4199 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004200 priv->ioaddr = res->addr;
4201 priv->dev->base_addr = (unsigned long)res->addr;
4202
4203 priv->dev->irq = res->irq;
4204 priv->wol_irq = res->wol_irq;
4205 priv->lpi_irq = res->lpi_irq;
4206
4207 if (res->mac)
4208 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004209
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004210 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004211
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004212 /* Verify driver arguments */
4213 stmmac_verify_args();
4214
4215 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004216 * this needs to have multiple instances
4217 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004218 if ((phyaddr >= 0) && (phyaddr <= 31))
4219 priv->plat->phy_addr = phyaddr;
4220
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004221 if (priv->plat->stmmac_rst) {
4222 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004223 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004224 /* Some reset controllers have only reset callback instead of
4225 * assert + deassert callbacks pair.
4226 */
4227 if (ret == -ENOTSUPP)
4228 reset_control_reset(priv->plat->stmmac_rst);
4229 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004230
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004231 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004232 ret = stmmac_hw_init(priv);
4233 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004234 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004235
Joao Pintoc22a3f42017-04-06 09:49:11 +01004236 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004237 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4238 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004239
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004240 ndev->netdev_ops = &stmmac_netdev_ops;
4241
4242 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4243 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004244
4245 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004246 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004247 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004248 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004249 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004250 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4251 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004252#ifdef STMMAC_VLAN_TAG_USED
4253 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004254 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004255#endif
4256 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4257
Jarod Wilson44770e12016-10-17 15:54:17 -04004258 /* MTU range: 46 - hw-specific max */
4259 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4260 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4261 ndev->max_mtu = JUMBO_LEN;
4262 else
4263 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004264 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4265 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4266 */
4267 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4268 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004269 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004270 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004271 dev_warn(priv->device,
4272 "%s: warning: maxmtu having invalid value (%d)\n",
4273 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004274
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004275 if (flow_ctrl)
4276 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4277
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004278 /* Rx Watchdog is available in the COREs newer than the 3.40.
4279 * In some case, for example on bugged HW this feature
4280 * has to be disable and this can be done by passing the
4281 * riwt_off field from the platform.
4282 */
4283 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4284 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004285 dev_info(priv->device,
4286 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004287 }
4288
Joao Pintoc22a3f42017-04-06 09:49:11 +01004289 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4290 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4291
4292 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4293 (8 * priv->plat->rx_queues_to_use));
4294 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004295
Vlad Lunguf8e96162010-11-29 22:52:52 +00004296 spin_lock_init(&priv->lock);
4297
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004298 /* If a specific clk_csr value is passed from the platform
4299 * this means that the CSR Clock Range selection cannot be
4300 * changed at run-time and it is fixed. Viceversa the driver'll try to
4301 * set the MDC clock dynamically according to the csr actual
4302 * clock input.
4303 */
4304 if (!priv->plat->clk_csr)
4305 stmmac_clk_csr_set(priv);
4306 else
4307 priv->clk_csr = priv->plat->clk_csr;
4308
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004309 stmmac_check_pcs_mode(priv);
4310
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004311 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4312 priv->hw->pcs != STMMAC_PCS_TBI &&
4313 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004314 /* MDIO bus Registration */
4315 ret = stmmac_mdio_register(ndev);
4316 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004317 dev_err(priv->device,
4318 "%s: MDIO bus (id: %d) registration failed",
4319 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004320 goto error_mdio_register;
4321 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004322 }
4323
Florian Fainelli57016592016-12-27 18:23:06 -08004324 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004325 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004326 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4327 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004328 goto error_netdev_register;
4329 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004330
Florian Fainelli57016592016-12-27 18:23:06 -08004331 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004332
Viresh Kumar6a81c262012-07-30 14:39:41 -07004333error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004334 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4335 priv->hw->pcs != STMMAC_PCS_TBI &&
4336 priv->hw->pcs != STMMAC_PCS_RTBI)
4337 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004338error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004339 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4340 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4341
4342 netif_napi_del(&rx_q->napi);
4343 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004344error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004345 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004346
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004347 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004348}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004349EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004350
4351/**
4352 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004353 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004354 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004355 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004356 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004357int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004358{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004359 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004360 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004361
LABBE Corentin38ddc592016-11-16 20:09:39 +01004362 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004363
Joao Pintoae4f0d42017-03-15 11:04:47 +00004364 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004365
LABBE Corentin270c7752017-03-23 14:40:22 +01004366 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004367 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004368 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004369 if (priv->plat->stmmac_rst)
4370 reset_control_assert(priv->plat->stmmac_rst);
4371 clk_disable_unprepare(priv->plat->pclk);
4372 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004373 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4374 priv->hw->pcs != STMMAC_PCS_TBI &&
4375 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004376 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004377 free_netdev(ndev);
4378
4379 return 0;
4380}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004381EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004383/**
4384 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004385 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004386 * Description: this is the function to suspend the device and it is called
4387 * by the platform driver to stop the network queue, release the resources,
4388 * program the PMT register (for WoL), clean and release driver resources.
4389 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004390int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004391{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004392 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004393 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004394 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004395
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004396 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004397 return 0;
4398
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004399 if (ndev->phydev)
4400 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004401
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004402 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004403
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004404 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004405 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004406
Joao Pintoc22a3f42017-04-06 09:49:11 +01004407 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004408
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004409 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004410 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004411
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004412 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004413 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004414 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004415 priv->irq_wake = 1;
4416 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004417 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004418 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004419 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004420 clk_disable(priv->plat->pclk);
4421 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004422 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004423 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004424
LABBE Corentin4d869b02017-05-24 09:16:46 +02004425 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004426 priv->speed = SPEED_UNKNOWN;
4427 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004428 return 0;
4429}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004430EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004431
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004432/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004433 * stmmac_reset_queues_param - reset queue parameters
4434 * @dev: device pointer
4435 */
4436static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4437{
4438 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004439 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004440 u32 queue;
4441
4442 for (queue = 0; queue < rx_cnt; queue++) {
4443 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4444
4445 rx_q->cur_rx = 0;
4446 rx_q->dirty_rx = 0;
4447 }
4448
Joao Pintoce736782017-04-06 09:49:10 +01004449 for (queue = 0; queue < tx_cnt; queue++) {
4450 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4451
4452 tx_q->cur_tx = 0;
4453 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004454 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004455 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004456}
4457
4458/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004459 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004460 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004461 * Description: when resume this function is invoked to setup the DMA and CORE
4462 * in a usable state.
4463 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004464int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004465{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004466 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004467 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004468 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004469
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004470 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004471 return 0;
4472
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004473 /* Power Down bit, into the PM register, is cleared
4474 * automatically as soon as a magic packet or a Wake-up frame
4475 * is received. Anyway, it's better to manually clear
4476 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004477 * from another devices (e.g. serial console).
4478 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004479 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004480 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004481 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004482 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004483 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004484 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004485 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004486 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004487 clk_enable(priv->plat->stmmac_clk);
4488 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004489 /* reset the phy so that it's ready */
4490 if (priv->mii)
4491 stmmac_mdio_reset(priv->mii);
4492 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004493
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004494 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004495
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004496 spin_lock_irqsave(&priv->lock, flags);
4497
Joao Pinto54139cf2017-04-06 09:49:09 +01004498 stmmac_reset_queues_param(priv);
4499
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004500 stmmac_clear_descriptors(priv);
4501
Huacai Chenfe1319292014-12-19 22:38:18 +08004502 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01004503 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004504 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004505
Joao Pintoc22a3f42017-04-06 09:49:11 +01004506 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004507
Joao Pintoc22a3f42017-04-06 09:49:11 +01004508 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004509
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004510 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004511
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004512 if (ndev->phydev)
4513 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004514
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004515 return 0;
4516}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004517EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004518
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004519#ifndef MODULE
4520static int __init stmmac_cmdline_opt(char *str)
4521{
4522 char *opt;
4523
4524 if (!str || !*str)
4525 return -EINVAL;
4526 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004527 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004528 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004529 goto err;
4530 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004531 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004532 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004533 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004534 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004535 goto err;
4536 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004537 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004538 goto err;
4539 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004540 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004541 goto err;
4542 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004543 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004544 goto err;
4545 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004546 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004547 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004548 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004549 if (kstrtoint(opt + 10, 0, &eee_timer))
4550 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004551 } else if (!strncmp(opt, "chain_mode:", 11)) {
4552 if (kstrtoint(opt + 11, 0, &chain_mode))
4553 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004554 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004555 }
4556 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004557
4558err:
4559 pr_err("%s: ERROR broken module parameter conversion", __func__);
4560 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004561}
4562
4563__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004564#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004565
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004566static int __init stmmac_init(void)
4567{
4568#ifdef CONFIG_DEBUG_FS
4569 /* Create debugfs main directory if it doesn't exist yet */
4570 if (!stmmac_fs_dir) {
4571 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4572
4573 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4574 pr_err("ERROR %s, debugfs create directory failed\n",
4575 STMMAC_RESOURCE_NAME);
4576
4577 return -ENOMEM;
4578 }
4579 }
4580#endif
4581
4582 return 0;
4583}
4584
4585static void __exit stmmac_exit(void)
4586{
4587#ifdef CONFIG_DEBUG_FS
4588 debugfs_remove_recursive(stmmac_fs_dir);
4589#endif
4590}
4591
4592module_init(stmmac_init)
4593module_exit(stmmac_exit)
4594
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004595MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4596MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4597MODULE_LICENSE("GPL");