blob: f63c2ddced3c9a1e90f4425b28be95d202379a71 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200238
239 if (priv->plat->has_sun8i) {
240 if (clk_rate > 160000000)
241 priv->clk_csr = 0x03;
242 else if (clk_rate > 80000000)
243 priv->clk_csr = 0x02;
244 else if (clk_rate > 40000000)
245 priv->clk_csr = 0x01;
246 else
247 priv->clk_csr = 0;
248 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000249}
250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251static void print_pkt(unsigned char *buf, int len)
252{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200253 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
254 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700255}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700256
Joao Pintoce736782017-04-06 09:49:10 +0100257static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258{
Joao Pintoce736782017-04-06 09:49:10 +0100259 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100260 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100261
Joao Pintoce736782017-04-06 09:49:10 +0100262 if (tx_q->dirty_tx > tx_q->cur_tx)
263 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100264 else
Joao Pintoce736782017-04-06 09:49:10 +0100265 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100266
267 return avail;
268}
269
Joao Pinto54139cf2017-04-06 09:49:09 +0100270/**
271 * stmmac_rx_dirty - Get RX queue dirty
272 * @priv: driver private structure
273 * @queue: RX queue index
274 */
275static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276{
Joao Pinto54139cf2017-04-06 09:49:09 +0100277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100278 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279
Joao Pinto54139cf2017-04-06 09:49:09 +0100280 if (rx_q->dirty_rx <= rx_q->cur_rx)
281 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100283 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100284
285 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286}
287
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100289 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000290 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100291 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000293 */
294static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
295{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200296 struct net_device *ndev = priv->dev;
297 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000298
299 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000300 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100306 * Description: this function is to verify and enter in LPI mode in case of
307 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000309static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
310{
Joao Pintoce736782017-04-06 09:49:10 +0100311 u32 tx_cnt = priv->plat->tx_queues_to_use;
312 u32 queue;
313
314 /* check if all TX queues have the work finished */
315 for (queue = 0; queue < tx_cnt; queue++) {
316 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
317
318 if (tx_q->dirty_tx != tx_q->cur_tx)
319 return; /* still unfinished work */
320 }
321
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000322 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100323 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000324 priv->hw->mac->set_eee_mode(priv->hw,
325 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326}
327
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000328/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100329 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000330 * @priv: driver private structure
331 * Description: this function is to exit and disable EEE in case of
332 * LPI state is true. This is called by the xmit.
333 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334void stmmac_disable_eee_mode(struct stmmac_priv *priv)
335{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500336 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 del_timer_sync(&priv->eee_ctrl_timer);
338 priv->tx_path_in_lpi_mode = false;
339}
340
341/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100342 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343 * @arg : data hook
344 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000346 * then MAC Transmitter can be moved to LPI state.
347 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700348static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349{
Kees Cooke99e88a2017-10-16 14:43:17 -0700350 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000351
352 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200353 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100360 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
361 * can also manage EEE, this function enable the LPI state and start related
362 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000363 */
364bool stmmac_eee_init(struct stmmac_priv *priv)
365{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200366 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100367 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000368 bool ret = false;
369
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200370 /* Using PCS we cannot dial with the phy registers at this stage
371 * so we do not support extra feature like EEE.
372 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200373 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
374 (priv->hw->pcs == STMMAC_PCS_TBI) ||
375 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200376 goto out;
377
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 /* MAC core supports the EEE feature. */
379 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100380 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000381
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100382 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200383 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100384 /* To manage at run-time if the EEE cannot be supported
385 * anymore (for example because the lp caps have been
386 * changed).
387 * In that case the driver disable own timers.
388 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100389 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100390 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100391 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100392 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500393 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100394 tx_lpi_timer);
395 }
396 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100397 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100398 goto out;
399 }
400 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100401 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200402 if (!priv->eee_active) {
403 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700404 timer_setup(&priv->eee_ctrl_timer,
405 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530406 mod_timer(&priv->eee_ctrl_timer,
407 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000408
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500409 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200410 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200412 }
413 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200414 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000415
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000416 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100417 spin_unlock_irqrestore(&priv->lock, flags);
418
LABBE Corentin38ddc592016-11-16 20:09:39 +0100419 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000420 }
421out:
422 return ret;
423}
424
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100425/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000426 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100427 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 * @skb : the socket buffer
429 * Description :
430 * This function will read timestamp from the descriptor & pass it to stack.
431 * and also perform some sanity checks.
432 */
433static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100434 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435{
436 struct skb_shared_hwtstamps shhwtstamp;
437 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000438
439 if (!priv->hwts_tx_en)
440 return;
441
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000442 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800443 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444 return;
445
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200447 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100448 /* get the valid tstamp */
449 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100451 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
452 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000453
Mario Molitor33d4c482017-06-08 23:03:09 +0200454 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100455 /* pass tstamp to stack */
456 skb_tstamp_tx(skb, &shhwtstamp);
457 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 return;
460}
461
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100462/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000463 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100464 * @p : descriptor pointer
465 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 * @skb : the socket buffer
467 * Description :
468 * This function will read received packet's timestamp from the descriptor
469 * and pass it to stack. It also perform some sanity checks.
470 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
472 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473{
474 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100475 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477
478 if (!priv->hwts_rx_en)
479 return;
Jose Abreu98870942017-10-20 14:37:35 +0100480 /* For GMAC4, the valid timestamp is from CTX next desc. */
481 if (priv->plat->has_gmac4)
482 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000483
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 /* Check if timestamp is available */
Jose Abreu98870942017-10-20 14:37:35 +0100485 if (priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts)) {
486 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
Mario Molitor33d4c482017-06-08 23:03:09 +0200487 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100488 shhwtstamp = skb_hwtstamps(skb);
489 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
490 shhwtstamp->hwtstamp = ns_to_ktime(ns);
491 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200492 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100493 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494}
495
496/**
497 * stmmac_hwtstamp_ioctl - control hardware timestamping.
498 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100499 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 * a proprietary structure used to pass information to the driver.
501 * Description:
502 * This function configures the MAC to enable/disable both outgoing(TX)
503 * and incoming(RX) packets time stamping based on user input.
504 * Return Value:
505 * 0 on success and an appropriate -ve integer on failure.
506 */
507static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
508{
509 struct stmmac_priv *priv = netdev_priv(dev);
510 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200511 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 u64 temp = 0;
513 u32 ptp_v2 = 0;
514 u32 tstamp_all = 0;
515 u32 ptp_over_ipv4_udp = 0;
516 u32 ptp_over_ipv6_udp = 0;
517 u32 ptp_over_ethernet = 0;
518 u32 snap_type_sel = 0;
519 u32 ts_master_en = 0;
520 u32 ts_event_en = 0;
521 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800522 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523
524 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
525 netdev_alert(priv->dev, "No support for HW time stamping\n");
526 priv->hwts_tx_en = 0;
527 priv->hwts_rx_en = 0;
528
529 return -EOPNOTSUPP;
530 }
531
532 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000533 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000534 return -EFAULT;
535
LABBE Corentin38ddc592016-11-16 20:09:39 +0100536 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
537 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000538
539 /* reserved for future extensions */
540 if (config.flags)
541 return -EINVAL;
542
Ben Hutchings5f3da322013-11-14 00:43:41 +0000543 if (config.tx_type != HWTSTAMP_TX_OFF &&
544 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000546
547 if (priv->adv_ts) {
548 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000550 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 config.rx_filter = HWTSTAMP_FILTER_NONE;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
557 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200558 if (priv->plat->has_gmac4)
559 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
560 else
561 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000562
563 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
564 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
565 break;
566
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000568 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
570 /* take time stamp for SYNC messages only */
571 ts_event_en = PTP_TCR_TSEVNTENA;
572
573 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
574 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
575 break;
576
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
580 /* take time stamp for Delay_Req messages only */
581 ts_master_en = PTP_TCR_TSMSTRENA;
582 ts_event_en = PTP_TCR_TSEVNTENA;
583
584 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
585 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
586 break;
587
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000588 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000589 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000590 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
591 ptp_v2 = PTP_TCR_TSVER2ENA;
592 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200593 if (priv->plat->has_gmac4)
594 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
595 else
596 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597
598 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
599 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
600 break;
601
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000602 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000603 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000604 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
605 ptp_v2 = PTP_TCR_TSVER2ENA;
606 /* take time stamp for SYNC messages only */
607 ts_event_en = PTP_TCR_TSEVNTENA;
608
609 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
610 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
611 break;
612
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000614 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
616 ptp_v2 = PTP_TCR_TSVER2ENA;
617 /* take time stamp for Delay_Req messages only */
618 ts_master_en = PTP_TCR_TSMSTRENA;
619 ts_event_en = PTP_TCR_TSEVNTENA;
620
621 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
622 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
623 break;
624
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000626 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000627 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
628 ptp_v2 = PTP_TCR_TSVER2ENA;
629 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200630 if (priv->plat->has_gmac4)
631 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
632 else
633 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634
635 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
636 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
637 ptp_over_ethernet = PTP_TCR_TSIPENA;
638 break;
639
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000641 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000642 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
643 ptp_v2 = PTP_TCR_TSVER2ENA;
644 /* take time stamp for SYNC messages only */
645 ts_event_en = PTP_TCR_TSEVNTENA;
646
647 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
648 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
649 ptp_over_ethernet = PTP_TCR_TSIPENA;
650 break;
651
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000652 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000653 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
655 ptp_v2 = PTP_TCR_TSVER2ENA;
656 /* take time stamp for Delay_Req messages only */
657 ts_master_en = PTP_TCR_TSMSTRENA;
658 ts_event_en = PTP_TCR_TSEVNTENA;
659
660 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
661 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
662 ptp_over_ethernet = PTP_TCR_TSIPENA;
663 break;
664
Miroslav Lichvare3412572017-05-19 17:52:36 +0200665 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000666 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000667 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000668 config.rx_filter = HWTSTAMP_FILTER_ALL;
669 tstamp_all = PTP_TCR_TSENALL;
670 break;
671
672 default:
673 return -ERANGE;
674 }
675 } else {
676 switch (config.rx_filter) {
677 case HWTSTAMP_FILTER_NONE:
678 config.rx_filter = HWTSTAMP_FILTER_NONE;
679 break;
680 default:
681 /* PTP v1, UDP, any kind of event packet */
682 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
683 break;
684 }
685 }
686 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000687 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688
689 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100690 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000691 else {
692 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000693 tstamp_all | ptp_v2 | ptp_over_ethernet |
694 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
695 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100696 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000697
698 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800699 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000700 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100701 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800702 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000703
704 /* calculate default added value:
705 * formula is :
706 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800707 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708 */
Phil Reid19d857c2015-12-14 11:32:01 +0800709 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000710 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100711 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000712 priv->default_addend);
713
714 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200715 ktime_get_real_ts64(&now);
716
717 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100718 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000719 now.tv_nsec);
720 }
721
722 return copy_to_user(ifr->ifr_data, &config,
723 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
724}
725
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000726/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100727 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000728 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100729 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000730 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100731 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000732 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000733static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000734{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000735 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
736 return -EOPNOTSUPP;
737
Vince Bridgers7cd01392013-12-20 11:19:34 -0600738 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200739 /* Check if adv_ts can be enabled for dwmac 4.x core */
740 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
741 priv->adv_ts = 1;
742 /* Dwmac 3.x core with extend_desc can support adv_ts */
743 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600744 priv->adv_ts = 1;
745
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200746 if (priv->dma_cap.time_stamp)
747 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600748
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200749 if (priv->adv_ts)
750 netdev_info(priv->dev,
751 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000752
753 priv->hw->ptp = &stmmac_ptp;
754 priv->hwts_tx_en = 0;
755 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000756
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200757 stmmac_ptp_register(priv);
758
759 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000760}
761
762static void stmmac_release_ptp(struct stmmac_priv *priv)
763{
jpintof573c0b2017-01-09 12:35:09 +0000764 if (priv->plat->clk_ptp_ref)
765 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000766 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000767}
768
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700769/**
Joao Pinto29feff32017-03-10 18:24:56 +0000770 * stmmac_mac_flow_ctrl - Configure flow control in all queues
771 * @priv: driver private structure
772 * Description: It is used for configuring the flow control in all queues
773 */
774static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
775{
776 u32 tx_cnt = priv->plat->tx_queues_to_use;
777
778 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
779 priv->pause, tx_cnt);
780}
781
782/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100783 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700784 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100785 * Description: this is the helper called by the physical abstraction layer
786 * drivers to communicate the phy link status. According the speed and duplex
787 * this driver can invoke registered glue-logic as well.
788 * It also invoke the eee initialization because it could happen when switch
789 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700790 */
791static void stmmac_adjust_link(struct net_device *dev)
792{
793 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200794 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700795 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200796 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700797
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100798 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700799 return;
800
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000804 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805
806 /* Now we make sure that we can be in full duplex mode.
807 * If not, we operate in half-duplex mode. */
808 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200809 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200810 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000811 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700812 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000813 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 priv->oldduplex = phydev->duplex;
815 }
816 /* Flow Control operation */
817 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000818 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819
820 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200821 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200822 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200824 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200825 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200827 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200828 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100829 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200830 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200831 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 break;
833 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100834 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100835 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100836 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837 break;
838 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100839 if (phydev->speed != SPEED_UNKNOWN)
840 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 priv->speed = phydev->speed;
842 }
843
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000844 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845
846 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200847 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200848 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849 }
850 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200851 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200852 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100853 priv->speed = SPEED_UNKNOWN;
854 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 }
856
857 if (new_state && netif_msg_link(priv))
858 phy_print_status(phydev);
859
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100860 spin_unlock_irqrestore(&priv->lock, flags);
861
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200862 if (phydev->is_pseudo_fixed_link)
863 /* Stop PHY layer to call the hook to adjust the link in case
864 * of a switch is attached to the stmmac driver.
865 */
866 phydev->irq = PHY_IGNORE_INTERRUPT;
867 else
868 /* At this stage, init the EEE if supported.
869 * Never called in case of fixed_link.
870 */
871 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700872}
873
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000874/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100875 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000876 * @priv: driver private structure
877 * Description: this is to verify if the HW supports the PCS.
878 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
879 * configured for the TBI, RTBI, or SGMII PHY interface.
880 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000881static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
882{
883 int interface = priv->plat->interface;
884
885 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900886 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
887 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
888 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
889 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100890 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200891 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900892 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100893 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200894 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000895 }
896 }
897}
898
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700899/**
900 * stmmac_init_phy - PHY initialization
901 * @dev: net device structure
902 * Description: it initializes the driver's PHY state, and attaches the PHY
903 * to the mac driver.
904 * Return value:
905 * 0 on success
906 */
907static int stmmac_init_phy(struct net_device *dev)
908{
909 struct stmmac_priv *priv = netdev_priv(dev);
910 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000911 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000912 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000913 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000914 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200915 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100916 priv->speed = SPEED_UNKNOWN;
917 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700919 if (priv->plat->phy_node) {
920 phydev = of_phy_connect(dev, priv->plat->phy_node,
921 &stmmac_adjust_link, 0, interface);
922 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200923 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
924 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000925
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700926 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
927 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100928 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100929 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700930
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700931 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
932 interface);
933 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700934
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300935 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100936 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300937 if (!phydev)
938 return -ENODEV;
939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700940 return PTR_ERR(phydev);
941 }
942
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000943 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000944 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000945 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200946 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000947 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
948 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000949
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700950 /*
951 * Broken HW is sometimes missing the pull-up resistor on the
952 * MDIO line, which results in reads to non-existent devices returning
953 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
954 * device as well.
955 * Note: phydev->phy_id is the result of reading the UID PHY registers.
956 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700957 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700958 phy_disconnect(phydev);
959 return -ENODEV;
960 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100961
Florian Fainellic51e4242016-11-13 17:50:35 -0800962 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
963 * subsequent PHY polling, make sure we force a link transition if
964 * we have a UP/DOWN/UP transition
965 */
966 if (phydev->is_pseudo_fixed_link)
967 phydev->irq = PHY_POLL;
968
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100969 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700970 return 0;
971}
972
Joao Pinto71fedb02017-04-06 09:49:08 +0100973static void stmmac_display_rx_rings(struct stmmac_priv *priv)
974{
Joao Pinto54139cf2017-04-06 09:49:09 +0100975 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100976 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100977 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100978
Joao Pinto54139cf2017-04-06 09:49:09 +0100979 /* Display RX rings */
980 for (queue = 0; queue < rx_cnt; queue++) {
981 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100982
Joao Pinto54139cf2017-04-06 09:49:09 +0100983 pr_info("\tRX Queue %u rings\n", queue);
984
985 if (priv->extend_desc)
986 head_rx = (void *)rx_q->dma_erx;
987 else
988 head_rx = (void *)rx_q->dma_rx;
989
990 /* Display RX ring */
991 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
992 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100993}
994
995static void stmmac_display_tx_rings(struct stmmac_priv *priv)
996{
Joao Pintoce736782017-04-06 09:49:10 +0100997 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100998 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +0100999 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001000
Joao Pintoce736782017-04-06 09:49:10 +01001001 /* Display TX rings */
1002 for (queue = 0; queue < tx_cnt; queue++) {
1003 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001004
Joao Pintoce736782017-04-06 09:49:10 +01001005 pr_info("\tTX Queue %d rings\n", queue);
1006
1007 if (priv->extend_desc)
1008 head_tx = (void *)tx_q->dma_etx;
1009 else
1010 head_tx = (void *)tx_q->dma_tx;
1011
1012 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1013 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001014}
1015
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001016static void stmmac_display_rings(struct stmmac_priv *priv)
1017{
Joao Pinto71fedb02017-04-06 09:49:08 +01001018 /* Display RX ring */
1019 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001020
Joao Pinto71fedb02017-04-06 09:49:08 +01001021 /* Display TX ring */
1022 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001023}
1024
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001025static int stmmac_set_bfsize(int mtu, int bufsize)
1026{
1027 int ret = bufsize;
1028
1029 if (mtu >= BUF_SIZE_4KiB)
1030 ret = BUF_SIZE_8KiB;
1031 else if (mtu >= BUF_SIZE_2KiB)
1032 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001033 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001034 ret = BUF_SIZE_2KiB;
1035 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001036 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001037
1038 return ret;
1039}
1040
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001041/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001042 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001043 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001044 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001045 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001046 * in case of both basic and extended descriptors are used.
1047 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001048static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001049{
Joao Pinto54139cf2017-04-06 09:49:09 +01001050 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001051 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001052
Joao Pinto71fedb02017-04-06 09:49:08 +01001053 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001054 for (i = 0; i < DMA_RX_SIZE; i++)
1055 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001056 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001057 priv->use_riwt, priv->mode,
1058 (i == DMA_RX_SIZE - 1));
1059 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001060 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001061 priv->use_riwt, priv->mode,
1062 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001063}
1064
1065/**
1066 * stmmac_clear_tx_descriptors - clear tx descriptors
1067 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001068 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001069 * Description: this function is called to clear the TX descriptors
1070 * in case of both basic and extended descriptors are used.
1071 */
Joao Pintoce736782017-04-06 09:49:10 +01001072static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001073{
Joao Pintoce736782017-04-06 09:49:10 +01001074 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001075 int i;
1076
1077 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 for (i = 0; i < DMA_TX_SIZE; i++)
1079 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001080 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001081 priv->mode,
1082 (i == DMA_TX_SIZE - 1));
1083 else
Joao Pintoce736782017-04-06 09:49:10 +01001084 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001085 priv->mode,
1086 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087}
1088
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001089/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001090 * stmmac_clear_descriptors - clear descriptors
1091 * @priv: driver private structure
1092 * Description: this function is called to clear the TX and RX descriptors
1093 * in case of both basic and extended descriptors are used.
1094 */
1095static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1096{
Joao Pinto54139cf2017-04-06 09:49:09 +01001097 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001098 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001099 u32 queue;
1100
Joao Pinto71fedb02017-04-06 09:49:08 +01001101 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001102 for (queue = 0; queue < rx_queue_cnt; queue++)
1103 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001104
1105 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001106 for (queue = 0; queue < tx_queue_cnt; queue++)
1107 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001108}
1109
1110/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001111 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1112 * @priv: driver private structure
1113 * @p: descriptor pointer
1114 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001115 * @flags: gfp flag
1116 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001117 * Description: this function is called to allocate a receive buffer, perform
1118 * the DMA mapping and init the descriptor.
1119 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001120static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001121 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001122{
Joao Pinto54139cf2017-04-06 09:49:09 +01001123 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001124 struct sk_buff *skb;
1125
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301126 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001127 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001128 netdev_err(priv->dev,
1129 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001130 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001131 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 rx_q->rx_skbuff[i] = skb;
1133 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001134 priv->dma_buf_sz,
1135 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001136 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001137 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001138 dev_kfree_skb_any(skb);
1139 return -EINVAL;
1140 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001142 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001143 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001144 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001145 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001146
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001147 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001149 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001150
1151 return 0;
1152}
1153
Joao Pinto71fedb02017-04-06 09:49:08 +01001154/**
1155 * stmmac_free_rx_buffer - free RX dma buffers
1156 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001157 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001158 * @i: buffer index.
1159 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001160static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001161{
Joao Pinto54139cf2017-04-06 09:49:09 +01001162 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1163
1164 if (rx_q->rx_skbuff[i]) {
1165 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001166 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001167 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001168 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001169 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001170}
1171
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001172/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001173 * stmmac_free_tx_buffer - free RX dma buffers
1174 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001175 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001176 * @i: buffer index.
1177 */
Joao Pintoce736782017-04-06 09:49:10 +01001178static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001179{
Joao Pintoce736782017-04-06 09:49:10 +01001180 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1181
1182 if (tx_q->tx_skbuff_dma[i].buf) {
1183 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001184 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001185 tx_q->tx_skbuff_dma[i].buf,
1186 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001187 DMA_TO_DEVICE);
1188 else
1189 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001190 tx_q->tx_skbuff_dma[i].buf,
1191 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001192 DMA_TO_DEVICE);
1193 }
1194
Joao Pintoce736782017-04-06 09:49:10 +01001195 if (tx_q->tx_skbuff[i]) {
1196 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1197 tx_q->tx_skbuff[i] = NULL;
1198 tx_q->tx_skbuff_dma[i].buf = 0;
1199 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001200 }
1201}
1202
1203/**
1204 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001205 * @dev: net device structure
1206 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001207 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001208 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001209 * modes.
1210 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001211static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001212{
1213 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001214 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001215 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001216 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001217 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001218 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001219
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001220 if (priv->hw->mode->set_16kib_bfsize)
1221 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001222
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001223 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001224 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001225
Vince Bridgers2618abb2014-01-20 05:39:01 -06001226 priv->dma_buf_sz = bfsize;
1227
Joao Pinto54139cf2017-04-06 09:49:09 +01001228 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001229 netif_dbg(priv, probe, priv->dev,
1230 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1231
Joao Pinto54139cf2017-04-06 09:49:09 +01001232 for (queue = 0; queue < rx_count; queue++) {
1233 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001234
Joao Pinto54139cf2017-04-06 09:49:09 +01001235 netif_dbg(priv, probe, priv->dev,
1236 "(%s) dma_rx_phy=0x%08x\n", __func__,
1237 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001238
Joao Pinto54139cf2017-04-06 09:49:09 +01001239 for (i = 0; i < DMA_RX_SIZE; i++) {
1240 struct dma_desc *p;
1241
1242 if (priv->extend_desc)
1243 p = &((rx_q->dma_erx + i)->basic);
1244 else
1245 p = rx_q->dma_rx + i;
1246
1247 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1248 queue);
1249 if (ret)
1250 goto err_init_rx_buffers;
1251
1252 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1253 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1254 (unsigned int)rx_q->rx_skbuff_dma[i]);
1255 }
1256
1257 rx_q->cur_rx = 0;
1258 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1259
1260 stmmac_clear_rx_descriptors(priv, queue);
1261
1262 /* Setup the chained descriptor addresses */
1263 if (priv->mode == STMMAC_CHAIN_MODE) {
1264 if (priv->extend_desc)
1265 priv->hw->mode->init(rx_q->dma_erx,
1266 rx_q->dma_rx_phy,
1267 DMA_RX_SIZE, 1);
1268 else
1269 priv->hw->mode->init(rx_q->dma_rx,
1270 rx_q->dma_rx_phy,
1271 DMA_RX_SIZE, 0);
1272 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001273 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001274
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 buf_sz = bfsize;
1276
Joao Pinto54139cf2017-04-06 09:49:09 +01001277 return 0;
1278
1279err_init_rx_buffers:
1280 while (queue >= 0) {
1281 while (--i >= 0)
1282 stmmac_free_rx_buffer(priv, queue, i);
1283
1284 if (queue == 0)
1285 break;
1286
1287 i = DMA_RX_SIZE;
1288 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001289 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001290
Joao Pinto71fedb02017-04-06 09:49:08 +01001291 return ret;
1292}
1293
1294/**
1295 * init_dma_tx_desc_rings - init the TX descriptor rings
1296 * @dev: net device structure.
1297 * Description: this function initializes the DMA TX descriptors
1298 * and allocates the socket buffers. It supports the chained and ring
1299 * modes.
1300 */
1301static int init_dma_tx_desc_rings(struct net_device *dev)
1302{
1303 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001304 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1305 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001306 int i;
1307
Joao Pintoce736782017-04-06 09:49:10 +01001308 for (queue = 0; queue < tx_queue_cnt; queue++) {
1309 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001310
Joao Pintoce736782017-04-06 09:49:10 +01001311 netif_dbg(priv, probe, priv->dev,
1312 "(%s) dma_tx_phy=0x%08x\n", __func__,
1313 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001314
Joao Pintoce736782017-04-06 09:49:10 +01001315 /* Setup the chained descriptor addresses */
1316 if (priv->mode == STMMAC_CHAIN_MODE) {
1317 if (priv->extend_desc)
1318 priv->hw->mode->init(tx_q->dma_etx,
1319 tx_q->dma_tx_phy,
1320 DMA_TX_SIZE, 1);
1321 else
1322 priv->hw->mode->init(tx_q->dma_tx,
1323 tx_q->dma_tx_phy,
1324 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001325 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001326
Joao Pintoce736782017-04-06 09:49:10 +01001327 for (i = 0; i < DMA_TX_SIZE; i++) {
1328 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001329 if (priv->extend_desc)
1330 p = &((tx_q->dma_etx + i)->basic);
1331 else
1332 p = tx_q->dma_tx + i;
1333
1334 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1335 p->des0 = 0;
1336 p->des1 = 0;
1337 p->des2 = 0;
1338 p->des3 = 0;
1339 } else {
1340 p->des2 = 0;
1341 }
1342
1343 tx_q->tx_skbuff_dma[i].buf = 0;
1344 tx_q->tx_skbuff_dma[i].map_as_page = false;
1345 tx_q->tx_skbuff_dma[i].len = 0;
1346 tx_q->tx_skbuff_dma[i].last_segment = false;
1347 tx_q->tx_skbuff[i] = NULL;
1348 }
1349
1350 tx_q->dirty_tx = 0;
1351 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001352
Joao Pintoc22a3f42017-04-06 09:49:11 +01001353 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1354 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001355
Joao Pinto71fedb02017-04-06 09:49:08 +01001356 return 0;
1357}
1358
1359/**
1360 * init_dma_desc_rings - init the RX/TX descriptor rings
1361 * @dev: net device structure
1362 * @flags: gfp flag.
1363 * Description: this function initializes the DMA RX/TX descriptors
1364 * and allocates the socket buffers. It supports the chained and ring
1365 * modes.
1366 */
1367static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1368{
1369 struct stmmac_priv *priv = netdev_priv(dev);
1370 int ret;
1371
1372 ret = init_dma_rx_desc_rings(dev, flags);
1373 if (ret)
1374 return ret;
1375
1376 ret = init_dma_tx_desc_rings(dev);
1377
LABBE Corentin5bacd772017-03-29 07:05:40 +02001378 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001380 if (netif_msg_hw(priv))
1381 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001382
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001383 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001384}
1385
Joao Pinto71fedb02017-04-06 09:49:08 +01001386/**
1387 * dma_free_rx_skbufs - free RX dma buffers
1388 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001389 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001390 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001391static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392{
1393 int i;
1394
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001395 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001396 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397}
1398
Joao Pinto71fedb02017-04-06 09:49:08 +01001399/**
1400 * dma_free_tx_skbufs - free TX dma buffers
1401 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001402 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001403 */
Joao Pintoce736782017-04-06 09:49:10 +01001404static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405{
1406 int i;
1407
Joao Pinto71fedb02017-04-06 09:49:08 +01001408 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001409 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410}
1411
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001412/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001413 * free_dma_rx_desc_resources - free RX dma desc resources
1414 * @priv: private structure
1415 */
1416static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1417{
1418 u32 rx_count = priv->plat->rx_queues_to_use;
1419 u32 queue;
1420
1421 /* Free RX queue resources */
1422 for (queue = 0; queue < rx_count; queue++) {
1423 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1424
1425 /* Release the DMA RX socket buffers */
1426 dma_free_rx_skbufs(priv, queue);
1427
1428 /* Free DMA regions of consistent memory previously allocated */
1429 if (!priv->extend_desc)
1430 dma_free_coherent(priv->device,
1431 DMA_RX_SIZE * sizeof(struct dma_desc),
1432 rx_q->dma_rx, rx_q->dma_rx_phy);
1433 else
1434 dma_free_coherent(priv->device, DMA_RX_SIZE *
1435 sizeof(struct dma_extended_desc),
1436 rx_q->dma_erx, rx_q->dma_rx_phy);
1437
1438 kfree(rx_q->rx_skbuff_dma);
1439 kfree(rx_q->rx_skbuff);
1440 }
1441}
1442
1443/**
Joao Pintoce736782017-04-06 09:49:10 +01001444 * free_dma_tx_desc_resources - free TX dma desc resources
1445 * @priv: private structure
1446 */
1447static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1448{
1449 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001450 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001451
1452 /* Free TX queue resources */
1453 for (queue = 0; queue < tx_count; queue++) {
1454 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1455
1456 /* Release the DMA TX socket buffers */
1457 dma_free_tx_skbufs(priv, queue);
1458
1459 /* Free DMA regions of consistent memory previously allocated */
1460 if (!priv->extend_desc)
1461 dma_free_coherent(priv->device,
1462 DMA_TX_SIZE * sizeof(struct dma_desc),
1463 tx_q->dma_tx, tx_q->dma_tx_phy);
1464 else
1465 dma_free_coherent(priv->device, DMA_TX_SIZE *
1466 sizeof(struct dma_extended_desc),
1467 tx_q->dma_etx, tx_q->dma_tx_phy);
1468
1469 kfree(tx_q->tx_skbuff_dma);
1470 kfree(tx_q->tx_skbuff);
1471 }
1472}
1473
1474/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001475 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001476 * @priv: private structure
1477 * Description: according to which descriptor can be used (extend or basic)
1478 * this function allocates the resources for TX and RX paths. In case of
1479 * reception, for example, it pre-allocated the RX socket buffer in order to
1480 * allow zero-copy mechanism.
1481 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001482static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001483{
Joao Pinto54139cf2017-04-06 09:49:09 +01001484 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001485 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001486 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001487
Joao Pinto54139cf2017-04-06 09:49:09 +01001488 /* RX queues buffers and DMA */
1489 for (queue = 0; queue < rx_count; queue++) {
1490 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001491
Joao Pinto54139cf2017-04-06 09:49:09 +01001492 rx_q->queue_index = queue;
1493 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001494
Joao Pinto54139cf2017-04-06 09:49:09 +01001495 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1496 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001497 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001499 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001500
1501 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1502 sizeof(struct sk_buff *),
1503 GFP_KERNEL);
1504 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001505 goto err_dma;
1506
Joao Pinto54139cf2017-04-06 09:49:09 +01001507 if (priv->extend_desc) {
1508 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1509 DMA_RX_SIZE *
1510 sizeof(struct
1511 dma_extended_desc),
1512 &rx_q->dma_rx_phy,
1513 GFP_KERNEL);
1514 if (!rx_q->dma_erx)
1515 goto err_dma;
1516
1517 } else {
1518 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1519 DMA_RX_SIZE *
1520 sizeof(struct
1521 dma_desc),
1522 &rx_q->dma_rx_phy,
1523 GFP_KERNEL);
1524 if (!rx_q->dma_rx)
1525 goto err_dma;
1526 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001527 }
1528
1529 return 0;
1530
1531err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001532 free_dma_rx_desc_resources(priv);
1533
Joao Pinto71fedb02017-04-06 09:49:08 +01001534 return ret;
1535}
1536
1537/**
1538 * alloc_dma_tx_desc_resources - alloc TX resources.
1539 * @priv: private structure
1540 * Description: according to which descriptor can be used (extend or basic)
1541 * this function allocates the resources for TX and RX paths. In case of
1542 * reception, for example, it pre-allocated the RX socket buffer in order to
1543 * allow zero-copy mechanism.
1544 */
1545static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1546{
Joao Pintoce736782017-04-06 09:49:10 +01001547 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001548 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001549 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001550
Joao Pintoce736782017-04-06 09:49:10 +01001551 /* TX queues buffers and DMA */
1552 for (queue = 0; queue < tx_count; queue++) {
1553 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001554
Joao Pintoce736782017-04-06 09:49:10 +01001555 tx_q->queue_index = queue;
1556 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001557
Joao Pintoce736782017-04-06 09:49:10 +01001558 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1559 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001560 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001561 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001562 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001563
1564 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1565 sizeof(struct sk_buff *),
1566 GFP_KERNEL);
1567 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001568 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001569
1570 if (priv->extend_desc) {
1571 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1572 DMA_TX_SIZE *
1573 sizeof(struct
1574 dma_extended_desc),
1575 &tx_q->dma_tx_phy,
1576 GFP_KERNEL);
1577 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001578 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001579 } else {
1580 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1581 DMA_TX_SIZE *
1582 sizeof(struct
1583 dma_desc),
1584 &tx_q->dma_tx_phy,
1585 GFP_KERNEL);
1586 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001587 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001588 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001589 }
1590
1591 return 0;
1592
Christophe Jaillet62242262017-07-08 09:46:54 +02001593err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001594 free_dma_tx_desc_resources(priv);
1595
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001596 return ret;
1597}
1598
Joao Pinto71fedb02017-04-06 09:49:08 +01001599/**
1600 * alloc_dma_desc_resources - alloc TX/RX resources.
1601 * @priv: private structure
1602 * Description: according to which descriptor can be used (extend or basic)
1603 * this function allocates the resources for TX and RX paths. In case of
1604 * reception, for example, it pre-allocated the RX socket buffer in order to
1605 * allow zero-copy mechanism.
1606 */
1607static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001608{
Joao Pinto54139cf2017-04-06 09:49:09 +01001609 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001610 int ret = alloc_dma_rx_desc_resources(priv);
1611
1612 if (ret)
1613 return ret;
1614
1615 ret = alloc_dma_tx_desc_resources(priv);
1616
1617 return ret;
1618}
1619
1620/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001621 * free_dma_desc_resources - free dma desc resources
1622 * @priv: private structure
1623 */
1624static void free_dma_desc_resources(struct stmmac_priv *priv)
1625{
1626 /* Release the DMA RX socket buffers */
1627 free_dma_rx_desc_resources(priv);
1628
1629 /* Release the DMA TX socket buffers */
1630 free_dma_tx_desc_resources(priv);
1631}
1632
1633/**
jpinto9eb12472016-12-28 12:57:48 +00001634 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1635 * @priv: driver private structure
1636 * Description: It is used for enabling the rx queues in the MAC
1637 */
1638static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1639{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001640 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1641 int queue;
1642 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001643
Joao Pinto4f6046f2017-03-10 18:24:54 +00001644 for (queue = 0; queue < rx_queues_count; queue++) {
1645 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1646 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1647 }
jpinto9eb12472016-12-28 12:57:48 +00001648}
1649
1650/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001651 * stmmac_start_rx_dma - start RX DMA channel
1652 * @priv: driver private structure
1653 * @chan: RX channel index
1654 * Description:
1655 * This starts a RX DMA channel
1656 */
1657static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1658{
1659 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1660 priv->hw->dma->start_rx(priv->ioaddr, chan);
1661}
1662
1663/**
1664 * stmmac_start_tx_dma - start TX DMA channel
1665 * @priv: driver private structure
1666 * @chan: TX channel index
1667 * Description:
1668 * This starts a TX DMA channel
1669 */
1670static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1671{
1672 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1673 priv->hw->dma->start_tx(priv->ioaddr, chan);
1674}
1675
1676/**
1677 * stmmac_stop_rx_dma - stop RX DMA channel
1678 * @priv: driver private structure
1679 * @chan: RX channel index
1680 * Description:
1681 * This stops a RX DMA channel
1682 */
1683static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1684{
1685 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1686 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1687}
1688
1689/**
1690 * stmmac_stop_tx_dma - stop TX DMA channel
1691 * @priv: driver private structure
1692 * @chan: TX channel index
1693 * Description:
1694 * This stops a TX DMA channel
1695 */
1696static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1697{
1698 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1699 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1700}
1701
1702/**
1703 * stmmac_start_all_dma - start all RX and TX DMA channels
1704 * @priv: driver private structure
1705 * Description:
1706 * This starts all the RX and TX DMA channels
1707 */
1708static void stmmac_start_all_dma(struct stmmac_priv *priv)
1709{
1710 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1711 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1712 u32 chan = 0;
1713
1714 for (chan = 0; chan < rx_channels_count; chan++)
1715 stmmac_start_rx_dma(priv, chan);
1716
1717 for (chan = 0; chan < tx_channels_count; chan++)
1718 stmmac_start_tx_dma(priv, chan);
1719}
1720
1721/**
1722 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1723 * @priv: driver private structure
1724 * Description:
1725 * This stops the RX and TX DMA channels
1726 */
1727static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1728{
1729 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1730 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1731 u32 chan = 0;
1732
1733 for (chan = 0; chan < rx_channels_count; chan++)
1734 stmmac_stop_rx_dma(priv, chan);
1735
1736 for (chan = 0; chan < tx_channels_count; chan++)
1737 stmmac_stop_tx_dma(priv, chan);
1738}
1739
1740/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001741 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001742 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001743 * Description: it is used for configuring the DMA operation mode register in
1744 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001745 */
1746static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1747{
Joao Pinto6deee222017-03-15 11:04:45 +00001748 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1749 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001750 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001751 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001752 u32 txmode = 0;
1753 u32 rxmode = 0;
1754 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001755 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001756
Thierry Reding11fbf812017-03-10 17:34:58 +01001757 if (rxfifosz == 0)
1758 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001759 if (txfifosz == 0)
1760 txfifosz = priv->dma_cap.tx_fifo_size;
1761
1762 /* Adjust for real per queue fifo size */
1763 rxfifosz /= rx_channels_count;
1764 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001765
Joao Pinto6deee222017-03-15 11:04:45 +00001766 if (priv->plat->force_thresh_dma_mode) {
1767 txmode = tc;
1768 rxmode = tc;
1769 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001770 /*
1771 * In case of GMAC, SF mode can be enabled
1772 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001773 * 1) TX COE if actually supported
1774 * 2) There is no bugged Jumbo frame support
1775 * that needs to not insert csum in the TDES.
1776 */
Joao Pinto6deee222017-03-15 11:04:45 +00001777 txmode = SF_DMA_MODE;
1778 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001779 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001780 } else {
1781 txmode = tc;
1782 rxmode = SF_DMA_MODE;
1783 }
1784
1785 /* configure all channels */
1786 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001787 for (chan = 0; chan < rx_channels_count; chan++) {
1788 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001789
Jose Abreua0daae12017-10-13 10:58:37 +01001790 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1791 rxfifosz, qmode);
1792 }
1793
1794 for (chan = 0; chan < tx_channels_count; chan++) {
1795 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1796
Jose Abreu52a76232017-10-13 10:58:36 +01001797 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001798 txfifosz, qmode);
1799 }
Joao Pinto6deee222017-03-15 11:04:45 +00001800 } else {
1801 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001802 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001803 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804}
1805
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001806/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001807 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001808 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001809 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001810 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811 */
Joao Pintoce736782017-04-06 09:49:10 +01001812static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813{
Joao Pintoce736782017-04-06 09:49:10 +01001814 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001815 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001816 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001818 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001819
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001820 priv->xstats.tx_clean++;
1821
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001822 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001823 while (entry != tx_q->cur_tx) {
1824 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001825 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001826 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001827
1828 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001829 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001830 else
Joao Pintoce736782017-04-06 09:49:10 +01001831 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001832
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001833 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001834 &priv->xstats, p,
1835 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001836 /* Check if the descriptor is owned by the DMA */
1837 if (unlikely(status & tx_dma_own))
1838 break;
1839
1840 /* Just consider the last segment and ...*/
1841 if (likely(!(status & tx_not_ls))) {
1842 /* ... verify the status error condition */
1843 if (unlikely(status & tx_err)) {
1844 priv->dev->stats.tx_errors++;
1845 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001846 priv->dev->stats.tx_packets++;
1847 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001848 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001849 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001850 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851
Joao Pintoce736782017-04-06 09:49:10 +01001852 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1853 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001854 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001855 tx_q->tx_skbuff_dma[entry].buf,
1856 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001857 DMA_TO_DEVICE);
1858 else
1859 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001860 tx_q->tx_skbuff_dma[entry].buf,
1861 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001862 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001863 tx_q->tx_skbuff_dma[entry].buf = 0;
1864 tx_q->tx_skbuff_dma[entry].len = 0;
1865 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001866 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001867
1868 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001869 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001870
Joao Pintoce736782017-04-06 09:49:10 +01001871 tx_q->tx_skbuff_dma[entry].last_segment = false;
1872 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873
1874 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001875 pkts_compl++;
1876 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001877 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001878 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879 }
1880
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001881 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001882
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001883 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884 }
Joao Pintoce736782017-04-06 09:49:10 +01001885 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001886
Joao Pintoc22a3f42017-04-06 09:49:11 +01001887 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1888 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001889
Joao Pintoc22a3f42017-04-06 09:49:11 +01001890 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1891 queue))) &&
1892 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1893
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001894 netif_dbg(priv, tx_done, priv->dev,
1895 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001896 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001898
1899 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1900 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001901 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001902 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001903 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904}
1905
Joao Pinto4f513ec2017-03-15 11:04:46 +00001906static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001908 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909}
1910
Joao Pinto4f513ec2017-03-15 11:04:46 +00001911static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001913 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914}
1915
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001917 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001918 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001919 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001921 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001923static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001924{
Joao Pintoce736782017-04-06 09:49:10 +01001925 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001926 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001927
Joao Pintoc22a3f42017-04-06 09:49:11 +01001928 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929
Joao Pintoae4f0d42017-03-15 11:04:47 +00001930 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001931 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001932 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001933 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001934 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001935 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001936 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001937 else
Joao Pintoce736782017-04-06 09:49:10 +01001938 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001939 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001940 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001941 tx_q->dirty_tx = 0;
1942 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001943 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001944 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001945
1946 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001947 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948}
1949
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001950/**
Joao Pinto6deee222017-03-15 11:04:45 +00001951 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1952 * @priv: driver private structure
1953 * @txmode: TX operating mode
1954 * @rxmode: RX operating mode
1955 * @chan: channel index
1956 * Description: it is used for configuring of the DMA operation mode in
1957 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1958 * mode.
1959 */
1960static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1961 u32 rxmode, u32 chan)
1962{
Jose Abreua0daae12017-10-13 10:58:37 +01001963 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1964 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001965 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1966 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001967 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001968 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001969
1970 if (rxfifosz == 0)
1971 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001972 if (txfifosz == 0)
1973 txfifosz = priv->dma_cap.tx_fifo_size;
1974
1975 /* Adjust for real per queue fifo size */
1976 rxfifosz /= rx_channels_count;
1977 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001978
1979 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1980 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001981 rxfifosz, rxqmode);
Jose Abreu52a76232017-10-13 10:58:36 +01001982 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001983 txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001984 } else {
1985 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1986 rxfifosz);
1987 }
1988}
1989
1990/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001991 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001992 * @priv: driver private structure
1993 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001994 * It calls the dwmac dma routine and schedule poll method in case of some
1995 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001996 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001997static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001998{
Joao Pintod62a1072017-03-15 11:04:49 +00001999 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002000 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00002001 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002002
Joao Pintod62a1072017-03-15 11:04:49 +00002003 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002004 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2005
Joao Pintod62a1072017-03-15 11:04:49 +00002006 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
2007 &priv->xstats, chan);
2008 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002009 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00002010 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002011 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00002012 }
2013 }
2014
2015 if (unlikely(status & tx_hard_error_bump_tc)) {
2016 /* Try to bump up the dma threshold on this failure */
2017 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2018 (tc <= 256)) {
2019 tc += 64;
2020 if (priv->plat->force_thresh_dma_mode)
2021 stmmac_set_dma_operation_mode(priv,
2022 tc,
2023 tc,
2024 chan);
2025 else
2026 stmmac_set_dma_operation_mode(priv,
2027 tc,
2028 SF_DMA_MODE,
2029 chan);
2030 priv->xstats.threshold = tc;
2031 }
2032 } else if (unlikely(status == tx_hard_error)) {
2033 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002034 }
2035 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002036}
2037
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002038/**
2039 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2040 * @priv: driver private structure
2041 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2042 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002043static void stmmac_mmc_setup(struct stmmac_priv *priv)
2044{
2045 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002046 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002047
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002048 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2049 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002050 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002051 } else {
2052 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002053 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002054 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002055
2056 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002057
2058 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002059 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002060 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2061 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002062 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002063}
2064
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002065/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002066 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002067 * @priv: driver private structure
2068 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002069 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2070 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002071 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002072static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2073{
2074 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002075 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002076
2077 /* GMAC older than 3.50 has no extended descriptors */
2078 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002079 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002080 priv->extend_desc = 1;
2081 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002082 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002083
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002084 priv->hw->desc = &enh_desc_ops;
2085 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002086 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002087 priv->hw->desc = &ndesc_ops;
2088 }
2089}
2090
2091/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002092 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002093 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002094 * Description:
2095 * new GMAC chip generations have a new register to indicate the
2096 * presence of the optional feature/functions.
2097 * This can be also used to override the value passed through the
2098 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002099 */
2100static int stmmac_get_hw_features(struct stmmac_priv *priv)
2101{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002102 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002103
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002104 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002105 priv->hw->dma->get_hw_feature(priv->ioaddr,
2106 &priv->dma_cap);
2107 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002108 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002109
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002110 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002111}
2112
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002113/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002114 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002115 * @priv: driver private structure
2116 * Description:
2117 * it is to verify if the MAC address is valid, in case of failures it
2118 * generates a random MAC address
2119 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002120static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2121{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002122 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002123 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002124 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002125 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002126 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002127 netdev_info(priv->dev, "device MAC address %pM\n",
2128 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002129 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002130}
2131
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002132/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002133 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002134 * @priv: driver private structure
2135 * Description:
2136 * It inits the DMA invoking the specific MAC/GMAC callback.
2137 * Some DMA parameters can be passed from the platform;
2138 * in case of these are not passed a default is kept for the MAC or GMAC.
2139 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002140static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2141{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002142 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2143 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002144 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002145 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002146 u32 dummy_dma_rx_phy = 0;
2147 u32 dummy_dma_tx_phy = 0;
2148 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002149 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002150 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002151
Niklas Cassela332e2f2016-12-07 15:20:05 +01002152 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2153 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002154 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002155 }
2156
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002157 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2158 atds = 1;
2159
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002160 ret = priv->hw->dma->reset(priv->ioaddr);
2161 if (ret) {
2162 dev_err(priv->device, "Failed to reset the dma\n");
2163 return ret;
2164 }
2165
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002166 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002167 /* DMA Configuration */
2168 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2169 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002170
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002171 /* DMA RX Channel Configuration */
2172 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002173 rx_q = &priv->rx_queue[chan];
2174
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002175 priv->hw->dma->init_rx_chan(priv->ioaddr,
2176 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002177 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002178
Joao Pinto54139cf2017-04-06 09:49:09 +01002179 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002180 (DMA_RX_SIZE * sizeof(struct dma_desc));
2181 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002182 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002183 chan);
2184 }
2185
2186 /* DMA TX Channel Configuration */
2187 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002188 tx_q = &priv->tx_queue[chan];
2189
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002190 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002191 priv->plat->dma_cfg,
2192 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002193
2194 priv->hw->dma->init_tx_chan(priv->ioaddr,
2195 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002196 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002197
Joao Pintoce736782017-04-06 09:49:10 +01002198 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002199 (DMA_TX_SIZE * sizeof(struct dma_desc));
2200 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002201 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002202 chan);
2203 }
2204 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002205 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002206 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002207 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002208 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002209 }
2210
2211 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002212 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2213
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002214 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002215}
2216
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002217/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002218 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002219 * @data: data pointer
2220 * Description:
2221 * This is the timer handler to directly invoke the stmmac_tx_clean.
2222 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002223static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002224{
Kees Cooke99e88a2017-10-16 14:43:17 -07002225 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002226 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2227 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002228
Joao Pintoce736782017-04-06 09:49:10 +01002229 /* let's scan all the tx queues */
2230 for (queue = 0; queue < tx_queues_count; queue++)
2231 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002232}
2233
2234/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002235 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002236 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002237 * Description:
2238 * This inits the transmit coalesce parameters: i.e. timer rate,
2239 * timer handler and default threshold used for enabling the
2240 * interrupt on completion bit.
2241 */
2242static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2243{
2244 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2245 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002246 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002247 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002248 add_timer(&priv->txtimer);
2249}
2250
Joao Pinto4854ab92017-03-15 11:04:51 +00002251static void stmmac_set_rings_length(struct stmmac_priv *priv)
2252{
2253 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2254 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2255 u32 chan;
2256
2257 /* set TX ring length */
2258 if (priv->hw->dma->set_tx_ring_len) {
2259 for (chan = 0; chan < tx_channels_count; chan++)
2260 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2261 (DMA_TX_SIZE - 1), chan);
2262 }
2263
2264 /* set RX ring length */
2265 if (priv->hw->dma->set_rx_ring_len) {
2266 for (chan = 0; chan < rx_channels_count; chan++)
2267 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2268 (DMA_RX_SIZE - 1), chan);
2269 }
2270}
2271
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002272/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002273 * stmmac_set_tx_queue_weight - Set TX queue weight
2274 * @priv: driver private structure
2275 * Description: It is used for setting TX queues weight
2276 */
2277static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2278{
2279 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2280 u32 weight;
2281 u32 queue;
2282
2283 for (queue = 0; queue < tx_queues_count; queue++) {
2284 weight = priv->plat->tx_queues_cfg[queue].weight;
2285 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2286 }
2287}
2288
2289/**
Joao Pinto19d91872017-03-10 18:24:59 +00002290 * stmmac_configure_cbs - Configure CBS in TX queue
2291 * @priv: driver private structure
2292 * Description: It is used for configuring CBS in AVB TX queues
2293 */
2294static void stmmac_configure_cbs(struct stmmac_priv *priv)
2295{
2296 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2297 u32 mode_to_use;
2298 u32 queue;
2299
Joao Pinto44781fe2017-03-31 14:22:02 +01002300 /* queue 0 is reserved for legacy traffic */
2301 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002302 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2303 if (mode_to_use == MTL_QUEUE_DCB)
2304 continue;
2305
2306 priv->hw->mac->config_cbs(priv->hw,
2307 priv->plat->tx_queues_cfg[queue].send_slope,
2308 priv->plat->tx_queues_cfg[queue].idle_slope,
2309 priv->plat->tx_queues_cfg[queue].high_credit,
2310 priv->plat->tx_queues_cfg[queue].low_credit,
2311 queue);
2312 }
2313}
2314
2315/**
Joao Pintod43042f2017-03-10 18:24:55 +00002316 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2317 * @priv: driver private structure
2318 * Description: It is used for mapping RX queues to RX dma channels
2319 */
2320static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2321{
2322 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2323 u32 queue;
2324 u32 chan;
2325
2326 for (queue = 0; queue < rx_queues_count; queue++) {
2327 chan = priv->plat->rx_queues_cfg[queue].chan;
2328 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2329 }
2330}
2331
2332/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002333 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2334 * @priv: driver private structure
2335 * Description: It is used for configuring the RX Queue Priority
2336 */
2337static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2338{
2339 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2340 u32 queue;
2341 u32 prio;
2342
2343 for (queue = 0; queue < rx_queues_count; queue++) {
2344 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2345 continue;
2346
2347 prio = priv->plat->rx_queues_cfg[queue].prio;
2348 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2349 }
2350}
2351
2352/**
2353 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2354 * @priv: driver private structure
2355 * Description: It is used for configuring the TX Queue Priority
2356 */
2357static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2358{
2359 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2360 u32 queue;
2361 u32 prio;
2362
2363 for (queue = 0; queue < tx_queues_count; queue++) {
2364 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2365 continue;
2366
2367 prio = priv->plat->tx_queues_cfg[queue].prio;
2368 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2369 }
2370}
2371
2372/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002373 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2374 * @priv: driver private structure
2375 * Description: It is used for configuring the RX queue routing
2376 */
2377static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2378{
2379 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2380 u32 queue;
2381 u8 packet;
2382
2383 for (queue = 0; queue < rx_queues_count; queue++) {
2384 /* no specific packet type routing specified for the queue */
2385 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2386 continue;
2387
2388 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2389 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2390 }
2391}
2392
2393/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002394 * stmmac_mtl_configuration - Configure MTL
2395 * @priv: driver private structure
2396 * Description: It is used for configurring MTL
2397 */
2398static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2399{
2400 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2401 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2402
Joao Pinto6a3a7192017-03-10 18:24:53 +00002403 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2404 stmmac_set_tx_queue_weight(priv);
2405
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002406 /* Configure MTL RX algorithms */
2407 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2408 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2409 priv->plat->rx_sched_algorithm);
2410
2411 /* Configure MTL TX algorithms */
2412 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2413 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2414 priv->plat->tx_sched_algorithm);
2415
Joao Pinto19d91872017-03-10 18:24:59 +00002416 /* Configure CBS in AVB TX queues */
2417 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2418 stmmac_configure_cbs(priv);
2419
Joao Pintod43042f2017-03-10 18:24:55 +00002420 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002421 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002422 stmmac_rx_queue_dma_chan_map(priv);
2423
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002424 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002425 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002426 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002427
Joao Pintoa8f51022017-03-17 16:11:06 +00002428 /* Set RX priorities */
2429 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2430 stmmac_mac_config_rx_queues_prio(priv);
2431
2432 /* Set TX priorities */
2433 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2434 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002435
2436 /* Set RX routing */
2437 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2438 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002439}
2440
2441/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002442 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002443 * @dev : pointer to the device structure.
2444 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002445 * this is the main function to setup the HW in a usable state because the
2446 * dma engine is reset, the core registers are configured (e.g. AXI,
2447 * Checksum features, timers). The DMA is ready to start receiving and
2448 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002449 * Return value:
2450 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2451 * file on failure.
2452 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002453static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002454{
2455 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002456 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002457 u32 tx_cnt = priv->plat->tx_queues_to_use;
2458 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002459 int ret;
2460
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002461 /* DMA initialization and SW reset */
2462 ret = stmmac_init_dma_engine(priv);
2463 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002464 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2465 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002466 return ret;
2467 }
2468
2469 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002470 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002471
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002472 /* PS and related bits will be programmed according to the speed */
2473 if (priv->hw->pcs) {
2474 int speed = priv->plat->mac_port_sel_speed;
2475
2476 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2477 (speed == SPEED_1000)) {
2478 priv->hw->ps = speed;
2479 } else {
2480 dev_warn(priv->device, "invalid port speed\n");
2481 priv->hw->ps = 0;
2482 }
2483 }
2484
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002485 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002486 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002488 /* Initialize MTL*/
2489 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2490 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002491
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002492 ret = priv->hw->mac->rx_ipc(priv->hw);
2493 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002494 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002495 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002496 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002497 }
2498
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002499 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002500 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002501
Joao Pintob4f0a662017-03-22 11:56:05 +00002502 /* Set the HW DMA mode and the COE */
2503 stmmac_dma_operation_mode(priv);
2504
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505 stmmac_mmc_setup(priv);
2506
Huacai Chenfe1319292014-12-19 22:38:18 +08002507 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002508 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2509 if (ret < 0)
2510 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2511
Huacai Chenfe1319292014-12-19 22:38:18 +08002512 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002513 if (ret == -EOPNOTSUPP)
2514 netdev_warn(priv->dev, "PTP not supported by HW\n");
2515 else if (ret)
2516 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002517 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002518
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002519#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002520 ret = stmmac_init_fs(dev);
2521 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002522 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2523 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002524#endif
2525 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002526 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002527
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002528 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2529
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002530 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2531 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002532 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002533 }
2534
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002535 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002536 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002537
Joao Pinto4854ab92017-03-15 11:04:51 +00002538 /* set TX and RX rings length */
2539 stmmac_set_rings_length(priv);
2540
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002541 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002542 if (priv->tso) {
2543 for (chan = 0; chan < tx_cnt; chan++)
2544 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2545 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002546
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002547 return 0;
2548}
2549
Thierry Redingc66f6c32017-03-10 17:34:55 +01002550static void stmmac_hw_teardown(struct net_device *dev)
2551{
2552 struct stmmac_priv *priv = netdev_priv(dev);
2553
2554 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2555}
2556
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002557/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002558 * stmmac_open - open entry point of the driver
2559 * @dev : pointer to the device structure.
2560 * Description:
2561 * This function is the open entry point of the driver.
2562 * Return value:
2563 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2564 * file on failure.
2565 */
2566static int stmmac_open(struct net_device *dev)
2567{
2568 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002569 int ret;
2570
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002571 stmmac_check_ether_addr(priv);
2572
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002573 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2574 priv->hw->pcs != STMMAC_PCS_TBI &&
2575 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002576 ret = stmmac_init_phy(dev);
2577 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002578 netdev_err(priv->dev,
2579 "%s: Cannot attach to PHY (error: %d)\n",
2580 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002581 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002582 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002583 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002584
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002585 /* Extra statistics */
2586 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2587 priv->xstats.threshold = tc;
2588
LABBE Corentin5bacd772017-03-29 07:05:40 +02002589 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002590 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002591
LABBE Corentin5bacd772017-03-29 07:05:40 +02002592 ret = alloc_dma_desc_resources(priv);
2593 if (ret < 0) {
2594 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2595 __func__);
2596 goto dma_desc_error;
2597 }
2598
2599 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2600 if (ret < 0) {
2601 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2602 __func__);
2603 goto init_error;
2604 }
2605
Huacai Chenfe1319292014-12-19 22:38:18 +08002606 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002607 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002608 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002609 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002610 }
2611
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002612 stmmac_init_tx_coalesce(priv);
2613
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002614 if (dev->phydev)
2615 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002616
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002617 /* Request the IRQ lines */
2618 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002619 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002620 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002621 netdev_err(priv->dev,
2622 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2623 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002624 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002625 }
2626
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002627 /* Request the Wake IRQ in case of another line is used for WoL */
2628 if (priv->wol_irq != dev->irq) {
2629 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2630 IRQF_SHARED, dev->name, dev);
2631 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002632 netdev_err(priv->dev,
2633 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2634 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002635 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002636 }
2637 }
2638
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002639 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002640 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002641 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2642 dev->name, dev);
2643 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002644 netdev_err(priv->dev,
2645 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2646 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002647 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002648 }
2649 }
2650
Joao Pintoc22a3f42017-04-06 09:49:11 +01002651 stmmac_enable_all_queues(priv);
2652 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002653
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002654 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002655
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002656lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002657 if (priv->wol_irq != dev->irq)
2658 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002659wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002660 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002661irq_error:
2662 if (dev->phydev)
2663 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002664
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002665 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002666 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002667init_error:
2668 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002669dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002670 if (dev->phydev)
2671 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002672
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002673 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674}
2675
2676/**
2677 * stmmac_release - close entry point of the driver
2678 * @dev : device pointer.
2679 * Description:
2680 * This is the stop entry point of the driver.
2681 */
2682static int stmmac_release(struct net_device *dev)
2683{
2684 struct stmmac_priv *priv = netdev_priv(dev);
2685
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002686 if (priv->eee_enabled)
2687 del_timer_sync(&priv->eee_ctrl_timer);
2688
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002689 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002690 if (dev->phydev) {
2691 phy_stop(dev->phydev);
2692 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002693 }
2694
Joao Pintoc22a3f42017-04-06 09:49:11 +01002695 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696
Joao Pintoc22a3f42017-04-06 09:49:11 +01002697 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002698
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002699 del_timer_sync(&priv->txtimer);
2700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002701 /* Free the IRQ lines */
2702 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002703 if (priv->wol_irq != dev->irq)
2704 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002705 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002706 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707
2708 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002709 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002710
2711 /* Release and free the Rx/Tx resources */
2712 free_dma_desc_resources(priv);
2713
avisconti19449bf2010-10-25 18:58:14 +00002714 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002715 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716
2717 netif_carrier_off(dev);
2718
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002719#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002720 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002721#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002722
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002723 stmmac_release_ptp(priv);
2724
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002725 return 0;
2726}
2727
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002729 * stmmac_tso_allocator - close entry point of the driver
2730 * @priv: driver private structure
2731 * @des: buffer start address
2732 * @total_len: total length to fill in descriptors
2733 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002734 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002735 * Description:
2736 * This function fills descriptor and request new descriptors according to
2737 * buffer length to fill
2738 */
2739static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002740 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002741{
Joao Pintoce736782017-04-06 09:49:10 +01002742 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002743 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002744 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002745 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746
2747 tmp_len = total_len;
2748
2749 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002750 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2751 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002752
Michael Weiserf8be0d72016-11-14 18:58:05 +01002753 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002754 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2755 TSO_MAX_BUFF_SIZE : tmp_len;
2756
2757 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2758 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002759 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002760 0, 0);
2761
2762 tmp_len -= TSO_MAX_BUFF_SIZE;
2763 }
2764}
2765
2766/**
2767 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2768 * @skb : the socket buffer
2769 * @dev : device pointer
2770 * Description: this is the transmit function that is called on TSO frames
2771 * (support available on GMAC4 and newer chips).
2772 * Diagram below show the ring programming in case of TSO frames:
2773 *
2774 * First Descriptor
2775 * --------
2776 * | DES0 |---> buffer1 = L2/L3/L4 header
2777 * | DES1 |---> TCP Payload (can continue on next descr...)
2778 * | DES2 |---> buffer 1 and 2 len
2779 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2780 * --------
2781 * |
2782 * ...
2783 * |
2784 * --------
2785 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2786 * | DES1 | --|
2787 * | DES2 | --> buffer 1 and 2 len
2788 * | DES3 |
2789 * --------
2790 *
2791 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2792 */
2793static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2794{
Joao Pintoce736782017-04-06 09:49:10 +01002795 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002796 struct stmmac_priv *priv = netdev_priv(dev);
2797 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002798 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002799 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002800 struct stmmac_tx_queue *tx_q;
2801 int tmp_pay_len = 0;
2802 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002803 u8 proto_hdr_len;
2804 int i;
2805
Joao Pintoce736782017-04-06 09:49:10 +01002806 tx_q = &priv->tx_queue[queue];
2807
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002808 /* Compute header lengths */
2809 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2810
2811 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002812 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002813 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002814 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2815 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2816 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002817 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002818 netdev_err(priv->dev,
2819 "%s: Tx Ring full when queue awake\n",
2820 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002821 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822 return NETDEV_TX_BUSY;
2823 }
2824
2825 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2826
2827 mss = skb_shinfo(skb)->gso_size;
2828
2829 /* set new MSS value if needed */
2830 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002831 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002832 priv->hw->desc->set_mss(mss_desc, mss);
2833 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002834 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002835 }
2836
2837 if (netif_msg_tx_queued(priv)) {
2838 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2839 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2840 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2841 skb->data_len);
2842 }
2843
Joao Pintoce736782017-04-06 09:49:10 +01002844 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002845
Joao Pintoce736782017-04-06 09:49:10 +01002846 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002847 first = desc;
2848
2849 /* first descriptor: fill Headers on Buf1 */
2850 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2851 DMA_TO_DEVICE);
2852 if (dma_mapping_error(priv->device, des))
2853 goto dma_map_err;
2854
Joao Pintoce736782017-04-06 09:49:10 +01002855 tx_q->tx_skbuff_dma[first_entry].buf = des;
2856 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002857
Michael Weiserf8be0d72016-11-14 18:58:05 +01002858 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002859
2860 /* Fill start of payload in buff2 of first descriptor */
2861 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002862 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002863
2864 /* If needed take extra descriptors to fill the remaining payload */
2865 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2866
Joao Pintoce736782017-04-06 09:49:10 +01002867 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002868
2869 /* Prepare fragments */
2870 for (i = 0; i < nfrags; i++) {
2871 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2872
2873 des = skb_frag_dma_map(priv->device, frag, 0,
2874 skb_frag_size(frag),
2875 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002876 if (dma_mapping_error(priv->device, des))
2877 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002878
2879 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002880 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002881
Joao Pintoce736782017-04-06 09:49:10 +01002882 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2883 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2884 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2885 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002886 }
2887
Joao Pintoce736782017-04-06 09:49:10 +01002888 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002889
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002890 /* Only the last descriptor gets to point to the skb. */
2891 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2892
2893 /* We've used all descriptors we need for this skb, however,
2894 * advance cur_tx so that it references a fresh descriptor.
2895 * ndo_start_xmit will fill this descriptor the next time it's
2896 * called and stmmac_tx_clean may clean up to this descriptor.
2897 */
Joao Pintoce736782017-04-06 09:49:10 +01002898 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002899
Joao Pintoce736782017-04-06 09:49:10 +01002900 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002901 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2902 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002903 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002904 }
2905
2906 dev->stats.tx_bytes += skb->len;
2907 priv->xstats.tx_tso_frames++;
2908 priv->xstats.tx_tso_nfrags += nfrags;
2909
2910 /* Manage tx mitigation */
2911 priv->tx_count_frames += nfrags + 1;
2912 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2913 mod_timer(&priv->txtimer,
2914 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2915 } else {
2916 priv->tx_count_frames = 0;
2917 priv->hw->desc->set_tx_ic(desc);
2918 priv->xstats.tx_set_ic_bit++;
2919 }
2920
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002921 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
2923 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2924 priv->hwts_tx_en)) {
2925 /* declare that device is doing timestamping */
2926 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2927 priv->hw->desc->enable_tx_timestamp(first);
2928 }
2929
2930 /* Complete the first descriptor before granting the DMA */
2931 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2932 proto_hdr_len,
2933 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002934 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002935 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2936
2937 /* If context desc is used to change MSS */
2938 if (mss_desc)
2939 priv->hw->desc->set_tx_owner(mss_desc);
2940
2941 /* The own bit must be the latest setting done when prepare the
2942 * descriptor and then barrier is needed to make sure that
2943 * all is coherent before granting the DMA engine.
2944 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002945 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002946
2947 if (netif_msg_pktdata(priv)) {
2948 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002949 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2950 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002951
Joao Pintoce736782017-04-06 09:49:10 +01002952 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002953 0);
2954
2955 pr_info(">>> frame to be transmitted: ");
2956 print_pkt(skb->data, skb_headlen(skb));
2957 }
2958
Joao Pintoc22a3f42017-04-06 09:49:11 +01002959 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002960
Joao Pintoce736782017-04-06 09:49:10 +01002961 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2962 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002963
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002964 return NETDEV_TX_OK;
2965
2966dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002967 dev_err(priv->device, "Tx dma map failed\n");
2968 dev_kfree_skb(skb);
2969 priv->dev->stats.tx_dropped++;
2970 return NETDEV_TX_OK;
2971}
2972
2973/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002974 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002975 * @skb : the socket buffer
2976 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002977 * Description : this is the tx entry point of the driver.
2978 * It programs the chain or the ring and supports oversized frames
2979 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002980 */
2981static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2982{
2983 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002984 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002985 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002986 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002987 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002988 int entry;
2989 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002990 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002991 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002992 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993 unsigned int des;
2994
Joao Pintoce736782017-04-06 09:49:10 +01002995 tx_q = &priv->tx_queue[queue];
2996
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002997 /* Manage oversized TCP frames for GMAC4 device */
2998 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02002999 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003000 return stmmac_tso_xmit(skb, dev);
3001 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003002
Joao Pintoce736782017-04-06 09:49:10 +01003003 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003004 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3005 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3006 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003007 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003008 netdev_err(priv->dev,
3009 "%s: Tx Ring full when queue awake\n",
3010 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011 }
3012 return NETDEV_TX_BUSY;
3013 }
3014
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003015 if (priv->tx_path_in_lpi_mode)
3016 stmmac_disable_eee_mode(priv);
3017
Joao Pintoce736782017-04-06 09:49:10 +01003018 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003019 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020
Michał Mirosław5e982f32011-04-09 02:46:55 +00003021 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003022
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003023 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003024 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003025 else
Joao Pintoce736782017-04-06 09:49:10 +01003026 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003027
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003028 first = desc;
3029
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003030 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003031 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003032 if (enh_desc)
3033 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3034
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003035 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3036 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003037 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003038 if (unlikely(entry < 0))
3039 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003040 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003041
3042 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003043 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3044 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003045 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003046
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003047 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3048
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003049 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003050 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003051 else
Joao Pintoce736782017-04-06 09:49:10 +01003052 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003053
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003054 des = skb_frag_dma_map(priv->device, frag, 0, len,
3055 DMA_TO_DEVICE);
3056 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003057 goto dma_map_err; /* should reuse desc w/o issues */
3058
Joao Pintoce736782017-04-06 09:49:10 +01003059 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003060
Joao Pintoce736782017-04-06 09:49:10 +01003061 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003062 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3063 desc->des0 = cpu_to_le32(des);
3064 else
3065 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003066
Joao Pintoce736782017-04-06 09:49:10 +01003067 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3068 tx_q->tx_skbuff_dma[entry].len = len;
3069 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003070
3071 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003072 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003073 priv->mode, 1, last_segment,
3074 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003075 }
3076
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003077 /* Only the last descriptor gets to point to the skb. */
3078 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003079
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003080 /* We've used all descriptors we need for this skb, however,
3081 * advance cur_tx so that it references a fresh descriptor.
3082 * ndo_start_xmit will fill this descriptor the next time it's
3083 * called and stmmac_tx_clean may clean up to this descriptor.
3084 */
3085 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003086 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003089 void *tx_head;
3090
LABBE Corentin38ddc592016-11-16 20:09:39 +01003091 netdev_dbg(priv->dev,
3092 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003093 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003094 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003095
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003096 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003097 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003098 else
Joao Pintoce736782017-04-06 09:49:10 +01003099 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003100
3101 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003102
LABBE Corentin38ddc592016-11-16 20:09:39 +01003103 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003104 print_pkt(skb->data, skb->len);
3105 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003106
Joao Pintoce736782017-04-06 09:49:10 +01003107 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003108 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3109 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003110 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003111 }
3112
3113 dev->stats.tx_bytes += skb->len;
3114
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003115 /* According to the coalesce parameter the IC bit for the latest
3116 * segment is reset and the timer re-started to clean the tx status.
3117 * This approach takes care about the fragments: desc is the first
3118 * element in case of no SG.
3119 */
3120 priv->tx_count_frames += nfrags + 1;
3121 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3122 mod_timer(&priv->txtimer,
3123 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3124 } else {
3125 priv->tx_count_frames = 0;
3126 priv->hw->desc->set_tx_ic(desc);
3127 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003128 }
3129
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003130 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003131
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003132 /* Ready to fill the first descriptor and set the OWN bit w/o any
3133 * problems because all the descriptors are actually ready to be
3134 * passed to the DMA engine.
3135 */
3136 if (likely(!is_jumbo)) {
3137 bool last_segment = (nfrags == 0);
3138
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003139 des = dma_map_single(priv->device, skb->data,
3140 nopaged_len, DMA_TO_DEVICE);
3141 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003142 goto dma_map_err;
3143
Joao Pintoce736782017-04-06 09:49:10 +01003144 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003145 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3146 first->des0 = cpu_to_le32(des);
3147 else
3148 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003149
Joao Pintoce736782017-04-06 09:49:10 +01003150 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3151 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003152
3153 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3154 priv->hwts_tx_en)) {
3155 /* declare that device is doing timestamping */
3156 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3157 priv->hw->desc->enable_tx_timestamp(first);
3158 }
3159
3160 /* Prepare the first descriptor setting the OWN bit too */
3161 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3162 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003163 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003164
3165 /* The own bit must be the latest setting done when prepare the
3166 * descriptor and then barrier is needed to make sure that
3167 * all is coherent before granting the DMA engine.
3168 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003169 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003170 }
3171
Joao Pintoc22a3f42017-04-06 09:49:11 +01003172 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003173
3174 if (priv->synopsys_id < DWMAC_CORE_4_00)
3175 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3176 else
Joao Pintoce736782017-04-06 09:49:10 +01003177 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3178 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003179
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003180 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003181
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003182dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003183 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003184 dev_kfree_skb(skb);
3185 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003186 return NETDEV_TX_OK;
3187}
3188
Vince Bridgersb9381982014-01-14 13:42:05 -06003189static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3190{
3191 struct ethhdr *ehdr;
3192 u16 vlanid;
3193
3194 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3195 NETIF_F_HW_VLAN_CTAG_RX &&
3196 !__vlan_get_tag(skb, &vlanid)) {
3197 /* pop the vlan tag */
3198 ehdr = (struct ethhdr *)skb->data;
3199 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3200 skb_pull(skb, VLAN_HLEN);
3201 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3202 }
3203}
3204
3205
Joao Pinto54139cf2017-04-06 09:49:09 +01003206static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003207{
Joao Pinto54139cf2017-04-06 09:49:09 +01003208 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003209 return 0;
3210
3211 return 1;
3212}
3213
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003214/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003215 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003216 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003217 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003218 * Description : this is to reallocate the skb for the reception process
3219 * that is based on zero-copy.
3220 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003221static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003222{
Joao Pinto54139cf2017-04-06 09:49:09 +01003223 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3224 int dirty = stmmac_rx_dirty(priv, queue);
3225 unsigned int entry = rx_q->dirty_rx;
3226
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003227 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003228
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003229 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003230 struct dma_desc *p;
3231
3232 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003233 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003234 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003235 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003236
Joao Pinto54139cf2017-04-06 09:49:09 +01003237 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003238 struct sk_buff *skb;
3239
Eric Dumazetacb600d2012-10-05 06:23:55 +00003240 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003241 if (unlikely(!skb)) {
3242 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003243 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003244 if (unlikely(net_ratelimit()))
3245 dev_err(priv->device,
3246 "fail to alloc skb entry %d\n",
3247 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003248 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003249 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003250
Joao Pinto54139cf2017-04-06 09:49:09 +01003251 rx_q->rx_skbuff[entry] = skb;
3252 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003253 dma_map_single(priv->device, skb->data, bfsize,
3254 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003255 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003256 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003257 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003258 dev_kfree_skb(skb);
3259 break;
3260 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003261
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003262 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003263 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003264 p->des1 = 0;
3265 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003266 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003267 }
3268 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003269 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003270
Joao Pinto54139cf2017-04-06 09:49:09 +01003271 if (rx_q->rx_zeroc_thresh > 0)
3272 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003273
LABBE Corentinb3e51062016-11-16 20:09:41 +01003274 netif_dbg(priv, rx_status, priv->dev,
3275 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003276 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003277 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003278
3279 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3280 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3281 else
3282 priv->hw->desc->set_rx_owner(p);
3283
Pavel Machekad688cd2016-12-18 21:38:12 +01003284 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003285
3286 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003287 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003288 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289}
3290
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003291/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003292 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003293 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003294 * @limit: napi bugget
3295 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003296 * Description : this the function called by the napi poll method.
3297 * It gets all the frames inside the ring.
3298 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003299static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003300{
Joao Pinto54139cf2017-04-06 09:49:09 +01003301 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3302 unsigned int entry = rx_q->cur_rx;
3303 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003304 unsigned int next_entry;
3305 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003306
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003307 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003308 void *rx_head;
3309
LABBE Corentin38ddc592016-11-16 20:09:39 +01003310 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003311 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003312 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003313 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003314 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003315
3316 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003317 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003318 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003319 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003320 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003321 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003322
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003323 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003324 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003325 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003326 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003327
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003328 /* read the status of the incoming frame */
3329 status = priv->hw->desc->rx_status(&priv->dev->stats,
3330 &priv->xstats, p);
3331 /* check if managed by the DMA otherwise go ahead */
3332 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003333 break;
3334
3335 count++;
3336
Joao Pinto54139cf2017-04-06 09:49:09 +01003337 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3338 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003339
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003340 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003341 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003342 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003343 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003344
3345 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003347 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3348 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3349 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003350 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003351 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003352 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003353 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003354 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003355 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003356 * with timestamp value, hence reinitialize
3357 * them in stmmac_rx_refill() function so that
3358 * device can reuse it.
3359 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003360 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003361 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003362 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003363 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003364 priv->dma_buf_sz,
3365 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003366 }
3367 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003368 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003369 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003370 unsigned int des;
3371
3372 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003373 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003374 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003375 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003377 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3378
LABBE Corentin8d45e422017-02-08 09:31:08 +01003379 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003380 * (preallocated during init) then the packet is
3381 * ignored
3382 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003383 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003384 netdev_err(priv->dev,
3385 "len %d larger than size (%d)\n",
3386 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003387 priv->dev->stats.rx_length_errors++;
3388 break;
3389 }
3390
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003391 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003392 * Type frames (LLC/LLC-SNAP)
3393 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003394 if (unlikely(status != llc_snap))
3395 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003397 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003398 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3399 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003400 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003401 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3402 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003403 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003404
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003405 /* The zero-copy is always used for all the sizes
3406 * in case of GMAC4 because it needs
3407 * to refill the used descriptors, always.
3408 */
3409 if (unlikely(!priv->plat->has_gmac4 &&
3410 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003411 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003412 skb = netdev_alloc_skb_ip_align(priv->dev,
3413 frame_len);
3414 if (unlikely(!skb)) {
3415 if (net_ratelimit())
3416 dev_warn(priv->device,
3417 "packet dropped\n");
3418 priv->dev->stats.rx_dropped++;
3419 break;
3420 }
3421
3422 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003423 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003424 [entry], frame_len,
3425 DMA_FROM_DEVICE);
3426 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003427 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003428 rx_skbuff[entry]->data,
3429 frame_len);
3430
3431 skb_put(skb, frame_len);
3432 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003433 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003434 [entry], frame_len,
3435 DMA_FROM_DEVICE);
3436 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003437 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003438 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003439 netdev_err(priv->dev,
3440 "%s: Inconsistent Rx chain\n",
3441 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003442 priv->dev->stats.rx_dropped++;
3443 break;
3444 }
3445 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003446 rx_q->rx_skbuff[entry] = NULL;
3447 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003448
3449 skb_put(skb, frame_len);
3450 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003451 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003452 priv->dma_buf_sz,
3453 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003457 netdev_dbg(priv->dev, "frame received (%dbytes)",
3458 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003459 print_pkt(skb->data, frame_len);
3460 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003461
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003462 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3463
Vince Bridgersb9381982014-01-14 13:42:05 -06003464 stmmac_rx_vlan(priv->dev, skb);
3465
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003466 skb->protocol = eth_type_trans(skb, priv->dev);
3467
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003468 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003469 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003470 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003472
Joao Pintoc22a3f42017-04-06 09:49:11 +01003473 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003474
3475 priv->dev->stats.rx_packets++;
3476 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003477 }
3478 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003479 }
3480
Joao Pinto54139cf2017-04-06 09:49:09 +01003481 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003482
3483 priv->xstats.rx_pkt_n += count;
3484
3485 return count;
3486}
3487
3488/**
3489 * stmmac_poll - stmmac poll method (NAPI)
3490 * @napi : pointer to the napi structure.
3491 * @budget : maximum number of packets that the current CPU can receive from
3492 * all interfaces.
3493 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003494 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003495 */
3496static int stmmac_poll(struct napi_struct *napi, int budget)
3497{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003498 struct stmmac_rx_queue *rx_q =
3499 container_of(napi, struct stmmac_rx_queue, napi);
3500 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003501 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003502 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003503 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003504 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003505
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003506 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003507
3508 /* check all the queues */
3509 for (queue = 0; queue < tx_count; queue++)
3510 stmmac_tx_clean(priv, queue);
3511
Joao Pintoc22a3f42017-04-06 09:49:11 +01003512 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003514 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003515 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003516 }
3517 return work_done;
3518}
3519
3520/**
3521 * stmmac_tx_timeout
3522 * @dev : Pointer to net device structure
3523 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003524 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525 * netdev structure and arrange for the device to be reset to a sane state
3526 * in order to transmit a new packet.
3527 */
3528static void stmmac_tx_timeout(struct net_device *dev)
3529{
3530 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003531 u32 tx_count = priv->plat->tx_queues_to_use;
3532 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533
3534 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003535 for (chan = 0; chan < tx_count; chan++)
3536 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003537}
3538
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539/**
Jiri Pirko01789342011-08-16 06:29:00 +00003540 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003541 * @dev : pointer to the device structure
3542 * Description:
3543 * This function is a driver entry point which gets called by the kernel
3544 * whenever multicast addresses must be enabled/disabled.
3545 * Return value:
3546 * void.
3547 */
Jiri Pirko01789342011-08-16 06:29:00 +00003548static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003549{
3550 struct stmmac_priv *priv = netdev_priv(dev);
3551
Vince Bridgers3b57de92014-07-31 15:49:17 -05003552 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003553}
3554
3555/**
3556 * stmmac_change_mtu - entry point to change MTU size for the device.
3557 * @dev : device pointer.
3558 * @new_mtu : the new MTU size for the device.
3559 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3560 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3561 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3562 * Return value:
3563 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3564 * file on failure.
3565 */
3566static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3567{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003568 struct stmmac_priv *priv = netdev_priv(dev);
3569
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003570 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003571 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003572 return -EBUSY;
3573 }
3574
Michał Mirosław5e982f32011-04-09 02:46:55 +00003575 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003576
Michał Mirosław5e982f32011-04-09 02:46:55 +00003577 netdev_update_features(dev);
3578
3579 return 0;
3580}
3581
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003582static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003583 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003584{
3585 struct stmmac_priv *priv = netdev_priv(dev);
3586
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003587 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003588 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003589
Michał Mirosław5e982f32011-04-09 02:46:55 +00003590 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003591 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003592
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003593 /* Some GMAC devices have a bugged Jumbo frame support that
3594 * needs to have the Tx COE disabled for oversized frames
3595 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003596 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003597 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003598 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003599 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003600
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003601 /* Disable tso if asked by ethtool */
3602 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3603 if (features & NETIF_F_TSO)
3604 priv->tso = true;
3605 else
3606 priv->tso = false;
3607 }
3608
Michał Mirosław5e982f32011-04-09 02:46:55 +00003609 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003610}
3611
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003612static int stmmac_set_features(struct net_device *netdev,
3613 netdev_features_t features)
3614{
3615 struct stmmac_priv *priv = netdev_priv(netdev);
3616
3617 /* Keep the COE Type in case of csum is supporting */
3618 if (features & NETIF_F_RXCSUM)
3619 priv->hw->rx_csum = priv->plat->rx_coe;
3620 else
3621 priv->hw->rx_csum = 0;
3622 /* No check needed because rx_coe has been set before and it will be
3623 * fixed in case of issue.
3624 */
3625 priv->hw->mac->rx_ipc(priv->hw);
3626
3627 return 0;
3628}
3629
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003630/**
3631 * stmmac_interrupt - main ISR
3632 * @irq: interrupt number.
3633 * @dev_id: to pass the net device pointer.
3634 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003635 * It can call:
3636 * o DMA service routine (to manage incoming frame reception and transmission
3637 * status)
3638 * o Core interrupts to manage: remote wake-up, management counter, LPI
3639 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003640 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003641static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3642{
3643 struct net_device *dev = (struct net_device *)dev_id;
3644 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003645 u32 rx_cnt = priv->plat->rx_queues_to_use;
3646 u32 tx_cnt = priv->plat->tx_queues_to_use;
3647 u32 queues_count;
3648 u32 queue;
3649
3650 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003651
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003652 if (priv->irq_wake)
3653 pm_wakeup_event(priv->device, 0);
3654
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003655 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003656 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003657 return IRQ_NONE;
3658 }
3659
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003660 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003661 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003662 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003663 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003664
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003665 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003666 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003667 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003668 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003669 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003670 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003671 }
3672
3673 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3674 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003675 struct stmmac_rx_queue *rx_q =
3676 &priv->rx_queue[queue];
3677
Joao Pinto7bac4e12017-03-15 11:04:55 +00003678 status |=
3679 priv->hw->mac->host_mtl_irq_status(priv->hw,
3680 queue);
3681
3682 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3683 priv->hw->dma->set_rx_tail_ptr)
3684 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003685 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003686 queue);
3687 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003688 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003689
3690 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003691 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003692 if (priv->xstats.pcs_link)
3693 netif_carrier_on(dev);
3694 else
3695 netif_carrier_off(dev);
3696 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003697 }
3698
3699 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003700 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003701
3702 return IRQ_HANDLED;
3703}
3704
3705#ifdef CONFIG_NET_POLL_CONTROLLER
3706/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003707 * to allow network I/O with interrupts disabled.
3708 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003709static void stmmac_poll_controller(struct net_device *dev)
3710{
3711 disable_irq(dev->irq);
3712 stmmac_interrupt(dev->irq, dev);
3713 enable_irq(dev->irq);
3714}
3715#endif
3716
3717/**
3718 * stmmac_ioctl - Entry point for the Ioctl
3719 * @dev: Device pointer.
3720 * @rq: An IOCTL specefic structure, that can contain a pointer to
3721 * a proprietary structure used to pass information to the driver.
3722 * @cmd: IOCTL command
3723 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003724 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003725 */
3726static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3727{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003728 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003729
3730 if (!netif_running(dev))
3731 return -EINVAL;
3732
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003733 switch (cmd) {
3734 case SIOCGMIIPHY:
3735 case SIOCGMIIREG:
3736 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003737 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003738 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003739 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003740 break;
3741 case SIOCSHWTSTAMP:
3742 ret = stmmac_hwtstamp_ioctl(dev, rq);
3743 break;
3744 default:
3745 break;
3746 }
Richard Cochran28b04112010-07-17 08:48:55 +00003747
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003748 return ret;
3749}
3750
Bhadram Varkaa8304052017-10-27 08:22:02 +05303751static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3752{
3753 struct stmmac_priv *priv = netdev_priv(ndev);
3754 int ret = 0;
3755
3756 ret = eth_mac_addr(ndev, addr);
3757 if (ret)
3758 return ret;
3759
3760 priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);
3761
3762 return ret;
3763}
3764
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003765#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003766static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003767
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003768static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003769 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003770{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003771 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003772 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3773 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003774
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003775 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003776 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003777 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003778 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003779 le32_to_cpu(ep->basic.des0),
3780 le32_to_cpu(ep->basic.des1),
3781 le32_to_cpu(ep->basic.des2),
3782 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003783 ep++;
3784 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003785 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003786 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003787 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3788 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003789 p++;
3790 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003791 seq_printf(seq, "\n");
3792 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003793}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003794
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003795static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3796{
3797 struct net_device *dev = seq->private;
3798 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003799 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003800 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003801 u32 queue;
3802
3803 for (queue = 0; queue < rx_count; queue++) {
3804 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3805
3806 seq_printf(seq, "RX Queue %d:\n", queue);
3807
3808 if (priv->extend_desc) {
3809 seq_printf(seq, "Extended descriptor ring:\n");
3810 sysfs_display_ring((void *)rx_q->dma_erx,
3811 DMA_RX_SIZE, 1, seq);
3812 } else {
3813 seq_printf(seq, "Descriptor ring:\n");
3814 sysfs_display_ring((void *)rx_q->dma_rx,
3815 DMA_RX_SIZE, 0, seq);
3816 }
3817 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003818
Joao Pintoce736782017-04-06 09:49:10 +01003819 for (queue = 0; queue < tx_count; queue++) {
3820 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3821
3822 seq_printf(seq, "TX Queue %d:\n", queue);
3823
3824 if (priv->extend_desc) {
3825 seq_printf(seq, "Extended descriptor ring:\n");
3826 sysfs_display_ring((void *)tx_q->dma_etx,
3827 DMA_TX_SIZE, 1, seq);
3828 } else {
3829 seq_printf(seq, "Descriptor ring:\n");
3830 sysfs_display_ring((void *)tx_q->dma_tx,
3831 DMA_TX_SIZE, 0, seq);
3832 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003833 }
3834
3835 return 0;
3836}
3837
3838static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3839{
3840 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3841}
3842
Pavel Machek22d3efe2016-11-28 12:55:59 +01003843/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3844
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003845static const struct file_operations stmmac_rings_status_fops = {
3846 .owner = THIS_MODULE,
3847 .open = stmmac_sysfs_ring_open,
3848 .read = seq_read,
3849 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003850 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003851};
3852
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003853static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3854{
3855 struct net_device *dev = seq->private;
3856 struct stmmac_priv *priv = netdev_priv(dev);
3857
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003858 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003859 seq_printf(seq, "DMA HW features not supported\n");
3860 return 0;
3861 }
3862
3863 seq_printf(seq, "==============================\n");
3864 seq_printf(seq, "\tDMA HW features\n");
3865 seq_printf(seq, "==============================\n");
3866
Pavel Machek22d3efe2016-11-28 12:55:59 +01003867 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003868 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003869 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003870 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003871 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003872 (priv->dma_cap.half_duplex) ? "Y" : "N");
3873 seq_printf(seq, "\tHash Filter: %s\n",
3874 (priv->dma_cap.hash_filter) ? "Y" : "N");
3875 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3876 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003877 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003878 (priv->dma_cap.pcs) ? "Y" : "N");
3879 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3880 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3881 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3882 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3883 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3884 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3885 seq_printf(seq, "\tRMON module: %s\n",
3886 (priv->dma_cap.rmon) ? "Y" : "N");
3887 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3888 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003889 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003890 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003891 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003892 (priv->dma_cap.eee) ? "Y" : "N");
3893 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3894 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3895 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003896 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3897 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3898 (priv->dma_cap.rx_coe) ? "Y" : "N");
3899 } else {
3900 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3901 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3902 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3903 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3904 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003905 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3906 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3907 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3908 priv->dma_cap.number_rx_channel);
3909 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3910 priv->dma_cap.number_tx_channel);
3911 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3912 (priv->dma_cap.enh_desc) ? "Y" : "N");
3913
3914 return 0;
3915}
3916
3917static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3918{
3919 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3920}
3921
3922static const struct file_operations stmmac_dma_cap_fops = {
3923 .owner = THIS_MODULE,
3924 .open = stmmac_sysfs_dma_cap_open,
3925 .read = seq_read,
3926 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003927 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003928};
3929
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003930static int stmmac_init_fs(struct net_device *dev)
3931{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003932 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003933
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003934 /* Create per netdev entries */
3935 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3936
3937 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003938 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003939
3940 return -ENOMEM;
3941 }
3942
3943 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003944 priv->dbgfs_rings_status =
3945 debugfs_create_file("descriptors_status", S_IRUGO,
3946 priv->dbgfs_dir, dev,
3947 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003948
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003949 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003950 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003951 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003952
3953 return -ENOMEM;
3954 }
3955
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003956 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003957 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3958 priv->dbgfs_dir,
3959 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003960
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003961 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003962 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003963 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003964
3965 return -ENOMEM;
3966 }
3967
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003968 return 0;
3969}
3970
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003971static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003972{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003973 struct stmmac_priv *priv = netdev_priv(dev);
3974
3975 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003976}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003977#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003978
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003979static const struct net_device_ops stmmac_netdev_ops = {
3980 .ndo_open = stmmac_open,
3981 .ndo_start_xmit = stmmac_xmit,
3982 .ndo_stop = stmmac_release,
3983 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003984 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003985 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003986 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003987 .ndo_tx_timeout = stmmac_tx_timeout,
3988 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003989#ifdef CONFIG_NET_POLL_CONTROLLER
3990 .ndo_poll_controller = stmmac_poll_controller,
3991#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05303992 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003993};
3994
3995/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003996 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003997 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003998 * Description: this function is to configure the MAC device according to
3999 * some platform parameters or the HW capability register. It prepares the
4000 * driver to use either ring or chain modes and to setup either enhanced or
4001 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004002 */
4003static int stmmac_hw_init(struct stmmac_priv *priv)
4004{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004005 struct mac_device_info *mac;
4006
4007 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004008 if (priv->plat->setup) {
4009 mac = priv->plat->setup(priv);
4010 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004011 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004012 mac = dwmac1000_setup(priv->ioaddr,
4013 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004014 priv->plat->unicast_filter_entries,
4015 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004016 } else if (priv->plat->has_gmac4) {
4017 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4018 mac = dwmac4_setup(priv->ioaddr,
4019 priv->plat->multicast_filter_bins,
4020 priv->plat->unicast_filter_entries,
4021 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004022 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004023 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004024 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004025 if (!mac)
4026 return -ENOMEM;
4027
4028 priv->hw = mac;
4029
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004030 /* dwmac-sun8i only work in chain mode */
4031 if (priv->plat->has_sun8i)
4032 chain_mode = 1;
4033
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004034 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004035 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4036 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004037 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004038 if (chain_mode) {
4039 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004040 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004041 priv->mode = STMMAC_CHAIN_MODE;
4042 } else {
4043 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004044 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004045 priv->mode = STMMAC_RING_MODE;
4046 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004047 }
4048
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004049 /* Get the HW capability (new GMAC newer than 3.50a) */
4050 priv->hw_cap_support = stmmac_get_hw_features(priv);
4051 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004052 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004053
4054 /* We can override some gmac/dma configuration fields: e.g.
4055 * enh_desc, tx_coe (e.g. that are passed through the
4056 * platform) with the values from the HW capability
4057 * register (if supported).
4058 */
4059 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004060 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004061 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004062
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004063 /* TXCOE doesn't work in thresh DMA mode */
4064 if (priv->plat->force_thresh_dma_mode)
4065 priv->plat->tx_coe = 0;
4066 else
4067 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4068
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004069 /* In case of GMAC4 rx_coe is from HW cap register. */
4070 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004071
4072 if (priv->dma_cap.rx_coe_type2)
4073 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4074 else if (priv->dma_cap.rx_coe_type1)
4075 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4076
LABBE Corentin38ddc592016-11-16 20:09:39 +01004077 } else {
4078 dev_info(priv->device, "No HW DMA feature register supported\n");
4079 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004080
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004081 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4082 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4083 priv->hw->desc = &dwmac4_desc_ops;
4084 else
4085 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004086
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004087 if (priv->plat->rx_coe) {
4088 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004089 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004090 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004091 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004092 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004094 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004095
4096 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004097 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004098 device_set_wakeup_capable(priv->device, 1);
4099 }
4100
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004101 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004102 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004103
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004104 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004105}
4106
4107/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004108 * stmmac_dvr_probe
4109 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004110 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004111 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004112 * Description: this is the main probe function used to
4113 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004114 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004115 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004116 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004117int stmmac_dvr_probe(struct device *device,
4118 struct plat_stmmacenet_data *plat_dat,
4119 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004120{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004121 struct net_device *ndev = NULL;
4122 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004123 int ret = 0;
4124 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004125
Joao Pintoc22a3f42017-04-06 09:49:11 +01004126 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4127 MTL_MAX_TX_QUEUES,
4128 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004129 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004130 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004131
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004132 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004133
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004134 priv = netdev_priv(ndev);
4135 priv->device = device;
4136 priv->dev = ndev;
4137
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004138 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004139 priv->pause = pause;
4140 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004141 priv->ioaddr = res->addr;
4142 priv->dev->base_addr = (unsigned long)res->addr;
4143
4144 priv->dev->irq = res->irq;
4145 priv->wol_irq = res->wol_irq;
4146 priv->lpi_irq = res->lpi_irq;
4147
4148 if (res->mac)
4149 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004150
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004151 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004152
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004153 /* Verify driver arguments */
4154 stmmac_verify_args();
4155
4156 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004157 * this needs to have multiple instances
4158 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004159 if ((phyaddr >= 0) && (phyaddr <= 31))
4160 priv->plat->phy_addr = phyaddr;
4161
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004162 if (priv->plat->stmmac_rst) {
4163 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004164 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004165 /* Some reset controllers have only reset callback instead of
4166 * assert + deassert callbacks pair.
4167 */
4168 if (ret == -ENOTSUPP)
4169 reset_control_reset(priv->plat->stmmac_rst);
4170 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004171
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004172 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004173 ret = stmmac_hw_init(priv);
4174 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004175 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004176
Joao Pintoc22a3f42017-04-06 09:49:11 +01004177 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004178 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4179 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004180
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004181 ndev->netdev_ops = &stmmac_netdev_ops;
4182
4183 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4184 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004185
4186 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004187 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004188 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004189 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004190 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004191 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4192 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004193#ifdef STMMAC_VLAN_TAG_USED
4194 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004195 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004196#endif
4197 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4198
Jarod Wilson44770e12016-10-17 15:54:17 -04004199 /* MTU range: 46 - hw-specific max */
4200 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4201 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4202 ndev->max_mtu = JUMBO_LEN;
4203 else
4204 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004205 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4206 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4207 */
4208 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4209 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004210 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004211 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004212 dev_warn(priv->device,
4213 "%s: warning: maxmtu having invalid value (%d)\n",
4214 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004215
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004216 if (flow_ctrl)
4217 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4218
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004219 /* Rx Watchdog is available in the COREs newer than the 3.40.
4220 * In some case, for example on bugged HW this feature
4221 * has to be disable and this can be done by passing the
4222 * riwt_off field from the platform.
4223 */
4224 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4225 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004226 dev_info(priv->device,
4227 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004228 }
4229
Joao Pintoc22a3f42017-04-06 09:49:11 +01004230 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4231 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4232
4233 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4234 (8 * priv->plat->rx_queues_to_use));
4235 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004236
Vlad Lunguf8e96162010-11-29 22:52:52 +00004237 spin_lock_init(&priv->lock);
4238
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004239 /* If a specific clk_csr value is passed from the platform
4240 * this means that the CSR Clock Range selection cannot be
4241 * changed at run-time and it is fixed. Viceversa the driver'll try to
4242 * set the MDC clock dynamically according to the csr actual
4243 * clock input.
4244 */
4245 if (!priv->plat->clk_csr)
4246 stmmac_clk_csr_set(priv);
4247 else
4248 priv->clk_csr = priv->plat->clk_csr;
4249
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004250 stmmac_check_pcs_mode(priv);
4251
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004252 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4253 priv->hw->pcs != STMMAC_PCS_TBI &&
4254 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004255 /* MDIO bus Registration */
4256 ret = stmmac_mdio_register(ndev);
4257 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004258 dev_err(priv->device,
4259 "%s: MDIO bus (id: %d) registration failed",
4260 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004261 goto error_mdio_register;
4262 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004263 }
4264
Florian Fainelli57016592016-12-27 18:23:06 -08004265 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004266 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004267 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4268 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004269 goto error_netdev_register;
4270 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004271
Florian Fainelli57016592016-12-27 18:23:06 -08004272 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004273
Viresh Kumar6a81c262012-07-30 14:39:41 -07004274error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004275 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4276 priv->hw->pcs != STMMAC_PCS_TBI &&
4277 priv->hw->pcs != STMMAC_PCS_RTBI)
4278 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004279error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004280 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4281 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4282
4283 netif_napi_del(&rx_q->napi);
4284 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004285error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004286 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004287
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004288 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004289}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004290EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004291
4292/**
4293 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004294 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004295 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004296 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004297 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004298int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004299{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004300 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004301 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004302
LABBE Corentin38ddc592016-11-16 20:09:39 +01004303 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004304
Joao Pintoae4f0d42017-03-15 11:04:47 +00004305 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004306
LABBE Corentin270c7752017-03-23 14:40:22 +01004307 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004308 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004309 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004310 if (priv->plat->stmmac_rst)
4311 reset_control_assert(priv->plat->stmmac_rst);
4312 clk_disable_unprepare(priv->plat->pclk);
4313 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004314 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4315 priv->hw->pcs != STMMAC_PCS_TBI &&
4316 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004317 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004318 free_netdev(ndev);
4319
4320 return 0;
4321}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004322EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004323
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004324/**
4325 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004326 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004327 * Description: this is the function to suspend the device and it is called
4328 * by the platform driver to stop the network queue, release the resources,
4329 * program the PMT register (for WoL), clean and release driver resources.
4330 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004331int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004332{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004333 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004334 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004335 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004336
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004337 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004338 return 0;
4339
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004340 if (ndev->phydev)
4341 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004342
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004343 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004344
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004345 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004346 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004347
Joao Pintoc22a3f42017-04-06 09:49:11 +01004348 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004349
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004350 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004351 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004352
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004353 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004354 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004355 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004356 priv->irq_wake = 1;
4357 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004358 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004359 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004360 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004361 clk_disable(priv->plat->pclk);
4362 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004363 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004364 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004365
LABBE Corentin4d869b02017-05-24 09:16:46 +02004366 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004367 priv->speed = SPEED_UNKNOWN;
4368 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004369 return 0;
4370}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004371EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004372
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004373/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004374 * stmmac_reset_queues_param - reset queue parameters
4375 * @dev: device pointer
4376 */
4377static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4378{
4379 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004380 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004381 u32 queue;
4382
4383 for (queue = 0; queue < rx_cnt; queue++) {
4384 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4385
4386 rx_q->cur_rx = 0;
4387 rx_q->dirty_rx = 0;
4388 }
4389
Joao Pintoce736782017-04-06 09:49:10 +01004390 for (queue = 0; queue < tx_cnt; queue++) {
4391 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4392
4393 tx_q->cur_tx = 0;
4394 tx_q->dirty_tx = 0;
4395 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004396}
4397
4398/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004399 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004400 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004401 * Description: when resume this function is invoked to setup the DMA and CORE
4402 * in a usable state.
4403 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004404int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004405{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004406 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004407 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004408 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004409
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004410 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411 return 0;
4412
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413 /* Power Down bit, into the PM register, is cleared
4414 * automatically as soon as a magic packet or a Wake-up frame
4415 * is received. Anyway, it's better to manually clear
4416 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004417 * from another devices (e.g. serial console).
4418 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004419 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004420 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004421 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004422 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004423 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004424 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004425 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004426 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004427 clk_enable(priv->plat->stmmac_clk);
4428 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004429 /* reset the phy so that it's ready */
4430 if (priv->mii)
4431 stmmac_mdio_reset(priv->mii);
4432 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004433
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004434 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004435
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004436 spin_lock_irqsave(&priv->lock, flags);
4437
Joao Pinto54139cf2017-04-06 09:49:09 +01004438 stmmac_reset_queues_param(priv);
4439
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004440 /* reset private mss value to force mss context settings at
4441 * next tso xmit (only used for gmac4).
4442 */
4443 priv->mss = 0;
4444
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004445 stmmac_clear_descriptors(priv);
4446
Huacai Chenfe1319292014-12-19 22:38:18 +08004447 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01004448 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004449 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004450
Joao Pintoc22a3f42017-04-06 09:49:11 +01004451 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004452
Joao Pintoc22a3f42017-04-06 09:49:11 +01004453 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004454
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004455 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004456
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004457 if (ndev->phydev)
4458 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004459
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004460 return 0;
4461}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004462EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004463
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004464#ifndef MODULE
4465static int __init stmmac_cmdline_opt(char *str)
4466{
4467 char *opt;
4468
4469 if (!str || !*str)
4470 return -EINVAL;
4471 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004472 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004473 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004474 goto err;
4475 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004476 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004477 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004478 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004479 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004480 goto err;
4481 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004482 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004483 goto err;
4484 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004485 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004486 goto err;
4487 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004488 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004489 goto err;
4490 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004491 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004492 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004493 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004494 if (kstrtoint(opt + 10, 0, &eee_timer))
4495 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004496 } else if (!strncmp(opt, "chain_mode:", 11)) {
4497 if (kstrtoint(opt + 11, 0, &chain_mode))
4498 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004499 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004500 }
4501 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004502
4503err:
4504 pr_err("%s: ERROR broken module parameter conversion", __func__);
4505 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004506}
4507
4508__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004509#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004510
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004511static int __init stmmac_init(void)
4512{
4513#ifdef CONFIG_DEBUG_FS
4514 /* Create debugfs main directory if it doesn't exist yet */
4515 if (!stmmac_fs_dir) {
4516 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4517
4518 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4519 pr_err("ERROR %s, debugfs create directory failed\n",
4520 STMMAC_RESOURCE_NAME);
4521
4522 return -ENOMEM;
4523 }
4524 }
4525#endif
4526
4527 return 0;
4528}
4529
4530static void __exit stmmac_exit(void)
4531{
4532#ifdef CONFIG_DEBUG_FS
4533 debugfs_remove_recursive(stmmac_fs_dir);
4534#endif
4535}
4536
4537module_init(stmmac_init)
4538module_exit(stmmac_exit)
4539
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004540MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4541MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4542MODULE_LICENSE("GPL");