blob: 11cd99e3cbb5ff40b94b6139d3f4a2d767edad69 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050040#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
42/* Firmware Names */
43MODULE_FIRMWARE("radeon/R600_pfp.bin");
44MODULE_FIRMWARE("radeon/R600_me.bin");
45MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46MODULE_FIRMWARE("radeon/RV610_me.bin");
47MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48MODULE_FIRMWARE("radeon/RV630_me.bin");
49MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50MODULE_FIRMWARE("radeon/RV620_me.bin");
51MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52MODULE_FIRMWARE("radeon/RV635_me.bin");
53MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54MODULE_FIRMWARE("radeon/RV670_me.bin");
55MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56MODULE_FIRMWARE("radeon/RS780_me.bin");
57MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040059MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040062MODULE_FIRMWARE("radeon/RV730_smc.bin");
63MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100064MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040066MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050067MODULE_FIRMWARE("radeon/R600_rlc.bin");
68MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040069MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040071MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040072MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040076MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040080MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100081MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040082MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040084MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050085MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86MODULE_FIRMWARE("radeon/PALM_me.bin");
87MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040088MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89MODULE_FIRMWARE("radeon/SUMO_me.bin");
90MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092
Alex Deucherf13f7732013-01-18 18:12:22 -050093static const u32 crtc_offsets[2] =
94{
95 0,
96 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
97};
98
Jerome Glisse3ce0a232009-09-08 10:10:24 +100099int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
Jerome Glisse1a029b72009-10-06 19:04:30 +0200101/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400103static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000104void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400105void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500106static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400107extern int evergreen_rlc_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Alex Deucher454d2e22013-02-14 10:04:02 -0500109/**
110 * r600_get_xclk - get the xclk
111 *
112 * @rdev: radeon_device pointer
113 *
114 * Returns the reference clock used by the gfx engine
115 * (r6xx, IGPs, APUs).
116 */
117u32 r600_get_xclk(struct radeon_device *rdev)
118{
119 return rdev->clock.spll.reference_freq;
120}
121
Alex Deucher21a81222010-07-02 12:58:16 -0400122/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500123int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400124{
125 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
126 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500127 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400128
Alex Deucher20d391d2011-02-01 16:12:34 -0500129 if (temp & 0x100)
130 actual_temp -= 256;
131
132 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400133}
134
Alex Deucherce8f5372010-05-07 15:10:16 -0400135void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400136{
137 int i;
138
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 rdev->pm.dynpm_can_upclock = true;
140 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141
142 /* power state array is low to high, default is first */
143 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
144 int min_power_state_index = 0;
145
146 if (rdev->pm.num_power_states > 2)
147 min_power_state_index = 1;
148
Alex Deucherce8f5372010-05-07 15:10:16 -0400149 switch (rdev->pm.dynpm_planned_action) {
150 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400151 rdev->pm.requested_power_state_index = min_power_state_index;
152 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400153 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400155 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 if (rdev->pm.current_power_state_index == min_power_state_index) {
157 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400158 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 } else {
160 if (rdev->pm.active_crtc_count > 1) {
161 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400162 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400163 continue;
164 else if (i >= rdev->pm.current_power_state_index) {
165 rdev->pm.requested_power_state_index =
166 rdev->pm.current_power_state_index;
167 break;
168 } else {
169 rdev->pm.requested_power_state_index = i;
170 break;
171 }
172 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400173 } else {
174 if (rdev->pm.current_power_state_index == 0)
175 rdev->pm.requested_power_state_index =
176 rdev->pm.num_power_states - 1;
177 else
178 rdev->pm.requested_power_state_index =
179 rdev->pm.current_power_state_index - 1;
180 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400181 }
182 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400183 /* don't use the power state if crtcs are active and no display flag is set */
184 if ((rdev->pm.active_crtc_count > 0) &&
185 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
186 clock_info[rdev->pm.requested_clock_mode_index].flags &
187 RADEON_PM_MODE_NO_DISPLAY)) {
188 rdev->pm.requested_power_state_index++;
189 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400190 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400191 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400192 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
193 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400194 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195 } else {
196 if (rdev->pm.active_crtc_count > 1) {
197 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400198 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400199 continue;
200 else if (i <= rdev->pm.current_power_state_index) {
201 rdev->pm.requested_power_state_index =
202 rdev->pm.current_power_state_index;
203 break;
204 } else {
205 rdev->pm.requested_power_state_index = i;
206 break;
207 }
208 }
209 } else
210 rdev->pm.requested_power_state_index =
211 rdev->pm.current_power_state_index + 1;
212 }
213 rdev->pm.requested_clock_mode_index = 0;
214 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400215 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400216 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
217 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400218 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400219 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400220 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400221 default:
222 DRM_ERROR("Requested mode for not defined action\n");
223 return;
224 }
225 } else {
226 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
227 /* for now just select the first power state and switch between clock modes */
228 /* power state array is low to high, default is first (0) */
229 if (rdev->pm.active_crtc_count > 1) {
230 rdev->pm.requested_power_state_index = -1;
231 /* start at 1 as we don't want the default mode */
232 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400233 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400234 continue;
235 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
236 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
237 rdev->pm.requested_power_state_index = i;
238 break;
239 }
240 }
241 /* if nothing selected, grab the default state. */
242 if (rdev->pm.requested_power_state_index == -1)
243 rdev->pm.requested_power_state_index = 0;
244 } else
245 rdev->pm.requested_power_state_index = 1;
246
Alex Deucherce8f5372010-05-07 15:10:16 -0400247 switch (rdev->pm.dynpm_planned_action) {
248 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400252 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
254 if (rdev->pm.current_clock_mode_index == 0) {
255 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 } else
258 rdev->pm.requested_clock_mode_index =
259 rdev->pm.current_clock_mode_index - 1;
260 } else {
261 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400262 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400263 }
Alex Deucherd7311172010-05-03 01:13:14 -0400264 /* don't use the power state if crtcs are active and no display flag is set */
265 if ((rdev->pm.active_crtc_count > 0) &&
266 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
267 clock_info[rdev->pm.requested_clock_mode_index].flags &
268 RADEON_PM_MODE_NO_DISPLAY)) {
269 rdev->pm.requested_clock_mode_index++;
270 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400271 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400272 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400273 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
274 if (rdev->pm.current_clock_mode_index ==
275 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
276 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400278 } else
279 rdev->pm.requested_clock_mode_index =
280 rdev->pm.current_clock_mode_index + 1;
281 } else {
282 rdev->pm.requested_clock_mode_index =
283 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400285 }
286 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400288 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
289 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400291 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400292 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400293 default:
294 DRM_ERROR("Requested mode for not defined action\n");
295 return;
296 }
297 }
298
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000299 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400300 rdev->pm.power_state[rdev->pm.requested_power_state_index].
301 clock_info[rdev->pm.requested_clock_mode_index].sclk,
302 rdev->pm.power_state[rdev->pm.requested_power_state_index].
303 clock_info[rdev->pm.requested_clock_mode_index].mclk,
304 rdev->pm.power_state[rdev->pm.requested_power_state_index].
305 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400306}
307
Alex Deucherce8f5372010-05-07 15:10:16 -0400308void rs780_pm_init_profile(struct radeon_device *rdev)
309{
310 if (rdev->pm.num_power_states == 2) {
311 /* default */
312 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
313 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
314 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
316 /* low sh */
317 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400321 /* mid sh */
322 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400326 /* high sh */
327 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
329 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
331 /* low mh */
332 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400336 /* mid mh */
337 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400341 /* high mh */
342 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
346 } else if (rdev->pm.num_power_states == 3) {
347 /* default */
348 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
349 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
350 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
351 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
352 /* low sh */
353 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
355 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400357 /* mid sh */
358 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400362 /* high sh */
363 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
364 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
365 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
367 /* low mh */
368 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
369 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
370 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400372 /* mid mh */
373 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
374 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
375 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400377 /* high mh */
378 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
379 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
382 } else {
383 /* default */
384 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
385 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
386 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
388 /* low sh */
389 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
390 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
391 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400393 /* mid sh */
394 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
395 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
396 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400398 /* high sh */
399 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
400 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
401 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
403 /* low mh */
404 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
405 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
406 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400408 /* mid mh */
409 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
410 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
411 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400413 /* high mh */
414 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
415 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
416 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
417 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
418 }
419}
420
421void r600_pm_init_profile(struct radeon_device *rdev)
422{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400423 int idx;
424
Alex Deucherce8f5372010-05-07 15:10:16 -0400425 if (rdev->family == CHIP_R600) {
426 /* XXX */
427 /* default */
428 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400431 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 /* low sh */
433 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400436 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400437 /* mid sh */
438 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
441 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400442 /* high sh */
443 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400446 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400447 /* low mh */
448 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
449 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400451 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400452 /* mid mh */
453 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
454 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
455 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
456 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400457 /* high mh */
458 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
459 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
460 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400461 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400462 } else {
463 if (rdev->pm.num_power_states < 4) {
464 /* default */
465 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
466 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
467 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
468 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
469 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400470 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
471 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
472 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400473 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
474 /* mid sh */
475 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
476 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
477 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
478 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400479 /* high sh */
480 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
481 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
482 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
483 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
484 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400485 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
486 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400487 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400488 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
489 /* low mh */
490 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
491 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
492 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
493 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400494 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400495 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
496 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
497 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
498 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
499 } else {
500 /* default */
501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
502 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
503 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
505 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400506 if (rdev->flags & RADEON_IS_MOBILITY)
507 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
508 else
509 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
511 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400514 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400515 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
517 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
518 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400519 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400520 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
521 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
522 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
524 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
525 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400526 if (rdev->flags & RADEON_IS_MOBILITY)
527 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
528 else
529 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
530 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
531 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
532 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400534 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400535 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
536 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
537 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400539 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400540 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
541 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
542 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400543 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
544 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
545 }
546 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400547}
548
Alex Deucher49e02b72010-04-23 17:57:27 -0400549void r600_pm_misc(struct radeon_device *rdev)
550{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400551 int req_ps_idx = rdev->pm.requested_power_state_index;
552 int req_cm_idx = rdev->pm.requested_clock_mode_index;
553 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
554 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400555
Alex Deucher4d601732010-06-07 18:15:18 -0400556 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400557 /* 0xff01 is a flag rather then an actual voltage */
558 if (voltage->voltage == 0xff01)
559 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400560 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400561 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400562 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000563 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400564 }
565 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400566}
567
Alex Deucherdef9ba92010-04-22 12:39:58 -0400568bool r600_gui_idle(struct radeon_device *rdev)
569{
570 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
571 return false;
572 else
573 return true;
574}
575
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500576/* hpd for digital panel detect/disconnect */
577bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
578{
579 bool connected = false;
580
581 if (ASIC_IS_DCE3(rdev)) {
582 switch (hpd) {
583 case RADEON_HPD_1:
584 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
585 connected = true;
586 break;
587 case RADEON_HPD_2:
588 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
589 connected = true;
590 break;
591 case RADEON_HPD_3:
592 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
593 connected = true;
594 break;
595 case RADEON_HPD_4:
596 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
597 connected = true;
598 break;
599 /* DCE 3.2 */
600 case RADEON_HPD_5:
601 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
602 connected = true;
603 break;
604 case RADEON_HPD_6:
605 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
606 connected = true;
607 break;
608 default:
609 break;
610 }
611 } else {
612 switch (hpd) {
613 case RADEON_HPD_1:
614 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
615 connected = true;
616 break;
617 case RADEON_HPD_2:
618 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
619 connected = true;
620 break;
621 case RADEON_HPD_3:
622 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
623 connected = true;
624 break;
625 default:
626 break;
627 }
628 }
629 return connected;
630}
631
632void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500633 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500634{
635 u32 tmp;
636 bool connected = r600_hpd_sense(rdev, hpd);
637
638 if (ASIC_IS_DCE3(rdev)) {
639 switch (hpd) {
640 case RADEON_HPD_1:
641 tmp = RREG32(DC_HPD1_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD1_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_2:
649 tmp = RREG32(DC_HPD2_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD2_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_3:
657 tmp = RREG32(DC_HPD3_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD3_INT_CONTROL, tmp);
663 break;
664 case RADEON_HPD_4:
665 tmp = RREG32(DC_HPD4_INT_CONTROL);
666 if (connected)
667 tmp &= ~DC_HPDx_INT_POLARITY;
668 else
669 tmp |= DC_HPDx_INT_POLARITY;
670 WREG32(DC_HPD4_INT_CONTROL, tmp);
671 break;
672 case RADEON_HPD_5:
673 tmp = RREG32(DC_HPD5_INT_CONTROL);
674 if (connected)
675 tmp &= ~DC_HPDx_INT_POLARITY;
676 else
677 tmp |= DC_HPDx_INT_POLARITY;
678 WREG32(DC_HPD5_INT_CONTROL, tmp);
679 break;
680 /* DCE 3.2 */
681 case RADEON_HPD_6:
682 tmp = RREG32(DC_HPD6_INT_CONTROL);
683 if (connected)
684 tmp &= ~DC_HPDx_INT_POLARITY;
685 else
686 tmp |= DC_HPDx_INT_POLARITY;
687 WREG32(DC_HPD6_INT_CONTROL, tmp);
688 break;
689 default:
690 break;
691 }
692 } else {
693 switch (hpd) {
694 case RADEON_HPD_1:
695 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
701 break;
702 case RADEON_HPD_2:
703 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
704 if (connected)
705 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
706 else
707 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
708 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
709 break;
710 case RADEON_HPD_3:
711 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
712 if (connected)
713 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
714 else
715 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
716 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
717 break;
718 default:
719 break;
720 }
721 }
722}
723
724void r600_hpd_init(struct radeon_device *rdev)
725{
726 struct drm_device *dev = rdev->ddev;
727 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200728 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500729
Alex Deucher64912e92011-11-03 11:21:39 -0400730 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
731 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500732
Jerome Glisse455c89b2012-05-04 11:06:22 -0400733 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
734 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
735 /* don't try to enable hpd on eDP or LVDS avoid breaking the
736 * aux dp channel on imac and help (but not completely fix)
737 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
738 */
739 continue;
740 }
Alex Deucher64912e92011-11-03 11:21:39 -0400741 if (ASIC_IS_DCE3(rdev)) {
742 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
743 if (ASIC_IS_DCE32(rdev))
744 tmp |= DC_HPDx_EN;
745
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 switch (radeon_connector->hpd.hpd) {
747 case RADEON_HPD_1:
748 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 case RADEON_HPD_2:
751 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500752 break;
753 case RADEON_HPD_3:
754 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500755 break;
756 case RADEON_HPD_4:
757 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500758 break;
759 /* DCE 3.2 */
760 case RADEON_HPD_5:
761 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500762 break;
763 case RADEON_HPD_6:
764 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500765 break;
766 default:
767 break;
768 }
Alex Deucher64912e92011-11-03 11:21:39 -0400769 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 switch (radeon_connector->hpd.hpd) {
771 case RADEON_HPD_1:
772 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500773 break;
774 case RADEON_HPD_2:
775 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500776 break;
777 case RADEON_HPD_3:
778 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779 break;
780 default:
781 break;
782 }
783 }
Christian Koenigfb982572012-05-17 01:33:30 +0200784 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400785 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 }
Christian Koenigfb982572012-05-17 01:33:30 +0200787 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500788}
789
790void r600_hpd_fini(struct radeon_device *rdev)
791{
792 struct drm_device *dev = rdev->ddev;
793 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200794 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795
Christian Koenigfb982572012-05-17 01:33:30 +0200796 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
797 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
798 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 switch (radeon_connector->hpd.hpd) {
800 case RADEON_HPD_1:
801 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 case RADEON_HPD_2:
804 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 break;
806 case RADEON_HPD_3:
807 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 case RADEON_HPD_4:
810 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500811 break;
812 /* DCE 3.2 */
813 case RADEON_HPD_5:
814 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500815 break;
816 case RADEON_HPD_6:
817 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500818 break;
819 default:
820 break;
821 }
Christian Koenigfb982572012-05-17 01:33:30 +0200822 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500823 switch (radeon_connector->hpd.hpd) {
824 case RADEON_HPD_1:
825 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500826 break;
827 case RADEON_HPD_2:
828 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 break;
830 case RADEON_HPD_3:
831 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500832 break;
833 default:
834 break;
835 }
836 }
Christian Koenigfb982572012-05-17 01:33:30 +0200837 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500838 }
Christian Koenigfb982572012-05-17 01:33:30 +0200839 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500840}
841
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000843 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000845void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000847 unsigned i;
848 u32 tmp;
849
Dave Airlie2e98f102010-02-15 15:54:45 +1000850 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500851 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
852 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400853 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400854 u32 tmp;
855
856 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
857 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500858 * This seems to cause problems on some AGP cards. Just use the old
859 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400860 */
861 WREG32(HDP_DEBUG1, 0);
862 tmp = readl((void __iomem *)ptr);
863 } else
864 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000865
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000866 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
867 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
868 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
869 for (i = 0; i < rdev->usec_timeout; i++) {
870 /* read MC_STATUS */
871 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
872 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
873 if (tmp == 2) {
874 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
875 return;
876 }
877 if (tmp) {
878 return;
879 }
880 udelay(1);
881 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882}
883
Jerome Glisse4aac0472009-09-14 18:29:49 +0200884int r600_pcie_gart_init(struct radeon_device *rdev)
885{
886 int r;
887
Jerome Glissec9a1be92011-11-03 11:16:49 -0400888 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000889 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 return 0;
891 }
892 /* Initialize common gart structure */
893 r = radeon_gart_init(rdev);
894 if (r)
895 return r;
896 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
897 return radeon_gart_table_vram_alloc(rdev);
898}
899
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400900static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000902 u32 tmp;
903 int r, i;
904
Jerome Glissec9a1be92011-11-03 11:16:49 -0400905 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200906 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
907 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000908 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200909 r = radeon_gart_table_vram_pin(rdev);
910 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000911 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000912 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000913
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000914 /* Setup L2 cache */
915 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
916 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
917 EFFECTIVE_L2_QUEUE_SIZE(7));
918 WREG32(VM_L2_CNTL2, 0);
919 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
920 /* Setup TLB control */
921 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
922 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
923 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
924 ENABLE_WAIT_L2_QUERY;
925 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
926 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
928 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
938 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
939 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200940 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
942 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
943 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
944 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
945 (u32)(rdev->dummy_page.addr >> 12));
946 for (i = 1; i < 7; i++)
947 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
948
949 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000950 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
951 (unsigned)(rdev->mc.gtt_size >> 20),
952 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000953 rdev->gart.ready = true;
954 return 0;
955}
956
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400957static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958{
959 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400960 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000962 /* Disable all tables */
963 for (i = 0; i < 7; i++)
964 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
965
966 /* Disable L2 cache */
967 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
968 EFFECTIVE_L2_QUEUE_SIZE(7));
969 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
970 /* Setup L1 TLB control */
971 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
972 ENABLE_WAIT_L2_QUERY;
973 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400987 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200988}
989
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400990static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200991{
Jerome Glissef9274562010-03-17 14:44:29 +0000992 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200993 r600_pcie_gart_disable(rdev);
994 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995}
996
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400997static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200998{
999 u32 tmp;
1000 int i;
1001
1002 /* Setup L2 cache */
1003 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1004 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1005 EFFECTIVE_L2_QUEUE_SIZE(7));
1006 WREG32(VM_L2_CNTL2, 0);
1007 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1008 /* Setup TLB control */
1009 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1010 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1011 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1012 ENABLE_WAIT_L2_QUERY;
1013 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1026 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1027 for (i = 0; i < 7; i++)
1028 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1029}
1030
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031int r600_mc_wait_for_idle(struct radeon_device *rdev)
1032{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 unsigned i;
1034 u32 tmp;
1035
1036 for (i = 0; i < rdev->usec_timeout; i++) {
1037 /* read MC_STATUS */
1038 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1039 if (!tmp)
1040 return 0;
1041 udelay(1);
1042 }
1043 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044}
1045
Samuel Li65337e62013-04-05 17:50:53 -04001046uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1047{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001048 unsigned long flags;
Samuel Li65337e62013-04-05 17:50:53 -04001049 uint32_t r;
1050
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001051 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001052 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1053 r = RREG32(R_0028FC_MC_DATA);
1054 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001055 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001056 return r;
1057}
1058
1059void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1060{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001061 unsigned long flags;
1062
1063 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001064 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1065 S_0028F8_MC_IND_WR_EN(1));
1066 WREG32(R_0028FC_MC_DATA, v);
1067 WREG32(R_0028F8_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001068 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001069}
1070
Jerome Glissea3c19452009-10-01 18:02:13 +02001071static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001072{
Jerome Glissea3c19452009-10-01 18:02:13 +02001073 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001074 u32 tmp;
1075 int i, j;
1076
1077 /* Initialize HDP */
1078 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1079 WREG32((0x2c14 + j), 0x00000000);
1080 WREG32((0x2c18 + j), 0x00000000);
1081 WREG32((0x2c1c + j), 0x00000000);
1082 WREG32((0x2c20 + j), 0x00000000);
1083 WREG32((0x2c24 + j), 0x00000000);
1084 }
1085 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1086
Jerome Glissea3c19452009-10-01 18:02:13 +02001087 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001088 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001089 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001090 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001091 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001092 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001093 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001094 if (rdev->flags & RADEON_IS_AGP) {
1095 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1096 /* VRAM before AGP */
1097 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1098 rdev->mc.vram_start >> 12);
1099 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1100 rdev->mc.gtt_end >> 12);
1101 } else {
1102 /* VRAM after AGP */
1103 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1104 rdev->mc.gtt_start >> 12);
1105 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1106 rdev->mc.vram_end >> 12);
1107 }
1108 } else {
1109 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1110 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1111 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001112 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001113 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001114 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1115 WREG32(MC_VM_FB_LOCATION, tmp);
1116 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1117 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001118 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001119 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001120 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1121 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001122 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1123 } else {
1124 WREG32(MC_VM_AGP_BASE, 0);
1125 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1126 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1127 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001128 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001129 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001130 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001131 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001132 /* we need to own VRAM, so turn off the VGA renderer here
1133 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001134 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135}
1136
Jerome Glissed594e462010-02-17 21:54:29 +00001137/**
1138 * r600_vram_gtt_location - try to find VRAM & GTT location
1139 * @rdev: radeon device structure holding all necessary informations
1140 * @mc: memory controller structure holding memory informations
1141 *
1142 * Function will place try to place VRAM at same place as in CPU (PCI)
1143 * address space as some GPU seems to have issue when we reprogram at
1144 * different address space.
1145 *
1146 * If there is not enough space to fit the unvisible VRAM after the
1147 * aperture then we limit the VRAM size to the aperture.
1148 *
1149 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1150 * them to be in one from GPU point of view so that we can program GPU to
1151 * catch access outside them (weird GPU policy see ??).
1152 *
1153 * This function will never fails, worst case are limiting VRAM or GTT.
1154 *
1155 * Note: GTT start, end, size should be initialized before calling this
1156 * function on AGP platform.
1157 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001158static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001159{
1160 u64 size_bf, size_af;
1161
1162 if (mc->mc_vram_size > 0xE0000000) {
1163 /* leave room for at least 512M GTT */
1164 dev_warn(rdev->dev, "limiting VRAM\n");
1165 mc->real_vram_size = 0xE0000000;
1166 mc->mc_vram_size = 0xE0000000;
1167 }
1168 if (rdev->flags & RADEON_IS_AGP) {
1169 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001170 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001171 if (size_bf > size_af) {
1172 if (mc->mc_vram_size > size_bf) {
1173 dev_warn(rdev->dev, "limiting VRAM\n");
1174 mc->real_vram_size = size_bf;
1175 mc->mc_vram_size = size_bf;
1176 }
1177 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1178 } else {
1179 if (mc->mc_vram_size > size_af) {
1180 dev_warn(rdev->dev, "limiting VRAM\n");
1181 mc->real_vram_size = size_af;
1182 mc->mc_vram_size = size_af;
1183 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001184 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001185 }
1186 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1187 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1188 mc->mc_vram_size >> 20, mc->vram_start,
1189 mc->vram_end, mc->real_vram_size >> 20);
1190 } else {
1191 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001192 if (rdev->flags & RADEON_IS_IGP) {
1193 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1194 base <<= 24;
1195 }
Jerome Glissed594e462010-02-17 21:54:29 +00001196 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001197 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001198 radeon_gtt_location(rdev, mc);
1199 }
1200}
1201
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001202static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001204 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001205 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001206 uint32_t h_addr, l_addr;
1207 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001209 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001211 tmp = RREG32(RAMCFG);
1212 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001213 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001214 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001215 chansize = 64;
1216 } else {
1217 chansize = 32;
1218 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001219 tmp = RREG32(CHMAP);
1220 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1221 case 0:
1222 default:
1223 numchan = 1;
1224 break;
1225 case 1:
1226 numchan = 2;
1227 break;
1228 case 2:
1229 numchan = 4;
1230 break;
1231 case 3:
1232 numchan = 8;
1233 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001235 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001237 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1238 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001239 /* Setup GPU memory space */
1240 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1241 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001242 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001243 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001244
Alex Deucherf8920342010-06-30 12:02:03 -04001245 if (rdev->flags & RADEON_IS_IGP) {
1246 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001247 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001248
1249 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1250 /* Use K8 direct mapping for fast fb access. */
1251 rdev->fastfb_working = false;
1252 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1253 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1254 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1255#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1256 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1257#endif
1258 {
1259 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1260 * memory is present.
1261 */
1262 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1263 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1264 (unsigned long long)rdev->mc.aper_base, k8_addr);
1265 rdev->mc.aper_base = (resource_size_t)k8_addr;
1266 rdev->fastfb_working = true;
1267 }
1268 }
1269 }
Alex Deucherf8920342010-06-30 12:02:03 -04001270 }
Samuel Li65337e62013-04-05 17:50:53 -04001271
Alex Deucherf47299c2010-03-16 20:54:38 -04001272 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001273 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274}
1275
Alex Deucher16cdf042011-10-28 10:30:02 -04001276int r600_vram_scratch_init(struct radeon_device *rdev)
1277{
1278 int r;
1279
1280 if (rdev->vram_scratch.robj == NULL) {
1281 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1282 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001283 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001284 if (r) {
1285 return r;
1286 }
1287 }
1288
1289 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1290 if (unlikely(r != 0))
1291 return r;
1292 r = radeon_bo_pin(rdev->vram_scratch.robj,
1293 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1294 if (r) {
1295 radeon_bo_unreserve(rdev->vram_scratch.robj);
1296 return r;
1297 }
1298 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1299 (void **)&rdev->vram_scratch.ptr);
1300 if (r)
1301 radeon_bo_unpin(rdev->vram_scratch.robj);
1302 radeon_bo_unreserve(rdev->vram_scratch.robj);
1303
1304 return r;
1305}
1306
1307void r600_vram_scratch_fini(struct radeon_device *rdev)
1308{
1309 int r;
1310
1311 if (rdev->vram_scratch.robj == NULL) {
1312 return;
1313 }
1314 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1315 if (likely(r == 0)) {
1316 radeon_bo_kunmap(rdev->vram_scratch.robj);
1317 radeon_bo_unpin(rdev->vram_scratch.robj);
1318 radeon_bo_unreserve(rdev->vram_scratch.robj);
1319 }
1320 radeon_bo_unref(&rdev->vram_scratch.robj);
1321}
1322
Alex Deucher410a3412013-01-18 13:05:39 -05001323void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1324{
1325 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1326
1327 if (hung)
1328 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1329 else
1330 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1331
1332 WREG32(R600_BIOS_3_SCRATCH, tmp);
1333}
1334
Alex Deucherd3cb7812013-01-18 13:53:37 -05001335static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001336{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001337 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001338 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001339 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001340 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001341 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001342 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001343 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001344 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001345 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001346 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001347 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001348 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001349 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001350 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001351 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1352 RREG32(DMA_STATUS_REG));
1353}
1354
Alex Deucherf13f7732013-01-18 18:12:22 -05001355static bool r600_is_display_hung(struct radeon_device *rdev)
1356{
1357 u32 crtc_hung = 0;
1358 u32 crtc_status[2];
1359 u32 i, j, tmp;
1360
1361 for (i = 0; i < rdev->num_crtc; i++) {
1362 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1363 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1364 crtc_hung |= (1 << i);
1365 }
1366 }
1367
1368 for (j = 0; j < 10; j++) {
1369 for (i = 0; i < rdev->num_crtc; i++) {
1370 if (crtc_hung & (1 << i)) {
1371 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1372 if (tmp != crtc_status[i])
1373 crtc_hung &= ~(1 << i);
1374 }
1375 }
1376 if (crtc_hung == 0)
1377 return false;
1378 udelay(100);
1379 }
1380
1381 return true;
1382}
1383
Christian König2483b4e2013-08-13 11:56:54 +02001384u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucherf13f7732013-01-18 18:12:22 -05001385{
1386 u32 reset_mask = 0;
1387 u32 tmp;
1388
1389 /* GRBM_STATUS */
1390 tmp = RREG32(R_008010_GRBM_STATUS);
1391 if (rdev->family >= CHIP_RV770) {
1392 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1393 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1394 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1395 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1396 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1397 reset_mask |= RADEON_RESET_GFX;
1398 } else {
1399 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1400 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1401 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1402 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1403 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1404 reset_mask |= RADEON_RESET_GFX;
1405 }
1406
1407 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1408 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1409 reset_mask |= RADEON_RESET_CP;
1410
1411 if (G_008010_GRBM_EE_BUSY(tmp))
1412 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1413
1414 /* DMA_STATUS_REG */
1415 tmp = RREG32(DMA_STATUS_REG);
1416 if (!(tmp & DMA_IDLE))
1417 reset_mask |= RADEON_RESET_DMA;
1418
1419 /* SRBM_STATUS */
1420 tmp = RREG32(R_000E50_SRBM_STATUS);
1421 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1422 reset_mask |= RADEON_RESET_RLC;
1423
1424 if (G_000E50_IH_BUSY(tmp))
1425 reset_mask |= RADEON_RESET_IH;
1426
1427 if (G_000E50_SEM_BUSY(tmp))
1428 reset_mask |= RADEON_RESET_SEM;
1429
1430 if (G_000E50_GRBM_RQ_PENDING(tmp))
1431 reset_mask |= RADEON_RESET_GRBM;
1432
1433 if (G_000E50_VMC_BUSY(tmp))
1434 reset_mask |= RADEON_RESET_VMC;
1435
1436 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1437 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1438 G_000E50_MCDW_BUSY(tmp))
1439 reset_mask |= RADEON_RESET_MC;
1440
1441 if (r600_is_display_hung(rdev))
1442 reset_mask |= RADEON_RESET_DISPLAY;
1443
Alex Deucherd808fc82013-02-28 10:03:08 -05001444 /* Skip MC reset as it's mostly likely not hung, just busy */
1445 if (reset_mask & RADEON_RESET_MC) {
1446 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1447 reset_mask &= ~RADEON_RESET_MC;
1448 }
1449
Alex Deucherf13f7732013-01-18 18:12:22 -05001450 return reset_mask;
1451}
1452
1453static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001454{
1455 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001456 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1457 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001458
Alex Deucher71e3d152013-01-03 12:20:35 -05001459 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001460 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001461
1462 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1463
Alex Deucherd3cb7812013-01-18 13:53:37 -05001464 r600_print_gpu_status_regs(rdev);
1465
Alex Deucherd3cb7812013-01-18 13:53:37 -05001466 /* Disable CP parsing/prefetching */
1467 if (rdev->family >= CHIP_RV770)
1468 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1469 else
1470 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001471
Alex Deucherd3cb7812013-01-18 13:53:37 -05001472 /* disable the RLC */
1473 WREG32(RLC_CNTL, 0);
1474
1475 if (reset_mask & RADEON_RESET_DMA) {
1476 /* Disable DMA */
1477 tmp = RREG32(DMA_RB_CNTL);
1478 tmp &= ~DMA_RB_ENABLE;
1479 WREG32(DMA_RB_CNTL, tmp);
1480 }
1481
1482 mdelay(50);
1483
Alex Deucherca578022013-01-23 18:56:08 -05001484 rv515_mc_stop(rdev, &save);
1485 if (r600_mc_wait_for_idle(rdev)) {
1486 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1487 }
1488
Alex Deucherd3cb7812013-01-18 13:53:37 -05001489 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1490 if (rdev->family >= CHIP_RV770)
1491 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1492 S_008020_SOFT_RESET_CB(1) |
1493 S_008020_SOFT_RESET_PA(1) |
1494 S_008020_SOFT_RESET_SC(1) |
1495 S_008020_SOFT_RESET_SPI(1) |
1496 S_008020_SOFT_RESET_SX(1) |
1497 S_008020_SOFT_RESET_SH(1) |
1498 S_008020_SOFT_RESET_TC(1) |
1499 S_008020_SOFT_RESET_TA(1) |
1500 S_008020_SOFT_RESET_VC(1) |
1501 S_008020_SOFT_RESET_VGT(1);
1502 else
1503 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1504 S_008020_SOFT_RESET_DB(1) |
1505 S_008020_SOFT_RESET_CB(1) |
1506 S_008020_SOFT_RESET_PA(1) |
1507 S_008020_SOFT_RESET_SC(1) |
1508 S_008020_SOFT_RESET_SMX(1) |
1509 S_008020_SOFT_RESET_SPI(1) |
1510 S_008020_SOFT_RESET_SX(1) |
1511 S_008020_SOFT_RESET_SH(1) |
1512 S_008020_SOFT_RESET_TC(1) |
1513 S_008020_SOFT_RESET_TA(1) |
1514 S_008020_SOFT_RESET_VC(1) |
1515 S_008020_SOFT_RESET_VGT(1);
1516 }
1517
1518 if (reset_mask & RADEON_RESET_CP) {
1519 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1520 S_008020_SOFT_RESET_VGT(1);
1521
1522 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1523 }
1524
1525 if (reset_mask & RADEON_RESET_DMA) {
1526 if (rdev->family >= CHIP_RV770)
1527 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1528 else
1529 srbm_soft_reset |= SOFT_RESET_DMA;
1530 }
1531
Alex Deucherf13f7732013-01-18 18:12:22 -05001532 if (reset_mask & RADEON_RESET_RLC)
1533 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1534
1535 if (reset_mask & RADEON_RESET_SEM)
1536 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1537
1538 if (reset_mask & RADEON_RESET_IH)
1539 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1540
1541 if (reset_mask & RADEON_RESET_GRBM)
1542 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1543
Alex Deucher24178ec2013-01-24 15:00:17 -05001544 if (!(rdev->flags & RADEON_IS_IGP)) {
1545 if (reset_mask & RADEON_RESET_MC)
1546 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1547 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001548
1549 if (reset_mask & RADEON_RESET_VMC)
1550 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1551
Alex Deucherd3cb7812013-01-18 13:53:37 -05001552 if (grbm_soft_reset) {
1553 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1554 tmp |= grbm_soft_reset;
1555 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1556 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1557 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1558
1559 udelay(50);
1560
1561 tmp &= ~grbm_soft_reset;
1562 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1563 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1564 }
1565
1566 if (srbm_soft_reset) {
1567 tmp = RREG32(SRBM_SOFT_RESET);
1568 tmp |= srbm_soft_reset;
1569 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1570 WREG32(SRBM_SOFT_RESET, tmp);
1571 tmp = RREG32(SRBM_SOFT_RESET);
1572
1573 udelay(50);
1574
1575 tmp &= ~srbm_soft_reset;
1576 WREG32(SRBM_SOFT_RESET, tmp);
1577 tmp = RREG32(SRBM_SOFT_RESET);
1578 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001579
1580 /* Wait a little for things to settle down */
1581 mdelay(1);
1582
Jerome Glissea3c19452009-10-01 18:02:13 +02001583 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001584 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001585
Alex Deucherd3cb7812013-01-18 13:53:37 -05001586 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001587}
1588
1589int r600_asic_reset(struct radeon_device *rdev)
1590{
Alex Deucherf13f7732013-01-18 18:12:22 -05001591 u32 reset_mask;
1592
1593 reset_mask = r600_gpu_check_soft_reset(rdev);
1594
1595 if (reset_mask)
1596 r600_set_bios_scratch_engine_hung(rdev, true);
1597
1598 r600_gpu_soft_reset(rdev, reset_mask);
1599
1600 reset_mask = r600_gpu_check_soft_reset(rdev);
1601
1602 if (!reset_mask)
1603 r600_set_bios_scratch_engine_hung(rdev, false);
1604
1605 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001606}
1607
Alex Deucher123bc182013-01-24 11:37:19 -05001608/**
1609 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1610 *
1611 * @rdev: radeon_device pointer
1612 * @ring: radeon_ring structure holding ring information
1613 *
1614 * Check if the GFX engine is locked up.
1615 * Returns true if the engine appears to be locked up, false if not.
1616 */
1617bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001618{
Alex Deucher123bc182013-01-24 11:37:19 -05001619 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001620
Alex Deucher123bc182013-01-24 11:37:19 -05001621 if (!(reset_mask & (RADEON_RESET_GFX |
1622 RADEON_RESET_COMPUTE |
1623 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001624 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001625 return false;
1626 }
1627 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001628 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001629 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001630}
1631
Alex Deucher416a2bd2012-05-31 19:00:25 -04001632u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1633 u32 tiling_pipe_num,
1634 u32 max_rb_num,
1635 u32 total_max_rb_num,
1636 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001637{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001638 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001639 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001640 u32 data = 0, mask = 1 << (max_rb_num - 1);
1641 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001642
Alex Deucher416a2bd2012-05-31 19:00:25 -04001643 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001644 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1645 /* make sure at least one RB is available */
1646 if ((tmp & 0xff) != 0xff)
1647 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001648
Alex Deucher416a2bd2012-05-31 19:00:25 -04001649 rendering_pipe_num = 1 << tiling_pipe_num;
1650 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1651 BUG_ON(rendering_pipe_num < req_rb_num);
1652
1653 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1654 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1655
1656 if (rdev->family <= CHIP_RV740) {
1657 /* r6xx/r7xx */
1658 rb_num_width = 2;
1659 } else {
1660 /* eg+ */
1661 rb_num_width = 4;
1662 }
1663
1664 for (i = 0; i < max_rb_num; i++) {
1665 if (!(mask & disabled_rb_mask)) {
1666 for (j = 0; j < pipe_rb_ratio; j++) {
1667 data <<= rb_num_width;
1668 data |= max_rb_num - i - 1;
1669 }
1670 if (pipe_rb_remain) {
1671 data <<= rb_num_width;
1672 data |= max_rb_num - i - 1;
1673 pipe_rb_remain--;
1674 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001675 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001676 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001677 }
1678
Alex Deucher416a2bd2012-05-31 19:00:25 -04001679 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001680}
1681
1682int r600_count_pipe_bits(uint32_t val)
1683{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001684 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001685}
1686
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001687static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001688{
1689 u32 tiling_config;
1690 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001691 u32 cc_rb_backend_disable;
1692 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001693 u32 tmp;
1694 int i, j;
1695 u32 sq_config;
1696 u32 sq_gpr_resource_mgmt_1 = 0;
1697 u32 sq_gpr_resource_mgmt_2 = 0;
1698 u32 sq_thread_resource_mgmt = 0;
1699 u32 sq_stack_resource_mgmt_1 = 0;
1700 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001701 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001702
Alex Deucher416a2bd2012-05-31 19:00:25 -04001703 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001704 switch (rdev->family) {
1705 case CHIP_R600:
1706 rdev->config.r600.max_pipes = 4;
1707 rdev->config.r600.max_tile_pipes = 8;
1708 rdev->config.r600.max_simds = 4;
1709 rdev->config.r600.max_backends = 4;
1710 rdev->config.r600.max_gprs = 256;
1711 rdev->config.r600.max_threads = 192;
1712 rdev->config.r600.max_stack_entries = 256;
1713 rdev->config.r600.max_hw_contexts = 8;
1714 rdev->config.r600.max_gs_threads = 16;
1715 rdev->config.r600.sx_max_export_size = 128;
1716 rdev->config.r600.sx_max_export_pos_size = 16;
1717 rdev->config.r600.sx_max_export_smx_size = 128;
1718 rdev->config.r600.sq_num_cf_insts = 2;
1719 break;
1720 case CHIP_RV630:
1721 case CHIP_RV635:
1722 rdev->config.r600.max_pipes = 2;
1723 rdev->config.r600.max_tile_pipes = 2;
1724 rdev->config.r600.max_simds = 3;
1725 rdev->config.r600.max_backends = 1;
1726 rdev->config.r600.max_gprs = 128;
1727 rdev->config.r600.max_threads = 192;
1728 rdev->config.r600.max_stack_entries = 128;
1729 rdev->config.r600.max_hw_contexts = 8;
1730 rdev->config.r600.max_gs_threads = 4;
1731 rdev->config.r600.sx_max_export_size = 128;
1732 rdev->config.r600.sx_max_export_pos_size = 16;
1733 rdev->config.r600.sx_max_export_smx_size = 128;
1734 rdev->config.r600.sq_num_cf_insts = 2;
1735 break;
1736 case CHIP_RV610:
1737 case CHIP_RV620:
1738 case CHIP_RS780:
1739 case CHIP_RS880:
1740 rdev->config.r600.max_pipes = 1;
1741 rdev->config.r600.max_tile_pipes = 1;
1742 rdev->config.r600.max_simds = 2;
1743 rdev->config.r600.max_backends = 1;
1744 rdev->config.r600.max_gprs = 128;
1745 rdev->config.r600.max_threads = 192;
1746 rdev->config.r600.max_stack_entries = 128;
1747 rdev->config.r600.max_hw_contexts = 4;
1748 rdev->config.r600.max_gs_threads = 4;
1749 rdev->config.r600.sx_max_export_size = 128;
1750 rdev->config.r600.sx_max_export_pos_size = 16;
1751 rdev->config.r600.sx_max_export_smx_size = 128;
1752 rdev->config.r600.sq_num_cf_insts = 1;
1753 break;
1754 case CHIP_RV670:
1755 rdev->config.r600.max_pipes = 4;
1756 rdev->config.r600.max_tile_pipes = 4;
1757 rdev->config.r600.max_simds = 4;
1758 rdev->config.r600.max_backends = 4;
1759 rdev->config.r600.max_gprs = 192;
1760 rdev->config.r600.max_threads = 192;
1761 rdev->config.r600.max_stack_entries = 256;
1762 rdev->config.r600.max_hw_contexts = 8;
1763 rdev->config.r600.max_gs_threads = 16;
1764 rdev->config.r600.sx_max_export_size = 128;
1765 rdev->config.r600.sx_max_export_pos_size = 16;
1766 rdev->config.r600.sx_max_export_smx_size = 128;
1767 rdev->config.r600.sq_num_cf_insts = 2;
1768 break;
1769 default:
1770 break;
1771 }
1772
1773 /* Initialize HDP */
1774 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1775 WREG32((0x2c14 + j), 0x00000000);
1776 WREG32((0x2c18 + j), 0x00000000);
1777 WREG32((0x2c1c + j), 0x00000000);
1778 WREG32((0x2c20 + j), 0x00000000);
1779 WREG32((0x2c24 + j), 0x00000000);
1780 }
1781
1782 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1783
1784 /* Setup tiling */
1785 tiling_config = 0;
1786 ramcfg = RREG32(RAMCFG);
1787 switch (rdev->config.r600.max_tile_pipes) {
1788 case 1:
1789 tiling_config |= PIPE_TILING(0);
1790 break;
1791 case 2:
1792 tiling_config |= PIPE_TILING(1);
1793 break;
1794 case 4:
1795 tiling_config |= PIPE_TILING(2);
1796 break;
1797 case 8:
1798 tiling_config |= PIPE_TILING(3);
1799 break;
1800 default:
1801 break;
1802 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001803 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001804 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001805 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001806 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001807
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001808 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1809 if (tmp > 3) {
1810 tiling_config |= ROW_TILING(3);
1811 tiling_config |= SAMPLE_SPLIT(3);
1812 } else {
1813 tiling_config |= ROW_TILING(tmp);
1814 tiling_config |= SAMPLE_SPLIT(tmp);
1815 }
1816 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001817
1818 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001819 tmp = R6XX_MAX_BACKENDS -
1820 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1821 if (tmp < rdev->config.r600.max_backends) {
1822 rdev->config.r600.max_backends = tmp;
1823 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001824
Alex Deucher416a2bd2012-05-31 19:00:25 -04001825 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1826 tmp = R6XX_MAX_PIPES -
1827 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1828 if (tmp < rdev->config.r600.max_pipes) {
1829 rdev->config.r600.max_pipes = tmp;
1830 }
1831 tmp = R6XX_MAX_SIMDS -
1832 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1833 if (tmp < rdev->config.r600.max_simds) {
1834 rdev->config.r600.max_simds = tmp;
1835 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001836
Alex Deucher416a2bd2012-05-31 19:00:25 -04001837 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1838 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1839 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1840 R6XX_MAX_BACKENDS, disabled_rb_mask);
1841 tiling_config |= tmp << 16;
1842 rdev->config.r600.backend_map = tmp;
1843
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001844 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001845 WREG32(GB_TILING_CONFIG, tiling_config);
1846 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1847 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001848 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001849
Alex Deucherd03f5d52010-02-19 16:22:31 -05001850 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001851 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1852 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1853
1854 /* Setup some CP states */
1855 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1856 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1857
1858 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1859 SYNC_WALKER | SYNC_ALIGNER));
1860 /* Setup various GPU states */
1861 if (rdev->family == CHIP_RV670)
1862 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1863
1864 tmp = RREG32(SX_DEBUG_1);
1865 tmp |= SMX_EVENT_RELEASE;
1866 if ((rdev->family > CHIP_R600))
1867 tmp |= ENABLE_NEW_SMX_ADDRESS;
1868 WREG32(SX_DEBUG_1, tmp);
1869
1870 if (((rdev->family) == CHIP_R600) ||
1871 ((rdev->family) == CHIP_RV630) ||
1872 ((rdev->family) == CHIP_RV610) ||
1873 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001874 ((rdev->family) == CHIP_RS780) ||
1875 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001876 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1877 } else {
1878 WREG32(DB_DEBUG, 0);
1879 }
1880 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1881 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1882
1883 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1884 WREG32(VGT_NUM_INSTANCES, 0);
1885
1886 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1887 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1888
1889 tmp = RREG32(SQ_MS_FIFO_SIZES);
1890 if (((rdev->family) == CHIP_RV610) ||
1891 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001892 ((rdev->family) == CHIP_RS780) ||
1893 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001894 tmp = (CACHE_FIFO_SIZE(0xa) |
1895 FETCH_FIFO_HIWATER(0xa) |
1896 DONE_FIFO_HIWATER(0xe0) |
1897 ALU_UPDATE_FIFO_HIWATER(0x8));
1898 } else if (((rdev->family) == CHIP_R600) ||
1899 ((rdev->family) == CHIP_RV630)) {
1900 tmp &= ~DONE_FIFO_HIWATER(0xff);
1901 tmp |= DONE_FIFO_HIWATER(0x4);
1902 }
1903 WREG32(SQ_MS_FIFO_SIZES, tmp);
1904
1905 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1906 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1907 */
1908 sq_config = RREG32(SQ_CONFIG);
1909 sq_config &= ~(PS_PRIO(3) |
1910 VS_PRIO(3) |
1911 GS_PRIO(3) |
1912 ES_PRIO(3));
1913 sq_config |= (DX9_CONSTS |
1914 VC_ENABLE |
1915 PS_PRIO(0) |
1916 VS_PRIO(1) |
1917 GS_PRIO(2) |
1918 ES_PRIO(3));
1919
1920 if ((rdev->family) == CHIP_R600) {
1921 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1922 NUM_VS_GPRS(124) |
1923 NUM_CLAUSE_TEMP_GPRS(4));
1924 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1925 NUM_ES_GPRS(0));
1926 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1927 NUM_VS_THREADS(48) |
1928 NUM_GS_THREADS(4) |
1929 NUM_ES_THREADS(4));
1930 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1931 NUM_VS_STACK_ENTRIES(128));
1932 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1933 NUM_ES_STACK_ENTRIES(0));
1934 } else if (((rdev->family) == CHIP_RV610) ||
1935 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001936 ((rdev->family) == CHIP_RS780) ||
1937 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001938 /* no vertex cache */
1939 sq_config &= ~VC_ENABLE;
1940
1941 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1942 NUM_VS_GPRS(44) |
1943 NUM_CLAUSE_TEMP_GPRS(2));
1944 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1945 NUM_ES_GPRS(17));
1946 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1947 NUM_VS_THREADS(78) |
1948 NUM_GS_THREADS(4) |
1949 NUM_ES_THREADS(31));
1950 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1951 NUM_VS_STACK_ENTRIES(40));
1952 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1953 NUM_ES_STACK_ENTRIES(16));
1954 } else if (((rdev->family) == CHIP_RV630) ||
1955 ((rdev->family) == CHIP_RV635)) {
1956 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1957 NUM_VS_GPRS(44) |
1958 NUM_CLAUSE_TEMP_GPRS(2));
1959 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1960 NUM_ES_GPRS(18));
1961 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1962 NUM_VS_THREADS(78) |
1963 NUM_GS_THREADS(4) |
1964 NUM_ES_THREADS(31));
1965 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1966 NUM_VS_STACK_ENTRIES(40));
1967 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1968 NUM_ES_STACK_ENTRIES(16));
1969 } else if ((rdev->family) == CHIP_RV670) {
1970 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1971 NUM_VS_GPRS(44) |
1972 NUM_CLAUSE_TEMP_GPRS(2));
1973 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1974 NUM_ES_GPRS(17));
1975 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1976 NUM_VS_THREADS(78) |
1977 NUM_GS_THREADS(4) |
1978 NUM_ES_THREADS(31));
1979 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1980 NUM_VS_STACK_ENTRIES(64));
1981 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1982 NUM_ES_STACK_ENTRIES(64));
1983 }
1984
1985 WREG32(SQ_CONFIG, sq_config);
1986 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1987 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1988 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1989 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1990 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1991
1992 if (((rdev->family) == CHIP_RV610) ||
1993 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001994 ((rdev->family) == CHIP_RS780) ||
1995 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001996 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1997 } else {
1998 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1999 }
2000
2001 /* More default values. 2D/3D driver should adjust as needed */
2002 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2003 S1_X(0x4) | S1_Y(0xc)));
2004 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2005 S1_X(0x2) | S1_Y(0x2) |
2006 S2_X(0xa) | S2_Y(0x6) |
2007 S3_X(0x6) | S3_Y(0xa)));
2008 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2009 S1_X(0x4) | S1_Y(0xc) |
2010 S2_X(0x1) | S2_Y(0x6) |
2011 S3_X(0xa) | S3_Y(0xe)));
2012 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2013 S5_X(0x0) | S5_Y(0x0) |
2014 S6_X(0xb) | S6_Y(0x4) |
2015 S7_X(0x7) | S7_Y(0x8)));
2016
2017 WREG32(VGT_STRMOUT_EN, 0);
2018 tmp = rdev->config.r600.max_pipes * 16;
2019 switch (rdev->family) {
2020 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002021 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002022 case CHIP_RS780:
2023 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002024 tmp += 32;
2025 break;
2026 case CHIP_RV670:
2027 tmp += 128;
2028 break;
2029 default:
2030 break;
2031 }
2032 if (tmp > 256) {
2033 tmp = 256;
2034 }
2035 WREG32(VGT_ES_PER_GS, 128);
2036 WREG32(VGT_GS_PER_ES, tmp);
2037 WREG32(VGT_GS_PER_VS, 2);
2038 WREG32(VGT_GS_VERTEX_REUSE, 16);
2039
2040 /* more default values. 2D/3D driver should adjust as needed */
2041 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2042 WREG32(VGT_STRMOUT_EN, 0);
2043 WREG32(SX_MISC, 0);
2044 WREG32(PA_SC_MODE_CNTL, 0);
2045 WREG32(PA_SC_AA_CONFIG, 0);
2046 WREG32(PA_SC_LINE_STIPPLE, 0);
2047 WREG32(SPI_INPUT_Z, 0);
2048 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2049 WREG32(CB_COLOR7_FRAG, 0);
2050
2051 /* Clear render buffer base addresses */
2052 WREG32(CB_COLOR0_BASE, 0);
2053 WREG32(CB_COLOR1_BASE, 0);
2054 WREG32(CB_COLOR2_BASE, 0);
2055 WREG32(CB_COLOR3_BASE, 0);
2056 WREG32(CB_COLOR4_BASE, 0);
2057 WREG32(CB_COLOR5_BASE, 0);
2058 WREG32(CB_COLOR6_BASE, 0);
2059 WREG32(CB_COLOR7_BASE, 0);
2060 WREG32(CB_COLOR7_FRAG, 0);
2061
2062 switch (rdev->family) {
2063 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002064 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002065 case CHIP_RS780:
2066 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002067 tmp = TC_L2_SIZE(8);
2068 break;
2069 case CHIP_RV630:
2070 case CHIP_RV635:
2071 tmp = TC_L2_SIZE(4);
2072 break;
2073 case CHIP_R600:
2074 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2075 break;
2076 default:
2077 tmp = TC_L2_SIZE(0);
2078 break;
2079 }
2080 WREG32(TC_CNTL, tmp);
2081
2082 tmp = RREG32(HDP_HOST_PATH_CNTL);
2083 WREG32(HDP_HOST_PATH_CNTL, tmp);
2084
2085 tmp = RREG32(ARB_POP);
2086 tmp |= ENABLE_TC128;
2087 WREG32(ARB_POP, tmp);
2088
2089 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2090 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2091 NUM_CLIP_SEQ(3)));
2092 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002093 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002094}
2095
2096
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097/*
2098 * Indirect registers accessor
2099 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002100u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002101{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002102 unsigned long flags;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002103 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002104
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002105 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002106 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2107 (void)RREG32(PCIE_PORT_INDEX);
2108 r = RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002109 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002110 return r;
2111}
2112
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002113void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002114{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002115 unsigned long flags;
2116
2117 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002118 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2119 (void)RREG32(PCIE_PORT_INDEX);
2120 WREG32(PCIE_PORT_DATA, (v));
2121 (void)RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002122 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002123}
2124
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002125/*
2126 * CP & Ring
2127 */
2128void r600_cp_stop(struct radeon_device *rdev)
2129{
Dave Airlie53595332011-03-14 09:47:24 +10002130 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002131 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002132 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002133 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002134}
2135
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002136int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002137{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002138 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002139 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002140 const char *smc_chip_name = "RV770";
2141 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142 char fw_name[30];
2143 int err;
2144
2145 DRM_DEBUG("\n");
2146
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002147 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002148 case CHIP_R600:
2149 chip_name = "R600";
2150 rlc_chip_name = "R600";
2151 break;
2152 case CHIP_RV610:
2153 chip_name = "RV610";
2154 rlc_chip_name = "R600";
2155 break;
2156 case CHIP_RV630:
2157 chip_name = "RV630";
2158 rlc_chip_name = "R600";
2159 break;
2160 case CHIP_RV620:
2161 chip_name = "RV620";
2162 rlc_chip_name = "R600";
2163 break;
2164 case CHIP_RV635:
2165 chip_name = "RV635";
2166 rlc_chip_name = "R600";
2167 break;
2168 case CHIP_RV670:
2169 chip_name = "RV670";
2170 rlc_chip_name = "R600";
2171 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002172 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002173 case CHIP_RS880:
2174 chip_name = "RS780";
2175 rlc_chip_name = "R600";
2176 break;
2177 case CHIP_RV770:
2178 chip_name = "RV770";
2179 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002180 smc_chip_name = "RV770";
2181 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002182 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002184 chip_name = "RV730";
2185 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002186 smc_chip_name = "RV730";
2187 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002188 break;
2189 case CHIP_RV710:
2190 chip_name = "RV710";
2191 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002192 smc_chip_name = "RV710";
2193 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2194 break;
2195 case CHIP_RV740:
2196 chip_name = "RV730";
2197 rlc_chip_name = "R700";
2198 smc_chip_name = "RV740";
2199 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002200 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002201 case CHIP_CEDAR:
2202 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002203 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002204 smc_chip_name = "CEDAR";
2205 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002206 break;
2207 case CHIP_REDWOOD:
2208 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002209 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002210 smc_chip_name = "REDWOOD";
2211 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002212 break;
2213 case CHIP_JUNIPER:
2214 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002215 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002216 smc_chip_name = "JUNIPER";
2217 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002218 break;
2219 case CHIP_CYPRESS:
2220 case CHIP_HEMLOCK:
2221 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002222 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002223 smc_chip_name = "CYPRESS";
2224 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002225 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002226 case CHIP_PALM:
2227 chip_name = "PALM";
2228 rlc_chip_name = "SUMO";
2229 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002230 case CHIP_SUMO:
2231 chip_name = "SUMO";
2232 rlc_chip_name = "SUMO";
2233 break;
2234 case CHIP_SUMO2:
2235 chip_name = "SUMO2";
2236 rlc_chip_name = "SUMO";
2237 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002238 default: BUG();
2239 }
2240
Alex Deucherfe251e22010-03-24 13:36:43 -04002241 if (rdev->family >= CHIP_CEDAR) {
2242 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2243 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002244 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002245 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002246 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2247 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002248 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002249 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002250 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2251 me_req_size = R600_PM4_UCODE_SIZE * 12;
2252 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002253 }
2254
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002255 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002256
2257 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002258 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002259 if (err)
2260 goto out;
2261 if (rdev->pfp_fw->size != pfp_req_size) {
2262 printk(KERN_ERR
2263 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2264 rdev->pfp_fw->size, fw_name);
2265 err = -EINVAL;
2266 goto out;
2267 }
2268
2269 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002270 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002271 if (err)
2272 goto out;
2273 if (rdev->me_fw->size != me_req_size) {
2274 printk(KERN_ERR
2275 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2276 rdev->me_fw->size, fw_name);
2277 err = -EINVAL;
2278 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002279
2280 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002281 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002282 if (err)
2283 goto out;
2284 if (rdev->rlc_fw->size != rlc_req_size) {
2285 printk(KERN_ERR
2286 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2287 rdev->rlc_fw->size, fw_name);
2288 err = -EINVAL;
2289 }
2290
Alex Deucherdc50ba72013-06-26 00:33:35 -04002291 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002292 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002293 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002294 if (err) {
2295 printk(KERN_ERR
2296 "smc: error loading firmware \"%s\"\n",
2297 fw_name);
2298 release_firmware(rdev->smc_fw);
2299 rdev->smc_fw = NULL;
2300 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002301 printk(KERN_ERR
2302 "smc: Bogus length %zu in firmware \"%s\"\n",
2303 rdev->smc_fw->size, fw_name);
2304 err = -EINVAL;
2305 }
2306 }
2307
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002308out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002309 if (err) {
2310 if (err != -EINVAL)
2311 printk(KERN_ERR
2312 "r600_cp: Failed to load firmware \"%s\"\n",
2313 fw_name);
2314 release_firmware(rdev->pfp_fw);
2315 rdev->pfp_fw = NULL;
2316 release_firmware(rdev->me_fw);
2317 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002318 release_firmware(rdev->rlc_fw);
2319 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002320 release_firmware(rdev->smc_fw);
2321 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002322 }
2323 return err;
2324}
2325
2326static int r600_cp_load_microcode(struct radeon_device *rdev)
2327{
2328 const __be32 *fw_data;
2329 int i;
2330
2331 if (!rdev->me_fw || !rdev->pfp_fw)
2332 return -EINVAL;
2333
2334 r600_cp_stop(rdev);
2335
Cédric Cano4eace7f2011-02-11 19:45:38 -05002336 WREG32(CP_RB_CNTL,
2337#ifdef __BIG_ENDIAN
2338 BUF_SWAP_32BIT |
2339#endif
2340 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002341
2342 /* Reset cp */
2343 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2344 RREG32(GRBM_SOFT_RESET);
2345 mdelay(15);
2346 WREG32(GRBM_SOFT_RESET, 0);
2347
2348 WREG32(CP_ME_RAM_WADDR, 0);
2349
2350 fw_data = (const __be32 *)rdev->me_fw->data;
2351 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002352 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353 WREG32(CP_ME_RAM_DATA,
2354 be32_to_cpup(fw_data++));
2355
2356 fw_data = (const __be32 *)rdev->pfp_fw->data;
2357 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002358 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002359 WREG32(CP_PFP_UCODE_DATA,
2360 be32_to_cpup(fw_data++));
2361
2362 WREG32(CP_PFP_UCODE_ADDR, 0);
2363 WREG32(CP_ME_RAM_WADDR, 0);
2364 WREG32(CP_ME_RAM_RADDR, 0);
2365 return 0;
2366}
2367
2368int r600_cp_start(struct radeon_device *rdev)
2369{
Christian Könige32eb502011-10-23 12:56:27 +02002370 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002371 int r;
2372 uint32_t cp_me;
2373
Christian Könige32eb502011-10-23 12:56:27 +02002374 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002375 if (r) {
2376 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2377 return r;
2378 }
Christian Könige32eb502011-10-23 12:56:27 +02002379 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2380 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002381 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002382 radeon_ring_write(ring, 0x0);
2383 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002384 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002385 radeon_ring_write(ring, 0x3);
2386 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002387 }
Christian Könige32eb502011-10-23 12:56:27 +02002388 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2389 radeon_ring_write(ring, 0);
2390 radeon_ring_write(ring, 0);
2391 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002392
2393 cp_me = 0xff;
2394 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2395 return 0;
2396}
2397
2398int r600_cp_resume(struct radeon_device *rdev)
2399{
Christian Könige32eb502011-10-23 12:56:27 +02002400 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002401 u32 tmp;
2402 u32 rb_bufsz;
2403 int r;
2404
2405 /* Reset cp */
2406 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2407 RREG32(GRBM_SOFT_RESET);
2408 mdelay(15);
2409 WREG32(GRBM_SOFT_RESET, 0);
2410
2411 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002412 rb_bufsz = order_base_2(ring->ring_size / 8);
2413 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002414#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002415 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002416#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002417 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002418 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002419
2420 /* Set the write pointer delay */
2421 WREG32(CP_RB_WPTR_DELAY, 0);
2422
2423 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002424 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2425 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002426 ring->wptr = 0;
2427 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002428
2429 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002430 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002431 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002432 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2433 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2434
2435 if (rdev->wb.enabled)
2436 WREG32(SCRATCH_UMSK, 0xff);
2437 else {
2438 tmp |= RB_NO_UPDATE;
2439 WREG32(SCRATCH_UMSK, 0);
2440 }
2441
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002442 mdelay(1);
2443 WREG32(CP_RB_CNTL, tmp);
2444
Christian Könige32eb502011-10-23 12:56:27 +02002445 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002446 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2447
Christian Könige32eb502011-10-23 12:56:27 +02002448 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002449
2450 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002451 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002452 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002453 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002454 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002455 return r;
2456 }
2457 return 0;
2458}
2459
Christian Könige32eb502011-10-23 12:56:27 +02002460void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002461{
2462 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002463 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002464
2465 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002466 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002467 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002468 ring->ring_size = ring_size;
2469 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002470
Alex Deucher89d35802012-07-17 14:02:31 -04002471 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2472 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2473 if (r) {
2474 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2475 ring->rptr_save_reg = 0;
2476 }
Christian König45df6802012-07-06 16:22:55 +02002477 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002478}
2479
Jerome Glisse655efd32010-02-02 11:51:45 +01002480void r600_cp_fini(struct radeon_device *rdev)
2481{
Christian König45df6802012-07-06 16:22:55 +02002482 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002483 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002484 radeon_ring_fini(rdev, ring);
2485 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002486}
2487
Alex Deucher4d756582012-09-27 15:08:35 -04002488/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002489 * GPU scratch registers helpers function.
2490 */
2491void r600_scratch_init(struct radeon_device *rdev)
2492{
2493 int i;
2494
2495 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002496 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002497 for (i = 0; i < rdev->scratch.num_reg; i++) {
2498 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002499 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002500 }
2501}
2502
Christian Könige32eb502011-10-23 12:56:27 +02002503int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002504{
2505 uint32_t scratch;
2506 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002507 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002508 int r;
2509
2510 r = radeon_scratch_get(rdev, &scratch);
2511 if (r) {
2512 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2513 return r;
2514 }
2515 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002516 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002517 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002518 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002519 radeon_scratch_free(rdev, scratch);
2520 return r;
2521 }
Christian Könige32eb502011-10-23 12:56:27 +02002522 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2523 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2524 radeon_ring_write(ring, 0xDEADBEEF);
2525 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002526 for (i = 0; i < rdev->usec_timeout; i++) {
2527 tmp = RREG32(scratch);
2528 if (tmp == 0xDEADBEEF)
2529 break;
2530 DRM_UDELAY(1);
2531 }
2532 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002533 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002534 } else {
Christian Königbf852792011-10-13 13:19:22 +02002535 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002536 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002537 r = -EINVAL;
2538 }
2539 radeon_scratch_free(rdev, scratch);
2540 return r;
2541}
2542
Alex Deucher4d756582012-09-27 15:08:35 -04002543/*
2544 * CP fences/semaphores
2545 */
2546
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002547void r600_fence_ring_emit(struct radeon_device *rdev,
2548 struct radeon_fence *fence)
2549{
Christian Könige32eb502011-10-23 12:56:27 +02002550 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002551
Alex Deucherd0f8a852010-09-04 05:04:34 -04002552 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002553 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002554 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002555 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2556 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2557 PACKET3_VC_ACTION_ENA |
2558 PACKET3_SH_ACTION_ENA);
2559 radeon_ring_write(ring, 0xFFFFFFFF);
2560 radeon_ring_write(ring, 0);
2561 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002562 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002563 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2564 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2565 radeon_ring_write(ring, addr & 0xffffffff);
2566 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2567 radeon_ring_write(ring, fence->seq);
2568 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002569 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002570 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002571 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2572 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2573 PACKET3_VC_ACTION_ENA |
2574 PACKET3_SH_ACTION_ENA);
2575 radeon_ring_write(ring, 0xFFFFFFFF);
2576 radeon_ring_write(ring, 0);
2577 radeon_ring_write(ring, 10); /* poll interval */
2578 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2579 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002580 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002581 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2582 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2583 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002584 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002585 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2586 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2587 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002588 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002589 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2590 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002591 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002592}
2593
Christian König15d33322011-09-15 19:02:22 +02002594void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002595 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002596 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002597 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002598{
2599 uint64_t addr = semaphore->gpu_addr;
2600 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2601
Christian König0be70432012-03-07 11:28:57 +01002602 if (rdev->family < CHIP_CAYMAN)
2603 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2604
Christian Könige32eb502011-10-23 12:56:27 +02002605 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2606 radeon_ring_write(ring, addr & 0xffffffff);
2607 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002608}
2609
Alex Deucher4d756582012-09-27 15:08:35 -04002610/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04002611 * r600_copy_cpdma - copy pages using the CP DMA engine
2612 *
2613 * @rdev: radeon_device pointer
2614 * @src_offset: src GPU address
2615 * @dst_offset: dst GPU address
2616 * @num_gpu_pages: number of GPU pages to xfer
2617 * @fence: radeon fence object
2618 *
2619 * Copy GPU paging using the CP DMA engine (r6xx+).
2620 * Used by the radeon ttm implementation to move pages if
2621 * registered as the asic copy callback.
2622 */
2623int r600_copy_cpdma(struct radeon_device *rdev,
2624 uint64_t src_offset, uint64_t dst_offset,
2625 unsigned num_gpu_pages,
2626 struct radeon_fence **fence)
2627{
2628 struct radeon_semaphore *sem = NULL;
2629 int ring_index = rdev->asic->copy.blit_ring_index;
2630 struct radeon_ring *ring = &rdev->ring[ring_index];
2631 u32 size_in_bytes, cur_size_in_bytes, tmp;
2632 int i, num_loops;
2633 int r = 0;
2634
2635 r = radeon_semaphore_create(rdev, &sem);
2636 if (r) {
2637 DRM_ERROR("radeon: moving bo (%d).\n", r);
2638 return r;
2639 }
2640
2641 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2642 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04002643 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002644 if (r) {
2645 DRM_ERROR("radeon: moving bo (%d).\n", r);
2646 radeon_semaphore_free(rdev, &sem, NULL);
2647 return r;
2648 }
2649
2650 if (radeon_fence_need_sync(*fence, ring->idx)) {
2651 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2652 ring->idx);
2653 radeon_fence_note_sync(*fence, ring->idx);
2654 } else {
2655 radeon_semaphore_free(rdev, &sem, NULL);
2656 }
2657
Alex Deucher745a39a2013-07-18 09:24:37 -04002658 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2659 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2660 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002661 for (i = 0; i < num_loops; i++) {
2662 cur_size_in_bytes = size_in_bytes;
2663 if (cur_size_in_bytes > 0x1fffff)
2664 cur_size_in_bytes = 0x1fffff;
2665 size_in_bytes -= cur_size_in_bytes;
2666 tmp = upper_32_bits(src_offset) & 0xff;
2667 if (size_in_bytes == 0)
2668 tmp |= PACKET3_CP_DMA_CP_SYNC;
2669 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
2670 radeon_ring_write(ring, src_offset & 0xffffffff);
2671 radeon_ring_write(ring, tmp);
2672 radeon_ring_write(ring, dst_offset & 0xffffffff);
2673 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2674 radeon_ring_write(ring, cur_size_in_bytes);
2675 src_offset += cur_size_in_bytes;
2676 dst_offset += cur_size_in_bytes;
2677 }
2678 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2679 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2680 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
2681
2682 r = radeon_fence_emit(rdev, fence, ring->idx);
2683 if (r) {
2684 radeon_ring_unlock_undo(rdev, ring);
2685 return r;
2686 }
2687
2688 radeon_ring_unlock_commit(rdev, ring);
2689 radeon_semaphore_free(rdev, &sem, *fence);
2690
2691 return r;
2692}
2693
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002694int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2695 uint32_t tiling_flags, uint32_t pitch,
2696 uint32_t offset, uint32_t obj_size)
2697{
2698 /* FIXME: implement */
2699 return 0;
2700}
2701
2702void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2703{
2704 /* FIXME: implement */
2705}
2706
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002707static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002708{
Alex Deucher4d756582012-09-27 15:08:35 -04002709 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002710 int r;
2711
Alex Deucher9e46a482011-01-06 18:49:35 -05002712 /* enable pcie gen2 link */
2713 r600_pcie_gen2_enable(rdev);
2714
Alex Deuchere5903d32013-08-30 08:58:20 -04002715 /* scratch needs to be initialized before MC */
2716 r = r600_vram_scratch_init(rdev);
2717 if (r)
2718 return r;
2719
Alex Deucher6fab3feb2013-08-04 12:13:17 -04002720 r600_mc_program(rdev);
2721
Alex Deucher779720a2009-12-09 19:31:44 -05002722 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2723 r = r600_init_microcode(rdev);
2724 if (r) {
2725 DRM_ERROR("Failed to load firmware!\n");
2726 return r;
2727 }
2728 }
2729
Jerome Glisse1a029b72009-10-06 19:04:30 +02002730 if (rdev->flags & RADEON_IS_AGP) {
2731 r600_agp_enable(rdev);
2732 } else {
2733 r = r600_pcie_gart_enable(rdev);
2734 if (r)
2735 return r;
2736 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002737 r600_gpu_init(rdev);
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002738
Alex Deucher724c80e2010-08-27 18:25:25 -04002739 /* allocate wb buffer */
2740 r = radeon_wb_init(rdev);
2741 if (r)
2742 return r;
2743
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002744 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2745 if (r) {
2746 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2747 return r;
2748 }
2749
Alex Deucher4d756582012-09-27 15:08:35 -04002750 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2751 if (r) {
2752 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2753 return r;
2754 }
2755
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002756 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02002757 if (!rdev->irq.installed) {
2758 r = radeon_irq_kms_init(rdev);
2759 if (r)
2760 return r;
2761 }
2762
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002763 r = r600_irq_init(rdev);
2764 if (r) {
2765 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2766 radeon_irq_kms_fini(rdev);
2767 return r;
2768 }
2769 r600_irq_set(rdev);
2770
Alex Deucher4d756582012-09-27 15:08:35 -04002771 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002772 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002773 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02002774 RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002775 if (r)
2776 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002777
2778 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2779 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2780 DMA_RB_RPTR, DMA_RB_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02002781 DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
Alex Deucher4d756582012-09-27 15:08:35 -04002782 if (r)
2783 return r;
2784
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002785 r = r600_cp_load_microcode(rdev);
2786 if (r)
2787 return r;
2788 r = r600_cp_resume(rdev);
2789 if (r)
2790 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002791
Alex Deucher4d756582012-09-27 15:08:35 -04002792 r = r600_dma_resume(rdev);
2793 if (r)
2794 return r;
2795
Christian König2898c342012-07-05 11:55:34 +02002796 r = radeon_ib_pool_init(rdev);
2797 if (r) {
2798 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002799 return r;
Christian König2898c342012-07-05 11:55:34 +02002800 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002801
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002802 r = r600_audio_init(rdev);
2803 if (r) {
2804 DRM_ERROR("radeon: audio init failed\n");
2805 return r;
2806 }
2807
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002808 return 0;
2809}
2810
Dave Airlie28d52042009-09-21 14:33:58 +10002811void r600_vga_set_state(struct radeon_device *rdev, bool state)
2812{
2813 uint32_t temp;
2814
2815 temp = RREG32(CONFIG_CNTL);
2816 if (state == false) {
2817 temp &= ~(1<<0);
2818 temp |= (1<<1);
2819 } else {
2820 temp &= ~(1<<1);
2821 }
2822 WREG32(CONFIG_CNTL, temp);
2823}
2824
Dave Airliefc30b8e2009-09-18 15:19:37 +10002825int r600_resume(struct radeon_device *rdev)
2826{
2827 int r;
2828
Jerome Glisse1a029b72009-10-06 19:04:30 +02002829 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2830 * posting will perform necessary task to bring back GPU into good
2831 * shape.
2832 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002833 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002834 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002835
Jerome Glisseb15ba512011-11-15 11:48:34 -05002836 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002837 r = r600_startup(rdev);
2838 if (r) {
2839 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002840 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002841 return r;
2842 }
2843
Dave Airliefc30b8e2009-09-18 15:19:37 +10002844 return r;
2845}
2846
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002847int r600_suspend(struct radeon_device *rdev)
2848{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002849 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002850 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002851 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002852 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002853 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002854 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002855
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002856 return 0;
2857}
2858
2859/* Plan is to move initialization in that function and use
2860 * helper function so that radeon_device_init pretty much
2861 * do nothing more than calling asic specific function. This
2862 * should also allow to remove a bunch of callback function
2863 * like vram_info.
2864 */
2865int r600_init(struct radeon_device *rdev)
2866{
2867 int r;
2868
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002869 if (r600_debugfs_mc_info_init(rdev)) {
2870 DRM_ERROR("Failed to register debugfs file for mc !\n");
2871 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002872 /* Read BIOS */
2873 if (!radeon_get_bios(rdev)) {
2874 if (ASIC_IS_AVIVO(rdev))
2875 return -EINVAL;
2876 }
2877 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002878 if (!rdev->is_atom_bios) {
2879 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002880 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002881 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002882 r = radeon_atombios_init(rdev);
2883 if (r)
2884 return r;
2885 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002886 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002887 if (!rdev->bios) {
2888 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2889 return -EINVAL;
2890 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002891 DRM_INFO("GPU not posted. posting now...\n");
2892 atom_asic_init(rdev->mode_info.atom_context);
2893 }
2894 /* Initialize scratch registers */
2895 r600_scratch_init(rdev);
2896 /* Initialize surface registers */
2897 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002898 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002899 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002900 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002901 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002902 if (r)
2903 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002904 if (rdev->flags & RADEON_IS_AGP) {
2905 r = radeon_agp_init(rdev);
2906 if (r)
2907 radeon_agp_disable(rdev);
2908 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002909 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002910 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002911 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002912 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002913 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002914 if (r)
2915 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002916
Christian Könige32eb502011-10-23 12:56:27 +02002917 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2918 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002919
Alex Deucher4d756582012-09-27 15:08:35 -04002920 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2921 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2922
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002923 rdev->ih.ring_obj = NULL;
2924 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002925
Jerome Glisse4aac0472009-09-14 18:29:49 +02002926 r = r600_pcie_gart_init(rdev);
2927 if (r)
2928 return r;
2929
Alex Deucher779720a2009-12-09 19:31:44 -05002930 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002931 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002932 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002933 dev_err(rdev->dev, "disabling GPU acceleration\n");
2934 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002935 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002936 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002937 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002938 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002939 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002940 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002941 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002942 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002943
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002944 return 0;
2945}
2946
2947void r600_fini(struct radeon_device *rdev)
2948{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002949 r600_audio_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002950 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002951 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002952 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002953 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002954 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002955 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002956 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002957 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002958 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002959 radeon_gem_fini(rdev);
2960 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002961 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002962 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002963 kfree(rdev->bios);
2964 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002965}
2966
2967
2968/*
2969 * CS stuff
2970 */
2971void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2972{
Christian König876dc9f2012-05-08 14:24:01 +02002973 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002974 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002975
Christian König45df6802012-07-06 16:22:55 +02002976 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002977 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002978 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2979 radeon_ring_write(ring, ((ring->rptr_save_reg -
2980 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2981 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002982 } else if (rdev->wb.enabled) {
2983 next_rptr = ring->wptr + 5 + 4;
2984 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2985 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2986 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2987 radeon_ring_write(ring, next_rptr);
2988 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002989 }
2990
Christian Könige32eb502011-10-23 12:56:27 +02002991 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2992 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002993#ifdef __BIG_ENDIAN
2994 (2 << 0) |
2995#endif
2996 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002997 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2998 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002999}
3000
Alex Deucherf7128122012-02-23 17:53:45 -05003001int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003002{
Jerome Glissef2e39222012-05-09 15:35:02 +02003003 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003004 uint32_t scratch;
3005 uint32_t tmp = 0;
3006 unsigned i;
3007 int r;
3008
3009 r = radeon_scratch_get(rdev, &scratch);
3010 if (r) {
3011 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3012 return r;
3013 }
3014 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003015 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003016 if (r) {
3017 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003018 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003019 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003020 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3021 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3022 ib.ptr[2] = 0xDEADBEEF;
3023 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003024 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003025 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003026 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003027 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003028 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003029 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003030 if (r) {
3031 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003032 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003033 }
3034 for (i = 0; i < rdev->usec_timeout; i++) {
3035 tmp = RREG32(scratch);
3036 if (tmp == 0xDEADBEEF)
3037 break;
3038 DRM_UDELAY(1);
3039 }
3040 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003041 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003042 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003043 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003044 scratch, tmp);
3045 r = -EINVAL;
3046 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003047free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003048 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003049free_scratch:
3050 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003051 return r;
3052}
3053
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003054/*
3055 * Interrupts
3056 *
3057 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3058 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3059 * writing to the ring and the GPU consuming, the GPU writes to the ring
3060 * and host consumes. As the host irq handler processes interrupts, it
3061 * increments the rptr. When the rptr catches up with the wptr, all the
3062 * current interrupts have been processed.
3063 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003064
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003065void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3066{
3067 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003068
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003069 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003070 rb_bufsz = order_base_2(ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003071 ring_size = (1 << rb_bufsz) * 4;
3072 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003073 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3074 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003075}
3076
Alex Deucher25a857f2012-03-20 17:18:22 -04003077int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003078{
3079 int r;
3080
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003081 /* Allocate ring buffer */
3082 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003083 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003084 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003085 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003086 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003087 if (r) {
3088 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3089 return r;
3090 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003091 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3092 if (unlikely(r != 0))
3093 return r;
3094 r = radeon_bo_pin(rdev->ih.ring_obj,
3095 RADEON_GEM_DOMAIN_GTT,
3096 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003097 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003098 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003099 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3100 return r;
3101 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003102 r = radeon_bo_kmap(rdev->ih.ring_obj,
3103 (void **)&rdev->ih.ring);
3104 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003105 if (r) {
3106 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3107 return r;
3108 }
3109 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003110 return 0;
3111}
3112
Alex Deucher25a857f2012-03-20 17:18:22 -04003113void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003114{
Jerome Glisse4c788672009-11-20 14:29:23 +01003115 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003116 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003117 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3118 if (likely(r == 0)) {
3119 radeon_bo_kunmap(rdev->ih.ring_obj);
3120 radeon_bo_unpin(rdev->ih.ring_obj);
3121 radeon_bo_unreserve(rdev->ih.ring_obj);
3122 }
3123 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003124 rdev->ih.ring = NULL;
3125 rdev->ih.ring_obj = NULL;
3126 }
3127}
3128
Alex Deucher45f9a392010-03-24 13:55:51 -04003129void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003130{
3131
Alex Deucher45f9a392010-03-24 13:55:51 -04003132 if ((rdev->family >= CHIP_RV770) &&
3133 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003134 /* r7xx asics need to soft reset RLC before halting */
3135 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3136 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003137 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003138 WREG32(SRBM_SOFT_RESET, 0);
3139 RREG32(SRBM_SOFT_RESET);
3140 }
3141
3142 WREG32(RLC_CNTL, 0);
3143}
3144
3145static void r600_rlc_start(struct radeon_device *rdev)
3146{
3147 WREG32(RLC_CNTL, RLC_ENABLE);
3148}
3149
Alex Deucher2948f5e2013-04-12 13:52:52 -04003150static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003151{
3152 u32 i;
3153 const __be32 *fw_data;
3154
3155 if (!rdev->rlc_fw)
3156 return -EINVAL;
3157
3158 r600_rlc_stop(rdev);
3159
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003160 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003161
Alex Deucher2948f5e2013-04-12 13:52:52 -04003162 WREG32(RLC_HB_BASE, 0);
3163 WREG32(RLC_HB_RPTR, 0);
3164 WREG32(RLC_HB_WPTR, 0);
3165 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3166 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003167 WREG32(RLC_MC_CNTL, 0);
3168 WREG32(RLC_UCODE_CNTL, 0);
3169
3170 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003171 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003172 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3173 WREG32(RLC_UCODE_ADDR, i);
3174 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3175 }
3176 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003177 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003178 WREG32(RLC_UCODE_ADDR, i);
3179 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3180 }
3181 }
3182 WREG32(RLC_UCODE_ADDR, 0);
3183
3184 r600_rlc_start(rdev);
3185
3186 return 0;
3187}
3188
3189static void r600_enable_interrupts(struct radeon_device *rdev)
3190{
3191 u32 ih_cntl = RREG32(IH_CNTL);
3192 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3193
3194 ih_cntl |= ENABLE_INTR;
3195 ih_rb_cntl |= IH_RB_ENABLE;
3196 WREG32(IH_CNTL, ih_cntl);
3197 WREG32(IH_RB_CNTL, ih_rb_cntl);
3198 rdev->ih.enabled = true;
3199}
3200
Alex Deucher45f9a392010-03-24 13:55:51 -04003201void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003202{
3203 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3204 u32 ih_cntl = RREG32(IH_CNTL);
3205
3206 ih_rb_cntl &= ~IH_RB_ENABLE;
3207 ih_cntl &= ~ENABLE_INTR;
3208 WREG32(IH_RB_CNTL, ih_rb_cntl);
3209 WREG32(IH_CNTL, ih_cntl);
3210 /* set rptr, wptr to 0 */
3211 WREG32(IH_RB_RPTR, 0);
3212 WREG32(IH_RB_WPTR, 0);
3213 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003214 rdev->ih.rptr = 0;
3215}
3216
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003217static void r600_disable_interrupt_state(struct radeon_device *rdev)
3218{
3219 u32 tmp;
3220
Alex Deucher3555e532010-10-08 12:09:12 -04003221 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003222 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3223 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003224 WREG32(GRBM_INT_CNTL, 0);
3225 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003226 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3227 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003228 if (ASIC_IS_DCE3(rdev)) {
3229 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3230 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3231 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3232 WREG32(DC_HPD1_INT_CONTROL, tmp);
3233 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3234 WREG32(DC_HPD2_INT_CONTROL, tmp);
3235 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3236 WREG32(DC_HPD3_INT_CONTROL, tmp);
3237 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3238 WREG32(DC_HPD4_INT_CONTROL, tmp);
3239 if (ASIC_IS_DCE32(rdev)) {
3240 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003241 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003242 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003243 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003244 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3245 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3246 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3247 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003248 } else {
3249 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3250 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3251 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3252 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003253 }
3254 } else {
3255 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3256 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3257 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003258 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003259 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003260 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003261 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003262 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003263 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3264 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3265 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3266 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003267 }
3268}
3269
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003270int r600_irq_init(struct radeon_device *rdev)
3271{
3272 int ret = 0;
3273 int rb_bufsz;
3274 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3275
3276 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003277 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003278 if (ret)
3279 return ret;
3280
3281 /* disable irqs */
3282 r600_disable_interrupts(rdev);
3283
3284 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003285 if (rdev->family >= CHIP_CEDAR)
3286 ret = evergreen_rlc_resume(rdev);
3287 else
3288 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003289 if (ret) {
3290 r600_ih_ring_fini(rdev);
3291 return ret;
3292 }
3293
3294 /* setup interrupt control */
3295 /* set dummy read address to ring address */
3296 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3297 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3298 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3299 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3300 */
3301 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3302 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3303 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3304 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3305
3306 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
Daniel Vetterb72a8922013-07-10 14:11:59 +02003307 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003308
3309 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3310 IH_WPTR_OVERFLOW_CLEAR |
3311 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003312
3313 if (rdev->wb.enabled)
3314 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3315
3316 /* set the writeback address whether it's enabled or not */
3317 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3318 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003319
3320 WREG32(IH_RB_CNTL, ih_rb_cntl);
3321
3322 /* set rptr, wptr to 0 */
3323 WREG32(IH_RB_RPTR, 0);
3324 WREG32(IH_RB_WPTR, 0);
3325
3326 /* Default settings for IH_CNTL (disabled at first) */
3327 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3328 /* RPTR_REARM only works if msi's are enabled */
3329 if (rdev->msi_enabled)
3330 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003331 WREG32(IH_CNTL, ih_cntl);
3332
3333 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003334 if (rdev->family >= CHIP_CEDAR)
3335 evergreen_disable_interrupt_state(rdev);
3336 else
3337 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003338
Dave Airlie20998102012-04-03 11:53:05 +01003339 /* at this point everything should be setup correctly to enable master */
3340 pci_set_master(rdev->pdev);
3341
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003342 /* enable irqs */
3343 r600_enable_interrupts(rdev);
3344
3345 return ret;
3346}
3347
Jerome Glisse0c452492010-01-15 14:44:37 +01003348void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003349{
Alex Deucher45f9a392010-03-24 13:55:51 -04003350 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003351 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003352}
3353
3354void r600_irq_fini(struct radeon_device *rdev)
3355{
3356 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003357 r600_ih_ring_fini(rdev);
3358}
3359
3360int r600_irq_set(struct radeon_device *rdev)
3361{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003362 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3363 u32 mode_int = 0;
3364 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003365 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003366 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003367 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003368 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003369 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003370
Jerome Glisse003e69f2010-01-07 15:39:14 +01003371 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003372 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003373 return -EINVAL;
3374 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003375 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003376 if (!rdev->ih.enabled) {
3377 r600_disable_interrupts(rdev);
3378 /* force the active interrupt state to all disabled */
3379 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003380 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003381 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003382
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003383 if (ASIC_IS_DCE3(rdev)) {
3384 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3385 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3386 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3387 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3388 if (ASIC_IS_DCE32(rdev)) {
3389 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3390 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003391 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3392 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003393 } else {
3394 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3395 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003396 }
3397 } else {
3398 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3399 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3400 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003401 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3402 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003403 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003404
Alex Deucher4d756582012-09-27 15:08:35 -04003405 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003406
Alex Deucher4a6369e2013-04-12 14:04:10 -04003407 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3408 thermal_int = RREG32(CG_THERMAL_INT) &
3409 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04003410 } else if (rdev->family >= CHIP_RV770) {
3411 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3412 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3413 }
3414 if (rdev->irq.dpm_thermal) {
3415 DRM_DEBUG("dpm thermal\n");
3416 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003417 }
3418
Christian Koenig736fc372012-05-17 19:52:00 +02003419 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003420 DRM_DEBUG("r600_irq_set: sw int\n");
3421 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003422 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003423 }
Alex Deucher4d756582012-09-27 15:08:35 -04003424
3425 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3426 DRM_DEBUG("r600_irq_set: sw int dma\n");
3427 dma_cntl |= TRAP_ENABLE;
3428 }
3429
Alex Deucher6f34be52010-11-21 10:59:01 -05003430 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003431 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003432 DRM_DEBUG("r600_irq_set: vblank 0\n");
3433 mode_int |= D1MODE_VBLANK_INT_MASK;
3434 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003435 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003436 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003437 DRM_DEBUG("r600_irq_set: vblank 1\n");
3438 mode_int |= D2MODE_VBLANK_INT_MASK;
3439 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003440 if (rdev->irq.hpd[0]) {
3441 DRM_DEBUG("r600_irq_set: hpd 1\n");
3442 hpd1 |= DC_HPDx_INT_EN;
3443 }
3444 if (rdev->irq.hpd[1]) {
3445 DRM_DEBUG("r600_irq_set: hpd 2\n");
3446 hpd2 |= DC_HPDx_INT_EN;
3447 }
3448 if (rdev->irq.hpd[2]) {
3449 DRM_DEBUG("r600_irq_set: hpd 3\n");
3450 hpd3 |= DC_HPDx_INT_EN;
3451 }
3452 if (rdev->irq.hpd[3]) {
3453 DRM_DEBUG("r600_irq_set: hpd 4\n");
3454 hpd4 |= DC_HPDx_INT_EN;
3455 }
3456 if (rdev->irq.hpd[4]) {
3457 DRM_DEBUG("r600_irq_set: hpd 5\n");
3458 hpd5 |= DC_HPDx_INT_EN;
3459 }
3460 if (rdev->irq.hpd[5]) {
3461 DRM_DEBUG("r600_irq_set: hpd 6\n");
3462 hpd6 |= DC_HPDx_INT_EN;
3463 }
Alex Deucherf122c612012-03-30 08:59:57 -04003464 if (rdev->irq.afmt[0]) {
3465 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3466 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003467 }
Alex Deucherf122c612012-03-30 08:59:57 -04003468 if (rdev->irq.afmt[1]) {
3469 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3470 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003471 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003472
3473 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003474 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003475 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003476 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3477 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003478 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003479 if (ASIC_IS_DCE3(rdev)) {
3480 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3481 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3482 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3483 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3484 if (ASIC_IS_DCE32(rdev)) {
3485 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3486 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003487 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3488 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003489 } else {
3490 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3491 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003492 }
3493 } else {
3494 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3495 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3496 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003497 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3498 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003499 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003500 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3501 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04003502 } else if (rdev->family >= CHIP_RV770) {
3503 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003504 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003505
3506 return 0;
3507}
3508
Andi Kleence580fa2011-10-13 16:08:47 -07003509static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003510{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003511 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003512
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003513 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003514 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3515 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3516 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003517 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003518 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3519 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003520 } else {
3521 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3522 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3523 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003524 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003525 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3526 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3527 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003528 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3529 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003530 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003531 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3532 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003533
Alex Deucher6f34be52010-11-21 10:59:01 -05003534 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3535 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3536 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3537 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3538 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003539 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003540 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003541 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003542 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003543 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003544 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003545 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003546 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003547 if (ASIC_IS_DCE3(rdev)) {
3548 tmp = RREG32(DC_HPD1_INT_CONTROL);
3549 tmp |= DC_HPDx_INT_ACK;
3550 WREG32(DC_HPD1_INT_CONTROL, tmp);
3551 } else {
3552 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3553 tmp |= DC_HPDx_INT_ACK;
3554 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3555 }
3556 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003557 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003558 if (ASIC_IS_DCE3(rdev)) {
3559 tmp = RREG32(DC_HPD2_INT_CONTROL);
3560 tmp |= DC_HPDx_INT_ACK;
3561 WREG32(DC_HPD2_INT_CONTROL, tmp);
3562 } else {
3563 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3564 tmp |= DC_HPDx_INT_ACK;
3565 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3566 }
3567 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003568 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003569 if (ASIC_IS_DCE3(rdev)) {
3570 tmp = RREG32(DC_HPD3_INT_CONTROL);
3571 tmp |= DC_HPDx_INT_ACK;
3572 WREG32(DC_HPD3_INT_CONTROL, tmp);
3573 } else {
3574 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3575 tmp |= DC_HPDx_INT_ACK;
3576 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3577 }
3578 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003579 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003580 tmp = RREG32(DC_HPD4_INT_CONTROL);
3581 tmp |= DC_HPDx_INT_ACK;
3582 WREG32(DC_HPD4_INT_CONTROL, tmp);
3583 }
3584 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003585 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003586 tmp = RREG32(DC_HPD5_INT_CONTROL);
3587 tmp |= DC_HPDx_INT_ACK;
3588 WREG32(DC_HPD5_INT_CONTROL, tmp);
3589 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003590 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003591 tmp = RREG32(DC_HPD5_INT_CONTROL);
3592 tmp |= DC_HPDx_INT_ACK;
3593 WREG32(DC_HPD6_INT_CONTROL, tmp);
3594 }
Alex Deucherf122c612012-03-30 08:59:57 -04003595 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003596 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003597 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003598 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003599 }
3600 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003601 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003602 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003603 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003604 }
3605 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003606 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3607 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3608 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3609 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3610 }
3611 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3612 if (ASIC_IS_DCE3(rdev)) {
3613 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3614 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3615 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3616 } else {
3617 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3618 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3619 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3620 }
Christian Koenigf2594932010-04-10 03:13:16 +02003621 }
3622 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003623}
3624
3625void r600_irq_disable(struct radeon_device *rdev)
3626{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003627 r600_disable_interrupts(rdev);
3628 /* Wait and acknowledge irq */
3629 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003630 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003631 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003632}
3633
Andi Kleence580fa2011-10-13 16:08:47 -07003634static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003635{
3636 u32 wptr, tmp;
3637
Alex Deucher724c80e2010-08-27 18:25:25 -04003638 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003639 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003640 else
3641 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003642
3643 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003644 /* When a ring buffer overflow happen start parsing interrupt
3645 * from the last not overwritten vector (wptr + 16). Hopefully
3646 * this should allow us to catchup.
3647 */
3648 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3649 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3650 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003651 tmp = RREG32(IH_RB_CNTL);
3652 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3653 WREG32(IH_RB_CNTL, tmp);
3654 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003655 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003656}
3657
3658/* r600 IV Ring
3659 * Each IV ring entry is 128 bits:
3660 * [7:0] - interrupt source id
3661 * [31:8] - reserved
3662 * [59:32] - interrupt source data
3663 * [127:60] - reserved
3664 *
3665 * The basic interrupt vector entries
3666 * are decoded as follows:
3667 * src_id src_data description
3668 * 1 0 D1 Vblank
3669 * 1 1 D1 Vline
3670 * 5 0 D2 Vblank
3671 * 5 1 D2 Vline
3672 * 19 0 FP Hot plug detection A
3673 * 19 1 FP Hot plug detection B
3674 * 19 2 DAC A auto-detection
3675 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003676 * 21 4 HDMI block A
3677 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003678 * 176 - CP_INT RB
3679 * 177 - CP_INT IB1
3680 * 178 - CP_INT IB2
3681 * 181 - EOP Interrupt
3682 * 233 - GUI Idle
3683 *
3684 * Note, these are based on r600 and may need to be
3685 * adjusted or added to on newer asics
3686 */
3687
3688int r600_irq_process(struct radeon_device *rdev)
3689{
Dave Airlie682f1a52011-06-18 03:59:51 +00003690 u32 wptr;
3691 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003692 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003693 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003694 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003695 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003696 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003697
Dave Airlie682f1a52011-06-18 03:59:51 +00003698 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003699 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003700
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003701 /* No MSIs, need a dummy read to flush PCI DMAs */
3702 if (!rdev->msi_enabled)
3703 RREG32(IH_RB_WPTR);
3704
Dave Airlie682f1a52011-06-18 03:59:51 +00003705 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003706
3707restart_ih:
3708 /* is somebody else already processing irqs? */
3709 if (atomic_xchg(&rdev->ih.lock, 1))
3710 return IRQ_NONE;
3711
Dave Airlie682f1a52011-06-18 03:59:51 +00003712 rptr = rdev->ih.rptr;
3713 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3714
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003715 /* Order reading of wptr vs. reading of IH ring data */
3716 rmb();
3717
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003718 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003719 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003720
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003721 while (rptr != wptr) {
3722 /* wptr/rptr are in bytes! */
3723 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003724 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3725 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003726
3727 switch (src_id) {
3728 case 1: /* D1 vblank/vline */
3729 switch (src_data) {
3730 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003731 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003732 if (rdev->irq.crtc_vblank_int[0]) {
3733 drm_handle_vblank(rdev->ddev, 0);
3734 rdev->pm.vblank_sync = true;
3735 wake_up(&rdev->irq.vblank_queue);
3736 }
Christian Koenig736fc372012-05-17 19:52:00 +02003737 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003738 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003739 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003740 DRM_DEBUG("IH: D1 vblank\n");
3741 }
3742 break;
3743 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003744 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3745 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003746 DRM_DEBUG("IH: D1 vline\n");
3747 }
3748 break;
3749 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003750 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003751 break;
3752 }
3753 break;
3754 case 5: /* D2 vblank/vline */
3755 switch (src_data) {
3756 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003757 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003758 if (rdev->irq.crtc_vblank_int[1]) {
3759 drm_handle_vblank(rdev->ddev, 1);
3760 rdev->pm.vblank_sync = true;
3761 wake_up(&rdev->irq.vblank_queue);
3762 }
Christian Koenig736fc372012-05-17 19:52:00 +02003763 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003764 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003765 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003766 DRM_DEBUG("IH: D2 vblank\n");
3767 }
3768 break;
3769 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003770 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3771 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003772 DRM_DEBUG("IH: D2 vline\n");
3773 }
3774 break;
3775 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003776 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003777 break;
3778 }
3779 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003780 case 19: /* HPD/DAC hotplug */
3781 switch (src_data) {
3782 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003783 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3784 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003785 queue_hotplug = true;
3786 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003787 }
3788 break;
3789 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003790 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3791 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003792 queue_hotplug = true;
3793 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003794 }
3795 break;
3796 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003797 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3798 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003799 queue_hotplug = true;
3800 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003801 }
3802 break;
3803 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003804 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3805 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003806 queue_hotplug = true;
3807 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003808 }
3809 break;
3810 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003811 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3812 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003813 queue_hotplug = true;
3814 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003815 }
3816 break;
3817 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003818 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3819 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003820 queue_hotplug = true;
3821 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003822 }
3823 break;
3824 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003825 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003826 break;
3827 }
3828 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003829 case 21: /* hdmi */
3830 switch (src_data) {
3831 case 4:
3832 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3833 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3834 queue_hdmi = true;
3835 DRM_DEBUG("IH: HDMI0\n");
3836 }
3837 break;
3838 case 5:
3839 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3840 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3841 queue_hdmi = true;
3842 DRM_DEBUG("IH: HDMI1\n");
3843 }
3844 break;
3845 default:
3846 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3847 break;
3848 }
Christian Koenigf2594932010-04-10 03:13:16 +02003849 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003850 case 176: /* CP_INT in ring buffer */
3851 case 177: /* CP_INT in IB1 */
3852 case 178: /* CP_INT in IB2 */
3853 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003854 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003855 break;
3856 case 181: /* CP EOP event */
3857 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003858 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003859 break;
Alex Deucher4d756582012-09-27 15:08:35 -04003860 case 224: /* DMA trap event */
3861 DRM_DEBUG("IH: DMA trap\n");
3862 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
3863 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003864 case 230: /* thermal low to high */
3865 DRM_DEBUG("IH: thermal low to high\n");
3866 rdev->pm.dpm.thermal.high_to_low = false;
3867 queue_thermal = true;
3868 break;
3869 case 231: /* thermal high to low */
3870 DRM_DEBUG("IH: thermal high to low\n");
3871 rdev->pm.dpm.thermal.high_to_low = true;
3872 queue_thermal = true;
3873 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003874 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003875 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003876 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003877 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003878 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003879 break;
3880 }
3881
3882 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003883 rptr += 16;
3884 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003885 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05003886 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003887 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003888 if (queue_hdmi)
3889 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003890 if (queue_thermal && rdev->pm.dpm_enabled)
3891 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003892 rdev->ih.rptr = rptr;
3893 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02003894 atomic_set(&rdev->ih.lock, 0);
3895
3896 /* make sure wptr hasn't changed while processing */
3897 wptr = r600_get_ih_wptr(rdev);
3898 if (wptr != rptr)
3899 goto restart_ih;
3900
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003901 return IRQ_HANDLED;
3902}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003903
3904/*
3905 * Debugfs info
3906 */
3907#if defined(CONFIG_DEBUG_FS)
3908
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003909static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3910{
3911 struct drm_info_node *node = (struct drm_info_node *) m->private;
3912 struct drm_device *dev = node->minor->dev;
3913 struct radeon_device *rdev = dev->dev_private;
3914
3915 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3916 DREG32_SYS(m, rdev, VM_L2_STATUS);
3917 return 0;
3918}
3919
3920static struct drm_info_list r600_mc_info_list[] = {
3921 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003922};
3923#endif
3924
3925int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3926{
3927#if defined(CONFIG_DEBUG_FS)
3928 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3929#else
3930 return 0;
3931#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003932}
Jerome Glisse062b3892010-02-04 20:36:39 +01003933
3934/**
3935 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3936 * rdev: radeon device structure
3937 * bo: buffer object struct which userspace is waiting for idle
3938 *
3939 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3940 * through ring buffer, this leads to corruption in rendering, see
3941 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3942 * directly perform HDP flush by writing register through MMIO.
3943 */
3944void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3945{
Alex Deucher812d0462010-07-26 18:51:53 -04003946 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003947 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3948 * This seems to cause problems on some AGP cards. Just use the old
3949 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003950 */
Alex Deuchere4884592010-09-27 10:57:10 -04003951 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003952 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003953 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003954 u32 tmp;
3955
3956 WREG32(HDP_DEBUG1, 0);
3957 tmp = readl((void __iomem *)ptr);
3958 } else
3959 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003960}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003961
3962void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3963{
Alex Deucherd5445a12013-03-18 18:52:13 -04003964 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05003965
3966 if (rdev->flags & RADEON_IS_IGP)
3967 return;
3968
3969 if (!(rdev->flags & RADEON_IS_PCIE))
3970 return;
3971
3972 /* x2 cards have a special sequence */
3973 if (ASIC_IS_X2(rdev))
3974 return;
3975
Alex Deucherd5445a12013-03-18 18:52:13 -04003976 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05003977
3978 switch (lanes) {
3979 case 0:
3980 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3981 break;
3982 case 1:
3983 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3984 break;
3985 case 2:
3986 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3987 break;
3988 case 4:
3989 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3990 break;
3991 case 8:
3992 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3993 break;
3994 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04003995 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05003996 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3997 break;
3998 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05003999 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4000 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004001 default:
4002 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4003 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004004 }
4005
Alex Deucher492d2b62012-10-25 16:06:59 -04004006 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004007 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4008 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4009 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4010 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004011
Alex Deucher492d2b62012-10-25 16:06:59 -04004012 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004013}
4014
4015int r600_get_pcie_lanes(struct radeon_device *rdev)
4016{
4017 u32 link_width_cntl;
4018
4019 if (rdev->flags & RADEON_IS_IGP)
4020 return 0;
4021
4022 if (!(rdev->flags & RADEON_IS_PCIE))
4023 return 0;
4024
4025 /* x2 cards have a special sequence */
4026 if (ASIC_IS_X2(rdev))
4027 return 0;
4028
Alex Deucherd5445a12013-03-18 18:52:13 -04004029 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004030
Alex Deucher492d2b62012-10-25 16:06:59 -04004031 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004032
4033 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004034 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4035 return 1;
4036 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4037 return 2;
4038 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4039 return 4;
4040 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4041 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004042 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4043 /* not actually supported */
4044 return 12;
4045 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004046 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4047 default:
4048 return 16;
4049 }
4050}
4051
Alex Deucher9e46a482011-01-06 18:49:35 -05004052static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4053{
4054 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4055 u16 link_cntl2;
4056
Alex Deucherd42dd572011-01-12 20:05:11 -05004057 if (radeon_pcie_gen2 == 0)
4058 return;
4059
Alex Deucher9e46a482011-01-06 18:49:35 -05004060 if (rdev->flags & RADEON_IS_IGP)
4061 return;
4062
4063 if (!(rdev->flags & RADEON_IS_PCIE))
4064 return;
4065
4066 /* x2 cards have a special sequence */
4067 if (ASIC_IS_X2(rdev))
4068 return;
4069
4070 /* only RV6xx+ chips are supported */
4071 if (rdev->family <= CHIP_R600)
4072 return;
4073
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004074 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4075 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004076 return;
4077
Alex Deucher492d2b62012-10-25 16:06:59 -04004078 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004079 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4080 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4081 return;
4082 }
4083
Dave Airlie197bbb32012-06-27 08:35:54 +01004084 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4085
Alex Deucher9e46a482011-01-06 18:49:35 -05004086 /* 55 nm r6xx asics */
4087 if ((rdev->family == CHIP_RV670) ||
4088 (rdev->family == CHIP_RV620) ||
4089 (rdev->family == CHIP_RV635)) {
4090 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004091 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004092 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004093 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4094 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004095 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4096 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4097 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4098 LC_RECONFIG_ARC_MISSING_ESCAPE);
4099 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004100 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004101 } else {
4102 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004103 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004104 }
4105 }
4106
Alex Deucher492d2b62012-10-25 16:06:59 -04004107 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004108 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4109 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4110
4111 /* 55 nm r6xx asics */
4112 if ((rdev->family == CHIP_RV670) ||
4113 (rdev->family == CHIP_RV620) ||
4114 (rdev->family == CHIP_RV635)) {
4115 WREG32(MM_CFGREGS_CNTL, 0x8);
4116 link_cntl2 = RREG32(0x4088);
4117 WREG32(MM_CFGREGS_CNTL, 0);
4118 /* not supported yet */
4119 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4120 return;
4121 }
4122
4123 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4124 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4125 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4126 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4127 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004128 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004129
4130 tmp = RREG32(0x541c);
4131 WREG32(0x541c, tmp | 0x8);
4132 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4133 link_cntl2 = RREG16(0x4088);
4134 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4135 link_cntl2 |= 0x2;
4136 WREG16(0x4088, link_cntl2);
4137 WREG32(MM_CFGREGS_CNTL, 0);
4138
4139 if ((rdev->family == CHIP_RV670) ||
4140 (rdev->family == CHIP_RV620) ||
4141 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004142 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004143 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004144 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004145 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004146 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004147 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004148 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004149 }
4150
Alex Deucher492d2b62012-10-25 16:06:59 -04004151 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004152 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004153 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004154
4155 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004156 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004157 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4158 if (1)
4159 link_width_cntl |= LC_UPCONFIGURE_DIS;
4160 else
4161 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004162 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004163 }
4164}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004165
4166/**
Alex Deucherd0418892013-01-24 10:35:23 -05004167 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004168 *
4169 * @rdev: radeon_device pointer
4170 *
4171 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4172 * Returns the 64 bit clock counter snapshot.
4173 */
Alex Deucherd0418892013-01-24 10:35:23 -05004174uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004175{
4176 uint64_t clock;
4177
4178 mutex_lock(&rdev->gpu_clock_mutex);
4179 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4180 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4181 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4182 mutex_unlock(&rdev->gpu_clock_mutex);
4183 return clock;
4184}