blob: e66e7207735036e2ffab5e18f37854384595bf80 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050040#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
42/* Firmware Names */
43MODULE_FIRMWARE("radeon/R600_pfp.bin");
44MODULE_FIRMWARE("radeon/R600_me.bin");
45MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46MODULE_FIRMWARE("radeon/RV610_me.bin");
47MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48MODULE_FIRMWARE("radeon/RV630_me.bin");
49MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50MODULE_FIRMWARE("radeon/RV620_me.bin");
51MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52MODULE_FIRMWARE("radeon/RV635_me.bin");
53MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54MODULE_FIRMWARE("radeon/RV670_me.bin");
55MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56MODULE_FIRMWARE("radeon/RS780_me.bin");
57MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040059MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040062MODULE_FIRMWARE("radeon/RV730_smc.bin");
63MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100064MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040066MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050067MODULE_FIRMWARE("radeon/R600_rlc.bin");
68MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040069MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040071MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040072MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040076MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040080MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100081MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040082MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040084MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050085MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86MODULE_FIRMWARE("radeon/PALM_me.bin");
87MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040088MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89MODULE_FIRMWARE("radeon/SUMO_me.bin");
90MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092
Alex Deucherf13f7732013-01-18 18:12:22 -050093static const u32 crtc_offsets[2] =
94{
95 0,
96 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
97};
98
Jerome Glisse3ce0a232009-09-08 10:10:24 +100099int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
Jerome Glisse1a029b72009-10-06 19:04:30 +0200101/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400103static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000104void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400105void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500106static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400107extern int evergreen_rlc_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Alex Deucher454d2e22013-02-14 10:04:02 -0500109/**
110 * r600_get_xclk - get the xclk
111 *
112 * @rdev: radeon_device pointer
113 *
114 * Returns the reference clock used by the gfx engine
115 * (r6xx, IGPs, APUs).
116 */
117u32 r600_get_xclk(struct radeon_device *rdev)
118{
119 return rdev->clock.spll.reference_freq;
120}
121
Alex Deucher21a81222010-07-02 12:58:16 -0400122/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500123int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400124{
125 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
126 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500127 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400128
Alex Deucher20d391d2011-02-01 16:12:34 -0500129 if (temp & 0x100)
130 actual_temp -= 256;
131
132 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400133}
134
Alex Deucherce8f5372010-05-07 15:10:16 -0400135void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400136{
137 int i;
138
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 rdev->pm.dynpm_can_upclock = true;
140 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141
142 /* power state array is low to high, default is first */
143 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
144 int min_power_state_index = 0;
145
146 if (rdev->pm.num_power_states > 2)
147 min_power_state_index = 1;
148
Alex Deucherce8f5372010-05-07 15:10:16 -0400149 switch (rdev->pm.dynpm_planned_action) {
150 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400151 rdev->pm.requested_power_state_index = min_power_state_index;
152 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400153 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400155 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 if (rdev->pm.current_power_state_index == min_power_state_index) {
157 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400158 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 } else {
160 if (rdev->pm.active_crtc_count > 1) {
161 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400162 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400163 continue;
164 else if (i >= rdev->pm.current_power_state_index) {
165 rdev->pm.requested_power_state_index =
166 rdev->pm.current_power_state_index;
167 break;
168 } else {
169 rdev->pm.requested_power_state_index = i;
170 break;
171 }
172 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400173 } else {
174 if (rdev->pm.current_power_state_index == 0)
175 rdev->pm.requested_power_state_index =
176 rdev->pm.num_power_states - 1;
177 else
178 rdev->pm.requested_power_state_index =
179 rdev->pm.current_power_state_index - 1;
180 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400181 }
182 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400183 /* don't use the power state if crtcs are active and no display flag is set */
184 if ((rdev->pm.active_crtc_count > 0) &&
185 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
186 clock_info[rdev->pm.requested_clock_mode_index].flags &
187 RADEON_PM_MODE_NO_DISPLAY)) {
188 rdev->pm.requested_power_state_index++;
189 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400190 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400191 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400192 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
193 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400194 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195 } else {
196 if (rdev->pm.active_crtc_count > 1) {
197 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400198 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400199 continue;
200 else if (i <= rdev->pm.current_power_state_index) {
201 rdev->pm.requested_power_state_index =
202 rdev->pm.current_power_state_index;
203 break;
204 } else {
205 rdev->pm.requested_power_state_index = i;
206 break;
207 }
208 }
209 } else
210 rdev->pm.requested_power_state_index =
211 rdev->pm.current_power_state_index + 1;
212 }
213 rdev->pm.requested_clock_mode_index = 0;
214 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400215 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400216 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
217 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400218 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400219 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400220 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400221 default:
222 DRM_ERROR("Requested mode for not defined action\n");
223 return;
224 }
225 } else {
226 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
227 /* for now just select the first power state and switch between clock modes */
228 /* power state array is low to high, default is first (0) */
229 if (rdev->pm.active_crtc_count > 1) {
230 rdev->pm.requested_power_state_index = -1;
231 /* start at 1 as we don't want the default mode */
232 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400233 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400234 continue;
235 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
236 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
237 rdev->pm.requested_power_state_index = i;
238 break;
239 }
240 }
241 /* if nothing selected, grab the default state. */
242 if (rdev->pm.requested_power_state_index == -1)
243 rdev->pm.requested_power_state_index = 0;
244 } else
245 rdev->pm.requested_power_state_index = 1;
246
Alex Deucherce8f5372010-05-07 15:10:16 -0400247 switch (rdev->pm.dynpm_planned_action) {
248 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400252 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
254 if (rdev->pm.current_clock_mode_index == 0) {
255 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 } else
258 rdev->pm.requested_clock_mode_index =
259 rdev->pm.current_clock_mode_index - 1;
260 } else {
261 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400262 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400263 }
Alex Deucherd7311172010-05-03 01:13:14 -0400264 /* don't use the power state if crtcs are active and no display flag is set */
265 if ((rdev->pm.active_crtc_count > 0) &&
266 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
267 clock_info[rdev->pm.requested_clock_mode_index].flags &
268 RADEON_PM_MODE_NO_DISPLAY)) {
269 rdev->pm.requested_clock_mode_index++;
270 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400271 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400272 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400273 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
274 if (rdev->pm.current_clock_mode_index ==
275 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
276 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400278 } else
279 rdev->pm.requested_clock_mode_index =
280 rdev->pm.current_clock_mode_index + 1;
281 } else {
282 rdev->pm.requested_clock_mode_index =
283 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400285 }
286 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400288 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
289 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400291 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400292 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400293 default:
294 DRM_ERROR("Requested mode for not defined action\n");
295 return;
296 }
297 }
298
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000299 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400300 rdev->pm.power_state[rdev->pm.requested_power_state_index].
301 clock_info[rdev->pm.requested_clock_mode_index].sclk,
302 rdev->pm.power_state[rdev->pm.requested_power_state_index].
303 clock_info[rdev->pm.requested_clock_mode_index].mclk,
304 rdev->pm.power_state[rdev->pm.requested_power_state_index].
305 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400306}
307
Alex Deucherce8f5372010-05-07 15:10:16 -0400308void rs780_pm_init_profile(struct radeon_device *rdev)
309{
310 if (rdev->pm.num_power_states == 2) {
311 /* default */
312 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
313 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
314 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
316 /* low sh */
317 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400321 /* mid sh */
322 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400326 /* high sh */
327 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
329 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
331 /* low mh */
332 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400336 /* mid mh */
337 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400341 /* high mh */
342 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
346 } else if (rdev->pm.num_power_states == 3) {
347 /* default */
348 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
349 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
350 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
351 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
352 /* low sh */
353 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
355 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400357 /* mid sh */
358 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400362 /* high sh */
363 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
364 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
365 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
367 /* low mh */
368 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
369 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
370 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400372 /* mid mh */
373 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
374 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
375 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400377 /* high mh */
378 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
379 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
382 } else {
383 /* default */
384 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
385 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
386 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
388 /* low sh */
389 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
390 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
391 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400393 /* mid sh */
394 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
395 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
396 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400398 /* high sh */
399 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
400 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
401 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
403 /* low mh */
404 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
405 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
406 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400408 /* mid mh */
409 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
410 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
411 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400413 /* high mh */
414 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
415 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
416 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
417 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
418 }
419}
420
421void r600_pm_init_profile(struct radeon_device *rdev)
422{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400423 int idx;
424
Alex Deucherce8f5372010-05-07 15:10:16 -0400425 if (rdev->family == CHIP_R600) {
426 /* XXX */
427 /* default */
428 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400431 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 /* low sh */
433 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400436 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400437 /* mid sh */
438 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
441 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400442 /* high sh */
443 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400446 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400447 /* low mh */
448 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
449 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400451 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400452 /* mid mh */
453 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
454 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
455 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
456 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400457 /* high mh */
458 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
459 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
460 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400461 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400462 } else {
463 if (rdev->pm.num_power_states < 4) {
464 /* default */
465 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
466 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
467 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
468 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
469 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400470 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
471 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
472 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400473 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
474 /* mid sh */
475 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
476 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
477 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
478 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400479 /* high sh */
480 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
481 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
482 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
483 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
484 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400485 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
486 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400487 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400488 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
489 /* low mh */
490 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
491 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
492 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
493 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400494 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400495 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
496 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
497 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
498 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
499 } else {
500 /* default */
501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
502 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
503 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
505 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400506 if (rdev->flags & RADEON_IS_MOBILITY)
507 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
508 else
509 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
511 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400514 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400515 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
517 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
518 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400519 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400520 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
521 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
522 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
524 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
525 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400526 if (rdev->flags & RADEON_IS_MOBILITY)
527 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
528 else
529 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
530 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
531 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
532 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400534 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400535 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
536 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
537 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400539 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400540 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
541 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
542 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400543 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
544 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
545 }
546 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400547}
548
Alex Deucher49e02b72010-04-23 17:57:27 -0400549void r600_pm_misc(struct radeon_device *rdev)
550{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400551 int req_ps_idx = rdev->pm.requested_power_state_index;
552 int req_cm_idx = rdev->pm.requested_clock_mode_index;
553 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
554 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400555
Alex Deucher4d601732010-06-07 18:15:18 -0400556 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400557 /* 0xff01 is a flag rather then an actual voltage */
558 if (voltage->voltage == 0xff01)
559 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400560 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400561 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400562 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000563 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400564 }
565 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400566}
567
Alex Deucherdef9ba92010-04-22 12:39:58 -0400568bool r600_gui_idle(struct radeon_device *rdev)
569{
570 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
571 return false;
572 else
573 return true;
574}
575
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500576/* hpd for digital panel detect/disconnect */
577bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
578{
579 bool connected = false;
580
581 if (ASIC_IS_DCE3(rdev)) {
582 switch (hpd) {
583 case RADEON_HPD_1:
584 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
585 connected = true;
586 break;
587 case RADEON_HPD_2:
588 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
589 connected = true;
590 break;
591 case RADEON_HPD_3:
592 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
593 connected = true;
594 break;
595 case RADEON_HPD_4:
596 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
597 connected = true;
598 break;
599 /* DCE 3.2 */
600 case RADEON_HPD_5:
601 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
602 connected = true;
603 break;
604 case RADEON_HPD_6:
605 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
606 connected = true;
607 break;
608 default:
609 break;
610 }
611 } else {
612 switch (hpd) {
613 case RADEON_HPD_1:
614 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
615 connected = true;
616 break;
617 case RADEON_HPD_2:
618 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
619 connected = true;
620 break;
621 case RADEON_HPD_3:
622 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
623 connected = true;
624 break;
625 default:
626 break;
627 }
628 }
629 return connected;
630}
631
632void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500633 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500634{
635 u32 tmp;
636 bool connected = r600_hpd_sense(rdev, hpd);
637
638 if (ASIC_IS_DCE3(rdev)) {
639 switch (hpd) {
640 case RADEON_HPD_1:
641 tmp = RREG32(DC_HPD1_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD1_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_2:
649 tmp = RREG32(DC_HPD2_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD2_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_3:
657 tmp = RREG32(DC_HPD3_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD3_INT_CONTROL, tmp);
663 break;
664 case RADEON_HPD_4:
665 tmp = RREG32(DC_HPD4_INT_CONTROL);
666 if (connected)
667 tmp &= ~DC_HPDx_INT_POLARITY;
668 else
669 tmp |= DC_HPDx_INT_POLARITY;
670 WREG32(DC_HPD4_INT_CONTROL, tmp);
671 break;
672 case RADEON_HPD_5:
673 tmp = RREG32(DC_HPD5_INT_CONTROL);
674 if (connected)
675 tmp &= ~DC_HPDx_INT_POLARITY;
676 else
677 tmp |= DC_HPDx_INT_POLARITY;
678 WREG32(DC_HPD5_INT_CONTROL, tmp);
679 break;
680 /* DCE 3.2 */
681 case RADEON_HPD_6:
682 tmp = RREG32(DC_HPD6_INT_CONTROL);
683 if (connected)
684 tmp &= ~DC_HPDx_INT_POLARITY;
685 else
686 tmp |= DC_HPDx_INT_POLARITY;
687 WREG32(DC_HPD6_INT_CONTROL, tmp);
688 break;
689 default:
690 break;
691 }
692 } else {
693 switch (hpd) {
694 case RADEON_HPD_1:
695 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
701 break;
702 case RADEON_HPD_2:
703 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
704 if (connected)
705 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
706 else
707 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
708 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
709 break;
710 case RADEON_HPD_3:
711 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
712 if (connected)
713 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
714 else
715 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
716 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
717 break;
718 default:
719 break;
720 }
721 }
722}
723
724void r600_hpd_init(struct radeon_device *rdev)
725{
726 struct drm_device *dev = rdev->ddev;
727 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200728 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500729
Alex Deucher64912e92011-11-03 11:21:39 -0400730 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
731 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500732
Jerome Glisse455c89b2012-05-04 11:06:22 -0400733 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
734 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
735 /* don't try to enable hpd on eDP or LVDS avoid breaking the
736 * aux dp channel on imac and help (but not completely fix)
737 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
738 */
739 continue;
740 }
Alex Deucher64912e92011-11-03 11:21:39 -0400741 if (ASIC_IS_DCE3(rdev)) {
742 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
743 if (ASIC_IS_DCE32(rdev))
744 tmp |= DC_HPDx_EN;
745
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 switch (radeon_connector->hpd.hpd) {
747 case RADEON_HPD_1:
748 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 case RADEON_HPD_2:
751 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500752 break;
753 case RADEON_HPD_3:
754 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500755 break;
756 case RADEON_HPD_4:
757 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500758 break;
759 /* DCE 3.2 */
760 case RADEON_HPD_5:
761 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500762 break;
763 case RADEON_HPD_6:
764 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500765 break;
766 default:
767 break;
768 }
Alex Deucher64912e92011-11-03 11:21:39 -0400769 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 switch (radeon_connector->hpd.hpd) {
771 case RADEON_HPD_1:
772 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500773 break;
774 case RADEON_HPD_2:
775 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500776 break;
777 case RADEON_HPD_3:
778 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779 break;
780 default:
781 break;
782 }
783 }
Christian Koenigfb982572012-05-17 01:33:30 +0200784 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400785 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 }
Christian Koenigfb982572012-05-17 01:33:30 +0200787 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500788}
789
790void r600_hpd_fini(struct radeon_device *rdev)
791{
792 struct drm_device *dev = rdev->ddev;
793 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200794 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795
Christian Koenigfb982572012-05-17 01:33:30 +0200796 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
797 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
798 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 switch (radeon_connector->hpd.hpd) {
800 case RADEON_HPD_1:
801 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 case RADEON_HPD_2:
804 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 break;
806 case RADEON_HPD_3:
807 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 case RADEON_HPD_4:
810 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500811 break;
812 /* DCE 3.2 */
813 case RADEON_HPD_5:
814 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500815 break;
816 case RADEON_HPD_6:
817 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500818 break;
819 default:
820 break;
821 }
Christian Koenigfb982572012-05-17 01:33:30 +0200822 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500823 switch (radeon_connector->hpd.hpd) {
824 case RADEON_HPD_1:
825 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500826 break;
827 case RADEON_HPD_2:
828 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 break;
830 case RADEON_HPD_3:
831 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500832 break;
833 default:
834 break;
835 }
836 }
Christian Koenigfb982572012-05-17 01:33:30 +0200837 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500838 }
Christian Koenigfb982572012-05-17 01:33:30 +0200839 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500840}
841
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000843 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000845void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000847 unsigned i;
848 u32 tmp;
849
Dave Airlie2e98f102010-02-15 15:54:45 +1000850 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500851 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
852 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400853 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400854 u32 tmp;
855
856 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
857 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500858 * This seems to cause problems on some AGP cards. Just use the old
859 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400860 */
861 WREG32(HDP_DEBUG1, 0);
862 tmp = readl((void __iomem *)ptr);
863 } else
864 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000865
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000866 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
867 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
868 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
869 for (i = 0; i < rdev->usec_timeout; i++) {
870 /* read MC_STATUS */
871 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
872 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
873 if (tmp == 2) {
874 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
875 return;
876 }
877 if (tmp) {
878 return;
879 }
880 udelay(1);
881 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882}
883
Jerome Glisse4aac0472009-09-14 18:29:49 +0200884int r600_pcie_gart_init(struct radeon_device *rdev)
885{
886 int r;
887
Jerome Glissec9a1be92011-11-03 11:16:49 -0400888 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000889 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 return 0;
891 }
892 /* Initialize common gart structure */
893 r = radeon_gart_init(rdev);
894 if (r)
895 return r;
896 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
897 return radeon_gart_table_vram_alloc(rdev);
898}
899
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400900static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000902 u32 tmp;
903 int r, i;
904
Jerome Glissec9a1be92011-11-03 11:16:49 -0400905 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200906 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
907 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000908 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200909 r = radeon_gart_table_vram_pin(rdev);
910 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000911 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000912 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000913
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000914 /* Setup L2 cache */
915 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
916 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
917 EFFECTIVE_L2_QUEUE_SIZE(7));
918 WREG32(VM_L2_CNTL2, 0);
919 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
920 /* Setup TLB control */
921 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
922 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
923 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
924 ENABLE_WAIT_L2_QUERY;
925 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
926 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
928 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
938 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
939 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200940 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
942 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
943 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
944 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
945 (u32)(rdev->dummy_page.addr >> 12));
946 for (i = 1; i < 7; i++)
947 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
948
949 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000950 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
951 (unsigned)(rdev->mc.gtt_size >> 20),
952 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000953 rdev->gart.ready = true;
954 return 0;
955}
956
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400957static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958{
959 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400960 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000962 /* Disable all tables */
963 for (i = 0; i < 7; i++)
964 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
965
966 /* Disable L2 cache */
967 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
968 EFFECTIVE_L2_QUEUE_SIZE(7));
969 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
970 /* Setup L1 TLB control */
971 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
972 ENABLE_WAIT_L2_QUERY;
973 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400987 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200988}
989
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400990static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200991{
Jerome Glissef9274562010-03-17 14:44:29 +0000992 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200993 r600_pcie_gart_disable(rdev);
994 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995}
996
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400997static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200998{
999 u32 tmp;
1000 int i;
1001
1002 /* Setup L2 cache */
1003 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1004 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1005 EFFECTIVE_L2_QUEUE_SIZE(7));
1006 WREG32(VM_L2_CNTL2, 0);
1007 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1008 /* Setup TLB control */
1009 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1010 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1011 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1012 ENABLE_WAIT_L2_QUERY;
1013 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1026 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1027 for (i = 0; i < 7; i++)
1028 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1029}
1030
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031int r600_mc_wait_for_idle(struct radeon_device *rdev)
1032{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 unsigned i;
1034 u32 tmp;
1035
1036 for (i = 0; i < rdev->usec_timeout; i++) {
1037 /* read MC_STATUS */
1038 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1039 if (!tmp)
1040 return 0;
1041 udelay(1);
1042 }
1043 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044}
1045
Samuel Li65337e62013-04-05 17:50:53 -04001046uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1047{
1048 uint32_t r;
1049
1050 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1051 r = RREG32(R_0028FC_MC_DATA);
1052 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1053 return r;
1054}
1055
1056void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1057{
1058 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1059 S_0028F8_MC_IND_WR_EN(1));
1060 WREG32(R_0028FC_MC_DATA, v);
1061 WREG32(R_0028F8_MC_INDEX, 0x7F);
1062}
1063
Jerome Glissea3c19452009-10-01 18:02:13 +02001064static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065{
Jerome Glissea3c19452009-10-01 18:02:13 +02001066 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001067 u32 tmp;
1068 int i, j;
1069
1070 /* Initialize HDP */
1071 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1072 WREG32((0x2c14 + j), 0x00000000);
1073 WREG32((0x2c18 + j), 0x00000000);
1074 WREG32((0x2c1c + j), 0x00000000);
1075 WREG32((0x2c20 + j), 0x00000000);
1076 WREG32((0x2c24 + j), 0x00000000);
1077 }
1078 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1079
Jerome Glissea3c19452009-10-01 18:02:13 +02001080 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001082 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001083 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001084 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001085 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001087 if (rdev->flags & RADEON_IS_AGP) {
1088 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1089 /* VRAM before AGP */
1090 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1091 rdev->mc.vram_start >> 12);
1092 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1093 rdev->mc.gtt_end >> 12);
1094 } else {
1095 /* VRAM after AGP */
1096 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1097 rdev->mc.gtt_start >> 12);
1098 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1099 rdev->mc.vram_end >> 12);
1100 }
1101 } else {
1102 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1103 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1104 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001105 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001106 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001107 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1108 WREG32(MC_VM_FB_LOCATION, tmp);
1109 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1110 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001111 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001112 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001113 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1114 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001115 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1116 } else {
1117 WREG32(MC_VM_AGP_BASE, 0);
1118 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1119 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1120 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001121 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001122 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001123 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001124 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001125 /* we need to own VRAM, so turn off the VGA renderer here
1126 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001127 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128}
1129
Jerome Glissed594e462010-02-17 21:54:29 +00001130/**
1131 * r600_vram_gtt_location - try to find VRAM & GTT location
1132 * @rdev: radeon device structure holding all necessary informations
1133 * @mc: memory controller structure holding memory informations
1134 *
1135 * Function will place try to place VRAM at same place as in CPU (PCI)
1136 * address space as some GPU seems to have issue when we reprogram at
1137 * different address space.
1138 *
1139 * If there is not enough space to fit the unvisible VRAM after the
1140 * aperture then we limit the VRAM size to the aperture.
1141 *
1142 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1143 * them to be in one from GPU point of view so that we can program GPU to
1144 * catch access outside them (weird GPU policy see ??).
1145 *
1146 * This function will never fails, worst case are limiting VRAM or GTT.
1147 *
1148 * Note: GTT start, end, size should be initialized before calling this
1149 * function on AGP platform.
1150 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001151static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001152{
1153 u64 size_bf, size_af;
1154
1155 if (mc->mc_vram_size > 0xE0000000) {
1156 /* leave room for at least 512M GTT */
1157 dev_warn(rdev->dev, "limiting VRAM\n");
1158 mc->real_vram_size = 0xE0000000;
1159 mc->mc_vram_size = 0xE0000000;
1160 }
1161 if (rdev->flags & RADEON_IS_AGP) {
1162 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001163 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001164 if (size_bf > size_af) {
1165 if (mc->mc_vram_size > size_bf) {
1166 dev_warn(rdev->dev, "limiting VRAM\n");
1167 mc->real_vram_size = size_bf;
1168 mc->mc_vram_size = size_bf;
1169 }
1170 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1171 } else {
1172 if (mc->mc_vram_size > size_af) {
1173 dev_warn(rdev->dev, "limiting VRAM\n");
1174 mc->real_vram_size = size_af;
1175 mc->mc_vram_size = size_af;
1176 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001177 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001178 }
1179 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1180 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1181 mc->mc_vram_size >> 20, mc->vram_start,
1182 mc->vram_end, mc->real_vram_size >> 20);
1183 } else {
1184 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001185 if (rdev->flags & RADEON_IS_IGP) {
1186 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1187 base <<= 24;
1188 }
Jerome Glissed594e462010-02-17 21:54:29 +00001189 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001190 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001191 radeon_gtt_location(rdev, mc);
1192 }
1193}
1194
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001195static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001196{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001197 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001198 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001199 uint32_t h_addr, l_addr;
1200 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001201
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001202 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001204 tmp = RREG32(RAMCFG);
1205 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208 chansize = 64;
1209 } else {
1210 chansize = 32;
1211 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001212 tmp = RREG32(CHMAP);
1213 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1214 case 0:
1215 default:
1216 numchan = 1;
1217 break;
1218 case 1:
1219 numchan = 2;
1220 break;
1221 case 2:
1222 numchan = 4;
1223 break;
1224 case 3:
1225 numchan = 8;
1226 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001228 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001230 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1231 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001232 /* Setup GPU memory space */
1233 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1234 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001235 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001236 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001237
Alex Deucherf8920342010-06-30 12:02:03 -04001238 if (rdev->flags & RADEON_IS_IGP) {
1239 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001240 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001241
1242 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1243 /* Use K8 direct mapping for fast fb access. */
1244 rdev->fastfb_working = false;
1245 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1246 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1247 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1248#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1249 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1250#endif
1251 {
1252 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1253 * memory is present.
1254 */
1255 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1256 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1257 (unsigned long long)rdev->mc.aper_base, k8_addr);
1258 rdev->mc.aper_base = (resource_size_t)k8_addr;
1259 rdev->fastfb_working = true;
1260 }
1261 }
1262 }
Alex Deucherf8920342010-06-30 12:02:03 -04001263 }
Samuel Li65337e62013-04-05 17:50:53 -04001264
Alex Deucherf47299c2010-03-16 20:54:38 -04001265 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001266 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267}
1268
Alex Deucher16cdf042011-10-28 10:30:02 -04001269int r600_vram_scratch_init(struct radeon_device *rdev)
1270{
1271 int r;
1272
1273 if (rdev->vram_scratch.robj == NULL) {
1274 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1275 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001276 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001277 if (r) {
1278 return r;
1279 }
1280 }
1281
1282 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1283 if (unlikely(r != 0))
1284 return r;
1285 r = radeon_bo_pin(rdev->vram_scratch.robj,
1286 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1287 if (r) {
1288 radeon_bo_unreserve(rdev->vram_scratch.robj);
1289 return r;
1290 }
1291 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1292 (void **)&rdev->vram_scratch.ptr);
1293 if (r)
1294 radeon_bo_unpin(rdev->vram_scratch.robj);
1295 radeon_bo_unreserve(rdev->vram_scratch.robj);
1296
1297 return r;
1298}
1299
1300void r600_vram_scratch_fini(struct radeon_device *rdev)
1301{
1302 int r;
1303
1304 if (rdev->vram_scratch.robj == NULL) {
1305 return;
1306 }
1307 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1308 if (likely(r == 0)) {
1309 radeon_bo_kunmap(rdev->vram_scratch.robj);
1310 radeon_bo_unpin(rdev->vram_scratch.robj);
1311 radeon_bo_unreserve(rdev->vram_scratch.robj);
1312 }
1313 radeon_bo_unref(&rdev->vram_scratch.robj);
1314}
1315
Alex Deucher410a3412013-01-18 13:05:39 -05001316void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1317{
1318 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1319
1320 if (hung)
1321 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1322 else
1323 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1324
1325 WREG32(R600_BIOS_3_SCRATCH, tmp);
1326}
1327
Alex Deucherd3cb7812013-01-18 13:53:37 -05001328static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001329{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001330 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001331 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001332 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001333 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001334 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001335 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001336 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001337 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001338 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001339 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001340 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001341 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001342 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001343 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001344 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1345 RREG32(DMA_STATUS_REG));
1346}
1347
Alex Deucherf13f7732013-01-18 18:12:22 -05001348static bool r600_is_display_hung(struct radeon_device *rdev)
1349{
1350 u32 crtc_hung = 0;
1351 u32 crtc_status[2];
1352 u32 i, j, tmp;
1353
1354 for (i = 0; i < rdev->num_crtc; i++) {
1355 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1356 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1357 crtc_hung |= (1 << i);
1358 }
1359 }
1360
1361 for (j = 0; j < 10; j++) {
1362 for (i = 0; i < rdev->num_crtc; i++) {
1363 if (crtc_hung & (1 << i)) {
1364 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1365 if (tmp != crtc_status[i])
1366 crtc_hung &= ~(1 << i);
1367 }
1368 }
1369 if (crtc_hung == 0)
1370 return false;
1371 udelay(100);
1372 }
1373
1374 return true;
1375}
1376
1377static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1378{
1379 u32 reset_mask = 0;
1380 u32 tmp;
1381
1382 /* GRBM_STATUS */
1383 tmp = RREG32(R_008010_GRBM_STATUS);
1384 if (rdev->family >= CHIP_RV770) {
1385 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1386 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1387 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1388 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1389 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1390 reset_mask |= RADEON_RESET_GFX;
1391 } else {
1392 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1393 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1394 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1395 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1396 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1397 reset_mask |= RADEON_RESET_GFX;
1398 }
1399
1400 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1401 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1402 reset_mask |= RADEON_RESET_CP;
1403
1404 if (G_008010_GRBM_EE_BUSY(tmp))
1405 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1406
1407 /* DMA_STATUS_REG */
1408 tmp = RREG32(DMA_STATUS_REG);
1409 if (!(tmp & DMA_IDLE))
1410 reset_mask |= RADEON_RESET_DMA;
1411
1412 /* SRBM_STATUS */
1413 tmp = RREG32(R_000E50_SRBM_STATUS);
1414 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1415 reset_mask |= RADEON_RESET_RLC;
1416
1417 if (G_000E50_IH_BUSY(tmp))
1418 reset_mask |= RADEON_RESET_IH;
1419
1420 if (G_000E50_SEM_BUSY(tmp))
1421 reset_mask |= RADEON_RESET_SEM;
1422
1423 if (G_000E50_GRBM_RQ_PENDING(tmp))
1424 reset_mask |= RADEON_RESET_GRBM;
1425
1426 if (G_000E50_VMC_BUSY(tmp))
1427 reset_mask |= RADEON_RESET_VMC;
1428
1429 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1430 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1431 G_000E50_MCDW_BUSY(tmp))
1432 reset_mask |= RADEON_RESET_MC;
1433
1434 if (r600_is_display_hung(rdev))
1435 reset_mask |= RADEON_RESET_DISPLAY;
1436
Alex Deucherd808fc82013-02-28 10:03:08 -05001437 /* Skip MC reset as it's mostly likely not hung, just busy */
1438 if (reset_mask & RADEON_RESET_MC) {
1439 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1440 reset_mask &= ~RADEON_RESET_MC;
1441 }
1442
Alex Deucherf13f7732013-01-18 18:12:22 -05001443 return reset_mask;
1444}
1445
1446static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001447{
1448 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001449 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1450 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001451
Alex Deucher71e3d152013-01-03 12:20:35 -05001452 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001453 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001454
1455 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1456
Alex Deucherd3cb7812013-01-18 13:53:37 -05001457 r600_print_gpu_status_regs(rdev);
1458
Alex Deucherd3cb7812013-01-18 13:53:37 -05001459 /* Disable CP parsing/prefetching */
1460 if (rdev->family >= CHIP_RV770)
1461 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1462 else
1463 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001464
Alex Deucherd3cb7812013-01-18 13:53:37 -05001465 /* disable the RLC */
1466 WREG32(RLC_CNTL, 0);
1467
1468 if (reset_mask & RADEON_RESET_DMA) {
1469 /* Disable DMA */
1470 tmp = RREG32(DMA_RB_CNTL);
1471 tmp &= ~DMA_RB_ENABLE;
1472 WREG32(DMA_RB_CNTL, tmp);
1473 }
1474
1475 mdelay(50);
1476
Alex Deucherca578022013-01-23 18:56:08 -05001477 rv515_mc_stop(rdev, &save);
1478 if (r600_mc_wait_for_idle(rdev)) {
1479 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1480 }
1481
Alex Deucherd3cb7812013-01-18 13:53:37 -05001482 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1483 if (rdev->family >= CHIP_RV770)
1484 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1485 S_008020_SOFT_RESET_CB(1) |
1486 S_008020_SOFT_RESET_PA(1) |
1487 S_008020_SOFT_RESET_SC(1) |
1488 S_008020_SOFT_RESET_SPI(1) |
1489 S_008020_SOFT_RESET_SX(1) |
1490 S_008020_SOFT_RESET_SH(1) |
1491 S_008020_SOFT_RESET_TC(1) |
1492 S_008020_SOFT_RESET_TA(1) |
1493 S_008020_SOFT_RESET_VC(1) |
1494 S_008020_SOFT_RESET_VGT(1);
1495 else
1496 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1497 S_008020_SOFT_RESET_DB(1) |
1498 S_008020_SOFT_RESET_CB(1) |
1499 S_008020_SOFT_RESET_PA(1) |
1500 S_008020_SOFT_RESET_SC(1) |
1501 S_008020_SOFT_RESET_SMX(1) |
1502 S_008020_SOFT_RESET_SPI(1) |
1503 S_008020_SOFT_RESET_SX(1) |
1504 S_008020_SOFT_RESET_SH(1) |
1505 S_008020_SOFT_RESET_TC(1) |
1506 S_008020_SOFT_RESET_TA(1) |
1507 S_008020_SOFT_RESET_VC(1) |
1508 S_008020_SOFT_RESET_VGT(1);
1509 }
1510
1511 if (reset_mask & RADEON_RESET_CP) {
1512 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1513 S_008020_SOFT_RESET_VGT(1);
1514
1515 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1516 }
1517
1518 if (reset_mask & RADEON_RESET_DMA) {
1519 if (rdev->family >= CHIP_RV770)
1520 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1521 else
1522 srbm_soft_reset |= SOFT_RESET_DMA;
1523 }
1524
Alex Deucherf13f7732013-01-18 18:12:22 -05001525 if (reset_mask & RADEON_RESET_RLC)
1526 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1527
1528 if (reset_mask & RADEON_RESET_SEM)
1529 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1530
1531 if (reset_mask & RADEON_RESET_IH)
1532 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1533
1534 if (reset_mask & RADEON_RESET_GRBM)
1535 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1536
Alex Deucher24178ec2013-01-24 15:00:17 -05001537 if (!(rdev->flags & RADEON_IS_IGP)) {
1538 if (reset_mask & RADEON_RESET_MC)
1539 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1540 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001541
1542 if (reset_mask & RADEON_RESET_VMC)
1543 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1544
Alex Deucherd3cb7812013-01-18 13:53:37 -05001545 if (grbm_soft_reset) {
1546 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1547 tmp |= grbm_soft_reset;
1548 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1549 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1550 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1551
1552 udelay(50);
1553
1554 tmp &= ~grbm_soft_reset;
1555 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1556 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1557 }
1558
1559 if (srbm_soft_reset) {
1560 tmp = RREG32(SRBM_SOFT_RESET);
1561 tmp |= srbm_soft_reset;
1562 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1563 WREG32(SRBM_SOFT_RESET, tmp);
1564 tmp = RREG32(SRBM_SOFT_RESET);
1565
1566 udelay(50);
1567
1568 tmp &= ~srbm_soft_reset;
1569 WREG32(SRBM_SOFT_RESET, tmp);
1570 tmp = RREG32(SRBM_SOFT_RESET);
1571 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001572
1573 /* Wait a little for things to settle down */
1574 mdelay(1);
1575
Jerome Glissea3c19452009-10-01 18:02:13 +02001576 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001577 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001578
Alex Deucherd3cb7812013-01-18 13:53:37 -05001579 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001580}
1581
1582int r600_asic_reset(struct radeon_device *rdev)
1583{
Alex Deucherf13f7732013-01-18 18:12:22 -05001584 u32 reset_mask;
1585
1586 reset_mask = r600_gpu_check_soft_reset(rdev);
1587
1588 if (reset_mask)
1589 r600_set_bios_scratch_engine_hung(rdev, true);
1590
1591 r600_gpu_soft_reset(rdev, reset_mask);
1592
1593 reset_mask = r600_gpu_check_soft_reset(rdev);
1594
1595 if (!reset_mask)
1596 r600_set_bios_scratch_engine_hung(rdev, false);
1597
1598 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001599}
1600
Alex Deucher123bc182013-01-24 11:37:19 -05001601/**
1602 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1603 *
1604 * @rdev: radeon_device pointer
1605 * @ring: radeon_ring structure holding ring information
1606 *
1607 * Check if the GFX engine is locked up.
1608 * Returns true if the engine appears to be locked up, false if not.
1609 */
1610bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001611{
Alex Deucher123bc182013-01-24 11:37:19 -05001612 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001613
Alex Deucher123bc182013-01-24 11:37:19 -05001614 if (!(reset_mask & (RADEON_RESET_GFX |
1615 RADEON_RESET_COMPUTE |
1616 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001617 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001618 return false;
1619 }
1620 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001621 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001622 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001623}
1624
Alex Deucher4d756582012-09-27 15:08:35 -04001625/**
1626 * r600_dma_is_lockup - Check if the DMA engine is locked up
1627 *
1628 * @rdev: radeon_device pointer
1629 * @ring: radeon_ring structure holding ring information
1630 *
Alex Deucher123bc182013-01-24 11:37:19 -05001631 * Check if the async DMA engine is locked up.
Alex Deucher4d756582012-09-27 15:08:35 -04001632 * Returns true if the engine appears to be locked up, false if not.
1633 */
1634bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1635{
Alex Deucher123bc182013-01-24 11:37:19 -05001636 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04001637
Alex Deucher123bc182013-01-24 11:37:19 -05001638 if (!(reset_mask & RADEON_RESET_DMA)) {
Alex Deucher4d756582012-09-27 15:08:35 -04001639 radeon_ring_lockup_update(ring);
1640 return false;
1641 }
1642 /* force ring activities */
1643 radeon_ring_force_activity(rdev, ring);
1644 return radeon_ring_test_lockup(rdev, ring);
1645}
1646
Alex Deucher416a2bd2012-05-31 19:00:25 -04001647u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1648 u32 tiling_pipe_num,
1649 u32 max_rb_num,
1650 u32 total_max_rb_num,
1651 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001652{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001653 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001654 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001655 u32 data = 0, mask = 1 << (max_rb_num - 1);
1656 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001657
Alex Deucher416a2bd2012-05-31 19:00:25 -04001658 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001659 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1660 /* make sure at least one RB is available */
1661 if ((tmp & 0xff) != 0xff)
1662 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001663
Alex Deucher416a2bd2012-05-31 19:00:25 -04001664 rendering_pipe_num = 1 << tiling_pipe_num;
1665 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1666 BUG_ON(rendering_pipe_num < req_rb_num);
1667
1668 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1669 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1670
1671 if (rdev->family <= CHIP_RV740) {
1672 /* r6xx/r7xx */
1673 rb_num_width = 2;
1674 } else {
1675 /* eg+ */
1676 rb_num_width = 4;
1677 }
1678
1679 for (i = 0; i < max_rb_num; i++) {
1680 if (!(mask & disabled_rb_mask)) {
1681 for (j = 0; j < pipe_rb_ratio; j++) {
1682 data <<= rb_num_width;
1683 data |= max_rb_num - i - 1;
1684 }
1685 if (pipe_rb_remain) {
1686 data <<= rb_num_width;
1687 data |= max_rb_num - i - 1;
1688 pipe_rb_remain--;
1689 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001690 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001691 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692 }
1693
Alex Deucher416a2bd2012-05-31 19:00:25 -04001694 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001695}
1696
1697int r600_count_pipe_bits(uint32_t val)
1698{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001699 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001700}
1701
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001702static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001703{
1704 u32 tiling_config;
1705 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001706 u32 cc_rb_backend_disable;
1707 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001708 u32 tmp;
1709 int i, j;
1710 u32 sq_config;
1711 u32 sq_gpr_resource_mgmt_1 = 0;
1712 u32 sq_gpr_resource_mgmt_2 = 0;
1713 u32 sq_thread_resource_mgmt = 0;
1714 u32 sq_stack_resource_mgmt_1 = 0;
1715 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001716 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001717
Alex Deucher416a2bd2012-05-31 19:00:25 -04001718 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001719 switch (rdev->family) {
1720 case CHIP_R600:
1721 rdev->config.r600.max_pipes = 4;
1722 rdev->config.r600.max_tile_pipes = 8;
1723 rdev->config.r600.max_simds = 4;
1724 rdev->config.r600.max_backends = 4;
1725 rdev->config.r600.max_gprs = 256;
1726 rdev->config.r600.max_threads = 192;
1727 rdev->config.r600.max_stack_entries = 256;
1728 rdev->config.r600.max_hw_contexts = 8;
1729 rdev->config.r600.max_gs_threads = 16;
1730 rdev->config.r600.sx_max_export_size = 128;
1731 rdev->config.r600.sx_max_export_pos_size = 16;
1732 rdev->config.r600.sx_max_export_smx_size = 128;
1733 rdev->config.r600.sq_num_cf_insts = 2;
1734 break;
1735 case CHIP_RV630:
1736 case CHIP_RV635:
1737 rdev->config.r600.max_pipes = 2;
1738 rdev->config.r600.max_tile_pipes = 2;
1739 rdev->config.r600.max_simds = 3;
1740 rdev->config.r600.max_backends = 1;
1741 rdev->config.r600.max_gprs = 128;
1742 rdev->config.r600.max_threads = 192;
1743 rdev->config.r600.max_stack_entries = 128;
1744 rdev->config.r600.max_hw_contexts = 8;
1745 rdev->config.r600.max_gs_threads = 4;
1746 rdev->config.r600.sx_max_export_size = 128;
1747 rdev->config.r600.sx_max_export_pos_size = 16;
1748 rdev->config.r600.sx_max_export_smx_size = 128;
1749 rdev->config.r600.sq_num_cf_insts = 2;
1750 break;
1751 case CHIP_RV610:
1752 case CHIP_RV620:
1753 case CHIP_RS780:
1754 case CHIP_RS880:
1755 rdev->config.r600.max_pipes = 1;
1756 rdev->config.r600.max_tile_pipes = 1;
1757 rdev->config.r600.max_simds = 2;
1758 rdev->config.r600.max_backends = 1;
1759 rdev->config.r600.max_gprs = 128;
1760 rdev->config.r600.max_threads = 192;
1761 rdev->config.r600.max_stack_entries = 128;
1762 rdev->config.r600.max_hw_contexts = 4;
1763 rdev->config.r600.max_gs_threads = 4;
1764 rdev->config.r600.sx_max_export_size = 128;
1765 rdev->config.r600.sx_max_export_pos_size = 16;
1766 rdev->config.r600.sx_max_export_smx_size = 128;
1767 rdev->config.r600.sq_num_cf_insts = 1;
1768 break;
1769 case CHIP_RV670:
1770 rdev->config.r600.max_pipes = 4;
1771 rdev->config.r600.max_tile_pipes = 4;
1772 rdev->config.r600.max_simds = 4;
1773 rdev->config.r600.max_backends = 4;
1774 rdev->config.r600.max_gprs = 192;
1775 rdev->config.r600.max_threads = 192;
1776 rdev->config.r600.max_stack_entries = 256;
1777 rdev->config.r600.max_hw_contexts = 8;
1778 rdev->config.r600.max_gs_threads = 16;
1779 rdev->config.r600.sx_max_export_size = 128;
1780 rdev->config.r600.sx_max_export_pos_size = 16;
1781 rdev->config.r600.sx_max_export_smx_size = 128;
1782 rdev->config.r600.sq_num_cf_insts = 2;
1783 break;
1784 default:
1785 break;
1786 }
1787
1788 /* Initialize HDP */
1789 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1790 WREG32((0x2c14 + j), 0x00000000);
1791 WREG32((0x2c18 + j), 0x00000000);
1792 WREG32((0x2c1c + j), 0x00000000);
1793 WREG32((0x2c20 + j), 0x00000000);
1794 WREG32((0x2c24 + j), 0x00000000);
1795 }
1796
1797 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1798
1799 /* Setup tiling */
1800 tiling_config = 0;
1801 ramcfg = RREG32(RAMCFG);
1802 switch (rdev->config.r600.max_tile_pipes) {
1803 case 1:
1804 tiling_config |= PIPE_TILING(0);
1805 break;
1806 case 2:
1807 tiling_config |= PIPE_TILING(1);
1808 break;
1809 case 4:
1810 tiling_config |= PIPE_TILING(2);
1811 break;
1812 case 8:
1813 tiling_config |= PIPE_TILING(3);
1814 break;
1815 default:
1816 break;
1817 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001818 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001819 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001820 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001821 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001822
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001823 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1824 if (tmp > 3) {
1825 tiling_config |= ROW_TILING(3);
1826 tiling_config |= SAMPLE_SPLIT(3);
1827 } else {
1828 tiling_config |= ROW_TILING(tmp);
1829 tiling_config |= SAMPLE_SPLIT(tmp);
1830 }
1831 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001832
1833 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001834 tmp = R6XX_MAX_BACKENDS -
1835 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1836 if (tmp < rdev->config.r600.max_backends) {
1837 rdev->config.r600.max_backends = tmp;
1838 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001839
Alex Deucher416a2bd2012-05-31 19:00:25 -04001840 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1841 tmp = R6XX_MAX_PIPES -
1842 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1843 if (tmp < rdev->config.r600.max_pipes) {
1844 rdev->config.r600.max_pipes = tmp;
1845 }
1846 tmp = R6XX_MAX_SIMDS -
1847 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1848 if (tmp < rdev->config.r600.max_simds) {
1849 rdev->config.r600.max_simds = tmp;
1850 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001851
Alex Deucher416a2bd2012-05-31 19:00:25 -04001852 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1853 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1854 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1855 R6XX_MAX_BACKENDS, disabled_rb_mask);
1856 tiling_config |= tmp << 16;
1857 rdev->config.r600.backend_map = tmp;
1858
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001859 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001860 WREG32(GB_TILING_CONFIG, tiling_config);
1861 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1862 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001863 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001864
Alex Deucherd03f5d52010-02-19 16:22:31 -05001865 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001866 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1867 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1868
1869 /* Setup some CP states */
1870 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1871 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1872
1873 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1874 SYNC_WALKER | SYNC_ALIGNER));
1875 /* Setup various GPU states */
1876 if (rdev->family == CHIP_RV670)
1877 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1878
1879 tmp = RREG32(SX_DEBUG_1);
1880 tmp |= SMX_EVENT_RELEASE;
1881 if ((rdev->family > CHIP_R600))
1882 tmp |= ENABLE_NEW_SMX_ADDRESS;
1883 WREG32(SX_DEBUG_1, tmp);
1884
1885 if (((rdev->family) == CHIP_R600) ||
1886 ((rdev->family) == CHIP_RV630) ||
1887 ((rdev->family) == CHIP_RV610) ||
1888 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001889 ((rdev->family) == CHIP_RS780) ||
1890 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001891 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1892 } else {
1893 WREG32(DB_DEBUG, 0);
1894 }
1895 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1896 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1897
1898 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1899 WREG32(VGT_NUM_INSTANCES, 0);
1900
1901 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1902 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1903
1904 tmp = RREG32(SQ_MS_FIFO_SIZES);
1905 if (((rdev->family) == CHIP_RV610) ||
1906 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001907 ((rdev->family) == CHIP_RS780) ||
1908 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001909 tmp = (CACHE_FIFO_SIZE(0xa) |
1910 FETCH_FIFO_HIWATER(0xa) |
1911 DONE_FIFO_HIWATER(0xe0) |
1912 ALU_UPDATE_FIFO_HIWATER(0x8));
1913 } else if (((rdev->family) == CHIP_R600) ||
1914 ((rdev->family) == CHIP_RV630)) {
1915 tmp &= ~DONE_FIFO_HIWATER(0xff);
1916 tmp |= DONE_FIFO_HIWATER(0x4);
1917 }
1918 WREG32(SQ_MS_FIFO_SIZES, tmp);
1919
1920 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1921 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1922 */
1923 sq_config = RREG32(SQ_CONFIG);
1924 sq_config &= ~(PS_PRIO(3) |
1925 VS_PRIO(3) |
1926 GS_PRIO(3) |
1927 ES_PRIO(3));
1928 sq_config |= (DX9_CONSTS |
1929 VC_ENABLE |
1930 PS_PRIO(0) |
1931 VS_PRIO(1) |
1932 GS_PRIO(2) |
1933 ES_PRIO(3));
1934
1935 if ((rdev->family) == CHIP_R600) {
1936 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1937 NUM_VS_GPRS(124) |
1938 NUM_CLAUSE_TEMP_GPRS(4));
1939 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1940 NUM_ES_GPRS(0));
1941 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1942 NUM_VS_THREADS(48) |
1943 NUM_GS_THREADS(4) |
1944 NUM_ES_THREADS(4));
1945 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1946 NUM_VS_STACK_ENTRIES(128));
1947 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1948 NUM_ES_STACK_ENTRIES(0));
1949 } else if (((rdev->family) == CHIP_RV610) ||
1950 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001951 ((rdev->family) == CHIP_RS780) ||
1952 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001953 /* no vertex cache */
1954 sq_config &= ~VC_ENABLE;
1955
1956 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1957 NUM_VS_GPRS(44) |
1958 NUM_CLAUSE_TEMP_GPRS(2));
1959 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1960 NUM_ES_GPRS(17));
1961 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1962 NUM_VS_THREADS(78) |
1963 NUM_GS_THREADS(4) |
1964 NUM_ES_THREADS(31));
1965 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1966 NUM_VS_STACK_ENTRIES(40));
1967 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1968 NUM_ES_STACK_ENTRIES(16));
1969 } else if (((rdev->family) == CHIP_RV630) ||
1970 ((rdev->family) == CHIP_RV635)) {
1971 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1972 NUM_VS_GPRS(44) |
1973 NUM_CLAUSE_TEMP_GPRS(2));
1974 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1975 NUM_ES_GPRS(18));
1976 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1977 NUM_VS_THREADS(78) |
1978 NUM_GS_THREADS(4) |
1979 NUM_ES_THREADS(31));
1980 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1981 NUM_VS_STACK_ENTRIES(40));
1982 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1983 NUM_ES_STACK_ENTRIES(16));
1984 } else if ((rdev->family) == CHIP_RV670) {
1985 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1986 NUM_VS_GPRS(44) |
1987 NUM_CLAUSE_TEMP_GPRS(2));
1988 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1989 NUM_ES_GPRS(17));
1990 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1991 NUM_VS_THREADS(78) |
1992 NUM_GS_THREADS(4) |
1993 NUM_ES_THREADS(31));
1994 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1995 NUM_VS_STACK_ENTRIES(64));
1996 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1997 NUM_ES_STACK_ENTRIES(64));
1998 }
1999
2000 WREG32(SQ_CONFIG, sq_config);
2001 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2002 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2003 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2004 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2005 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2006
2007 if (((rdev->family) == CHIP_RV610) ||
2008 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002009 ((rdev->family) == CHIP_RS780) ||
2010 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002011 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2012 } else {
2013 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2014 }
2015
2016 /* More default values. 2D/3D driver should adjust as needed */
2017 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2018 S1_X(0x4) | S1_Y(0xc)));
2019 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2020 S1_X(0x2) | S1_Y(0x2) |
2021 S2_X(0xa) | S2_Y(0x6) |
2022 S3_X(0x6) | S3_Y(0xa)));
2023 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2024 S1_X(0x4) | S1_Y(0xc) |
2025 S2_X(0x1) | S2_Y(0x6) |
2026 S3_X(0xa) | S3_Y(0xe)));
2027 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2028 S5_X(0x0) | S5_Y(0x0) |
2029 S6_X(0xb) | S6_Y(0x4) |
2030 S7_X(0x7) | S7_Y(0x8)));
2031
2032 WREG32(VGT_STRMOUT_EN, 0);
2033 tmp = rdev->config.r600.max_pipes * 16;
2034 switch (rdev->family) {
2035 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002036 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002037 case CHIP_RS780:
2038 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002039 tmp += 32;
2040 break;
2041 case CHIP_RV670:
2042 tmp += 128;
2043 break;
2044 default:
2045 break;
2046 }
2047 if (tmp > 256) {
2048 tmp = 256;
2049 }
2050 WREG32(VGT_ES_PER_GS, 128);
2051 WREG32(VGT_GS_PER_ES, tmp);
2052 WREG32(VGT_GS_PER_VS, 2);
2053 WREG32(VGT_GS_VERTEX_REUSE, 16);
2054
2055 /* more default values. 2D/3D driver should adjust as needed */
2056 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2057 WREG32(VGT_STRMOUT_EN, 0);
2058 WREG32(SX_MISC, 0);
2059 WREG32(PA_SC_MODE_CNTL, 0);
2060 WREG32(PA_SC_AA_CONFIG, 0);
2061 WREG32(PA_SC_LINE_STIPPLE, 0);
2062 WREG32(SPI_INPUT_Z, 0);
2063 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2064 WREG32(CB_COLOR7_FRAG, 0);
2065
2066 /* Clear render buffer base addresses */
2067 WREG32(CB_COLOR0_BASE, 0);
2068 WREG32(CB_COLOR1_BASE, 0);
2069 WREG32(CB_COLOR2_BASE, 0);
2070 WREG32(CB_COLOR3_BASE, 0);
2071 WREG32(CB_COLOR4_BASE, 0);
2072 WREG32(CB_COLOR5_BASE, 0);
2073 WREG32(CB_COLOR6_BASE, 0);
2074 WREG32(CB_COLOR7_BASE, 0);
2075 WREG32(CB_COLOR7_FRAG, 0);
2076
2077 switch (rdev->family) {
2078 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002079 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002080 case CHIP_RS780:
2081 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002082 tmp = TC_L2_SIZE(8);
2083 break;
2084 case CHIP_RV630:
2085 case CHIP_RV635:
2086 tmp = TC_L2_SIZE(4);
2087 break;
2088 case CHIP_R600:
2089 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2090 break;
2091 default:
2092 tmp = TC_L2_SIZE(0);
2093 break;
2094 }
2095 WREG32(TC_CNTL, tmp);
2096
2097 tmp = RREG32(HDP_HOST_PATH_CNTL);
2098 WREG32(HDP_HOST_PATH_CNTL, tmp);
2099
2100 tmp = RREG32(ARB_POP);
2101 tmp |= ENABLE_TC128;
2102 WREG32(ARB_POP, tmp);
2103
2104 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2105 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2106 NUM_CLIP_SEQ(3)));
2107 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002108 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002109}
2110
2111
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002112/*
2113 * Indirect registers accessor
2114 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002115u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002116{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002117 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002118
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002119 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2120 (void)RREG32(PCIE_PORT_INDEX);
2121 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002122 return r;
2123}
2124
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002125void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002126{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002127 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2128 (void)RREG32(PCIE_PORT_INDEX);
2129 WREG32(PCIE_PORT_DATA, (v));
2130 (void)RREG32(PCIE_PORT_DATA);
2131}
2132
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002133/*
2134 * CP & Ring
2135 */
2136void r600_cp_stop(struct radeon_device *rdev)
2137{
Dave Airlie53595332011-03-14 09:47:24 +10002138 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002139 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002140 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002141 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142}
2143
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002144int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002145{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002146 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002147 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002148 const char *smc_chip_name = "RV770";
2149 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002150 char fw_name[30];
2151 int err;
2152
2153 DRM_DEBUG("\n");
2154
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002155 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002156 case CHIP_R600:
2157 chip_name = "R600";
2158 rlc_chip_name = "R600";
2159 break;
2160 case CHIP_RV610:
2161 chip_name = "RV610";
2162 rlc_chip_name = "R600";
2163 break;
2164 case CHIP_RV630:
2165 chip_name = "RV630";
2166 rlc_chip_name = "R600";
2167 break;
2168 case CHIP_RV620:
2169 chip_name = "RV620";
2170 rlc_chip_name = "R600";
2171 break;
2172 case CHIP_RV635:
2173 chip_name = "RV635";
2174 rlc_chip_name = "R600";
2175 break;
2176 case CHIP_RV670:
2177 chip_name = "RV670";
2178 rlc_chip_name = "R600";
2179 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002180 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002181 case CHIP_RS880:
2182 chip_name = "RS780";
2183 rlc_chip_name = "R600";
2184 break;
2185 case CHIP_RV770:
2186 chip_name = "RV770";
2187 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002188 smc_chip_name = "RV770";
2189 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002190 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002191 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002192 chip_name = "RV730";
2193 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002194 smc_chip_name = "RV730";
2195 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002196 break;
2197 case CHIP_RV710:
2198 chip_name = "RV710";
2199 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002200 smc_chip_name = "RV710";
2201 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2202 break;
2203 case CHIP_RV740:
2204 chip_name = "RV730";
2205 rlc_chip_name = "R700";
2206 smc_chip_name = "RV740";
2207 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002208 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002209 case CHIP_CEDAR:
2210 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002211 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002212 smc_chip_name = "CEDAR";
2213 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002214 break;
2215 case CHIP_REDWOOD:
2216 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002217 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002218 smc_chip_name = "REDWOOD";
2219 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002220 break;
2221 case CHIP_JUNIPER:
2222 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002223 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002224 smc_chip_name = "JUNIPER";
2225 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002226 break;
2227 case CHIP_CYPRESS:
2228 case CHIP_HEMLOCK:
2229 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002230 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002231 smc_chip_name = "CYPRESS";
2232 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002233 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002234 case CHIP_PALM:
2235 chip_name = "PALM";
2236 rlc_chip_name = "SUMO";
2237 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002238 case CHIP_SUMO:
2239 chip_name = "SUMO";
2240 rlc_chip_name = "SUMO";
2241 break;
2242 case CHIP_SUMO2:
2243 chip_name = "SUMO2";
2244 rlc_chip_name = "SUMO";
2245 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002246 default: BUG();
2247 }
2248
Alex Deucherfe251e22010-03-24 13:36:43 -04002249 if (rdev->family >= CHIP_CEDAR) {
2250 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2251 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002252 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002253 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002254 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2255 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002256 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002257 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002258 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2259 me_req_size = R600_PM4_UCODE_SIZE * 12;
2260 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261 }
2262
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002263 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002264
2265 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002266 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002267 if (err)
2268 goto out;
2269 if (rdev->pfp_fw->size != pfp_req_size) {
2270 printk(KERN_ERR
2271 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2272 rdev->pfp_fw->size, fw_name);
2273 err = -EINVAL;
2274 goto out;
2275 }
2276
2277 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002278 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002279 if (err)
2280 goto out;
2281 if (rdev->me_fw->size != me_req_size) {
2282 printk(KERN_ERR
2283 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2284 rdev->me_fw->size, fw_name);
2285 err = -EINVAL;
2286 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002287
2288 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002289 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002290 if (err)
2291 goto out;
2292 if (rdev->rlc_fw->size != rlc_req_size) {
2293 printk(KERN_ERR
2294 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2295 rdev->rlc_fw->size, fw_name);
2296 err = -EINVAL;
2297 }
2298
Alex Deucherdc50ba72013-06-26 00:33:35 -04002299 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002300 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002301 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002302 if (err) {
2303 printk(KERN_ERR
2304 "smc: error loading firmware \"%s\"\n",
2305 fw_name);
2306 release_firmware(rdev->smc_fw);
2307 rdev->smc_fw = NULL;
2308 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002309 printk(KERN_ERR
2310 "smc: Bogus length %zu in firmware \"%s\"\n",
2311 rdev->smc_fw->size, fw_name);
2312 err = -EINVAL;
2313 }
2314 }
2315
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002316out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002317 if (err) {
2318 if (err != -EINVAL)
2319 printk(KERN_ERR
2320 "r600_cp: Failed to load firmware \"%s\"\n",
2321 fw_name);
2322 release_firmware(rdev->pfp_fw);
2323 rdev->pfp_fw = NULL;
2324 release_firmware(rdev->me_fw);
2325 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002326 release_firmware(rdev->rlc_fw);
2327 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002328 release_firmware(rdev->smc_fw);
2329 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002330 }
2331 return err;
2332}
2333
2334static int r600_cp_load_microcode(struct radeon_device *rdev)
2335{
2336 const __be32 *fw_data;
2337 int i;
2338
2339 if (!rdev->me_fw || !rdev->pfp_fw)
2340 return -EINVAL;
2341
2342 r600_cp_stop(rdev);
2343
Cédric Cano4eace7f2011-02-11 19:45:38 -05002344 WREG32(CP_RB_CNTL,
2345#ifdef __BIG_ENDIAN
2346 BUF_SWAP_32BIT |
2347#endif
2348 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002349
2350 /* Reset cp */
2351 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2352 RREG32(GRBM_SOFT_RESET);
2353 mdelay(15);
2354 WREG32(GRBM_SOFT_RESET, 0);
2355
2356 WREG32(CP_ME_RAM_WADDR, 0);
2357
2358 fw_data = (const __be32 *)rdev->me_fw->data;
2359 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002360 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002361 WREG32(CP_ME_RAM_DATA,
2362 be32_to_cpup(fw_data++));
2363
2364 fw_data = (const __be32 *)rdev->pfp_fw->data;
2365 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002366 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002367 WREG32(CP_PFP_UCODE_DATA,
2368 be32_to_cpup(fw_data++));
2369
2370 WREG32(CP_PFP_UCODE_ADDR, 0);
2371 WREG32(CP_ME_RAM_WADDR, 0);
2372 WREG32(CP_ME_RAM_RADDR, 0);
2373 return 0;
2374}
2375
2376int r600_cp_start(struct radeon_device *rdev)
2377{
Christian Könige32eb502011-10-23 12:56:27 +02002378 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002379 int r;
2380 uint32_t cp_me;
2381
Christian Könige32eb502011-10-23 12:56:27 +02002382 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002383 if (r) {
2384 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2385 return r;
2386 }
Christian Könige32eb502011-10-23 12:56:27 +02002387 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2388 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002389 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002390 radeon_ring_write(ring, 0x0);
2391 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002392 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002393 radeon_ring_write(ring, 0x3);
2394 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002395 }
Christian Könige32eb502011-10-23 12:56:27 +02002396 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2397 radeon_ring_write(ring, 0);
2398 radeon_ring_write(ring, 0);
2399 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002400
2401 cp_me = 0xff;
2402 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2403 return 0;
2404}
2405
2406int r600_cp_resume(struct radeon_device *rdev)
2407{
Christian Könige32eb502011-10-23 12:56:27 +02002408 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002409 u32 tmp;
2410 u32 rb_bufsz;
2411 int r;
2412
2413 /* Reset cp */
2414 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2415 RREG32(GRBM_SOFT_RESET);
2416 mdelay(15);
2417 WREG32(GRBM_SOFT_RESET, 0);
2418
2419 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002420 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002421 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002422#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002423 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002424#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002425 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002426 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002427
2428 /* Set the write pointer delay */
2429 WREG32(CP_RB_WPTR_DELAY, 0);
2430
2431 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002432 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2433 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002434 ring->wptr = 0;
2435 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002436
2437 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002438 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002439 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002440 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2441 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2442
2443 if (rdev->wb.enabled)
2444 WREG32(SCRATCH_UMSK, 0xff);
2445 else {
2446 tmp |= RB_NO_UPDATE;
2447 WREG32(SCRATCH_UMSK, 0);
2448 }
2449
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002450 mdelay(1);
2451 WREG32(CP_RB_CNTL, tmp);
2452
Christian Könige32eb502011-10-23 12:56:27 +02002453 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002454 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2455
Christian Könige32eb502011-10-23 12:56:27 +02002456 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002457
2458 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002459 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002460 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002461 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002462 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002463 return r;
2464 }
2465 return 0;
2466}
2467
Christian Könige32eb502011-10-23 12:56:27 +02002468void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002469{
2470 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002471 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002472
2473 /* Align ring size */
2474 rb_bufsz = drm_order(ring_size / 8);
2475 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002476 ring->ring_size = ring_size;
2477 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002478
Alex Deucher89d35802012-07-17 14:02:31 -04002479 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2480 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2481 if (r) {
2482 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2483 ring->rptr_save_reg = 0;
2484 }
Christian König45df6802012-07-06 16:22:55 +02002485 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002486}
2487
Jerome Glisse655efd32010-02-02 11:51:45 +01002488void r600_cp_fini(struct radeon_device *rdev)
2489{
Christian König45df6802012-07-06 16:22:55 +02002490 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002491 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002492 radeon_ring_fini(rdev, ring);
2493 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002494}
2495
Alex Deucher4d756582012-09-27 15:08:35 -04002496/*
2497 * DMA
2498 * Starting with R600, the GPU has an asynchronous
2499 * DMA engine. The programming model is very similar
2500 * to the 3D engine (ring buffer, IBs, etc.), but the
2501 * DMA controller has it's own packet format that is
2502 * different form the PM4 format used by the 3D engine.
2503 * It supports copying data, writing embedded data,
2504 * solid fills, and a number of other things. It also
2505 * has support for tiling/detiling of buffers.
2506 */
2507/**
2508 * r600_dma_stop - stop the async dma engine
2509 *
2510 * @rdev: radeon_device pointer
2511 *
2512 * Stop the async dma engine (r6xx-evergreen).
2513 */
2514void r600_dma_stop(struct radeon_device *rdev)
2515{
2516 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2517
2518 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2519
2520 rb_cntl &= ~DMA_RB_ENABLE;
2521 WREG32(DMA_RB_CNTL, rb_cntl);
2522
2523 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2524}
2525
2526/**
2527 * r600_dma_resume - setup and start the async dma engine
2528 *
2529 * @rdev: radeon_device pointer
2530 *
2531 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2532 * Returns 0 for success, error for failure.
2533 */
2534int r600_dma_resume(struct radeon_device *rdev)
2535{
2536 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002537 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002538 u32 rb_bufsz;
2539 int r;
2540
2541 /* Reset dma */
2542 if (rdev->family >= CHIP_RV770)
2543 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2544 else
2545 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2546 RREG32(SRBM_SOFT_RESET);
2547 udelay(50);
2548 WREG32(SRBM_SOFT_RESET, 0);
2549
2550 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2551 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2552
2553 /* Set ring buffer size in dwords */
2554 rb_bufsz = drm_order(ring->ring_size / 4);
2555 rb_cntl = rb_bufsz << 1;
2556#ifdef __BIG_ENDIAN
2557 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2558#endif
2559 WREG32(DMA_RB_CNTL, rb_cntl);
2560
2561 /* Initialize the ring buffer's read and write pointers */
2562 WREG32(DMA_RB_RPTR, 0);
2563 WREG32(DMA_RB_WPTR, 0);
2564
2565 /* set the wb address whether it's enabled or not */
2566 WREG32(DMA_RB_RPTR_ADDR_HI,
2567 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2568 WREG32(DMA_RB_RPTR_ADDR_LO,
2569 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2570
2571 if (rdev->wb.enabled)
2572 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2573
2574 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2575
2576 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002577 ib_cntl = DMA_IB_ENABLE;
2578#ifdef __BIG_ENDIAN
2579 ib_cntl |= DMA_IB_SWAP_ENABLE;
2580#endif
2581 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002582
2583 dma_cntl = RREG32(DMA_CNTL);
2584 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2585 WREG32(DMA_CNTL, dma_cntl);
2586
2587 if (rdev->family >= CHIP_RV770)
2588 WREG32(DMA_MODE, 1);
2589
2590 ring->wptr = 0;
2591 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2592
2593 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2594
2595 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2596
2597 ring->ready = true;
2598
2599 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2600 if (r) {
2601 ring->ready = false;
2602 return r;
2603 }
2604
2605 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2606
2607 return 0;
2608}
2609
2610/**
2611 * r600_dma_fini - tear down the async dma engine
2612 *
2613 * @rdev: radeon_device pointer
2614 *
2615 * Stop the async dma engine and free the ring (r6xx-evergreen).
2616 */
2617void r600_dma_fini(struct radeon_device *rdev)
2618{
2619 r600_dma_stop(rdev);
2620 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2621}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002622
2623/*
Christian Königf2ba57b2013-04-08 12:41:29 +02002624 * UVD
2625 */
2626int r600_uvd_rbc_start(struct radeon_device *rdev)
2627{
2628 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2629 uint64_t rptr_addr;
2630 uint32_t rb_bufsz, tmp;
2631 int r;
2632
2633 rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
2634
2635 if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
2636 DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
2637 return -EINVAL;
2638 }
2639
2640 /* force RBC into idle state */
2641 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2642
2643 /* Set the write pointer delay */
2644 WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
2645
2646 /* set the wb address */
2647 WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
2648
2649 /* programm the 4GB memory segment for rptr and ring buffer */
2650 WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
2651 (0x7 << 16) | (0x1 << 31));
2652
2653 /* Initialize the ring buffer's read and write pointers */
2654 WREG32(UVD_RBC_RB_RPTR, 0x0);
2655
2656 ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
2657 WREG32(UVD_RBC_RB_WPTR, ring->wptr);
2658
2659 /* set the ring address */
2660 WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
2661
2662 /* Set ring buffer size */
2663 rb_bufsz = drm_order(ring->ring_size);
2664 rb_bufsz = (0x1 << 8) | rb_bufsz;
2665 WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
2666
2667 ring->ready = true;
2668 r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
2669 if (r) {
2670 ring->ready = false;
2671 return r;
2672 }
2673
2674 r = radeon_ring_lock(rdev, ring, 10);
2675 if (r) {
2676 DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
2677 return r;
2678 }
2679
2680 tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
2681 radeon_ring_write(ring, tmp);
2682 radeon_ring_write(ring, 0xFFFFF);
2683
2684 tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
2685 radeon_ring_write(ring, tmp);
2686 radeon_ring_write(ring, 0xFFFFF);
2687
2688 tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
2689 radeon_ring_write(ring, tmp);
2690 radeon_ring_write(ring, 0xFFFFF);
2691
2692 /* Clear timeout status bits */
2693 radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
2694 radeon_ring_write(ring, 0x8);
2695
2696 radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
Christian König03708b052013-04-23 11:01:31 +02002697 radeon_ring_write(ring, 3);
Christian Königf2ba57b2013-04-08 12:41:29 +02002698
2699 radeon_ring_unlock_commit(rdev, ring);
2700
2701 return 0;
2702}
2703
Christian König2858c002013-08-01 17:34:07 +02002704void r600_uvd_stop(struct radeon_device *rdev)
Christian Königf2ba57b2013-04-08 12:41:29 +02002705{
2706 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2707
2708 /* force RBC into idle state */
2709 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
Christian König2858c002013-08-01 17:34:07 +02002710
2711 /* Stall UMC and register bus before resetting VCPU */
2712 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2713 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2714 mdelay(1);
2715
2716 /* put VCPU into reset */
2717 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2718 mdelay(5);
2719
2720 /* disable VCPU clock */
2721 WREG32(UVD_VCPU_CNTL, 0x0);
2722
2723 /* Unstall UMC and register bus */
2724 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2725 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2726
Christian Königf2ba57b2013-04-08 12:41:29 +02002727 ring->ready = false;
2728}
2729
2730int r600_uvd_init(struct radeon_device *rdev)
2731{
2732 int i, j, r;
Alex Deucher9b1be4d2013-06-07 10:04:54 -04002733 /* disable byte swapping */
2734 u32 lmi_swap_cntl = 0;
2735 u32 mp_swap_cntl = 0;
Christian Königf2ba57b2013-04-08 12:41:29 +02002736
Christian Königb05e9e42013-04-19 16:14:19 +02002737 /* raise clocks while booting up the VCPU */
2738 radeon_set_uvd_clocks(rdev, 53300, 40000);
2739
Christian Königf2ba57b2013-04-08 12:41:29 +02002740 /* disable clock gating */
2741 WREG32(UVD_CGC_GATE, 0);
2742
2743 /* disable interupt */
2744 WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
2745
Christian König2858c002013-08-01 17:34:07 +02002746 /* Stall UMC and register bus before resetting VCPU */
2747 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2748 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2749 mdelay(1);
2750
Christian Königf2ba57b2013-04-08 12:41:29 +02002751 /* put LMI, VCPU, RBC etc... into reset */
2752 WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
2753 LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
2754 CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
2755 mdelay(5);
2756
2757 /* take UVD block out of reset */
2758 WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
2759 mdelay(5);
2760
2761 /* initialize UVD memory controller */
2762 WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
2763 (1 << 21) | (1 << 9) | (1 << 20));
2764
Alex Deucher9b1be4d2013-06-07 10:04:54 -04002765#ifdef __BIG_ENDIAN
2766 /* swap (8 in 32) RB and IB */
2767 lmi_swap_cntl = 0xa;
2768 mp_swap_cntl = 0;
2769#endif
2770 WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
2771 WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
Christian Königf2ba57b2013-04-08 12:41:29 +02002772
2773 WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
2774 WREG32(UVD_MPC_SET_MUXA1, 0x0);
2775 WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
2776 WREG32(UVD_MPC_SET_MUXB1, 0x0);
2777 WREG32(UVD_MPC_SET_ALU, 0);
2778 WREG32(UVD_MPC_SET_MUX, 0x88);
2779
Christian Königf2ba57b2013-04-08 12:41:29 +02002780 /* take all subblocks out of reset, except VCPU */
2781 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2782 mdelay(5);
2783
2784 /* enable VCPU clock */
2785 WREG32(UVD_VCPU_CNTL, 1 << 9);
2786
2787 /* enable UMC */
2788 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2789
2790 /* boot up the VCPU */
2791 WREG32(UVD_SOFT_RESET, 0);
2792 mdelay(10);
2793
2794 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2795
2796 for (i = 0; i < 10; ++i) {
2797 uint32_t status;
2798 for (j = 0; j < 100; ++j) {
2799 status = RREG32(UVD_STATUS);
2800 if (status & 2)
2801 break;
2802 mdelay(10);
2803 }
2804 r = 0;
2805 if (status & 2)
2806 break;
2807
2808 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
2809 WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
2810 mdelay(10);
2811 WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
2812 mdelay(10);
2813 r = -1;
2814 }
Christian Königb05e9e42013-04-19 16:14:19 +02002815
Christian Königf2ba57b2013-04-08 12:41:29 +02002816 if (r) {
2817 DRM_ERROR("UVD not responding, giving up!!!\n");
Christian Königb05e9e42013-04-19 16:14:19 +02002818 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02002819 return r;
2820 }
Christian Königb05e9e42013-04-19 16:14:19 +02002821
Christian Königf2ba57b2013-04-08 12:41:29 +02002822 /* enable interupt */
2823 WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
2824
2825 r = r600_uvd_rbc_start(rdev);
Christian Königb05e9e42013-04-19 16:14:19 +02002826 if (!r)
2827 DRM_INFO("UVD initialized successfully.\n");
Christian Königf2ba57b2013-04-08 12:41:29 +02002828
Christian Königb05e9e42013-04-19 16:14:19 +02002829 /* lower clocks again */
2830 radeon_set_uvd_clocks(rdev, 0, 0);
2831
2832 return r;
Christian Königf2ba57b2013-04-08 12:41:29 +02002833}
2834
2835/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002836 * GPU scratch registers helpers function.
2837 */
2838void r600_scratch_init(struct radeon_device *rdev)
2839{
2840 int i;
2841
2842 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002843 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002844 for (i = 0; i < rdev->scratch.num_reg; i++) {
2845 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002846 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002847 }
2848}
2849
Christian Könige32eb502011-10-23 12:56:27 +02002850int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002851{
2852 uint32_t scratch;
2853 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002854 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002855 int r;
2856
2857 r = radeon_scratch_get(rdev, &scratch);
2858 if (r) {
2859 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2860 return r;
2861 }
2862 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002863 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002864 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002865 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002866 radeon_scratch_free(rdev, scratch);
2867 return r;
2868 }
Christian Könige32eb502011-10-23 12:56:27 +02002869 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2870 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2871 radeon_ring_write(ring, 0xDEADBEEF);
2872 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002873 for (i = 0; i < rdev->usec_timeout; i++) {
2874 tmp = RREG32(scratch);
2875 if (tmp == 0xDEADBEEF)
2876 break;
2877 DRM_UDELAY(1);
2878 }
2879 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002880 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002881 } else {
Christian Königbf852792011-10-13 13:19:22 +02002882 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002883 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002884 r = -EINVAL;
2885 }
2886 radeon_scratch_free(rdev, scratch);
2887 return r;
2888}
2889
Alex Deucher4d756582012-09-27 15:08:35 -04002890/**
2891 * r600_dma_ring_test - simple async dma engine test
2892 *
2893 * @rdev: radeon_device pointer
2894 * @ring: radeon_ring structure holding ring information
2895 *
2896 * Test the DMA engine by writing using it to write an
2897 * value to memory. (r6xx-SI).
2898 * Returns 0 for success, error for failure.
2899 */
2900int r600_dma_ring_test(struct radeon_device *rdev,
2901 struct radeon_ring *ring)
2902{
2903 unsigned i;
2904 int r;
2905 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2906 u32 tmp;
2907
2908 if (!ptr) {
2909 DRM_ERROR("invalid vram scratch pointer\n");
2910 return -EINVAL;
2911 }
2912
2913 tmp = 0xCAFEDEAD;
2914 writel(tmp, ptr);
2915
2916 r = radeon_ring_lock(rdev, ring, 4);
2917 if (r) {
2918 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2919 return r;
2920 }
2921 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2922 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2923 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2924 radeon_ring_write(ring, 0xDEADBEEF);
2925 radeon_ring_unlock_commit(rdev, ring);
2926
2927 for (i = 0; i < rdev->usec_timeout; i++) {
2928 tmp = readl(ptr);
2929 if (tmp == 0xDEADBEEF)
2930 break;
2931 DRM_UDELAY(1);
2932 }
2933
2934 if (i < rdev->usec_timeout) {
2935 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2936 } else {
2937 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2938 ring->idx, tmp);
2939 r = -EINVAL;
2940 }
2941 return r;
2942}
2943
Christian Königf2ba57b2013-04-08 12:41:29 +02002944int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2945{
2946 uint32_t tmp = 0;
2947 unsigned i;
2948 int r;
2949
2950 WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
2951 r = radeon_ring_lock(rdev, ring, 3);
2952 if (r) {
2953 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
2954 ring->idx, r);
2955 return r;
2956 }
2957 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
2958 radeon_ring_write(ring, 0xDEADBEEF);
2959 radeon_ring_unlock_commit(rdev, ring);
2960 for (i = 0; i < rdev->usec_timeout; i++) {
2961 tmp = RREG32(UVD_CONTEXT_ID);
2962 if (tmp == 0xDEADBEEF)
2963 break;
2964 DRM_UDELAY(1);
2965 }
2966
2967 if (i < rdev->usec_timeout) {
2968 DRM_INFO("ring test on %d succeeded in %d usecs\n",
2969 ring->idx, i);
2970 } else {
2971 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2972 ring->idx, tmp);
2973 r = -EINVAL;
2974 }
2975 return r;
2976}
2977
Alex Deucher4d756582012-09-27 15:08:35 -04002978/*
2979 * CP fences/semaphores
2980 */
2981
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002982void r600_fence_ring_emit(struct radeon_device *rdev,
2983 struct radeon_fence *fence)
2984{
Christian Könige32eb502011-10-23 12:56:27 +02002985 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002986
Alex Deucherd0f8a852010-09-04 05:04:34 -04002987 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002988 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002989 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002990 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2991 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2992 PACKET3_VC_ACTION_ENA |
2993 PACKET3_SH_ACTION_ENA);
2994 radeon_ring_write(ring, 0xFFFFFFFF);
2995 radeon_ring_write(ring, 0);
2996 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002997 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002998 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2999 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
3000 radeon_ring_write(ring, addr & 0xffffffff);
3001 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
3002 radeon_ring_write(ring, fence->seq);
3003 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003004 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04003005 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02003006 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3007 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
3008 PACKET3_VC_ACTION_ENA |
3009 PACKET3_SH_ACTION_ENA);
3010 radeon_ring_write(ring, 0xFFFFFFFF);
3011 radeon_ring_write(ring, 0);
3012 radeon_ring_write(ring, 10); /* poll interval */
3013 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
3014 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04003015 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02003016 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3017 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3018 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003019 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02003020 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3021 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3022 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003023 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02003024 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
3025 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003026 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003027}
3028
Christian Königf2ba57b2013-04-08 12:41:29 +02003029void r600_uvd_fence_emit(struct radeon_device *rdev,
3030 struct radeon_fence *fence)
3031{
3032 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian Königc9a6ca42013-07-12 10:05:47 +02003033 uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
Christian Königf2ba57b2013-04-08 12:41:29 +02003034
3035 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
3036 radeon_ring_write(ring, fence->seq);
3037 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3038 radeon_ring_write(ring, addr & 0xffffffff);
3039 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3040 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3041 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3042 radeon_ring_write(ring, 0);
3043
3044 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3045 radeon_ring_write(ring, 0);
3046 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3047 radeon_ring_write(ring, 0);
3048 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3049 radeon_ring_write(ring, 2);
3050 return;
3051}
3052
Christian König15d33322011-09-15 19:02:22 +02003053void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02003054 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02003055 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02003056 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02003057{
3058 uint64_t addr = semaphore->gpu_addr;
3059 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
3060
Christian König0be70432012-03-07 11:28:57 +01003061 if (rdev->family < CHIP_CAYMAN)
3062 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
3063
Christian Könige32eb502011-10-23 12:56:27 +02003064 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
3065 radeon_ring_write(ring, addr & 0xffffffff);
3066 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02003067}
3068
Alex Deucher4d756582012-09-27 15:08:35 -04003069/*
3070 * DMA fences/semaphores
3071 */
3072
3073/**
3074 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
3075 *
3076 * @rdev: radeon_device pointer
3077 * @fence: radeon fence object
3078 *
3079 * Add a DMA fence packet to the ring to write
3080 * the fence seq number and DMA trap packet to generate
3081 * an interrupt if needed (r6xx-r7xx).
3082 */
3083void r600_dma_fence_ring_emit(struct radeon_device *rdev,
3084 struct radeon_fence *fence)
3085{
3086 struct radeon_ring *ring = &rdev->ring[fence->ring];
3087 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05003088
Alex Deucher4d756582012-09-27 15:08:35 -04003089 /* write the fence */
3090 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
3091 radeon_ring_write(ring, addr & 0xfffffffc);
3092 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05003093 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04003094 /* generate an interrupt */
3095 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
3096}
3097
3098/**
3099 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
3100 *
3101 * @rdev: radeon_device pointer
3102 * @ring: radeon_ring structure holding ring information
3103 * @semaphore: radeon semaphore object
3104 * @emit_wait: wait or signal semaphore
3105 *
3106 * Add a DMA semaphore packet to the ring wait on or signal
3107 * other rings (r6xx-SI).
3108 */
3109void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
3110 struct radeon_ring *ring,
3111 struct radeon_semaphore *semaphore,
3112 bool emit_wait)
3113{
3114 u64 addr = semaphore->gpu_addr;
3115 u32 s = emit_wait ? 0 : 1;
3116
3117 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
3118 radeon_ring_write(ring, addr & 0xfffffffc);
3119 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3120}
3121
Christian Königf2ba57b2013-04-08 12:41:29 +02003122void r600_uvd_semaphore_emit(struct radeon_device *rdev,
3123 struct radeon_ring *ring,
3124 struct radeon_semaphore *semaphore,
3125 bool emit_wait)
3126{
3127 uint64_t addr = semaphore->gpu_addr;
3128
3129 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
3130 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
3131
3132 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
3133 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
3134
3135 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
3136 radeon_ring_write(ring, emit_wait ? 1 : 0);
3137}
3138
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003139int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04003140 uint64_t src_offset,
3141 uint64_t dst_offset,
3142 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02003143 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003144{
Christian König220907d2012-05-10 16:46:43 +02003145 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02003146 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01003147 int r;
3148
Christian König220907d2012-05-10 16:46:43 +02003149 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01003150 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01003151 return r;
3152 }
Christian Königf2377502012-05-09 15:35:01 +02003153 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02003154 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003155 return 0;
3156}
3157
Alex Deucher4d756582012-09-27 15:08:35 -04003158/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04003159 * r600_copy_cpdma - copy pages using the CP DMA engine
3160 *
3161 * @rdev: radeon_device pointer
3162 * @src_offset: src GPU address
3163 * @dst_offset: dst GPU address
3164 * @num_gpu_pages: number of GPU pages to xfer
3165 * @fence: radeon fence object
3166 *
3167 * Copy GPU paging using the CP DMA engine (r6xx+).
3168 * Used by the radeon ttm implementation to move pages if
3169 * registered as the asic copy callback.
3170 */
3171int r600_copy_cpdma(struct radeon_device *rdev,
3172 uint64_t src_offset, uint64_t dst_offset,
3173 unsigned num_gpu_pages,
3174 struct radeon_fence **fence)
3175{
3176 struct radeon_semaphore *sem = NULL;
3177 int ring_index = rdev->asic->copy.blit_ring_index;
3178 struct radeon_ring *ring = &rdev->ring[ring_index];
3179 u32 size_in_bytes, cur_size_in_bytes, tmp;
3180 int i, num_loops;
3181 int r = 0;
3182
3183 r = radeon_semaphore_create(rdev, &sem);
3184 if (r) {
3185 DRM_ERROR("radeon: moving bo (%d).\n", r);
3186 return r;
3187 }
3188
3189 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
3190 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04003191 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04003192 if (r) {
3193 DRM_ERROR("radeon: moving bo (%d).\n", r);
3194 radeon_semaphore_free(rdev, &sem, NULL);
3195 return r;
3196 }
3197
3198 if (radeon_fence_need_sync(*fence, ring->idx)) {
3199 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3200 ring->idx);
3201 radeon_fence_note_sync(*fence, ring->idx);
3202 } else {
3203 radeon_semaphore_free(rdev, &sem, NULL);
3204 }
3205
Alex Deucher745a39a2013-07-18 09:24:37 -04003206 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3207 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3208 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04003209 for (i = 0; i < num_loops; i++) {
3210 cur_size_in_bytes = size_in_bytes;
3211 if (cur_size_in_bytes > 0x1fffff)
3212 cur_size_in_bytes = 0x1fffff;
3213 size_in_bytes -= cur_size_in_bytes;
3214 tmp = upper_32_bits(src_offset) & 0xff;
3215 if (size_in_bytes == 0)
3216 tmp |= PACKET3_CP_DMA_CP_SYNC;
3217 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
3218 radeon_ring_write(ring, src_offset & 0xffffffff);
3219 radeon_ring_write(ring, tmp);
3220 radeon_ring_write(ring, dst_offset & 0xffffffff);
3221 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
3222 radeon_ring_write(ring, cur_size_in_bytes);
3223 src_offset += cur_size_in_bytes;
3224 dst_offset += cur_size_in_bytes;
3225 }
3226 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3227 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3228 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
3229
3230 r = radeon_fence_emit(rdev, fence, ring->idx);
3231 if (r) {
3232 radeon_ring_unlock_undo(rdev, ring);
3233 return r;
3234 }
3235
3236 radeon_ring_unlock_commit(rdev, ring);
3237 radeon_semaphore_free(rdev, &sem, *fence);
3238
3239 return r;
3240}
3241
3242/**
Alex Deucher4d756582012-09-27 15:08:35 -04003243 * r600_copy_dma - copy pages using the DMA engine
3244 *
3245 * @rdev: radeon_device pointer
3246 * @src_offset: src GPU address
3247 * @dst_offset: dst GPU address
3248 * @num_gpu_pages: number of GPU pages to xfer
3249 * @fence: radeon fence object
3250 *
Alex Deucher43fb7782013-01-04 09:24:18 -05003251 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04003252 * Used by the radeon ttm implementation to move pages if
3253 * registered as the asic copy callback.
3254 */
3255int r600_copy_dma(struct radeon_device *rdev,
3256 uint64_t src_offset, uint64_t dst_offset,
3257 unsigned num_gpu_pages,
3258 struct radeon_fence **fence)
3259{
3260 struct radeon_semaphore *sem = NULL;
3261 int ring_index = rdev->asic->copy.dma_ring_index;
3262 struct radeon_ring *ring = &rdev->ring[ring_index];
3263 u32 size_in_dw, cur_size_in_dw;
3264 int i, num_loops;
3265 int r = 0;
3266
3267 r = radeon_semaphore_create(rdev, &sem);
3268 if (r) {
3269 DRM_ERROR("radeon: moving bo (%d).\n", r);
3270 return r;
3271 }
3272
3273 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05003274 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
3275 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04003276 if (r) {
3277 DRM_ERROR("radeon: moving bo (%d).\n", r);
3278 radeon_semaphore_free(rdev, &sem, NULL);
3279 return r;
3280 }
3281
3282 if (radeon_fence_need_sync(*fence, ring->idx)) {
3283 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3284 ring->idx);
3285 radeon_fence_note_sync(*fence, ring->idx);
3286 } else {
3287 radeon_semaphore_free(rdev, &sem, NULL);
3288 }
3289
3290 for (i = 0; i < num_loops; i++) {
3291 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05003292 if (cur_size_in_dw > 0xFFFE)
3293 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04003294 size_in_dw -= cur_size_in_dw;
3295 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
3296 radeon_ring_write(ring, dst_offset & 0xfffffffc);
3297 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05003298 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
3299 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04003300 src_offset += cur_size_in_dw * 4;
3301 dst_offset += cur_size_in_dw * 4;
3302 }
3303
3304 r = radeon_fence_emit(rdev, fence, ring->idx);
3305 if (r) {
3306 radeon_ring_unlock_undo(rdev, ring);
3307 return r;
3308 }
3309
3310 radeon_ring_unlock_commit(rdev, ring);
3311 radeon_semaphore_free(rdev, &sem, *fence);
3312
3313 return r;
3314}
3315
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003316int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3317 uint32_t tiling_flags, uint32_t pitch,
3318 uint32_t offset, uint32_t obj_size)
3319{
3320 /* FIXME: implement */
3321 return 0;
3322}
3323
3324void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3325{
3326 /* FIXME: implement */
3327}
3328
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003329static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003330{
Alex Deucher4d756582012-09-27 15:08:35 -04003331 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003332 int r;
3333
Alex Deucher9e46a482011-01-06 18:49:35 -05003334 /* enable pcie gen2 link */
3335 r600_pcie_gen2_enable(rdev);
3336
Alex Deucher6fab3feb2013-08-04 12:13:17 -04003337 r600_mc_program(rdev);
3338
Alex Deucher779720a2009-12-09 19:31:44 -05003339 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3340 r = r600_init_microcode(rdev);
3341 if (r) {
3342 DRM_ERROR("Failed to load firmware!\n");
3343 return r;
3344 }
3345 }
3346
Alex Deucher16cdf042011-10-28 10:30:02 -04003347 r = r600_vram_scratch_init(rdev);
3348 if (r)
3349 return r;
3350
Jerome Glisse1a029b72009-10-06 19:04:30 +02003351 if (rdev->flags & RADEON_IS_AGP) {
3352 r600_agp_enable(rdev);
3353 } else {
3354 r = r600_pcie_gart_enable(rdev);
3355 if (r)
3356 return r;
3357 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003358 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01003359 r = r600_blit_init(rdev);
3360 if (r) {
3361 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003362 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01003363 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
3364 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04003365
Alex Deucher724c80e2010-08-27 18:25:25 -04003366 /* allocate wb buffer */
3367 r = radeon_wb_init(rdev);
3368 if (r)
3369 return r;
3370
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003371 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3372 if (r) {
3373 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3374 return r;
3375 }
3376
Alex Deucher4d756582012-09-27 15:08:35 -04003377 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
3378 if (r) {
3379 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
3380 return r;
3381 }
3382
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003383 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003384 if (!rdev->irq.installed) {
3385 r = radeon_irq_kms_init(rdev);
3386 if (r)
3387 return r;
3388 }
3389
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003390 r = r600_irq_init(rdev);
3391 if (r) {
3392 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3393 radeon_irq_kms_fini(rdev);
3394 return r;
3395 }
3396 r600_irq_set(rdev);
3397
Alex Deucher4d756582012-09-27 15:08:35 -04003398 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02003399 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003400 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3401 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003402 if (r)
3403 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04003404
3405 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
3406 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
3407 DMA_RB_RPTR, DMA_RB_WPTR,
3408 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3409 if (r)
3410 return r;
3411
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003412 r = r600_cp_load_microcode(rdev);
3413 if (r)
3414 return r;
3415 r = r600_cp_resume(rdev);
3416 if (r)
3417 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04003418
Alex Deucher4d756582012-09-27 15:08:35 -04003419 r = r600_dma_resume(rdev);
3420 if (r)
3421 return r;
3422
Christian König2898c342012-07-05 11:55:34 +02003423 r = radeon_ib_pool_init(rdev);
3424 if (r) {
3425 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003426 return r;
Christian König2898c342012-07-05 11:55:34 +02003427 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003428
Alex Deucherd4e30ef2012-06-04 17:18:51 -04003429 r = r600_audio_init(rdev);
3430 if (r) {
3431 DRM_ERROR("radeon: audio init failed\n");
3432 return r;
3433 }
3434
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003435 return 0;
3436}
3437
Dave Airlie28d52042009-09-21 14:33:58 +10003438void r600_vga_set_state(struct radeon_device *rdev, bool state)
3439{
3440 uint32_t temp;
3441
3442 temp = RREG32(CONFIG_CNTL);
3443 if (state == false) {
3444 temp &= ~(1<<0);
3445 temp |= (1<<1);
3446 } else {
3447 temp &= ~(1<<1);
3448 }
3449 WREG32(CONFIG_CNTL, temp);
3450}
3451
Dave Airliefc30b8e2009-09-18 15:19:37 +10003452int r600_resume(struct radeon_device *rdev)
3453{
3454 int r;
3455
Jerome Glisse1a029b72009-10-06 19:04:30 +02003456 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3457 * posting will perform necessary task to bring back GPU into good
3458 * shape.
3459 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10003460 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003461 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10003462
Jerome Glisseb15ba512011-11-15 11:48:34 -05003463 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003464 r = r600_startup(rdev);
3465 if (r) {
3466 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003467 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003468 return r;
3469 }
3470
Dave Airliefc30b8e2009-09-18 15:19:37 +10003471 return r;
3472}
3473
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003474int r600_suspend(struct radeon_device *rdev)
3475{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01003476 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003477 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003478 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003479 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003480 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003481 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003482
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003483 return 0;
3484}
3485
3486/* Plan is to move initialization in that function and use
3487 * helper function so that radeon_device_init pretty much
3488 * do nothing more than calling asic specific function. This
3489 * should also allow to remove a bunch of callback function
3490 * like vram_info.
3491 */
3492int r600_init(struct radeon_device *rdev)
3493{
3494 int r;
3495
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003496 if (r600_debugfs_mc_info_init(rdev)) {
3497 DRM_ERROR("Failed to register debugfs file for mc !\n");
3498 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003499 /* Read BIOS */
3500 if (!radeon_get_bios(rdev)) {
3501 if (ASIC_IS_AVIVO(rdev))
3502 return -EINVAL;
3503 }
3504 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003505 if (!rdev->is_atom_bios) {
3506 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003507 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003508 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003509 r = radeon_atombios_init(rdev);
3510 if (r)
3511 return r;
3512 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003513 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003514 if (!rdev->bios) {
3515 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3516 return -EINVAL;
3517 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003518 DRM_INFO("GPU not posted. posting now...\n");
3519 atom_asic_init(rdev->mode_info.atom_context);
3520 }
3521 /* Initialize scratch registers */
3522 r600_scratch_init(rdev);
3523 /* Initialize surface registers */
3524 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003525 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003526 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003527 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003528 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003529 if (r)
3530 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003531 if (rdev->flags & RADEON_IS_AGP) {
3532 r = radeon_agp_init(rdev);
3533 if (r)
3534 radeon_agp_disable(rdev);
3535 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003536 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003537 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003538 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003539 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003540 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003541 if (r)
3542 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003543
Christian Könige32eb502011-10-23 12:56:27 +02003544 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3545 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003546
Alex Deucher4d756582012-09-27 15:08:35 -04003547 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3548 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3549
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003550 rdev->ih.ring_obj = NULL;
3551 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003552
Jerome Glisse4aac0472009-09-14 18:29:49 +02003553 r = r600_pcie_gart_init(rdev);
3554 if (r)
3555 return r;
3556
Alex Deucher779720a2009-12-09 19:31:44 -05003557 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003558 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003559 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003560 dev_err(rdev->dev, "disabling GPU acceleration\n");
3561 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003562 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003563 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003564 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003565 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003566 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003567 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003568 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003569 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003570
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003571 return 0;
3572}
3573
3574void r600_fini(struct radeon_device *rdev)
3575{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003576 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003577 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003578 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003579 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003580 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003581 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003582 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003583 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003584 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003585 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003586 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003587 radeon_gem_fini(rdev);
3588 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003589 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003590 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003591 kfree(rdev->bios);
3592 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003593}
3594
3595
3596/*
3597 * CS stuff
3598 */
3599void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3600{
Christian König876dc9f2012-05-08 14:24:01 +02003601 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003602 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003603
Christian König45df6802012-07-06 16:22:55 +02003604 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003605 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003606 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3607 radeon_ring_write(ring, ((ring->rptr_save_reg -
3608 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3609 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003610 } else if (rdev->wb.enabled) {
3611 next_rptr = ring->wptr + 5 + 4;
3612 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3613 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3614 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3615 radeon_ring_write(ring, next_rptr);
3616 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003617 }
3618
Christian Könige32eb502011-10-23 12:56:27 +02003619 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3620 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003621#ifdef __BIG_ENDIAN
3622 (2 << 0) |
3623#endif
3624 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003625 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3626 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003627}
3628
Christian Königf2ba57b2013-04-08 12:41:29 +02003629void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3630{
3631 struct radeon_ring *ring = &rdev->ring[ib->ring];
3632
3633 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
3634 radeon_ring_write(ring, ib->gpu_addr);
3635 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
3636 radeon_ring_write(ring, ib->length_dw);
3637}
3638
Alex Deucherf7128122012-02-23 17:53:45 -05003639int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003640{
Jerome Glissef2e39222012-05-09 15:35:02 +02003641 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003642 uint32_t scratch;
3643 uint32_t tmp = 0;
3644 unsigned i;
3645 int r;
3646
3647 r = radeon_scratch_get(rdev, &scratch);
3648 if (r) {
3649 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3650 return r;
3651 }
3652 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003653 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003654 if (r) {
3655 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003656 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003657 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003658 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3659 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3660 ib.ptr[2] = 0xDEADBEEF;
3661 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003662 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003663 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003664 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003665 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003666 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003667 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003668 if (r) {
3669 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003670 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003671 }
3672 for (i = 0; i < rdev->usec_timeout; i++) {
3673 tmp = RREG32(scratch);
3674 if (tmp == 0xDEADBEEF)
3675 break;
3676 DRM_UDELAY(1);
3677 }
3678 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003679 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003680 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003681 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003682 scratch, tmp);
3683 r = -EINVAL;
3684 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003685free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003686 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003687free_scratch:
3688 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003689 return r;
3690}
3691
Alex Deucher4d756582012-09-27 15:08:35 -04003692/**
3693 * r600_dma_ib_test - test an IB on the DMA engine
3694 *
3695 * @rdev: radeon_device pointer
3696 * @ring: radeon_ring structure holding ring information
3697 *
3698 * Test a simple IB in the DMA ring (r6xx-SI).
3699 * Returns 0 on success, error on failure.
3700 */
3701int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3702{
3703 struct radeon_ib ib;
3704 unsigned i;
3705 int r;
3706 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3707 u32 tmp = 0;
3708
3709 if (!ptr) {
3710 DRM_ERROR("invalid vram scratch pointer\n");
3711 return -EINVAL;
3712 }
3713
3714 tmp = 0xCAFEDEAD;
3715 writel(tmp, ptr);
3716
3717 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3718 if (r) {
3719 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3720 return r;
3721 }
3722
3723 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3724 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3725 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3726 ib.ptr[3] = 0xDEADBEEF;
3727 ib.length_dw = 4;
3728
3729 r = radeon_ib_schedule(rdev, &ib, NULL);
3730 if (r) {
3731 radeon_ib_free(rdev, &ib);
3732 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3733 return r;
3734 }
3735 r = radeon_fence_wait(ib.fence, false);
3736 if (r) {
3737 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3738 return r;
3739 }
3740 for (i = 0; i < rdev->usec_timeout; i++) {
3741 tmp = readl(ptr);
3742 if (tmp == 0xDEADBEEF)
3743 break;
3744 DRM_UDELAY(1);
3745 }
3746 if (i < rdev->usec_timeout) {
3747 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3748 } else {
3749 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3750 r = -EINVAL;
3751 }
3752 radeon_ib_free(rdev, &ib);
3753 return r;
3754}
3755
Christian Königf2ba57b2013-04-08 12:41:29 +02003756int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3757{
Christian Königb05e9e42013-04-19 16:14:19 +02003758 struct radeon_fence *fence = NULL;
Christian Königf2ba57b2013-04-08 12:41:29 +02003759 int r;
3760
Christian Königb05e9e42013-04-19 16:14:19 +02003761 r = radeon_set_uvd_clocks(rdev, 53300, 40000);
3762 if (r) {
3763 DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
3764 return r;
3765 }
3766
Christian Königf2ba57b2013-04-08 12:41:29 +02003767 r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
3768 if (r) {
3769 DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003770 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003771 }
3772
3773 r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
3774 if (r) {
3775 DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003776 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003777 }
3778
3779 r = radeon_fence_wait(fence, false);
3780 if (r) {
3781 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003782 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003783 }
3784 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
Christian Königb05e9e42013-04-19 16:14:19 +02003785error:
Christian Königf2ba57b2013-04-08 12:41:29 +02003786 radeon_fence_unref(&fence);
Christian Königb05e9e42013-04-19 16:14:19 +02003787 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02003788 return r;
3789}
3790
Alex Deucher4d756582012-09-27 15:08:35 -04003791/**
3792 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3793 *
3794 * @rdev: radeon_device pointer
3795 * @ib: IB object to schedule
3796 *
3797 * Schedule an IB in the DMA ring (r6xx-r7xx).
3798 */
3799void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3800{
3801 struct radeon_ring *ring = &rdev->ring[ib->ring];
3802
3803 if (rdev->wb.enabled) {
3804 u32 next_rptr = ring->wptr + 4;
3805 while ((next_rptr & 7) != 5)
3806 next_rptr++;
3807 next_rptr += 3;
3808 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3809 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3810 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3811 radeon_ring_write(ring, next_rptr);
3812 }
3813
3814 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3815 * Pad as necessary with NOPs.
3816 */
3817 while ((ring->wptr & 7) != 5)
3818 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3819 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3820 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3821 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3822
3823}
3824
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003825/*
3826 * Interrupts
3827 *
3828 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3829 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3830 * writing to the ring and the GPU consuming, the GPU writes to the ring
3831 * and host consumes. As the host irq handler processes interrupts, it
3832 * increments the rptr. When the rptr catches up with the wptr, all the
3833 * current interrupts have been processed.
3834 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003835
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003836void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3837{
3838 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003839
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003840 /* Align ring size */
3841 rb_bufsz = drm_order(ring_size / 4);
3842 ring_size = (1 << rb_bufsz) * 4;
3843 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003844 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3845 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003846}
3847
Alex Deucher25a857f2012-03-20 17:18:22 -04003848int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003849{
3850 int r;
3851
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003852 /* Allocate ring buffer */
3853 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003854 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003855 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003856 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003857 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003858 if (r) {
3859 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3860 return r;
3861 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003862 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3863 if (unlikely(r != 0))
3864 return r;
3865 r = radeon_bo_pin(rdev->ih.ring_obj,
3866 RADEON_GEM_DOMAIN_GTT,
3867 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003868 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003869 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003870 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3871 return r;
3872 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003873 r = radeon_bo_kmap(rdev->ih.ring_obj,
3874 (void **)&rdev->ih.ring);
3875 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003876 if (r) {
3877 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3878 return r;
3879 }
3880 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003881 return 0;
3882}
3883
Alex Deucher25a857f2012-03-20 17:18:22 -04003884void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003885{
Jerome Glisse4c788672009-11-20 14:29:23 +01003886 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003887 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003888 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3889 if (likely(r == 0)) {
3890 radeon_bo_kunmap(rdev->ih.ring_obj);
3891 radeon_bo_unpin(rdev->ih.ring_obj);
3892 radeon_bo_unreserve(rdev->ih.ring_obj);
3893 }
3894 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003895 rdev->ih.ring = NULL;
3896 rdev->ih.ring_obj = NULL;
3897 }
3898}
3899
Alex Deucher45f9a392010-03-24 13:55:51 -04003900void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003901{
3902
Alex Deucher45f9a392010-03-24 13:55:51 -04003903 if ((rdev->family >= CHIP_RV770) &&
3904 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003905 /* r7xx asics need to soft reset RLC before halting */
3906 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3907 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003908 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003909 WREG32(SRBM_SOFT_RESET, 0);
3910 RREG32(SRBM_SOFT_RESET);
3911 }
3912
3913 WREG32(RLC_CNTL, 0);
3914}
3915
3916static void r600_rlc_start(struct radeon_device *rdev)
3917{
3918 WREG32(RLC_CNTL, RLC_ENABLE);
3919}
3920
Alex Deucher2948f5e2013-04-12 13:52:52 -04003921static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003922{
3923 u32 i;
3924 const __be32 *fw_data;
3925
3926 if (!rdev->rlc_fw)
3927 return -EINVAL;
3928
3929 r600_rlc_stop(rdev);
3930
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003931 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003932
Alex Deucher2948f5e2013-04-12 13:52:52 -04003933 WREG32(RLC_HB_BASE, 0);
3934 WREG32(RLC_HB_RPTR, 0);
3935 WREG32(RLC_HB_WPTR, 0);
3936 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3937 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003938 WREG32(RLC_MC_CNTL, 0);
3939 WREG32(RLC_UCODE_CNTL, 0);
3940
3941 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003942 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003943 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3944 WREG32(RLC_UCODE_ADDR, i);
3945 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3946 }
3947 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003948 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003949 WREG32(RLC_UCODE_ADDR, i);
3950 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3951 }
3952 }
3953 WREG32(RLC_UCODE_ADDR, 0);
3954
3955 r600_rlc_start(rdev);
3956
3957 return 0;
3958}
3959
3960static void r600_enable_interrupts(struct radeon_device *rdev)
3961{
3962 u32 ih_cntl = RREG32(IH_CNTL);
3963 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3964
3965 ih_cntl |= ENABLE_INTR;
3966 ih_rb_cntl |= IH_RB_ENABLE;
3967 WREG32(IH_CNTL, ih_cntl);
3968 WREG32(IH_RB_CNTL, ih_rb_cntl);
3969 rdev->ih.enabled = true;
3970}
3971
Alex Deucher45f9a392010-03-24 13:55:51 -04003972void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003973{
3974 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3975 u32 ih_cntl = RREG32(IH_CNTL);
3976
3977 ih_rb_cntl &= ~IH_RB_ENABLE;
3978 ih_cntl &= ~ENABLE_INTR;
3979 WREG32(IH_RB_CNTL, ih_rb_cntl);
3980 WREG32(IH_CNTL, ih_cntl);
3981 /* set rptr, wptr to 0 */
3982 WREG32(IH_RB_RPTR, 0);
3983 WREG32(IH_RB_WPTR, 0);
3984 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003985 rdev->ih.rptr = 0;
3986}
3987
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003988static void r600_disable_interrupt_state(struct radeon_device *rdev)
3989{
3990 u32 tmp;
3991
Alex Deucher3555e532010-10-08 12:09:12 -04003992 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003993 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3994 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003995 WREG32(GRBM_INT_CNTL, 0);
3996 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003997 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3998 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003999 if (ASIC_IS_DCE3(rdev)) {
4000 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
4001 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
4002 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4003 WREG32(DC_HPD1_INT_CONTROL, tmp);
4004 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4005 WREG32(DC_HPD2_INT_CONTROL, tmp);
4006 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4007 WREG32(DC_HPD3_INT_CONTROL, tmp);
4008 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4009 WREG32(DC_HPD4_INT_CONTROL, tmp);
4010 if (ASIC_IS_DCE32(rdev)) {
4011 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04004012 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004013 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04004014 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004015 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4016 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
4017 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4018 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004019 } else {
4020 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4021 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4022 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4023 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004024 }
4025 } else {
4026 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
4027 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
4028 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04004029 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004030 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04004031 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004032 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04004033 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004034 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4035 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4036 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4037 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004038 }
4039}
4040
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004041int r600_irq_init(struct radeon_device *rdev)
4042{
4043 int ret = 0;
4044 int rb_bufsz;
4045 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
4046
4047 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01004048 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004049 if (ret)
4050 return ret;
4051
4052 /* disable irqs */
4053 r600_disable_interrupts(rdev);
4054
4055 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04004056 if (rdev->family >= CHIP_CEDAR)
4057 ret = evergreen_rlc_resume(rdev);
4058 else
4059 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004060 if (ret) {
4061 r600_ih_ring_fini(rdev);
4062 return ret;
4063 }
4064
4065 /* setup interrupt control */
4066 /* set dummy read address to ring address */
4067 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
4068 interrupt_cntl = RREG32(INTERRUPT_CNTL);
4069 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
4070 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
4071 */
4072 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
4073 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
4074 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
4075 WREG32(INTERRUPT_CNTL, interrupt_cntl);
4076
4077 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
4078 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
4079
4080 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
4081 IH_WPTR_OVERFLOW_CLEAR |
4082 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04004083
4084 if (rdev->wb.enabled)
4085 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
4086
4087 /* set the writeback address whether it's enabled or not */
4088 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
4089 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004090
4091 WREG32(IH_RB_CNTL, ih_rb_cntl);
4092
4093 /* set rptr, wptr to 0 */
4094 WREG32(IH_RB_RPTR, 0);
4095 WREG32(IH_RB_WPTR, 0);
4096
4097 /* Default settings for IH_CNTL (disabled at first) */
4098 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
4099 /* RPTR_REARM only works if msi's are enabled */
4100 if (rdev->msi_enabled)
4101 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004102 WREG32(IH_CNTL, ih_cntl);
4103
4104 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04004105 if (rdev->family >= CHIP_CEDAR)
4106 evergreen_disable_interrupt_state(rdev);
4107 else
4108 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004109
Dave Airlie20998102012-04-03 11:53:05 +01004110 /* at this point everything should be setup correctly to enable master */
4111 pci_set_master(rdev->pdev);
4112
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004113 /* enable irqs */
4114 r600_enable_interrupts(rdev);
4115
4116 return ret;
4117}
4118
Jerome Glisse0c452492010-01-15 14:44:37 +01004119void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004120{
Alex Deucher45f9a392010-03-24 13:55:51 -04004121 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004122 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01004123}
4124
4125void r600_irq_fini(struct radeon_device *rdev)
4126{
4127 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004128 r600_ih_ring_fini(rdev);
4129}
4130
4131int r600_irq_set(struct radeon_device *rdev)
4132{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004133 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
4134 u32 mode_int = 0;
4135 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04004136 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004137 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05004138 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04004139 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004140 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004141
Jerome Glisse003e69f2010-01-07 15:39:14 +01004142 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004143 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01004144 return -EINVAL;
4145 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004146 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004147 if (!rdev->ih.enabled) {
4148 r600_disable_interrupts(rdev);
4149 /* force the active interrupt state to all disabled */
4150 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004151 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004152 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004153
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004154 if (ASIC_IS_DCE3(rdev)) {
4155 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4156 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4157 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4158 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4159 if (ASIC_IS_DCE32(rdev)) {
4160 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4161 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004162 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4163 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04004164 } else {
4165 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4166 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004167 }
4168 } else {
4169 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4170 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4171 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04004172 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4173 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004174 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04004175
Alex Deucher4d756582012-09-27 15:08:35 -04004176 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004177
Alex Deucher4a6369e2013-04-12 14:04:10 -04004178 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4179 thermal_int = RREG32(CG_THERMAL_INT) &
4180 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04004181 } else if (rdev->family >= CHIP_RV770) {
4182 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
4183 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4184 }
4185 if (rdev->irq.dpm_thermal) {
4186 DRM_DEBUG("dpm thermal\n");
4187 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004188 }
4189
Christian Koenig736fc372012-05-17 19:52:00 +02004190 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004191 DRM_DEBUG("r600_irq_set: sw int\n");
4192 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04004193 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004194 }
Alex Deucher4d756582012-09-27 15:08:35 -04004195
4196 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4197 DRM_DEBUG("r600_irq_set: sw int dma\n");
4198 dma_cntl |= TRAP_ENABLE;
4199 }
4200
Alex Deucher6f34be52010-11-21 10:59:01 -05004201 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004202 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004203 DRM_DEBUG("r600_irq_set: vblank 0\n");
4204 mode_int |= D1MODE_VBLANK_INT_MASK;
4205 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004206 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004207 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004208 DRM_DEBUG("r600_irq_set: vblank 1\n");
4209 mode_int |= D2MODE_VBLANK_INT_MASK;
4210 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004211 if (rdev->irq.hpd[0]) {
4212 DRM_DEBUG("r600_irq_set: hpd 1\n");
4213 hpd1 |= DC_HPDx_INT_EN;
4214 }
4215 if (rdev->irq.hpd[1]) {
4216 DRM_DEBUG("r600_irq_set: hpd 2\n");
4217 hpd2 |= DC_HPDx_INT_EN;
4218 }
4219 if (rdev->irq.hpd[2]) {
4220 DRM_DEBUG("r600_irq_set: hpd 3\n");
4221 hpd3 |= DC_HPDx_INT_EN;
4222 }
4223 if (rdev->irq.hpd[3]) {
4224 DRM_DEBUG("r600_irq_set: hpd 4\n");
4225 hpd4 |= DC_HPDx_INT_EN;
4226 }
4227 if (rdev->irq.hpd[4]) {
4228 DRM_DEBUG("r600_irq_set: hpd 5\n");
4229 hpd5 |= DC_HPDx_INT_EN;
4230 }
4231 if (rdev->irq.hpd[5]) {
4232 DRM_DEBUG("r600_irq_set: hpd 6\n");
4233 hpd6 |= DC_HPDx_INT_EN;
4234 }
Alex Deucherf122c612012-03-30 08:59:57 -04004235 if (rdev->irq.afmt[0]) {
4236 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4237 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004238 }
Alex Deucherf122c612012-03-30 08:59:57 -04004239 if (rdev->irq.afmt[1]) {
4240 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4241 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004242 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004243
4244 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04004245 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004246 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05004247 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
4248 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04004249 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004250 if (ASIC_IS_DCE3(rdev)) {
4251 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4252 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4253 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4254 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4255 if (ASIC_IS_DCE32(rdev)) {
4256 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4257 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004258 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
4259 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04004260 } else {
4261 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4262 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004263 }
4264 } else {
4265 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
4266 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
4267 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04004268 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4269 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004270 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04004271 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4272 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04004273 } else if (rdev->family >= CHIP_RV770) {
4274 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004275 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004276
4277 return 0;
4278}
4279
Andi Kleence580fa2011-10-13 16:08:47 -07004280static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004281{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004282 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004283
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004284 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004285 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
4286 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
4287 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04004288 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004289 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
4290 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004291 } else {
4292 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4293 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
4294 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004295 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05004296 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4297 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4298 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004299 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4300 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004301 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004302 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
4303 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004304
Alex Deucher6f34be52010-11-21 10:59:01 -05004305 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4306 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4307 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4308 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4309 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004310 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004311 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004312 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004313 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004314 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004315 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004316 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004317 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004318 if (ASIC_IS_DCE3(rdev)) {
4319 tmp = RREG32(DC_HPD1_INT_CONTROL);
4320 tmp |= DC_HPDx_INT_ACK;
4321 WREG32(DC_HPD1_INT_CONTROL, tmp);
4322 } else {
4323 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
4324 tmp |= DC_HPDx_INT_ACK;
4325 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
4326 }
4327 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004328 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004329 if (ASIC_IS_DCE3(rdev)) {
4330 tmp = RREG32(DC_HPD2_INT_CONTROL);
4331 tmp |= DC_HPDx_INT_ACK;
4332 WREG32(DC_HPD2_INT_CONTROL, tmp);
4333 } else {
4334 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
4335 tmp |= DC_HPDx_INT_ACK;
4336 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
4337 }
4338 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004339 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004340 if (ASIC_IS_DCE3(rdev)) {
4341 tmp = RREG32(DC_HPD3_INT_CONTROL);
4342 tmp |= DC_HPDx_INT_ACK;
4343 WREG32(DC_HPD3_INT_CONTROL, tmp);
4344 } else {
4345 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
4346 tmp |= DC_HPDx_INT_ACK;
4347 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
4348 }
4349 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004350 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004351 tmp = RREG32(DC_HPD4_INT_CONTROL);
4352 tmp |= DC_HPDx_INT_ACK;
4353 WREG32(DC_HPD4_INT_CONTROL, tmp);
4354 }
4355 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004356 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004357 tmp = RREG32(DC_HPD5_INT_CONTROL);
4358 tmp |= DC_HPDx_INT_ACK;
4359 WREG32(DC_HPD5_INT_CONTROL, tmp);
4360 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004361 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004362 tmp = RREG32(DC_HPD5_INT_CONTROL);
4363 tmp |= DC_HPDx_INT_ACK;
4364 WREG32(DC_HPD6_INT_CONTROL, tmp);
4365 }
Alex Deucherf122c612012-03-30 08:59:57 -04004366 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004367 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04004368 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004369 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004370 }
4371 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004372 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004373 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004374 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02004375 }
4376 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04004377 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4378 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
4379 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4380 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4381 }
4382 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4383 if (ASIC_IS_DCE3(rdev)) {
4384 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
4385 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4386 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4387 } else {
4388 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
4389 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4390 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4391 }
Christian Koenigf2594932010-04-10 03:13:16 +02004392 }
4393 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004394}
4395
4396void r600_irq_disable(struct radeon_device *rdev)
4397{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004398 r600_disable_interrupts(rdev);
4399 /* Wait and acknowledge irq */
4400 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004401 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004402 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004403}
4404
Andi Kleence580fa2011-10-13 16:08:47 -07004405static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004406{
4407 u32 wptr, tmp;
4408
Alex Deucher724c80e2010-08-27 18:25:25 -04004409 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004410 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004411 else
4412 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004413
4414 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01004415 /* When a ring buffer overflow happen start parsing interrupt
4416 * from the last not overwritten vector (wptr + 16). Hopefully
4417 * this should allow us to catchup.
4418 */
4419 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4420 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4421 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004422 tmp = RREG32(IH_RB_CNTL);
4423 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4424 WREG32(IH_RB_CNTL, tmp);
4425 }
Jerome Glisse0c452492010-01-15 14:44:37 +01004426 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004427}
4428
4429/* r600 IV Ring
4430 * Each IV ring entry is 128 bits:
4431 * [7:0] - interrupt source id
4432 * [31:8] - reserved
4433 * [59:32] - interrupt source data
4434 * [127:60] - reserved
4435 *
4436 * The basic interrupt vector entries
4437 * are decoded as follows:
4438 * src_id src_data description
4439 * 1 0 D1 Vblank
4440 * 1 1 D1 Vline
4441 * 5 0 D2 Vblank
4442 * 5 1 D2 Vline
4443 * 19 0 FP Hot plug detection A
4444 * 19 1 FP Hot plug detection B
4445 * 19 2 DAC A auto-detection
4446 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02004447 * 21 4 HDMI block A
4448 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004449 * 176 - CP_INT RB
4450 * 177 - CP_INT IB1
4451 * 178 - CP_INT IB2
4452 * 181 - EOP Interrupt
4453 * 233 - GUI Idle
4454 *
4455 * Note, these are based on r600 and may need to be
4456 * adjusted or added to on newer asics
4457 */
4458
4459int r600_irq_process(struct radeon_device *rdev)
4460{
Dave Airlie682f1a52011-06-18 03:59:51 +00004461 u32 wptr;
4462 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004463 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05004464 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004465 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004466 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004467 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004468
Dave Airlie682f1a52011-06-18 03:59:51 +00004469 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004470 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004471
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00004472 /* No MSIs, need a dummy read to flush PCI DMAs */
4473 if (!rdev->msi_enabled)
4474 RREG32(IH_RB_WPTR);
4475
Dave Airlie682f1a52011-06-18 03:59:51 +00004476 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004477
4478restart_ih:
4479 /* is somebody else already processing irqs? */
4480 if (atomic_xchg(&rdev->ih.lock, 1))
4481 return IRQ_NONE;
4482
Dave Airlie682f1a52011-06-18 03:59:51 +00004483 rptr = rdev->ih.rptr;
4484 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4485
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004486 /* Order reading of wptr vs. reading of IH ring data */
4487 rmb();
4488
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004489 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004490 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004491
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004492 while (rptr != wptr) {
4493 /* wptr/rptr are in bytes! */
4494 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05004495 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4496 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004497
4498 switch (src_id) {
4499 case 1: /* D1 vblank/vline */
4500 switch (src_data) {
4501 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004502 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004503 if (rdev->irq.crtc_vblank_int[0]) {
4504 drm_handle_vblank(rdev->ddev, 0);
4505 rdev->pm.vblank_sync = true;
4506 wake_up(&rdev->irq.vblank_queue);
4507 }
Christian Koenig736fc372012-05-17 19:52:00 +02004508 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004509 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05004510 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004511 DRM_DEBUG("IH: D1 vblank\n");
4512 }
4513 break;
4514 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004515 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
4516 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004517 DRM_DEBUG("IH: D1 vline\n");
4518 }
4519 break;
4520 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004521 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004522 break;
4523 }
4524 break;
4525 case 5: /* D2 vblank/vline */
4526 switch (src_data) {
4527 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004528 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004529 if (rdev->irq.crtc_vblank_int[1]) {
4530 drm_handle_vblank(rdev->ddev, 1);
4531 rdev->pm.vblank_sync = true;
4532 wake_up(&rdev->irq.vblank_queue);
4533 }
Christian Koenig736fc372012-05-17 19:52:00 +02004534 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004535 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004536 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004537 DRM_DEBUG("IH: D2 vblank\n");
4538 }
4539 break;
4540 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004541 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
4542 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004543 DRM_DEBUG("IH: D2 vline\n");
4544 }
4545 break;
4546 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004547 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004548 break;
4549 }
4550 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004551 case 19: /* HPD/DAC hotplug */
4552 switch (src_data) {
4553 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05004554 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4555 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004556 queue_hotplug = true;
4557 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004558 }
4559 break;
4560 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05004561 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4562 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004563 queue_hotplug = true;
4564 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004565 }
4566 break;
4567 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05004568 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4569 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004570 queue_hotplug = true;
4571 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004572 }
4573 break;
4574 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05004575 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4576 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004577 queue_hotplug = true;
4578 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004579 }
4580 break;
4581 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05004582 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4583 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004584 queue_hotplug = true;
4585 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004586 }
4587 break;
4588 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05004589 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4590 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004591 queue_hotplug = true;
4592 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004593 }
4594 break;
4595 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004596 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004597 break;
4598 }
4599 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004600 case 21: /* hdmi */
4601 switch (src_data) {
4602 case 4:
4603 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4604 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4605 queue_hdmi = true;
4606 DRM_DEBUG("IH: HDMI0\n");
4607 }
4608 break;
4609 case 5:
4610 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4611 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4612 queue_hdmi = true;
4613 DRM_DEBUG("IH: HDMI1\n");
4614 }
4615 break;
4616 default:
4617 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4618 break;
4619 }
Christian Koenigf2594932010-04-10 03:13:16 +02004620 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004621 case 176: /* CP_INT in ring buffer */
4622 case 177: /* CP_INT in IB1 */
4623 case 178: /* CP_INT in IB2 */
4624 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004625 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004626 break;
4627 case 181: /* CP EOP event */
4628 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004629 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004630 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004631 case 224: /* DMA trap event */
4632 DRM_DEBUG("IH: DMA trap\n");
4633 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4634 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004635 case 230: /* thermal low to high */
4636 DRM_DEBUG("IH: thermal low to high\n");
4637 rdev->pm.dpm.thermal.high_to_low = false;
4638 queue_thermal = true;
4639 break;
4640 case 231: /* thermal high to low */
4641 DRM_DEBUG("IH: thermal high to low\n");
4642 rdev->pm.dpm.thermal.high_to_low = true;
4643 queue_thermal = true;
4644 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004645 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004646 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004647 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004648 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004649 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004650 break;
4651 }
4652
4653 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004654 rptr += 16;
4655 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004656 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004657 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004658 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004659 if (queue_hdmi)
4660 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004661 if (queue_thermal && rdev->pm.dpm_enabled)
4662 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004663 rdev->ih.rptr = rptr;
4664 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004665 atomic_set(&rdev->ih.lock, 0);
4666
4667 /* make sure wptr hasn't changed while processing */
4668 wptr = r600_get_ih_wptr(rdev);
4669 if (wptr != rptr)
4670 goto restart_ih;
4671
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004672 return IRQ_HANDLED;
4673}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004674
4675/*
4676 * Debugfs info
4677 */
4678#if defined(CONFIG_DEBUG_FS)
4679
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004680static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4681{
4682 struct drm_info_node *node = (struct drm_info_node *) m->private;
4683 struct drm_device *dev = node->minor->dev;
4684 struct radeon_device *rdev = dev->dev_private;
4685
4686 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4687 DREG32_SYS(m, rdev, VM_L2_STATUS);
4688 return 0;
4689}
4690
4691static struct drm_info_list r600_mc_info_list[] = {
4692 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004693};
4694#endif
4695
4696int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4697{
4698#if defined(CONFIG_DEBUG_FS)
4699 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4700#else
4701 return 0;
4702#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004703}
Jerome Glisse062b3892010-02-04 20:36:39 +01004704
4705/**
4706 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4707 * rdev: radeon device structure
4708 * bo: buffer object struct which userspace is waiting for idle
4709 *
4710 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4711 * through ring buffer, this leads to corruption in rendering, see
4712 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4713 * directly perform HDP flush by writing register through MMIO.
4714 */
4715void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4716{
Alex Deucher812d0462010-07-26 18:51:53 -04004717 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004718 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4719 * This seems to cause problems on some AGP cards. Just use the old
4720 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004721 */
Alex Deuchere4884592010-09-27 10:57:10 -04004722 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004723 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004724 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004725 u32 tmp;
4726
4727 WREG32(HDP_DEBUG1, 0);
4728 tmp = readl((void __iomem *)ptr);
4729 } else
4730 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004731}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004732
4733void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4734{
Alex Deucherd5445a12013-03-18 18:52:13 -04004735 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004736
4737 if (rdev->flags & RADEON_IS_IGP)
4738 return;
4739
4740 if (!(rdev->flags & RADEON_IS_PCIE))
4741 return;
4742
4743 /* x2 cards have a special sequence */
4744 if (ASIC_IS_X2(rdev))
4745 return;
4746
Alex Deucherd5445a12013-03-18 18:52:13 -04004747 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004748
4749 switch (lanes) {
4750 case 0:
4751 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4752 break;
4753 case 1:
4754 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4755 break;
4756 case 2:
4757 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4758 break;
4759 case 4:
4760 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4761 break;
4762 case 8:
4763 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4764 break;
4765 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004766 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004767 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4768 break;
4769 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004770 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4771 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004772 default:
4773 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4774 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004775 }
4776
Alex Deucher492d2b62012-10-25 16:06:59 -04004777 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004778 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4779 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4780 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4781 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004782
Alex Deucher492d2b62012-10-25 16:06:59 -04004783 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004784}
4785
4786int r600_get_pcie_lanes(struct radeon_device *rdev)
4787{
4788 u32 link_width_cntl;
4789
4790 if (rdev->flags & RADEON_IS_IGP)
4791 return 0;
4792
4793 if (!(rdev->flags & RADEON_IS_PCIE))
4794 return 0;
4795
4796 /* x2 cards have a special sequence */
4797 if (ASIC_IS_X2(rdev))
4798 return 0;
4799
Alex Deucherd5445a12013-03-18 18:52:13 -04004800 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004801
Alex Deucher492d2b62012-10-25 16:06:59 -04004802 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004803
4804 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004805 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4806 return 1;
4807 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4808 return 2;
4809 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4810 return 4;
4811 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4812 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004813 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4814 /* not actually supported */
4815 return 12;
4816 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004817 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4818 default:
4819 return 16;
4820 }
4821}
4822
Alex Deucher9e46a482011-01-06 18:49:35 -05004823static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4824{
4825 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4826 u16 link_cntl2;
4827
Alex Deucherd42dd572011-01-12 20:05:11 -05004828 if (radeon_pcie_gen2 == 0)
4829 return;
4830
Alex Deucher9e46a482011-01-06 18:49:35 -05004831 if (rdev->flags & RADEON_IS_IGP)
4832 return;
4833
4834 if (!(rdev->flags & RADEON_IS_PCIE))
4835 return;
4836
4837 /* x2 cards have a special sequence */
4838 if (ASIC_IS_X2(rdev))
4839 return;
4840
4841 /* only RV6xx+ chips are supported */
4842 if (rdev->family <= CHIP_R600)
4843 return;
4844
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004845 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4846 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004847 return;
4848
Alex Deucher492d2b62012-10-25 16:06:59 -04004849 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004850 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4851 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4852 return;
4853 }
4854
Dave Airlie197bbb32012-06-27 08:35:54 +01004855 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4856
Alex Deucher9e46a482011-01-06 18:49:35 -05004857 /* 55 nm r6xx asics */
4858 if ((rdev->family == CHIP_RV670) ||
4859 (rdev->family == CHIP_RV620) ||
4860 (rdev->family == CHIP_RV635)) {
4861 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004862 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004863 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004864 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4865 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004866 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4867 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4868 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4869 LC_RECONFIG_ARC_MISSING_ESCAPE);
4870 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004871 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004872 } else {
4873 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004874 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004875 }
4876 }
4877
Alex Deucher492d2b62012-10-25 16:06:59 -04004878 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004879 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4880 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4881
4882 /* 55 nm r6xx asics */
4883 if ((rdev->family == CHIP_RV670) ||
4884 (rdev->family == CHIP_RV620) ||
4885 (rdev->family == CHIP_RV635)) {
4886 WREG32(MM_CFGREGS_CNTL, 0x8);
4887 link_cntl2 = RREG32(0x4088);
4888 WREG32(MM_CFGREGS_CNTL, 0);
4889 /* not supported yet */
4890 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4891 return;
4892 }
4893
4894 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4895 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4896 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4897 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4898 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004899 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004900
4901 tmp = RREG32(0x541c);
4902 WREG32(0x541c, tmp | 0x8);
4903 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4904 link_cntl2 = RREG16(0x4088);
4905 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4906 link_cntl2 |= 0x2;
4907 WREG16(0x4088, link_cntl2);
4908 WREG32(MM_CFGREGS_CNTL, 0);
4909
4910 if ((rdev->family == CHIP_RV670) ||
4911 (rdev->family == CHIP_RV620) ||
4912 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004913 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004914 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004915 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004916 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004917 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004918 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004919 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004920 }
4921
Alex Deucher492d2b62012-10-25 16:06:59 -04004922 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004923 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004924 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004925
4926 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004927 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004928 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4929 if (1)
4930 link_width_cntl |= LC_UPCONFIGURE_DIS;
4931 else
4932 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004933 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004934 }
4935}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004936
4937/**
Alex Deucherd0418892013-01-24 10:35:23 -05004938 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004939 *
4940 * @rdev: radeon_device pointer
4941 *
4942 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4943 * Returns the 64 bit clock counter snapshot.
4944 */
Alex Deucherd0418892013-01-24 10:35:23 -05004945uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004946{
4947 uint64_t clock;
4948
4949 mutex_lock(&rdev->gpu_clock_mutex);
4950 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4951 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4952 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4953 mutex_unlock(&rdev->gpu_clock_mutex);
4954 return clock;
4955}