blob: dce705636bc690fc10b96a699fd48b727d6cbc6e [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greensteinca003922009-08-12 22:53:28 -070095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125
126struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128enum bnx2x_board_type {
129 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130 BCM57711,
131 BCM57711E,
132 BCM57712,
133 BCM57712_MF,
134 BCM57800,
135 BCM57800_MF,
136 BCM57810,
137 BCM57810_MF,
138 BCM57840,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000139 BCM57840_MF,
140 BCM57811,
141 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142};
143
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800145static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 char *name;
147} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300148 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
149 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
150 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
151 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
152 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
153 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000158 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
159 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
160 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161};
162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300163#ifndef PCI_DEVICE_ID_NX2_57710
164#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
165#endif
166#ifndef PCI_DEVICE_ID_NX2_57711
167#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
168#endif
169#ifndef PCI_DEVICE_ID_NX2_57711E
170#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
171#endif
172#ifndef PCI_DEVICE_ID_NX2_57712
173#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
174#endif
175#ifndef PCI_DEVICE_ID_NX2_57712_MF
176#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
177#endif
178#ifndef PCI_DEVICE_ID_NX2_57800
179#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
180#endif
181#ifndef PCI_DEVICE_ID_NX2_57800_MF
182#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
183#endif
184#ifndef PCI_DEVICE_ID_NX2_57810
185#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
186#endif
187#ifndef PCI_DEVICE_ID_NX2_57810_MF
188#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57840
191#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57840_MF
194#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
195#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000196#ifndef PCI_DEVICE_ID_NX2_57811
197#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57811_MF
200#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
201#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000202static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
210 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
211 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
212 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
213 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000214 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
215 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216 { 0 }
217};
218
219MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
220
Yuval Mintz452427b2012-03-26 20:47:07 +0000221/* Global resources for unloading a previously loaded device */
222#define BNX2X_PREV_WAIT_NEEDED 1
223static DEFINE_SEMAPHORE(bnx2x_prev_sem);
224static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225/****************************************************************************
226* General service functions
227****************************************************************************/
228
Eric Dumazet1191cb82012-04-27 21:39:21 +0000229static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300230 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300232 REG_WR(bp, addr, U64_LO(mapping));
233 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000234}
235
Eric Dumazet1191cb82012-04-27 21:39:21 +0000236static void storm_memset_spq_addr(struct bnx2x *bp,
237 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238{
239 u32 addr = XSEM_REG_FAST_MEMORY +
240 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
241
242 __storm_memset_dma_mapping(bp, addr, mapping);
243}
244
Eric Dumazet1191cb82012-04-27 21:39:21 +0000245static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
246 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300247{
248 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
249 pf_id);
250 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
251 pf_id);
252 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
253 pf_id);
254 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
255 pf_id);
256}
257
Eric Dumazet1191cb82012-04-27 21:39:21 +0000258static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
259 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260{
261 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
262 enable);
263 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
264 enable);
265 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
266 enable);
267 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
268 enable);
269}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000270
Eric Dumazet1191cb82012-04-27 21:39:21 +0000271static void storm_memset_eq_data(struct bnx2x *bp,
272 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000273 u16 pfid)
274{
275 size_t size = sizeof(struct event_ring_data);
276
277 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
278
279 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
280}
281
Eric Dumazet1191cb82012-04-27 21:39:21 +0000282static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
283 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000284{
285 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
286 REG_WR16(bp, addr, eq_prod);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/* used only at init
290 * locking is done by mcp
291 */
stephen hemminger8d962862010-10-21 07:50:56 +0000292static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293{
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298}
299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
301{
302 u32 val;
303
304 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
305 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
306 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
307 PCICFG_VENDOR_ID_OFFSET);
308
309 return val;
310}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000312#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
313#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
314#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
315#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
316#define DMAE_DP_DST_NONE "dst_addr [none]"
317
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000320void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321{
322 u32 cmd_offset;
323 int i;
324
325 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
326 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
327 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328 }
329 REG_WR(bp, dmae_reg_go_c[idx], 1);
330}
331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
333{
334 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
335 DMAE_CMD_C_ENABLE);
336}
337
338u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
339{
340 return opcode & ~DMAE_CMD_SRC_RESET;
341}
342
343u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
344 bool with_comp, u8 comp_type)
345{
346 u32 opcode = 0;
347
348 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349 (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
352
353 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400354 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
355 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000356 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
357
358#ifdef __BIG_ENDIAN
359 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
360#else
361 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
362#endif
363 if (with_comp)
364 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
365 return opcode;
366}
367
stephen hemminger8d962862010-10-21 07:50:56 +0000368static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
369 struct dmae_command *dmae,
370 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000371{
372 memset(dmae, 0, sizeof(struct dmae_command));
373
374 /* set the opcode */
375 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
376 true, DMAE_COMP_PCI);
377
378 /* fill in the completion parameters */
379 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
380 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
381 dmae->comp_val = DMAE_COMP_VAL;
382}
383
384/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000385static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
386 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387{
388 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000389 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000390 int rc = 0;
391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300392 /*
393 * Lock the dmae channel. Disable BHs to prevent a dead-lock
394 * as long as this code is called both from syscall context and
395 * from ndo_set_rx_mode() flow that may be called from BH.
396 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800397 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000398
399 /* reset completion */
400 *wb_comp = 0;
401
402 /* post the command on the channel used for initializations */
403 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
404
405 /* wait for completion */
406 udelay(5);
407 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000408
Ariel Elior95c6c6162012-01-26 06:01:52 +0000409 if (!cnt ||
410 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
411 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000412 BNX2X_ERR("DMAE timeout!\n");
413 rc = DMAE_TIMEOUT;
414 goto unlock;
415 }
416 cnt--;
417 udelay(50);
418 }
419 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
420 BNX2X_ERR("DMAE PCI error!\n");
421 rc = DMAE_PCI_ERROR;
422 }
423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000424unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800425 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 return rc;
427}
428
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700429void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
430 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000432 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700433
434 if (!bp->dmae_ready) {
435 u32 *data = bnx2x_sp(bp, wb_data[0]);
436
Ariel Elior127a4252012-01-26 06:01:46 +0000437 if (CHIP_IS_E1(bp))
438 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
439 else
440 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700441 return;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 /* set opcode and fixed command fields */
445 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000448 dmae.src_addr_lo = U64_LO(dma_addr);
449 dmae.src_addr_hi = U64_HI(dma_addr);
450 dmae.dst_addr_lo = dst_addr >> 2;
451 dmae.dst_addr_hi = 0;
452 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454 /* issue the command and wait for completion */
455 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200456}
457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700458void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000460 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461
462 if (!bp->dmae_ready) {
463 u32 *data = bnx2x_sp(bp, wb_data[0]);
464 int i;
465
Merav Sicron51c1a582012-03-18 10:33:38 +0000466 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000467 for (i = 0; i < len32; i++)
468 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000469 else
Ariel Elior127a4252012-01-26 06:01:46 +0000470 for (i = 0; i < len32; i++)
471 data[i] = REG_RD(bp, src_addr + i*4);
472
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = src_addr >> 2;
481 dmae.src_addr_hi = 0;
482 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
483 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
stephen hemminger8d962862010-10-21 07:50:56 +0000490static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
491 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000492{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000493 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 int offset = 0;
495
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000496 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000497 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000498 addr + offset, dmae_wr_max);
499 offset += dmae_wr_max * 4;
500 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000501 }
502
503 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
504}
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static int bnx2x_mc_assert(struct bnx2x *bp)
507{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 int i, rc = 0;
510 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 /* XSTORM */
513 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
514 XSTORM_ASSERT_LIST_INDEX_OFFSET);
515 if (last_idx)
516 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700518 /* print the asserts */
519 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700521 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
522 XSTORM_ASSERT_LIST_OFFSET(i));
523 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
524 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
525 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
526 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
527 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
528 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 i, row3, row2, row1, row0);
533 rc++;
534 } else {
535 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 }
537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538
539 /* TSTORM */
540 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
541 TSTORM_ASSERT_LIST_INDEX_OFFSET);
542 if (last_idx)
543 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
544
545 /* print the asserts */
546 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
547
548 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
549 TSTORM_ASSERT_LIST_OFFSET(i));
550 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
551 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
552 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
553 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
554 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
555 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
556
557 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000558 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 i, row3, row2, row1, row0);
560 rc++;
561 } else {
562 break;
563 }
564 }
565
566 /* CSTORM */
567 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
568 CSTORM_ASSERT_LIST_INDEX_OFFSET);
569 if (last_idx)
570 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
571
572 /* print the asserts */
573 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
574
575 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
576 CSTORM_ASSERT_LIST_OFFSET(i));
577 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
578 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
579 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
580 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
581 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
582 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
583
584 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700586 i, row3, row2, row1, row0);
587 rc++;
588 } else {
589 break;
590 }
591 }
592
593 /* USTORM */
594 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
595 USTORM_ASSERT_LIST_INDEX_OFFSET);
596 if (last_idx)
597 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
598
599 /* print the asserts */
600 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
601
602 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
603 USTORM_ASSERT_LIST_OFFSET(i));
604 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
605 USTORM_ASSERT_LIST_OFFSET(i) + 4);
606 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
607 USTORM_ASSERT_LIST_OFFSET(i) + 8);
608 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
609 USTORM_ASSERT_LIST_OFFSET(i) + 12);
610
611 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000612 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 i, row3, row2, row1, row0);
614 rc++;
615 } else {
616 break;
617 }
618 }
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 return rc;
621}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800622
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000623void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000625 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000627 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000629 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000630 if (BP_NOMCP(bp)) {
631 BNX2X_ERR("NO MCP - can not dump\n");
632 return;
633 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000634 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
635 (bp->common.bc_ver & 0xff0000) >> 16,
636 (bp->common.bc_ver & 0xff00) >> 8,
637 (bp->common.bc_ver & 0xff));
638
639 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
640 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000643 if (BP_PATH(bp) == 0)
644 trace_shmem_base = bp->common.shmem_base;
645 else
646 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000647 addr = trace_shmem_base - 0x800;
648
649 /* validate TRCB signature */
650 mark = REG_RD(bp, addr);
651 if (mark != MFW_TRACE_SIGNATURE) {
652 BNX2X_ERR("Trace buffer signature is missing.");
653 return ;
654 }
655
656 /* read cyclic buffer pointer */
657 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000658 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000659 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
660 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000661 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000663 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000664 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000666 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000668 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000670 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000672 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000674 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000676 printk("%s" "end of fw dump\n", lvl);
677}
678
Eric Dumazet1191cb82012-04-27 21:39:21 +0000679static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000680{
681 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682}
683
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000684void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685{
686 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 u16 j;
688 struct hc_sp_status_block_data sp_sb_data;
689 int func = BP_FUNC(bp);
690#ifdef BNX2X_STOP_ON_ERROR
691 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000692 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000693#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700695 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000696 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700697 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 BNX2X_ERR("begin crash dump -----------------\n");
700
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000701 /* Indices */
702 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000703 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704 bp->def_idx, bp->def_att_idx, bp->attn_state,
705 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000706 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
707 bp->def_status_blk->atten_status_block.attn_bits,
708 bp->def_status_blk->atten_status_block.attn_bits_ack,
709 bp->def_status_blk->atten_status_block.status_block_id,
710 bp->def_status_blk->atten_status_block.attn_bits_index);
711 BNX2X_ERR(" def (");
712 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
713 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000714 bp->def_status_blk->sp_sb.index_values[i],
715 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
718 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
720 i*sizeof(u32));
721
Joe Perchesf1deab52011-08-14 12:16:21 +0000722 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723 sp_sb_data.igu_sb_id,
724 sp_sb_data.igu_seg_id,
725 sp_sb_data.p_func.pf_id,
726 sp_sb_data.p_func.vnic_id,
727 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728 sp_sb_data.p_func.vf_valid,
729 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000730
731
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000732 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000735 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000736 struct hc_status_block_data_e1x sb_data_e1x;
737 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300738 CHIP_IS_E1x(bp) ?
739 sb_data_e1x.common.state_machine :
740 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000741 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300742 CHIP_IS_E1x(bp) ?
743 sb_data_e1x.index_data :
744 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000745 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000746 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000747 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000750 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000751 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000754 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000755 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000757
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000758 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759 for_each_cos_in_tx_queue(fp, cos)
760 {
Merav Sicron65565882012-06-19 07:48:26 +0000761 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000763 i, txdata.tx_pkt_prod,
764 txdata.tx_pkt_cons, txdata.tx_bd_prod,
765 txdata.tx_bd_cons,
766 le16_to_cpu(*txdata.tx_cons_sb));
767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 loop = CHIP_IS_E1x(bp) ?
770 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771
772 /* host sb data */
773
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000774#ifdef BCM_CNIC
775 if (IS_FCOE_FP(fp))
776 continue;
777#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR(" run indexes (");
779 for (j = 0; j < HC_SB_MAX_SM; j++)
780 pr_cont("0x%x%s",
781 fp->sb_running_index[j],
782 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
783
784 BNX2X_ERR(" indexes (");
785 for (j = 0; j < loop; j++)
786 pr_cont("0x%x%s",
787 fp->sb_index_values[j],
788 (j == loop - 1) ? ")" : " ");
789 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300790 data_size = CHIP_IS_E1x(bp) ?
791 sizeof(struct hc_status_block_data_e1x) :
792 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300794 sb_data_p = CHIP_IS_E1x(bp) ?
795 (u32 *)&sb_data_e1x :
796 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 /* copy sb data in here */
798 for (j = 0; j < data_size; j++)
799 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
801 j * sizeof(u32));
802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000804 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000805 sb_data_e2.common.p_func.pf_id,
806 sb_data_e2.common.p_func.vf_id,
807 sb_data_e2.common.p_func.vf_valid,
808 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sb_data_e2.common.same_igu_sb_1b,
810 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000812 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000813 sb_data_e1x.common.p_func.pf_id,
814 sb_data_e1x.common.p_func.vf_id,
815 sb_data_e1x.common.p_func.vf_valid,
816 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 sb_data_e1x.common.same_igu_sb_1b,
818 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820
821 /* SB_SMs data */
822 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
824 j, hc_sm_p[j].__flags,
825 hc_sm_p[j].igu_sb_id,
826 hc_sm_p[j].igu_seg_id,
827 hc_sm_p[j].time_to_expire,
828 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 }
830
831 /* Indecies data */
832 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000833 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 hc_index_p[j].flags,
835 hc_index_p[j].timeout);
836 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 /* Rings */
841 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
845 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
846 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000847 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
849 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
850
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000851 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000852 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200853 }
854
Eilon Greenstein3196a882008-08-13 15:58:49 -0700855 start = RX_SGE(fp->rx_sge_prod);
856 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000857 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
859 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
860
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000861 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
862 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700863 }
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 start = RCQ_BD(fp->rx_comp_cons - 10);
866 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
871 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873 }
874
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000875 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000876 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000877 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000878 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +0000879 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000880
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
882 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
883 for (j = start; j != end; j = TX_BD(j + 1)) {
884 struct sw_tx_bd *sw_bd =
885 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000888 i, cos, j, sw_bd->skb,
889 sw_bd->first_bd);
890 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000891
Ariel Elior6383c0b2011-07-14 08:31:57 +0000892 start = TX_BD(txdata->tx_bd_cons - 10);
893 end = TX_BD(txdata->tx_bd_cons + 254);
894 for (j = start; j != end; j = TX_BD(j + 1)) {
895 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896
Merav Sicron51c1a582012-03-18 10:33:38 +0000897 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000898 i, cos, j, tx_bd[0], tx_bd[1],
899 tx_bd[2], tx_bd[3]);
900 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000901 }
902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700904 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905 bnx2x_mc_assert(bp);
906 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907}
908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300909/*
910 * FLR Support for E2
911 *
912 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
913 * initialization.
914 */
915#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000916#define FLR_WAIT_INTERVAL 50 /* usec */
917#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918
919struct pbf_pN_buf_regs {
920 int pN;
921 u32 init_crd;
922 u32 crd;
923 u32 crd_freed;
924};
925
926struct pbf_pN_cmd_regs {
927 int pN;
928 u32 lines_occup;
929 u32 lines_freed;
930};
931
932static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
933 struct pbf_pN_buf_regs *regs,
934 u32 poll_count)
935{
936 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
937 u32 cur_cnt = poll_count;
938
939 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
940 crd = crd_start = REG_RD(bp, regs->crd);
941 init_crd = REG_RD(bp, regs->init_crd);
942
943 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
944 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
945 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
946
947 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
948 (init_crd - crd_start))) {
949 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000950 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 crd = REG_RD(bp, regs->crd);
952 crd_freed = REG_RD(bp, regs->crd_freed);
953 } else {
954 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
955 regs->pN);
956 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
957 regs->pN, crd);
958 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
959 regs->pN, crd_freed);
960 break;
961 }
962 }
963 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000964 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965}
966
967static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
968 struct pbf_pN_cmd_regs *regs,
969 u32 poll_count)
970{
971 u32 occup, to_free, freed, freed_start;
972 u32 cur_cnt = poll_count;
973
974 occup = to_free = REG_RD(bp, regs->lines_occup);
975 freed = freed_start = REG_RD(bp, regs->lines_freed);
976
977 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
978 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
979
980 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
981 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000982 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 occup = REG_RD(bp, regs->lines_occup);
984 freed = REG_RD(bp, regs->lines_freed);
985 } else {
986 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
987 regs->pN);
988 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
989 regs->pN, occup);
990 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
991 regs->pN, freed);
992 break;
993 }
994 }
995 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000996 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997}
998
Eric Dumazet1191cb82012-04-27 21:39:21 +0000999static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1000 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001001{
1002 u32 cur_cnt = poll_count;
1003 u32 val;
1004
1005 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001006 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007
1008 return val;
1009}
1010
Eric Dumazet1191cb82012-04-27 21:39:21 +00001011static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1012 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001013{
1014 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1015 if (val != 0) {
1016 BNX2X_ERR("%s usage count=%d\n", msg, val);
1017 return 1;
1018 }
1019 return 0;
1020}
1021
1022static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1023{
1024 /* adjust polling timeout */
1025 if (CHIP_REV_IS_EMUL(bp))
1026 return FLR_POLL_CNT * 2000;
1027
1028 if (CHIP_REV_IS_FPGA(bp))
1029 return FLR_POLL_CNT * 120;
1030
1031 return FLR_POLL_CNT;
1032}
1033
1034static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1035{
1036 struct pbf_pN_cmd_regs cmd_regs[] = {
1037 {0, (CHIP_IS_E3B0(bp)) ?
1038 PBF_REG_TQ_OCCUPANCY_Q0 :
1039 PBF_REG_P0_TQ_OCCUPANCY,
1040 (CHIP_IS_E3B0(bp)) ?
1041 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1042 PBF_REG_P0_TQ_LINES_FREED_CNT},
1043 {1, (CHIP_IS_E3B0(bp)) ?
1044 PBF_REG_TQ_OCCUPANCY_Q1 :
1045 PBF_REG_P1_TQ_OCCUPANCY,
1046 (CHIP_IS_E3B0(bp)) ?
1047 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1048 PBF_REG_P1_TQ_LINES_FREED_CNT},
1049 {4, (CHIP_IS_E3B0(bp)) ?
1050 PBF_REG_TQ_OCCUPANCY_LB_Q :
1051 PBF_REG_P4_TQ_OCCUPANCY,
1052 (CHIP_IS_E3B0(bp)) ?
1053 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1054 PBF_REG_P4_TQ_LINES_FREED_CNT}
1055 };
1056
1057 struct pbf_pN_buf_regs buf_regs[] = {
1058 {0, (CHIP_IS_E3B0(bp)) ?
1059 PBF_REG_INIT_CRD_Q0 :
1060 PBF_REG_P0_INIT_CRD ,
1061 (CHIP_IS_E3B0(bp)) ?
1062 PBF_REG_CREDIT_Q0 :
1063 PBF_REG_P0_CREDIT,
1064 (CHIP_IS_E3B0(bp)) ?
1065 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1066 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1067 {1, (CHIP_IS_E3B0(bp)) ?
1068 PBF_REG_INIT_CRD_Q1 :
1069 PBF_REG_P1_INIT_CRD,
1070 (CHIP_IS_E3B0(bp)) ?
1071 PBF_REG_CREDIT_Q1 :
1072 PBF_REG_P1_CREDIT,
1073 (CHIP_IS_E3B0(bp)) ?
1074 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1075 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1076 {4, (CHIP_IS_E3B0(bp)) ?
1077 PBF_REG_INIT_CRD_LB_Q :
1078 PBF_REG_P4_INIT_CRD,
1079 (CHIP_IS_E3B0(bp)) ?
1080 PBF_REG_CREDIT_LB_Q :
1081 PBF_REG_P4_CREDIT,
1082 (CHIP_IS_E3B0(bp)) ?
1083 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1084 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1085 };
1086
1087 int i;
1088
1089 /* Verify the command queues are flushed P0, P1, P4 */
1090 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1091 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1092
1093
1094 /* Verify the transmission buffers are flushed P0, P1, P4 */
1095 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1096 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1097}
1098
1099#define OP_GEN_PARAM(param) \
1100 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1101
1102#define OP_GEN_TYPE(type) \
1103 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1104
1105#define OP_GEN_AGG_VECT(index) \
1106 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1107
1108
Eric Dumazet1191cb82012-04-27 21:39:21 +00001109static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001110 u32 poll_cnt)
1111{
1112 struct sdm_op_gen op_gen = {0};
1113
1114 u32 comp_addr = BAR_CSTRORM_INTMEM +
1115 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1116 int ret = 0;
1117
1118 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001119 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120 return 1;
1121 }
1122
1123 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1124 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1125 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1126 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1127
Ariel Elior89db4ad2012-01-26 06:01:48 +00001128 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1130
1131 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1132 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001133 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1134 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135 ret = 1;
1136 }
1137 /* Zero completion for nxt FLR */
1138 REG_WR(bp, comp_addr, 0);
1139
1140 return ret;
1141}
1142
Eric Dumazet1191cb82012-04-27 21:39:21 +00001143static u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001144{
1145 int pos;
1146 u16 status;
1147
Jon Mason77c98e62011-06-27 07:45:12 +00001148 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149 if (!pos)
1150 return false;
1151
1152 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1153 return status & PCI_EXP_DEVSTA_TRPND;
1154}
1155
1156/* PF FLR specific routines
1157*/
1158static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1159{
1160
1161 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1162 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1163 CFC_REG_NUM_LCIDS_INSIDE_PF,
1164 "CFC PF usage counter timed out",
1165 poll_cnt))
1166 return 1;
1167
1168
1169 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 DORQ_REG_PF_USAGE_CNT,
1172 "DQ PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1179 "QM PF usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182
1183 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1186 "Timers VNIC usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1191 "Timers NUM_SCANS usage counter timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 /* Wait DMAE PF usage counter to zero */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 dmae_reg_go_c[INIT_DMAE_C(bp)],
1198 "DMAE dommand register timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 return 0;
1203}
1204
1205static void bnx2x_hw_enable_status(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1210 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1211
1212 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1213 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1214
1215 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1216 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1217
1218 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1219 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1220
1221 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1222 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1223
1224 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1225 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1226
1227 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1228 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1229
1230 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1231 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1232 val);
1233}
1234
1235static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1236{
1237 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1238
1239 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1240
1241 /* Re-enable PF target read access */
1242 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1243
1244 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001245 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1247 return -EBUSY;
1248
1249 /* Zero the igu 'trailing edge' and 'leading edge' */
1250
1251 /* Send the FW cleanup command */
1252 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1253 return -EBUSY;
1254
1255 /* ATC cleanup */
1256
1257 /* Verify TX hw is flushed */
1258 bnx2x_tx_hw_flushed(bp, poll_cnt);
1259
1260 /* Wait 100ms (not adjusted according to platform) */
1261 msleep(100);
1262
1263 /* Verify no pending pci transactions */
1264 if (bnx2x_is_pcie_pending(bp->pdev))
1265 BNX2X_ERR("PCIE Transactions still pending\n");
1266
1267 /* Debug */
1268 bnx2x_hw_enable_status(bp);
1269
1270 /*
1271 * Master enable - Due to WB DMAE writes performed before this
1272 * register is re-initialized as part of the regular function init
1273 */
1274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1275
1276 return 0;
1277}
1278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001279static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001282 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1283 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001284 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1285 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1286 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001287
1288 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001289 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1290 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001291 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1292 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001293 if (single_msix)
1294 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001295 } else if (msi) {
1296 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1297 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1298 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1299 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001300 } else {
1301 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001302 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001303 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1304 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001305
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001306 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001307 DP(NETIF_MSG_IFUP,
1308 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001309
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001310 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001311
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001312 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1313 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001314 }
1315
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001316 if (CHIP_IS_E1(bp))
1317 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1318
Merav Sicron51c1a582012-03-18 10:33:38 +00001319 DP(NETIF_MSG_IFUP,
1320 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1321 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001322
1323 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001324 /*
1325 * Ensure that HC_CONFIG is written before leading/trailing edge config
1326 */
1327 mmiowb();
1328 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001329
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001330 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001332 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001333 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001334 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001335 /* enable nig and gpio3 attention */
1336 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001337 } else
1338 val = 0xffff;
1339
1340 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1341 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1342 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001343
1344 /* Make sure that interrupts are indeed enabled from here on */
1345 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001346}
1347
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001348static void bnx2x_igu_int_enable(struct bnx2x *bp)
1349{
1350 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001351 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1352 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1353 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001354
1355 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1356
1357 if (msix) {
1358 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1359 IGU_PF_CONF_SINGLE_ISR_EN);
1360 val |= (IGU_PF_CONF_FUNC_EN |
1361 IGU_PF_CONF_MSI_MSIX_EN |
1362 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001363
1364 if (single_msix)
1365 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001366 } else if (msi) {
1367 val &= ~IGU_PF_CONF_INT_LINE_EN;
1368 val |= (IGU_PF_CONF_FUNC_EN |
1369 IGU_PF_CONF_MSI_MSIX_EN |
1370 IGU_PF_CONF_ATTN_BIT_EN |
1371 IGU_PF_CONF_SINGLE_ISR_EN);
1372 } else {
1373 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1374 val |= (IGU_PF_CONF_FUNC_EN |
1375 IGU_PF_CONF_INT_LINE_EN |
1376 IGU_PF_CONF_ATTN_BIT_EN |
1377 IGU_PF_CONF_SINGLE_ISR_EN);
1378 }
1379
Merav Sicron51c1a582012-03-18 10:33:38 +00001380 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001381 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1382
1383 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1384
Yuval Mintz79a85572012-04-03 18:41:25 +00001385 if (val & IGU_PF_CONF_INT_LINE_EN)
1386 pci_intx(bp->pdev, true);
1387
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001388 barrier();
1389
1390 /* init leading/trailing edge */
1391 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001392 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001393 if (bp->port.pmf)
1394 /* enable nig and gpio3 attention */
1395 val |= 0x1100;
1396 } else
1397 val = 0xffff;
1398
1399 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1400 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1401
1402 /* Make sure that interrupts are indeed enabled from here on */
1403 mmiowb();
1404}
1405
1406void bnx2x_int_enable(struct bnx2x *bp)
1407{
1408 if (bp->common.int_block == INT_BLOCK_HC)
1409 bnx2x_hc_int_enable(bp);
1410 else
1411 bnx2x_igu_int_enable(bp);
1412}
1413
1414static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001415{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001416 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001417 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1418 u32 val = REG_RD(bp, addr);
1419
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001420 /*
1421 * in E1 we must use only PCI configuration space to disable
1422 * MSI/MSIX capablility
1423 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1424 */
1425 if (CHIP_IS_E1(bp)) {
1426 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1427 * Use mask register to prevent from HC sending interrupts
1428 * after we exit the function
1429 */
1430 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1431
1432 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1433 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1434 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1435 } else
1436 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1437 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1438 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1439 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440
Merav Sicron51c1a582012-03-18 10:33:38 +00001441 DP(NETIF_MSG_IFDOWN,
1442 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001443 val, port, addr);
1444
Eilon Greenstein8badd272009-02-12 08:36:15 +00001445 /* flush all outstanding writes */
1446 mmiowb();
1447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001448 REG_WR(bp, addr, val);
1449 if (REG_RD(bp, addr) != val)
1450 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1451}
1452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001453static void bnx2x_igu_int_disable(struct bnx2x *bp)
1454{
1455 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1456
1457 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1458 IGU_PF_CONF_INT_LINE_EN |
1459 IGU_PF_CONF_ATTN_BIT_EN);
1460
Merav Sicron51c1a582012-03-18 10:33:38 +00001461 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001462
1463 /* flush all outstanding writes */
1464 mmiowb();
1465
1466 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1467 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1468 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1469}
1470
Ariel Elior6383c0b2011-07-14 08:31:57 +00001471void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001472{
1473 if (bp->common.int_block == INT_BLOCK_HC)
1474 bnx2x_hc_int_disable(bp);
1475 else
1476 bnx2x_igu_int_disable(bp);
1477}
1478
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001479void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001481 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001482 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001483
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001484 if (disable_hw)
1485 /* prevent the HW from sending interrupts */
1486 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001487
1488 /* make sure all ISRs are done */
1489 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001490 synchronize_irq(bp->msix_table[0].vector);
1491 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001492#ifdef BCM_CNIC
1493 offset++;
1494#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001495 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001496 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497 } else
1498 synchronize_irq(bp->pdev->irq);
1499
1500 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001501 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001502 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001503 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504}
1505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507
1508/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001509 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001510 */
1511
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001512/* Return true if succeeded to acquire the lock */
1513static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1514{
1515 u32 lock_status;
1516 u32 resource_bit = (1 << resource);
1517 int func = BP_FUNC(bp);
1518 u32 hw_lock_control_reg;
1519
Merav Sicron51c1a582012-03-18 10:33:38 +00001520 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1521 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001522
1523 /* Validating that the resource is within range */
1524 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001525 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001526 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1527 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001528 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001529 }
1530
1531 if (func <= 5)
1532 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1533 else
1534 hw_lock_control_reg =
1535 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1536
1537 /* Try to acquire the lock */
1538 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1539 lock_status = REG_RD(bp, hw_lock_control_reg);
1540 if (lock_status & resource_bit)
1541 return true;
1542
Merav Sicron51c1a582012-03-18 10:33:38 +00001543 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1544 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001545 return false;
1546}
1547
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001548/**
1549 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1550 *
1551 * @bp: driver handle
1552 *
1553 * Returns the recovery leader resource id according to the engine this function
1554 * belongs to. Currently only only 2 engines is supported.
1555 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001556static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001557{
1558 if (BP_PATH(bp))
1559 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1560 else
1561 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1562}
1563
1564/**
1565 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1566 *
1567 * @bp: driver handle
1568 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001569 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001570 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001571static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001572{
1573 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1574}
1575
Michael Chan993ac7b2009-10-10 13:46:56 +00001576#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001578#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001580void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581{
1582 struct bnx2x *bp = fp->bp;
1583 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1584 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001585 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001586 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001588 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001590 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001591 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 switch (command) {
1594 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001595 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001596 drv_cmd = BNX2X_Q_CMD_UPDATE;
1597 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001599 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001600 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001601 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 break;
1603
Ariel Elior6383c0b2011-07-14 08:31:57 +00001604 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001605 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001606 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1607 break;
1608
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001609 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001610 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612 break;
1613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001614 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001615 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001616 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1617 break;
1618
1619 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001620 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001621 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001622 break;
1623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001625 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1626 command, fp->index);
1627 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001628 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001629
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001630 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1631 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1632 /* q_obj->complete_cmd() failure means that this was
1633 * an unexpected completion.
1634 *
1635 * In this case we don't want to increase the bp->spq_left
1636 * because apparently we haven't sent this command the first
1637 * place.
1638 */
1639#ifdef BNX2X_STOP_ON_ERROR
1640 bnx2x_panic();
1641#else
1642 return;
1643#endif
1644
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001645 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001646 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001647 /* push the change in bp->spq_left and towards the memory */
1648 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001649
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001650 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1651
Barak Witkowskia3348722012-04-23 03:04:46 +00001652 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1653 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1654 /* if Q update ramrod is completed for last Q in AFEX vif set
1655 * flow, then ACK MCP at the end
1656 *
1657 * mark pending ACK to MCP bit.
1658 * prevent case that both bits are cleared.
1659 * At the end of load/unload driver checks that
1660 * sp_state is cleaerd, and this order prevents
1661 * races
1662 */
1663 smp_mb__before_clear_bit();
1664 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1665 wmb();
1666 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1667 smp_mb__after_clear_bit();
1668
1669 /* schedule workqueue to send ack to MCP */
1670 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1671 }
1672
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001673 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001674}
1675
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001676void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1677 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1678{
1679 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1680
1681 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1682 start);
1683}
1684
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001685irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001687 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001689 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001690 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001691 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694 if (unlikely(status == 0)) {
1695 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1696 return IRQ_NONE;
1697 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001698 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001699
Eilon Greenstein3196a882008-08-13 15:58:49 -07001700#ifdef BNX2X_STOP_ON_ERROR
1701 if (unlikely(bp->panic))
1702 return IRQ_HANDLED;
1703#endif
1704
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001705 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001706 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707
Ariel Elior6383c0b2011-07-14 08:31:57 +00001708 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001709 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001710 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001711 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001712 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001713 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001714 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001715 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001716 status &= ~mask;
1717 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001718 }
1719
Michael Chan993ac7b2009-10-10 13:46:56 +00001720#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001721 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001722 if (status & (mask | 0x1)) {
1723 struct cnic_ops *c_ops = NULL;
1724
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1726 rcu_read_lock();
1727 c_ops = rcu_dereference(bp->cnic_ops);
1728 if (c_ops)
1729 c_ops->cnic_handler(bp->cnic_data, NULL);
1730 rcu_read_unlock();
1731 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001732
1733 status &= ~mask;
1734 }
1735#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001736
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001737 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001738 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001739
1740 status &= ~0x1;
1741 if (!status)
1742 return IRQ_HANDLED;
1743 }
1744
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001745 if (unlikely(status))
1746 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001747 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001748
1749 return IRQ_HANDLED;
1750}
1751
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001752/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753
1754/*
1755 * General service functions
1756 */
1757
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001758int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001759{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001760 u32 lock_status;
1761 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001762 int func = BP_FUNC(bp);
1763 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001764 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001765
1766 /* Validating that the resource is within range */
1767 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001768 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001769 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1770 return -EINVAL;
1771 }
1772
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001773 if (func <= 5) {
1774 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1775 } else {
1776 hw_lock_control_reg =
1777 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1778 }
1779
Eliezer Tamirf1410642008-02-28 11:51:50 -08001780 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001781 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001782 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001783 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784 lock_status, resource_bit);
1785 return -EEXIST;
1786 }
1787
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001788 /* Try for 5 second every 5ms */
1789 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001791 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1792 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001793 if (lock_status & resource_bit)
1794 return 0;
1795
1796 msleep(5);
1797 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001798 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001799 return -EAGAIN;
1800}
1801
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001802int bnx2x_release_leader_lock(struct bnx2x *bp)
1803{
1804 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1805}
1806
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001807int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001808{
1809 u32 lock_status;
1810 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001811 int func = BP_FUNC(bp);
1812 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001813
1814 /* Validating that the resource is within range */
1815 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001816 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001817 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1818 return -EINVAL;
1819 }
1820
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001821 if (func <= 5) {
1822 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1823 } else {
1824 hw_lock_control_reg =
1825 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1826 }
1827
Eliezer Tamirf1410642008-02-28 11:51:50 -08001828 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001830 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001831 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001832 lock_status, resource_bit);
1833 return -EFAULT;
1834 }
1835
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001836 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001837 return 0;
1838}
1839
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001840
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001841int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1842{
1843 /* The GPIO should be swapped if swap register is set and active */
1844 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1845 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1846 int gpio_shift = gpio_num +
1847 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1848 u32 gpio_mask = (1 << gpio_shift);
1849 u32 gpio_reg;
1850 int value;
1851
1852 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1853 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1854 return -EINVAL;
1855 }
1856
1857 /* read GPIO value */
1858 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1859
1860 /* get the requested pin value */
1861 if ((gpio_reg & gpio_mask) == gpio_mask)
1862 value = 1;
1863 else
1864 value = 0;
1865
1866 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1867
1868 return value;
1869}
1870
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001871int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872{
1873 /* The GPIO should be swapped if swap register is set and active */
1874 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001875 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001876 int gpio_shift = gpio_num +
1877 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1878 u32 gpio_mask = (1 << gpio_shift);
1879 u32 gpio_reg;
1880
1881 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1882 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1883 return -EINVAL;
1884 }
1885
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001886 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 /* read GPIO and mask except the float bits */
1888 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1889
1890 switch (mode) {
1891 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001892 DP(NETIF_MSG_LINK,
1893 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001894 gpio_num, gpio_shift);
1895 /* clear FLOAT and set CLR */
1896 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1897 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1898 break;
1899
1900 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001901 DP(NETIF_MSG_LINK,
1902 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 gpio_num, gpio_shift);
1904 /* clear FLOAT and set SET */
1905 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1906 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1907 break;
1908
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001909 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001910 DP(NETIF_MSG_LINK,
1911 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912 gpio_num, gpio_shift);
1913 /* set FLOAT */
1914 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1915 break;
1916
1917 default:
1918 break;
1919 }
1920
1921 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001922 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923
1924 return 0;
1925}
1926
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001927int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1928{
1929 u32 gpio_reg = 0;
1930 int rc = 0;
1931
1932 /* Any port swapping should be handled by caller. */
1933
1934 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1935 /* read GPIO and mask except the float bits */
1936 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1937 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1938 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1939 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1940
1941 switch (mode) {
1942 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1943 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1944 /* set CLR */
1945 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1946 break;
1947
1948 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1949 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1950 /* set SET */
1951 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1952 break;
1953
1954 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1955 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1956 /* set FLOAT */
1957 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1958 break;
1959
1960 default:
1961 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1962 rc = -EINVAL;
1963 break;
1964 }
1965
1966 if (rc == 0)
1967 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1968
1969 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1970
1971 return rc;
1972}
1973
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001974int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1975{
1976 /* The GPIO should be swapped if swap register is set and active */
1977 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1978 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1979 int gpio_shift = gpio_num +
1980 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1981 u32 gpio_mask = (1 << gpio_shift);
1982 u32 gpio_reg;
1983
1984 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1985 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1986 return -EINVAL;
1987 }
1988
1989 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1990 /* read GPIO int */
1991 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1992
1993 switch (mode) {
1994 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001995 DP(NETIF_MSG_LINK,
1996 "Clear GPIO INT %d (shift %d) -> output low\n",
1997 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001998 /* clear SET and set CLR */
1999 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2000 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2001 break;
2002
2003 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002004 DP(NETIF_MSG_LINK,
2005 "Set GPIO INT %d (shift %d) -> output high\n",
2006 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002007 /* clear CLR and set SET */
2008 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2009 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2010 break;
2011
2012 default:
2013 break;
2014 }
2015
2016 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2017 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2018
2019 return 0;
2020}
2021
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2023{
2024 u32 spio_mask = (1 << spio_num);
2025 u32 spio_reg;
2026
2027 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2028 (spio_num > MISC_REGISTERS_SPIO_7)) {
2029 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2030 return -EINVAL;
2031 }
2032
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002033 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002034 /* read SPIO and mask except the float bits */
2035 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2036
2037 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002038 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002039 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002040 /* clear FLOAT and set CLR */
2041 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2042 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2043 break;
2044
Eilon Greenstein6378c022008-08-13 15:59:25 -07002045 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002046 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002047 /* clear FLOAT and set SET */
2048 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2049 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2050 break;
2051
2052 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002053 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002054 /* set FLOAT */
2055 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2056 break;
2057
2058 default:
2059 break;
2060 }
2061
2062 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002063 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002064
2065 return 0;
2066}
2067
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002068void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002069{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002070 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002071 switch (bp->link_vars.ieee_fc &
2072 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002073 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002074 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002075 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002077
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002078 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002079 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002080 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002081 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002082
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002083 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002084 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002085 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002086
Eliezer Tamirf1410642008-02-28 11:51:50 -08002087 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002088 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002089 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002090 break;
2091 }
2092}
2093
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002094u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002095{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002096 if (!BP_NOMCP(bp)) {
2097 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002098 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2099 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002100 /*
2101 * Initialize link parameters structure variables
2102 * It is recommended to turn off RX FC for jumbo frames
2103 * for better performance
2104 */
2105 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002106 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002107 else
David S. Millerc0700f92008-12-16 23:53:20 -08002108 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002109
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002110 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002111
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002112 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002113 struct link_params *lp = &bp->link_params;
2114 lp->loopback_mode = LOOPBACK_XGXS;
2115 /* do PHY loopback at 10G speed, if possible */
2116 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2117 if (lp->speed_cap_mask[cfx_idx] &
2118 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2119 lp->req_line_speed[cfx_idx] =
2120 SPEED_10000;
2121 else
2122 lp->req_line_speed[cfx_idx] =
2123 SPEED_1000;
2124 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002125 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002126
Merav Sicron8970b2e2012-06-19 07:48:22 +00002127 if (load_mode == LOAD_LOOPBACK_EXT) {
2128 struct link_params *lp = &bp->link_params;
2129 lp->loopback_mode = LOOPBACK_EXT;
2130 }
2131
Eilon Greenstein19680c42008-08-13 15:47:33 -07002132 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002133
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002134 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002135
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002136 bnx2x_calc_fc_adv(bp);
2137
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002138 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2139 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002140 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002141 } else
2142 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002143 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002144 return rc;
2145 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002146 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002147 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002148}
2149
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002150void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002151{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002152 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002153 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002154 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002155 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002156 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002157
Eilon Greenstein19680c42008-08-13 15:47:33 -07002158 bnx2x_calc_fc_adv(bp);
2159 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002160 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161}
2162
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002163static void bnx2x__link_reset(struct bnx2x *bp)
2164{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002165 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002166 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002167 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002168 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002169 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002170 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002171}
2172
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002173u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002174{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002175 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002177 if (!BP_NOMCP(bp)) {
2178 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002179 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2180 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002181 bnx2x_release_phy_lock(bp);
2182 } else
2183 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002184
2185 return rc;
2186}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002187
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002188
Eilon Greenstein2691d512009-08-12 08:22:08 +00002189/* Calculates the sum of vn_min_rates.
2190 It's needed for further normalizing of the min_rates.
2191 Returns:
2192 sum of vn_min_rates.
2193 or
2194 0 - if all the min_rates are 0.
2195 In the later case fainess algorithm should be deactivated.
2196 If not all min_rates are zero then those that are zeroes will be set to 1.
2197 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002198static void bnx2x_calc_vn_min(struct bnx2x *bp,
2199 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002200{
2201 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002202 int vn;
2203
David S. Miller8decf862011-09-22 03:23:13 -04002204 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002205 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002206 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2207 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2208
2209 /* Skip hidden vns */
2210 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002211 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002212 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002213 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002214 vn_min_rate = DEF_MIN_RATE;
2215 else
2216 all_zero = 0;
2217
Yuval Mintzb475d782012-04-03 18:41:29 +00002218 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002219 }
2220
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002221 /* if ETS or all min rates are zeros - disable fairness */
2222 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002223 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002224 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2225 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2226 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002227 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002228 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002229 DP(NETIF_MSG_IFUP,
2230 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002231 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002232 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002233 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002234}
2235
Yuval Mintzb475d782012-04-03 18:41:29 +00002236static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2237 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002238{
Yuval Mintzb475d782012-04-03 18:41:29 +00002239 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002240 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002241
Yuval Mintzb475d782012-04-03 18:41:29 +00002242 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002243 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002244 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002245 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2246
Yuval Mintzb475d782012-04-03 18:41:29 +00002247 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002248 /* maxCfg in percents of linkspeed */
2249 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002250 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002251 /* maxCfg is absolute in 100Mb units */
2252 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002253 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002254
Yuval Mintzb475d782012-04-03 18:41:29 +00002255 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002256
Yuval Mintzb475d782012-04-03 18:41:29 +00002257 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002258}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002259
Yuval Mintzb475d782012-04-03 18:41:29 +00002260
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002261static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2262{
2263 if (CHIP_REV_IS_SLOW(bp))
2264 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002265 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002266 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002267
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002268 return CMNG_FNS_NONE;
2269}
2270
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002271void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002272{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002273 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002274
2275 if (BP_NOMCP(bp))
2276 return; /* what should be the default bvalue in this case */
2277
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002278 /* For 2 port configuration the absolute function number formula
2279 * is:
2280 * abs_func = 2 * vn + BP_PORT + BP_PATH
2281 *
2282 * and there are 4 functions per port
2283 *
2284 * For 4 port configuration it is
2285 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2286 *
2287 * and there are 2 functions per port
2288 */
David S. Miller8decf862011-09-22 03:23:13 -04002289 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002290 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2291
2292 if (func >= E1H_FUNC_MAX)
2293 break;
2294
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002295 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002296 MF_CFG_RD(bp, func_mf_config[func].config);
2297 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002298 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2299 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2300 bp->flags |= MF_FUNC_DIS;
2301 } else {
2302 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2303 bp->flags &= ~MF_FUNC_DIS;
2304 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002305}
2306
2307static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2308{
Yuval Mintzb475d782012-04-03 18:41:29 +00002309 struct cmng_init_input input;
2310 memset(&input, 0, sizeof(struct cmng_init_input));
2311
2312 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002313
2314 if (cmng_type == CMNG_FNS_MINMAX) {
2315 int vn;
2316
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002317 /* read mf conf from shmem */
2318 if (read_cfg)
2319 bnx2x_read_mf_cfg(bp);
2320
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002321 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002322 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323
2324 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002325 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002326 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002327 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002328
2329 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002330 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002331 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002332
2333 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002334 return;
2335 }
2336
2337 /* rate shaping and fairness are disabled */
2338 DP(NETIF_MSG_IFUP,
2339 "rate shaping and fairness are disabled\n");
2340}
2341
Eric Dumazet1191cb82012-04-27 21:39:21 +00002342static void storm_memset_cmng(struct bnx2x *bp,
2343 struct cmng_init *cmng,
2344 u8 port)
2345{
2346 int vn;
2347 size_t size = sizeof(struct cmng_struct_per_port);
2348
2349 u32 addr = BAR_XSTRORM_INTMEM +
2350 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2351
2352 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2353
2354 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2355 int func = func_by_vn(bp, vn);
2356
2357 addr = BAR_XSTRORM_INTMEM +
2358 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2359 size = sizeof(struct rate_shaping_vars_per_vn);
2360 __storm_memset_struct(bp, addr, size,
2361 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2362
2363 addr = BAR_XSTRORM_INTMEM +
2364 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2365 size = sizeof(struct fairness_vars_per_vn);
2366 __storm_memset_struct(bp, addr, size,
2367 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2368 }
2369}
2370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002371/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002372static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002373{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002374 /* Make sure that we are synced with the current statistics */
2375 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2376
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002377 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002378
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002379 if (bp->link_vars.link_up) {
2380
Eilon Greenstein1c063282009-02-12 08:36:43 +00002381 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002382 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002383 int port = BP_PORT(bp);
2384 u32 pause_enabled = 0;
2385
2386 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2387 pause_enabled = 1;
2388
2389 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002390 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002391 pause_enabled);
2392 }
2393
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002394 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002395 struct host_port_stats *pstats;
2396
2397 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002398 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002399 memset(&(pstats->mac_stx[0]), 0,
2400 sizeof(struct mac_stx));
2401 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002402 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002403 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2404 }
2405
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002406 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2407 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002408
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002409 if (cmng_fns != CMNG_FNS_NONE) {
2410 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2411 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2412 } else
2413 /* rate shaping and fairness are disabled */
2414 DP(NETIF_MSG_IFUP,
2415 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002416 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002417
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002418 __bnx2x_link_report(bp);
2419
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002420 if (IS_MF(bp))
2421 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422}
2423
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002424void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002425{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002426 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002427 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002428
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002429 /* read updated dcb configuration */
2430 bnx2x_dcbx_pmf_update(bp);
2431
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002432 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2433
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002434 if (bp->link_vars.link_up)
2435 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2436 else
2437 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2438
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002439 /* indicate link status */
2440 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002441}
2442
Barak Witkowskia3348722012-04-23 03:04:46 +00002443static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2444 u16 vlan_val, u8 allowed_prio)
2445{
2446 struct bnx2x_func_state_params func_params = {0};
2447 struct bnx2x_func_afex_update_params *f_update_params =
2448 &func_params.params.afex_update;
2449
2450 func_params.f_obj = &bp->func_obj;
2451 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2452
2453 /* no need to wait for RAMROD completion, so don't
2454 * set RAMROD_COMP_WAIT flag
2455 */
2456
2457 f_update_params->vif_id = vifid;
2458 f_update_params->afex_default_vlan = vlan_val;
2459 f_update_params->allowed_priorities = allowed_prio;
2460
2461 /* if ramrod can not be sent, response to MCP immediately */
2462 if (bnx2x_func_state_change(bp, &func_params) < 0)
2463 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2464
2465 return 0;
2466}
2467
2468static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2469 u16 vif_index, u8 func_bit_map)
2470{
2471 struct bnx2x_func_state_params func_params = {0};
2472 struct bnx2x_func_afex_viflists_params *update_params =
2473 &func_params.params.afex_viflists;
2474 int rc;
2475 u32 drv_msg_code;
2476
2477 /* validate only LIST_SET and LIST_GET are received from switch */
2478 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2479 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2480 cmd_type);
2481
2482 func_params.f_obj = &bp->func_obj;
2483 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2484
2485 /* set parameters according to cmd_type */
2486 update_params->afex_vif_list_command = cmd_type;
2487 update_params->vif_list_index = cpu_to_le16(vif_index);
2488 update_params->func_bit_map =
2489 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2490 update_params->func_to_clear = 0;
2491 drv_msg_code =
2492 (cmd_type == VIF_LIST_RULE_GET) ?
2493 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2494 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2495
2496 /* if ramrod can not be sent, respond to MCP immediately for
2497 * SET and GET requests (other are not triggered from MCP)
2498 */
2499 rc = bnx2x_func_state_change(bp, &func_params);
2500 if (rc < 0)
2501 bnx2x_fw_command(bp, drv_msg_code, 0);
2502
2503 return 0;
2504}
2505
2506static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2507{
2508 struct afex_stats afex_stats;
2509 u32 func = BP_ABS_FUNC(bp);
2510 u32 mf_config;
2511 u16 vlan_val;
2512 u32 vlan_prio;
2513 u16 vif_id;
2514 u8 allowed_prio;
2515 u8 vlan_mode;
2516 u32 addr_to_write, vifid, addrs, stats_type, i;
2517
2518 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2519 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2520 DP(BNX2X_MSG_MCP,
2521 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2522 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2523 }
2524
2525 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2526 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2527 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2528 DP(BNX2X_MSG_MCP,
2529 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2530 vifid, addrs);
2531 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2532 addrs);
2533 }
2534
2535 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2536 addr_to_write = SHMEM2_RD(bp,
2537 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2538 stats_type = SHMEM2_RD(bp,
2539 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2540
2541 DP(BNX2X_MSG_MCP,
2542 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2543 addr_to_write);
2544
2545 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2546
2547 /* write response to scratchpad, for MCP */
2548 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2549 REG_WR(bp, addr_to_write + i*sizeof(u32),
2550 *(((u32 *)(&afex_stats))+i));
2551
2552 /* send ack message to MCP */
2553 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2554 }
2555
2556 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2557 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2558 bp->mf_config[BP_VN(bp)] = mf_config;
2559 DP(BNX2X_MSG_MCP,
2560 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2561 mf_config);
2562
2563 /* if VIF_SET is "enabled" */
2564 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2565 /* set rate limit directly to internal RAM */
2566 struct cmng_init_input cmng_input;
2567 struct rate_shaping_vars_per_vn m_rs_vn;
2568 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2569 u32 addr = BAR_XSTRORM_INTMEM +
2570 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2571
2572 bp->mf_config[BP_VN(bp)] = mf_config;
2573
2574 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2575 m_rs_vn.vn_counter.rate =
2576 cmng_input.vnic_max_rate[BP_VN(bp)];
2577 m_rs_vn.vn_counter.quota =
2578 (m_rs_vn.vn_counter.rate *
2579 RS_PERIODIC_TIMEOUT_USEC) / 8;
2580
2581 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2582
2583 /* read relevant values from mf_cfg struct in shmem */
2584 vif_id =
2585 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2586 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2587 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2588 vlan_val =
2589 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2590 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2591 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2592 vlan_prio = (mf_config &
2593 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2594 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2595 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2596 vlan_mode =
2597 (MF_CFG_RD(bp,
2598 func_mf_config[func].afex_config) &
2599 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2600 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2601 allowed_prio =
2602 (MF_CFG_RD(bp,
2603 func_mf_config[func].afex_config) &
2604 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2605 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2606
2607 /* send ramrod to FW, return in case of failure */
2608 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2609 allowed_prio))
2610 return;
2611
2612 bp->afex_def_vlan_tag = vlan_val;
2613 bp->afex_vlan_mode = vlan_mode;
2614 } else {
2615 /* notify link down because BP->flags is disabled */
2616 bnx2x_link_report(bp);
2617
2618 /* send INVALID VIF ramrod to FW */
2619 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2620
2621 /* Reset the default afex VLAN */
2622 bp->afex_def_vlan_tag = -1;
2623 }
2624 }
2625}
2626
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002627static void bnx2x_pmf_update(struct bnx2x *bp)
2628{
2629 int port = BP_PORT(bp);
2630 u32 val;
2631
2632 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002633 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002634
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002635 /*
2636 * We need the mb() to ensure the ordering between the writing to
2637 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2638 */
2639 smp_mb();
2640
2641 /* queue a periodic task */
2642 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2643
Dmitry Kravkovef018542011-06-14 01:33:57 +00002644 bnx2x_dcbx_pmf_update(bp);
2645
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002646 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002647 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002648 if (bp->common.int_block == INT_BLOCK_HC) {
2649 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2650 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002651 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002652 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2653 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2654 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002655
2656 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002657}
2658
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002659/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002660
2661/* slow path */
2662
2663/*
2664 * General service functions
2665 */
2666
Eilon Greenstein2691d512009-08-12 08:22:08 +00002667/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002668u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002669{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002670 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002671 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002672 u32 rc = 0;
2673 u32 cnt = 1;
2674 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2675
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002676 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002677 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002678 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2679 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2680
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002681 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2682 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002683
2684 do {
2685 /* let the FW do it's magic ... */
2686 msleep(delay);
2687
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002688 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002689
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002690 /* Give the FW up to 5 second (500*10ms) */
2691 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002692
2693 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2694 cnt*delay, rc, seq);
2695
2696 /* is this a reply to our command? */
2697 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2698 rc &= FW_MSG_CODE_MASK;
2699 else {
2700 /* FW BUG! */
2701 BNX2X_ERR("FW failed to respond!\n");
2702 bnx2x_fw_dump(bp);
2703 rc = 0;
2704 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002705 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002706
2707 return rc;
2708}
2709
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002710
Eric Dumazet1191cb82012-04-27 21:39:21 +00002711static void storm_memset_func_cfg(struct bnx2x *bp,
2712 struct tstorm_eth_function_common_config *tcfg,
2713 u16 abs_fid)
2714{
2715 size_t size = sizeof(struct tstorm_eth_function_common_config);
2716
2717 u32 addr = BAR_TSTRORM_INTMEM +
2718 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2719
2720 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2721}
2722
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002723void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002724{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002725 if (CHIP_IS_E1x(bp)) {
2726 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002727
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002728 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2729 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002731 /* Enable the function in the FW */
2732 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2733 storm_memset_func_en(bp, p->func_id, 1);
2734
2735 /* spq */
2736 if (p->func_flgs & FUNC_FLG_SPQ) {
2737 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2738 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2739 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2740 }
2741}
2742
Ariel Elior6383c0b2011-07-14 08:31:57 +00002743/**
2744 * bnx2x_get_tx_only_flags - Return common flags
2745 *
2746 * @bp device handle
2747 * @fp queue handle
2748 * @zero_stats TRUE if statistics zeroing is needed
2749 *
2750 * Return the flags that are common for the Tx-only and not normal connections.
2751 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002752static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2753 struct bnx2x_fastpath *fp,
2754 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002755{
2756 unsigned long flags = 0;
2757
2758 /* PF driver will always initialize the Queue to an ACTIVE state */
2759 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2760
Ariel Elior6383c0b2011-07-14 08:31:57 +00002761 /* tx only connections collect statistics (on the same index as the
2762 * parent connection). The statistics are zeroed when the parent
2763 * connection is initialized.
2764 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002765
2766 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2767 if (zero_stats)
2768 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2769
Ariel Elior6383c0b2011-07-14 08:31:57 +00002770
2771 return flags;
2772}
2773
Eric Dumazet1191cb82012-04-27 21:39:21 +00002774static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2775 struct bnx2x_fastpath *fp,
2776 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002777{
2778 unsigned long flags = 0;
2779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002780 /* calculate other queue flags */
2781 if (IS_MF_SD(bp))
2782 __set_bit(BNX2X_Q_FLG_OV, &flags);
2783
Barak Witkowskia3348722012-04-23 03:04:46 +00002784 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002785 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002786 /* For FCoE - force usage of default priority (for afex) */
2787 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2788 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002789
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002790 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002791 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002792 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002793 if (fp->mode == TPA_MODE_GRO)
2794 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002795 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002796
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002797 if (leading) {
2798 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2799 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2800 }
2801
2802 /* Always set HW VLAN stripping */
2803 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002804
Barak Witkowskia3348722012-04-23 03:04:46 +00002805 /* configure silent vlan removal */
2806 if (IS_MF_AFEX(bp))
2807 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2808
Ariel Elior6383c0b2011-07-14 08:31:57 +00002809
2810 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002811}
2812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002813static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002814 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2815 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002816{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002817 gen_init->stat_id = bnx2x_stats_id(fp);
2818 gen_init->spcl_id = fp->cl_id;
2819
2820 /* Always use mini-jumbo MTU for FCoE L2 ring */
2821 if (IS_FCOE_FP(fp))
2822 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2823 else
2824 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002825
2826 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002827}
2828
2829static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2830 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2831 struct bnx2x_rxq_setup_params *rxq_init)
2832{
2833 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002834 u16 sge_sz = 0;
2835 u16 tpa_agg_size = 0;
2836
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002837 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002838 pause->sge_th_lo = SGE_TH_LO(bp);
2839 pause->sge_th_hi = SGE_TH_HI(bp);
2840
2841 /* validate SGE ring has enough to cross high threshold */
2842 WARN_ON(bp->dropless_fc &&
2843 pause->sge_th_hi + FW_PREFETCH_CNT >
2844 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2845
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002846 tpa_agg_size = min_t(u32,
2847 (min_t(u32, 8, MAX_SKB_FRAGS) *
2848 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2849 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2850 SGE_PAGE_SHIFT;
2851 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2852 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2853 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2854 0xffff);
2855 }
2856
2857 /* pause - not for e1 */
2858 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002859 pause->bd_th_lo = BD_TH_LO(bp);
2860 pause->bd_th_hi = BD_TH_HI(bp);
2861
2862 pause->rcq_th_lo = RCQ_TH_LO(bp);
2863 pause->rcq_th_hi = RCQ_TH_HI(bp);
2864 /*
2865 * validate that rings have enough entries to cross
2866 * high thresholds
2867 */
2868 WARN_ON(bp->dropless_fc &&
2869 pause->bd_th_hi + FW_PREFETCH_CNT >
2870 bp->rx_ring_size);
2871 WARN_ON(bp->dropless_fc &&
2872 pause->rcq_th_hi + FW_PREFETCH_CNT >
2873 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002874
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002875 pause->pri_map = 1;
2876 }
2877
2878 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002879 rxq_init->dscr_map = fp->rx_desc_mapping;
2880 rxq_init->sge_map = fp->rx_sge_mapping;
2881 rxq_init->rcq_map = fp->rx_comp_mapping;
2882 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002884 /* This should be a maximum number of data bytes that may be
2885 * placed on the BD (not including paddings).
2886 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002887 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2888 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002889
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002890 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002891 rxq_init->tpa_agg_sz = tpa_agg_size;
2892 rxq_init->sge_buf_sz = sge_sz;
2893 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002894 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002895 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002896
2897 /* Maximum number or simultaneous TPA aggregation for this Queue.
2898 *
2899 * For PF Clients it should be the maximum avaliable number.
2900 * VF driver(s) may want to define it to a smaller value.
2901 */
David S. Miller8decf862011-09-22 03:23:13 -04002902 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002903
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002904 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2905 rxq_init->fw_sb_id = fp->fw_sb_id;
2906
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002907 if (IS_FCOE_FP(fp))
2908 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2909 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002910 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002911 /* configure silent vlan removal
2912 * if multi function mode is afex, then mask default vlan
2913 */
2914 if (IS_MF_AFEX(bp)) {
2915 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2916 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2917 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918}
2919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002920static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002921 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2922 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002923{
Merav Sicron65565882012-06-19 07:48:26 +00002924 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002925 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002926 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2927 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002929 /*
2930 * set the tss leading client id for TX classfication ==
2931 * leading RSS client id
2932 */
2933 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2934
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002935 if (IS_FCOE_FP(fp)) {
2936 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2937 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2938 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002939}
2940
stephen hemminger8d962862010-10-21 07:50:56 +00002941static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002942{
2943 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002944 struct event_ring_data eq_data = { {0} };
2945 u16 flags;
2946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002947 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002948 /* reset IGU PF statistics: MSIX + ATTN */
2949 /* PF */
2950 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2951 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2952 (CHIP_MODE_IS_4_PORT(bp) ?
2953 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2954 /* ATTN */
2955 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2956 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2957 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2958 (CHIP_MODE_IS_4_PORT(bp) ?
2959 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2960 }
2961
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002962 /* function setup flags */
2963 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002965 /* This flag is relevant for E1x only.
2966 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002967 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002968 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002969
2970 func_init.func_flgs = flags;
2971 func_init.pf_id = BP_FUNC(bp);
2972 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002973 func_init.spq_map = bp->spq_mapping;
2974 func_init.spq_prod = bp->spq_prod_idx;
2975
2976 bnx2x_func_init(bp, &func_init);
2977
2978 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2979
2980 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002981 * Congestion management values depend on the link rate
2982 * There is no active link so initial link rate is set to 10 Gbps.
2983 * When the link comes up The congestion management values are
2984 * re-calculated according to the actual link rate.
2985 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002986 bp->link_vars.line_speed = SPEED_10000;
2987 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2988
2989 /* Only the PMF sets the HW */
2990 if (bp->port.pmf)
2991 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2992
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002993 /* init Event Queue */
2994 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2995 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2996 eq_data.producer = bp->eq_prod;
2997 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2998 eq_data.sb_id = DEF_SB_ID;
2999 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3000}
3001
3002
Eilon Greenstein2691d512009-08-12 08:22:08 +00003003static void bnx2x_e1h_disable(struct bnx2x *bp)
3004{
3005 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003006
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003007 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003008
3009 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003010}
3011
3012static void bnx2x_e1h_enable(struct bnx2x *bp)
3013{
3014 int port = BP_PORT(bp);
3015
3016 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3017
Eilon Greenstein2691d512009-08-12 08:22:08 +00003018 /* Tx queue should be only reenabled */
3019 netif_tx_wake_all_queues(bp->dev);
3020
Eilon Greenstein061bc702009-10-15 00:18:47 -07003021 /*
3022 * Should not call netif_carrier_on since it will be called if the link
3023 * is up when checking for link state
3024 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003025}
3026
Barak Witkowski1d187b32011-12-05 22:41:50 +00003027#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3028
3029static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3030{
3031 struct eth_stats_info *ether_stat =
3032 &bp->slowpath->drv_info_to_mcp.ether_stat;
3033
3034 /* leave last char as NULL */
3035 memcpy(ether_stat->version, DRV_MODULE_VERSION,
3036 ETH_STAT_INFO_VERSION_LEN - 1);
3037
Barak Witkowski15192a82012-06-19 07:48:28 +00003038 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3039 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3040 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003041
3042 ether_stat->mtu_size = bp->dev->mtu;
3043
3044 if (bp->dev->features & NETIF_F_RXCSUM)
3045 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3046 if (bp->dev->features & NETIF_F_TSO)
3047 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3048 ether_stat->feature_flags |= bp->common.boot_mode;
3049
3050 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3051
3052 ether_stat->txq_size = bp->tx_ring_size;
3053 ether_stat->rxq_size = bp->rx_ring_size;
3054}
3055
3056static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3057{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003058#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003059 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3060 struct fcoe_stats_info *fcoe_stat =
3061 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3062
3063 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
3064
3065 fcoe_stat->qos_priority =
3066 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3067
3068 /* insert FCoE stats from ramrod response */
3069 if (!NO_FCOE(bp)) {
3070 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003071 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003072 tstorm_queue_statistics;
3073
3074 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003075 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003076 xstorm_queue_statistics;
3077
3078 struct fcoe_statistics_params *fw_fcoe_stat =
3079 &bp->fw_stats_data->fcoe;
3080
3081 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3082 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3083
3084 ADD_64(fcoe_stat->rx_bytes_hi,
3085 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3086 fcoe_stat->rx_bytes_lo,
3087 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3088
3089 ADD_64(fcoe_stat->rx_bytes_hi,
3090 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3091 fcoe_stat->rx_bytes_lo,
3092 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3093
3094 ADD_64(fcoe_stat->rx_bytes_hi,
3095 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3096 fcoe_stat->rx_bytes_lo,
3097 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3098
3099 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3100 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3101
3102 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3103 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3104
3105 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3106 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3107
3108 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003109 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003110
3111 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3112 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3113
3114 ADD_64(fcoe_stat->tx_bytes_hi,
3115 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3116 fcoe_stat->tx_bytes_lo,
3117 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3118
3119 ADD_64(fcoe_stat->tx_bytes_hi,
3120 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3121 fcoe_stat->tx_bytes_lo,
3122 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3123
3124 ADD_64(fcoe_stat->tx_bytes_hi,
3125 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3126 fcoe_stat->tx_bytes_lo,
3127 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3128
3129 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3130 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3131
3132 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3133 fcoe_q_xstorm_stats->ucast_pkts_sent);
3134
3135 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3136 fcoe_q_xstorm_stats->bcast_pkts_sent);
3137
3138 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3139 fcoe_q_xstorm_stats->mcast_pkts_sent);
3140 }
3141
Barak Witkowski1d187b32011-12-05 22:41:50 +00003142 /* ask L5 driver to add data to the struct */
3143 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
3144#endif
3145}
3146
3147static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3148{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003149#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003150 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3151 struct iscsi_stats_info *iscsi_stat =
3152 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3153
3154 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
3155
3156 iscsi_stat->qos_priority =
3157 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3158
Barak Witkowski1d187b32011-12-05 22:41:50 +00003159 /* ask L5 driver to add data to the struct */
3160 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
3161#endif
3162}
3163
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003164/* called due to MCP event (on pmf):
3165 * reread new bandwidth configuration
3166 * configure FW
3167 * notify others function about the change
3168 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003169static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003170{
3171 if (bp->link_vars.link_up) {
3172 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3173 bnx2x_link_sync_notify(bp);
3174 }
3175 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3176}
3177
Eric Dumazet1191cb82012-04-27 21:39:21 +00003178static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003179{
3180 bnx2x_config_mf_bw(bp);
3181 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3182}
3183
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003184static void bnx2x_handle_eee_event(struct bnx2x *bp)
3185{
3186 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3187 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3188}
3189
Barak Witkowski1d187b32011-12-05 22:41:50 +00003190static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3191{
3192 enum drv_info_opcode op_code;
3193 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3194
3195 /* if drv_info version supported by MFW doesn't match - send NACK */
3196 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3197 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3198 return;
3199 }
3200
3201 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3202 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3203
3204 memset(&bp->slowpath->drv_info_to_mcp, 0,
3205 sizeof(union drv_info_to_mcp));
3206
3207 switch (op_code) {
3208 case ETH_STATS_OPCODE:
3209 bnx2x_drv_info_ether_stat(bp);
3210 break;
3211 case FCOE_STATS_OPCODE:
3212 bnx2x_drv_info_fcoe_stat(bp);
3213 break;
3214 case ISCSI_STATS_OPCODE:
3215 bnx2x_drv_info_iscsi_stat(bp);
3216 break;
3217 default:
3218 /* if op code isn't supported - send NACK */
3219 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3220 return;
3221 }
3222
3223 /* if we got drv_info attn from MFW then these fields are defined in
3224 * shmem2 for sure
3225 */
3226 SHMEM2_WR(bp, drv_info_host_addr_lo,
3227 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3228 SHMEM2_WR(bp, drv_info_host_addr_hi,
3229 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3230
3231 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3232}
3233
Eilon Greenstein2691d512009-08-12 08:22:08 +00003234static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3235{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003236 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003237
3238 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3239
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003240 /*
3241 * This is the only place besides the function initialization
3242 * where the bp->flags can change so it is done without any
3243 * locks
3244 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003245 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003246 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003247 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003248
3249 bnx2x_e1h_disable(bp);
3250 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003251 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003252 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003253
3254 bnx2x_e1h_enable(bp);
3255 }
3256 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3257 }
3258 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003259 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003260 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3261 }
3262
3263 /* Report results to MCP */
3264 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003265 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003266 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003267 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003268}
3269
Michael Chan28912902009-10-10 13:46:53 +00003270/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003271static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003272{
3273 struct eth_spe *next_spe = bp->spq_prod_bd;
3274
3275 if (bp->spq_prod_bd == bp->spq_last_bd) {
3276 bp->spq_prod_bd = bp->spq;
3277 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003278 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003279 } else {
3280 bp->spq_prod_bd++;
3281 bp->spq_prod_idx++;
3282 }
3283 return next_spe;
3284}
3285
3286/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003287static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003288{
3289 int func = BP_FUNC(bp);
3290
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003291 /*
3292 * Make sure that BD data is updated before writing the producer:
3293 * BD data is written to the memory, the producer is read from the
3294 * memory, thus we need a full memory barrier to ensure the ordering.
3295 */
3296 mb();
Michael Chan28912902009-10-10 13:46:53 +00003297
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003298 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003299 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003300 mmiowb();
3301}
3302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003303/**
3304 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3305 *
3306 * @cmd: command to check
3307 * @cmd_type: command type
3308 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003309static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003310{
3311 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003312 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003313 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3314 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3315 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3316 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3317 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3318 return true;
3319 else
3320 return false;
3321
3322}
3323
3324
3325/**
3326 * bnx2x_sp_post - place a single command on an SP ring
3327 *
3328 * @bp: driver handle
3329 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3330 * @cid: SW CID the command is related to
3331 * @data_hi: command private data address (high 32 bits)
3332 * @data_lo: command private data address (low 32 bits)
3333 * @cmd_type: command type (e.g. NONE, ETH)
3334 *
3335 * SP data is handled as if it's always an address pair, thus data fields are
3336 * not swapped to little endian in upper functions. Instead this function swaps
3337 * data as if it's two u32 fields.
3338 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003339int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003340 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003341{
Michael Chan28912902009-10-10 13:46:53 +00003342 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003343 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003344 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003345
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003346#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003347 if (unlikely(bp->panic)) {
3348 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003349 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003350 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003351#endif
3352
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003353 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003354
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003355 if (common) {
3356 if (!atomic_read(&bp->eq_spq_left)) {
3357 BNX2X_ERR("BUG! EQ ring full!\n");
3358 spin_unlock_bh(&bp->spq_lock);
3359 bnx2x_panic();
3360 return -EBUSY;
3361 }
3362 } else if (!atomic_read(&bp->cq_spq_left)) {
3363 BNX2X_ERR("BUG! SPQ ring full!\n");
3364 spin_unlock_bh(&bp->spq_lock);
3365 bnx2x_panic();
3366 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003367 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003368
Michael Chan28912902009-10-10 13:46:53 +00003369 spe = bnx2x_sp_get_next(bp);
3370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003371 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003372 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003373 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3374 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003375
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003376 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003377
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003378 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3379 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003380
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003381 spe->hdr.type = cpu_to_le16(type);
3382
3383 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3384 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3385
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003386 /*
3387 * It's ok if the actual decrement is issued towards the memory
3388 * somewhere between the spin_lock and spin_unlock. Thus no
3389 * more explict memory barrier is needed.
3390 */
3391 if (common)
3392 atomic_dec(&bp->eq_spq_left);
3393 else
3394 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003396
Merav Sicron51c1a582012-03-18 10:33:38 +00003397 DP(BNX2X_MSG_SP,
3398 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003399 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3400 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003401 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003402 HW_CID(bp, cid), data_hi, data_lo, type,
3403 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003404
Michael Chan28912902009-10-10 13:46:53 +00003405 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003406 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003407 return 0;
3408}
3409
3410/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003411static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003412{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003413 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003414 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003415
3416 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003417 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003418 val = (1UL << 31);
3419 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3420 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3421 if (val & (1L << 31))
3422 break;
3423
3424 msleep(5);
3425 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003426 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003427 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003428 rc = -EBUSY;
3429 }
3430
3431 return rc;
3432}
3433
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003434/* release split MCP access lock register */
3435static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003436{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003437 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003438}
3439
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003440#define BNX2X_DEF_SB_ATT_IDX 0x0001
3441#define BNX2X_DEF_SB_IDX 0x0002
3442
Eric Dumazet1191cb82012-04-27 21:39:21 +00003443static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003444{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003445 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003446 u16 rc = 0;
3447
3448 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003449 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3450 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003451 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003452 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003453
3454 if (bp->def_idx != def_sb->sp_sb.running_index) {
3455 bp->def_idx = def_sb->sp_sb.running_index;
3456 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003457 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003458
3459 /* Do not reorder: indecies reading should complete before handling */
3460 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003461 return rc;
3462}
3463
3464/*
3465 * slow path service functions
3466 */
3467
3468static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3469{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003470 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003471 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3472 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003473 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3474 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003475 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003476 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003477 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003479 if (bp->attn_state & asserted)
3480 BNX2X_ERR("IGU ERROR\n");
3481
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003482 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3483 aeu_mask = REG_RD(bp, aeu_addr);
3484
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003486 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003487 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003488 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003489
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003490 REG_WR(bp, aeu_addr, aeu_mask);
3491 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003492
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003493 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003494 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003495 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003496
3497 if (asserted & ATTN_HARD_WIRED_MASK) {
3498 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003499
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003500 bnx2x_acquire_phy_lock(bp);
3501
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003502 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003503 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003504
Yaniv Rosner361c3912011-06-14 01:33:19 +00003505 /* If nig_mask is not set, no need to call the update
3506 * function.
3507 */
3508 if (nig_mask) {
3509 REG_WR(bp, nig_int_mask_addr, 0);
3510
3511 bnx2x_link_attn(bp);
3512 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003513
3514 /* handle unicore attn? */
3515 }
3516 if (asserted & ATTN_SW_TIMER_4_FUNC)
3517 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3518
3519 if (asserted & GPIO_2_FUNC)
3520 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3521
3522 if (asserted & GPIO_3_FUNC)
3523 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3524
3525 if (asserted & GPIO_4_FUNC)
3526 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3527
3528 if (port == 0) {
3529 if (asserted & ATTN_GENERAL_ATTN_1) {
3530 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3531 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3532 }
3533 if (asserted & ATTN_GENERAL_ATTN_2) {
3534 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3535 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3536 }
3537 if (asserted & ATTN_GENERAL_ATTN_3) {
3538 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3539 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3540 }
3541 } else {
3542 if (asserted & ATTN_GENERAL_ATTN_4) {
3543 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3544 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3545 }
3546 if (asserted & ATTN_GENERAL_ATTN_5) {
3547 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3548 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3549 }
3550 if (asserted & ATTN_GENERAL_ATTN_6) {
3551 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3552 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3553 }
3554 }
3555
3556 } /* if hardwired */
3557
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003558 if (bp->common.int_block == INT_BLOCK_HC)
3559 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3560 COMMAND_REG_ATTN_BITS_SET);
3561 else
3562 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3563
3564 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3565 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3566 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003567
3568 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003569 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003570 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003571 bnx2x_release_phy_lock(bp);
3572 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003573}
3574
Eric Dumazet1191cb82012-04-27 21:39:21 +00003575static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003576{
3577 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003578 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003579 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003580 ext_phy_config =
3581 SHMEM_RD(bp,
3582 dev_info.port_hw_config[port].external_phy_config);
3583
3584 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3585 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003586 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003587 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003588
3589 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003590 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3591 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003592
3593 /*
3594 * Scheudle device reset (unload)
3595 * This is due to some boards consuming sufficient power when driver is
3596 * up to overheat if fan fails.
3597 */
3598 smp_mb__before_clear_bit();
3599 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3600 smp_mb__after_clear_bit();
3601 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3602
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003603}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003604
Eric Dumazet1191cb82012-04-27 21:39:21 +00003605static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003606{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003607 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003608 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003609 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003611 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3612 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003614 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003615
3616 val = REG_RD(bp, reg_offset);
3617 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3618 REG_WR(bp, reg_offset, val);
3619
3620 BNX2X_ERR("SPIO5 hw attention\n");
3621
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003622 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003623 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003624 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003625 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003626
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003627 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003628 bnx2x_acquire_phy_lock(bp);
3629 bnx2x_handle_module_detect_int(&bp->link_params);
3630 bnx2x_release_phy_lock(bp);
3631 }
3632
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003633 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3634
3635 val = REG_RD(bp, reg_offset);
3636 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3637 REG_WR(bp, reg_offset, val);
3638
3639 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003640 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003641 bnx2x_panic();
3642 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003643}
3644
Eric Dumazet1191cb82012-04-27 21:39:21 +00003645static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003646{
3647 u32 val;
3648
Eilon Greenstein0626b892009-02-12 08:38:14 +00003649 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003650
3651 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3652 BNX2X_ERR("DB hw attention 0x%x\n", val);
3653 /* DORQ discard attention */
3654 if (val & 0x2)
3655 BNX2X_ERR("FATAL error from DORQ\n");
3656 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003657
3658 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3659
3660 int port = BP_PORT(bp);
3661 int reg_offset;
3662
3663 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3664 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3665
3666 val = REG_RD(bp, reg_offset);
3667 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3668 REG_WR(bp, reg_offset, val);
3669
3670 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003671 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003672 bnx2x_panic();
3673 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003674}
3675
Eric Dumazet1191cb82012-04-27 21:39:21 +00003676static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003677{
3678 u32 val;
3679
3680 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3681
3682 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3683 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3684 /* CFC error attention */
3685 if (val & 0x2)
3686 BNX2X_ERR("FATAL error from CFC\n");
3687 }
3688
3689 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003690 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003691 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003692 /* RQ_USDMDP_FIFO_OVERFLOW */
3693 if (val & 0x18000)
3694 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003695
3696 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003697 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3698 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3699 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003700 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003701
3702 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3703
3704 int port = BP_PORT(bp);
3705 int reg_offset;
3706
3707 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3708 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3709
3710 val = REG_RD(bp, reg_offset);
3711 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3712 REG_WR(bp, reg_offset, val);
3713
3714 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003715 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003716 bnx2x_panic();
3717 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003718}
3719
Eric Dumazet1191cb82012-04-27 21:39:21 +00003720static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003721{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003722 u32 val;
3723
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003724 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3725
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003726 if (attn & BNX2X_PMF_LINK_ASSERT) {
3727 int func = BP_FUNC(bp);
3728
3729 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003730 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003731 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3732 func_mf_config[BP_ABS_FUNC(bp)].config);
3733 val = SHMEM_RD(bp,
3734 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003735 if (val & DRV_STATUS_DCC_EVENT_MASK)
3736 bnx2x_dcc_event(bp,
3737 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003738
3739 if (val & DRV_STATUS_SET_MF_BW)
3740 bnx2x_set_mf_bw(bp);
3741
Barak Witkowski1d187b32011-12-05 22:41:50 +00003742 if (val & DRV_STATUS_DRV_INFO_REQ)
3743 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003744 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003745 bnx2x_pmf_update(bp);
3746
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003747 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003748 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3749 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003750 /* start dcbx state machine */
3751 bnx2x_dcbx_set_params(bp,
3752 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003753 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3754 bnx2x_handle_afex_cmd(bp,
3755 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003756 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3757 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003758 if (bp->link_vars.periodic_flags &
3759 PERIODIC_FLAGS_LINK_EVENT) {
3760 /* sync with link */
3761 bnx2x_acquire_phy_lock(bp);
3762 bp->link_vars.periodic_flags &=
3763 ~PERIODIC_FLAGS_LINK_EVENT;
3764 bnx2x_release_phy_lock(bp);
3765 if (IS_MF(bp))
3766 bnx2x_link_sync_notify(bp);
3767 bnx2x_link_report(bp);
3768 }
3769 /* Always call it here: bnx2x_link_report() will
3770 * prevent the link indication duplication.
3771 */
3772 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003773 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003774
3775 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003776 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003777 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3778 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3779 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3780 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3781 bnx2x_panic();
3782
3783 } else if (attn & BNX2X_MCP_ASSERT) {
3784
3785 BNX2X_ERR("MCP assert!\n");
3786 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003787 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003788
3789 } else
3790 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3791 }
3792
3793 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003794 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3795 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003796 val = CHIP_IS_E1(bp) ? 0 :
3797 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003798 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3799 }
3800 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003801 val = CHIP_IS_E1(bp) ? 0 :
3802 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003803 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3804 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003805 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003806 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003807}
3808
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003809/*
3810 * Bits map:
3811 * 0-7 - Engine0 load counter.
3812 * 8-15 - Engine1 load counter.
3813 * 16 - Engine0 RESET_IN_PROGRESS bit.
3814 * 17 - Engine1 RESET_IN_PROGRESS bit.
3815 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3816 * on the engine
3817 * 19 - Engine1 ONE_IS_LOADED.
3818 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3819 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3820 * just the one belonging to its engine).
3821 *
3822 */
3823#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3824
3825#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3826#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3827#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3828#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3829#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3830#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3831#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003832
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003833/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003834 * Set the GLOBAL_RESET bit.
3835 *
3836 * Should be run under rtnl lock
3837 */
3838void bnx2x_set_reset_global(struct bnx2x *bp)
3839{
Ariel Eliorf16da432012-01-26 06:01:50 +00003840 u32 val;
3841 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3842 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003843 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003844 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845}
3846
3847/*
3848 * Clear the GLOBAL_RESET bit.
3849 *
3850 * Should be run under rtnl lock
3851 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003852static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003853{
Ariel Eliorf16da432012-01-26 06:01:50 +00003854 u32 val;
3855 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3856 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003857 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003858 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003859}
3860
3861/*
3862 * Checks the GLOBAL_RESET bit.
3863 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003864 * should be run under rtnl lock
3865 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003866static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003867{
3868 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3869
3870 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3871 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3872}
3873
3874/*
3875 * Clear RESET_IN_PROGRESS bit for the current engine.
3876 *
3877 * Should be run under rtnl lock
3878 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003879static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003880{
Ariel Eliorf16da432012-01-26 06:01:50 +00003881 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003882 u32 bit = BP_PATH(bp) ?
3883 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003884 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3885 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003886
3887 /* Clear the bit */
3888 val &= ~bit;
3889 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003890
3891 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003892}
3893
3894/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003895 * Set RESET_IN_PROGRESS for the current engine.
3896 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003897 * should be run under rtnl lock
3898 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003899void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003900{
Ariel Eliorf16da432012-01-26 06:01:50 +00003901 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003902 u32 bit = BP_PATH(bp) ?
3903 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003904 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3905 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003906
3907 /* Set the bit */
3908 val |= bit;
3909 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003910 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003911}
3912
3913/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003914 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003915 * should be run under rtnl lock
3916 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003917bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003918{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003919 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3920 u32 bit = engine ?
3921 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3922
3923 /* return false if bit is set */
3924 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003925}
3926
3927/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003928 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003929 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003930 * should be run under rtnl lock
3931 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003932void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003933{
Ariel Eliorf16da432012-01-26 06:01:50 +00003934 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003935 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3936 BNX2X_PATH0_LOAD_CNT_MASK;
3937 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3938 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003939
Ariel Eliorf16da432012-01-26 06:01:50 +00003940 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3941 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3942
Merav Sicron51c1a582012-03-18 10:33:38 +00003943 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003944
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003945 /* get the current counter value */
3946 val1 = (val & mask) >> shift;
3947
Ariel Elior889b9af2012-01-26 06:01:51 +00003948 /* set bit of that PF */
3949 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003950
3951 /* clear the old value */
3952 val &= ~mask;
3953
3954 /* set the new one */
3955 val |= ((val1 << shift) & mask);
3956
3957 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003958 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003959}
3960
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003961/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003962 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003963 *
3964 * @bp: driver handle
3965 *
3966 * Should be run under rtnl lock.
3967 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003968 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003969 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003970bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003971{
Ariel Eliorf16da432012-01-26 06:01:50 +00003972 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003973 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3974 BNX2X_PATH0_LOAD_CNT_MASK;
3975 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3976 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003977
Ariel Eliorf16da432012-01-26 06:01:50 +00003978 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3979 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003980 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003981
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003982 /* get the current counter value */
3983 val1 = (val & mask) >> shift;
3984
Ariel Elior889b9af2012-01-26 06:01:51 +00003985 /* clear bit of that PF */
3986 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003987
3988 /* clear the old value */
3989 val &= ~mask;
3990
3991 /* set the new one */
3992 val |= ((val1 << shift) & mask);
3993
3994 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003995 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3996 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003997}
3998
3999/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004000 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004001 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004002 * should be run under rtnl lock
4003 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004004static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004005{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004006 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4007 BNX2X_PATH0_LOAD_CNT_MASK);
4008 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4009 BNX2X_PATH0_LOAD_CNT_SHIFT);
4010 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4011
Merav Sicron51c1a582012-03-18 10:33:38 +00004012 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004013
4014 val = (val & mask) >> shift;
4015
Merav Sicron51c1a582012-03-18 10:33:38 +00004016 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4017 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004018
Ariel Elior889b9af2012-01-26 06:01:51 +00004019 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004020}
4021
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004022/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004023 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004024 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004025static void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004026{
Ariel Eliorf16da432012-01-26 06:01:50 +00004027 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004028 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00004029 BNX2X_PATH0_LOAD_CNT_MASK);
4030 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4031 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004032 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00004033 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004034}
4035
Eric Dumazet1191cb82012-04-27 21:39:21 +00004036static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004037{
Joe Perchesf1deab52011-08-14 12:16:21 +00004038 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004039}
4040
Eric Dumazet1191cb82012-04-27 21:39:21 +00004041static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4042 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004043{
4044 int i = 0;
4045 u32 cur_bit = 0;
4046 for (i = 0; sig; i++) {
4047 cur_bit = ((u32)0x1 << i);
4048 if (sig & cur_bit) {
4049 switch (cur_bit) {
4050 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004051 if (print)
4052 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004053 break;
4054 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004055 if (print)
4056 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004057 break;
4058 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004059 if (print)
4060 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004061 break;
4062 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004063 if (print)
4064 _print_next_block(par_num++,
4065 "SEARCHER");
4066 break;
4067 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4068 if (print)
4069 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004070 break;
4071 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004072 if (print)
4073 _print_next_block(par_num++, "TSEMI");
4074 break;
4075 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4076 if (print)
4077 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004078 break;
4079 }
4080
4081 /* Clear the bit */
4082 sig &= ~cur_bit;
4083 }
4084 }
4085
4086 return par_num;
4087}
4088
Eric Dumazet1191cb82012-04-27 21:39:21 +00004089static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4090 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004091{
4092 int i = 0;
4093 u32 cur_bit = 0;
4094 for (i = 0; sig; i++) {
4095 cur_bit = ((u32)0x1 << i);
4096 if (sig & cur_bit) {
4097 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004098 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4099 if (print)
4100 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004101 break;
4102 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004103 if (print)
4104 _print_next_block(par_num++, "QM");
4105 break;
4106 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4107 if (print)
4108 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004109 break;
4110 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004111 if (print)
4112 _print_next_block(par_num++, "XSDM");
4113 break;
4114 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4115 if (print)
4116 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004117 break;
4118 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004119 if (print)
4120 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121 break;
4122 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004123 if (print)
4124 _print_next_block(par_num++,
4125 "DOORBELLQ");
4126 break;
4127 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4128 if (print)
4129 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004130 break;
4131 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004132 if (print)
4133 _print_next_block(par_num++,
4134 "VAUX PCI CORE");
4135 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004136 break;
4137 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004138 if (print)
4139 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004140 break;
4141 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004142 if (print)
4143 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004144 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004145 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4146 if (print)
4147 _print_next_block(par_num++, "UCM");
4148 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004149 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004150 if (print)
4151 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004152 break;
4153 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004154 if (print)
4155 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004156 break;
4157 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004158 if (print)
4159 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004160 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004161 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4162 if (print)
4163 _print_next_block(par_num++, "CCM");
4164 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165 }
4166
4167 /* Clear the bit */
4168 sig &= ~cur_bit;
4169 }
4170 }
4171
4172 return par_num;
4173}
4174
Eric Dumazet1191cb82012-04-27 21:39:21 +00004175static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4176 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004177{
4178 int i = 0;
4179 u32 cur_bit = 0;
4180 for (i = 0; sig; i++) {
4181 cur_bit = ((u32)0x1 << i);
4182 if (sig & cur_bit) {
4183 switch (cur_bit) {
4184 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004185 if (print)
4186 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004187 break;
4188 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004189 if (print)
4190 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004191 break;
4192 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004193 if (print)
4194 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195 "PXPPCICLOCKCLIENT");
4196 break;
4197 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004198 if (print)
4199 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004200 break;
4201 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202 if (print)
4203 _print_next_block(par_num++, "CDU");
4204 break;
4205 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4206 if (print)
4207 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004208 break;
4209 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004210 if (print)
4211 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212 break;
4213 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004214 if (print)
4215 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004216 break;
4217 }
4218
4219 /* Clear the bit */
4220 sig &= ~cur_bit;
4221 }
4222 }
4223
4224 return par_num;
4225}
4226
Eric Dumazet1191cb82012-04-27 21:39:21 +00004227static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4228 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004229{
4230 int i = 0;
4231 u32 cur_bit = 0;
4232 for (i = 0; sig; i++) {
4233 cur_bit = ((u32)0x1 << i);
4234 if (sig & cur_bit) {
4235 switch (cur_bit) {
4236 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004237 if (print)
4238 _print_next_block(par_num++, "MCP ROM");
4239 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004240 break;
4241 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004242 if (print)
4243 _print_next_block(par_num++,
4244 "MCP UMP RX");
4245 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004246 break;
4247 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004248 if (print)
4249 _print_next_block(par_num++,
4250 "MCP UMP TX");
4251 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004252 break;
4253 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004254 if (print)
4255 _print_next_block(par_num++,
4256 "MCP SCPAD");
4257 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004258 break;
4259 }
4260
4261 /* Clear the bit */
4262 sig &= ~cur_bit;
4263 }
4264 }
4265
4266 return par_num;
4267}
4268
Eric Dumazet1191cb82012-04-27 21:39:21 +00004269static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4270 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004271{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004272 int i = 0;
4273 u32 cur_bit = 0;
4274 for (i = 0; sig; i++) {
4275 cur_bit = ((u32)0x1 << i);
4276 if (sig & cur_bit) {
4277 switch (cur_bit) {
4278 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4279 if (print)
4280 _print_next_block(par_num++, "PGLUE_B");
4281 break;
4282 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4283 if (print)
4284 _print_next_block(par_num++, "ATC");
4285 break;
4286 }
4287
4288 /* Clear the bit */
4289 sig &= ~cur_bit;
4290 }
4291 }
4292
4293 return par_num;
4294}
4295
Eric Dumazet1191cb82012-04-27 21:39:21 +00004296static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4297 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004298{
4299 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4300 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4301 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4302 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4303 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004304 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004305 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4306 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004307 sig[0] & HW_PRTY_ASSERT_SET_0,
4308 sig[1] & HW_PRTY_ASSERT_SET_1,
4309 sig[2] & HW_PRTY_ASSERT_SET_2,
4310 sig[3] & HW_PRTY_ASSERT_SET_3,
4311 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004312 if (print)
4313 netdev_err(bp->dev,
4314 "Parity errors detected in blocks: ");
4315 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004316 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004317 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004318 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004319 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004320 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004321 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004322 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4323 par_num = bnx2x_check_blocks_with_parity4(
4324 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4325
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004326 if (print)
4327 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004328
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004329 return true;
4330 } else
4331 return false;
4332}
4333
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004334/**
4335 * bnx2x_chk_parity_attn - checks for parity attentions.
4336 *
4337 * @bp: driver handle
4338 * @global: true if there was a global attention
4339 * @print: show parity attention in syslog
4340 */
4341bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004342{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004343 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004344 int port = BP_PORT(bp);
4345
4346 attn.sig[0] = REG_RD(bp,
4347 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4348 port*4);
4349 attn.sig[1] = REG_RD(bp,
4350 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4351 port*4);
4352 attn.sig[2] = REG_RD(bp,
4353 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4354 port*4);
4355 attn.sig[3] = REG_RD(bp,
4356 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4357 port*4);
4358
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004359 if (!CHIP_IS_E1x(bp))
4360 attn.sig[4] = REG_RD(bp,
4361 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4362 port*4);
4363
4364 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004365}
4366
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004367
Eric Dumazet1191cb82012-04-27 21:39:21 +00004368static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004369{
4370 u32 val;
4371 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4372
4373 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4374 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4375 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004376 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004377 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004378 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004379 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004380 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004381 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004382 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004383 if (val &
4384 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004385 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004386 if (val &
4387 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004388 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004389 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004390 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004391 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004392 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004393 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004394 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004395 }
4396 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4397 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4398 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4399 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4400 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4401 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004402 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004403 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004404 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004405 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004406 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004407 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4408 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4409 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004410 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004411 }
4412
4413 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4414 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4415 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4416 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4417 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4418 }
4419
4420}
4421
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004422static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4423{
4424 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004425 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004426 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004427 u32 reg_addr;
4428 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004429 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004430 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004431
4432 /* need to take HW lock because MCP or other port might also
4433 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004434 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004435
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004436 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4437#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004438 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004439 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004440 /* Disable HW interrupts */
4441 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004442 /* In case of parity errors don't handle attentions so that
4443 * other function would "see" parity errors.
4444 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004445#else
4446 bnx2x_panic();
4447#endif
4448 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004449 return;
4450 }
4451
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004452 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4453 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4454 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4455 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004456 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004457 attn.sig[4] =
4458 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4459 else
4460 attn.sig[4] = 0;
4461
4462 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4463 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004464
4465 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4466 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004468
Merav Sicron51c1a582012-03-18 10:33:38 +00004469 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004470 index,
4471 group_mask->sig[0], group_mask->sig[1],
4472 group_mask->sig[2], group_mask->sig[3],
4473 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004474
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004475 bnx2x_attn_int_deasserted4(bp,
4476 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004477 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004478 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004479 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004480 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004481 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004482 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004483 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004484 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004485 }
4486 }
4487
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004488 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004489
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004490 if (bp->common.int_block == INT_BLOCK_HC)
4491 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4492 COMMAND_REG_ATTN_BITS_CLR);
4493 else
4494 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004495
4496 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004497 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4498 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004499 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004500
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004502 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004503
4504 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4505 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4506
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004507 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4508 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004509
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004510 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4511 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004512 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004513 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4514
4515 REG_WR(bp, reg_addr, aeu_mask);
4516 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004517
4518 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4519 bp->attn_state &= ~deasserted;
4520 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4521}
4522
4523static void bnx2x_attn_int(struct bnx2x *bp)
4524{
4525 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004526 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4527 attn_bits);
4528 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4529 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004530 u32 attn_state = bp->attn_state;
4531
4532 /* look for changed bits */
4533 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4534 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4535
4536 DP(NETIF_MSG_HW,
4537 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4538 attn_bits, attn_ack, asserted, deasserted);
4539
4540 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004541 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004542
4543 /* handle bits that were raised */
4544 if (asserted)
4545 bnx2x_attn_int_asserted(bp, asserted);
4546
4547 if (deasserted)
4548 bnx2x_attn_int_deasserted(bp, deasserted);
4549}
4550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004551void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4552 u16 index, u8 op, u8 update)
4553{
4554 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4555
4556 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4557 igu_addr);
4558}
4559
Eric Dumazet1191cb82012-04-27 21:39:21 +00004560static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004561{
4562 /* No memory barriers */
4563 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4564 mmiowb(); /* keep prod updates ordered */
4565}
4566
4567#ifdef BCM_CNIC
4568static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4569 union event_ring_elem *elem)
4570{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004571 u8 err = elem->message.error;
4572
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004573 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004574 (cid < bp->cnic_eth_dev.starting_cid &&
4575 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004576 return 1;
4577
4578 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004580 if (unlikely(err)) {
4581
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004582 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4583 cid);
4584 bnx2x_panic_dump(bp);
4585 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004586 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004587 return 0;
4588}
4589#endif
4590
Eric Dumazet1191cb82012-04-27 21:39:21 +00004591static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004592{
4593 struct bnx2x_mcast_ramrod_params rparam;
4594 int rc;
4595
4596 memset(&rparam, 0, sizeof(rparam));
4597
4598 rparam.mcast_obj = &bp->mcast_obj;
4599
4600 netif_addr_lock_bh(bp->dev);
4601
4602 /* Clear pending state for the last command */
4603 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4604
4605 /* If there are pending mcast commands - send them */
4606 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4607 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4608 if (rc < 0)
4609 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4610 rc);
4611 }
4612
4613 netif_addr_unlock_bh(bp->dev);
4614}
4615
Eric Dumazet1191cb82012-04-27 21:39:21 +00004616static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4617 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004618{
4619 unsigned long ramrod_flags = 0;
4620 int rc = 0;
4621 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4622 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4623
4624 /* Always push next commands out, don't wait here */
4625 __set_bit(RAMROD_CONT, &ramrod_flags);
4626
4627 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4628 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004629 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004630#ifdef BCM_CNIC
Merav Sicron37ae41a2012-06-19 07:48:27 +00004631 if (cid == BNX2X_ISCSI_ETH_CID(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004632 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4633 else
4634#endif
Barak Witkowski15192a82012-06-19 07:48:28 +00004635 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004636
4637 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004638 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004639 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004640 /* This is only relevant for 57710 where multicast MACs are
4641 * configured as unicast MACs using the same ramrod.
4642 */
4643 bnx2x_handle_mcast_eqe(bp);
4644 return;
4645 default:
4646 BNX2X_ERR("Unsupported classification command: %d\n",
4647 elem->message.data.eth_event.echo);
4648 return;
4649 }
4650
4651 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4652
4653 if (rc < 0)
4654 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4655 else if (rc > 0)
4656 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4657
4658}
4659
4660#ifdef BCM_CNIC
4661static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4662#endif
4663
Eric Dumazet1191cb82012-04-27 21:39:21 +00004664static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004665{
4666 netif_addr_lock_bh(bp->dev);
4667
4668 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4669
4670 /* Send rx_mode command again if was requested */
4671 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4672 bnx2x_set_storm_rx_mode(bp);
4673#ifdef BCM_CNIC
4674 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4675 &bp->sp_state))
4676 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4677 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4678 &bp->sp_state))
4679 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4680#endif
4681
4682 netif_addr_unlock_bh(bp->dev);
4683}
4684
Eric Dumazet1191cb82012-04-27 21:39:21 +00004685static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004686 union event_ring_elem *elem)
4687{
4688 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4689 DP(BNX2X_MSG_SP,
4690 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4691 elem->message.data.vif_list_event.func_bit_map);
4692 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4693 elem->message.data.vif_list_event.func_bit_map);
4694 } else if (elem->message.data.vif_list_event.echo ==
4695 VIF_LIST_RULE_SET) {
4696 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4697 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4698 }
4699}
4700
4701/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004702static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004703{
4704 int q, rc;
4705 struct bnx2x_fastpath *fp;
4706 struct bnx2x_queue_state_params queue_params = {NULL};
4707 struct bnx2x_queue_update_params *q_update_params =
4708 &queue_params.params.update;
4709
4710 /* Send Q update command with afex vlan removal values for all Qs */
4711 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4712
4713 /* set silent vlan removal values according to vlan mode */
4714 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4715 &q_update_params->update_flags);
4716 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4717 &q_update_params->update_flags);
4718 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4719
4720 /* in access mode mark mask and value are 0 to strip all vlans */
4721 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4722 q_update_params->silent_removal_value = 0;
4723 q_update_params->silent_removal_mask = 0;
4724 } else {
4725 q_update_params->silent_removal_value =
4726 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4727 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4728 }
4729
4730 for_each_eth_queue(bp, q) {
4731 /* Set the appropriate Queue object */
4732 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004733 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004734
4735 /* send the ramrod */
4736 rc = bnx2x_queue_state_change(bp, &queue_params);
4737 if (rc < 0)
4738 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4739 q);
4740 }
4741
4742#ifdef BCM_CNIC
4743 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004744 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004745 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004746
4747 /* clear pending completion bit */
4748 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4749
4750 /* mark latest Q bit */
4751 smp_mb__before_clear_bit();
4752 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4753 smp_mb__after_clear_bit();
4754
4755 /* send Q update ramrod for FCoE Q */
4756 rc = bnx2x_queue_state_change(bp, &queue_params);
4757 if (rc < 0)
4758 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4759 q);
4760 } else {
4761 /* If no FCoE ring - ACK MCP now */
4762 bnx2x_link_report(bp);
4763 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4764 }
4765#else
4766 /* If no FCoE ring - ACK MCP now */
4767 bnx2x_link_report(bp);
4768 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4769#endif /* BCM_CNIC */
4770}
4771
Eric Dumazet1191cb82012-04-27 21:39:21 +00004772static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004773 struct bnx2x *bp, u32 cid)
4774{
Joe Perches94f05b02011-08-14 12:16:20 +00004775 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004776#ifdef BCM_CNIC
Merav Sicron37ae41a2012-06-19 07:48:27 +00004777 if (cid == BNX2X_FCOE_ETH_CID(bp))
Barak Witkowski15192a82012-06-19 07:48:28 +00004778 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004779 else
4780#endif
Barak Witkowski15192a82012-06-19 07:48:28 +00004781 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004782}
4783
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004784static void bnx2x_eq_int(struct bnx2x *bp)
4785{
4786 u16 hw_cons, sw_cons, sw_prod;
4787 union event_ring_elem *elem;
4788 u32 cid;
4789 u8 opcode;
4790 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004791 struct bnx2x_queue_sp_obj *q_obj;
4792 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4793 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004794
4795 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4796
4797 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4798 * when we get the the next-page we nned to adjust so the loop
4799 * condition below will be met. The next element is the size of a
4800 * regular element and hence incrementing by 1
4801 */
4802 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4803 hw_cons++;
4804
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004805 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004806 * specific bp, thus there is no need in "paired" read memory
4807 * barrier here.
4808 */
4809 sw_cons = bp->eq_cons;
4810 sw_prod = bp->eq_prod;
4811
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004812 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004813 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004814
4815 for (; sw_cons != hw_cons;
4816 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4817
4818
4819 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4820
4821 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4822 opcode = elem->message.opcode;
4823
4824
4825 /* handle eq element */
4826 switch (opcode) {
4827 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004828 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4829 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004830 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004831 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004832 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004833
4834 case EVENT_RING_OPCODE_CFC_DEL:
4835 /* handle according to cid range */
4836 /*
4837 * we may want to verify here that the bp state is
4838 * HALTING
4839 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004840 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004841 "got delete ramrod for MULTI[%d]\n", cid);
4842#ifdef BCM_CNIC
4843 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4844 goto next_spqe;
4845#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004846 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4847
4848 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4849 break;
4850
4851
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004852
4853 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004854
4855 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004856 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004857 if (f_obj->complete_cmd(bp, f_obj,
4858 BNX2X_F_CMD_TX_STOP))
4859 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004860 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4861 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004862
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004863 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004864 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004865 if (f_obj->complete_cmd(bp, f_obj,
4866 BNX2X_F_CMD_TX_START))
4867 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004868 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4869 goto next_spqe;
Barak Witkowskia3348722012-04-23 03:04:46 +00004870 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
4871 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4872 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4873 f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_AFEX_UPDATE);
4874
4875 /* We will perform the Queues update from sp_rtnl task
4876 * as all Queue SP operations should run under
4877 * rtnl_lock.
4878 */
4879 smp_mb__before_clear_bit();
4880 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4881 &bp->sp_rtnl_state);
4882 smp_mb__after_clear_bit();
4883
4884 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4885 goto next_spqe;
4886
4887 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4888 f_obj->complete_cmd(bp, f_obj,
4889 BNX2X_F_CMD_AFEX_VIFLISTS);
4890 bnx2x_after_afex_vif_lists(bp, elem);
4891 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004892 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004893 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4894 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004895 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4896 break;
4897
4898 goto next_spqe;
4899
4900 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004901 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4902 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004903 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4904 break;
4905
4906 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004907 }
4908
4909 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004910 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4911 BNX2X_STATE_OPEN):
4912 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004913 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004914 cid = elem->message.data.eth_event.echo &
4915 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004916 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004917 cid);
4918 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004919 break;
4920
4921 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4922 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004923 case (EVENT_RING_OPCODE_SET_MAC |
4924 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004925 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4926 BNX2X_STATE_OPEN):
4927 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4928 BNX2X_STATE_DIAG):
4929 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4930 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004931 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004932 bnx2x_handle_classification_eqe(bp, elem);
4933 break;
4934
4935 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4936 BNX2X_STATE_OPEN):
4937 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4938 BNX2X_STATE_DIAG):
4939 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4940 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004941 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004942 bnx2x_handle_mcast_eqe(bp);
4943 break;
4944
4945 case (EVENT_RING_OPCODE_FILTERS_RULES |
4946 BNX2X_STATE_OPEN):
4947 case (EVENT_RING_OPCODE_FILTERS_RULES |
4948 BNX2X_STATE_DIAG):
4949 case (EVENT_RING_OPCODE_FILTERS_RULES |
4950 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004951 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004952 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004953 break;
4954 default:
4955 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004956 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4957 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004958 }
4959next_spqe:
4960 spqe_cnt++;
4961 } /* for */
4962
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004963 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004964 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004965
4966 bp->eq_cons = sw_cons;
4967 bp->eq_prod = sw_prod;
4968 /* Make sure that above mem writes were issued towards the memory */
4969 smp_wmb();
4970
4971 /* update producer */
4972 bnx2x_update_eq_prod(bp, bp->eq_prod);
4973}
4974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975static void bnx2x_sp_task(struct work_struct *work)
4976{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004977 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004978 u16 status;
4979
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004980 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004981/* if (status == 0) */
4982/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004983
Merav Sicron51c1a582012-03-18 10:33:38 +00004984 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004985
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004986 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004988 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004989 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004990 }
4991
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004992 /* SP events: STAT_QUERY and others */
4993 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004994#ifdef BCM_CNIC
4995 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004996
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004997 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004998 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4999 /*
5000 * Prevent local bottom-halves from running as
5001 * we are going to change the local NAPI list.
5002 */
5003 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005004 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005005 local_bh_enable();
5006 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005007#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005008 /* Handle EQ completions */
5009 bnx2x_eq_int(bp);
5010
5011 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5012 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5013
5014 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005015 }
5016
5017 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00005018 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005019 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005021 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5022 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00005023
5024 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5025 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5026 &bp->sp_state)) {
5027 bnx2x_link_report(bp);
5028 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5029 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005030}
5031
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005032irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033{
5034 struct net_device *dev = dev_instance;
5035 struct bnx2x *bp = netdev_priv(dev);
5036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005037 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5038 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005039
5040#ifdef BNX2X_STOP_ON_ERROR
5041 if (unlikely(bp->panic))
5042 return IRQ_HANDLED;
5043#endif
5044
Michael Chan993ac7b2009-10-10 13:46:56 +00005045#ifdef BCM_CNIC
5046 {
5047 struct cnic_ops *c_ops;
5048
5049 rcu_read_lock();
5050 c_ops = rcu_dereference(bp->cnic_ops);
5051 if (c_ops)
5052 c_ops->cnic_handler(bp->cnic_data, NULL);
5053 rcu_read_unlock();
5054 }
5055#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005056 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005057
5058 return IRQ_HANDLED;
5059}
5060
5061/* end of slow path */
5062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005063
5064void bnx2x_drv_pulse(struct bnx2x *bp)
5065{
5066 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5067 bp->fw_drv_pulse_wr_seq);
5068}
5069
5070
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005071static void bnx2x_timer(unsigned long data)
5072{
5073 struct bnx2x *bp = (struct bnx2x *) data;
5074
5075 if (!netif_running(bp->dev))
5076 return;
5077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005078 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005079 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005080 u32 drv_pulse;
5081 u32 mcp_pulse;
5082
5083 ++bp->fw_drv_pulse_wr_seq;
5084 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5085 /* TBD - add SYSTEM_TIME */
5086 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005087 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005088
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005089 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005090 MCP_PULSE_SEQ_MASK);
5091 /* The delta between driver pulse and mcp response
5092 * should be 1 (before mcp response) or 0 (after mcp response)
5093 */
5094 if ((drv_pulse != mcp_pulse) &&
5095 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5096 /* someone lost a heartbeat... */
5097 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5098 drv_pulse, mcp_pulse);
5099 }
5100 }
5101
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005102 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005103 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005105 mod_timer(&bp->timer, jiffies + bp->current_interval);
5106}
5107
5108/* end of Statistics */
5109
5110/* nic init */
5111
5112/*
5113 * nic init service functions
5114 */
5115
Eric Dumazet1191cb82012-04-27 21:39:21 +00005116static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005117{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005118 u32 i;
5119 if (!(len%4) && !(addr%4))
5120 for (i = 0; i < len; i += 4)
5121 REG_WR(bp, addr + i, fill);
5122 else
5123 for (i = 0; i < len; i++)
5124 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005125
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005126}
5127
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005128/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005129static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5130 int fw_sb_id,
5131 u32 *sb_data_p,
5132 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005133{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005135 for (index = 0; index < data_size; index++)
5136 REG_WR(bp, BAR_CSTRORM_INTMEM +
5137 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5138 sizeof(u32)*index,
5139 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005140}
5141
Eric Dumazet1191cb82012-04-27 21:39:21 +00005142static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005143{
5144 u32 *sb_data_p;
5145 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005146 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005147 struct hc_status_block_data_e1x sb_data_e1x;
5148
5149 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005150 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005151 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005152 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005153 sb_data_e2.common.p_func.vf_valid = false;
5154 sb_data_p = (u32 *)&sb_data_e2;
5155 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5156 } else {
5157 memset(&sb_data_e1x, 0,
5158 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005159 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005160 sb_data_e1x.common.p_func.vf_valid = false;
5161 sb_data_p = (u32 *)&sb_data_e1x;
5162 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5163 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005164 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5165
5166 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5167 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5168 CSTORM_STATUS_BLOCK_SIZE);
5169 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5170 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5171 CSTORM_SYNC_BLOCK_SIZE);
5172}
5173
5174/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005175static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005176 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005177{
5178 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005179 int i;
5180 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5181 REG_WR(bp, BAR_CSTRORM_INTMEM +
5182 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5183 i*sizeof(u32),
5184 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005185}
5186
Eric Dumazet1191cb82012-04-27 21:39:21 +00005187static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005188{
5189 int func = BP_FUNC(bp);
5190 struct hc_sp_status_block_data sp_sb_data;
5191 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5192
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005193 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005194 sp_sb_data.p_func.vf_valid = false;
5195
5196 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5197
5198 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5199 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5200 CSTORM_SP_STATUS_BLOCK_SIZE);
5201 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5202 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5203 CSTORM_SP_SYNC_BLOCK_SIZE);
5204
5205}
5206
5207
Eric Dumazet1191cb82012-04-27 21:39:21 +00005208static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005209 int igu_sb_id, int igu_seg_id)
5210{
5211 hc_sm->igu_sb_id = igu_sb_id;
5212 hc_sm->igu_seg_id = igu_seg_id;
5213 hc_sm->timer_value = 0xFF;
5214 hc_sm->time_to_expire = 0xFFFFFFFF;
5215}
5216
David S. Miller8decf862011-09-22 03:23:13 -04005217
5218/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005219static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005220{
5221 /* zero out state machine indices */
5222 /* rx indices */
5223 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5224
5225 /* tx indices */
5226 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5227 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5228 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5229 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5230
5231 /* map indices */
5232 /* rx indices */
5233 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5234 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5235
5236 /* tx indices */
5237 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5238 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5239 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5240 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5241 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5242 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5243 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5244 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5245}
5246
stephen hemminger8d962862010-10-21 07:50:56 +00005247static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005248 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5249{
5250 int igu_seg_id;
5251
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005252 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005253 struct hc_status_block_data_e1x sb_data_e1x;
5254 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005255 int data_size;
5256 u32 *sb_data_p;
5257
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005258 if (CHIP_INT_MODE_IS_BC(bp))
5259 igu_seg_id = HC_SEG_ACCESS_NORM;
5260 else
5261 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005262
5263 bnx2x_zero_fp_sb(bp, fw_sb_id);
5264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005265 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005266 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005267 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005268 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5269 sb_data_e2.common.p_func.vf_id = vfid;
5270 sb_data_e2.common.p_func.vf_valid = vf_valid;
5271 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5272 sb_data_e2.common.same_igu_sb_1b = true;
5273 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5274 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5275 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005276 sb_data_p = (u32 *)&sb_data_e2;
5277 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005278 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005279 } else {
5280 memset(&sb_data_e1x, 0,
5281 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005282 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005283 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5284 sb_data_e1x.common.p_func.vf_id = 0xff;
5285 sb_data_e1x.common.p_func.vf_valid = false;
5286 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5287 sb_data_e1x.common.same_igu_sb_1b = true;
5288 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5289 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5290 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005291 sb_data_p = (u32 *)&sb_data_e1x;
5292 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005293 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005294 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005295
5296 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5297 igu_sb_id, igu_seg_id);
5298 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5299 igu_sb_id, igu_seg_id);
5300
Merav Sicron51c1a582012-03-18 10:33:38 +00005301 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005302
5303 /* write indecies to HW */
5304 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5305}
5306
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005307static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005308 u16 tx_usec, u16 rx_usec)
5309{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005310 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005311 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005312 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5313 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5314 tx_usec);
5315 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5316 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5317 tx_usec);
5318 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5319 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5320 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005321}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005322
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005323static void bnx2x_init_def_sb(struct bnx2x *bp)
5324{
5325 struct host_sp_status_block *def_sb = bp->def_status_blk;
5326 dma_addr_t mapping = bp->def_status_blk_mapping;
5327 int igu_sp_sb_index;
5328 int igu_seg_id;
5329 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005330 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005331 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005332 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005333 int index;
5334 struct hc_sp_status_block_data sp_sb_data;
5335 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5336
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005337 if (CHIP_INT_MODE_IS_BC(bp)) {
5338 igu_sp_sb_index = DEF_SB_IGU_ID;
5339 igu_seg_id = HC_SEG_ACCESS_DEF;
5340 } else {
5341 igu_sp_sb_index = bp->igu_dsb_id;
5342 igu_seg_id = IGU_SEG_ACCESS_DEF;
5343 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005344
5345 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005346 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005348 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005349
Eliezer Tamir49d66772008-02-28 11:53:13 -08005350 bp->attn_state = 0;
5351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5353 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005354 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5355 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005356 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005357 int sindex;
5358 /* take care of sig[0]..sig[4] */
5359 for (sindex = 0; sindex < 4; sindex++)
5360 bp->attn_group[index].sig[sindex] =
5361 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005362
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005363 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005364 /*
5365 * enable5 is separate from the rest of the registers,
5366 * and therefore the address skip is 4
5367 * and not 16 between the different groups
5368 */
5369 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005370 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005371 else
5372 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005373 }
5374
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005375 if (bp->common.int_block == INT_BLOCK_HC) {
5376 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5377 HC_REG_ATTN_MSG0_ADDR_L);
5378
5379 REG_WR(bp, reg_offset, U64_LO(section));
5380 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005381 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005382 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5383 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5384 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005385
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005386 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5387 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005388
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005389 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005391 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005392 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5393 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5394 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5395 sp_sb_data.igu_seg_id = igu_seg_id;
5396 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005397 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005398 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005399
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005400 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005402 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403}
5404
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005405void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407 int i;
5408
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005409 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005410 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005411 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005412}
5413
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005414static void bnx2x_init_sp_ring(struct bnx2x *bp)
5415{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005416 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005417 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005419 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005420 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5421 bp->spq_prod_bd = bp->spq;
5422 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005423}
5424
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005425static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005426{
5427 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005428 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5429 union event_ring_elem *elem =
5430 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005432 elem->next_page.addr.hi =
5433 cpu_to_le32(U64_HI(bp->eq_mapping +
5434 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5435 elem->next_page.addr.lo =
5436 cpu_to_le32(U64_LO(bp->eq_mapping +
5437 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005439 bp->eq_cons = 0;
5440 bp->eq_prod = NUM_EQ_DESC;
5441 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005442 /* we want a warning message before it gets rought... */
5443 atomic_set(&bp->eq_spq_left,
5444 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445}
5446
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005447
5448/* called with netif_addr_lock_bh() */
5449void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5450 unsigned long rx_mode_flags,
5451 unsigned long rx_accept_flags,
5452 unsigned long tx_accept_flags,
5453 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005454{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005455 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5456 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005457
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005458 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005459
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005460 /* Prepare ramrod parameters */
5461 ramrod_param.cid = 0;
5462 ramrod_param.cl_id = cl_id;
5463 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5464 ramrod_param.func_id = BP_FUNC(bp);
5465
5466 ramrod_param.pstate = &bp->sp_state;
5467 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5468
5469 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5470 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5471
5472 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5473
5474 ramrod_param.ramrod_flags = ramrod_flags;
5475 ramrod_param.rx_mode_flags = rx_mode_flags;
5476
5477 ramrod_param.rx_accept_flags = rx_accept_flags;
5478 ramrod_param.tx_accept_flags = tx_accept_flags;
5479
5480 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5481 if (rc < 0) {
5482 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5483 return;
5484 }
5485}
5486
5487/* called with netif_addr_lock_bh() */
5488void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5489{
5490 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5491 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5492
5493#ifdef BCM_CNIC
5494 if (!NO_FCOE(bp))
5495
5496 /* Configure rx_mode of FCoE Queue */
5497 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5498#endif
5499
5500 switch (bp->rx_mode) {
5501 case BNX2X_RX_MODE_NONE:
5502 /*
5503 * 'drop all' supersedes any accept flags that may have been
5504 * passed to the function.
5505 */
5506 break;
5507 case BNX2X_RX_MODE_NORMAL:
5508 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5509 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5510 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5511
5512 /* internal switching mode */
5513 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5514 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5515 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5516
5517 break;
5518 case BNX2X_RX_MODE_ALLMULTI:
5519 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5520 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5521 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5522
5523 /* internal switching mode */
5524 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5525 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5526 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5527
5528 break;
5529 case BNX2X_RX_MODE_PROMISC:
5530 /* According to deffinition of SI mode, iface in promisc mode
5531 * should receive matched and unmatched (in resolution of port)
5532 * unicast packets.
5533 */
5534 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5535 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5536 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5537 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5538
5539 /* internal switching mode */
5540 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5541 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5542
5543 if (IS_MF_SI(bp))
5544 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5545 else
5546 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5547
5548 break;
5549 default:
5550 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5551 return;
5552 }
5553
5554 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5555 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5556 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5557 }
5558
5559 __set_bit(RAMROD_RX, &ramrod_flags);
5560 __set_bit(RAMROD_TX, &ramrod_flags);
5561
5562 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5563 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005564}
5565
Eilon Greenstein471de712008-08-13 15:49:35 -07005566static void bnx2x_init_internal_common(struct bnx2x *bp)
5567{
5568 int i;
5569
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005570 if (IS_MF_SI(bp))
5571 /*
5572 * In switch independent mode, the TSTORM needs to accept
5573 * packets that failed classification, since approximate match
5574 * mac addresses aren't written to NIG LLH
5575 */
5576 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5577 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005578 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5579 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5580 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005581
Eilon Greenstein471de712008-08-13 15:49:35 -07005582 /* Zero this manually as its initialization is
5583 currently missing in the initTool */
5584 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5585 REG_WR(bp, BAR_USTRORM_INTMEM +
5586 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005587 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005588 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5589 CHIP_INT_MODE_IS_BC(bp) ?
5590 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5591 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005592}
5593
Eilon Greenstein471de712008-08-13 15:49:35 -07005594static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5595{
5596 switch (load_code) {
5597 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005598 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005599 bnx2x_init_internal_common(bp);
5600 /* no break */
5601
5602 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005603 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005604 /* no break */
5605
5606 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005607 /* internal memory per function is
5608 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005609 break;
5610
5611 default:
5612 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5613 break;
5614 }
5615}
5616
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005617static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5618{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005619 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005620}
5621
5622static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5623{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005624 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005625}
5626
Eric Dumazet1191cb82012-04-27 21:39:21 +00005627static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005628{
5629 if (CHIP_IS_E1x(fp->bp))
5630 return BP_L_ID(fp->bp) + fp->index;
5631 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5632 return bnx2x_fp_igu_sb_id(fp);
5633}
5634
Ariel Elior6383c0b2011-07-14 08:31:57 +00005635static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005636{
5637 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005638 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005639 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005640 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005641 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005642 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005643 fp->cl_id = bnx2x_fp_cl_id(fp);
5644 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5645 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005646 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005647 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005649 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005650 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005651
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005652 /* Setup SB indicies */
5653 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005655 /* Configure Queue State object */
5656 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5657 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005658
5659 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5660
5661 /* init tx data */
5662 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005663 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5664 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5665 FP_COS_TO_TXQ(fp, cos, bp),
5666 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5667 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005668 }
5669
Barak Witkowski15192a82012-06-19 07:48:28 +00005670 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5671 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005672 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005673
5674 /**
5675 * Configure classification DBs: Always enable Tx switching
5676 */
5677 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5678
Merav Sicron51c1a582012-03-18 10:33:38 +00005679 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005680 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005681 fp->igu_sb_id);
5682 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5683 fp->fw_sb_id, fp->igu_sb_id);
5684
5685 bnx2x_update_fpsb_idx(fp);
5686}
5687
Eric Dumazet1191cb82012-04-27 21:39:21 +00005688static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5689{
5690 int i;
5691
5692 for (i = 1; i <= NUM_TX_RINGS; i++) {
5693 struct eth_tx_next_bd *tx_next_bd =
5694 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5695
5696 tx_next_bd->addr_hi =
5697 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5698 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5699 tx_next_bd->addr_lo =
5700 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5701 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5702 }
5703
5704 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5705 txdata->tx_db.data.zero_fill1 = 0;
5706 txdata->tx_db.data.prod = 0;
5707
5708 txdata->tx_pkt_prod = 0;
5709 txdata->tx_pkt_cons = 0;
5710 txdata->tx_bd_prod = 0;
5711 txdata->tx_bd_cons = 0;
5712 txdata->tx_pkt = 0;
5713}
5714
5715static void bnx2x_init_tx_rings(struct bnx2x *bp)
5716{
5717 int i;
5718 u8 cos;
5719
5720 for_each_tx_queue(bp, i)
5721 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005722 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005723}
5724
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005725void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005726{
5727 int i;
5728
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005729 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005730 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005731#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005732 if (!NO_FCOE(bp))
5733 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005734
5735 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5736 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005737 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005738
Michael Chan37b091b2009-10-10 13:46:55 +00005739#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005740
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005741 /* Initialize MOD_ABS interrupts */
5742 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5743 bp->common.shmem_base, bp->common.shmem2_base,
5744 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005745 /* ensure status block indices were read */
5746 rmb();
5747
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005748 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005749 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005750 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005751 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005752 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005753 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005754 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005755 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005756 bnx2x_stats_init(bp);
5757
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005758 /* flush all before enabling interrupts */
5759 mb();
5760 mmiowb();
5761
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005762 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005763
5764 /* Check for SPIO5 */
5765 bnx2x_attn_int_deasserted0(bp,
5766 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5767 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005768}
5769
5770/* end of nic init */
5771
5772/*
5773 * gzip service functions
5774 */
5775
5776static int bnx2x_gunzip_init(struct bnx2x *bp)
5777{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005778 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5779 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005780 if (bp->gunzip_buf == NULL)
5781 goto gunzip_nomem1;
5782
5783 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5784 if (bp->strm == NULL)
5785 goto gunzip_nomem2;
5786
David S. Miller7ab24bf2011-06-29 05:48:41 -07005787 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788 if (bp->strm->workspace == NULL)
5789 goto gunzip_nomem3;
5790
5791 return 0;
5792
5793gunzip_nomem3:
5794 kfree(bp->strm);
5795 bp->strm = NULL;
5796
5797gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005798 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5799 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005800 bp->gunzip_buf = NULL;
5801
5802gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005803 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005804 return -ENOMEM;
5805}
5806
5807static void bnx2x_gunzip_end(struct bnx2x *bp)
5808{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005809 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005810 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005811 kfree(bp->strm);
5812 bp->strm = NULL;
5813 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005814
5815 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005816 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5817 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005818 bp->gunzip_buf = NULL;
5819 }
5820}
5821
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005822static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005823{
5824 int n, rc;
5825
5826 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005827 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5828 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005829 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005830 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831
5832 n = 10;
5833
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005834#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005835
5836 if (zbuf[3] & FNAME)
5837 while ((zbuf[n++] != 0) && (n < len));
5838
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005839 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005840 bp->strm->avail_in = len - n;
5841 bp->strm->next_out = bp->gunzip_buf;
5842 bp->strm->avail_out = FW_BUF_SIZE;
5843
5844 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5845 if (rc != Z_OK)
5846 return rc;
5847
5848 rc = zlib_inflate(bp->strm, Z_FINISH);
5849 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005850 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5851 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005852
5853 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5854 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005855 netdev_err(bp->dev,
5856 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005857 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005858 bp->gunzip_outlen >>= 2;
5859
5860 zlib_inflateEnd(bp->strm);
5861
5862 if (rc == Z_STREAM_END)
5863 return 0;
5864
5865 return rc;
5866}
5867
5868/* nic load/unload */
5869
5870/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005871 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005872 */
5873
5874/* send a NIG loopback debug packet */
5875static void bnx2x_lb_pckt(struct bnx2x *bp)
5876{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005877 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005878
5879 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005880 wb_write[0] = 0x55555555;
5881 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005882 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005883 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005884
5885 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005886 wb_write[0] = 0x09000000;
5887 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005888 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005889 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005890}
5891
5892/* some of the internal memories
5893 * are not directly readable from the driver
5894 * to test them we send debug packets
5895 */
5896static int bnx2x_int_mem_test(struct bnx2x *bp)
5897{
5898 int factor;
5899 int count, i;
5900 u32 val = 0;
5901
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005902 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005903 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005904 else if (CHIP_REV_IS_EMUL(bp))
5905 factor = 200;
5906 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005907 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005908
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005909 /* Disable inputs of parser neighbor blocks */
5910 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5911 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5912 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005913 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005914
5915 /* Write 0 to parser credits for CFC search request */
5916 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5917
5918 /* send Ethernet packet */
5919 bnx2x_lb_pckt(bp);
5920
5921 /* TODO do i reset NIG statistic? */
5922 /* Wait until NIG register shows 1 packet of size 0x10 */
5923 count = 1000 * factor;
5924 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005925
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005926 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5927 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005928 if (val == 0x10)
5929 break;
5930
5931 msleep(10);
5932 count--;
5933 }
5934 if (val != 0x10) {
5935 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5936 return -1;
5937 }
5938
5939 /* Wait until PRS register shows 1 packet */
5940 count = 1000 * factor;
5941 while (count) {
5942 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005943 if (val == 1)
5944 break;
5945
5946 msleep(10);
5947 count--;
5948 }
5949 if (val != 0x1) {
5950 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5951 return -2;
5952 }
5953
5954 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005955 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005956 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005957 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005959 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5960 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005961
5962 DP(NETIF_MSG_HW, "part2\n");
5963
5964 /* Disable inputs of parser neighbor blocks */
5965 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5966 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5967 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005968 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005969
5970 /* Write 0 to parser credits for CFC search request */
5971 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5972
5973 /* send 10 Ethernet packets */
5974 for (i = 0; i < 10; i++)
5975 bnx2x_lb_pckt(bp);
5976
5977 /* Wait until NIG register shows 10 + 1
5978 packets of size 11*0x10 = 0xb0 */
5979 count = 1000 * factor;
5980 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005981
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005982 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5983 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984 if (val == 0xb0)
5985 break;
5986
5987 msleep(10);
5988 count--;
5989 }
5990 if (val != 0xb0) {
5991 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5992 return -3;
5993 }
5994
5995 /* Wait until PRS register shows 2 packets */
5996 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5997 if (val != 2)
5998 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5999
6000 /* Write 1 to parser credits for CFC search request */
6001 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6002
6003 /* Wait until PRS register shows 3 packets */
6004 msleep(10 * factor);
6005 /* Wait until NIG register shows 1 packet of size 0x10 */
6006 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6007 if (val != 3)
6008 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6009
6010 /* clear NIG EOP FIFO */
6011 for (i = 0; i < 11; i++)
6012 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6013 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6014 if (val != 1) {
6015 BNX2X_ERR("clear of NIG failed\n");
6016 return -4;
6017 }
6018
6019 /* Reset and init BRB, PRS, NIG */
6020 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6021 msleep(50);
6022 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6023 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006024 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6025 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006026#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006027 /* set NIC mode */
6028 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6029#endif
6030
6031 /* Enable inputs of parser neighbor blocks */
6032 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6033 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6034 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006035 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006036
6037 DP(NETIF_MSG_HW, "done\n");
6038
6039 return 0; /* OK */
6040}
6041
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006042static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006043{
6044 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006046 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6047 else
6048 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006049 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6050 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006051 /*
6052 * mask read length error interrupts in brb for parser
6053 * (parsing unit and 'checksum and crc' unit)
6054 * these errors are legal (PU reads fixed length and CAC can cause
6055 * read length error on truncated packets)
6056 */
6057 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006058 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6059 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6060 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6061 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6062 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006063/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6064/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006065 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6066 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6067 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006068/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6069/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6071 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6072 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6073 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006074/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6075/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006076
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006077 if (CHIP_REV_IS_FPGA(bp))
6078 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006079 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006080 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
6081 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
6082 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
6083 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
6084 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
6085 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006086 else
6087 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6089 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6090 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006091/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006092
6093 if (!CHIP_IS_E1x(bp))
6094 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6095 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6096
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006097 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6098 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006099/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006100 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101}
6102
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006103static void bnx2x_reset_common(struct bnx2x *bp)
6104{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105 u32 val = 0x1400;
6106
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006107 /* reset_common */
6108 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6109 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006110
6111 if (CHIP_IS_E3(bp)) {
6112 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6113 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6114 }
6115
6116 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6117}
6118
6119static void bnx2x_setup_dmae(struct bnx2x *bp)
6120{
6121 bp->dmae_ready = 0;
6122 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006123}
6124
Eilon Greenstein573f2032009-08-12 08:24:14 +00006125static void bnx2x_init_pxp(struct bnx2x *bp)
6126{
6127 u16 devctl;
6128 int r_order, w_order;
6129
6130 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00006131 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006132 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6133 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6134 if (bp->mrrs == -1)
6135 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6136 else {
6137 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6138 r_order = bp->mrrs;
6139 }
6140
6141 bnx2x_init_pxp_arb(bp, r_order, w_order);
6142}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006143
6144static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6145{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006146 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006147 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006148 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006149
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006150 if (BP_NOMCP(bp))
6151 return;
6152
6153 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006154 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6155 SHARED_HW_CFG_FAN_FAILURE_MASK;
6156
6157 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6158 is_required = 1;
6159
6160 /*
6161 * The fan failure mechanism is usually related to the PHY type since
6162 * the power consumption of the board is affected by the PHY. Currently,
6163 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6164 */
6165 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6166 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006167 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006168 bnx2x_fan_failure_det_req(
6169 bp,
6170 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006171 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006172 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006173 }
6174
6175 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6176
6177 if (is_required == 0)
6178 return;
6179
6180 /* Fan failure is indicated by SPIO 5 */
6181 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6182 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6183
6184 /* set to active low mode */
6185 val = REG_RD(bp, MISC_REG_SPIO_INT);
6186 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006187 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006188 REG_WR(bp, MISC_REG_SPIO_INT, val);
6189
6190 /* enable interrupt to signal the IGU */
6191 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6192 val |= (1 << MISC_REGISTERS_SPIO_5);
6193 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6194}
6195
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006196static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
6197{
6198 u32 offset = 0;
6199
6200 if (CHIP_IS_E1(bp))
6201 return;
6202 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
6203 return;
6204
6205 switch (BP_ABS_FUNC(bp)) {
6206 case 0:
6207 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
6208 break;
6209 case 1:
6210 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
6211 break;
6212 case 2:
6213 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
6214 break;
6215 case 3:
6216 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
6217 break;
6218 case 4:
6219 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
6220 break;
6221 case 5:
6222 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
6223 break;
6224 case 6:
6225 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
6226 break;
6227 case 7:
6228 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
6229 break;
6230 default:
6231 return;
6232 }
6233
6234 REG_WR(bp, offset, pretend_func_num);
6235 REG_RD(bp, offset);
6236 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
6237}
6238
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006239void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006240{
6241 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6242 val &= ~IGU_PF_CONF_FUNC_EN;
6243
6244 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6245 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6246 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6247}
6248
Eric Dumazet1191cb82012-04-27 21:39:21 +00006249static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006250{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006251 u32 shmem_base[2], shmem2_base[2];
6252 shmem_base[0] = bp->common.shmem_base;
6253 shmem2_base[0] = bp->common.shmem2_base;
6254 if (!CHIP_IS_E1x(bp)) {
6255 shmem_base[1] =
6256 SHMEM2_RD(bp, other_shmem_base_addr);
6257 shmem2_base[1] =
6258 SHMEM2_RD(bp, other_shmem2_base_addr);
6259 }
6260 bnx2x_acquire_phy_lock(bp);
6261 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6262 bp->common.chip_id);
6263 bnx2x_release_phy_lock(bp);
6264}
6265
6266/**
6267 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6268 *
6269 * @bp: driver handle
6270 */
6271static int bnx2x_init_hw_common(struct bnx2x *bp)
6272{
6273 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006274
Merav Sicron51c1a582012-03-18 10:33:38 +00006275 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006276
David S. Miller823dcd22011-08-20 10:39:12 -07006277 /*
6278 * take the UNDI lock to protect undi_unload flow from accessing
6279 * registers while we're resetting the chip
6280 */
David S. Miller8decf862011-09-22 03:23:13 -04006281 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006282
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006283 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006284 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006285
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006286 val = 0xfffc;
6287 if (CHIP_IS_E3(bp)) {
6288 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6289 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6290 }
6291 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006292
David S. Miller8decf862011-09-22 03:23:13 -04006293 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006295 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6296
6297 if (!CHIP_IS_E1x(bp)) {
6298 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006299
6300 /**
6301 * 4-port mode or 2-port mode we need to turn of master-enable
6302 * for everyone, after that, turn it back on for self.
6303 * so, we disregard multi-function or not, and always disable
6304 * for all functions on the given path, this means 0,2,4,6 for
6305 * path 0 and 1,3,5,7 for path 1
6306 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006307 for (abs_func_id = BP_PATH(bp);
6308 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6309 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006310 REG_WR(bp,
6311 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6312 1);
6313 continue;
6314 }
6315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006316 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006317 /* clear pf enable */
6318 bnx2x_pf_disable(bp);
6319 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6320 }
6321 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006323 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006324 if (CHIP_IS_E1(bp)) {
6325 /* enable HW interrupt from PXP on USDM overflow
6326 bit 16 on INT_MASK_0 */
6327 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006328 }
6329
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006330 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006331 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006332
6333#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006334 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6335 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6336 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6337 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6338 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006339 /* make sure this value is 0 */
6340 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006341
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006342/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6343 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6344 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6345 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6346 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006347#endif
6348
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006349 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6350
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006351 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6352 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006354 /* let the HW do it's magic ... */
6355 msleep(100);
6356 /* finish PXP init */
6357 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6358 if (val != 1) {
6359 BNX2X_ERR("PXP2 CFG failed\n");
6360 return -EBUSY;
6361 }
6362 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6363 if (val != 1) {
6364 BNX2X_ERR("PXP2 RD_INIT failed\n");
6365 return -EBUSY;
6366 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006367
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006368 /* Timers bug workaround E2 only. We need to set the entire ILT to
6369 * have entries with value "0" and valid bit on.
6370 * This needs to be done by the first PF that is loaded in a path
6371 * (i.e. common phase)
6372 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006373 if (!CHIP_IS_E1x(bp)) {
6374/* In E2 there is a bug in the timers block that can cause function 6 / 7
6375 * (i.e. vnic3) to start even if it is marked as "scan-off".
6376 * This occurs when a different function (func2,3) is being marked
6377 * as "scan-off". Real-life scenario for example: if a driver is being
6378 * load-unloaded while func6,7 are down. This will cause the timer to access
6379 * the ilt, translate to a logical address and send a request to read/write.
6380 * Since the ilt for the function that is down is not valid, this will cause
6381 * a translation error which is unrecoverable.
6382 * The Workaround is intended to make sure that when this happens nothing fatal
6383 * will occur. The workaround:
6384 * 1. First PF driver which loads on a path will:
6385 * a. After taking the chip out of reset, by using pretend,
6386 * it will write "0" to the following registers of
6387 * the other vnics.
6388 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6389 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6390 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6391 * And for itself it will write '1' to
6392 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6393 * dmae-operations (writing to pram for example.)
6394 * note: can be done for only function 6,7 but cleaner this
6395 * way.
6396 * b. Write zero+valid to the entire ILT.
6397 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6398 * VNIC3 (of that port). The range allocated will be the
6399 * entire ILT. This is needed to prevent ILT range error.
6400 * 2. Any PF driver load flow:
6401 * a. ILT update with the physical addresses of the allocated
6402 * logical pages.
6403 * b. Wait 20msec. - note that this timeout is needed to make
6404 * sure there are no requests in one of the PXP internal
6405 * queues with "old" ILT addresses.
6406 * c. PF enable in the PGLC.
6407 * d. Clear the was_error of the PF in the PGLC. (could have
6408 * occured while driver was down)
6409 * e. PF enable in the CFC (WEAK + STRONG)
6410 * f. Timers scan enable
6411 * 3. PF driver unload flow:
6412 * a. Clear the Timers scan_en.
6413 * b. Polling for scan_on=0 for that PF.
6414 * c. Clear the PF enable bit in the PXP.
6415 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6416 * e. Write zero+valid to all ILT entries (The valid bit must
6417 * stay set)
6418 * f. If this is VNIC 3 of a port then also init
6419 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6420 * to the last enrty in the ILT.
6421 *
6422 * Notes:
6423 * Currently the PF error in the PGLC is non recoverable.
6424 * In the future the there will be a recovery routine for this error.
6425 * Currently attention is masked.
6426 * Having an MCP lock on the load/unload process does not guarantee that
6427 * there is no Timer disable during Func6/7 enable. This is because the
6428 * Timers scan is currently being cleared by the MCP on FLR.
6429 * Step 2.d can be done only for PF6/7 and the driver can also check if
6430 * there is error before clearing it. But the flow above is simpler and
6431 * more general.
6432 * All ILT entries are written by zero+valid and not just PF6/7
6433 * ILT entries since in the future the ILT entries allocation for
6434 * PF-s might be dynamic.
6435 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006436 struct ilt_client_info ilt_cli;
6437 struct bnx2x_ilt ilt;
6438 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6439 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6440
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006441 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006442 ilt_cli.start = 0;
6443 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6444 ilt_cli.client_num = ILT_CLIENT_TM;
6445
6446 /* Step 1: set zeroes to all ilt page entries with valid bit on
6447 * Step 2: set the timers first/last ilt entry to point
6448 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006449 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006450 *
6451 * both steps performed by call to bnx2x_ilt_client_init_op()
6452 * with dummy TM client
6453 *
6454 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6455 * and his brother are split registers
6456 */
6457 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6458 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6459 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6460
6461 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6462 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6463 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6464 }
6465
6466
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006467 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6468 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006470 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006471 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6472 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006473 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006474
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006475 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006476
6477 /* let the HW do it's magic ... */
6478 do {
6479 msleep(200);
6480 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6481 } while (factor-- && (val != 1));
6482
6483 if (val != 1) {
6484 BNX2X_ERR("ATC_INIT failed\n");
6485 return -EBUSY;
6486 }
6487 }
6488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006489 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006490
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006491 /* clean the DMAE memory */
6492 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006493 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006495 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6496
6497 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6498
6499 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6500
6501 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006503 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6504 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6505 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6506 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006508 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006509
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006510
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006511 /* QM queues pointers table */
6512 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006513
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006514 /* soft reset pulse */
6515 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6516 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006517
Michael Chan37b091b2009-10-10 13:46:55 +00006518#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006519 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006520#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006522 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006523 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006524 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006525 /* enable hw interrupt from doorbell Q */
6526 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006528 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006529
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006530 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006531 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006532
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006533 if (!CHIP_IS_E1(bp))
6534 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6535
Barak Witkowskia3348722012-04-23 03:04:46 +00006536 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6537 if (IS_MF_AFEX(bp)) {
6538 /* configure that VNTag and VLAN headers must be
6539 * received in afex mode
6540 */
6541 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6542 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6543 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6544 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6545 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6546 } else {
6547 /* Bit-map indicating which L2 hdrs may appear
6548 * after the basic Ethernet header
6549 */
6550 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6551 bp->path_has_ovlan ? 7 : 6);
6552 }
6553 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006554
6555 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6556 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6557 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6558 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6559
6560 if (!CHIP_IS_E1x(bp)) {
6561 /* reset VFC memories */
6562 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6563 VFC_MEMORIES_RST_REG_CAM_RST |
6564 VFC_MEMORIES_RST_REG_RAM_RST);
6565 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6566 VFC_MEMORIES_RST_REG_CAM_RST |
6567 VFC_MEMORIES_RST_REG_RAM_RST);
6568
6569 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006570 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006572 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6573 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6574 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6575 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006576
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006577 /* sync semi rtc */
6578 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6579 0x80000000);
6580 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6581 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006583 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6584 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6585 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006586
Barak Witkowskia3348722012-04-23 03:04:46 +00006587 if (!CHIP_IS_E1x(bp)) {
6588 if (IS_MF_AFEX(bp)) {
6589 /* configure that VNTag and VLAN headers must be
6590 * sent in afex mode
6591 */
6592 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6593 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6594 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6595 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6596 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6597 } else {
6598 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6599 bp->path_has_ovlan ? 7 : 6);
6600 }
6601 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006602
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006603 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006604
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006605 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6606
Michael Chan37b091b2009-10-10 13:46:55 +00006607#ifdef BCM_CNIC
6608 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6609 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6610 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6611 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6612 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6613 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6614 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6615 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6616 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6617 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6618#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006619 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006620
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006621 if (sizeof(union cdu_context) != 1024)
6622 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006623 dev_alert(&bp->pdev->dev,
6624 "please adjust the size of cdu_context(%ld)\n",
6625 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006627 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006628 val = (4 << 24) + (0 << 12) + 1024;
6629 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006630
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006631 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006632 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006633 /* enable context validation interrupt from CFC */
6634 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6635
6636 /* set the thresholds to prevent CFC/CDU race */
6637 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006639 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006640
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006641 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006642 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006644 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6645 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006646
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006647 /* Reset PCIE errors for debug */
6648 REG_WR(bp, 0x2814, 0xffffffff);
6649 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006651 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006652 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6653 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6654 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6655 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6656 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6657 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6658 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6659 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6660 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6661 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6662 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6663 }
6664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006665 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006666 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006667 /* in E3 this done in per-port section */
6668 if (!CHIP_IS_E3(bp))
6669 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6670 }
6671 if (CHIP_IS_E1H(bp))
6672 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006673 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006674
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006675 if (CHIP_REV_IS_SLOW(bp))
6676 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006677
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006678 /* finish CFC init */
6679 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6680 if (val != 1) {
6681 BNX2X_ERR("CFC LL_INIT failed\n");
6682 return -EBUSY;
6683 }
6684 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6685 if (val != 1) {
6686 BNX2X_ERR("CFC AC_INIT failed\n");
6687 return -EBUSY;
6688 }
6689 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6690 if (val != 1) {
6691 BNX2X_ERR("CFC CAM_INIT failed\n");
6692 return -EBUSY;
6693 }
6694 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006695
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006696 if (CHIP_IS_E1(bp)) {
6697 /* read NIG statistic
6698 to see if this is our first up since powerup */
6699 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6700 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006701
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006702 /* do internal memory self test */
6703 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6704 BNX2X_ERR("internal mem self test failed\n");
6705 return -EBUSY;
6706 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006708
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006709 bnx2x_setup_fan_failure_detection(bp);
6710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006711 /* clear PXP2 attentions */
6712 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006713
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006714 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006715 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006716
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006717 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006718 if (CHIP_IS_E1x(bp))
6719 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006720 } else
6721 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6722
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006723 return 0;
6724}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006726/**
6727 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6728 *
6729 * @bp: driver handle
6730 */
6731static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6732{
6733 int rc = bnx2x_init_hw_common(bp);
6734
6735 if (rc)
6736 return rc;
6737
6738 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6739 if (!BP_NOMCP(bp))
6740 bnx2x__common_init_phy(bp);
6741
6742 return 0;
6743}
6744
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006745static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746{
6747 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006748 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006749 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006750 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006752 bnx2x__link_reset(bp);
6753
Merav Sicron51c1a582012-03-18 10:33:38 +00006754 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006755
6756 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006758 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6759 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6760 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006761
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006762 /* Timers bug workaround: disables the pf_master bit in pglue at
6763 * common phase, we need to enable it here before any dmae access are
6764 * attempted. Therefore we manually added the enable-master to the
6765 * port phase (it also happens in the function phase)
6766 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006767 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006768 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6769
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006770 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6771 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6772 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6773 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6774
6775 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6776 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6777 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6778 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006779
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006780 /* QM cid (connection) count */
6781 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006782
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006783#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006784 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006785 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6786 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006787#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006789 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006790
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006791 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006792 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6793
6794 if (IS_MF(bp))
6795 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6796 else if (bp->dev->mtu > 4096) {
6797 if (bp->flags & ONE_PORT_FLAG)
6798 low = 160;
6799 else {
6800 val = bp->dev->mtu;
6801 /* (24*1024 + val*4)/256 */
6802 low = 96 + (val/64) +
6803 ((val % 64) ? 1 : 0);
6804 }
6805 } else
6806 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6807 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006808 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6809 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6810 }
6811
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006812 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006813 REG_WR(bp, (BP_PORT(bp) ?
6814 BRB1_REG_MAC_GUARANTIED_1 :
6815 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006816
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006817
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006818 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006819 if (CHIP_IS_E3B0(bp)) {
6820 if (IS_MF_AFEX(bp)) {
6821 /* configure headers for AFEX mode */
6822 REG_WR(bp, BP_PORT(bp) ?
6823 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6824 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6825 REG_WR(bp, BP_PORT(bp) ?
6826 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6827 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6828 REG_WR(bp, BP_PORT(bp) ?
6829 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6830 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6831 } else {
6832 /* Ovlan exists only if we are in multi-function +
6833 * switch-dependent mode, in switch-independent there
6834 * is no ovlan headers
6835 */
6836 REG_WR(bp, BP_PORT(bp) ?
6837 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6838 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6839 (bp->path_has_ovlan ? 7 : 6));
6840 }
6841 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006842
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006843 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6844 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6845 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6846 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6847
6848 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6849 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6850 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6851 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6852
6853 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6854 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6855
6856 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6857
6858 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006859 /* configure PBF to work without PAUSE mtu 9000 */
6860 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006861
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006862 /* update threshold */
6863 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6864 /* update init credit */
6865 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006867 /* probe changes */
6868 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6869 udelay(50);
6870 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6871 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006872
Michael Chan37b091b2009-10-10 13:46:55 +00006873#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006874 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006875#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006876 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6877 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006878
6879 if (CHIP_IS_E1(bp)) {
6880 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6881 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6882 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006885 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006887 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888 /* init aeu_mask_attn_func_0/1:
6889 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6890 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6891 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006892 val = IS_MF(bp) ? 0xF7 : 0x7;
6893 /* Enable DCBX attention for all but E1 */
6894 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6895 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006897 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006899 if (!CHIP_IS_E1x(bp)) {
6900 /* Bit-map indicating which L2 hdrs may appear after the
6901 * basic Ethernet header
6902 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006903 if (IS_MF_AFEX(bp))
6904 REG_WR(bp, BP_PORT(bp) ?
6905 NIG_REG_P1_HDRS_AFTER_BASIC :
6906 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6907 else
6908 REG_WR(bp, BP_PORT(bp) ?
6909 NIG_REG_P1_HDRS_AFTER_BASIC :
6910 NIG_REG_P0_HDRS_AFTER_BASIC,
6911 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006913 if (CHIP_IS_E3(bp))
6914 REG_WR(bp, BP_PORT(bp) ?
6915 NIG_REG_LLH1_MF_MODE :
6916 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6917 }
6918 if (!CHIP_IS_E3(bp))
6919 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006920
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006921 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006922 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006923 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006924 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006926 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006927 val = 0;
6928 switch (bp->mf_mode) {
6929 case MULTI_FUNCTION_SD:
6930 val = 1;
6931 break;
6932 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006933 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006934 val = 2;
6935 break;
6936 }
6937
6938 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6939 NIG_REG_LLH0_CLS_TYPE), val);
6940 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006941 {
6942 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6943 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6944 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6945 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946 }
6947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006948
6949 /* If SPIO5 is set to generate interrupts, enable it for this port */
6950 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6951 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006952 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6953 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6954 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006955 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006956 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006957 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006959 return 0;
6960}
6961
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006962static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6963{
6964 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006965 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006966
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006967 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006968 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006969 else
6970 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006971
Yuval Mintz32d68de2012-04-03 18:41:24 +00006972 wb_write[0] = ONCHIP_ADDR1(addr);
6973 wb_write[1] = ONCHIP_ADDR2(addr);
6974 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006975}
6976
Eric Dumazet1191cb82012-04-27 21:39:21 +00006977static void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func,
6978 u8 idu_sb_id, bool is_Pf)
6979{
6980 u32 data, ctl, cnt = 100;
6981 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
6982 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
6983 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
6984 u32 sb_bit = 1 << (idu_sb_id%32);
6985 u32 func_encode = func | (is_Pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
6986 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
6987
6988 /* Not supported in BC mode */
6989 if (CHIP_INT_MODE_IS_BC(bp))
6990 return;
6991
6992 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
6993 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
6994 IGU_REGULAR_CLEANUP_SET |
6995 IGU_REGULAR_BCLEANUP;
6996
6997 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
6998 func_encode << IGU_CTRL_REG_FID_SHIFT |
6999 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7000
7001 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7002 data, igu_addr_data);
7003 REG_WR(bp, igu_addr_data, data);
7004 mmiowb();
7005 barrier();
7006 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7007 ctl, igu_addr_ctl);
7008 REG_WR(bp, igu_addr_ctl, ctl);
7009 mmiowb();
7010 barrier();
7011
7012 /* wait for clean up to finish */
7013 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7014 msleep(20);
7015
7016
7017 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7018 DP(NETIF_MSG_HW,
7019 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7020 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7021 }
7022}
7023
7024static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007025{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007026 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007027}
7028
Eric Dumazet1191cb82012-04-27 21:39:21 +00007029static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007030{
7031 u32 i, base = FUNC_ILT_BASE(func);
7032 for (i = base; i < base + ILT_PER_FUNC; i++)
7033 bnx2x_ilt_wr(bp, i, 0);
7034}
7035
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007036static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007037{
7038 int port = BP_PORT(bp);
7039 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007040 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007041 struct bnx2x_ilt *ilt = BP_ILT(bp);
7042 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007043 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007044 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007045 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007046
Merav Sicron51c1a582012-03-18 10:33:38 +00007047 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007049 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007050 if (!CHIP_IS_E1x(bp)) {
7051 rc = bnx2x_pf_flr_clnup(bp);
7052 if (rc)
7053 return rc;
7054 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007055
Eilon Greenstein8badd272009-02-12 08:36:15 +00007056 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007057 if (bp->common.int_block == INT_BLOCK_HC) {
7058 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7059 val = REG_RD(bp, addr);
7060 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7061 REG_WR(bp, addr, val);
7062 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007064 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7065 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7066
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007067 ilt = BP_ILT(bp);
7068 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007069
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007070 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007071 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007072 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007073 bp->context[i].cxt_mapping;
7074 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007075 }
7076 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007077
Michael Chan37b091b2009-10-10 13:46:55 +00007078#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007079 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00007080
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007081 /* T1 hash bits value determines the T1 number of entries */
7082 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00007083#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007084
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007085#ifndef BCM_CNIC
7086 /* set NIC mode */
7087 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7088#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007090 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007091 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7092
7093 /* Turn on a single ISR mode in IGU if driver is going to use
7094 * INT#x or MSI
7095 */
7096 if (!(bp->flags & USING_MSIX_FLAG))
7097 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7098 /*
7099 * Timers workaround bug: function init part.
7100 * Need to wait 20msec after initializing ILT,
7101 * needed to make sure there are no requests in
7102 * one of the PXP internal queues with "old" ILT addresses
7103 */
7104 msleep(20);
7105 /*
7106 * Master enable - Due to WB DMAE writes performed before this
7107 * register is re-initialized as part of the regular function
7108 * init
7109 */
7110 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7111 /* Enable the function in IGU */
7112 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7113 }
7114
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007115 bp->dmae_ready = 1;
7116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007117 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007118
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007119 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007120 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007122 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7123 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7124 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7125 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7126 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7127 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7128 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7129 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7130 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7131 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7132 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7133 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7134 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007136 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007137 REG_WR(bp, QM_REG_PF_EN, 1);
7138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007139 if (!CHIP_IS_E1x(bp)) {
7140 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7141 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7142 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7143 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7144 }
7145 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007146
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007147 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7148 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
7149 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7150 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7151 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7152 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7153 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7154 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7155 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7156 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7157 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7158 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007159 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007161 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007163 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007165 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007166 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7167
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007168 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007169 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007170 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007171 }
7172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007173 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007174
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007175 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007176 if (bp->common.int_block == INT_BLOCK_HC) {
7177 if (CHIP_IS_E1H(bp)) {
7178 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7179
7180 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7181 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7182 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007183 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007184
7185 } else {
7186 int num_segs, sb_idx, prod_offset;
7187
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007188 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7189
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007190 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007191 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7192 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7193 }
7194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007195 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007197 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007198 int dsb_idx = 0;
7199 /**
7200 * Producer memory:
7201 * E2 mode: address 0-135 match to the mapping memory;
7202 * 136 - PF0 default prod; 137 - PF1 default prod;
7203 * 138 - PF2 default prod; 139 - PF3 default prod;
7204 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7205 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7206 * 144-147 reserved.
7207 *
7208 * E1.5 mode - In backward compatible mode;
7209 * for non default SB; each even line in the memory
7210 * holds the U producer and each odd line hold
7211 * the C producer. The first 128 producers are for
7212 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7213 * producers are for the DSB for each PF.
7214 * Each PF has five segments: (the order inside each
7215 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7216 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7217 * 144-147 attn prods;
7218 */
7219 /* non-default-status-blocks */
7220 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7221 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7222 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7223 prod_offset = (bp->igu_base_sb + sb_idx) *
7224 num_segs;
7225
7226 for (i = 0; i < num_segs; i++) {
7227 addr = IGU_REG_PROD_CONS_MEMORY +
7228 (prod_offset + i) * 4;
7229 REG_WR(bp, addr, 0);
7230 }
7231 /* send consumer update with value 0 */
7232 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7233 USTORM_ID, 0, IGU_INT_NOP, 1);
7234 bnx2x_igu_clear_sb(bp,
7235 bp->igu_base_sb + sb_idx);
7236 }
7237
7238 /* default-status-blocks */
7239 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7240 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7241
7242 if (CHIP_MODE_IS_4_PORT(bp))
7243 dsb_idx = BP_FUNC(bp);
7244 else
David S. Miller8decf862011-09-22 03:23:13 -04007245 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007246
7247 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7248 IGU_BC_BASE_DSB_PROD + dsb_idx :
7249 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7250
David S. Miller8decf862011-09-22 03:23:13 -04007251 /*
7252 * igu prods come in chunks of E1HVN_MAX (4) -
7253 * does not matters what is the current chip mode
7254 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007255 for (i = 0; i < (num_segs * E1HVN_MAX);
7256 i += E1HVN_MAX) {
7257 addr = IGU_REG_PROD_CONS_MEMORY +
7258 (prod_offset + i)*4;
7259 REG_WR(bp, addr, 0);
7260 }
7261 /* send consumer update with 0 */
7262 if (CHIP_INT_MODE_IS_BC(bp)) {
7263 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7264 USTORM_ID, 0, IGU_INT_NOP, 1);
7265 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7266 CSTORM_ID, 0, IGU_INT_NOP, 1);
7267 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7268 XSTORM_ID, 0, IGU_INT_NOP, 1);
7269 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7270 TSTORM_ID, 0, IGU_INT_NOP, 1);
7271 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7272 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7273 } else {
7274 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7275 USTORM_ID, 0, IGU_INT_NOP, 1);
7276 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7277 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7278 }
7279 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7280
7281 /* !!! these should become driver const once
7282 rf-tool supports split-68 const */
7283 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7284 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7285 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7286 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7287 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7288 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7289 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007290 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007291
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007292 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293 REG_WR(bp, 0x2114, 0xffffffff);
7294 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007295
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007296 if (CHIP_IS_E1x(bp)) {
7297 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7298 main_mem_base = HC_REG_MAIN_MEMORY +
7299 BP_PORT(bp) * (main_mem_size * 4);
7300 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7301 main_mem_width = 8;
7302
7303 val = REG_RD(bp, main_mem_prty_clr);
7304 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007305 DP(NETIF_MSG_HW,
7306 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7307 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007308
7309 /* Clear "false" parity errors in MSI-X table */
7310 for (i = main_mem_base;
7311 i < main_mem_base + main_mem_size * 4;
7312 i += main_mem_width) {
7313 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7314 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7315 i, main_mem_width / 4);
7316 }
7317 /* Clear HC parity attention */
7318 REG_RD(bp, main_mem_prty_clr);
7319 }
7320
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007321#ifdef BNX2X_STOP_ON_ERROR
7322 /* Enable STORMs SP logging */
7323 REG_WR8(bp, BAR_USTRORM_INTMEM +
7324 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7325 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7326 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7327 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7328 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7329 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7330 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7331#endif
7332
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007333 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007335 return 0;
7336}
7337
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007338
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007339void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340{
Merav Sicrona0529972012-06-19 07:48:25 +00007341 int i;
7342
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007343 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007344 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007345 /* end of fastpath */
7346
7347 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007348 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007349
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007350 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7351 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007353 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007354 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007355
Merav Sicrona0529972012-06-19 07:48:25 +00007356 for (i = 0; i < L2_ILT_LINES(bp); i++)
7357 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7358 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007359 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7360
7361 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007362
Michael Chan37b091b2009-10-10 13:46:55 +00007363#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007364 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007365 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7366 sizeof(struct host_hc_status_block_e2));
7367 else
7368 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7369 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007370
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007371 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007372#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007373
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007374 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007376 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7377 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007378}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007379
Eric Dumazet1191cb82012-04-27 21:39:21 +00007380static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007381{
7382 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007383 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007384
Barak Witkowski50f0a562011-12-05 21:52:23 +00007385 /* number of queues for statistics is number of eth queues + FCoE */
7386 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007387
7388 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007389 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7390 * num of queues
7391 */
7392 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007393
7394
7395 /* Request is built from stats_query_header and an array of
7396 * stats_query_cmd_group each of which contains
7397 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7398 * configured in the stats_query_header.
7399 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007400 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7401 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007402
7403 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7404 num_groups * sizeof(struct stats_query_cmd_group);
7405
7406 /* Data for statistics requests + stats_conter
7407 *
7408 * stats_counter holds per-STORM counters that are incremented
7409 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007410 *
7411 * memory for FCoE offloaded statistics are counted anyway,
7412 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007413 */
7414 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7415 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007416 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007417 sizeof(struct per_queue_stats) * num_queue_stats +
7418 sizeof(struct stats_counter);
7419
7420 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7421 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7422
7423 /* Set shortcuts */
7424 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7425 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7426
7427 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7428 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7429
7430 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7431 bp->fw_stats_req_sz;
7432 return 0;
7433
7434alloc_mem_err:
7435 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7436 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007437 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007438 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007439}
7440
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007441
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007442int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007443{
Merav Sicrona0529972012-06-19 07:48:25 +00007444 int i, allocated, context_size;
7445
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007446#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007447 if (!CHIP_IS_E1x(bp))
7448 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007449 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7450 sizeof(struct host_hc_status_block_e2));
7451 else
7452 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
7453 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007454
7455 /* allocate searcher T2 table */
7456 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7457#endif
7458
7459
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007460 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007461 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007462
7463 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7464 sizeof(struct bnx2x_slowpath));
7465
Mintz Yuval82fa8482012-02-15 02:10:29 +00007466#ifdef BCM_CNIC
7467 /* write address to which L5 should insert its values */
7468 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
7469#endif
7470
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007471 /* Allocated memory for FW statistics */
7472 if (bnx2x_alloc_fw_stats_mem(bp))
7473 goto alloc_mem_err;
7474
Merav Sicrona0529972012-06-19 07:48:25 +00007475 /* Allocate memory for CDU context:
7476 * This memory is allocated separately and not in the generic ILT
7477 * functions because CDU differs in few aspects:
7478 * 1. There are multiple entities allocating memory for context -
7479 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7480 * its own ILT lines.
7481 * 2. Since CDU page-size is not a single 4KB page (which is the case
7482 * for the other ILT clients), to be efficient we want to support
7483 * allocation of sub-page-size in the last entry.
7484 * 3. Context pointers are used by the driver to pass to FW / update
7485 * the context (for the other ILT clients the pointers are used just to
7486 * free the memory during unload).
7487 */
7488 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007489
Merav Sicrona0529972012-06-19 07:48:25 +00007490 for (i = 0, allocated = 0; allocated < context_size; i++) {
7491 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7492 (context_size - allocated));
7493 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7494 &bp->context[i].cxt_mapping,
7495 bp->context[i].size);
7496 allocated += bp->context[i].size;
7497 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007498 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007500 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7501 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007502
7503 /* Slow path ring */
7504 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7505
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007506 /* EQ */
7507 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7508 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007509
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007510
7511 /* fastpath */
7512 /* need to be done at the end, since it's self adjusting to amount
7513 * of memory available for RSS queues
7514 */
7515 if (bnx2x_alloc_fp_mem(bp))
7516 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007517 return 0;
7518
7519alloc_mem_err:
7520 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007521 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007522 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007523}
7524
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007525/*
7526 * Init service functions
7527 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007528
7529int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7530 struct bnx2x_vlan_mac_obj *obj, bool set,
7531 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007532{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007533 int rc;
7534 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007535
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007536 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007538 /* Fill general parameters */
7539 ramrod_param.vlan_mac_obj = obj;
7540 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007542 /* Fill a user request section if needed */
7543 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7544 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007546 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007547
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007548 /* Set the command: ADD or DEL */
7549 if (set)
7550 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7551 else
7552 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007553 }
7554
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007555 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7556 if (rc < 0)
7557 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7558 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007559}
7560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007561int bnx2x_del_all_macs(struct bnx2x *bp,
7562 struct bnx2x_vlan_mac_obj *mac_obj,
7563 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007564{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007565 int rc;
7566 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7567
7568 /* Wait for completion of requested */
7569 if (wait_for_comp)
7570 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7571
7572 /* Set the mac type of addresses we want to clear */
7573 __set_bit(mac_type, &vlan_mac_flags);
7574
7575 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7576 if (rc < 0)
7577 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7578
7579 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007580}
7581
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007582int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007583{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007584 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007585
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007586#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +00007587 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7588 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007589 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7590 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007591 return 0;
7592 }
7593#endif
7594
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007595 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007596
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007597 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7598 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007599 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7600 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007601}
7602
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007603int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007604{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007605 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007606}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007607
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007608/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007609 * bnx2x_set_int_mode - configure interrupt mode
7610 *
7611 * @bp: driver handle
7612 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007613 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007614 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007615static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007616{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007617 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007618 case INT_MODE_MSI:
7619 bnx2x_enable_msi(bp);
7620 /* falling through... */
7621 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007622 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007623 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007624 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007625 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007626 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007627 bnx2x_set_num_queues(bp);
7628
Merav Sicron51c1a582012-03-18 10:33:38 +00007629 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007630
7631 /* if we can't use MSI-X we only need one fp,
7632 * so try to enable MSI-X with the requested number of fp's
7633 * and fallback to MSI or legacy INTx with one fp
7634 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007635 if (bnx2x_enable_msix(bp) ||
7636 bp->flags & USING_SINGLE_MSIX_FLAG) {
7637 /* failed to enable multiple MSI-X */
7638 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007639 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7640
Ariel Elior6383c0b2011-07-14 08:31:57 +00007641 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007642
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007643 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007644 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7645 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007646 bnx2x_enable_msi(bp);
7647 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007648 break;
7649 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007650}
7651
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007652/* must be called prioir to any HW initializations */
7653static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7654{
7655 return L2_ILT_LINES(bp);
7656}
7657
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007658void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007659{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007660 struct ilt_client_info *ilt_client;
7661 struct bnx2x_ilt *ilt = BP_ILT(bp);
7662 u16 line = 0;
7663
7664 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7665 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7666
7667 /* CDU */
7668 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7669 ilt_client->client_num = ILT_CLIENT_CDU;
7670 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7671 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7672 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007673 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007674#ifdef BCM_CNIC
7675 line += CNIC_ILT_LINES;
7676#endif
7677 ilt_client->end = line - 1;
7678
Merav Sicron51c1a582012-03-18 10:33:38 +00007679 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007680 ilt_client->start,
7681 ilt_client->end,
7682 ilt_client->page_size,
7683 ilt_client->flags,
7684 ilog2(ilt_client->page_size >> 12));
7685
7686 /* QM */
7687 if (QM_INIT(bp->qm_cid_count)) {
7688 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7689 ilt_client->client_num = ILT_CLIENT_QM;
7690 ilt_client->page_size = QM_ILT_PAGE_SZ;
7691 ilt_client->flags = 0;
7692 ilt_client->start = line;
7693
7694 /* 4 bytes for each cid */
7695 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7696 QM_ILT_PAGE_SZ);
7697
7698 ilt_client->end = line - 1;
7699
Merav Sicron51c1a582012-03-18 10:33:38 +00007700 DP(NETIF_MSG_IFUP,
7701 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007702 ilt_client->start,
7703 ilt_client->end,
7704 ilt_client->page_size,
7705 ilt_client->flags,
7706 ilog2(ilt_client->page_size >> 12));
7707
7708 }
7709 /* SRC */
7710 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7711#ifdef BCM_CNIC
7712 ilt_client->client_num = ILT_CLIENT_SRC;
7713 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7714 ilt_client->flags = 0;
7715 ilt_client->start = line;
7716 line += SRC_ILT_LINES;
7717 ilt_client->end = line - 1;
7718
Merav Sicron51c1a582012-03-18 10:33:38 +00007719 DP(NETIF_MSG_IFUP,
7720 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007721 ilt_client->start,
7722 ilt_client->end,
7723 ilt_client->page_size,
7724 ilt_client->flags,
7725 ilog2(ilt_client->page_size >> 12));
7726
7727#else
7728 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7729#endif
7730
7731 /* TM */
7732 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7733#ifdef BCM_CNIC
7734 ilt_client->client_num = ILT_CLIENT_TM;
7735 ilt_client->page_size = TM_ILT_PAGE_SZ;
7736 ilt_client->flags = 0;
7737 ilt_client->start = line;
7738 line += TM_ILT_LINES;
7739 ilt_client->end = line - 1;
7740
Merav Sicron51c1a582012-03-18 10:33:38 +00007741 DP(NETIF_MSG_IFUP,
7742 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007743 ilt_client->start,
7744 ilt_client->end,
7745 ilt_client->page_size,
7746 ilt_client->flags,
7747 ilog2(ilt_client->page_size >> 12));
7748
7749#else
7750 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7751#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007752 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007753}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007755/**
7756 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7757 *
7758 * @bp: driver handle
7759 * @fp: pointer to fastpath
7760 * @init_params: pointer to parameters structure
7761 *
7762 * parameters configured:
7763 * - HC configuration
7764 * - Queue's CDU context
7765 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00007766static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007767 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007768{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007769
7770 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00007771 int cxt_index, cxt_offset;
7772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007773 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7774 if (!IS_FCOE_FP(fp)) {
7775 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7776 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7777
7778 /* If HC is supporterd, enable host coalescing in the transition
7779 * to INIT state.
7780 */
7781 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7782 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7783
7784 /* HC rate */
7785 init_params->rx.hc_rate = bp->rx_ticks ?
7786 (1000000 / bp->rx_ticks) : 0;
7787 init_params->tx.hc_rate = bp->tx_ticks ?
7788 (1000000 / bp->tx_ticks) : 0;
7789
7790 /* FW SB ID */
7791 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7792 fp->fw_sb_id;
7793
7794 /*
7795 * CQ index among the SB indices: FCoE clients uses the default
7796 * SB, therefore it's different.
7797 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007798 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7799 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007800 }
7801
Ariel Elior6383c0b2011-07-14 08:31:57 +00007802 /* set maximum number of COSs supported by this queue */
7803 init_params->max_cos = fp->max_cos;
7804
Merav Sicron51c1a582012-03-18 10:33:38 +00007805 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007806 fp->index, init_params->max_cos);
7807
7808 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00007809 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00007810 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
7811 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00007812 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007813 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00007814 &bp->context[cxt_index].vcxt[cxt_offset].eth;
7815 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007816}
7817
Ariel Elior6383c0b2011-07-14 08:31:57 +00007818int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7819 struct bnx2x_queue_state_params *q_params,
7820 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7821 int tx_index, bool leading)
7822{
7823 memset(tx_only_params, 0, sizeof(*tx_only_params));
7824
7825 /* Set the command */
7826 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7827
7828 /* Set tx-only QUEUE flags: don't zero statistics */
7829 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7830
7831 /* choose the index of the cid to send the slow path on */
7832 tx_only_params->cid_index = tx_index;
7833
7834 /* Set general TX_ONLY_SETUP parameters */
7835 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7836
7837 /* Set Tx TX_ONLY_SETUP parameters */
7838 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7839
Merav Sicron51c1a582012-03-18 10:33:38 +00007840 DP(NETIF_MSG_IFUP,
7841 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007842 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7843 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7844 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7845
7846 /* send the ramrod */
7847 return bnx2x_queue_state_change(bp, q_params);
7848}
7849
7850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007851/**
7852 * bnx2x_setup_queue - setup queue
7853 *
7854 * @bp: driver handle
7855 * @fp: pointer to fastpath
7856 * @leading: is leading
7857 *
7858 * This function performs 2 steps in a Queue state machine
7859 * actually: 1) RESET->INIT 2) INIT->SETUP
7860 */
7861
7862int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7863 bool leading)
7864{
Yuval Mintz3b603062012-03-18 10:33:39 +00007865 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007866 struct bnx2x_queue_setup_params *setup_params =
7867 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007868 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7869 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007870 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007871 u8 tx_index;
7872
Merav Sicron51c1a582012-03-18 10:33:38 +00007873 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007874
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007875 /* reset IGU state skip FCoE L2 queue */
7876 if (!IS_FCOE_FP(fp))
7877 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007878 IGU_INT_ENABLE, 0);
7879
Barak Witkowski15192a82012-06-19 07:48:28 +00007880 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007881 /* We want to wait for completion in this context */
7882 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007884 /* Prepare the INIT parameters */
7885 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007887 /* Set the command */
7888 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007890 /* Change the state to INIT */
7891 rc = bnx2x_queue_state_change(bp, &q_params);
7892 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007893 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007894 return rc;
7895 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007896
Merav Sicron51c1a582012-03-18 10:33:38 +00007897 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007898
7899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007900 /* Now move the Queue to the SETUP state... */
7901 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007903 /* Set QUEUE flags */
7904 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007905
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007906 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007907 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7908 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007909
Ariel Elior6383c0b2011-07-14 08:31:57 +00007910 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007911 &setup_params->rxq_params);
7912
Ariel Elior6383c0b2011-07-14 08:31:57 +00007913 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7914 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007915
7916 /* Set the command */
7917 q_params.cmd = BNX2X_Q_CMD_SETUP;
7918
7919 /* Change the state to SETUP */
7920 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007921 if (rc) {
7922 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7923 return rc;
7924 }
7925
7926 /* loop through the relevant tx-only indices */
7927 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7928 tx_index < fp->max_cos;
7929 tx_index++) {
7930
7931 /* prepare and send tx-only ramrod*/
7932 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7933 tx_only_params, tx_index, leading);
7934 if (rc) {
7935 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7936 fp->index, tx_index);
7937 return rc;
7938 }
7939 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007940
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007941 return rc;
7942}
7943
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007944static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007945{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007946 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007947 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007948 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007949 int rc, tx_index;
7950
Merav Sicron51c1a582012-03-18 10:33:38 +00007951 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007952
Barak Witkowski15192a82012-06-19 07:48:28 +00007953 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007954 /* We want to wait for completion in this context */
7955 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007956
Ariel Elior6383c0b2011-07-14 08:31:57 +00007957
7958 /* close tx-only connections */
7959 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7960 tx_index < fp->max_cos;
7961 tx_index++){
7962
7963 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00007964 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007965
Merav Sicron51c1a582012-03-18 10:33:38 +00007966 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007967 txdata->txq_index);
7968
7969 /* send halt terminate on tx-only connection */
7970 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7971 memset(&q_params.params.terminate, 0,
7972 sizeof(q_params.params.terminate));
7973 q_params.params.terminate.cid_index = tx_index;
7974
7975 rc = bnx2x_queue_state_change(bp, &q_params);
7976 if (rc)
7977 return rc;
7978
7979 /* send halt terminate on tx-only connection */
7980 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7981 memset(&q_params.params.cfc_del, 0,
7982 sizeof(q_params.params.cfc_del));
7983 q_params.params.cfc_del.cid_index = tx_index;
7984 rc = bnx2x_queue_state_change(bp, &q_params);
7985 if (rc)
7986 return rc;
7987 }
7988 /* Stop the primary connection: */
7989 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007990 q_params.cmd = BNX2X_Q_CMD_HALT;
7991 rc = bnx2x_queue_state_change(bp, &q_params);
7992 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007993 return rc;
7994
Ariel Elior6383c0b2011-07-14 08:31:57 +00007995 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007996 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007997 memset(&q_params.params.terminate, 0,
7998 sizeof(q_params.params.terminate));
7999 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008000 rc = bnx2x_queue_state_change(bp, &q_params);
8001 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008002 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008003 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008004 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008005 memset(&q_params.params.cfc_del, 0,
8006 sizeof(q_params.params.cfc_del));
8007 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008008 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008009}
8010
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008011
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008012static void bnx2x_reset_func(struct bnx2x *bp)
8013{
8014 int port = BP_PORT(bp);
8015 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008016 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008017
8018 /* Disable the function in the FW */
8019 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8020 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8021 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8022 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8023
8024 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008025 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008026 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008027 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008028 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8029 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008030 }
8031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008032#ifdef BCM_CNIC
8033 /* CNIC SB */
8034 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8035 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
8036 SB_DISABLED);
8037#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008038 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008039 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008040 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8041 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008042
8043 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8044 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8045 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008046
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008047 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008048 if (bp->common.int_block == INT_BLOCK_HC) {
8049 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8050 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8051 } else {
8052 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8053 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8054 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008055
Michael Chan37b091b2009-10-10 13:46:55 +00008056#ifdef BCM_CNIC
8057 /* Disable Timer scan */
8058 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8059 /*
8060 * Wait for at least 10ms and up to 2 second for the timers scan to
8061 * complete
8062 */
8063 for (i = 0; i < 200; i++) {
8064 msleep(10);
8065 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8066 break;
8067 }
8068#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008069 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008070 bnx2x_clear_func_ilt(bp, func);
8071
8072 /* Timers workaround bug for E2: if this is vnic-3,
8073 * we need to set the entire ilt range for this timers.
8074 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008075 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008076 struct ilt_client_info ilt_cli;
8077 /* use dummy TM client */
8078 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8079 ilt_cli.start = 0;
8080 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8081 ilt_cli.client_num = ILT_CLIENT_TM;
8082
8083 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8084 }
8085
8086 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008087 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008088 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008089
8090 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008091}
8092
8093static void bnx2x_reset_port(struct bnx2x *bp)
8094{
8095 int port = BP_PORT(bp);
8096 u32 val;
8097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 /* Reset physical Link */
8099 bnx2x__link_reset(bp);
8100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008101 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8102
8103 /* Do not rcv packets to BRB */
8104 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8105 /* Do not direct rcv packets that are not for MCP to the BRB */
8106 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8107 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8108
8109 /* Configure AEU */
8110 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8111
8112 msleep(100);
8113 /* Check for BRB port occupancy */
8114 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8115 if (val)
8116 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008117 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008118
8119 /* TODO: Close Doorbell port? */
8120}
8121
Eric Dumazet1191cb82012-04-27 21:39:21 +00008122static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008123{
Yuval Mintz3b603062012-03-18 10:33:39 +00008124 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008126 /* Prepare parameters for function state transitions */
8127 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008129 func_params.f_obj = &bp->func_obj;
8130 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008132 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008134 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008135}
8136
Eric Dumazet1191cb82012-04-27 21:39:21 +00008137static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008138{
Yuval Mintz3b603062012-03-18 10:33:39 +00008139 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008140 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008142 /* Prepare parameters for function state transitions */
8143 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8144 func_params.f_obj = &bp->func_obj;
8145 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008146
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008147 /*
8148 * Try to stop the function the 'good way'. If fails (in case
8149 * of a parity error during bnx2x_chip_cleanup()) and we are
8150 * not in a debug mode, perform a state transaction in order to
8151 * enable further HW_RESET transaction.
8152 */
8153 rc = bnx2x_func_state_change(bp, &func_params);
8154 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008155#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008156 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008157#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008158 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008159 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8160 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008161#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008162 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008164 return 0;
8165}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008166
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008167/**
8168 * bnx2x_send_unload_req - request unload mode from the MCP.
8169 *
8170 * @bp: driver handle
8171 * @unload_mode: requested function's unload mode
8172 *
8173 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8174 */
8175u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8176{
8177 u32 reset_code = 0;
8178 int port = BP_PORT(bp);
8179
8180 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008181 if (unload_mode == UNLOAD_NORMAL)
8182 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008183
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008184 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008185 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008186
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008187 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008188 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008189 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008190 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008191 u16 pmc;
8192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008193 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008194 * preserve entry 0 which is used by the PMF
8195 */
David S. Miller8decf862011-09-22 03:23:13 -04008196 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008198 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008199 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008200
8201 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8202 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008203 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008204
David S. Miller88c51002011-10-07 13:38:43 -04008205 /* Enable the PME and clear the status */
8206 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8207 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8208 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8209
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008210 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008211
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008212 } else
8213 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008215 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008216 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008217 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008218 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008219 int path = BP_PATH(bp);
8220
Merav Sicron51c1a582012-03-18 10:33:38 +00008221 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008222 path, load_count[path][0], load_count[path][1],
8223 load_count[path][2]);
8224 load_count[path][0]--;
8225 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008226 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008227 path, load_count[path][0], load_count[path][1],
8228 load_count[path][2]);
8229 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008230 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008231 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008232 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8233 else
8234 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8235 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008237 return reset_code;
8238}
8239
8240/**
8241 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8242 *
8243 * @bp: driver handle
8244 */
8245void bnx2x_send_unload_done(struct bnx2x *bp)
8246{
8247 /* Report UNLOAD_DONE to MCP */
8248 if (!BP_NOMCP(bp))
8249 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8250}
8251
Eric Dumazet1191cb82012-04-27 21:39:21 +00008252static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008253{
8254 int tout = 50;
8255 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8256
8257 if (!bp->port.pmf)
8258 return 0;
8259
8260 /*
8261 * (assumption: No Attention from MCP at this stage)
8262 * PMF probably in the middle of TXdisable/enable transaction
8263 * 1. Sync IRS for default SB
8264 * 2. Sync SP queue - this guarantes us that attention handling started
8265 * 3. Wait, that TXdisable/enable transaction completes
8266 *
8267 * 1+2 guranty that if DCBx attention was scheduled it already changed
8268 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8269 * received complettion for the transaction the state is TX_STOPPED.
8270 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8271 * transaction.
8272 */
8273
8274 /* make sure default SB ISR is done */
8275 if (msix)
8276 synchronize_irq(bp->msix_table[0].vector);
8277 else
8278 synchronize_irq(bp->pdev->irq);
8279
8280 flush_workqueue(bnx2x_wq);
8281
8282 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8283 BNX2X_F_STATE_STARTED && tout--)
8284 msleep(20);
8285
8286 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8287 BNX2X_F_STATE_STARTED) {
8288#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008289 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008290 return -EBUSY;
8291#else
8292 /*
8293 * Failed to complete the transaction in a "good way"
8294 * Force both transactions with CLR bit
8295 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008296 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008297
Merav Sicron51c1a582012-03-18 10:33:38 +00008298 DP(NETIF_MSG_IFDOWN,
8299 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008300
8301 func_params.f_obj = &bp->func_obj;
8302 __set_bit(RAMROD_DRV_CLR_ONLY,
8303 &func_params.ramrod_flags);
8304
8305 /* STARTED-->TX_ST0PPED */
8306 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8307 bnx2x_func_state_change(bp, &func_params);
8308
8309 /* TX_ST0PPED-->STARTED */
8310 func_params.cmd = BNX2X_F_CMD_TX_START;
8311 return bnx2x_func_state_change(bp, &func_params);
8312#endif
8313 }
8314
8315 return 0;
8316}
8317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008318void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
8319{
8320 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008321 int i, rc = 0;
8322 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008323 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008324 u32 reset_code;
8325
8326 /* Wait until tx fastpath tasks complete */
8327 for_each_tx_queue(bp, i) {
8328 struct bnx2x_fastpath *fp = &bp->fp[i];
8329
Ariel Elior6383c0b2011-07-14 08:31:57 +00008330 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008331 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008332#ifdef BNX2X_STOP_ON_ERROR
8333 if (rc)
8334 return;
8335#endif
8336 }
8337
8338 /* Give HW time to discard old tx messages */
8339 usleep_range(1000, 1000);
8340
8341 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008342 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8343 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008344 if (rc < 0)
8345 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8346
8347 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008348 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008349 true);
8350 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008351 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8352 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008353
8354 /* Disable LLH */
8355 if (!CHIP_IS_E1(bp))
8356 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8357
8358 /* Set "drop all" (stop Rx).
8359 * We need to take a netif_addr_lock() here in order to prevent
8360 * a race between the completion code and this code.
8361 */
8362 netif_addr_lock_bh(bp->dev);
8363 /* Schedule the rx_mode command */
8364 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8365 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8366 else
8367 bnx2x_set_storm_rx_mode(bp);
8368
8369 /* Cleanup multicast configuration */
8370 rparam.mcast_obj = &bp->mcast_obj;
8371 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8372 if (rc < 0)
8373 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8374
8375 netif_addr_unlock_bh(bp->dev);
8376
8377
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008378
8379 /*
8380 * Send the UNLOAD_REQUEST to the MCP. This will return if
8381 * this function should perform FUNC, PORT or COMMON HW
8382 * reset.
8383 */
8384 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8385
8386 /*
8387 * (assumption: No Attention from MCP at this stage)
8388 * PMF probably in the middle of TXdisable/enable transaction
8389 */
8390 rc = bnx2x_func_wait_started(bp);
8391 if (rc) {
8392 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8393#ifdef BNX2X_STOP_ON_ERROR
8394 return;
8395#endif
8396 }
8397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008398 /* Close multi and leading connections
8399 * Completions for ramrods are collected in a synchronous way
8400 */
8401 for_each_queue(bp, i)
8402 if (bnx2x_stop_queue(bp, i))
8403#ifdef BNX2X_STOP_ON_ERROR
8404 return;
8405#else
8406 goto unload_error;
8407#endif
8408 /* If SP settings didn't get completed so far - something
8409 * very wrong has happen.
8410 */
8411 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8412 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8413
8414#ifndef BNX2X_STOP_ON_ERROR
8415unload_error:
8416#endif
8417 rc = bnx2x_func_stop(bp);
8418 if (rc) {
8419 BNX2X_ERR("Function stop failed!\n");
8420#ifdef BNX2X_STOP_ON_ERROR
8421 return;
8422#endif
8423 }
8424
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008425 /* Disable HW interrupts, NAPI */
8426 bnx2x_netif_stop(bp, 1);
8427
8428 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008429 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008430
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008431 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008432 rc = bnx2x_reset_hw(bp, reset_code);
8433 if (rc)
8434 BNX2X_ERR("HW_RESET failed\n");
8435
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008436
8437 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008438 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008439}
8440
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008441void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008442{
8443 u32 val;
8444
Merav Sicron51c1a582012-03-18 10:33:38 +00008445 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008446
8447 if (CHIP_IS_E1(bp)) {
8448 int port = BP_PORT(bp);
8449 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8450 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8451
8452 val = REG_RD(bp, addr);
8453 val &= ~(0x300);
8454 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008455 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008456 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8457 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8458 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8459 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8460 }
8461}
8462
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008463/* Close gates #2, #3 and #4: */
8464static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8465{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008466 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008467
8468 /* Gates #2 and #4a are closed/opened for "not E1" only */
8469 if (!CHIP_IS_E1(bp)) {
8470 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008471 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008472 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008473 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008474 }
8475
8476 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008477 if (CHIP_IS_E1x(bp)) {
8478 /* Prevent interrupts from HC on both ports */
8479 val = REG_RD(bp, HC_REG_CONFIG_1);
8480 REG_WR(bp, HC_REG_CONFIG_1,
8481 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8482 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8483
8484 val = REG_RD(bp, HC_REG_CONFIG_0);
8485 REG_WR(bp, HC_REG_CONFIG_0,
8486 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8487 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8488 } else {
8489 /* Prevent incomming interrupts in IGU */
8490 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8491
8492 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8493 (!close) ?
8494 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8495 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8496 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008497
Merav Sicron51c1a582012-03-18 10:33:38 +00008498 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008499 close ? "closing" : "opening");
8500 mmiowb();
8501}
8502
8503#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8504
8505static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8506{
8507 /* Do some magic... */
8508 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8509 *magic_val = val & SHARED_MF_CLP_MAGIC;
8510 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8511}
8512
Dmitry Kravkove8920672011-05-04 23:52:40 +00008513/**
8514 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008515 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008516 * @bp: driver handle
8517 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008518 */
8519static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8520{
8521 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008522 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8523 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8524 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8525}
8526
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008527/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008528 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008529 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008530 * @bp: driver handle
8531 * @magic_val: old value of 'magic' bit.
8532 *
8533 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008534 */
8535static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8536{
8537 u32 shmem;
8538 u32 validity_offset;
8539
Merav Sicron51c1a582012-03-18 10:33:38 +00008540 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008541
8542 /* Set `magic' bit in order to save MF config */
8543 if (!CHIP_IS_E1(bp))
8544 bnx2x_clp_reset_prep(bp, magic_val);
8545
8546 /* Get shmem offset */
8547 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8548 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8549
8550 /* Clear validity map flags */
8551 if (shmem > 0)
8552 REG_WR(bp, shmem + validity_offset, 0);
8553}
8554
8555#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8556#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8557
Dmitry Kravkove8920672011-05-04 23:52:40 +00008558/**
8559 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008560 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008561 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008562 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008563static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008564{
8565 /* special handling for emulation and FPGA,
8566 wait 10 times longer */
8567 if (CHIP_REV_IS_SLOW(bp))
8568 msleep(MCP_ONE_TIMEOUT*10);
8569 else
8570 msleep(MCP_ONE_TIMEOUT);
8571}
8572
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008573/*
8574 * initializes bp->common.shmem_base and waits for validity signature to appear
8575 */
8576static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008577{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008578 int cnt = 0;
8579 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008580
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008581 do {
8582 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8583 if (bp->common.shmem_base) {
8584 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8585 if (val & SHR_MEM_VALIDITY_MB)
8586 return 0;
8587 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008588
8589 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008590
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008591 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008592
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008593 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008594
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008595 return -ENODEV;
8596}
8597
8598static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8599{
8600 int rc = bnx2x_init_shmem(bp);
8601
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008602 /* Restore the `magic' bit value */
8603 if (!CHIP_IS_E1(bp))
8604 bnx2x_clp_reset_done(bp, magic_val);
8605
8606 return rc;
8607}
8608
8609static void bnx2x_pxp_prep(struct bnx2x *bp)
8610{
8611 if (!CHIP_IS_E1(bp)) {
8612 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8613 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008614 mmiowb();
8615 }
8616}
8617
8618/*
8619 * Reset the whole chip except for:
8620 * - PCIE core
8621 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8622 * one reset bit)
8623 * - IGU
8624 * - MISC (including AEU)
8625 * - GRC
8626 * - RBCN, RBCP
8627 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008628static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008629{
8630 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008631 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008632
8633 /*
8634 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8635 * (per chip) blocks.
8636 */
8637 global_bits2 =
8638 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8639 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008640
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008641 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008642 not_reset_mask1 =
8643 MISC_REGISTERS_RESET_REG_1_RST_HC |
8644 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8645 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8646
8647 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008648 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008649 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8650 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8651 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8652 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8653 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8654 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008655 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8656 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8657 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008658
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008659 /*
8660 * Keep the following blocks in reset:
8661 * - all xxMACs are handled by the bnx2x_link code.
8662 */
8663 stay_reset2 =
8664 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8665 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8666 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8667 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8668 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8669 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8670 MISC_REGISTERS_RESET_REG_2_XMAC |
8671 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8672
8673 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008674 reset_mask1 = 0xffffffff;
8675
8676 if (CHIP_IS_E1(bp))
8677 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008678 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008679 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008680 else if (CHIP_IS_E2(bp))
8681 reset_mask2 = 0xfffff;
8682 else /* CHIP_IS_E3 */
8683 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008684
8685 /* Don't reset global blocks unless we need to */
8686 if (!global)
8687 reset_mask2 &= ~global_bits2;
8688
8689 /*
8690 * In case of attention in the QM, we need to reset PXP
8691 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8692 * because otherwise QM reset would release 'close the gates' shortly
8693 * before resetting the PXP, then the PSWRQ would send a write
8694 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8695 * read the payload data from PSWWR, but PSWWR would not
8696 * respond. The write queue in PGLUE would stuck, dmae commands
8697 * would not return. Therefore it's important to reset the second
8698 * reset register (containing the
8699 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8700 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8701 * bit).
8702 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008703 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8704 reset_mask2 & (~not_reset_mask2));
8705
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008706 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8707 reset_mask1 & (~not_reset_mask1));
8708
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008709 barrier();
8710 mmiowb();
8711
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008712 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8713 reset_mask2 & (~stay_reset2));
8714
8715 barrier();
8716 mmiowb();
8717
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008718 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008719 mmiowb();
8720}
8721
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008722/**
8723 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8724 * It should get cleared in no more than 1s.
8725 *
8726 * @bp: driver handle
8727 *
8728 * It should get cleared in no more than 1s. Returns 0 if
8729 * pending writes bit gets cleared.
8730 */
8731static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8732{
8733 u32 cnt = 1000;
8734 u32 pend_bits = 0;
8735
8736 do {
8737 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8738
8739 if (pend_bits == 0)
8740 break;
8741
8742 usleep_range(1000, 1000);
8743 } while (cnt-- > 0);
8744
8745 if (cnt <= 0) {
8746 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8747 pend_bits);
8748 return -EBUSY;
8749 }
8750
8751 return 0;
8752}
8753
8754static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008755{
8756 int cnt = 1000;
8757 u32 val = 0;
8758 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8759
8760
8761 /* Empty the Tetris buffer, wait for 1s */
8762 do {
8763 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8764 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8765 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8766 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8767 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8768 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8769 ((port_is_idle_0 & 0x1) == 0x1) &&
8770 ((port_is_idle_1 & 0x1) == 0x1) &&
8771 (pgl_exp_rom2 == 0xffffffff))
8772 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008773 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008774 } while (cnt-- > 0);
8775
8776 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008777 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8778 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008779 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8780 pgl_exp_rom2);
8781 return -EAGAIN;
8782 }
8783
8784 barrier();
8785
8786 /* Close gates #2, #3 and #4 */
8787 bnx2x_set_234_gates(bp, true);
8788
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008789 /* Poll for IGU VQs for 57712 and newer chips */
8790 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8791 return -EAGAIN;
8792
8793
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008794 /* TBD: Indicate that "process kill" is in progress to MCP */
8795
8796 /* Clear "unprepared" bit */
8797 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8798 barrier();
8799
8800 /* Make sure all is written to the chip before the reset */
8801 mmiowb();
8802
8803 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8804 * PSWHST, GRC and PSWRD Tetris buffer.
8805 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008806 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008807
8808 /* Prepare to chip reset: */
8809 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008810 if (global)
8811 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008812
8813 /* PXP */
8814 bnx2x_pxp_prep(bp);
8815 barrier();
8816
8817 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008818 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008819 barrier();
8820
8821 /* Recover after reset: */
8822 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008823 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008824 return -EAGAIN;
8825
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008826 /* TBD: Add resetting the NO_MCP mode DB here */
8827
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008828 /* PXP */
8829 bnx2x_pxp_prep(bp);
8830
8831 /* Open the gates #2, #3 and #4 */
8832 bnx2x_set_234_gates(bp, false);
8833
8834 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8835 * reset state, re-enable attentions. */
8836
8837 return 0;
8838}
8839
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008840int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008841{
8842 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008843 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008844 u32 load_code;
8845
8846 /* if not going to reset MCP - load "fake" driver to reset HW while
8847 * driver is owner of the HW
8848 */
8849 if (!global && !BP_NOMCP(bp)) {
8850 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8851 if (!load_code) {
8852 BNX2X_ERR("MCP response failure, aborting\n");
8853 rc = -EAGAIN;
8854 goto exit_leader_reset;
8855 }
8856 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8857 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8858 BNX2X_ERR("MCP unexpected resp, aborting\n");
8859 rc = -EAGAIN;
8860 goto exit_leader_reset2;
8861 }
8862 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8863 if (!load_code) {
8864 BNX2X_ERR("MCP response failure, aborting\n");
8865 rc = -EAGAIN;
8866 goto exit_leader_reset2;
8867 }
8868 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008869
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008870 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008871 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008872 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8873 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008874 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008875 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008876 }
8877
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008878 /*
8879 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8880 * state.
8881 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008882 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008883 if (global)
8884 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008885
Ariel Elior95c6c6162012-01-26 06:01:52 +00008886exit_leader_reset2:
8887 /* unload "fake driver" if it was loaded */
8888 if (!global && !BP_NOMCP(bp)) {
8889 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8890 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8891 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008892exit_leader_reset:
8893 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008894 bnx2x_release_leader_lock(bp);
8895 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008896 return rc;
8897}
8898
Eric Dumazet1191cb82012-04-27 21:39:21 +00008899static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008900{
8901 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8902
8903 /* Disconnect this device */
8904 netif_device_detach(bp->dev);
8905
8906 /*
8907 * Block ifup for all function on this engine until "process kill"
8908 * or power cycle.
8909 */
8910 bnx2x_set_reset_in_progress(bp);
8911
8912 /* Shut down the power */
8913 bnx2x_set_power_state(bp, PCI_D3hot);
8914
8915 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8916
8917 smp_mb();
8918}
8919
8920/*
8921 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008922 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008923 * will never be called when netif_running(bp->dev) is false.
8924 */
8925static void bnx2x_parity_recover(struct bnx2x *bp)
8926{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008927 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008928 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008929 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008930
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008931 DP(NETIF_MSG_HW, "Handling parity\n");
8932 while (1) {
8933 switch (bp->recovery_state) {
8934 case BNX2X_RECOVERY_INIT:
8935 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008936 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8937 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008938
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008939 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008940 if (bnx2x_trylock_leader_lock(bp)) {
8941 bnx2x_set_reset_in_progress(bp);
8942 /*
8943 * Check if there is a global attention and if
8944 * there was a global attention, set the global
8945 * reset bit.
8946 */
8947
8948 if (global)
8949 bnx2x_set_reset_global(bp);
8950
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008951 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008952 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008953
8954 /* Stop the driver */
8955 /* If interface has been removed - break */
8956 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8957 return;
8958
8959 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008960
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008961 /* Ensure "is_leader", MCP command sequence and
8962 * "recovery_state" update values are seen on other
8963 * CPUs.
8964 */
8965 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008966 break;
8967
8968 case BNX2X_RECOVERY_WAIT:
8969 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8970 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008971 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008972 bool other_load_status =
8973 bnx2x_get_load_status(bp, other_engine);
8974 bool load_status =
8975 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008976 global = bnx2x_reset_is_global(bp);
8977
8978 /*
8979 * In case of a parity in a global block, let
8980 * the first leader that performs a
8981 * leader_reset() reset the global blocks in
8982 * order to clear global attentions. Otherwise
8983 * the the gates will remain closed for that
8984 * engine.
8985 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008986 if (load_status ||
8987 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008988 /* Wait until all other functions get
8989 * down.
8990 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008991 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008992 HZ/10);
8993 return;
8994 } else {
8995 /* If all other functions got down -
8996 * try to bring the chip back to
8997 * normal. In any case it's an exit
8998 * point for a leader.
8999 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009000 if (bnx2x_leader_reset(bp)) {
9001 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009002 return;
9003 }
9004
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009005 /* If we are here, means that the
9006 * leader has succeeded and doesn't
9007 * want to be a leader any more. Try
9008 * to continue as a none-leader.
9009 */
9010 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009011 }
9012 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009013 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009014 /* Try to get a LEADER_LOCK HW lock as
9015 * long as a former leader may have
9016 * been unloaded by the user or
9017 * released a leadership by another
9018 * reason.
9019 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009020 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009021 /* I'm a leader now! Restart a
9022 * switch case.
9023 */
9024 bp->is_leader = 1;
9025 break;
9026 }
9027
Ariel Elior7be08a72011-07-14 08:31:19 +00009028 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009029 HZ/10);
9030 return;
9031
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009032 } else {
9033 /*
9034 * If there was a global attention, wait
9035 * for it to be cleared.
9036 */
9037 if (bnx2x_reset_is_global(bp)) {
9038 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009039 &bp->sp_rtnl_task,
9040 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009041 return;
9042 }
9043
Ariel Elior7a752992012-01-26 06:01:53 +00009044 error_recovered =
9045 bp->eth_stats.recoverable_error;
9046 error_unrecovered =
9047 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009048 bp->recovery_state =
9049 BNX2X_RECOVERY_NIC_LOADING;
9050 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009051 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009052 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009053 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009054 /* Disconnect this device */
9055 netif_device_detach(bp->dev);
9056 /* Shut down the power */
9057 bnx2x_set_power_state(
9058 bp, PCI_D3hot);
9059 smp_mb();
9060 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009061 bp->recovery_state =
9062 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009063 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009064 smp_mb();
9065 }
Ariel Elior7a752992012-01-26 06:01:53 +00009066 bp->eth_stats.recoverable_error =
9067 error_recovered;
9068 bp->eth_stats.unrecoverable_error =
9069 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009070
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009071 return;
9072 }
9073 }
9074 default:
9075 return;
9076 }
9077 }
9078}
9079
Michal Schmidt56ad3152012-02-16 02:38:48 +00009080static int bnx2x_close(struct net_device *dev);
9081
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009082/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9083 * scheduled on a general queue in order to prevent a dead lock.
9084 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009085static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009086{
Ariel Elior7be08a72011-07-14 08:31:19 +00009087 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009088
9089 rtnl_lock();
9090
9091 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00009092 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009093
Ariel Elior7be08a72011-07-14 08:31:19 +00009094 /* if stop on error is defined no recovery flows should be executed */
9095#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009096 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009097 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009098 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009099#endif
9100
9101 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9102 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009103 * Clear all pending SP commands as we are going to reset the
9104 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009105 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009106 bp->sp_rtnl_state = 0;
9107 smp_mb();
9108
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009109 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009110
9111 goto sp_rtnl_exit;
9112 }
9113
9114 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9115 /*
9116 * Clear all pending SP commands as we are going to reset the
9117 * function anyway.
9118 */
9119 bp->sp_rtnl_state = 0;
9120 smp_mb();
9121
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009122 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9123 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009124
9125 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009126 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009127#ifdef BNX2X_STOP_ON_ERROR
9128sp_rtnl_not_reset:
9129#endif
9130 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9131 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009132 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9133 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009134 /*
9135 * in case of fan failure we need to reset id if the "stop on error"
9136 * debug flag is set, since we trying to prevent permanent overheating
9137 * damage
9138 */
9139 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009140 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009141 netif_device_detach(bp->dev);
9142 bnx2x_close(bp->dev);
9143 }
9144
Ariel Elior7be08a72011-07-14 08:31:19 +00009145sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009146 rtnl_unlock();
9147}
9148
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009149/* end of nic load/unload */
9150
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009151static void bnx2x_period_task(struct work_struct *work)
9152{
9153 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9154
9155 if (!netif_running(bp->dev))
9156 goto period_task_exit;
9157
9158 if (CHIP_REV_IS_SLOW(bp)) {
9159 BNX2X_ERR("period task called on emulation, ignoring\n");
9160 goto period_task_exit;
9161 }
9162
9163 bnx2x_acquire_phy_lock(bp);
9164 /*
9165 * The barrier is needed to ensure the ordering between the writing to
9166 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9167 * the reading here.
9168 */
9169 smp_mb();
9170 if (bp->port.pmf) {
9171 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9172
9173 /* Re-queue task in 1 sec */
9174 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9175 }
9176
9177 bnx2x_release_phy_lock(bp);
9178period_task_exit:
9179 return;
9180}
9181
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009182/*
9183 * Init service functions
9184 */
9185
stephen hemminger8d962862010-10-21 07:50:56 +00009186static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009187{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009188 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9189 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9190 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009191}
9192
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009193static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009194{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009195 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009196
9197 /* Flush all outstanding writes */
9198 mmiowb();
9199
9200 /* Pretend to be function 0 */
9201 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009202 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009203
9204 /* From now we are in the "like-E1" mode */
9205 bnx2x_int_disable(bp);
9206
9207 /* Flush all outstanding writes */
9208 mmiowb();
9209
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009210 /* Restore the original function */
9211 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9212 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009213}
9214
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009215static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009216{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009217 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009218 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009219 else
9220 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009221}
9222
Yuval Mintz452427b2012-03-26 20:47:07 +00009223static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009224{
Yuval Mintz452427b2012-03-26 20:47:07 +00009225 u32 val, base_addr, offset, mask, reset_reg;
9226 bool mac_stopped = false;
9227 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009228
Yuval Mintz452427b2012-03-26 20:47:07 +00009229 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009230
Yuval Mintz452427b2012-03-26 20:47:07 +00009231 if (!CHIP_IS_E3(bp)) {
9232 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9233 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9234 if ((mask & reset_reg) && val) {
9235 u32 wb_data[2];
9236 BNX2X_DEV_INFO("Disable bmac Rx\n");
9237 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9238 : NIG_REG_INGRESS_BMAC0_MEM;
9239 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9240 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009241
Yuval Mintz452427b2012-03-26 20:47:07 +00009242 /*
9243 * use rd/wr since we cannot use dmae. This is safe
9244 * since MCP won't access the bus due to the request
9245 * to unload, and no function on the path can be
9246 * loaded at this time.
9247 */
9248 wb_data[0] = REG_RD(bp, base_addr + offset);
9249 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9250 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9251 REG_WR(bp, base_addr + offset, wb_data[0]);
9252 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009253
Yuval Mintz452427b2012-03-26 20:47:07 +00009254 }
9255 BNX2X_DEV_INFO("Disable emac Rx\n");
9256 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009257
Yuval Mintz452427b2012-03-26 20:47:07 +00009258 mac_stopped = true;
9259 } else {
9260 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9261 BNX2X_DEV_INFO("Disable xmac Rx\n");
9262 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9263 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9264 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9265 val & ~(1 << 1));
9266 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9267 val | (1 << 1));
9268 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9269 mac_stopped = true;
9270 }
9271 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9272 if (mask & reset_reg) {
9273 BNX2X_DEV_INFO("Disable umac Rx\n");
9274 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9275 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9276 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009277 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009278 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009279
Yuval Mintz452427b2012-03-26 20:47:07 +00009280 if (mac_stopped)
9281 msleep(20);
9282
9283}
9284
9285#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9286#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9287#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9288#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9289
9290static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
9291 u8 inc)
9292{
9293 u16 rcq, bd;
9294 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9295
9296 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9297 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9298
9299 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9300 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9301
9302 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9303 port, bd, rcq);
9304}
9305
9306static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
9307{
9308 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9309 if (!rc) {
9310 BNX2X_ERR("MCP response failure, aborting\n");
9311 return -EBUSY;
9312 }
9313
9314 return 0;
9315}
9316
9317static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
9318{
9319 struct bnx2x_prev_path_list *tmp_list;
9320 int rc = false;
9321
9322 if (down_trylock(&bnx2x_prev_sem))
9323 return false;
9324
9325 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9326 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9327 bp->pdev->bus->number == tmp_list->bus &&
9328 BP_PATH(bp) == tmp_list->path) {
9329 rc = true;
9330 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9331 BP_PATH(bp));
9332 break;
9333 }
9334 }
9335
9336 up(&bnx2x_prev_sem);
9337
9338 return rc;
9339}
9340
9341static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
9342{
9343 struct bnx2x_prev_path_list *tmp_list;
9344 int rc;
9345
9346 tmp_list = (struct bnx2x_prev_path_list *)
9347 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
9348 if (!tmp_list) {
9349 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9350 return -ENOMEM;
9351 }
9352
9353 tmp_list->bus = bp->pdev->bus->number;
9354 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9355 tmp_list->path = BP_PATH(bp);
9356
9357 rc = down_interruptible(&bnx2x_prev_sem);
9358 if (rc) {
9359 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9360 kfree(tmp_list);
9361 } else {
9362 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9363 BP_PATH(bp));
9364 list_add(&tmp_list->list, &bnx2x_prev_list);
9365 up(&bnx2x_prev_sem);
9366 }
9367
9368 return rc;
9369}
9370
9371static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
9372{
9373 int pos;
9374 u32 cap;
9375 struct pci_dev *dev = bp->pdev;
9376
9377 pos = pci_pcie_cap(dev);
9378 if (!pos)
9379 return false;
9380
9381 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
9382 if (!(cap & PCI_EXP_DEVCAP_FLR))
9383 return false;
9384
9385 return true;
9386}
9387
9388static int __devinit bnx2x_do_flr(struct bnx2x *bp)
9389{
9390 int i, pos;
9391 u16 status;
9392 struct pci_dev *dev = bp->pdev;
9393
9394 /* probe the capability first */
9395 if (bnx2x_can_flr(bp))
9396 return -ENOTTY;
9397
9398 pos = pci_pcie_cap(dev);
9399 if (!pos)
9400 return -ENOTTY;
9401
9402 /* Wait for Transaction Pending bit clean */
9403 for (i = 0; i < 4; i++) {
9404 if (i)
9405 msleep((1 << (i - 1)) * 100);
9406
9407 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
9408 if (!(status & PCI_EXP_DEVSTA_TRPND))
9409 goto clear;
9410 }
9411
9412 dev_err(&dev->dev,
9413 "transaction is not cleared; proceeding with reset anyway\n");
9414
9415clear:
9416 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9417 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9418 bp->common.bc_ver);
9419 return -EINVAL;
9420 }
9421
9422 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9423
9424 return 0;
9425}
9426
9427static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
9428{
9429 int rc;
9430
9431 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9432
9433 /* Test if previous unload process was already finished for this path */
9434 if (bnx2x_prev_is_path_marked(bp))
9435 return bnx2x_prev_mcp_done(bp);
9436
9437 /* If function has FLR capabilities, and existing FW version matches
9438 * the one required, then FLR will be sufficient to clean any residue
9439 * left by previous driver
9440 */
9441 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
9442 return bnx2x_do_flr(bp);
9443
9444 /* Close the MCP request, return failure*/
9445 rc = bnx2x_prev_mcp_done(bp);
9446 if (!rc)
9447 rc = BNX2X_PREV_WAIT_NEEDED;
9448
9449 return rc;
9450}
9451
9452static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
9453{
9454 u32 reset_reg, tmp_reg = 0, rc;
9455 /* It is possible a previous function received 'common' answer,
9456 * but hasn't loaded yet, therefore creating a scenario of
9457 * multiple functions receiving 'common' on the same path.
9458 */
9459 BNX2X_DEV_INFO("Common unload Flow\n");
9460
9461 if (bnx2x_prev_is_path_marked(bp))
9462 return bnx2x_prev_mcp_done(bp);
9463
9464 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9465
9466 /* Reset should be performed after BRB is emptied */
9467 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9468 u32 timer_count = 1000;
9469 bool prev_undi = false;
9470
9471 /* Close the MAC Rx to prevent BRB from filling up */
9472 bnx2x_prev_unload_close_mac(bp);
9473
9474 /* Check if the UNDI driver was previously loaded
9475 * UNDI driver initializes CID offset for normal bell to 0x7
9476 */
9477 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9478 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9479 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9480 if (tmp_reg == 0x7) {
9481 BNX2X_DEV_INFO("UNDI previously loaded\n");
9482 prev_undi = true;
9483 /* clear the UNDI indication */
9484 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9485 }
9486 }
9487 /* wait until BRB is empty */
9488 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9489 while (timer_count) {
9490 u32 prev_brb = tmp_reg;
9491
9492 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9493 if (!tmp_reg)
9494 break;
9495
9496 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9497
9498 /* reset timer as long as BRB actually gets emptied */
9499 if (prev_brb > tmp_reg)
9500 timer_count = 1000;
9501 else
9502 timer_count--;
9503
9504 /* If UNDI resides in memory, manually increment it */
9505 if (prev_undi)
9506 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9507
9508 udelay(10);
9509 }
9510
9511 if (!timer_count)
9512 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9513
9514 }
9515
9516 /* No packets are in the pipeline, path is ready for reset */
9517 bnx2x_reset_common(bp);
9518
9519 rc = bnx2x_prev_mark_path(bp);
9520 if (rc) {
9521 bnx2x_prev_mcp_done(bp);
9522 return rc;
9523 }
9524
9525 return bnx2x_prev_mcp_done(bp);
9526}
9527
Ariel Elior24f06712012-05-06 07:05:57 +00009528/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9529 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9530 * the addresses of the transaction, resulting in was-error bit set in the pci
9531 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9532 * to clear the interrupt which detected this from the pglueb and the was done
9533 * bit
9534 */
9535static void __devinit bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
9536{
9537 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9538 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9539 BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
9540 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, 1 << BP_FUNC(bp));
9541 }
9542}
9543
Yuval Mintz452427b2012-03-26 20:47:07 +00009544static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9545{
9546 int time_counter = 10;
9547 u32 rc, fw, hw_lock_reg, hw_lock_val;
9548 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9549
Ariel Elior24f06712012-05-06 07:05:57 +00009550 /* clear hw from errors which may have resulted from an interrupted
9551 * dmae transaction.
9552 */
9553 bnx2x_prev_interrupted_dmae(bp);
9554
9555 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009556 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9557 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9558 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9559
9560 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9561 if (hw_lock_val) {
9562 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9563 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9564 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9565 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9566 }
9567
9568 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9569 REG_WR(bp, hw_lock_reg, 0xffffffff);
9570 } else
9571 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9572
9573 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9574 BNX2X_DEV_INFO("Release previously held alr\n");
9575 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9576 }
9577
9578
9579 do {
9580 /* Lock MCP using an unload request */
9581 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9582 if (!fw) {
9583 BNX2X_ERR("MCP response failure, aborting\n");
9584 rc = -EBUSY;
9585 break;
9586 }
9587
9588 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9589 rc = bnx2x_prev_unload_common(bp);
9590 break;
9591 }
9592
9593 /* non-common reply from MCP night require looping */
9594 rc = bnx2x_prev_unload_uncommon(bp);
9595 if (rc != BNX2X_PREV_WAIT_NEEDED)
9596 break;
9597
9598 msleep(20);
9599 } while (--time_counter);
9600
9601 if (!time_counter || rc) {
9602 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9603 rc = -EBUSY;
9604 }
9605
9606 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9607
9608 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009609}
9610
9611static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9612{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009613 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009614 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009615
9616 /* Get the chip revision id and number. */
9617 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9618 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9619 id = ((val & 0xffff) << 16);
9620 val = REG_RD(bp, MISC_REG_CHIP_REV);
9621 id |= ((val & 0xf) << 12);
9622 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9623 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009624 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009625 id |= (val & 0xf);
9626 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009627
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009628 /* force 57811 according to MISC register */
9629 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9630 if (CHIP_IS_57810(bp))
9631 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9632 (bp->common.chip_id & 0x0000FFFF);
9633 else if (CHIP_IS_57810_MF(bp))
9634 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9635 (bp->common.chip_id & 0x0000FFFF);
9636 bp->common.chip_id |= 0x1;
9637 }
9638
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009639 /* Set doorbell size */
9640 bp->db_size = (1 << BNX2X_DB_SHIFT);
9641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009642 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009643 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9644 if ((val & 1) == 0)
9645 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9646 else
9647 val = (val >> 1) & 1;
9648 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9649 "2_PORT_MODE");
9650 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9651 CHIP_2_PORT_MODE;
9652
9653 if (CHIP_MODE_IS_4_PORT(bp))
9654 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9655 else
9656 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9657 } else {
9658 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9659 bp->pfid = bp->pf_num; /* 0..7 */
9660 }
9661
Merav Sicron51c1a582012-03-18 10:33:38 +00009662 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9663
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009664 bp->link_params.chip_id = bp->common.chip_id;
9665 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009666
Eilon Greenstein1c063282009-02-12 08:36:43 +00009667 val = (REG_RD(bp, 0x2874) & 0x55);
9668 if ((bp->common.chip_id & 0x1) ||
9669 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9670 bp->flags |= ONE_PORT_FLAG;
9671 BNX2X_DEV_INFO("single port device\n");
9672 }
9673
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009674 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009675 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009676 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9677 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9678 bp->common.flash_size, bp->common.flash_size);
9679
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009680 bnx2x_init_shmem(bp);
9681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009682
9683
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009684 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9685 MISC_REG_GENERIC_CR_1 :
9686 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009687
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009688 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009689 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009690 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9691 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009692
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009693 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009694 BNX2X_DEV_INFO("MCP not active\n");
9695 bp->flags |= NO_MCP_FLAG;
9696 return;
9697 }
9698
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009699 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009700 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009701
9702 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9703 SHARED_HW_CFG_LED_MODE_MASK) >>
9704 SHARED_HW_CFG_LED_MODE_SHIFT);
9705
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009706 bp->link_params.feature_config_flags = 0;
9707 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9708 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9709 bp->link_params.feature_config_flags |=
9710 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9711 else
9712 bp->link_params.feature_config_flags &=
9713 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009715 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9716 bp->common.bc_ver = val;
9717 BNX2X_DEV_INFO("bc_ver %X\n", val);
9718 if (val < BNX2X_BC_VER) {
9719 /* for now only warn
9720 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009721 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9722 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009723 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009724 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009725 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009726 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9727
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009728 bp->link_params.feature_config_flags |=
9729 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9730 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009731 bp->link_params.feature_config_flags |=
9732 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9733 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009734 bp->link_params.feature_config_flags |=
9735 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9736 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009737 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9738 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009739
Barak Witkowski1d187b32011-12-05 22:41:50 +00009740 boot_mode = SHMEM_RD(bp,
9741 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9742 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9743 switch (boot_mode) {
9744 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9745 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9746 break;
9747 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9748 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9749 break;
9750 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9751 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9752 break;
9753 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9754 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9755 break;
9756 }
9757
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009758 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9759 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9760
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009761 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009762 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009763
9764 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9765 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9766 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9767 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9768
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009769 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9770 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009771}
9772
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009773#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9774#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9775
9776static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9777{
9778 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009779 int igu_sb_id;
9780 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009781 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009782
9783 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009784 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009785 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009786 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009787 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9788 FP_SB_MAX_E1x;
9789
9790 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9791 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9792
9793 return;
9794 }
9795
9796 /* IGU in normal mode - read CAM */
9797 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9798 igu_sb_id++) {
9799 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9800 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9801 continue;
9802 fid = IGU_FID(val);
9803 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9804 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9805 continue;
9806 if (IGU_VEC(val) == 0)
9807 /* default status block */
9808 bp->igu_dsb_id = igu_sb_id;
9809 else {
9810 if (bp->igu_base_sb == 0xff)
9811 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009812 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009813 }
9814 }
9815 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009816
Ariel Elior6383c0b2011-07-14 08:31:57 +00009817#ifdef CONFIG_PCI_MSI
9818 /*
9819 * It's expected that number of CAM entries for this functions is equal
9820 * to the number evaluated based on the MSI-X table size. We want a
9821 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009822 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009823 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9824#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009825
Ariel Elior6383c0b2011-07-14 08:31:57 +00009826 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009827 BNX2X_ERR("CAM configuration error\n");
9828}
9829
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009830static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9831 u32 switch_cfg)
9832{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009833 int cfg_size = 0, idx, port = BP_PORT(bp);
9834
9835 /* Aggregation of supported attributes of all external phys */
9836 bp->port.supported[0] = 0;
9837 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009838 switch (bp->link_params.num_phys) {
9839 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009840 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9841 cfg_size = 1;
9842 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009843 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009844 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9845 cfg_size = 1;
9846 break;
9847 case 3:
9848 if (bp->link_params.multi_phy_config &
9849 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9850 bp->port.supported[1] =
9851 bp->link_params.phy[EXT_PHY1].supported;
9852 bp->port.supported[0] =
9853 bp->link_params.phy[EXT_PHY2].supported;
9854 } else {
9855 bp->port.supported[0] =
9856 bp->link_params.phy[EXT_PHY1].supported;
9857 bp->port.supported[1] =
9858 bp->link_params.phy[EXT_PHY2].supported;
9859 }
9860 cfg_size = 2;
9861 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009862 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009863
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009864 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009865 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009866 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009867 dev_info.port_hw_config[port].external_phy_config),
9868 SHMEM_RD(bp,
9869 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009870 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009871 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009873 if (CHIP_IS_E3(bp))
9874 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9875 else {
9876 switch (switch_cfg) {
9877 case SWITCH_CFG_1G:
9878 bp->port.phy_addr = REG_RD(
9879 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9880 break;
9881 case SWITCH_CFG_10G:
9882 bp->port.phy_addr = REG_RD(
9883 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9884 break;
9885 default:
9886 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9887 bp->port.link_config[0]);
9888 return;
9889 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009890 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009891 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009892 /* mask what we support according to speed_cap_mask per configuration */
9893 for (idx = 0; idx < cfg_size; idx++) {
9894 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009895 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009896 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009897
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009898 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009899 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009900 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009901
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009902 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009903 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009904 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009905
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009906 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009907 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009908 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009909
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009910 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009911 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009912 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009913 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009914
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009915 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009916 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009917 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009918
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009919 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009920 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009921 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009922
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009923 }
9924
9925 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9926 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009927}
9928
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009929static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009930{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009931 u32 link_config, idx, cfg_size = 0;
9932 bp->port.advertising[0] = 0;
9933 bp->port.advertising[1] = 0;
9934 switch (bp->link_params.num_phys) {
9935 case 1:
9936 case 2:
9937 cfg_size = 1;
9938 break;
9939 case 3:
9940 cfg_size = 2;
9941 break;
9942 }
9943 for (idx = 0; idx < cfg_size; idx++) {
9944 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9945 link_config = bp->port.link_config[idx];
9946 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009947 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009948 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9949 bp->link_params.req_line_speed[idx] =
9950 SPEED_AUTO_NEG;
9951 bp->port.advertising[idx] |=
9952 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009953 if (bp->link_params.phy[EXT_PHY1].type ==
9954 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9955 bp->port.advertising[idx] |=
9956 (SUPPORTED_100baseT_Half |
9957 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009958 } else {
9959 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009960 bp->link_params.req_line_speed[idx] =
9961 SPEED_10000;
9962 bp->port.advertising[idx] |=
9963 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009964 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009965 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009966 }
9967 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009968
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009969 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009970 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9971 bp->link_params.req_line_speed[idx] =
9972 SPEED_10;
9973 bp->port.advertising[idx] |=
9974 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009975 ADVERTISED_TP);
9976 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009977 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009978 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009979 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009980 return;
9981 }
9982 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009983
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009984 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009985 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9986 bp->link_params.req_line_speed[idx] =
9987 SPEED_10;
9988 bp->link_params.req_duplex[idx] =
9989 DUPLEX_HALF;
9990 bp->port.advertising[idx] |=
9991 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009992 ADVERTISED_TP);
9993 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009994 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009995 link_config,
9996 bp->link_params.speed_cap_mask[idx]);
9997 return;
9998 }
9999 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010001 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10002 if (bp->port.supported[idx] &
10003 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010004 bp->link_params.req_line_speed[idx] =
10005 SPEED_100;
10006 bp->port.advertising[idx] |=
10007 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010008 ADVERTISED_TP);
10009 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010010 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010011 link_config,
10012 bp->link_params.speed_cap_mask[idx]);
10013 return;
10014 }
10015 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010016
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010017 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10018 if (bp->port.supported[idx] &
10019 SUPPORTED_100baseT_Half) {
10020 bp->link_params.req_line_speed[idx] =
10021 SPEED_100;
10022 bp->link_params.req_duplex[idx] =
10023 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010024 bp->port.advertising[idx] |=
10025 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010026 ADVERTISED_TP);
10027 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010028 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010029 link_config,
10030 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010031 return;
10032 }
10033 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010034
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010035 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010036 if (bp->port.supported[idx] &
10037 SUPPORTED_1000baseT_Full) {
10038 bp->link_params.req_line_speed[idx] =
10039 SPEED_1000;
10040 bp->port.advertising[idx] |=
10041 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010042 ADVERTISED_TP);
10043 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010044 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010045 link_config,
10046 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010047 return;
10048 }
10049 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010050
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010051 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010052 if (bp->port.supported[idx] &
10053 SUPPORTED_2500baseX_Full) {
10054 bp->link_params.req_line_speed[idx] =
10055 SPEED_2500;
10056 bp->port.advertising[idx] |=
10057 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010058 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010059 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010060 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010061 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010062 bp->link_params.speed_cap_mask[idx]);
10063 return;
10064 }
10065 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010066
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010067 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010068 if (bp->port.supported[idx] &
10069 SUPPORTED_10000baseT_Full) {
10070 bp->link_params.req_line_speed[idx] =
10071 SPEED_10000;
10072 bp->port.advertising[idx] |=
10073 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010074 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010075 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010076 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010077 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010078 bp->link_params.speed_cap_mask[idx]);
10079 return;
10080 }
10081 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010082 case PORT_FEATURE_LINK_SPEED_20G:
10083 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010084
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010085 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010086 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010087 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010088 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010089 bp->link_params.req_line_speed[idx] =
10090 SPEED_AUTO_NEG;
10091 bp->port.advertising[idx] =
10092 bp->port.supported[idx];
10093 break;
10094 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010095
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010096 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010097 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010098 if ((bp->link_params.req_flow_ctrl[idx] ==
10099 BNX2X_FLOW_CTRL_AUTO) &&
10100 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
10101 bp->link_params.req_flow_ctrl[idx] =
10102 BNX2X_FLOW_CTRL_NONE;
10103 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010104
Merav Sicron51c1a582012-03-18 10:33:38 +000010105 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010106 bp->link_params.req_line_speed[idx],
10107 bp->link_params.req_duplex[idx],
10108 bp->link_params.req_flow_ctrl[idx],
10109 bp->port.advertising[idx]);
10110 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010111}
10112
Michael Chane665bfd2009-10-10 13:46:54 +000010113static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
10114{
10115 mac_hi = cpu_to_be16(mac_hi);
10116 mac_lo = cpu_to_be32(mac_lo);
10117 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10118 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10119}
10120
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010121static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010122{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010123 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010124 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010125 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010126
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010127 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010128 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010129
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010130 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010131 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010132
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010133 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010134 SHMEM_RD(bp,
10135 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010136 bp->link_params.speed_cap_mask[1] =
10137 SHMEM_RD(bp,
10138 dev_info.port_hw_config[port].speed_capability_mask2);
10139 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010140 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10141
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010142 bp->port.link_config[1] =
10143 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010144
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010145 bp->link_params.multi_phy_config =
10146 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010147 /* If the device is capable of WoL, set the default state according
10148 * to the HW
10149 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010150 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010151 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10152 (config & PORT_FEATURE_WOL_ENABLED));
10153
Merav Sicron51c1a582012-03-18 10:33:38 +000010154 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010155 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010156 bp->link_params.speed_cap_mask[0],
10157 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010158
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010159 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010160 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010161 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010162 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010163
10164 bnx2x_link_settings_requested(bp);
10165
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010166 /*
10167 * If connected directly, work with the internal PHY, otherwise, work
10168 * with the external PHY
10169 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010170 ext_phy_config =
10171 SHMEM_RD(bp,
10172 dev_info.port_hw_config[port].external_phy_config);
10173 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010174 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010175 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010176
10177 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10178 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10179 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010180 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010181
10182 /*
10183 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
10184 * In MF mode, it is set to cover self test cases
10185 */
10186 if (IS_MF(bp))
10187 bp->port.need_hw_lock = 1;
10188 else
10189 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
10190 bp->common.shmem_base,
10191 bp->common.shmem2_base);
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010192
10193 /* Configure link feature according to nvram value */
10194 eee_mode = (((SHMEM_RD(bp, dev_info.
10195 port_feature_config[port].eee_power_mode)) &
10196 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10197 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10198 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10199 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10200 EEE_MODE_ENABLE_LPI |
10201 EEE_MODE_OUTPUT_TIME;
10202 } else {
10203 bp->link_params.eee_mode = 0;
10204 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010205}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010206
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010207void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010208{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010209 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010210#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010211 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010212
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010213 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010214 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010215
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010216 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010217 bp->cnic_eth_dev.max_iscsi_conn =
10218 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10219 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10220
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010221 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10222 bp->cnic_eth_dev.max_iscsi_conn);
10223
10224 /*
10225 * If maximum allowed number of connections is zero -
10226 * disable the feature.
10227 */
10228 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010229 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010230#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010231 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010232#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010233}
10234
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010235#ifdef BCM_CNIC
10236static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
10237{
10238 /* Port info */
10239 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10240 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10241 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10242 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10243
10244 /* Node info */
10245 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10246 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10247 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10248 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10249}
10250#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010251static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
10252{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010253#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010254 int port = BP_PORT(bp);
10255 int func = BP_ABS_FUNC(bp);
10256
10257 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10258 drv_lic_key[port].max_fcoe_conn);
10259
10260 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010261 bp->cnic_eth_dev.max_fcoe_conn =
10262 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10263 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10264
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010265 /* Read the WWN: */
10266 if (!IS_MF(bp)) {
10267 /* Port info */
10268 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10269 SHMEM_RD(bp,
10270 dev_info.port_hw_config[port].
10271 fcoe_wwn_port_name_upper);
10272 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10273 SHMEM_RD(bp,
10274 dev_info.port_hw_config[port].
10275 fcoe_wwn_port_name_lower);
10276
10277 /* Node info */
10278 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10279 SHMEM_RD(bp,
10280 dev_info.port_hw_config[port].
10281 fcoe_wwn_node_name_upper);
10282 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10283 SHMEM_RD(bp,
10284 dev_info.port_hw_config[port].
10285 fcoe_wwn_node_name_lower);
10286 } else if (!IS_MF_SD(bp)) {
10287 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10288
10289 /*
10290 * Read the WWN info only if the FCoE feature is enabled for
10291 * this function.
10292 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010293 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
10294 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010295
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010296 } else if (IS_MF_FCOE_SD(bp))
10297 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010298
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010299 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010300
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010301 /*
10302 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010303 * disable the feature.
10304 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010305 if (!bp->cnic_eth_dev.max_fcoe_conn)
10306 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010307#else
10308 bp->flags |= NO_FCOE_FLAG;
10309#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010310}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010311
10312static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
10313{
10314 /*
10315 * iSCSI may be dynamically disabled but reading
10316 * info here we will decrease memory usage by driver
10317 * if the feature is disabled for good
10318 */
10319 bnx2x_get_iscsi_info(bp);
10320 bnx2x_get_fcoe_info(bp);
10321}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010322
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010323static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
10324{
10325 u32 val, val2;
10326 int func = BP_ABS_FUNC(bp);
10327 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010328#ifdef BCM_CNIC
10329 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10330 u8 *fip_mac = bp->fip_mac;
10331#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010332
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010333 /* Zero primary MAC configuration */
10334 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10335
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010336 if (BP_NOMCP(bp)) {
10337 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010338 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010339 } else if (IS_MF(bp)) {
10340 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10341 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10342 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10343 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10344 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10345
10346#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010347 /*
10348 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010349 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010350 *
10351 * In non SD mode features configuration comes from
10352 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010353 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010354 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010355 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10356 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10357 val2 = MF_CFG_RD(bp, func_ext_config[func].
10358 iscsi_mac_addr_upper);
10359 val = MF_CFG_RD(bp, func_ext_config[func].
10360 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010361 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +000010362 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10363 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010364 } else
10365 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10366
10367 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10368 val2 = MF_CFG_RD(bp, func_ext_config[func].
10369 fcoe_mac_addr_upper);
10370 val = MF_CFG_RD(bp, func_ext_config[func].
10371 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010372 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010373 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010374 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010375
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010376 } else
10377 bp->flags |= NO_FCOE_FLAG;
Barak Witkowskia3348722012-04-23 03:04:46 +000010378
10379 bp->mf_ext_config = cfg;
10380
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010381 } else { /* SD MODE */
10382 if (IS_MF_STORAGE_SD(bp)) {
10383 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10384 /* use primary mac as iscsi mac */
10385 memcpy(iscsi_mac, bp->dev->dev_addr,
10386 ETH_ALEN);
10387
10388 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10389 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10390 iscsi_mac);
10391 } else { /* FCoE */
10392 memcpy(fip_mac, bp->dev->dev_addr,
10393 ETH_ALEN);
10394 BNX2X_DEV_INFO("SD FCoE MODE\n");
10395 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
10396 fip_mac);
10397 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010398 /* Zero primary MAC configuration */
10399 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010400 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010401 }
Barak Witkowskia3348722012-04-23 03:04:46 +000010402
10403 if (IS_MF_FCOE_AFEX(bp))
10404 /* use FIP MAC as primary MAC */
10405 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10406
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010407#endif
10408 } else {
10409 /* in SF read MACs from port configuration */
10410 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10411 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10412 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10413
10414#ifdef BCM_CNIC
10415 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10416 iscsi_mac_upper);
10417 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10418 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010419 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +000010420
10421 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10422 fcoe_fip_mac_upper);
10423 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10424 fcoe_fip_mac_lower);
10425 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010426#endif
10427 }
10428
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010429 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10430 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010431
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010432#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +000010433 /* Disable iSCSI if MAC configuration is
10434 * invalid.
10435 */
10436 if (!is_valid_ether_addr(iscsi_mac)) {
10437 bp->flags |= NO_ISCSI_FLAG;
10438 memset(iscsi_mac, 0, ETH_ALEN);
10439 }
10440
10441 /* Disable FCoE if MAC configuration is
10442 * invalid.
10443 */
10444 if (!is_valid_ether_addr(fip_mac)) {
10445 bp->flags |= NO_FCOE_FLAG;
10446 memset(bp->fip_mac, 0, ETH_ALEN);
10447 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010448#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010449
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010450 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010451 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010452 "bad Ethernet MAC address configuration: %pM\n"
10453 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010454 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +000010455
10456
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010457}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010458
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010459static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
10460{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010461 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010462 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010463 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010464 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010465
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010466 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010467
Ariel Elior6383c0b2011-07-14 08:31:57 +000010468 /*
10469 * initialize IGU parameters
10470 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010471 if (CHIP_IS_E1x(bp)) {
10472 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010474 bp->igu_dsb_id = DEF_SB_IGU_ID;
10475 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010476 } else {
10477 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010478
10479 /* do not allow device reset during IGU info preocessing */
10480 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10481
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010482 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010483
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010484 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010485 int tout = 5000;
10486
10487 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10488
10489 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10490 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10491 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10492
10493 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10494 tout--;
10495 usleep_range(1000, 1000);
10496 }
10497
10498 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10499 dev_err(&bp->pdev->dev,
10500 "FORCING Normal Mode failed!!!\n");
10501 return -EPERM;
10502 }
10503 }
10504
10505 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10506 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010507 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10508 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010509 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010510
10511 bnx2x_get_igu_cam_info(bp);
10512
David S. Miller8decf862011-09-22 03:23:13 -040010513 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010514 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010515
10516 /*
10517 * set base FW non-default (fast path) status block id, this value is
10518 * used to initialize the fw_sb_id saved on the fp/queue structure to
10519 * determine the id used by the FW.
10520 */
10521 if (CHIP_IS_E1x(bp))
10522 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10523 else /*
10524 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10525 * the same queue are indicated on the same IGU SB). So we prefer
10526 * FW and IGU SBs to be the same value.
10527 */
10528 bp->base_fw_ndsb = bp->igu_base_sb;
10529
10530 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10531 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10532 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010533
10534 /*
10535 * Initialize MF configuration
10536 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010537
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010538 bp->mf_ov = 0;
10539 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010540 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010541
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010542 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010543 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10544 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10545 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10546
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010547 if (SHMEM2_HAS(bp, mf_cfg_addr))
10548 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10549 else
10550 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010551 offsetof(struct shmem_region, func_mb) +
10552 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010553 /*
10554 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010555 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010556 * 2. MAC address must be legal (check only upper bytes)
10557 * for Switch-Independent mode;
10558 * OVLAN must be legal for Switch-Dependent mode
10559 * 3. SF_MODE configures specific MF mode
10560 */
10561 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10562 /* get mf configuration */
10563 val = SHMEM_RD(bp,
10564 dev_info.shared_feature_config.config);
10565 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010566
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010567 switch (val) {
10568 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10569 val = MF_CFG_RD(bp, func_mf_config[func].
10570 mac_upper);
10571 /* check for legal mac (upper bytes)*/
10572 if (val != 0xffff) {
10573 bp->mf_mode = MULTI_FUNCTION_SI;
10574 bp->mf_config[vn] = MF_CFG_RD(bp,
10575 func_mf_config[func].config);
10576 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010577 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010578 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010579 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10580 if ((!CHIP_IS_E1x(bp)) &&
10581 (MF_CFG_RD(bp, func_mf_config[func].
10582 mac_upper) != 0xffff) &&
10583 (SHMEM2_HAS(bp,
10584 afex_driver_support))) {
10585 bp->mf_mode = MULTI_FUNCTION_AFEX;
10586 bp->mf_config[vn] = MF_CFG_RD(bp,
10587 func_mf_config[func].config);
10588 } else {
10589 BNX2X_DEV_INFO("can not configure afex mode\n");
10590 }
10591 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010592 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10593 /* get OV configuration */
10594 val = MF_CFG_RD(bp,
10595 func_mf_config[FUNC_0].e1hov_tag);
10596 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10597
10598 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10599 bp->mf_mode = MULTI_FUNCTION_SD;
10600 bp->mf_config[vn] = MF_CFG_RD(bp,
10601 func_mf_config[func].config);
10602 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010603 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010604 break;
10605 default:
10606 /* Unknown configuration: reset mf_config */
10607 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010608 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010609 }
10610 }
10611
Eilon Greenstein2691d512009-08-12 08:22:08 +000010612 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010613 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010614
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010615 switch (bp->mf_mode) {
10616 case MULTI_FUNCTION_SD:
10617 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10618 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010619 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010620 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010621 bp->path_has_ovlan = true;
10622
Merav Sicron51c1a582012-03-18 10:33:38 +000010623 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10624 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010625 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010626 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010627 "No valid MF OV for func %d, aborting\n",
10628 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010629 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010630 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010631 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010632 case MULTI_FUNCTION_AFEX:
10633 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10634 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010635 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010636 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10637 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010638 break;
10639 default:
10640 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010641 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010642 "VN %d is in a single function mode, aborting\n",
10643 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010644 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010645 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010646 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010647 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010649 /* check if other port on the path needs ovlan:
10650 * Since MF configuration is shared between ports
10651 * Possible mixed modes are only
10652 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10653 */
10654 if (CHIP_MODE_IS_4_PORT(bp) &&
10655 !bp->path_has_ovlan &&
10656 !IS_MF(bp) &&
10657 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10658 u8 other_port = !BP_PORT(bp);
10659 u8 other_func = BP_PATH(bp) + 2*other_port;
10660 val = MF_CFG_RD(bp,
10661 func_mf_config[other_func].e1hov_tag);
10662 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10663 bp->path_has_ovlan = true;
10664 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010665 }
10666
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010667 /* adjust igu_sb_cnt to MF for E1x */
10668 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010669 bp->igu_sb_cnt /= E1HVN_MAX;
10670
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010671 /* port info */
10672 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010673
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010674 /* Get MAC addresses */
10675 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010676
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010677 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010678
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010679 return rc;
10680}
10681
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010682static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10683{
10684 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010685 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010686 char str_id_reg[VENDOR_ID_LEN+1];
10687 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010688 char *vpd_data;
10689 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010690 u8 len;
10691
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010692 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010693 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10694
10695 if (cnt < BNX2X_VPD_LEN)
10696 goto out_not_found;
10697
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010698 /* VPD RO tag should be first tag after identifier string, hence
10699 * we should be able to find it in first BNX2X_VPD_LEN chars
10700 */
10701 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010702 PCI_VPD_LRDT_RO_DATA);
10703 if (i < 0)
10704 goto out_not_found;
10705
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010706 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010707 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010708
10709 i += PCI_VPD_LRDT_TAG_SIZE;
10710
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010711 if (block_end > BNX2X_VPD_LEN) {
10712 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10713 if (vpd_extended_data == NULL)
10714 goto out_not_found;
10715
10716 /* read rest of vpd image into vpd_extended_data */
10717 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10718 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10719 block_end - BNX2X_VPD_LEN,
10720 vpd_extended_data + BNX2X_VPD_LEN);
10721 if (cnt < (block_end - BNX2X_VPD_LEN))
10722 goto out_not_found;
10723 vpd_data = vpd_extended_data;
10724 } else
10725 vpd_data = vpd_start;
10726
10727 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010728
10729 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10730 PCI_VPD_RO_KEYWORD_MFR_ID);
10731 if (rodi < 0)
10732 goto out_not_found;
10733
10734 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10735
10736 if (len != VENDOR_ID_LEN)
10737 goto out_not_found;
10738
10739 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10740
10741 /* vendor specific info */
10742 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10743 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10744 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10745 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10746
10747 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10748 PCI_VPD_RO_KEYWORD_VENDOR0);
10749 if (rodi >= 0) {
10750 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10751
10752 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10753
10754 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10755 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10756 bp->fw_ver[len] = ' ';
10757 }
10758 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010759 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010760 return;
10761 }
10762out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010763 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010764 return;
10765}
10766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010767static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10768{
10769 u32 flags = 0;
10770
10771 if (CHIP_REV_IS_FPGA(bp))
10772 SET_FLAGS(flags, MODE_FPGA);
10773 else if (CHIP_REV_IS_EMUL(bp))
10774 SET_FLAGS(flags, MODE_EMUL);
10775 else
10776 SET_FLAGS(flags, MODE_ASIC);
10777
10778 if (CHIP_MODE_IS_4_PORT(bp))
10779 SET_FLAGS(flags, MODE_PORT4);
10780 else
10781 SET_FLAGS(flags, MODE_PORT2);
10782
10783 if (CHIP_IS_E2(bp))
10784 SET_FLAGS(flags, MODE_E2);
10785 else if (CHIP_IS_E3(bp)) {
10786 SET_FLAGS(flags, MODE_E3);
10787 if (CHIP_REV(bp) == CHIP_REV_Ax)
10788 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010789 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10790 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010791 }
10792
10793 if (IS_MF(bp)) {
10794 SET_FLAGS(flags, MODE_MF);
10795 switch (bp->mf_mode) {
10796 case MULTI_FUNCTION_SD:
10797 SET_FLAGS(flags, MODE_MF_SD);
10798 break;
10799 case MULTI_FUNCTION_SI:
10800 SET_FLAGS(flags, MODE_MF_SI);
10801 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010802 case MULTI_FUNCTION_AFEX:
10803 SET_FLAGS(flags, MODE_MF_AFEX);
10804 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010805 }
10806 } else
10807 SET_FLAGS(flags, MODE_SF);
10808
10809#if defined(__LITTLE_ENDIAN)
10810 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10811#else /*(__BIG_ENDIAN)*/
10812 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10813#endif
10814 INIT_MODE_FLAGS(bp) = flags;
10815}
10816
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010817static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10818{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010819 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010820 int rc;
10821
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010822 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010823 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010824 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010825#ifdef BCM_CNIC
10826 mutex_init(&bp->cnic_mutex);
10827#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010828
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010829 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010830 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010831 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010832 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010833 if (rc)
10834 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010836 bnx2x_set_modes_bitmap(bp);
10837
10838 rc = bnx2x_alloc_mem_bp(bp);
10839 if (rc)
10840 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010841
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010842 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010843
10844 func = BP_FUNC(bp);
10845
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010846 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010847 if (!BP_NOMCP(bp)) {
10848 /* init fw_seq */
10849 bp->fw_seq =
10850 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10851 DRV_MSG_SEQ_NUMBER_MASK;
10852 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10853
10854 bnx2x_prev_unload(bp);
10855 }
10856
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010857
10858 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010859 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010860
10861 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010862 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010863
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010864 bp->disable_tpa = disable_tpa;
10865
10866#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +000010867 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010868#endif
10869
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010870 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010871 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010872 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010873 bp->dev->features &= ~NETIF_F_LRO;
10874 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010875 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010876 bp->dev->features |= NETIF_F_LRO;
10877 }
10878
Eilon Greensteina18f5122009-08-12 08:23:26 +000010879 if (CHIP_IS_E1(bp))
10880 bp->dropless_fc = 0;
10881 else
10882 bp->dropless_fc = dropless_fc;
10883
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010884 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010885
Barak Witkowskia3348722012-04-23 03:04:46 +000010886 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010887
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010888 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010889 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10890 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010891
Michal Schmidtfc543632012-02-14 09:05:46 +000010892 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010893
10894 init_timer(&bp->timer);
10895 bp->timer.expires = jiffies + bp->current_interval;
10896 bp->timer.data = (unsigned long) bp;
10897 bp->timer.function = bnx2x_timer;
10898
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010899 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010900 bnx2x_dcbx_init_params(bp);
10901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010902#ifdef BCM_CNIC
10903 if (CHIP_IS_E1x(bp))
10904 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10905 else
10906 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10907#endif
10908
Ariel Elior6383c0b2011-07-14 08:31:57 +000010909 /* multiple tx priority */
10910 if (CHIP_IS_E1x(bp))
10911 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10912 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10913 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10914 if (CHIP_IS_E3B0(bp))
10915 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10916
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010917 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918}
10919
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010920
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010921/****************************************************************************
10922* General service functions
10923****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010925/*
10926 * net_device service functions
10927 */
10928
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010929/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010930static int bnx2x_open(struct net_device *dev)
10931{
10932 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010933 bool global = false;
10934 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010935 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010936
Mintz Yuval1355b702012-02-15 02:10:22 +000010937 bp->stats_init = true;
10938
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010939 netif_carrier_off(dev);
10940
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010941 bnx2x_set_power_state(bp, PCI_D0);
10942
Ariel Elior889b9af2012-01-26 06:01:51 +000010943 other_load_status = bnx2x_get_load_status(bp, other_engine);
10944 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010945
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010946 /*
10947 * If parity had happen during the unload, then attentions
10948 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10949 * want the first function loaded on the current engine to
10950 * complete the recovery.
10951 */
10952 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10953 bnx2x_chk_parity_attn(bp, &global, true))
10954 do {
10955 /*
10956 * If there are attentions and they are in a global
10957 * blocks, set the GLOBAL_RESET bit regardless whether
10958 * it will be this function that will complete the
10959 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010960 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010961 if (global)
10962 bnx2x_set_reset_global(bp);
10963
10964 /*
10965 * Only the first function on the current engine should
10966 * try to recover in open. In case of attentions in
10967 * global blocks only the first in the chip should try
10968 * to recover.
10969 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010970 if ((!load_status &&
10971 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010972 bnx2x_trylock_leader_lock(bp) &&
10973 !bnx2x_leader_reset(bp)) {
10974 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010975 break;
10976 }
10977
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010978 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010979 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010980 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010981
Merav Sicron51c1a582012-03-18 10:33:38 +000010982 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10983 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010984
10985 return -EAGAIN;
10986 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010987
10988 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010989 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010990}
10991
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010992/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010993static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010994{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010995 struct bnx2x *bp = netdev_priv(dev);
10996
10997 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010998 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010999
11000 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011001 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011002
11003 return 0;
11004}
11005
Eric Dumazet1191cb82012-04-27 21:39:21 +000011006static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11007 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011008{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011009 int mc_count = netdev_mc_count(bp->dev);
11010 struct bnx2x_mcast_list_elem *mc_mac =
11011 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011012 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011014 if (!mc_mac)
11015 return -ENOMEM;
11016
11017 INIT_LIST_HEAD(&p->mcast_list);
11018
11019 netdev_for_each_mc_addr(ha, bp->dev) {
11020 mc_mac->mac = bnx2x_mc_addr(ha);
11021 list_add_tail(&mc_mac->link, &p->mcast_list);
11022 mc_mac++;
11023 }
11024
11025 p->mcast_list_len = mc_count;
11026
11027 return 0;
11028}
11029
Eric Dumazet1191cb82012-04-27 21:39:21 +000011030static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011031 struct bnx2x_mcast_ramrod_params *p)
11032{
11033 struct bnx2x_mcast_list_elem *mc_mac =
11034 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11035 link);
11036
11037 WARN_ON(!mc_mac);
11038 kfree(mc_mac);
11039}
11040
11041/**
11042 * bnx2x_set_uc_list - configure a new unicast MACs list.
11043 *
11044 * @bp: driver handle
11045 *
11046 * We will use zero (0) as a MAC type for these MACs.
11047 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011048static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011049{
11050 int rc;
11051 struct net_device *dev = bp->dev;
11052 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011053 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011054 unsigned long ramrod_flags = 0;
11055
11056 /* First schedule a cleanup up of old configuration */
11057 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11058 if (rc < 0) {
11059 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11060 return rc;
11061 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011062
11063 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011064 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11065 BNX2X_UC_LIST_MAC, &ramrod_flags);
11066 if (rc < 0) {
11067 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11068 rc);
11069 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011070 }
11071 }
11072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011073 /* Execute the pending commands */
11074 __set_bit(RAMROD_CONT, &ramrod_flags);
11075 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11076 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011077}
11078
Eric Dumazet1191cb82012-04-27 21:39:21 +000011079static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011080{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011081 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011082 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011083 int rc = 0;
11084
11085 rparam.mcast_obj = &bp->mcast_obj;
11086
11087 /* first, clear all configured multicast MACs */
11088 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11089 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011090 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011091 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011092 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011093
11094 /* then, configure a new MACs list */
11095 if (netdev_mc_count(dev)) {
11096 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11097 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011098 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11099 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011100 return rc;
11101 }
11102
11103 /* Now add the new MACs */
11104 rc = bnx2x_config_mcast(bp, &rparam,
11105 BNX2X_MCAST_CMD_ADD);
11106 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011107 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11108 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011109
11110 bnx2x_free_mcast_macs_list(&rparam);
11111 }
11112
11113 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011114}
11115
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011116
11117/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011118void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011119{
11120 struct bnx2x *bp = netdev_priv(dev);
11121 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011122
11123 if (bp->state != BNX2X_STATE_OPEN) {
11124 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11125 return;
11126 }
11127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011128 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011129
11130 if (dev->flags & IFF_PROMISC)
11131 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011132 else if ((dev->flags & IFF_ALLMULTI) ||
11133 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11134 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011135 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011136 else {
11137 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011138 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011139 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011141 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011142 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011143 }
11144
11145 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011146#ifdef BCM_CNIC
11147 /* handle ISCSI SD mode */
11148 if (IS_MF_ISCSI_SD(bp))
11149 bp->rx_mode = BNX2X_RX_MODE_NONE;
11150#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011151
11152 /* Schedule the rx_mode command */
11153 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11154 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11155 return;
11156 }
11157
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011158 bnx2x_set_storm_rx_mode(bp);
11159}
11160
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011161/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011162static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11163 int devad, u16 addr)
11164{
11165 struct bnx2x *bp = netdev_priv(netdev);
11166 u16 value;
11167 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011168
11169 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11170 prtad, devad, addr);
11171
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011172 /* The HW expects different devad if CL22 is used */
11173 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11174
11175 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011176 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011177 bnx2x_release_phy_lock(bp);
11178 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11179
11180 if (!rc)
11181 rc = value;
11182 return rc;
11183}
11184
11185/* called with rtnl_lock */
11186static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11187 u16 addr, u16 value)
11188{
11189 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011190 int rc;
11191
Merav Sicron51c1a582012-03-18 10:33:38 +000011192 DP(NETIF_MSG_LINK,
11193 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11194 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011195
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011196 /* The HW expects different devad if CL22 is used */
11197 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11198
11199 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011200 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011201 bnx2x_release_phy_lock(bp);
11202 return rc;
11203}
11204
11205/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011206static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11207{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011208 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011209 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011210
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011211 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11212 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011213
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011214 if (!netif_running(dev))
11215 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011216
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011217 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011218}
11219
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011220#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011221static void poll_bnx2x(struct net_device *dev)
11222{
11223 struct bnx2x *bp = netdev_priv(dev);
11224
11225 disable_irq(bp->pdev->irq);
11226 bnx2x_interrupt(bp->pdev->irq, dev);
11227 enable_irq(bp->pdev->irq);
11228}
11229#endif
11230
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011231static int bnx2x_validate_addr(struct net_device *dev)
11232{
11233 struct bnx2x *bp = netdev_priv(dev);
11234
Merav Sicron51c1a582012-03-18 10:33:38 +000011235 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11236 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011237 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011238 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011239 return 0;
11240}
11241
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011242static const struct net_device_ops bnx2x_netdev_ops = {
11243 .ndo_open = bnx2x_open,
11244 .ndo_stop = bnx2x_close,
11245 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011246 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011247 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011248 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011249 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011250 .ndo_do_ioctl = bnx2x_ioctl,
11251 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011252 .ndo_fix_features = bnx2x_fix_features,
11253 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011254 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011255#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011256 .ndo_poll_controller = poll_bnx2x,
11257#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011258 .ndo_setup_tc = bnx2x_setup_tc,
11259
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011260#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
11261 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11262#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011263};
11264
Eric Dumazet1191cb82012-04-27 21:39:21 +000011265static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011266{
11267 struct device *dev = &bp->pdev->dev;
11268
11269 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11270 bp->flags |= USING_DAC_FLAG;
11271 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011272 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011273 return -EIO;
11274 }
11275 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11276 dev_err(dev, "System does not support DMA, aborting\n");
11277 return -EIO;
11278 }
11279
11280 return 0;
11281}
11282
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011283static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011284 struct net_device *dev,
11285 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011286{
11287 struct bnx2x *bp;
11288 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011289 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011290 bool chip_is_e1x = (board_type == BCM57710 ||
11291 board_type == BCM57711 ||
11292 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011293
11294 SET_NETDEV_DEV(dev, &pdev->dev);
11295 bp = netdev_priv(dev);
11296
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011297 bp->dev = dev;
11298 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011299 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011300
11301 rc = pci_enable_device(pdev);
11302 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011303 dev_err(&bp->pdev->dev,
11304 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011305 goto err_out;
11306 }
11307
11308 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011309 dev_err(&bp->pdev->dev,
11310 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011311 rc = -ENODEV;
11312 goto err_out_disable;
11313 }
11314
11315 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011316 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
11317 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011318 rc = -ENODEV;
11319 goto err_out_disable;
11320 }
11321
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011322 if (atomic_read(&pdev->enable_cnt) == 1) {
11323 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11324 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011325 dev_err(&bp->pdev->dev,
11326 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011327 goto err_out_disable;
11328 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011329
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011330 pci_set_master(pdev);
11331 pci_save_state(pdev);
11332 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011333
11334 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11335 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011336 dev_err(&bp->pdev->dev,
11337 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011338 rc = -EIO;
11339 goto err_out_release;
11340 }
11341
Jon Mason77c98e62011-06-27 07:45:12 +000011342 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011343 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011344 rc = -EIO;
11345 goto err_out_release;
11346 }
11347
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011348 rc = bnx2x_set_coherency_mask(bp);
11349 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011350 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011351
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011352 dev->mem_start = pci_resource_start(pdev, 0);
11353 dev->base_addr = dev->mem_start;
11354 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011355
11356 dev->irq = pdev->irq;
11357
Arjan van de Ven275f1652008-10-20 21:42:39 -070011358 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011359 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011360 dev_err(&bp->pdev->dev,
11361 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011362 rc = -ENOMEM;
11363 goto err_out_release;
11364 }
11365
Ariel Eliorc22610d02012-01-26 06:01:47 +000011366 /* In E1/E1H use pci device function given by kernel.
11367 * In E2/E3 read physical function from ME register since these chips
11368 * support Physical Device Assignment where kernel BDF maybe arbitrary
11369 * (depending on hypervisor).
11370 */
11371 if (chip_is_e1x)
11372 bp->pf_num = PCI_FUNC(pdev->devfn);
11373 else {/* chip is E2/3*/
11374 pci_read_config_dword(bp->pdev,
11375 PCICFG_ME_REGISTER, &pci_cfg_dword);
11376 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11377 ME_REG_ABS_PF_NUM_SHIFT);
11378 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011379 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011381 bnx2x_set_power_state(bp, PCI_D0);
11382
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011383 /* clean indirect addresses */
11384 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11385 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011386 /*
11387 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011388 * is not used by the driver.
11389 */
11390 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11391 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11392 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11393 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011394
Ariel Elior65087cf2012-01-23 07:31:55 +000011395 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040011396 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11397 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11398 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11399 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11400 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011401
Shmulik Ravid21894002011-07-24 03:57:04 +000011402 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011403 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000011404 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011405 */
Ariel Elior65087cf2012-01-23 07:31:55 +000011406 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000011407 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011408
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011409 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000011410 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011411
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011412 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011413
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011414 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011415 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011416
Jiri Pirko01789342011-08-16 06:29:00 +000011417 dev->priv_flags |= IFF_UNICAST_FLT;
11418
Michał Mirosław66371c42011-04-12 09:38:23 +000011419 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011420 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11421 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11422 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011423
11424 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11425 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11426
11427 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011428 if (bp->flags & USING_DAC_FLAG)
11429 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011430
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011431 /* Add Loopback capability to the device */
11432 dev->hw_features |= NETIF_F_LOOPBACK;
11433
Shmulik Ravid98507672011-02-28 12:19:55 -080011434#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011435 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11436#endif
11437
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011438 /* get_port_hwinfo() will set prtad and mmds properly */
11439 bp->mdio.prtad = MDIO_PRTAD_NONE;
11440 bp->mdio.mmds = 0;
11441 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11442 bp->mdio.dev = dev;
11443 bp->mdio.mdio_read = bnx2x_mdio_read;
11444 bp->mdio.mdio_write = bnx2x_mdio_write;
11445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011446 return 0;
11447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011448err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011449 if (atomic_read(&pdev->enable_cnt) == 1)
11450 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011451
11452err_out_disable:
11453 pci_disable_device(pdev);
11454 pci_set_drvdata(pdev, NULL);
11455
11456err_out:
11457 return rc;
11458}
11459
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011460static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11461 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011462{
11463 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11464
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011465 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11466
11467 /* return value of 1=2.5GHz 2=5GHz */
11468 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011469}
11470
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011471static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011472{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011473 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011474 struct bnx2x_fw_file_hdr *fw_hdr;
11475 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011476 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011477 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011478 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011479 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011480
Merav Sicron51c1a582012-03-18 10:33:38 +000011481 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11482 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011483 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011484 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011485
11486 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11487 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11488
11489 /* Make sure none of the offsets and sizes make us read beyond
11490 * the end of the firmware data */
11491 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11492 offset = be32_to_cpu(sections[i].offset);
11493 len = be32_to_cpu(sections[i].len);
11494 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011495 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011496 return -EINVAL;
11497 }
11498 }
11499
11500 /* Likewise for the init_ops offsets */
11501 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11502 ops_offsets = (u16 *)(firmware->data + offset);
11503 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11504
11505 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11506 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011507 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011508 return -EINVAL;
11509 }
11510 }
11511
11512 /* Check FW version */
11513 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11514 fw_ver = firmware->data + offset;
11515 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11516 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11517 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11518 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011519 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11520 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11521 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011522 BCM_5710_FW_MINOR_VERSION,
11523 BCM_5710_FW_REVISION_VERSION,
11524 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011525 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011526 }
11527
11528 return 0;
11529}
11530
Eric Dumazet1191cb82012-04-27 21:39:21 +000011531static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011532{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011533 const __be32 *source = (const __be32 *)_source;
11534 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011535 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011536
11537 for (i = 0; i < n/4; i++)
11538 target[i] = be32_to_cpu(source[i]);
11539}
11540
11541/*
11542 Ops array is stored in the following format:
11543 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11544 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011545static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011546{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011547 const __be32 *source = (const __be32 *)_source;
11548 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011549 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011550
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011551 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011552 tmp = be32_to_cpu(source[j]);
11553 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011554 target[i].offset = tmp & 0xffffff;
11555 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011556 }
11557}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011558
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011559/**
11560 * IRO array is stored in the following format:
11561 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11562 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011563static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011564{
11565 const __be32 *source = (const __be32 *)_source;
11566 struct iro *target = (struct iro *)_target;
11567 u32 i, j, tmp;
11568
11569 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11570 target[i].base = be32_to_cpu(source[j]);
11571 j++;
11572 tmp = be32_to_cpu(source[j]);
11573 target[i].m1 = (tmp >> 16) & 0xffff;
11574 target[i].m2 = tmp & 0xffff;
11575 j++;
11576 tmp = be32_to_cpu(source[j]);
11577 target[i].m3 = (tmp >> 16) & 0xffff;
11578 target[i].size = tmp & 0xffff;
11579 j++;
11580 }
11581}
11582
Eric Dumazet1191cb82012-04-27 21:39:21 +000011583static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011584{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011585 const __be16 *source = (const __be16 *)_source;
11586 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011587 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011588
11589 for (i = 0; i < n/2; i++)
11590 target[i] = be16_to_cpu(source[i]);
11591}
11592
Joe Perches7995c642010-02-17 15:01:52 +000011593#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11594do { \
11595 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11596 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011597 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011598 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011599 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11600 (u8 *)bp->arr, len); \
11601} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011602
Yuval Mintz3b603062012-03-18 10:33:39 +000011603static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011604{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011605 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011606 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011607 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011608
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011609 if (bp->firmware)
11610 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011611
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011612 if (CHIP_IS_E1(bp))
11613 fw_file_name = FW_FILE_NAME_E1;
11614 else if (CHIP_IS_E1H(bp))
11615 fw_file_name = FW_FILE_NAME_E1H;
11616 else if (!CHIP_IS_E1x(bp))
11617 fw_file_name = FW_FILE_NAME_E2;
11618 else {
11619 BNX2X_ERR("Unsupported chip revision\n");
11620 return -EINVAL;
11621 }
11622 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011623
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011624 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11625 if (rc) {
11626 BNX2X_ERR("Can't load firmware file %s\n",
11627 fw_file_name);
11628 goto request_firmware_exit;
11629 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011630
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011631 rc = bnx2x_check_firmware(bp);
11632 if (rc) {
11633 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11634 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011635 }
11636
11637 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11638
11639 /* Initialize the pointers to the init arrays */
11640 /* Blob */
11641 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11642
11643 /* Opcodes */
11644 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11645
11646 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011647 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11648 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011649
11650 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011651 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11652 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11653 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11654 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11655 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11656 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11657 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11658 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11659 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11660 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11661 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11662 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11663 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11664 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11665 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11666 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011667 /* IRO */
11668 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011669
11670 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011671
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011672iro_alloc_err:
11673 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011674init_offsets_alloc_err:
11675 kfree(bp->init_ops);
11676init_ops_alloc_err:
11677 kfree(bp->init_data);
11678request_firmware_exit:
11679 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011680 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011681
11682 return rc;
11683}
11684
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011685static void bnx2x_release_firmware(struct bnx2x *bp)
11686{
11687 kfree(bp->init_ops_offsets);
11688 kfree(bp->init_ops);
11689 kfree(bp->init_data);
11690 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011691 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011692}
11693
11694
11695static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11696 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11697 .init_hw_cmn = bnx2x_init_hw_common,
11698 .init_hw_port = bnx2x_init_hw_port,
11699 .init_hw_func = bnx2x_init_hw_func,
11700
11701 .reset_hw_cmn = bnx2x_reset_common,
11702 .reset_hw_port = bnx2x_reset_port,
11703 .reset_hw_func = bnx2x_reset_func,
11704
11705 .gunzip_init = bnx2x_gunzip_init,
11706 .gunzip_end = bnx2x_gunzip_end,
11707
11708 .init_fw = bnx2x_init_firmware,
11709 .release_fw = bnx2x_release_firmware,
11710};
11711
11712void bnx2x__init_func_obj(struct bnx2x *bp)
11713{
11714 /* Prepare DMAE related driver resources */
11715 bnx2x_setup_dmae(bp);
11716
11717 bnx2x_init_func_obj(bp, &bp->func_obj,
11718 bnx2x_sp(bp, func_rdata),
11719 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000011720 bnx2x_sp(bp, func_afex_rdata),
11721 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011722 &bnx2x_func_sp_drv);
11723}
11724
11725/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011726static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011727{
Merav Sicron37ae41a2012-06-19 07:48:27 +000011728 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011729
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011730#ifdef BCM_CNIC
11731 cid_count += CNIC_CID_MAX;
11732#endif
11733 return roundup(cid_count, QM_CID_ROUND);
11734}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011736/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011737 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011738 *
11739 * @dev: pci device
11740 *
11741 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011742static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011743{
11744 int pos;
11745 u16 control;
11746
11747 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011748
Ariel Elior6383c0b2011-07-14 08:31:57 +000011749 /*
11750 * If MSI-X is not supported - return number of SBs needed to support
11751 * one fast path queue: one FP queue + SB for CNIC
11752 */
11753 if (!pos)
11754 return 1 + CNIC_PRESENT;
11755
11756 /*
11757 * The value in the PCI configuration space is the index of the last
11758 * entry, namely one less than the actual size of the table, which is
11759 * exactly what we want to return from this function: number of all SBs
11760 * without the default SB.
11761 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011762 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011763 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011764}
11765
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011766static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11767 const struct pci_device_id *ent)
11768{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011769 struct net_device *dev = NULL;
11770 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011771 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011772 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000011773 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011774 /*
11775 * An estimated maximum supported CoS number according to the chip
11776 * version.
11777 * We will try to roughly estimate the maximum number of CoSes this chip
11778 * may support in order to minimize the memory allocated for Tx
11779 * netdev_queue's. This number will be accurately calculated during the
11780 * initialization of bp->max_cos based on the chip versions AND chip
11781 * revision in the bnx2x_init_bp().
11782 */
11783 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011784
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011785 switch (ent->driver_data) {
11786 case BCM57710:
11787 case BCM57711:
11788 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011789 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11790 break;
11791
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011792 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011793 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011794 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11795 break;
11796
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011797 case BCM57800:
11798 case BCM57800_MF:
11799 case BCM57810:
11800 case BCM57810_MF:
11801 case BCM57840:
11802 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000011803 case BCM57811:
11804 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011805 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011806 break;
11807
11808 default:
11809 pr_err("Unknown board_type (%ld), aborting\n",
11810 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011811 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011812 }
11813
Ariel Elior6383c0b2011-07-14 08:31:57 +000011814 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11815
11816 /* !!! FIXME !!!
11817 * Do not allow the maximum SB count to grow above 16
11818 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11819 * We will use the FP_SB_MAX_E1x macro for this matter.
11820 */
11821 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11822
11823 WARN_ON(!max_non_def_sbs);
11824
11825 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11826 rss_count = max_non_def_sbs - CNIC_PRESENT;
11827
11828 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11829 rx_count = rss_count + FCOE_PRESENT;
11830
11831 /*
11832 * Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000011833 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000011834 */
Merav Sicron37ae41a2012-06-19 07:48:27 +000011835 tx_count = rss_count * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011837 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011838 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011839 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011840 return -ENOMEM;
11841
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011842 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011843
Merav Sicron51c1a582012-03-18 10:33:38 +000011844 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011845 tx_count, rx_count);
11846
11847 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011848 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011849 pci_set_drvdata(pdev, dev);
11850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011851 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011852 if (rc < 0) {
11853 free_netdev(dev);
11854 return rc;
11855 }
11856
Merav Sicron51c1a582012-03-18 10:33:38 +000011857 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011858
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011859 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011860 if (rc)
11861 goto init_one_exit;
11862
Ariel Elior6383c0b2011-07-14 08:31:57 +000011863 /*
11864 * Map doorbels here as we need the real value of bp->max_cos which
11865 * is initialized in bnx2x_init_bp().
11866 */
Merav Sicron37ae41a2012-06-19 07:48:27 +000011867 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
11868 if (doorbell_size > pci_resource_len(pdev, 2)) {
11869 dev_err(&bp->pdev->dev,
11870 "Cannot map doorbells, bar size too small, aborting\n");
11871 rc = -ENOMEM;
11872 goto init_one_exit;
11873 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000011874 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Merav Sicron37ae41a2012-06-19 07:48:27 +000011875 doorbell_size);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011876 if (!bp->doorbells) {
11877 dev_err(&bp->pdev->dev,
11878 "Cannot map doorbell space, aborting\n");
11879 rc = -ENOMEM;
11880 goto init_one_exit;
11881 }
11882
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011883 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011884 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011885
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011886#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011887 /* disable FCOE L2 queue for E1x */
11888 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011889 bp->flags |= NO_FCOE_FLAG;
11890
11891#endif
11892
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011893 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011894 * needed, set bp->num_queues appropriately.
11895 */
11896 bnx2x_set_int_mode(bp);
11897
11898 /* Add all NAPI objects */
11899 bnx2x_add_all_napi(bp);
11900
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011901 rc = register_netdev(dev);
11902 if (rc) {
11903 dev_err(&pdev->dev, "Cannot register net device\n");
11904 goto init_one_exit;
11905 }
11906
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011907#ifdef BCM_CNIC
11908 if (!NO_FCOE(bp)) {
11909 /* Add storage MAC address */
11910 rtnl_lock();
11911 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11912 rtnl_unlock();
11913 }
11914#endif
11915
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011916 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011917
Merav Sicron51c1a582012-03-18 10:33:38 +000011918 BNX2X_DEV_INFO(
11919 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011920 board_info[ent->driver_data].name,
11921 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11922 pcie_width,
11923 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11924 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11925 "5GHz (Gen2)" : "2.5GHz",
11926 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011927
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011928 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011929
11930init_one_exit:
11931 if (bp->regview)
11932 iounmap(bp->regview);
11933
11934 if (bp->doorbells)
11935 iounmap(bp->doorbells);
11936
11937 free_netdev(dev);
11938
11939 if (atomic_read(&pdev->enable_cnt) == 1)
11940 pci_release_regions(pdev);
11941
11942 pci_disable_device(pdev);
11943 pci_set_drvdata(pdev, NULL);
11944
11945 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011946}
11947
11948static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11949{
11950 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011951 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011952
Eliezer Tamir228241e2008-02-28 11:56:57 -080011953 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011954 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011955 return;
11956 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011957 bp = netdev_priv(dev);
11958
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011959#ifdef BCM_CNIC
11960 /* Delete storage MAC address */
11961 if (!NO_FCOE(bp)) {
11962 rtnl_lock();
11963 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11964 rtnl_unlock();
11965 }
11966#endif
11967
Shmulik Ravid98507672011-02-28 12:19:55 -080011968#ifdef BCM_DCBNL
11969 /* Delete app tlvs from dcbnl */
11970 bnx2x_dcbnl_update_applist(bp, true);
11971#endif
11972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011973 unregister_netdev(dev);
11974
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011975 /* Delete all NAPI objects */
11976 bnx2x_del_all_napi(bp);
11977
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011978 /* Power on: we can't let PCI layer write to us while we are in D3 */
11979 bnx2x_set_power_state(bp, PCI_D0);
11980
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011981 /* Disable MSI/MSI-X */
11982 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011983
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011984 /* Power off */
11985 bnx2x_set_power_state(bp, PCI_D3hot);
11986
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011987 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011988 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011990 if (bp->regview)
11991 iounmap(bp->regview);
11992
11993 if (bp->doorbells)
11994 iounmap(bp->doorbells);
11995
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011996 bnx2x_release_firmware(bp);
11997
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011998 bnx2x_free_mem_bp(bp);
11999
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012000 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012001
12002 if (atomic_read(&pdev->enable_cnt) == 1)
12003 pci_release_regions(pdev);
12004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012005 pci_disable_device(pdev);
12006 pci_set_drvdata(pdev, NULL);
12007}
12008
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012009static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12010{
12011 int i;
12012
12013 bp->state = BNX2X_STATE_ERROR;
12014
12015 bp->rx_mode = BNX2X_RX_MODE_NONE;
12016
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012017#ifdef BCM_CNIC
12018 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12019#endif
12020 /* Stop Tx */
12021 bnx2x_tx_disable(bp);
12022
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012023 bnx2x_netif_stop(bp, 0);
12024
12025 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012026
12027 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012028
12029 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012030 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012031
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012032 /* Free SKBs, SGEs, TPA pool and driver internals */
12033 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012034
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012035 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012036 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012037
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012038 bnx2x_free_mem(bp);
12039
12040 bp->state = BNX2X_STATE_CLOSED;
12041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012042 netif_carrier_off(bp->dev);
12043
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012044 return 0;
12045}
12046
12047static void bnx2x_eeh_recover(struct bnx2x *bp)
12048{
12049 u32 val;
12050
12051 mutex_init(&bp->port.phy_mutex);
12052
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012053
12054 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12055 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12056 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12057 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012058}
12059
Wendy Xiong493adb12008-06-23 20:36:22 -070012060/**
12061 * bnx2x_io_error_detected - called when PCI error is detected
12062 * @pdev: Pointer to PCI device
12063 * @state: The current pci connection state
12064 *
12065 * This function is called after a PCI bus error affecting
12066 * this device has been detected.
12067 */
12068static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12069 pci_channel_state_t state)
12070{
12071 struct net_device *dev = pci_get_drvdata(pdev);
12072 struct bnx2x *bp = netdev_priv(dev);
12073
12074 rtnl_lock();
12075
12076 netif_device_detach(dev);
12077
Dean Nelson07ce50e2009-07-31 09:13:25 +000012078 if (state == pci_channel_io_perm_failure) {
12079 rtnl_unlock();
12080 return PCI_ERS_RESULT_DISCONNECT;
12081 }
12082
Wendy Xiong493adb12008-06-23 20:36:22 -070012083 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012084 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012085
12086 pci_disable_device(pdev);
12087
12088 rtnl_unlock();
12089
12090 /* Request a slot reset */
12091 return PCI_ERS_RESULT_NEED_RESET;
12092}
12093
12094/**
12095 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12096 * @pdev: Pointer to PCI device
12097 *
12098 * Restart the card from scratch, as if from a cold-boot.
12099 */
12100static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12101{
12102 struct net_device *dev = pci_get_drvdata(pdev);
12103 struct bnx2x *bp = netdev_priv(dev);
12104
12105 rtnl_lock();
12106
12107 if (pci_enable_device(pdev)) {
12108 dev_err(&pdev->dev,
12109 "Cannot re-enable PCI device after reset\n");
12110 rtnl_unlock();
12111 return PCI_ERS_RESULT_DISCONNECT;
12112 }
12113
12114 pci_set_master(pdev);
12115 pci_restore_state(pdev);
12116
12117 if (netif_running(dev))
12118 bnx2x_set_power_state(bp, PCI_D0);
12119
12120 rtnl_unlock();
12121
12122 return PCI_ERS_RESULT_RECOVERED;
12123}
12124
12125/**
12126 * bnx2x_io_resume - called when traffic can start flowing again
12127 * @pdev: Pointer to PCI device
12128 *
12129 * This callback is called when the error recovery driver tells us that
12130 * its OK to resume normal operation.
12131 */
12132static void bnx2x_io_resume(struct pci_dev *pdev)
12133{
12134 struct net_device *dev = pci_get_drvdata(pdev);
12135 struct bnx2x *bp = netdev_priv(dev);
12136
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012137 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012138 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012139 return;
12140 }
12141
Wendy Xiong493adb12008-06-23 20:36:22 -070012142 rtnl_lock();
12143
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012144 bnx2x_eeh_recover(bp);
12145
Wendy Xiong493adb12008-06-23 20:36:22 -070012146 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012147 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012148
12149 netif_device_attach(dev);
12150
12151 rtnl_unlock();
12152}
12153
12154static struct pci_error_handlers bnx2x_err_handler = {
12155 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012156 .slot_reset = bnx2x_io_slot_reset,
12157 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012158};
12159
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012160static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012161 .name = DRV_MODULE_NAME,
12162 .id_table = bnx2x_pci_tbl,
12163 .probe = bnx2x_init_one,
12164 .remove = __devexit_p(bnx2x_remove_one),
12165 .suspend = bnx2x_suspend,
12166 .resume = bnx2x_resume,
12167 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012168};
12169
12170static int __init bnx2x_init(void)
12171{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012172 int ret;
12173
Joe Perches7995c642010-02-17 15:01:52 +000012174 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012175
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012176 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12177 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012178 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012179 return -ENOMEM;
12180 }
12181
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012182 ret = pci_register_driver(&bnx2x_pci_driver);
12183 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012184 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012185 destroy_workqueue(bnx2x_wq);
12186 }
12187 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012188}
12189
12190static void __exit bnx2x_cleanup(void)
12191{
Yuval Mintz452427b2012-03-26 20:47:07 +000012192 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012193 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012194
12195 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012196
12197 /* Free globablly allocated resources */
12198 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12199 struct bnx2x_prev_path_list *tmp =
12200 list_entry(pos, struct bnx2x_prev_path_list, list);
12201 list_del(pos);
12202 kfree(tmp);
12203 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012204}
12205
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012206void bnx2x_notify_link_changed(struct bnx2x *bp)
12207{
12208 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12209}
12210
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012211module_init(bnx2x_init);
12212module_exit(bnx2x_cleanup);
12213
Michael Chan993ac7b2009-10-10 13:46:56 +000012214#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012215/**
12216 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12217 *
12218 * @bp: driver handle
12219 * @set: set or clear the CAM entry
12220 *
12221 * This function will wait until the ramdord completion returns.
12222 * Return 0 if success, -ENODEV if ramrod doesn't return.
12223 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012224static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012225{
12226 unsigned long ramrod_flags = 0;
12227
12228 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12229 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12230 &bp->iscsi_l2_mac_obj, true,
12231 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12232}
Michael Chan993ac7b2009-10-10 13:46:56 +000012233
12234/* count denotes the number of new completions we have seen */
12235static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12236{
12237 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012238 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012239
12240#ifdef BNX2X_STOP_ON_ERROR
12241 if (unlikely(bp->panic))
12242 return;
12243#endif
12244
12245 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012246 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012247 bp->cnic_spq_pending -= count;
12248
Michael Chan993ac7b2009-10-10 13:46:56 +000012249
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012250 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12251 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12252 & SPE_HDR_CONN_TYPE) >>
12253 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012254 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12255 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012256
12257 /* Set validation for iSCSI L2 client before sending SETUP
12258 * ramrod
12259 */
12260 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012261 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012262 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012263 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012264 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012265 (cxt_index * ILT_PAGE_CIDS);
12266 bnx2x_set_ctx_validation(bp,
12267 &bp->context[cxt_index].
12268 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012269 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012270 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012271 }
12272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012273 /*
12274 * There may be not more than 8 L2, not more than 8 L5 SPEs
12275 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012276 * COMMON ramrods is not more than the EQ and SPQ can
12277 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012278 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012279 if (type == ETH_CONNECTION_TYPE) {
12280 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012281 break;
12282 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012283 atomic_dec(&bp->cq_spq_left);
12284 } else if (type == NONE_CONNECTION_TYPE) {
12285 if (!atomic_read(&bp->eq_spq_left))
12286 break;
12287 else
12288 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012289 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12290 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012291 if (bp->cnic_spq_pending >=
12292 bp->cnic_eth_dev.max_kwqe_pending)
12293 break;
12294 else
12295 bp->cnic_spq_pending++;
12296 } else {
12297 BNX2X_ERR("Unknown SPE type: %d\n", type);
12298 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012299 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012300 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012301
12302 spe = bnx2x_sp_get_next(bp);
12303 *spe = *bp->cnic_kwq_cons;
12304
Merav Sicron51c1a582012-03-18 10:33:38 +000012305 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012306 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12307
12308 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12309 bp->cnic_kwq_cons = bp->cnic_kwq;
12310 else
12311 bp->cnic_kwq_cons++;
12312 }
12313 bnx2x_sp_prod_update(bp);
12314 spin_unlock_bh(&bp->spq_lock);
12315}
12316
12317static int bnx2x_cnic_sp_queue(struct net_device *dev,
12318 struct kwqe_16 *kwqes[], u32 count)
12319{
12320 struct bnx2x *bp = netdev_priv(dev);
12321 int i;
12322
12323#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012324 if (unlikely(bp->panic)) {
12325 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012326 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012327 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012328#endif
12329
Ariel Elior95c6c6162012-01-26 06:01:52 +000012330 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12331 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012332 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012333 return -EAGAIN;
12334 }
12335
Michael Chan993ac7b2009-10-10 13:46:56 +000012336 spin_lock_bh(&bp->spq_lock);
12337
12338 for (i = 0; i < count; i++) {
12339 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12340
12341 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12342 break;
12343
12344 *bp->cnic_kwq_prod = *spe;
12345
12346 bp->cnic_kwq_pending++;
12347
Merav Sicron51c1a582012-03-18 10:33:38 +000012348 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012349 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012350 spe->data.update_data_addr.hi,
12351 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012352 bp->cnic_kwq_pending);
12353
12354 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12355 bp->cnic_kwq_prod = bp->cnic_kwq;
12356 else
12357 bp->cnic_kwq_prod++;
12358 }
12359
12360 spin_unlock_bh(&bp->spq_lock);
12361
12362 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12363 bnx2x_cnic_sp_post(bp, 0);
12364
12365 return i;
12366}
12367
12368static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12369{
12370 struct cnic_ops *c_ops;
12371 int rc = 0;
12372
12373 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012374 c_ops = rcu_dereference_protected(bp->cnic_ops,
12375 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012376 if (c_ops)
12377 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12378 mutex_unlock(&bp->cnic_mutex);
12379
12380 return rc;
12381}
12382
12383static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12384{
12385 struct cnic_ops *c_ops;
12386 int rc = 0;
12387
12388 rcu_read_lock();
12389 c_ops = rcu_dereference(bp->cnic_ops);
12390 if (c_ops)
12391 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12392 rcu_read_unlock();
12393
12394 return rc;
12395}
12396
12397/*
12398 * for commands that have no data
12399 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012400int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012401{
12402 struct cnic_ctl_info ctl = {0};
12403
12404 ctl.cmd = cmd;
12405
12406 return bnx2x_cnic_ctl_send(bp, &ctl);
12407}
12408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012409static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012410{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012411 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012412
12413 /* first we tell CNIC and only then we count this as a completion */
12414 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12415 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012416 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012417
12418 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012419 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012420}
12421
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012422
12423/* Called with netif_addr_lock_bh() taken.
12424 * Sets an rx_mode config for an iSCSI ETH client.
12425 * Doesn't block.
12426 * Completion should be checked outside.
12427 */
12428static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12429{
12430 unsigned long accept_flags = 0, ramrod_flags = 0;
12431 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12432 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12433
12434 if (start) {
12435 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12436 * because it's the only way for UIO Queue to accept
12437 * multicasts (in non-promiscuous mode only one Queue per
12438 * function will receive multicast packets (leading in our
12439 * case).
12440 */
12441 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12442 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12443 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12444 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12445
12446 /* Clear STOP_PENDING bit if START is requested */
12447 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12448
12449 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12450 } else
12451 /* Clear START_PENDING bit if STOP is requested */
12452 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12453
12454 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12455 set_bit(sched_state, &bp->sp_state);
12456 else {
12457 __set_bit(RAMROD_RX, &ramrod_flags);
12458 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12459 ramrod_flags);
12460 }
12461}
12462
12463
Michael Chan993ac7b2009-10-10 13:46:56 +000012464static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12465{
12466 struct bnx2x *bp = netdev_priv(dev);
12467 int rc = 0;
12468
12469 switch (ctl->cmd) {
12470 case DRV_CTL_CTXTBL_WR_CMD: {
12471 u32 index = ctl->data.io.offset;
12472 dma_addr_t addr = ctl->data.io.dma_addr;
12473
12474 bnx2x_ilt_wr(bp, index, addr);
12475 break;
12476 }
12477
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012478 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12479 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012480
12481 bnx2x_cnic_sp_post(bp, count);
12482 break;
12483 }
12484
12485 /* rtnl_lock is held. */
12486 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012487 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12488 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012489
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012490 /* Configure the iSCSI classification object */
12491 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12492 cp->iscsi_l2_client_id,
12493 cp->iscsi_l2_cid, BP_FUNC(bp),
12494 bnx2x_sp(bp, mac_rdata),
12495 bnx2x_sp_mapping(bp, mac_rdata),
12496 BNX2X_FILTER_MAC_PENDING,
12497 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12498 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012499
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012500 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012501 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12502 if (rc)
12503 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012504
12505 mmiowb();
12506 barrier();
12507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012508 /* Start accepting on iSCSI L2 ring */
12509
12510 netif_addr_lock_bh(dev);
12511 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12512 netif_addr_unlock_bh(dev);
12513
12514 /* bits to wait on */
12515 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12516 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12517
12518 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12519 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012520
Michael Chan993ac7b2009-10-10 13:46:56 +000012521 break;
12522 }
12523
12524 /* rtnl_lock is held. */
12525 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012526 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012527
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012528 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012529 netif_addr_lock_bh(dev);
12530 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12531 netif_addr_unlock_bh(dev);
12532
12533 /* bits to wait on */
12534 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12535 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12536
12537 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12538 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012539
12540 mmiowb();
12541 barrier();
12542
12543 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012544 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12545 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012546 break;
12547 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012548 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12549 int count = ctl->data.credit.credit_count;
12550
12551 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012552 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012553 smp_mb__after_atomic_inc();
12554 break;
12555 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000012556 case DRV_CTL_ULP_REGISTER_CMD: {
12557 int ulp_type = ctl->data.ulp_type;
12558
12559 if (CHIP_IS_E3(bp)) {
12560 int idx = BP_FW_MB_IDX(bp);
12561 u32 cap;
12562
12563 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12564 if (ulp_type == CNIC_ULP_ISCSI)
12565 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12566 else if (ulp_type == CNIC_ULP_FCOE)
12567 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12568 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12569 }
12570 break;
12571 }
12572 case DRV_CTL_ULP_UNREGISTER_CMD: {
12573 int ulp_type = ctl->data.ulp_type;
12574
12575 if (CHIP_IS_E3(bp)) {
12576 int idx = BP_FW_MB_IDX(bp);
12577 u32 cap;
12578
12579 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12580 if (ulp_type == CNIC_ULP_ISCSI)
12581 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12582 else if (ulp_type == CNIC_ULP_FCOE)
12583 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12584 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12585 }
12586 break;
12587 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012588
12589 default:
12590 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12591 rc = -EINVAL;
12592 }
12593
12594 return rc;
12595}
12596
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012597void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012598{
12599 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12600
12601 if (bp->flags & USING_MSIX_FLAG) {
12602 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12603 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12604 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12605 } else {
12606 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12607 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12608 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012609 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012610 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12611 else
12612 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012614 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12615 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012616 cp->irq_arr[1].status_blk = bp->def_status_blk;
12617 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012618 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012619
12620 cp->num_irq = 2;
12621}
12622
Merav Sicron37ae41a2012-06-19 07:48:27 +000012623void bnx2x_setup_cnic_info(struct bnx2x *bp)
12624{
12625 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12626
12627
12628 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12629 bnx2x_cid_ilt_lines(bp);
12630 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
12631 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
12632 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
12633
12634 if (NO_ISCSI_OOO(bp))
12635 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12636}
12637
Michael Chan993ac7b2009-10-10 13:46:56 +000012638static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12639 void *data)
12640{
12641 struct bnx2x *bp = netdev_priv(dev);
12642 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12643
Merav Sicron51c1a582012-03-18 10:33:38 +000012644 if (ops == NULL) {
12645 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012646 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012647 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012648
Michael Chan993ac7b2009-10-10 13:46:56 +000012649 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12650 if (!bp->cnic_kwq)
12651 return -ENOMEM;
12652
12653 bp->cnic_kwq_cons = bp->cnic_kwq;
12654 bp->cnic_kwq_prod = bp->cnic_kwq;
12655 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12656
12657 bp->cnic_spq_pending = 0;
12658 bp->cnic_kwq_pending = 0;
12659
12660 bp->cnic_data = data;
12661
12662 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012663 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012664 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012665
Michael Chan993ac7b2009-10-10 13:46:56 +000012666 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012667
Michael Chan993ac7b2009-10-10 13:46:56 +000012668 rcu_assign_pointer(bp->cnic_ops, ops);
12669
12670 return 0;
12671}
12672
12673static int bnx2x_unregister_cnic(struct net_device *dev)
12674{
12675 struct bnx2x *bp = netdev_priv(dev);
12676 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12677
12678 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012679 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012680 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012681 mutex_unlock(&bp->cnic_mutex);
12682 synchronize_rcu();
12683 kfree(bp->cnic_kwq);
12684 bp->cnic_kwq = NULL;
12685
12686 return 0;
12687}
12688
12689struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12690{
12691 struct bnx2x *bp = netdev_priv(dev);
12692 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12693
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012694 /* If both iSCSI and FCoE are disabled - return NULL in
12695 * order to indicate CNIC that it should not try to work
12696 * with this device.
12697 */
12698 if (NO_ISCSI(bp) && NO_FCOE(bp))
12699 return NULL;
12700
Michael Chan993ac7b2009-10-10 13:46:56 +000012701 cp->drv_owner = THIS_MODULE;
12702 cp->chip_id = CHIP_ID(bp);
12703 cp->pdev = bp->pdev;
12704 cp->io_base = bp->regview;
12705 cp->io_base2 = bp->doorbells;
12706 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012707 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012708 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12709 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012710 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012711 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012712 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12713 cp->drv_ctl = bnx2x_drv_ctl;
12714 cp->drv_register_cnic = bnx2x_register_cnic;
12715 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012716 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012717 cp->iscsi_l2_client_id =
12718 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012719 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012720
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012721 if (NO_ISCSI_OOO(bp))
12722 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12723
12724 if (NO_ISCSI(bp))
12725 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12726
12727 if (NO_FCOE(bp))
12728 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12729
Merav Sicron51c1a582012-03-18 10:33:38 +000012730 BNX2X_DEV_INFO(
12731 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012732 cp->ctx_blk_size,
12733 cp->ctx_tbl_offset,
12734 cp->ctx_tbl_len,
12735 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012736 return cp;
12737}
12738EXPORT_SYMBOL(bnx2x_cnic_probe);
12739
12740#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012741