blob: 64af764d00879a9922b718bbf66d4451441bdd8e [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
shemminger@osdl.orge981d472006-08-28 10:00:53 -070053#define DRV_VERSION "1.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
59 * similar to Tigon3. A transmit can require several elements;
60 * a receive requires one (or two if using 64 bit dma).
61 */
62
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080063#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070065#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070068#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132 { 0 }
133};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700135MODULE_DEVICE_TABLE(pci, sky2_id_table);
136
137/* Avoid conditionals by using array */
138static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
139static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700140static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800142/* This driver supports yukon2 chipset only */
143static const char *yukon2_name[] = {
144 "XL", /* 0xb3 */
145 "EC Ultra", /* 0xb4 */
146 "UNKNOWN", /* 0xb5 */
147 "EC", /* 0xb6 */
148 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149};
150
Stephen Hemminger793b8832005-09-14 16:06:14 -0700151/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153{
154 int i;
155
156 gma_write16(hw, port, GM_SMI_DATA, val);
157 gma_write16(hw, port, GM_SMI_CTRL,
158 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
159
160 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700163 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800165
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168}
169
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171{
172 int i;
173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
176
177 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
179 *val = gma_read16(hw, port, GM_SMI_DATA);
180 return 0;
181 }
182
Stephen Hemminger793b8832005-09-14 16:06:14 -0700183 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184 }
185
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186 return -ETIMEDOUT;
187}
188
189static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
190{
191 u16 v;
192
193 if (__gm_phy_read(hw, port, reg, &v) != 0)
194 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
195 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700196}
197
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900198static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199{
200 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700201 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700202
203 pr_debug("sky2_set_power_state %d\n", state);
204 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
205
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800206 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800207 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208 (power_control & PCI_PM_CAP_PME_D3cold);
209
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800210 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
212 power_control |= PCI_PM_CTRL_PME_STATUS;
213 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
214
215 switch (state) {
216 case PCI_D0:
217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
220
221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
223
224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
232
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800233 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700234 u32 reg1;
235
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
237 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800239 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
240 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800241 }
242
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243 break;
244
245 case PCI_D3hot:
246 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
248 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
249 else
250 /* enable bits are inverted */
251 sky2_write8(hw, B2_Y2_CLK_GATE,
252 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
253 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
254 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
255
256 /* switch power to VAUX */
257 if (vaux && state != PCI_D3cold)
258 sky2_write8(hw, B0_POWER_CTRL,
259 (PC_VAUX_ENA | PC_VCC_ENA |
260 PC_VAUX_ON | PC_VCC_OFF));
261 break;
262 default:
263 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
265
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800266 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268}
269
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700270static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271{
272 u16 reg;
273
274 /* disable all GMAC IRQ's */
275 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
276 /* disable PHY IRQs */
277 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
280 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
281 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
282 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
283
284 reg = gma_read16(hw, port, GM_RX_CTRL);
285 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
286 gma_write16(hw, port, GM_RX_CTRL, reg);
287}
288
289static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
290{
291 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700292 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700294 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700295 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700296 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
297
298 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700299 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
301
302 if (hw->chip_id == CHIP_ID_YUKON_EC)
303 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
304 else
305 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
306
307 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
308 }
309
310 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700311 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312 if (hw->chip_id == CHIP_ID_YUKON_FE) {
313 /* enable automatic crossover */
314 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
315 } else {
316 /* disable energy detect */
317 ctrl &= ~PHY_M_PC_EN_DET_MSK;
318
319 /* enable automatic crossover */
320 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
321
322 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700323 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ctrl &= ~PHY_M_PC_DSC_MSK;
325 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
326 }
327 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 } else {
329 /* workaround for deviation #4.88 (CRC errors) */
330 /* disable Automatic Crossover */
331
332 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 }
334
335 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
336
337 /* special setup for PHY 88E1112 Fiber */
338 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
339 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
340
341 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
344 ctrl &= ~PHY_M_MAC_MD_MSK;
345 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
347
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700348 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 /* select page 1 to access Fiber registers */
350 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700351
352 /* for SFP-module set SIGDET polarity to low */
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
354 ctrl |= PHY_M_FIB_SIGD_POL;
355 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357
358 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 }
360
361 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
362 if (sky2->autoneg == AUTONEG_DISABLE)
363 ctrl &= ~PHY_CT_ANE;
364 else
365 ctrl |= PHY_CT_ANE;
366
367 ctrl |= PHY_CT_RESET;
368 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
369
370 ctrl = 0;
371 ct1000 = 0;
372 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700373 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374
375 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700376 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 if (sky2->advertising & ADVERTISED_1000baseT_Full)
378 ct1000 |= PHY_M_1000C_AFD;
379 if (sky2->advertising & ADVERTISED_1000baseT_Half)
380 ct1000 |= PHY_M_1000C_AHD;
381 if (sky2->advertising & ADVERTISED_100baseT_Full)
382 adv |= PHY_M_AN_100_FD;
383 if (sky2->advertising & ADVERTISED_100baseT_Half)
384 adv |= PHY_M_AN_100_HD;
385 if (sky2->advertising & ADVERTISED_10baseT_Full)
386 adv |= PHY_M_AN_10_FD;
387 if (sky2->advertising & ADVERTISED_10baseT_Half)
388 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 } else { /* special defines for FIBER (88E1040S only) */
390 if (sky2->advertising & ADVERTISED_1000baseT_Full)
391 adv |= PHY_M_AN_1000X_AFD;
392 if (sky2->advertising & ADVERTISED_1000baseT_Half)
393 adv |= PHY_M_AN_1000X_AHD;
394 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700395
396 /* Set Flow-control capabilities */
397 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700398 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700400 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 else if (!sky2->rx_pause && sky2->tx_pause)
402 adv |= PHY_AN_PAUSE_ASYM; /* local */
403
404 /* Restart Auto-negotiation */
405 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
406 } else {
407 /* forced speed/duplex settings */
408 ct1000 = PHY_M_1000C_MSE;
409
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700410 /* Disable auto update for duplex flow control and speed */
411 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
413 switch (sky2->speed) {
414 case SPEED_1000:
415 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700416 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 break;
418 case SPEED_100:
419 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 break;
422 }
423
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700424 if (sky2->duplex == DUPLEX_FULL) {
425 reg |= GM_GPCR_DUP_FULL;
426 ctrl |= PHY_CT_DUP_MD;
427 } else if (sky2->speed != SPEED_1000 && hw->chip_id != CHIP_ID_YUKON_EC_U) {
428 /* Turn off flow control for 10/100mbps */
429 sky2->rx_pause = 0;
430 sky2->tx_pause = 0;
431 }
432
433 if (!sky2->rx_pause)
434 reg |= GM_GPCR_FC_RX_DIS;
435
436 if (!sky2->tx_pause)
437 reg |= GM_GPCR_FC_TX_DIS;
438
439 /* Forward pause packets to GMAC? */
440 if (sky2->tx_pause || sky2->rx_pause)
441 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
442 else
443 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
444
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445 ctrl |= PHY_CT_RESET;
446 }
447
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 gma_write16(hw, port, GM_GP_CTRL, reg);
449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 if (hw->chip_id != CHIP_ID_YUKON_FE)
451 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
452
453 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
454 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
455
456 /* Setup Phy LED's */
457 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
458 ledover = 0;
459
460 switch (hw->chip_id) {
461 case CHIP_ID_YUKON_FE:
462 /* on 88E3082 these bits are at 11..9 (shifted left) */
463 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
464
465 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
466
467 /* delete ACT LED control bits */
468 ctrl &= ~PHY_M_FELP_LED1_MSK;
469 /* change ACT LED control to blink mode */
470 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
471 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
472 break;
473
474 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700475 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476
477 /* select page 3 to access LED control register */
478 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
479
480 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700481 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
482 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
483 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
484 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
485 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486
487 /* set Polarity Control register */
488 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700489 (PHY_M_POLC_LS1_P_MIX(4) |
490 PHY_M_POLC_IS0_P_MIX(4) |
491 PHY_M_POLC_LOS_CTRL(2) |
492 PHY_M_POLC_INIT_CTRL(2) |
493 PHY_M_POLC_STA1_CTRL(2) |
494 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700495
496 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700497 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700499 case CHIP_ID_YUKON_EC_U:
500 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
501
502 /* select page 3 to access LED control register */
503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
504
505 /* set LED Function Control register */
506 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
507 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
508 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
509 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
510 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
511
512 /* set Blink Rate in LED Timer Control Register */
513 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
514 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
515 /* restore page register */
516 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
517 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700518
519 default:
520 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
521 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
522 /* turn off the Rx LED (LED_RX) */
523 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
524 }
525
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800527 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
530
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800531 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700532 gm_phy_write(hw, port, 0x18, 0xaa99);
533 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800535 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, 0x18, 0xa204);
537 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800538
539 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800541 } else {
542 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
543
544 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
545 /* turn on 100 Mbps LED (LED_LINK100) */
546 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
547 }
548
549 if (ledover)
550 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700553
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700554 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555 if (sky2->autoneg == AUTONEG_ENABLE)
556 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
557 else
558 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
559}
560
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700561static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
562{
563 u32 reg1;
564 static const u32 phy_power[]
565 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
566
567 /* looks like this XL is back asswards .. */
568 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
569 onoff = !onoff;
570
571 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
572
573 if (onoff)
574 /* Turn off phy power saving */
575 reg1 &= ~phy_power[port];
576 else
577 reg1 |= phy_power[port];
578
579 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700580 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700581 udelay(100);
582}
583
Stephen Hemminger1b537562005-12-20 15:08:07 -0800584/* Force a renegotiation */
585static void sky2_phy_reinit(struct sky2_port *sky2)
586{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800587 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800588 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800589 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800590}
591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
593{
594 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
595 u16 reg;
596 int i;
597 const u8 *addr = hw->dev[port]->dev_addr;
598
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800599 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
600 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700601
602 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
603
Stephen Hemminger793b8832005-09-14 16:06:14 -0700604 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 /* WA DEV_472 -- looks like crossed wires on port 2 */
606 /* clear GMAC 1 Control reset */
607 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
608 do {
609 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
610 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
611 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
612 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
613 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
614 }
615
Stephen Hemminger793b8832005-09-14 16:06:14 -0700616 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700618 /* Enable Transmit FIFO Underrun */
619 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
620
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800621 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800623 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624
625 /* MIB clear */
626 reg = gma_read16(hw, port, GM_PHY_ADDR);
627 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
628
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700629 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
630 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631 gma_write16(hw, port, GM_PHY_ADDR, reg);
632
633 /* transmit control */
634 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
635
636 /* receive control reg: unicast + multicast + no FCS */
637 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700638 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700639
640 /* transmit flow control */
641 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
642
643 /* transmit parameter */
644 gma_write16(hw, port, GM_TX_PARAM,
645 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
646 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
647 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
648 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
649
650 /* serial mode register */
651 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700652 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700654 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700655 reg |= GM_SMOD_JUMBO_ENA;
656
657 gma_write16(hw, port, GM_SERIAL_MODE, reg);
658
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700659 /* virtual address for data */
660 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
661
Stephen Hemminger793b8832005-09-14 16:06:14 -0700662 /* physical address: used for pause frames */
663 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
664
665 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700666 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
667 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
668 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
669
670 /* Configure Rx MAC FIFO */
671 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800672 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
673 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700674
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700675 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800676 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677
Stephen Hemminger793b8832005-09-14 16:06:14 -0700678 /* Set threshold to 0xa (64 bytes)
679 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700680 */
681 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
682
683 /* Configure Tx MAC FIFO */
684 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
685 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800686
687 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
688 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
689 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
690 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
691 /* set Tx GMAC FIFO Almost Empty Threshold */
692 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
693 /* Disable Store & Forward mode for TX */
694 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
695 }
696 }
697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698}
699
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800700/* Assign Ram Buffer allocation.
701 * start and end are in units of 4k bytes
702 * ram registers are in units of 64bit words
703 */
704static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700705{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800706 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800708 start = startk * 4096/8;
709 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700710
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
712 sky2_write32(hw, RB_ADDR(q, RB_START), start);
713 sky2_write32(hw, RB_ADDR(q, RB_END), end);
714 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
715 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
716
717 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800718 u32 space = (endk - startk) * 4096/8;
719 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800721 /* On receive queue's set the thresholds
722 * give receiver priority when > 3/4 full
723 * send pause when down to 2K
724 */
725 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
726 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700727
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800728 tp = space - 2048/8;
729 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
730 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 } else {
732 /* Enable store & forward on Tx queue's because
733 * Tx FIFO is only 1K on Yukon
734 */
735 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
736 }
737
738 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740}
741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800743static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744{
745 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
746 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
747 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800748 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749}
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751/* Setup prefetch unit registers. This is the interface between
752 * hardware and driver list elements
753 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800754static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755 u64 addr, u32 last)
756{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
758 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
759 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
760 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
761 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
762 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763
764 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765}
766
Stephen Hemminger793b8832005-09-14 16:06:14 -0700767static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
768{
769 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
770
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700771 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700772 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700773 return le;
774}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700775
Stephen Hemminger291ea612006-09-26 11:57:41 -0700776static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
777 struct sky2_tx_le *le)
778{
779 return sky2->tx_ring + (le - sky2->tx_le);
780}
781
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800782/* Update chip's next pointer */
783static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700785 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800786 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700787 sky2_write16(hw, q, idx);
788 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789}
790
Stephen Hemminger793b8832005-09-14 16:06:14 -0700791
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700792static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
793{
794 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700795 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700796 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 return le;
798}
799
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800800/* Return high part of DMA address (could be 32 or 64 bit) */
801static inline u32 high32(dma_addr_t a)
802{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800803 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800804}
805
Stephen Hemminger793b8832005-09-14 16:06:14 -0700806/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800807static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808{
809 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800810 u32 hi = high32(map);
811 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812
Stephen Hemminger793b8832005-09-14 16:06:14 -0700813 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700814 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700815 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800817 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800821 le->addr = cpu_to_le32((u32) map);
822 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823 le->opcode = OP_PACKET | HW_OWNER;
824}
825
Stephen Hemminger793b8832005-09-14 16:06:14 -0700826
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827/* Tell chip where to start receive checksum.
828 * Actually has two checksums, but set both same to avoid possible byte
829 * order problems.
830 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700831static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832{
833 struct sky2_rx_le *le;
834
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700836 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700837 le->ctrl = 0;
838 le->opcode = OP_TCPSTART | HW_OWNER;
839
Stephen Hemminger793b8832005-09-14 16:06:14 -0700840 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
842 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
843
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844}
845
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700846/*
847 * The RX Stop command will not work for Yukon-2 if the BMU does not
848 * reach the end of packet and since we can't make sure that we have
849 * incoming data, we must reset the BMU while it is not doing a DMA
850 * transfer. Since it is possible that the RX path is still active,
851 * the RX RAM buffer will be stopped first, so any possible incoming
852 * data will not trigger a DMA. After the RAM buffer is stopped, the
853 * BMU is polled until any DMA in progress is ended and only then it
854 * will be reset.
855 */
856static void sky2_rx_stop(struct sky2_port *sky2)
857{
858 struct sky2_hw *hw = sky2->hw;
859 unsigned rxq = rxqaddr[sky2->port];
860 int i;
861
862 /* disable the RAM Buffer receive queue */
863 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
864
865 for (i = 0; i < 0xffff; i++)
866 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
867 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
868 goto stopped;
869
870 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
871 sky2->netdev->name);
872stopped:
873 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
874
875 /* reset the Rx prefetch unit */
876 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
877}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700878
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700879/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880static void sky2_rx_clean(struct sky2_port *sky2)
881{
882 unsigned i;
883
884 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700885 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700886 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887
888 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800890 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 PCI_DMA_FROMDEVICE);
892 kfree_skb(re->skb);
893 re->skb = NULL;
894 }
895 }
896}
897
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800898/* Basic MII support */
899static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
900{
901 struct mii_ioctl_data *data = if_mii(ifr);
902 struct sky2_port *sky2 = netdev_priv(dev);
903 struct sky2_hw *hw = sky2->hw;
904 int err = -EOPNOTSUPP;
905
906 if (!netif_running(dev))
907 return -ENODEV; /* Phy still in reset */
908
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800909 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800910 case SIOCGMIIPHY:
911 data->phy_id = PHY_ADDR_MARV;
912
913 /* fallthru */
914 case SIOCGMIIREG: {
915 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800916
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800917 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800918 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800919 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800920
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800921 data->val_out = val;
922 break;
923 }
924
925 case SIOCSMIIREG:
926 if (!capable(CAP_NET_ADMIN))
927 return -EPERM;
928
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800929 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800930 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
931 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800932 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800933 break;
934 }
935 return err;
936}
937
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700938#ifdef SKY2_VLAN_TAG_USED
939static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
940{
941 struct sky2_port *sky2 = netdev_priv(dev);
942 struct sky2_hw *hw = sky2->hw;
943 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700944
Stephen Hemminger302d1252006-01-17 13:43:20 -0800945 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700946
947 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
948 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
949 sky2->vlgrp = grp;
950
Stephen Hemminger302d1252006-01-17 13:43:20 -0800951 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700952}
953
954static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
955{
956 struct sky2_port *sky2 = netdev_priv(dev);
957 struct sky2_hw *hw = sky2->hw;
958 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700959
Stephen Hemminger302d1252006-01-17 13:43:20 -0800960 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700961
962 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
963 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
964 if (sky2->vlgrp)
965 sky2->vlgrp->vlan_devices[vid] = NULL;
966
Stephen Hemminger302d1252006-01-17 13:43:20 -0800967 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700968}
969#endif
970
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800972 * It appears the hardware has a bug in the FIFO logic that
973 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700974 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
975 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -0800976 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700977static inline struct sk_buff *sky2_alloc_skb(struct net_device *dev,
978 unsigned int length,
979 gfp_t gfp_mask)
Stephen Hemminger82788c72006-01-17 13:43:10 -0800980{
981 struct sk_buff *skb;
982
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700983 skb = __netdev_alloc_skb(dev, length + RX_SKB_ALIGN, gfp_mask);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800984 if (likely(skb)) {
985 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700986 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800987 }
988
989 return skb;
990}
991
992/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993 * Allocate and setup receiver buffer pool.
994 * In case of 64 bit dma, there are 2X as many list elements
995 * available as ring entries
996 * and need to reserve one list element so we don't wrap around.
997 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700998static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001000 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001001 unsigned rxq = rxqaddr[sky2->port];
1002 int i;
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001003 unsigned thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001005 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001006 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001007
1008 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
1009 /* MAC Rx RAM Read is controlled by hardware */
1010 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
1011 }
1012
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001013 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1014
1015 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001016 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001017 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001019 re->skb = sky2_alloc_skb(sky2->netdev, sky2->rx_bufsize,
1020 GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021 if (!re->skb)
1022 goto nomem;
1023
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001024 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001025 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1026 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027 }
1028
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001029
1030 /*
1031 * The receiver hangs if it receives frames larger than the
1032 * packet buffer. As a workaround, truncate oversize frames, but
1033 * the register is limited to 9 bits, so if you do frames > 2052
1034 * you better get the MTU right!
1035 */
1036 thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
1037 if (thresh > 0x1ff)
1038 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1039 else {
1040 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1041 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1042 }
1043
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001044
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001045 /* Tell chip about available buffers */
1046 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 return 0;
1048nomem:
1049 sky2_rx_clean(sky2);
1050 return -ENOMEM;
1051}
1052
1053/* Bring up network interface. */
1054static int sky2_up(struct net_device *dev)
1055{
1056 struct sky2_port *sky2 = netdev_priv(dev);
1057 struct sky2_hw *hw = sky2->hw;
1058 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001059 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001060 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001061 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001063 /*
1064 * On dual port PCI-X card, there is an problem where status
1065 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001066 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001067 if (otherdev && netif_running(otherdev) &&
1068 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1069 struct sky2_port *osky2 = netdev_priv(otherdev);
1070 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001071
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001072 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1073 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1074 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1075
1076 sky2->rx_csum = 0;
1077 osky2->rx_csum = 0;
1078 }
1079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080 if (netif_msg_ifup(sky2))
1081 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1082
1083 /* must be power of 2 */
1084 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001085 TX_RING_SIZE *
1086 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087 &sky2->tx_le_map);
1088 if (!sky2->tx_le)
1089 goto err_out;
1090
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001091 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001092 GFP_KERNEL);
1093 if (!sky2->tx_ring)
1094 goto err_out;
1095 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096
1097 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1098 &sky2->rx_le_map);
1099 if (!sky2->rx_le)
1100 goto err_out;
1101 memset(sky2->rx_le, 0, RX_LE_BYTES);
1102
Stephen Hemminger291ea612006-09-26 11:57:41 -07001103 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 GFP_KERNEL);
1105 if (!sky2->rx_ring)
1106 goto err_out;
1107
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001108 sky2_phy_power(hw, port, 1);
1109
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110 sky2_mac_init(hw, port);
1111
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001112 /* Determine available ram buffer space (in 4K blocks).
1113 * Note: not sure about the FE setting below yet
1114 */
1115 if (hw->chip_id == CHIP_ID_YUKON_FE)
1116 ramsize = 4;
1117 else
1118 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001120 /* Give transmitter one third (rounded up) */
1121 rxspace = ramsize - (ramsize + 2) / 3;
1122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001124 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001125
Stephen Hemminger793b8832005-09-14 16:06:14 -07001126 /* Make sure SyncQ is disabled */
1127 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1128 RB_RST_SET);
1129
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001130 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001131
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001132 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001133 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1134 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001135 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1138 TX_RING_SIZE - 1);
1139
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001140 err = sky2_rx_start(sky2);
1141 if (err)
1142 goto err_out;
1143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001145 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001146 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001147 sky2_write32(hw, B0_IMSK, imask);
1148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001149 return 0;
1150
1151err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001152 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1154 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001155 sky2->rx_le = NULL;
1156 }
1157 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158 pci_free_consistent(hw->pdev,
1159 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1160 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001161 sky2->tx_le = NULL;
1162 }
1163 kfree(sky2->tx_ring);
1164 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001165
Stephen Hemminger1b537562005-12-20 15:08:07 -08001166 sky2->tx_ring = NULL;
1167 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001168 return err;
1169}
1170
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171/* Modular subtraction in ring */
1172static inline int tx_dist(unsigned tail, unsigned head)
1173{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001174 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175}
1176
1177/* Number of list elements available for next tx */
1178static inline int tx_avail(const struct sky2_port *sky2)
1179{
1180 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1181}
1182
1183/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001184static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185{
1186 unsigned count;
1187
1188 count = sizeof(dma_addr_t) / sizeof(u32);
1189 count += skb_shinfo(skb)->nr_frags * count;
1190
Herbert Xu89114af2006-07-08 13:34:32 -07001191 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001192 ++count;
1193
Patrick McHardy84fa7932006-08-29 16:44:56 -07001194 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001195 ++count;
1196
1197 return count;
1198}
1199
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001201 * Put one packet in ring for transmit.
1202 * A single packet can generate multiple list elements, and
1203 * the number of ring elements will probably be less than the number
1204 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001205 *
1206 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001208static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1209{
1210 struct sky2_port *sky2 = netdev_priv(dev);
1211 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001212 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001213 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214 unsigned i, len;
1215 dma_addr_t mapping;
1216 u32 addr64;
1217 u16 mss;
1218 u8 ctrl;
1219
Stephen Hemminger302d1252006-01-17 13:43:20 -08001220 /* No BH disabling for tx_lock here. We are running in BH disabled
1221 * context and TX reclaim runs via poll inside of a software
1222 * interrupt, and no related locks in IRQ processing.
1223 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001224 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 return NETDEV_TX_LOCKED;
1226
Stephen Hemminger793b8832005-09-14 16:06:14 -07001227 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001228 /* There is a known but harmless race with lockless tx
1229 * and netif_stop_queue.
1230 */
1231 if (!netif_queue_stopped(dev)) {
1232 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001233 if (net_ratelimit())
1234 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1235 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001236 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001237 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 return NETDEV_TX_BUSY;
1240 }
1241
Stephen Hemminger793b8832005-09-14 16:06:14 -07001242 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001243 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1244 dev->name, sky2->tx_prod, skb->len);
1245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 len = skb_headlen(skb);
1247 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001248 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001249
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001250 /* Send high bits if changed or crosses boundary */
1251 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001252 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001253 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001254 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001255 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001256 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001257
1258 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001259 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001260 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1262 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1263 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001265 if (mss != sky2->tx_last_mss) {
1266 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001267 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001268 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001269 sky2->tx_last_mss = mss;
1270 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001271 }
1272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001274#ifdef SKY2_VLAN_TAG_USED
1275 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1276 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1277 if (!le) {
1278 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001279 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001280 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001281 } else
1282 le->opcode |= OP_VLAN;
1283 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1284 ctrl |= INS_VLAN;
1285 }
1286#endif
1287
1288 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001289 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001290 unsigned offset = skb->h.raw - skb->data;
1291 u32 tcpsum;
1292
1293 tcpsum = offset << 16; /* sum start */
1294 tcpsum |= offset + skb->csum; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001295
1296 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1297 if (skb->nh.iph->protocol == IPPROTO_UDP)
1298 ctrl |= UDPTCP;
1299
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001300 if (tcpsum != sky2->tx_tcpsum) {
1301 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001302
1303 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001304 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001305 le->length = 0; /* initial checksum value */
1306 le->ctrl = 1; /* one packet */
1307 le->opcode = OP_TCPLISW | HW_OWNER;
1308 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309 }
1310
1311 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001312 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313 le->length = cpu_to_le16(len);
1314 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316
Stephen Hemminger291ea612006-09-26 11:57:41 -07001317 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001319 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001320 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321
1322 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001323 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324
1325 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1326 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001327 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 if (addr64 != sky2->tx_addr64) {
1329 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001330 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001331 le->ctrl = 0;
1332 le->opcode = OP_ADDR64 | HW_OWNER;
1333 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334 }
1335
1336 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001337 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 le->length = cpu_to_le16(frag->size);
1339 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001340 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341
Stephen Hemminger291ea612006-09-26 11:57:41 -07001342 re = tx_le_re(sky2, le);
1343 re->skb = skb;
1344 pci_unmap_addr_set(re, mapaddr, mapping);
1345 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001348 le->ctrl |= EOP;
1349
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001350 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1351 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001352
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001353 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001355 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356
1357 dev->trans_start = jiffies;
1358 return NETDEV_TX_OK;
1359}
1360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001362 * Free ring elements from starting at tx_cons until "done"
1363 *
1364 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001365 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001367static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001369 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001370 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001371 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001373 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001374
Stephen Hemminger291ea612006-09-26 11:57:41 -07001375 for (idx = sky2->tx_cons; idx != done;
1376 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1377 struct sky2_tx_le *le = sky2->tx_le + idx;
1378 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001379
Stephen Hemminger291ea612006-09-26 11:57:41 -07001380 switch(le->opcode & ~HW_OWNER) {
1381 case OP_LARGESEND:
1382 case OP_PACKET:
1383 pci_unmap_single(pdev,
1384 pci_unmap_addr(re, mapaddr),
1385 pci_unmap_len(re, maplen),
1386 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001387 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001388 case OP_BUFFER:
1389 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1390 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001391 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001392 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 }
1394
Stephen Hemminger291ea612006-09-26 11:57:41 -07001395 if (le->ctrl & EOP) {
1396 if (unlikely(netif_msg_tx_done(sky2)))
1397 printk(KERN_DEBUG "%s: tx done %u\n",
1398 dev->name, idx);
1399 dev_kfree_skb(re->skb);
1400 }
1401
1402 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001404
Stephen Hemminger291ea612006-09-26 11:57:41 -07001405 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001406 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001408}
1409
1410/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001411static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001413 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001414 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001415 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416}
1417
1418/* Network shutdown */
1419static int sky2_down(struct net_device *dev)
1420{
1421 struct sky2_port *sky2 = netdev_priv(dev);
1422 struct sky2_hw *hw = sky2->hw;
1423 unsigned port = sky2->port;
1424 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001425 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426
Stephen Hemminger1b537562005-12-20 15:08:07 -08001427 /* Never really got started! */
1428 if (!sky2->tx_le)
1429 return 0;
1430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431 if (netif_msg_ifdown(sky2))
1432 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1433
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001434 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435 netif_stop_queue(dev);
1436
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001437 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001438
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439 /* Stop transmitter */
1440 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1441 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1442
1443 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001446 /* WA for dev. #4.209 */
1447 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1448 && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
1449 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1450 sky2->speed != SPEED_1000 ?
1451 TX_STFW_ENA : TX_STFW_DIS);
1452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1456
1457 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1458
1459 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001460 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1461 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1463
1464 /* Disable Force Sync bit and Enable Alloc bit */
1465 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1466 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1467
1468 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1469 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1470 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1471
1472 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001473 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1474 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475
1476 /* Reset the Tx prefetch units */
1477 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1478 PREF_UNIT_RST_SET);
1479
1480 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1481
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001482 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001483
1484 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1485 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1486
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001487 /* Disable port IRQ */
1488 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001489 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001490 sky2_write32(hw, B0_IMSK, imask);
1491
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001492 sky2_phy_power(hw, port, 0);
1493
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001494 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1496
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001497 synchronize_irq(hw->pdev->irq);
1498
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499 sky2_tx_clean(sky2);
1500 sky2_rx_clean(sky2);
1501
1502 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1503 sky2->rx_le, sky2->rx_le_map);
1504 kfree(sky2->rx_ring);
1505
1506 pci_free_consistent(hw->pdev,
1507 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1508 sky2->tx_le, sky2->tx_le_map);
1509 kfree(sky2->tx_ring);
1510
Stephen Hemminger1b537562005-12-20 15:08:07 -08001511 sky2->tx_le = NULL;
1512 sky2->rx_le = NULL;
1513
1514 sky2->rx_ring = NULL;
1515 sky2->tx_ring = NULL;
1516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 return 0;
1518}
1519
1520static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1521{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001522 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001523 return SPEED_1000;
1524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525 if (hw->chip_id == CHIP_ID_YUKON_FE)
1526 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1527
1528 switch (aux & PHY_M_PS_SPEED_MSK) {
1529 case PHY_M_PS_SPEED_1000:
1530 return SPEED_1000;
1531 case PHY_M_PS_SPEED_100:
1532 return SPEED_100;
1533 default:
1534 return SPEED_10;
1535 }
1536}
1537
1538static void sky2_link_up(struct sky2_port *sky2)
1539{
1540 struct sky2_hw *hw = sky2->hw;
1541 unsigned port = sky2->port;
1542 u16 reg;
1543
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001544 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001545 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1547 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548
1549 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1550
1551 netif_carrier_on(sky2->netdev);
1552 netif_wake_queue(sky2->netdev);
1553
1554 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1557
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001558 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001559 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001560 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1561
1562 switch(sky2->speed) {
1563 case SPEED_10:
1564 led |= PHY_M_LEDC_INIT_CTRL(7);
1565 break;
1566
1567 case SPEED_100:
1568 led |= PHY_M_LEDC_STA1_CTRL(7);
1569 break;
1570
1571 case SPEED_1000:
1572 led |= PHY_M_LEDC_STA0_CTRL(7);
1573 break;
1574 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001575
1576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001577 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1579 }
1580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001581 if (netif_msg_link(sky2))
1582 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001583 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 sky2->netdev->name, sky2->speed,
1585 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1586 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001587 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588}
1589
1590static void sky2_link_down(struct sky2_port *sky2)
1591{
1592 struct sky2_hw *hw = sky2->hw;
1593 unsigned port = sky2->port;
1594 u16 reg;
1595
1596 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1597
1598 reg = gma_read16(hw, port, GM_GP_CTRL);
1599 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1600 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
1602 if (sky2->rx_pause && !sky2->tx_pause) {
1603 /* restore Asymmetric Pause bit */
1604 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1606 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607 }
1608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 netif_carrier_off(sky2->netdev);
1610 netif_stop_queue(sky2->netdev);
1611
1612 /* Turn on link LED */
1613 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1614
1615 if (netif_msg_link(sky2))
1616 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 sky2_phy_init(hw, port);
1619}
1620
Stephen Hemminger793b8832005-09-14 16:06:14 -07001621static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1622{
1623 struct sky2_hw *hw = sky2->hw;
1624 unsigned port = sky2->port;
1625 u16 lpa;
1626
1627 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1628
1629 if (lpa & PHY_M_AN_RF) {
1630 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1631 return -1;
1632 }
1633
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1635 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1636 sky2->netdev->name);
1637 return -1;
1638 }
1639
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemmingere0ed5452006-09-26 11:57:37 -07001641 if (sky2->speed == SPEED_1000) {
1642 u16 ctl2 = gm_phy_read(hw, port, PHY_MARV_1000T_CTRL);
1643 u16 lpa2 = gm_phy_read(hw, port, PHY_MARV_1000T_STAT);
1644 if (lpa2 & PHY_B_1000S_MSF) {
1645 printk(KERN_ERR PFX "%s: master/slave fault",
1646 sky2->netdev->name);
1647 return -1;
1648 }
1649
1650 if ((ctl2 & PHY_M_1000C_AFD) && (lpa2 & PHY_B_1000S_LP_FD))
1651 sky2->duplex = DUPLEX_FULL;
1652 else
1653 sky2->duplex = DUPLEX_HALF;
1654 } else {
1655 u16 adv = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
1656 if ((aux & adv) & PHY_AN_FULL)
1657 sky2->duplex = DUPLEX_FULL;
1658 else
1659 sky2->duplex = DUPLEX_HALF;
1660 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001661
1662 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001663 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001664 aux >>= 6;
1665
1666 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1667 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1668
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001669 if (sky2->duplex == DUPLEX_HALF && sky2->speed != SPEED_1000
1670 && hw->chip_id != CHIP_ID_YUKON_EC_U)
1671 sky2->rx_pause = sky2->tx_pause = 0;
1672
1673 if (sky2->rx_pause || sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001674 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1675 else
1676 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1677
1678 return 0;
1679}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001681/* Interrupt from PHY */
1682static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001684 struct net_device *dev = hw->dev[port];
1685 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 u16 istatus, phystat;
1687
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001688 spin_lock(&sky2->phy_lock);
1689 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1690 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1691
1692 if (!netif_running(dev))
1693 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
1695 if (netif_msg_intr(sky2))
1696 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1697 sky2->netdev->name, istatus, phystat);
1698
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001699 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001700 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 }
1704
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705 if (istatus & PHY_M_IS_LSP_CHANGE)
1706 sky2->speed = sky2_phy_speed(hw, phystat);
1707
1708 if (istatus & PHY_M_IS_DUP_CHANGE)
1709 sky2->duplex =
1710 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1711
1712 if (istatus & PHY_M_IS_LST_CHANGE) {
1713 if (phystat & PHY_M_PS_LINK_UP)
1714 sky2_link_up(sky2);
1715 else
1716 sky2_link_down(sky2);
1717 }
1718out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001719 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720}
1721
Stephen Hemminger302d1252006-01-17 13:43:20 -08001722
1723/* Transmit timeout is only called if we are running, carries is up
1724 * and tx queue is full (stopped).
1725 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726static void sky2_tx_timeout(struct net_device *dev)
1727{
1728 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001729 struct sky2_hw *hw = sky2->hw;
1730 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001731 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
1733 if (netif_msg_timer(sky2))
1734 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1735
Stephen Hemminger8f246642006-03-20 15:48:21 -08001736 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1737 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001738
Stephen Hemminger8f246642006-03-20 15:48:21 -08001739 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1740 dev->name,
1741 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001742
Stephen Hemminger8f246642006-03-20 15:48:21 -08001743 if (report != done) {
1744 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1745
1746 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1747 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1748 } else if (report != sky2->tx_cons) {
1749 printk(KERN_INFO PFX "status report lost?\n");
1750
1751 spin_lock_bh(&sky2->tx_lock);
1752 sky2_tx_complete(sky2, report);
1753 spin_unlock_bh(&sky2->tx_lock);
1754 } else {
1755 printk(KERN_INFO PFX "hardware hung? flushing\n");
1756
1757 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1758 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1759
1760 sky2_tx_clean(sky2);
1761
1762 sky2_qset(hw, txq);
1763 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1764 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765}
1766
Stephen Hemminger734d1862005-12-09 11:35:00 -08001767
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001768/* Want receive buffer size to be multiple of 64 bits
1769 * and incl room for vlan and truncation
1770 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001771static inline unsigned sky2_buf_size(int mtu)
1772{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001773 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001774}
1775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1777{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001778 struct sky2_port *sky2 = netdev_priv(dev);
1779 struct sky2_hw *hw = sky2->hw;
1780 int err;
1781 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001782 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783
1784 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1785 return -EINVAL;
1786
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001787 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1788 return -EINVAL;
1789
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001790 if (!netif_running(dev)) {
1791 dev->mtu = new_mtu;
1792 return 0;
1793 }
1794
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001795 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001796 sky2_write32(hw, B0_IMSK, 0);
1797
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001798 dev->trans_start = jiffies; /* prevent tx timeout */
1799 netif_stop_queue(dev);
1800 netif_poll_disable(hw->dev[0]);
1801
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001802 synchronize_irq(hw->pdev->irq);
1803
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001804 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1805 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1806 sky2_rx_stop(sky2);
1807 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808
1809 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001810 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001811 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1812 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001814 if (dev->mtu > ETH_DATA_LEN)
1815 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001817 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1818
1819 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1820
1821 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001822 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001823
Stephen Hemminger1b537562005-12-20 15:08:07 -08001824 if (err)
1825 dev_close(dev);
1826 else {
1827 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1828
1829 netif_poll_enable(hw->dev[0]);
1830 netif_wake_queue(dev);
1831 }
1832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 return err;
1834}
1835
1836/*
1837 * Receive one packet.
1838 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001839 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001841static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842 u16 length, u32 status)
1843{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001844 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001845 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001846 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
1848 if (unlikely(netif_msg_rx_status(sky2)))
1849 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001850 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851
Stephen Hemminger793b8832005-09-14 16:06:14 -07001852 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001853 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001855 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 goto error;
1857
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001858 if (!(status & GMR_FS_RX_OK))
1859 goto resubmit;
1860
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001861 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001862 goto oversize;
1863
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001864 if (length < copybreak) {
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001865 skb = netdev_alloc_skb(dev, length + 2);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001866 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001867 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001869 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1871 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001872 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001873 skb->ip_summed = re->skb->ip_summed;
1874 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1876 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001878 struct sk_buff *nskb;
1879
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001880 nskb = sky2_alloc_skb(dev, sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 if (!nskb)
1882 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883
Stephen Hemminger793b8832005-09-14 16:06:14 -07001884 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001885 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001886 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001887 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001888 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889
Stephen Hemminger793b8832005-09-14 16:06:14 -07001890 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger291ea612006-09-26 11:57:41 -07001891 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001894 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001896 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001897 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899 return skb;
1900
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001901oversize:
1902 ++sky2->net_stats.rx_over_errors;
1903 goto resubmit;
1904
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001906 ++sky2->net_stats.rx_errors;
1907
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001908 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001910 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001911
1912 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 sky2->net_stats.rx_length_errors++;
1914 if (status & GMR_FS_FRAGMENT)
1915 sky2->net_stats.rx_frame_errors++;
1916 if (status & GMR_FS_CRC_ERR)
1917 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001918 if (status & GMR_FS_RX_FF_OV)
1919 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001920
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922}
1923
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001924/* Transmit complete */
1925static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001926{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001927 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001928
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001929 if (netif_running(dev)) {
1930 spin_lock(&sky2->tx_lock);
1931 sky2_tx_complete(sky2, last);
1932 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001933 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934}
1935
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001936/* Process status response ring */
1937static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938{
Stephen Hemminger22e11702006-07-12 15:23:48 -07001939 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001940 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001941 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001942 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001944 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001945
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001946 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001947 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1948 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 u32 status;
1951 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001952
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001953 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001954
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001955 BUG_ON(le->link >= 2);
1956 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001957
1958 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001959 length = le16_to_cpu(le->length);
1960 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001962 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001964 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001965 if (!skb)
1966 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001967
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001968 skb->protocol = eth_type_trans(skb, dev);
1969 dev->last_rx = jiffies;
1970
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001971#ifdef SKY2_VLAN_TAG_USED
1972 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1973 vlan_hwaccel_receive_skb(skb,
1974 sky2->vlgrp,
1975 be16_to_cpu(sky2->rx_tag));
1976 } else
1977#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001979
Stephen Hemminger22e11702006-07-12 15:23:48 -07001980 /* Update receiver after 16 frames */
1981 if (++buf_write[le->link] == RX_BUF_WRITE) {
1982 sky2_put_idx(hw, rxqaddr[le->link],
1983 sky2->rx_put);
1984 buf_write[le->link] = 0;
1985 }
1986
1987 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001988 if (++work_done >= to_do)
1989 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 break;
1991
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001992#ifdef SKY2_VLAN_TAG_USED
1993 case OP_RXVLAN:
1994 sky2->rx_tag = length;
1995 break;
1996
1997 case OP_RXCHKSVLAN:
1998 sky2->rx_tag = length;
1999 /* fall through */
2000#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002002 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002003 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002004 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005 break;
2006
2007 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002008 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002009 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2010 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002011 if (hw->dev[1])
2012 sky2_tx_done(hw->dev[1],
2013 ((status >> 24) & 0xff)
2014 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015 break;
2016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 default:
2018 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002019 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002020 "unknown status opcode 0x%x\n", le->opcode);
2021 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002023 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002025 /* Fully processed status ring so clear irq */
2026 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2027
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002028exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002029 if (buf_write[0]) {
2030 sky2 = netdev_priv(hw->dev[0]);
2031 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2032 }
2033
2034 if (buf_write[1]) {
2035 sky2 = netdev_priv(hw->dev[1]);
2036 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2037 }
2038
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002039 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040}
2041
2042static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2043{
2044 struct net_device *dev = hw->dev[port];
2045
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002046 if (net_ratelimit())
2047 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2048 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049
2050 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002051 if (net_ratelimit())
2052 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2053 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054 /* Clear IRQ */
2055 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2056 }
2057
2058 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002059 if (net_ratelimit())
2060 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2061 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062
2063 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2064 }
2065
2066 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002067 if (net_ratelimit())
2068 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2070 }
2071
2072 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002073 if (net_ratelimit())
2074 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2076 }
2077
2078 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002079 if (net_ratelimit())
2080 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2081 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2083 }
2084}
2085
2086static void sky2_hw_intr(struct sky2_hw *hw)
2087{
2088 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2089
Stephen Hemminger793b8832005-09-14 16:06:14 -07002090 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092
2093 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 u16 pci_err;
2095
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002096 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002097 if (net_ratelimit())
2098 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2099 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100
2101 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002102 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002103 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2105 }
2106
2107 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002108 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002109 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002110
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002111 pex_err = sky2_pci_read32(hw,
2112 hw->err_cap + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002113
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002114 if (net_ratelimit())
2115 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2116 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117
2118 /* clear the interrupt */
2119 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002120 sky2_pci_write32(hw,
2121 hw->err_cap + PCI_ERR_UNCOR_STATUS,
2122 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2124
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002125
2126 /* In case of fatal error mask off to keep from getting stuck */
2127 if (pex_err & (PCI_ERR_UNC_POISON_TLP | PCI_ERR_UNC_FCP
2128 | PCI_ERR_UNC_DLP)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2130 hwmsk &= ~Y2_IS_PCI_EXP;
2131 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2132 }
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002133
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134 }
2135
2136 if (status & Y2_HWE_L1_MASK)
2137 sky2_hw_error(hw, 0, status);
2138 status >>= 8;
2139 if (status & Y2_HWE_L1_MASK)
2140 sky2_hw_error(hw, 1, status);
2141}
2142
2143static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2144{
2145 struct net_device *dev = hw->dev[port];
2146 struct sky2_port *sky2 = netdev_priv(dev);
2147 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2148
2149 if (netif_msg_intr(sky2))
2150 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2151 dev->name, status);
2152
2153 if (status & GM_IS_RX_FF_OR) {
2154 ++sky2->net_stats.rx_fifo_errors;
2155 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2156 }
2157
2158 if (status & GM_IS_TX_FF_UR) {
2159 ++sky2->net_stats.tx_fifo_errors;
2160 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2161 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162}
2163
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002164/* This should never happen it is a fatal situation */
2165static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2166 const char *rxtx, u32 mask)
2167{
2168 struct net_device *dev = hw->dev[port];
2169 struct sky2_port *sky2 = netdev_priv(dev);
2170 u32 imask;
2171
2172 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2173 dev ? dev->name : "<not registered>", rxtx);
2174
2175 imask = sky2_read32(hw, B0_IMSK);
2176 imask &= ~mask;
2177 sky2_write32(hw, B0_IMSK, imask);
2178
2179 if (dev) {
2180 spin_lock(&sky2->phy_lock);
2181 sky2_link_down(sky2);
2182 spin_unlock(&sky2->phy_lock);
2183 }
2184}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002185
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002186/* If idle then force a fake soft NAPI poll once a second
2187 * to work around cases where sharing an edge triggered interrupt.
2188 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002189static inline void sky2_idle_start(struct sky2_hw *hw)
2190{
2191 if (idle_timeout > 0)
2192 mod_timer(&hw->idle_timer,
2193 jiffies + msecs_to_jiffies(idle_timeout));
2194}
2195
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002196static void sky2_idle(unsigned long arg)
2197{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002198 struct sky2_hw *hw = (struct sky2_hw *) arg;
2199 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002200
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002201 if (__netif_rx_schedule_prep(dev))
2202 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002203
2204 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002205}
2206
2207
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002208static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002210 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2211 int work_limit = min(dev0->quota, *budget);
2212 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002213 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002214
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002215 if (status & Y2_IS_HW_ERR)
2216 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002218 if (status & Y2_IS_IRQ_PHY1)
2219 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002221 if (status & Y2_IS_IRQ_PHY2)
2222 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002224 if (status & Y2_IS_IRQ_MAC1)
2225 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002227 if (status & Y2_IS_IRQ_MAC2)
2228 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002229
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002230 if (status & Y2_IS_CHK_RX1)
2231 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002232
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002233 if (status & Y2_IS_CHK_RX2)
2234 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002235
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002236 if (status & Y2_IS_CHK_TXA1)
2237 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002238
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002239 if (status & Y2_IS_CHK_TXA2)
2240 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002242 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002243 if (work_done < work_limit) {
2244 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002245
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002246 sky2_read32(hw, B0_Y2_SP_LISR);
2247 return 0;
2248 } else {
2249 *budget -= work_done;
2250 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002251 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002252 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002253}
2254
2255static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2256{
2257 struct sky2_hw *hw = dev_id;
2258 struct net_device *dev0 = hw->dev[0];
2259 u32 status;
2260
2261 /* Reading this mask interrupts as side effect */
2262 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2263 if (status == 0 || status == ~0)
2264 return IRQ_NONE;
2265
2266 prefetch(&hw->st_le[hw->st_idx]);
2267 if (likely(__netif_rx_schedule_prep(dev0)))
2268 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 return IRQ_HANDLED;
2271}
2272
2273#ifdef CONFIG_NET_POLL_CONTROLLER
2274static void sky2_netpoll(struct net_device *dev)
2275{
2276 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002277 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278
Stephen Hemminger88d11362006-06-16 12:10:46 -07002279 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2280 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281}
2282#endif
2283
2284/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002285static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002289 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002290 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002292 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002293 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002294 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295 }
2296}
2297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002298static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2299{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002300 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301}
2302
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002303static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2304{
2305 return clk / sky2_mhz(hw);
2306}
2307
2308
Stephen Hemminger59139522006-07-12 15:23:45 -07002309static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002312 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002313 int i;
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002314 u32 msk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002317
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2319 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2320 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2321 pci_name(hw->pdev), hw->chip_id);
2322 return -EOPNOTSUPP;
2323 }
2324
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002325 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2326
2327 /* This rev is really old, and requires untested workarounds */
2328 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2329 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2330 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2331 hw->chip_id, hw->chip_rev);
2332 return -EOPNOTSUPP;
2333 }
2334
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335 /* disable ASF */
2336 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2337 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2338 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2339 }
2340
2341 /* do a SW reset */
2342 sky2_write8(hw, B0_CTST, CS_RST_SET);
2343 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2344
2345 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002346 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002349 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2350
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351
2352 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2353
2354 /* clear any PEX errors */
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002355 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
2356 hw->err_cap = pci_find_ext_capability(hw->pdev, PCI_EXT_CAP_ID_ERR);
2357 if (hw->err_cap)
2358 sky2_pci_write32(hw,
2359 hw->err_cap + PCI_ERR_UNCOR_STATUS,
2360 0xffffffffUL);
2361 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002363 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364 hw->ports = 1;
2365 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2366 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2367 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2368 ++hw->ports;
2369 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002371 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
2373 for (i = 0; i < hw->ports; i++) {
2374 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2375 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2376 }
2377
2378 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2379
Stephen Hemminger793b8832005-09-14 16:06:14 -07002380 /* Clear I2C IRQ noise */
2381 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382
2383 /* turn off hardware timer (unused) */
2384 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2385 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2388
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002389 /* Turn off descriptor polling */
2390 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391
2392 /* Turn off receive timestamp */
2393 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002394 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
2396 /* enable the Tx Arbiters */
2397 for (i = 0; i < hw->ports; i++)
2398 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2399
2400 /* Initialize ram interface */
2401 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403
2404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2407 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2408 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2409 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2410 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2411 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2412 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2413 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2414 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2415 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2416 }
2417
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002418 msk = Y2_HWE_ALL_MASK;
2419 if (!hw->err_cap)
2420 msk &= ~Y2_IS_PCI_EXP;
2421 sky2_write32(hw, B0_HWE_IMSK, msk);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002424 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 memset(hw->st_le, 0, STATUS_LE_BYTES);
2427 hw->st_idx = 0;
2428
2429 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2430 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2431
2432 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002433 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434
2435 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002436 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002438 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2439 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002441 /* set Status-FIFO ISR watermark */
2442 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2443 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2444 else
2445 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002447 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002448 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2449 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450
Stephen Hemminger793b8832005-09-14 16:06:14 -07002451 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2453
2454 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2455 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2456 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2457
2458 return 0;
2459}
2460
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002461static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002462{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002463 if (sky2_is_copper(hw)) {
2464 u32 modes = SUPPORTED_10baseT_Half
2465 | SUPPORTED_10baseT_Full
2466 | SUPPORTED_100baseT_Half
2467 | SUPPORTED_100baseT_Full
2468 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002469
2470 if (hw->chip_id != CHIP_ID_YUKON_FE)
2471 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002472 | SUPPORTED_1000baseT_Full;
2473 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002475 return SUPPORTED_1000baseT_Half
2476 | SUPPORTED_1000baseT_Full
2477 | SUPPORTED_Autoneg
2478 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002479}
2480
Stephen Hemminger793b8832005-09-14 16:06:14 -07002481static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482{
2483 struct sky2_port *sky2 = netdev_priv(dev);
2484 struct sky2_hw *hw = sky2->hw;
2485
2486 ecmd->transceiver = XCVR_INTERNAL;
2487 ecmd->supported = sky2_supported_modes(hw);
2488 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002489 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002491 | SUPPORTED_10baseT_Full
2492 | SUPPORTED_100baseT_Half
2493 | SUPPORTED_100baseT_Full
2494 | SUPPORTED_1000baseT_Half
2495 | SUPPORTED_1000baseT_Full
2496 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002497 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002498 ecmd->speed = sky2->speed;
2499 } else {
2500 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002501 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002502 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503
2504 ecmd->advertising = sky2->advertising;
2505 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506 ecmd->duplex = sky2->duplex;
2507 return 0;
2508}
2509
2510static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2511{
2512 struct sky2_port *sky2 = netdev_priv(dev);
2513 const struct sky2_hw *hw = sky2->hw;
2514 u32 supported = sky2_supported_modes(hw);
2515
2516 if (ecmd->autoneg == AUTONEG_ENABLE) {
2517 ecmd->advertising = supported;
2518 sky2->duplex = -1;
2519 sky2->speed = -1;
2520 } else {
2521 u32 setting;
2522
Stephen Hemminger793b8832005-09-14 16:06:14 -07002523 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 case SPEED_1000:
2525 if (ecmd->duplex == DUPLEX_FULL)
2526 setting = SUPPORTED_1000baseT_Full;
2527 else if (ecmd->duplex == DUPLEX_HALF)
2528 setting = SUPPORTED_1000baseT_Half;
2529 else
2530 return -EINVAL;
2531 break;
2532 case SPEED_100:
2533 if (ecmd->duplex == DUPLEX_FULL)
2534 setting = SUPPORTED_100baseT_Full;
2535 else if (ecmd->duplex == DUPLEX_HALF)
2536 setting = SUPPORTED_100baseT_Half;
2537 else
2538 return -EINVAL;
2539 break;
2540
2541 case SPEED_10:
2542 if (ecmd->duplex == DUPLEX_FULL)
2543 setting = SUPPORTED_10baseT_Full;
2544 else if (ecmd->duplex == DUPLEX_HALF)
2545 setting = SUPPORTED_10baseT_Half;
2546 else
2547 return -EINVAL;
2548 break;
2549 default:
2550 return -EINVAL;
2551 }
2552
2553 if ((setting & supported) == 0)
2554 return -EINVAL;
2555
2556 sky2->speed = ecmd->speed;
2557 sky2->duplex = ecmd->duplex;
2558 }
2559
2560 sky2->autoneg = ecmd->autoneg;
2561 sky2->advertising = ecmd->advertising;
2562
Stephen Hemminger1b537562005-12-20 15:08:07 -08002563 if (netif_running(dev))
2564 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565
2566 return 0;
2567}
2568
2569static void sky2_get_drvinfo(struct net_device *dev,
2570 struct ethtool_drvinfo *info)
2571{
2572 struct sky2_port *sky2 = netdev_priv(dev);
2573
2574 strcpy(info->driver, DRV_NAME);
2575 strcpy(info->version, DRV_VERSION);
2576 strcpy(info->fw_version, "N/A");
2577 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2578}
2579
2580static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002581 char name[ETH_GSTRING_LEN];
2582 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583} sky2_stats[] = {
2584 { "tx_bytes", GM_TXO_OK_HI },
2585 { "rx_bytes", GM_RXO_OK_HI },
2586 { "tx_broadcast", GM_TXF_BC_OK },
2587 { "rx_broadcast", GM_RXF_BC_OK },
2588 { "tx_multicast", GM_TXF_MC_OK },
2589 { "rx_multicast", GM_RXF_MC_OK },
2590 { "tx_unicast", GM_TXF_UC_OK },
2591 { "rx_unicast", GM_RXF_UC_OK },
2592 { "tx_mac_pause", GM_TXF_MPAUSE },
2593 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002594 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002595 { "late_collision",GM_TXF_LAT_COL },
2596 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002597 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002599
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002600 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002602 { "rx_64_byte_packets", GM_RXF_64B },
2603 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2604 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2605 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2606 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2607 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2608 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002610 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2611 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002613
2614 { "tx_64_byte_packets", GM_TXF_64B },
2615 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2616 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2617 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2618 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2619 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2620 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2621 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622};
2623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624static u32 sky2_get_rx_csum(struct net_device *dev)
2625{
2626 struct sky2_port *sky2 = netdev_priv(dev);
2627
2628 return sky2->rx_csum;
2629}
2630
2631static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2632{
2633 struct sky2_port *sky2 = netdev_priv(dev);
2634
2635 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2638 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2639
2640 return 0;
2641}
2642
2643static u32 sky2_get_msglevel(struct net_device *netdev)
2644{
2645 struct sky2_port *sky2 = netdev_priv(netdev);
2646 return sky2->msg_enable;
2647}
2648
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002649static int sky2_nway_reset(struct net_device *dev)
2650{
2651 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002652
2653 if (sky2->autoneg != AUTONEG_ENABLE)
2654 return -EINVAL;
2655
Stephen Hemminger1b537562005-12-20 15:08:07 -08002656 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002657
2658 return 0;
2659}
2660
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662{
2663 struct sky2_hw *hw = sky2->hw;
2664 unsigned port = sky2->port;
2665 int i;
2666
2667 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002668 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002669 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002670 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671
Stephen Hemminger793b8832005-09-14 16:06:14 -07002672 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2674}
2675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2677{
2678 struct sky2_port *sky2 = netdev_priv(netdev);
2679 sky2->msg_enable = value;
2680}
2681
2682static int sky2_get_stats_count(struct net_device *dev)
2683{
2684 return ARRAY_SIZE(sky2_stats);
2685}
2686
2687static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002688 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002689{
2690 struct sky2_port *sky2 = netdev_priv(dev);
2691
Stephen Hemminger793b8832005-09-14 16:06:14 -07002692 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693}
2694
Stephen Hemminger793b8832005-09-14 16:06:14 -07002695static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696{
2697 int i;
2698
2699 switch (stringset) {
2700 case ETH_SS_STATS:
2701 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2702 memcpy(data + i * ETH_GSTRING_LEN,
2703 sky2_stats[i].name, ETH_GSTRING_LEN);
2704 break;
2705 }
2706}
2707
2708/* Use hardware MIB variables for critical path statistics and
2709 * transmit feedback not reported at interrupt.
2710 * Other errors are accounted for in interrupt handler.
2711 */
2712static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2713{
2714 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002715 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
Stephen Hemminger793b8832005-09-14 16:06:14 -07002717 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718
2719 sky2->net_stats.tx_bytes = data[0];
2720 sky2->net_stats.rx_bytes = data[1];
2721 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2722 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002723 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724 sky2->net_stats.collisions = data[10];
2725 sky2->net_stats.tx_aborted_errors = data[12];
2726
2727 return &sky2->net_stats;
2728}
2729
2730static int sky2_set_mac_address(struct net_device *dev, void *p)
2731{
2732 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002733 struct sky2_hw *hw = sky2->hw;
2734 unsigned port = sky2->port;
2735 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736
2737 if (!is_valid_ether_addr(addr->sa_data))
2738 return -EADDRNOTAVAIL;
2739
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002741 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002743 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002744 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002745
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002746 /* virtual address for data */
2747 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2748
2749 /* physical address: used for pause frames */
2750 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002751
2752 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002753}
2754
2755static void sky2_set_multicast(struct net_device *dev)
2756{
2757 struct sky2_port *sky2 = netdev_priv(dev);
2758 struct sky2_hw *hw = sky2->hw;
2759 unsigned port = sky2->port;
2760 struct dev_mc_list *list = dev->mc_list;
2761 u16 reg;
2762 u8 filter[8];
2763
2764 memset(filter, 0, sizeof(filter));
2765
2766 reg = gma_read16(hw, port, GM_RX_CTRL);
2767 reg |= GM_RXCR_UCF_ENA;
2768
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002769 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002771 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002772 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002773 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774 reg &= ~GM_RXCR_MCF_ENA;
2775 else {
2776 int i;
2777 reg |= GM_RXCR_MCF_ENA;
2778
2779 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2780 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002781 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782 }
2783 }
2784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002788 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002790 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002792 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002793
2794 gma_write16(hw, port, GM_RX_CTRL, reg);
2795}
2796
2797/* Can have one global because blinking is controlled by
2798 * ethtool and that is always under RTNL mutex
2799 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002800static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002802 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803
Stephen Hemminger793b8832005-09-14 16:06:14 -07002804 switch (hw->chip_id) {
2805 case CHIP_ID_YUKON_XL:
2806 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2807 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2808 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2809 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2810 PHY_M_LEDC_INIT_CTRL(7) |
2811 PHY_M_LEDC_STA1_CTRL(7) |
2812 PHY_M_LEDC_STA0_CTRL(7))
2813 : 0);
2814
2815 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2816 break;
2817
2818 default:
2819 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2820 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2821 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2822 PHY_M_LED_MO_10(MO_LED_ON) |
2823 PHY_M_LED_MO_100(MO_LED_ON) |
2824 PHY_M_LED_MO_1000(MO_LED_ON) |
2825 PHY_M_LED_MO_RX(MO_LED_ON)
2826 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2827 PHY_M_LED_MO_10(MO_LED_OFF) |
2828 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829 PHY_M_LED_MO_1000(MO_LED_OFF) |
2830 PHY_M_LED_MO_RX(MO_LED_OFF));
2831
Stephen Hemminger793b8832005-09-14 16:06:14 -07002832 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833}
2834
2835/* blink LED's for finding board */
2836static int sky2_phys_id(struct net_device *dev, u32 data)
2837{
2838 struct sky2_port *sky2 = netdev_priv(dev);
2839 struct sky2_hw *hw = sky2->hw;
2840 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002841 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002843 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844 int onoff = 1;
2845
Stephen Hemminger793b8832005-09-14 16:06:14 -07002846 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2848 else
2849 ms = data * 1000;
2850
2851 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002852 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002853 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2854 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2855 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2856 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2857 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2858 } else {
2859 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2860 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2861 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002863 interrupted = 0;
2864 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 sky2_led(hw, port, onoff);
2866 onoff = !onoff;
2867
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002868 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002869 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002870 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 ms -= 250;
2873 }
2874
2875 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002876 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2877 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2878 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2879 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2880 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2881 } else {
2882 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2883 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2884 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002885 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
2887 return 0;
2888}
2889
2890static void sky2_get_pauseparam(struct net_device *dev,
2891 struct ethtool_pauseparam *ecmd)
2892{
2893 struct sky2_port *sky2 = netdev_priv(dev);
2894
2895 ecmd->tx_pause = sky2->tx_pause;
2896 ecmd->rx_pause = sky2->rx_pause;
2897 ecmd->autoneg = sky2->autoneg;
2898}
2899
2900static int sky2_set_pauseparam(struct net_device *dev,
2901 struct ethtool_pauseparam *ecmd)
2902{
2903 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904
2905 sky2->autoneg = ecmd->autoneg;
2906 sky2->tx_pause = ecmd->tx_pause != 0;
2907 sky2->rx_pause = ecmd->rx_pause != 0;
2908
Stephen Hemminger1b537562005-12-20 15:08:07 -08002909 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002911 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912}
2913
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002914static int sky2_get_coalesce(struct net_device *dev,
2915 struct ethtool_coalesce *ecmd)
2916{
2917 struct sky2_port *sky2 = netdev_priv(dev);
2918 struct sky2_hw *hw = sky2->hw;
2919
2920 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2921 ecmd->tx_coalesce_usecs = 0;
2922 else {
2923 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2924 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2925 }
2926 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2927
2928 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2929 ecmd->rx_coalesce_usecs = 0;
2930 else {
2931 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2932 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2933 }
2934 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2935
2936 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2937 ecmd->rx_coalesce_usecs_irq = 0;
2938 else {
2939 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2940 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2941 }
2942
2943 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2944
2945 return 0;
2946}
2947
2948/* Note: this affect both ports */
2949static int sky2_set_coalesce(struct net_device *dev,
2950 struct ethtool_coalesce *ecmd)
2951{
2952 struct sky2_port *sky2 = netdev_priv(dev);
2953 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002954 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002955
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002956 if (ecmd->tx_coalesce_usecs > tmax ||
2957 ecmd->rx_coalesce_usecs > tmax ||
2958 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002959 return -EINVAL;
2960
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002961 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002962 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002963 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002964 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002965 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002966 return -EINVAL;
2967
2968 if (ecmd->tx_coalesce_usecs == 0)
2969 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2970 else {
2971 sky2_write32(hw, STAT_TX_TIMER_INI,
2972 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2973 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2974 }
2975 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2976
2977 if (ecmd->rx_coalesce_usecs == 0)
2978 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2979 else {
2980 sky2_write32(hw, STAT_LEV_TIMER_INI,
2981 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2982 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2983 }
2984 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2985
2986 if (ecmd->rx_coalesce_usecs_irq == 0)
2987 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2988 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002989 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002990 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2991 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2992 }
2993 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2994 return 0;
2995}
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997static void sky2_get_ringparam(struct net_device *dev,
2998 struct ethtool_ringparam *ering)
2999{
3000 struct sky2_port *sky2 = netdev_priv(dev);
3001
3002 ering->rx_max_pending = RX_MAX_PENDING;
3003 ering->rx_mini_max_pending = 0;
3004 ering->rx_jumbo_max_pending = 0;
3005 ering->tx_max_pending = TX_RING_SIZE - 1;
3006
3007 ering->rx_pending = sky2->rx_pending;
3008 ering->rx_mini_pending = 0;
3009 ering->rx_jumbo_pending = 0;
3010 ering->tx_pending = sky2->tx_pending;
3011}
3012
3013static int sky2_set_ringparam(struct net_device *dev,
3014 struct ethtool_ringparam *ering)
3015{
3016 struct sky2_port *sky2 = netdev_priv(dev);
3017 int err = 0;
3018
3019 if (ering->rx_pending > RX_MAX_PENDING ||
3020 ering->rx_pending < 8 ||
3021 ering->tx_pending < MAX_SKB_TX_LE ||
3022 ering->tx_pending > TX_RING_SIZE - 1)
3023 return -EINVAL;
3024
3025 if (netif_running(dev))
3026 sky2_down(dev);
3027
3028 sky2->rx_pending = ering->rx_pending;
3029 sky2->tx_pending = ering->tx_pending;
3030
Stephen Hemminger1b537562005-12-20 15:08:07 -08003031 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003032 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003033 if (err)
3034 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003035 else
3036 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003037 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038
3039 return err;
3040}
3041
Stephen Hemminger793b8832005-09-14 16:06:14 -07003042static int sky2_get_regs_len(struct net_device *dev)
3043{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003044 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003045}
3046
3047/*
3048 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003049 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003050 */
3051static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3052 void *p)
3053{
3054 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003055 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003057 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003058 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003059 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003060
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003061 memcpy_fromio(p, io, B3_RAM_ADDR);
3062
3063 memcpy_fromio(p + B3_RI_WTO_R1,
3064 io + B3_RI_WTO_R1,
3065 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003066}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067
Jeff Garzik7282d492006-09-13 14:30:00 -04003068static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003069 .get_settings = sky2_get_settings,
3070 .set_settings = sky2_set_settings,
3071 .get_drvinfo = sky2_get_drvinfo,
3072 .get_msglevel = sky2_get_msglevel,
3073 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003074 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003075 .get_regs_len = sky2_get_regs_len,
3076 .get_regs = sky2_get_regs,
3077 .get_link = ethtool_op_get_link,
3078 .get_sg = ethtool_op_get_sg,
3079 .set_sg = ethtool_op_set_sg,
3080 .get_tx_csum = ethtool_op_get_tx_csum,
3081 .set_tx_csum = ethtool_op_set_tx_csum,
3082 .get_tso = ethtool_op_get_tso,
3083 .set_tso = ethtool_op_set_tso,
3084 .get_rx_csum = sky2_get_rx_csum,
3085 .set_rx_csum = sky2_set_rx_csum,
3086 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003087 .get_coalesce = sky2_get_coalesce,
3088 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003089 .get_ringparam = sky2_get_ringparam,
3090 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003091 .get_pauseparam = sky2_get_pauseparam,
3092 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003093 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003094 .get_stats_count = sky2_get_stats_count,
3095 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003096 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097};
3098
3099/* Initialize network device */
3100static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3101 unsigned port, int highmem)
3102{
3103 struct sky2_port *sky2;
3104 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3105
3106 if (!dev) {
3107 printk(KERN_ERR "sky2 etherdev alloc failed");
3108 return NULL;
3109 }
3110
3111 SET_MODULE_OWNER(dev);
3112 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003113 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114 dev->open = sky2_up;
3115 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003116 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117 dev->hard_start_xmit = sky2_xmit_frame;
3118 dev->get_stats = sky2_get_stats;
3119 dev->set_multicast_list = sky2_set_multicast;
3120 dev->set_mac_address = sky2_set_mac_address;
3121 dev->change_mtu = sky2_change_mtu;
3122 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3123 dev->tx_timeout = sky2_tx_timeout;
3124 dev->watchdog_timeo = TX_WATCHDOG;
3125 if (port == 0)
3126 dev->poll = sky2_poll;
3127 dev->weight = NAPI_WEIGHT;
3128#ifdef CONFIG_NET_POLL_CONTROLLER
3129 dev->poll_controller = sky2_netpoll;
3130#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003131
3132 sky2 = netdev_priv(dev);
3133 sky2->netdev = dev;
3134 sky2->hw = hw;
3135 sky2->msg_enable = netif_msg_init(debug, default_msg);
3136
3137 spin_lock_init(&sky2->tx_lock);
3138 /* Auto speed and flow control */
3139 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003140 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141 sky2->rx_pause = 1;
3142 sky2->duplex = -1;
3143 sky2->speed = -1;
3144 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003145 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003146
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003147 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003148 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003149 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003150 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151
3152 hw->dev[port] = dev;
3153
3154 sky2->port = port;
3155
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003156 dev->features |= NETIF_F_LLTX;
3157 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3158 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159 if (highmem)
3160 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003161 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003163#ifdef SKY2_VLAN_TAG_USED
3164 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3165 dev->vlan_rx_register = sky2_vlan_rx_register;
3166 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3167#endif
3168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003170 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003171 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172
3173 /* device is off until link detection */
3174 netif_carrier_off(dev);
3175 netif_stop_queue(dev);
3176
3177 return dev;
3178}
3179
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003180static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181{
3182 const struct sky2_port *sky2 = netdev_priv(dev);
3183
3184 if (netif_msg_probe(sky2))
3185 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3186 dev->name,
3187 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3188 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3189}
3190
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003191/* Handle software interrupt used during MSI test */
3192static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3193 struct pt_regs *regs)
3194{
3195 struct sky2_hw *hw = dev_id;
3196 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3197
3198 if (status == 0)
3199 return IRQ_NONE;
3200
3201 if (status & Y2_IS_IRQ_SW) {
3202 hw->msi_detected = 1;
3203 wake_up(&hw->msi_wait);
3204 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3205 }
3206 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3207
3208 return IRQ_HANDLED;
3209}
3210
3211/* Test interrupt path by forcing a a software IRQ */
3212static int __devinit sky2_test_msi(struct sky2_hw *hw)
3213{
3214 struct pci_dev *pdev = hw->pdev;
3215 int err;
3216
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003217 init_waitqueue_head (&hw->msi_wait);
3218
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003219 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3220
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003221 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003222 if (err) {
3223 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3224 pci_name(pdev), pdev->irq);
3225 return err;
3226 }
3227
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003228 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003229 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003230
3231 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3232
3233 if (!hw->msi_detected) {
3234 /* MSI test failed, go back to INTx mode */
3235 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3236 "switching to INTx mode. Please report this failure to "
3237 "the PCI maintainer and include system chipset information.\n",
3238 pci_name(pdev));
3239
3240 err = -EOPNOTSUPP;
3241 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3242 }
3243
3244 sky2_write32(hw, B0_IMSK, 0);
3245
3246 free_irq(pdev->irq, hw);
3247
3248 return err;
3249}
3250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003251static int __devinit sky2_probe(struct pci_dev *pdev,
3252 const struct pci_device_id *ent)
3253{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003254 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003256 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257
Stephen Hemminger793b8832005-09-14 16:06:14 -07003258 err = pci_enable_device(pdev);
3259 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3261 pci_name(pdev));
3262 goto err_out;
3263 }
3264
Stephen Hemminger793b8832005-09-14 16:06:14 -07003265 err = pci_request_regions(pdev, DRV_NAME);
3266 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3268 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003269 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 }
3271
3272 pci_set_master(pdev);
3273
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003274 /* Find power-management capability. */
3275 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3276 if (pm_cap == 0) {
3277 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3278 "aborting.\n");
3279 err = -EIO;
3280 goto err_out_free_regions;
3281 }
3282
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003283 if (sizeof(dma_addr_t) > sizeof(u32) &&
3284 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3285 using_dac = 1;
3286 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3287 if (err < 0) {
3288 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3289 "for consistent allocations\n", pci_name(pdev));
3290 goto err_out_free_regions;
3291 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003293 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3295 if (err) {
3296 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3297 pci_name(pdev));
3298 goto err_out_free_regions;
3299 }
3300 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003303 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 if (!hw) {
3305 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3306 pci_name(pdev));
3307 goto err_out_free_regions;
3308 }
3309
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311
3312 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3313 if (!hw->regs) {
3314 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3315 pci_name(pdev));
3316 goto err_out_free_hw;
3317 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003318 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003320#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003321 /* The sk98lin vendor driver uses hardware byte swapping but
3322 * this driver uses software swapping.
3323 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003324 {
3325 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003326 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003327 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003328 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3329 }
3330#endif
3331
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003332 /* ring for status responses */
3333 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3334 &hw->st_dma);
3335 if (!hw->st_le)
3336 goto err_out_iounmap;
3337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338 err = sky2_reset(hw);
3339 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003340 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003342 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3343 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3344 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003345 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346
Stephen Hemminger793b8832005-09-14 16:06:14 -07003347 dev = sky2_init_netdev(hw, 0, using_dac);
3348 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349 goto err_out_free_pci;
3350
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003351 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3352 err = sky2_test_msi(hw);
3353 if (err == -EOPNOTSUPP)
3354 pci_disable_msi(pdev);
3355 else if (err)
3356 goto err_out_free_netdev;
3357 }
3358
Stephen Hemminger793b8832005-09-14 16:06:14 -07003359 err = register_netdev(dev);
3360 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361 printk(KERN_ERR PFX "%s: cannot register net device\n",
3362 pci_name(pdev));
3363 goto err_out_free_netdev;
3364 }
3365
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003366 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
3367 if (err) {
3368 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3369 pci_name(pdev), pdev->irq);
3370 goto err_out_unregister;
3371 }
3372 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3373
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374 sky2_show_addr(dev);
3375
3376 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3377 if (register_netdev(dev1) == 0)
3378 sky2_show_addr(dev1);
3379 else {
3380 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003381 printk(KERN_WARNING PFX
3382 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383 hw->dev[1] = NULL;
3384 free_netdev(dev1);
3385 }
3386 }
3387
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003388 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003389 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003390
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 pci_set_drvdata(pdev, hw);
3392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003393 return 0;
3394
Stephen Hemminger793b8832005-09-14 16:06:14 -07003395err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003396 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003397 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398err_out_free_netdev:
3399 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003400err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003401 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3403err_out_iounmap:
3404 iounmap(hw->regs);
3405err_out_free_hw:
3406 kfree(hw);
3407err_out_free_regions:
3408 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410err_out:
3411 return err;
3412}
3413
3414static void __devexit sky2_remove(struct pci_dev *pdev)
3415{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003416 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417 struct net_device *dev0, *dev1;
3418
Stephen Hemminger793b8832005-09-14 16:06:14 -07003419 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 return;
3421
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003422 del_timer_sync(&hw->idle_timer);
3423
3424 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003425 synchronize_irq(hw->pdev->irq);
3426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003428 dev1 = hw->dev[1];
3429 if (dev1)
3430 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431 unregister_netdev(dev0);
3432
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003433 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003435 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003436 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
3438 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003439 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003440 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003441 pci_release_regions(pdev);
3442 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 if (dev1)
3445 free_netdev(dev1);
3446 free_netdev(dev0);
3447 iounmap(hw->regs);
3448 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 pci_set_drvdata(pdev, NULL);
3451}
3452
3453#ifdef CONFIG_PM
3454static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3455{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003456 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003457 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003458 pci_power_t pstate = pci_choose_state(pdev, state);
3459
3460 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3461 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003462
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003463 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003464 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003465
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003466 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467 struct net_device *dev = hw->dev[i];
3468
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003469 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003470 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003471 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 }
3473 }
3474
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003475 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003476 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003477 sky2_set_power_state(hw, pstate);
3478 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479}
3480
3481static int sky2_resume(struct pci_dev *pdev)
3482{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003483 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003484 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 pci_restore_state(pdev);
3487 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003488 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003490 err = sky2_reset(hw);
3491 if (err)
3492 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003494 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3495
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003496 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003497 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003498 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003499 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003500
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003501 err = sky2_up(dev);
3502 if (err) {
3503 printk(KERN_ERR PFX "%s: could not up: %d\n",
3504 dev->name, err);
3505 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003506 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003507 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003508 }
3509 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003510
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003511 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003512 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003513out:
3514 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003515}
3516#endif
3517
3518static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003519 .name = DRV_NAME,
3520 .id_table = sky2_id_table,
3521 .probe = sky2_probe,
3522 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003524 .suspend = sky2_suspend,
3525 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003526#endif
3527};
3528
3529static int __init sky2_init_module(void)
3530{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003531 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003532}
3533
3534static void __exit sky2_cleanup_module(void)
3535{
3536 pci_unregister_driver(&sky2_driver);
3537}
3538
3539module_init(sky2_init_module);
3540module_exit(sky2_cleanup_module);
3541
3542MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3543MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3544MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003545MODULE_VERSION(DRV_VERSION);