blob: 64c07c24e3001af891f8ed659a2ecfc4aad7026b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson995b6762010-08-20 13:23:26 +0100296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000300 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800301 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800302 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100303 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
304
305 if (IS_GEN6(dev))
306 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800307
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000308 /* disable master interrupt before clearing iir */
309 de_ier = I915_READ(DEIER);
310 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
311 (void)I915_READ(DEIER);
312
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800313 de_iir = I915_READ(DEIIR);
314 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000315 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800316
Zou Nan haic7c85102010-01-15 10:29:06 +0800317 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
318 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800319
Zou Nan haic7c85102010-01-15 10:29:06 +0800320 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800321
Zou Nan haic7c85102010-01-15 10:29:06 +0800322 if (dev->primary->master) {
323 master_priv = dev->primary->master->driver_priv;
324 if (master_priv->sarea_priv)
325 master_priv->sarea_priv->last_dispatch =
326 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327 }
328
Jesse Barnese552eb72010-04-21 11:39:23 -0700329 if (gt_iir & GT_PIPE_NOTIFY) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100330 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +0800331 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800332 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100333 wake_up_all(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800334 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100335 mod_timer(&dev_priv->hangcheck_timer,
336 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Zou Nan haic7c85102010-01-15 10:29:06 +0800337 }
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100338 if (gt_iir & bsd_usr_interrupt)
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100339 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800340
Zou Nan haic7c85102010-01-15 10:29:06 +0800341 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100342 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800343
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800344 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800345 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100346 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800347 }
348
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800349 if (de_iir & DE_PLANEB_FLIP_DONE) {
350 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100351 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800352 }
Li Pengc062df62010-01-23 00:12:58 +0800353
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800354 if (de_iir & DE_PIPEA_VBLANK)
355 drm_handle_vblank(dev, 0);
356
357 if (de_iir & DE_PIPEB_VBLANK)
358 drm_handle_vblank(dev, 1);
359
Zou Nan haic7c85102010-01-15 10:29:06 +0800360 /* check event from PCH */
361 if ((de_iir & DE_PCH_EVENT) &&
362 (pch_iir & SDE_HOTPLUG_MASK)) {
363 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
364 }
365
Jesse Barnesf97108d2010-01-29 11:27:07 -0800366 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700367 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800368 i915_handle_rps_change(dev);
369 }
370
Zou Nan haic7c85102010-01-15 10:29:06 +0800371 /* should clear PCH hotplug event before clear CPU irq */
372 I915_WRITE(SDEIIR, pch_iir);
373 I915_WRITE(GTIIR, gt_iir);
374 I915_WRITE(DEIIR, de_iir);
375
376done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000377 I915_WRITE(DEIER, de_ier);
378 (void)I915_READ(DEIER);
379
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800380 return ret;
381}
382
Jesse Barnes8a905232009-07-11 16:48:03 -0400383/**
384 * i915_error_work_func - do process context error handling work
385 * @work: work struct
386 *
387 * Fire an error uevent so userspace can see that a hang or error
388 * was detected.
389 */
390static void i915_error_work_func(struct work_struct *work)
391{
392 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
393 error_work);
394 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400395 char *error_event[] = { "ERROR=1", NULL };
396 char *reset_event[] = { "RESET=1", NULL };
397 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400398
Ben Gamarif316a422009-09-14 17:48:46 -0400399 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400400
Ben Gamariba1234d2009-09-14 17:48:47 -0400401 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100402 DRM_DEBUG_DRIVER("resetting chip\n");
403 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
404 if (!i915_reset(dev, GRDOM_RENDER)) {
405 atomic_set(&dev_priv->mm.wedged, 0);
406 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400407 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100408 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400409 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400410}
411
Chris Wilson3bd3c932010-08-19 08:19:30 +0100412#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000413static struct drm_i915_error_object *
414i915_error_object_create(struct drm_device *dev,
415 struct drm_gem_object *src)
416{
Chris Wilsone56660d2010-08-07 11:01:26 +0100417 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000418 struct drm_i915_error_object *dst;
419 struct drm_i915_gem_object *src_priv;
420 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100421 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000422
423 if (src == NULL)
424 return NULL;
425
Daniel Vetter23010e42010-03-08 13:35:02 +0100426 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000427 if (src_priv->pages == NULL)
428 return NULL;
429
430 page_count = src->size / PAGE_SIZE;
431
432 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
433 if (dst == NULL)
434 return NULL;
435
Chris Wilsone56660d2010-08-07 11:01:26 +0100436 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000437 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700438 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100439 void __iomem *s;
440 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700441
Chris Wilsone56660d2010-08-07 11:01:26 +0100442 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000443 if (d == NULL)
444 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100445
Andrew Morton788885a2010-05-11 14:07:05 -0700446 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100447 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
448 reloc_offset,
449 KM_IRQ0);
450 memcpy_fromio(d, s, PAGE_SIZE);
451 io_mapping_unmap_atomic(s, KM_IRQ0);
Andrew Morton788885a2010-05-11 14:07:05 -0700452 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100453
Chris Wilson9df30792010-02-18 10:24:56 +0000454 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100455
456 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000457 }
458 dst->page_count = page_count;
459 dst->gtt_offset = src_priv->gtt_offset;
460
461 return dst;
462
463unwind:
464 while (page--)
465 kfree(dst->pages[page]);
466 kfree(dst);
467 return NULL;
468}
469
470static void
471i915_error_object_free(struct drm_i915_error_object *obj)
472{
473 int page;
474
475 if (obj == NULL)
476 return;
477
478 for (page = 0; page < obj->page_count; page++)
479 kfree(obj->pages[page]);
480
481 kfree(obj);
482}
483
484static void
485i915_error_state_free(struct drm_device *dev,
486 struct drm_i915_error_state *error)
487{
488 i915_error_object_free(error->batchbuffer[0]);
489 i915_error_object_free(error->batchbuffer[1]);
490 i915_error_object_free(error->ringbuffer);
491 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100492 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000493 kfree(error);
494}
495
496static u32
497i915_get_bbaddr(struct drm_device *dev, u32 *ring)
498{
499 u32 cmd;
500
501 if (IS_I830(dev) || IS_845G(dev))
502 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100503 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000504 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
505 MI_BATCH_NON_SECURE_I965);
506 else
507 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
508
509 return ring[0] == cmd ? ring[1] : 0;
510}
511
512static u32
513i915_ringbuffer_last_batch(struct drm_device *dev)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 u32 head, bbaddr;
517 u32 *ring;
518
519 /* Locate the current position in the ringbuffer and walk back
520 * to find the most recently dispatched batch buffer.
521 */
522 bbaddr = 0;
523 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700524 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000525
Eric Anholtd3301d82010-05-21 13:55:54 -0700526 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000527 bbaddr = i915_get_bbaddr(dev, ring);
528 if (bbaddr)
529 break;
530 }
531
532 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800533 ring = (u32 *)(dev_priv->render_ring.virtual_start
534 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700535 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000536 bbaddr = i915_get_bbaddr(dev, ring);
537 if (bbaddr)
538 break;
539 }
540 }
541
542 return bbaddr;
543}
544
Jesse Barnes8a905232009-07-11 16:48:03 -0400545/**
546 * i915_capture_error_state - capture an error record for later analysis
547 * @dev: drm device
548 *
549 * Should be called when an error is detected (either a hang or an error
550 * interrupt) to capture error state from the time of the error. Fills
551 * out a structure which becomes available in debugfs for user level tools
552 * to pick up.
553 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700554static void i915_capture_error_state(struct drm_device *dev)
555{
556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000557 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000559 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700560 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 u32 bbaddr;
562 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700563
564 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000565 error = dev_priv->first_error;
566 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
567 if (error)
568 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700569
570 error = kmalloc(sizeof(*error), GFP_ATOMIC);
571 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000572 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
573 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700574 }
575
Chris Wilson2fa772f2010-10-01 13:23:27 +0100576 DRM_DEBUG_DRIVER("generating error event\n");
577
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100578 error->seqno =
Chris Wilson2fa772f2010-10-01 13:23:27 +0100579 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700580 error->eir = I915_READ(EIR);
581 error->pgtbl_er = I915_READ(PGTBL_ER);
582 error->pipeastat = I915_READ(PIPEASTAT);
583 error->pipebstat = I915_READ(PIPEBSTAT);
584 error->instpm = I915_READ(INSTPM);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100585 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700586 error->ipeir = I915_READ(IPEIR);
587 error->ipehr = I915_READ(IPEHR);
588 error->instdone = I915_READ(INSTDONE);
589 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000590 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700591 } else {
592 error->ipeir = I915_READ(IPEIR_I965);
593 error->ipehr = I915_READ(IPEHR_I965);
594 error->instdone = I915_READ(INSTDONE_I965);
595 error->instps = I915_READ(INSTPS);
596 error->instdone1 = I915_READ(INSTDONE1);
597 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000598 error->bbaddr = I915_READ64(BB_ADDR);
599 }
600
601 bbaddr = i915_ringbuffer_last_batch(dev);
602
603 /* Grab the current batchbuffer, most likely to have crashed. */
604 batchbuffer[0] = NULL;
605 batchbuffer[1] = NULL;
606 count = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800607 list_for_each_entry(obj_priv,
608 &dev_priv->render_ring.active_list, list) {
609
Daniel Vettera8089e82010-04-09 19:05:09 +0000610 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000611
612 if (batchbuffer[0] == NULL &&
613 bbaddr >= obj_priv->gtt_offset &&
614 bbaddr < obj_priv->gtt_offset + obj->size)
615 batchbuffer[0] = obj;
616
617 if (batchbuffer[1] == NULL &&
618 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100619 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000620 batchbuffer[1] = obj;
621
622 count++;
623 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100624 /* Scan the other lists for completeness for those bizarre errors. */
625 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
626 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
627 struct drm_gem_object *obj = &obj_priv->base;
628
629 if (batchbuffer[0] == NULL &&
630 bbaddr >= obj_priv->gtt_offset &&
631 bbaddr < obj_priv->gtt_offset + obj->size)
632 batchbuffer[0] = obj;
633
634 if (batchbuffer[1] == NULL &&
635 error->acthd >= obj_priv->gtt_offset &&
636 error->acthd < obj_priv->gtt_offset + obj->size)
637 batchbuffer[1] = obj;
638
639 if (batchbuffer[0] && batchbuffer[1])
640 break;
641 }
642 }
643 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
644 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
645 struct drm_gem_object *obj = &obj_priv->base;
646
647 if (batchbuffer[0] == NULL &&
648 bbaddr >= obj_priv->gtt_offset &&
649 bbaddr < obj_priv->gtt_offset + obj->size)
650 batchbuffer[0] = obj;
651
652 if (batchbuffer[1] == NULL &&
653 error->acthd >= obj_priv->gtt_offset &&
654 error->acthd < obj_priv->gtt_offset + obj->size)
655 batchbuffer[1] = obj;
656
657 if (batchbuffer[0] && batchbuffer[1])
658 break;
659 }
660 }
Chris Wilson9df30792010-02-18 10:24:56 +0000661
662 /* We need to copy these to an anonymous buffer as the simplest
663 * method to avoid being overwritten by userpace.
664 */
665 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100666 if (batchbuffer[1] != batchbuffer[0])
667 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
668 else
669 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000670
671 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800672 error->ringbuffer = i915_error_object_create(dev,
673 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000674
675 /* Record buffers on the active list. */
676 error->active_bo = NULL;
677 error->active_bo_count = 0;
678
679 if (count)
680 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
681 GFP_ATOMIC);
682
683 if (error->active_bo) {
684 int i = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800685 list_for_each_entry(obj_priv,
686 &dev_priv->render_ring.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000687 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000688
689 error->active_bo[i].size = obj->size;
690 error->active_bo[i].name = obj->name;
691 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
692 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
693 error->active_bo[i].read_domains = obj->read_domains;
694 error->active_bo[i].write_domain = obj->write_domain;
695 error->active_bo[i].fence_reg = obj_priv->fence_reg;
696 error->active_bo[i].pinned = 0;
697 if (obj_priv->pin_count > 0)
698 error->active_bo[i].pinned = 1;
699 if (obj_priv->user_pin_count > 0)
700 error->active_bo[i].pinned = -1;
701 error->active_bo[i].tiling = obj_priv->tiling_mode;
702 error->active_bo[i].dirty = obj_priv->dirty;
703 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
704
705 if (++i == count)
706 break;
707 }
708 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700709 }
710
Jesse Barnes8a905232009-07-11 16:48:03 -0400711 do_gettimeofday(&error->time);
712
Chris Wilson6ef3d422010-08-04 20:26:07 +0100713 error->overlay = intel_overlay_capture_error_state(dev);
714
Chris Wilson9df30792010-02-18 10:24:56 +0000715 spin_lock_irqsave(&dev_priv->error_lock, flags);
716 if (dev_priv->first_error == NULL) {
717 dev_priv->first_error = error;
718 error = NULL;
719 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700720 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000721
722 if (error)
723 i915_error_state_free(dev, error);
724}
725
726void i915_destroy_error_state(struct drm_device *dev)
727{
728 struct drm_i915_private *dev_priv = dev->dev_private;
729 struct drm_i915_error_state *error;
730
731 spin_lock(&dev_priv->error_lock);
732 error = dev_priv->first_error;
733 dev_priv->first_error = NULL;
734 spin_unlock(&dev_priv->error_lock);
735
736 if (error)
737 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700738}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100739#else
740#define i915_capture_error_state(x)
741#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700742
Chris Wilson35aed2e2010-05-27 13:18:12 +0100743static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400744{
745 struct drm_i915_private *dev_priv = dev->dev_private;
746 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400747
Chris Wilson35aed2e2010-05-27 13:18:12 +0100748 if (!eir)
749 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400750
751 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
752 eir);
753
754 if (IS_G4X(dev)) {
755 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
756 u32 ipeir = I915_READ(IPEIR_I965);
757
758 printk(KERN_ERR " IPEIR: 0x%08x\n",
759 I915_READ(IPEIR_I965));
760 printk(KERN_ERR " IPEHR: 0x%08x\n",
761 I915_READ(IPEHR_I965));
762 printk(KERN_ERR " INSTDONE: 0x%08x\n",
763 I915_READ(INSTDONE_I965));
764 printk(KERN_ERR " INSTPS: 0x%08x\n",
765 I915_READ(INSTPS));
766 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
767 I915_READ(INSTDONE1));
768 printk(KERN_ERR " ACTHD: 0x%08x\n",
769 I915_READ(ACTHD_I965));
770 I915_WRITE(IPEIR_I965, ipeir);
771 (void)I915_READ(IPEIR_I965);
772 }
773 if (eir & GM45_ERROR_PAGE_TABLE) {
774 u32 pgtbl_err = I915_READ(PGTBL_ER);
775 printk(KERN_ERR "page table error\n");
776 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
777 pgtbl_err);
778 I915_WRITE(PGTBL_ER, pgtbl_err);
779 (void)I915_READ(PGTBL_ER);
780 }
781 }
782
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100783 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400784 if (eir & I915_ERROR_PAGE_TABLE) {
785 u32 pgtbl_err = I915_READ(PGTBL_ER);
786 printk(KERN_ERR "page table error\n");
787 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
788 pgtbl_err);
789 I915_WRITE(PGTBL_ER, pgtbl_err);
790 (void)I915_READ(PGTBL_ER);
791 }
792 }
793
794 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100795 u32 pipea_stats = I915_READ(PIPEASTAT);
796 u32 pipeb_stats = I915_READ(PIPEBSTAT);
797
Jesse Barnes8a905232009-07-11 16:48:03 -0400798 printk(KERN_ERR "memory refresh error\n");
799 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
800 pipea_stats);
801 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
802 pipeb_stats);
803 /* pipestat has already been acked */
804 }
805 if (eir & I915_ERROR_INSTRUCTION) {
806 printk(KERN_ERR "instruction error\n");
807 printk(KERN_ERR " INSTPM: 0x%08x\n",
808 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100809 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400810 u32 ipeir = I915_READ(IPEIR);
811
812 printk(KERN_ERR " IPEIR: 0x%08x\n",
813 I915_READ(IPEIR));
814 printk(KERN_ERR " IPEHR: 0x%08x\n",
815 I915_READ(IPEHR));
816 printk(KERN_ERR " INSTDONE: 0x%08x\n",
817 I915_READ(INSTDONE));
818 printk(KERN_ERR " ACTHD: 0x%08x\n",
819 I915_READ(ACTHD));
820 I915_WRITE(IPEIR, ipeir);
821 (void)I915_READ(IPEIR);
822 } else {
823 u32 ipeir = I915_READ(IPEIR_I965);
824
825 printk(KERN_ERR " IPEIR: 0x%08x\n",
826 I915_READ(IPEIR_I965));
827 printk(KERN_ERR " IPEHR: 0x%08x\n",
828 I915_READ(IPEHR_I965));
829 printk(KERN_ERR " INSTDONE: 0x%08x\n",
830 I915_READ(INSTDONE_I965));
831 printk(KERN_ERR " INSTPS: 0x%08x\n",
832 I915_READ(INSTPS));
833 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
834 I915_READ(INSTDONE1));
835 printk(KERN_ERR " ACTHD: 0x%08x\n",
836 I915_READ(ACTHD_I965));
837 I915_WRITE(IPEIR_I965, ipeir);
838 (void)I915_READ(IPEIR_I965);
839 }
840 }
841
842 I915_WRITE(EIR, eir);
843 (void)I915_READ(EIR);
844 eir = I915_READ(EIR);
845 if (eir) {
846 /*
847 * some errors might have become stuck,
848 * mask them.
849 */
850 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
851 I915_WRITE(EMR, I915_READ(EMR) | eir);
852 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
853 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100854}
855
856/**
857 * i915_handle_error - handle an error interrupt
858 * @dev: drm device
859 *
860 * Do some basic checking of regsiter state at error interrupt time and
861 * dump it to the syslog. Also call i915_capture_error_state() to make
862 * sure we get a record and make it available in debugfs. Fire a uevent
863 * so userspace knows something bad happened (should trigger collection
864 * of a ring dump etc.).
865 */
866static void i915_handle_error(struct drm_device *dev, bool wedged)
867{
868 struct drm_i915_private *dev_priv = dev->dev_private;
869
870 i915_capture_error_state(dev);
871 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400872
Ben Gamariba1234d2009-09-14 17:48:47 -0400873 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100874 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400875 atomic_set(&dev_priv->mm.wedged, 1);
876
Ben Gamari11ed50e2009-09-14 17:48:45 -0400877 /*
878 * Wakeup waiting processes so they don't hang
879 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100880 wake_up_all(&dev_priv->render_ring.irq_queue);
881 if (HAS_BSD(dev))
882 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400883 }
884
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700885 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400886}
887
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100888static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
889{
890 drm_i915_private_t *dev_priv = dev->dev_private;
891 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
893 struct drm_i915_gem_object *obj_priv;
894 struct intel_unpin_work *work;
895 unsigned long flags;
896 bool stall_detected;
897
898 /* Ignore early vblank irqs */
899 if (intel_crtc == NULL)
900 return;
901
902 spin_lock_irqsave(&dev->event_lock, flags);
903 work = intel_crtc->unpin_work;
904
905 if (work == NULL || work->pending || !work->enable_stall_check) {
906 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
907 spin_unlock_irqrestore(&dev->event_lock, flags);
908 return;
909 }
910
911 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
912 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100913 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100914 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
915 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
916 } else {
917 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
918 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
919 crtc->y * crtc->fb->pitch +
920 crtc->x * crtc->fb->bits_per_pixel/8);
921 }
922
923 spin_unlock_irqrestore(&dev->event_lock, flags);
924
925 if (stall_detected) {
926 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
927 intel_prepare_page_flip(dev, intel_crtc->plane);
928 }
929}
930
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
932{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000933 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000935 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800936 u32 iir, new_iir;
937 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800938 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700939 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800940 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800941 int irq_received;
942 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800943 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000944
Eric Anholt630681d2008-10-06 15:14:12 -0700945 atomic_inc(&dev_priv->irq_received);
946
Eric Anholtbad720f2009-10-22 16:11:14 -0700947 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500948 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800949
Eric Anholted4cb412008-07-29 12:10:39 -0700950 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000951
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100952 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700953 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700954 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700955 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Keith Packard05eff842008-11-19 14:03:05 -0800957 for (;;) {
958 irq_received = iir != 0;
959
960 /* Can't rely on pipestat interrupt bit in iir as it might
961 * have been cleared after the pipestat interrupt was received.
962 * It doesn't set the bit in iir again, but it still produces
963 * interrupts (for non-MSI).
964 */
965 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
966 pipea_stats = I915_READ(PIPEASTAT);
967 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800968
Jesse Barnes8a905232009-07-11 16:48:03 -0400969 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400970 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400971
Eric Anholtcdfbc412008-11-04 15:50:30 -0800972 /*
973 * Clear the PIPE(A|B)STAT regs before the IIR
974 */
Keith Packard05eff842008-11-19 14:03:05 -0800975 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800976 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800977 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800978 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800979 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800980 }
Keith Packard7c463582008-11-04 02:03:27 -0800981
Keith Packard05eff842008-11-19 14:03:05 -0800982 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800983 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800984 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800985 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800986 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800987 }
Keith Packard05eff842008-11-19 14:03:05 -0800988 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
989
990 if (!irq_received)
991 break;
992
993 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Jesse Barnes5ca58282009-03-31 14:11:15 -0700995 /* Consume port. Then clear IIR or we'll miss events */
996 if ((I915_HAS_HOTPLUG(dev)) &&
997 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
998 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
999
Zhao Yakui44d98a62009-10-09 11:39:40 +08001000 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001001 hotplug_status);
1002 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001003 queue_work(dev_priv->wq,
1004 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005
1006 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1007 I915_READ(PORT_HOTPLUG_STAT);
1008 }
1009
Eric Anholtcdfbc412008-11-04 15:50:30 -08001010 I915_WRITE(IIR, iir);
1011 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001012
Dave Airlie7c1c2872008-11-28 14:22:24 +10001013 if (dev->primary->master) {
1014 master_priv = dev->primary->master->driver_priv;
1015 if (master_priv->sarea_priv)
1016 master_priv->sarea_priv->last_dispatch =
1017 READ_BREADCRUMB(dev_priv);
1018 }
Keith Packard7c463582008-11-04 02:03:27 -08001019
Eric Anholtcdfbc412008-11-04 15:50:30 -08001020 if (iir & I915_USER_INTERRUPT) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001021 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001022 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001023 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001024 wake_up_all(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -04001025 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001026 mod_timer(&dev_priv->hangcheck_timer,
1027 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Eric Anholtcdfbc412008-11-04 15:50:30 -08001028 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001029
Zou Nan haid1b851f2010-05-21 09:08:57 +08001030 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001031 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001032
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001033 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001034 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001035 if (dev_priv->flip_pending_is_done)
1036 intel_finish_page_flip_plane(dev, 0);
1037 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001038
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001039 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001040 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001041 if (dev_priv->flip_pending_is_done)
1042 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001043 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001044
Keith Packard05eff842008-11-19 14:03:05 -08001045 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001046 vblank++;
1047 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001048 if (!dev_priv->flip_pending_is_done) {
1049 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001050 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001051 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001052 }
Eric Anholt673a3942008-07-30 12:06:12 -07001053
Keith Packard05eff842008-11-19 14:03:05 -08001054 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001055 vblank++;
1056 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001057 if (!dev_priv->flip_pending_is_done) {
1058 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001059 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001060 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001061 }
Keith Packard7c463582008-11-04 02:03:27 -08001062
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001063 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1064 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001065 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001066 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001067
Eric Anholtcdfbc412008-11-04 15:50:30 -08001068 /* With MSI, interrupts are only generated when iir
1069 * transitions from zero to nonzero. If another bit got
1070 * set while we were handling the existing iir bits, then
1071 * we would never get another interrupt.
1072 *
1073 * This is fine on non-MSI as well, as if we hit this path
1074 * we avoid exiting the interrupt handler only to generate
1075 * another one.
1076 *
1077 * Note that for MSI this could cause a stray interrupt report
1078 * if an interrupt landed in the time between writing IIR and
1079 * the posting read. This should be rare enough to never
1080 * trigger the 99% of 100,000 interrupts test for disabling
1081 * stray interrupts.
1082 */
1083 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001084 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001085
Keith Packard05eff842008-11-19 14:03:05 -08001086 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087}
1088
Dave Airlieaf6061a2008-05-07 12:15:39 +10001089static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090{
1091 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001092 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
1094 i915_kernel_lost_context(dev);
1095
Zhao Yakui44d98a62009-10-09 11:39:40 +08001096 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001098 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001099 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001100 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001101 if (master_priv->sarea_priv)
1102 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001103
Keith Packard0baf8232008-11-08 11:44:14 +10001104 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001105 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001106 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001107 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001108 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001110
Alan Hourihanec29b6692006-08-12 16:29:24 +10001111 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112}
1113
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001114void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1115{
1116 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001117 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001118
1119 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001121
1122 dev_priv->trace_irq_seqno = seqno;
1123}
1124
Dave Airlie84b1fd12007-07-11 15:53:27 +10001125static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
1127 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001128 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001130 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Zhao Yakui44d98a62009-10-09 11:39:40 +08001132 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 READ_BREADCRUMB(dev_priv));
1134
Eric Anholted4cb412008-07-29 12:10:39 -07001135 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001136 if (master_priv->sarea_priv)
1137 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Dave Airlie7c1c2872008-11-28 14:22:24 +10001141 if (master_priv->sarea_priv)
1142 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001144 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001145 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001147 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Eric Anholt20caafa2007-08-25 19:22:43 +10001149 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001150 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1152 }
1153
Dave Airlieaf6061a2008-05-07 12:15:39 +10001154 return ret;
1155}
1156
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157/* Needs the lock as it touches the ring.
1158 */
Eric Anholtc153f452007-09-03 12:06:45 +10001159int i915_irq_emit(struct drm_device *dev, void *data,
1160 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001163 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 int result;
1165
Eric Anholtd3301d82010-05-21 13:55:54 -07001166 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001167 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001168 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 }
Eric Anholt299eb932009-02-24 22:14:12 -08001170
1171 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1172
Eric Anholt546b0972008-09-01 16:45:29 -07001173 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001175 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Eric Anholtc153f452007-09-03 12:06:45 +10001177 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001179 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 }
1181
1182 return 0;
1183}
1184
1185/* Doesn't need the hardware lock.
1186 */
Eric Anholtc153f452007-09-03 12:06:45 +10001187int i915_irq_wait(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001191 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001194 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001195 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 }
1197
Eric Anholtc153f452007-09-03 12:06:45 +10001198 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199}
1200
Keith Packard42f52ef2008-10-18 19:39:29 -07001201/* Called from drm generic code, passed 'crtc' which
1202 * we use as a pipe index
1203 */
1204int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001205{
1206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001207 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001208
Chris Wilson5eddb702010-09-11 13:48:45 +01001209 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001210 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001211
Keith Packarde9d21d72008-10-16 11:31:38 -07001212 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001213 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001214 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1215 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001216 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001217 i915_enable_pipestat(dev_priv, pipe,
1218 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001219 else
Keith Packard7c463582008-11-04 02:03:27 -08001220 i915_enable_pipestat(dev_priv, pipe,
1221 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001222 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001223 return 0;
1224}
1225
Keith Packard42f52ef2008-10-18 19:39:29 -07001226/* Called from drm generic code, passed 'crtc' which
1227 * we use as a pipe index
1228 */
1229void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001230{
1231 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001232 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001233
Keith Packarde9d21d72008-10-16 11:31:38 -07001234 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001235 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001236 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1237 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1238 else
1239 i915_disable_pipestat(dev_priv, pipe,
1240 PIPE_VBLANK_INTERRUPT_ENABLE |
1241 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001242 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001243}
1244
Jesse Barnes79e53942008-11-07 14:24:08 -08001245void i915_enable_interrupt (struct drm_device *dev)
1246{
1247 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001248
Eric Anholtbad720f2009-10-22 16:11:14 -07001249 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001250 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001251 dev_priv->irq_enabled = 1;
1252}
1253
1254
Dave Airlie702880f2006-06-24 17:07:34 +10001255/* Set the vblank monitor pipe
1256 */
Eric Anholtc153f452007-09-03 12:06:45 +10001257int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001259{
Dave Airlie702880f2006-06-24 17:07:34 +10001260 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001261
1262 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001263 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001264 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001265 }
1266
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001267 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001268}
1269
Eric Anholtc153f452007-09-03 12:06:45 +10001270int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1271 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001272{
Dave Airlie702880f2006-06-24 17:07:34 +10001273 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001274 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001275
1276 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001277 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001278 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001279 }
1280
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001281 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001282
Dave Airlie702880f2006-06-24 17:07:34 +10001283 return 0;
1284}
1285
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001286/**
1287 * Schedule buffer swap at given vertical blank.
1288 */
Eric Anholtc153f452007-09-03 12:06:45 +10001289int i915_vblank_swap(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001291{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001292 /* The delayed swap mechanism was fundamentally racy, and has been
1293 * removed. The model was that the client requested a delayed flip/swap
1294 * from the kernel, then waited for vblank before continuing to perform
1295 * rendering. The problem was that the kernel might wake the client
1296 * up before it dispatched the vblank swap (since the lock has to be
1297 * held while touching the ringbuffer), in which case the client would
1298 * clear and start the next frame before the swap occurred, and
1299 * flicker would occur in addition to likely missing the vblank.
1300 *
1301 * In the absence of this ioctl, userland falls back to a correct path
1302 * of waiting for a vblank, then dispatching the swap on its own.
1303 * Context switching to userland and back is plenty fast enough for
1304 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001305 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001306 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001307}
1308
Chris Wilson995b6762010-08-20 13:23:26 +01001309static struct drm_i915_gem_request *
Zou Nan hai852835f2010-05-21 09:08:56 +08001310i915_get_tail_request(struct drm_device *dev)
1311{
Ben Gamarif65d9422009-09-14 17:48:44 -04001312 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001313 return list_entry(dev_priv->render_ring.request_list.prev,
1314 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001315}
1316
1317/**
1318 * This is called when the chip hasn't reported back with completed
1319 * batchbuffers in a long time. The first time this is called we simply record
1320 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1321 * again, we assume the chip is wedged and try to fix it.
1322 */
1323void i915_hangcheck_elapsed(unsigned long data)
1324{
1325 struct drm_device *dev = (struct drm_device *)data;
1326 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001327 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001328
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001329 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001330 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001331 instdone = I915_READ(INSTDONE);
1332 instdone1 = 0;
1333 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001334 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001335 instdone = I915_READ(INSTDONE_I965);
1336 instdone1 = I915_READ(INSTDONE1);
1337 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001338
1339 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001340 if (list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001341 i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
1342 i915_get_tail_request(dev)->seqno)) {
Chris Wilson7839d952010-09-09 00:02:03 +01001343 bool missed_wakeup = false;
1344
Ben Gamarif65d9422009-09-14 17:48:44 -04001345 dev_priv->hangcheck_count = 0;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001346
1347 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson7839d952010-09-09 00:02:03 +01001348 if (dev_priv->render_ring.waiting_gem_seqno &&
1349 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001350 wake_up_all(&dev_priv->render_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001351 missed_wakeup = true;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001352 }
Chris Wilson7839d952010-09-09 00:02:03 +01001353
1354 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1355 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001356 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001357 missed_wakeup = true;
1358 }
1359
1360 if (missed_wakeup)
1361 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
Ben Gamarif65d9422009-09-14 17:48:44 -04001362 return;
1363 }
1364
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001365 if (dev_priv->last_acthd == acthd &&
1366 dev_priv->last_instdone == instdone &&
1367 dev_priv->last_instdone1 == instdone1) {
1368 if (dev_priv->hangcheck_count++ > 1) {
1369 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001370
1371 if (!IS_GEN2(dev)) {
1372 /* Is the chip hanging on a WAIT_FOR_EVENT?
1373 * If so we can simply poke the RB_WAIT bit
1374 * and break the hang. This should work on
1375 * all but the second generation chipsets.
1376 */
1377 u32 tmp = I915_READ(PRB0_CTL);
1378 if (tmp & RING_WAIT) {
1379 I915_WRITE(PRB0_CTL, tmp);
1380 POSTING_READ(PRB0_CTL);
1381 goto out;
1382 }
1383 }
1384
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001385 i915_handle_error(dev, true);
1386 return;
1387 }
1388 } else {
1389 dev_priv->hangcheck_count = 0;
1390
1391 dev_priv->last_acthd = acthd;
1392 dev_priv->last_instdone = instdone;
1393 dev_priv->last_instdone1 = instdone1;
1394 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001395
Chris Wilson8c80b592010-08-08 20:38:12 +01001396out:
Ben Gamarif65d9422009-09-14 17:48:44 -04001397 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001398 mod_timer(&dev_priv->hangcheck_timer,
1399 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001400}
1401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402/* drm_dma.h hooks
1403*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001404static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001405{
1406 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1407
1408 I915_WRITE(HWSTAM, 0xeffe);
1409
1410 /* XXX hotplug from PCH */
1411
1412 I915_WRITE(DEIMR, 0xffffffff);
1413 I915_WRITE(DEIER, 0x0);
1414 (void) I915_READ(DEIER);
1415
1416 /* and GT */
1417 I915_WRITE(GTIMR, 0xffffffff);
1418 I915_WRITE(GTIER, 0x0);
1419 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001420
1421 /* south display irq */
1422 I915_WRITE(SDEIMR, 0xffffffff);
1423 I915_WRITE(SDEIER, 0x0);
1424 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001425}
1426
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001427static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001428{
1429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1430 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001431 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1432 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001433 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001434 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1435 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001436
1437 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001438 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001439
1440 /* should always can generate irq */
1441 I915_WRITE(DEIIR, I915_READ(DEIIR));
1442 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1443 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1444 (void) I915_READ(DEIER);
1445
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001446 if (IS_GEN6(dev))
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001447 render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001448
Zou Nan hai852835f2010-05-21 09:08:56 +08001449 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001450 dev_priv->gt_irq_enable_reg = render_mask;
1451
1452 I915_WRITE(GTIIR, I915_READ(GTIIR));
1453 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001454 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001455 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001456 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
1457 }
1458
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001459 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1460 (void) I915_READ(GTIER);
1461
Zhenyu Wangc6501562009-11-03 18:57:21 +00001462 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1463 dev_priv->pch_irq_enable_reg = hotplug_mask;
1464
1465 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1466 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1467 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1468 (void) I915_READ(SDEIER);
1469
Jesse Barnesf97108d2010-01-29 11:27:07 -08001470 if (IS_IRONLAKE_M(dev)) {
1471 /* Clear & enable PCU event interrupts */
1472 I915_WRITE(DEIIR, DE_PCU_EVENT);
1473 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1474 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1475 }
1476
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001477 return 0;
1478}
1479
Dave Airlie84b1fd12007-07-11 15:53:27 +10001480void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
1482 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1483
Jesse Barnes79e53942008-11-07 14:24:08 -08001484 atomic_set(&dev_priv->irq_received, 0);
1485
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001486 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001487 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001488
Eric Anholtbad720f2009-10-22 16:11:14 -07001489 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001490 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001491 return;
1492 }
1493
Jesse Barnes5ca58282009-03-31 14:11:15 -07001494 if (I915_HAS_HOTPLUG(dev)) {
1495 I915_WRITE(PORT_HOTPLUG_EN, 0);
1496 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1497 }
1498
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001499 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001500 I915_WRITE(PIPEASTAT, 0);
1501 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001502 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001503 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001504 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505}
1506
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001507/*
1508 * Must be called after intel_modeset_init or hotplug interrupts won't be
1509 * enabled correctly.
1510 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001511int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512{
1513 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001514 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001515 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001516
Zou Nan hai852835f2010-05-21 09:08:56 +08001517 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001518
Zou Nan haid1b851f2010-05-21 09:08:57 +08001519 if (HAS_BSD(dev))
1520 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1521
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001522 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001523
Eric Anholtbad720f2009-10-22 16:11:14 -07001524 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001525 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001526
Keith Packard7c463582008-11-04 02:03:27 -08001527 /* Unmask the interrupts that we always want on. */
1528 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001529
Keith Packard7c463582008-11-04 02:03:27 -08001530 dev_priv->pipestat[0] = 0;
1531 dev_priv->pipestat[1] = 0;
1532
Jesse Barnes5ca58282009-03-31 14:11:15 -07001533 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001534 /* Enable in IER... */
1535 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1536 /* and unmask in IMR */
1537 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1538 }
1539
1540 /*
1541 * Enable some error detection, note the instruction error mask
1542 * bit is reserved, so we leave it masked.
1543 */
1544 if (IS_G4X(dev)) {
1545 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1546 GM45_ERROR_MEM_PRIV |
1547 GM45_ERROR_CP_PRIV |
1548 I915_ERROR_MEMORY_REFRESH);
1549 } else {
1550 error_mask = ~(I915_ERROR_PAGE_TABLE |
1551 I915_ERROR_MEMORY_REFRESH);
1552 }
1553 I915_WRITE(EMR, error_mask);
1554
1555 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1556 I915_WRITE(IER, enable_mask);
1557 (void) I915_READ(IER);
1558
1559 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001560 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1561
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001562 /* Note HDMI and DP share bits */
1563 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1564 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1565 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1566 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1567 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1568 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1569 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1570 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1571 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1572 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001573 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001574 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001575
1576 /* Programming the CRT detection parameters tends
1577 to generate a spurious hotplug event about three
1578 seconds later. So just do it once.
1579 */
1580 if (IS_G4X(dev))
1581 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1582 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1583 }
1584
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001585 /* Ignore TV since it's buggy */
1586
Jesse Barnes5ca58282009-03-31 14:11:15 -07001587 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001588 }
1589
Chris Wilson3b617962010-08-24 09:02:58 +01001590 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001591
1592 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593}
1594
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001595static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001596{
1597 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1598 I915_WRITE(HWSTAM, 0xffffffff);
1599
1600 I915_WRITE(DEIMR, 0xffffffff);
1601 I915_WRITE(DEIER, 0x0);
1602 I915_WRITE(DEIIR, I915_READ(DEIIR));
1603
1604 I915_WRITE(GTIMR, 0xffffffff);
1605 I915_WRITE(GTIER, 0x0);
1606 I915_WRITE(GTIIR, I915_READ(GTIIR));
1607}
1608
Dave Airlie84b1fd12007-07-11 15:53:27 +10001609void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
1611 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001612
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 if (!dev_priv)
1614 return;
1615
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001616 dev_priv->vblank_pipe = 0;
1617
Eric Anholtbad720f2009-10-22 16:11:14 -07001618 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001619 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001620 return;
1621 }
1622
Jesse Barnes5ca58282009-03-31 14:11:15 -07001623 if (I915_HAS_HOTPLUG(dev)) {
1624 I915_WRITE(PORT_HOTPLUG_EN, 0);
1625 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1626 }
1627
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001628 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001629 I915_WRITE(PIPEASTAT, 0);
1630 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001631 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001632 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001633
Keith Packard7c463582008-11-04 02:03:27 -08001634 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1635 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1636 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637}