blob: edbca03df60c7b62467aa93ebccea7e7810b58b7 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010052void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
Felipe Balbi8300dd22011-10-18 13:54:01 +030061
Felipe Balbicf6d8672016-04-14 15:03:39 +030062u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
63{
64 struct dwc3 *dwc = dep->dwc;
65 u32 reg;
66
67 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
68 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
69 DWC3_GDBGFIFOSPACE_TYPE(type));
70
71 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
72
73 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
74}
75
Felipe Balbi72246da2011-08-19 18:10:58 +030076/**
77 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
78 * @dwc: pointer to our context structure
79 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053080static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030081{
82 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +020083 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053084 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030085
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030086 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053088 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
Felipe Balbi72246da2011-08-19 18:10:58 +030097
Felipe Balbif59dcab2016-03-11 10:51:52 +020098 /*
99 * We're resetting only the device side because, if we're in host mode,
100 * XHCI driver will reset the host block. If dwc3 was configured for
101 * host-only mode, then we can return early.
102 */
103 if (dwc->dr_mode == USB_DR_MODE_HOST)
104 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300105
Felipe Balbif59dcab2016-03-11 10:51:52 +0200106 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
107 reg |= DWC3_DCTL_CSFTRST;
108 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300109
Felipe Balbif59dcab2016-03-11 10:51:52 +0200110 do {
111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 if (!(reg & DWC3_DCTL_CSFTRST))
113 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530114
Felipe Balbif59dcab2016-03-11 10:51:52 +0200115 udelay(1);
116 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530117
Felipe Balbif59dcab2016-03-11 10:51:52 +0200118 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300119}
120
121/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300122 * dwc3_soft_reset - Issue soft reset
123 * @dwc: Pointer to our controller context structure
124 */
125static int dwc3_soft_reset(struct dwc3 *dwc)
126{
127 unsigned long timeout;
128 u32 reg;
129
130 timeout = jiffies + msecs_to_jiffies(500);
131 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
132 do {
133 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
134 if (!(reg & DWC3_DCTL_CSFTRST))
135 break;
136
137 if (time_after(jiffies, timeout)) {
138 dev_err(dwc->dev, "Reset Timed Out\n");
139 return -ETIMEDOUT;
140 }
141
142 cpu_relax();
143 } while (true);
144
145 return 0;
146}
147
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530148/*
149 * dwc3_frame_length_adjustment - Adjusts frame length if required
150 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530151 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300152static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530153{
154 u32 reg;
155 u32 dft;
156
157 if (dwc->revision < DWC3_REVISION_250A)
158 return;
159
Felipe Balbibcdb3272016-05-16 10:42:23 +0300160 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530161 return;
162
163 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
164 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300165 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530166 "request value same as default, ignoring\n")) {
167 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300168 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530169 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
170 }
171}
172
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 * dwc3_free_one_event_buffer - Frees one event buffer
175 * @dwc: Pointer to our controller context structure
176 * @evt: Pointer to event buffer to be freed
177 */
178static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
179 struct dwc3_event_buffer *evt)
180{
181 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300182}
183
184/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800185 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 * @dwc: Pointer to our controller context structure
187 * @length: size of the event buffer
188 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800189 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300190 * otherwise ERR_PTR(errno).
191 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200192static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
193 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300194{
195 struct dwc3_event_buffer *evt;
196
Felipe Balbi380f0d22012-10-11 13:48:36 +0300197 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 if (!evt)
199 return ERR_PTR(-ENOMEM);
200
201 evt->dwc = dwc;
202 evt->length = length;
203 evt->buf = dma_alloc_coherent(dwc->dev, length,
204 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200205 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300207
208 return evt;
209}
210
211/**
212 * dwc3_free_event_buffers - frees all allocated event buffers
213 * @dwc: Pointer to our controller context structure
214 */
215static void dwc3_free_event_buffers(struct dwc3 *dwc)
216{
217 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
Felipe Balbi696c8b12016-03-30 09:37:03 +0300219 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300220 if (evt)
221 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300222}
223
224/**
225 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800226 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300227 * @length: size of event buffer
228 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800229 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 * may contain some buffers allocated but not all which were requested.
231 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500232static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300234 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300235
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300236 evt = dwc3_alloc_one_event_buffer(dwc, length);
237 if (IS_ERR(evt)) {
238 dev_err(dwc->dev, "can't allocate event buffer\n");
239 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300241 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
243 return 0;
244}
245
246/**
247 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800248 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300249 *
250 * Returns 0 on success otherwise negative errno.
251 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300252static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300253{
254 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300255
Felipe Balbi696c8b12016-03-30 09:37:03 +0300256 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300257 dwc3_trace(trace_dwc3_core,
258 "Event buf %p dma %08llx length %d\n",
259 evt->buf, (unsigned long long) evt->dma,
260 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300261
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300262 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300263
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300264 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
265 lower_32_bits(evt->dma));
266 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
267 upper_32_bits(evt->dma));
268 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
269 DWC3_GEVNTSIZ_SIZE(evt->length));
270 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 return 0;
273}
274
275static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
276{
277 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi696c8b12016-03-30 09:37:03 +0300279 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300280
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300281 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300282
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300283 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
284 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
285 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
286 | DWC3_GEVNTSIZ_SIZE(0));
287 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300288}
289
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600290static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
291{
292 if (!dwc->has_hibernation)
293 return 0;
294
295 if (!dwc->nr_scratch)
296 return 0;
297
298 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
299 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
300 if (!dwc->scratchbuf)
301 return -ENOMEM;
302
303 return 0;
304}
305
306static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
307{
308 dma_addr_t scratch_addr;
309 u32 param;
310 int ret;
311
312 if (!dwc->has_hibernation)
313 return 0;
314
315 if (!dwc->nr_scratch)
316 return 0;
317
318 /* should never fall here */
319 if (!WARN_ON(dwc->scratchbuf))
320 return 0;
321
322 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
323 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
324 DMA_BIDIRECTIONAL);
325 if (dma_mapping_error(dwc->dev, scratch_addr)) {
326 dev_err(dwc->dev, "failed to map scratch buffer\n");
327 ret = -EFAULT;
328 goto err0;
329 }
330
331 dwc->scratch_addr = scratch_addr;
332
333 param = lower_32_bits(scratch_addr);
334
335 ret = dwc3_send_gadget_generic_command(dwc,
336 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
337 if (ret < 0)
338 goto err1;
339
340 param = upper_32_bits(scratch_addr);
341
342 ret = dwc3_send_gadget_generic_command(dwc,
343 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
344 if (ret < 0)
345 goto err1;
346
347 return 0;
348
349err1:
350 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
351 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
352
353err0:
354 return ret;
355}
356
357static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
358{
359 if (!dwc->has_hibernation)
360 return;
361
362 if (!dwc->nr_scratch)
363 return;
364
365 /* should never fall here */
366 if (!WARN_ON(dwc->scratchbuf))
367 return;
368
369 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
370 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
371 kfree(dwc->scratchbuf);
372}
373
Felipe Balbi789451f62011-05-05 15:53:10 +0300374static void dwc3_core_num_eps(struct dwc3 *dwc)
375{
376 struct dwc3_hwparams *parms = &dwc->hwparams;
377
378 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
379 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
380
Felipe Balbi73815282015-01-27 13:48:14 -0600381 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300382 dwc->num_in_eps, dwc->num_out_eps);
383}
384
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500385static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300386{
387 struct dwc3_hwparams *parms = &dwc->hwparams;
388
389 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
390 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
391 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
392 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
393 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
394 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
395 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
396 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
397 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
398}
399
Felipe Balbi72246da2011-08-19 18:10:58 +0300400/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800401 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
402 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300403 *
404 * Returns 0 on success. The USB PHY interfaces are configured but not
405 * initialized. The PHY interfaces and the PHYs get initialized together with
406 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800407 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300408static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800409{
410 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300411 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800412
413 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
414
Huang Rui2164a472014-10-28 19:54:35 +0800415 /*
416 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
417 * to '0' during coreConsultant configuration. So default value
418 * will be '0' when the core is reset. Application needs to set it
419 * to '1' after the core initialization is completed.
420 */
421 if (dwc->revision > DWC3_REVISION_194A)
422 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
423
Huang Ruib5a65c42014-10-28 19:54:28 +0800424 if (dwc->u2ss_inp3_quirk)
425 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
426
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530427 if (dwc->dis_rxdet_inp3_quirk)
428 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
429
Huang Ruidf31f5b2014-10-28 19:54:29 +0800430 if (dwc->req_p1p2p3_quirk)
431 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
432
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800433 if (dwc->del_p1p2p3_quirk)
434 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
435
Huang Rui41c06ff2014-10-28 19:54:31 +0800436 if (dwc->del_phy_power_chg_quirk)
437 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
438
Huang Ruifb67afc2014-10-28 19:54:32 +0800439 if (dwc->lfps_filter_quirk)
440 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
441
Huang Rui14f4ac52014-10-28 19:54:33 +0800442 if (dwc->rx_detect_poll_quirk)
443 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
444
Huang Rui6b6a0c92014-10-31 11:11:12 +0800445 if (dwc->tx_de_emphasis_quirk)
446 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
447
Felipe Balbicd72f892014-11-06 11:31:00 -0600448 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800449 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
450
Huang Ruib5a65c42014-10-28 19:54:28 +0800451 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
452
Huang Rui2164a472014-10-28 19:54:35 +0800453 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
454
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300455 /* Select the HS PHY interface */
456 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
457 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500458 if (dwc->hsphy_interface &&
459 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300460 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300461 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500462 } else if (dwc->hsphy_interface &&
463 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300464 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300465 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300466 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300467 /* Relying on default value. */
468 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
469 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300470 }
471 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300472 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
473 /* Making sure the interface and PHY are operational */
474 ret = dwc3_soft_reset(dwc);
475 if (ret)
476 return ret;
477
478 udelay(1);
479
480 ret = dwc3_ulpi_init(dwc);
481 if (ret)
482 return ret;
483 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300484 default:
485 break;
486 }
487
William Wu32f2ed82016-08-16 22:44:38 +0800488 switch (dwc->hsphy_mode) {
489 case USBPHY_INTERFACE_MODE_UTMI:
490 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
491 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
492 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
493 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
494 break;
495 case USBPHY_INTERFACE_MODE_UTMIW:
496 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
497 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
498 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
499 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
500 break;
501 default:
502 break;
503 }
504
Huang Rui2164a472014-10-28 19:54:35 +0800505 /*
506 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
507 * '0' during coreConsultant configuration. So default value will
508 * be '0' when the core is reset. Application needs to set it to
509 * '1' after the core initialization is completed.
510 */
511 if (dwc->revision > DWC3_REVISION_194A)
512 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
513
Felipe Balbicd72f892014-11-06 11:31:00 -0600514 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800515 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
516
John Younec791d12015-10-02 20:30:57 -0700517 if (dwc->dis_enblslpm_quirk)
518 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
519
William Wu16199f32016-08-16 22:44:37 +0800520 if (dwc->dis_u2_freeclk_exists_quirk)
521 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
522
Huang Rui2164a472014-10-28 19:54:35 +0800523 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300524
525 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800526}
527
Felipe Balbic499ff72016-05-16 10:49:01 +0300528static void dwc3_core_exit(struct dwc3 *dwc)
529{
530 dwc3_event_buffers_cleanup(dwc);
531
532 usb_phy_shutdown(dwc->usb2_phy);
533 usb_phy_shutdown(dwc->usb3_phy);
534 phy_exit(dwc->usb2_generic_phy);
535 phy_exit(dwc->usb3_generic_phy);
536
537 usb_phy_set_suspend(dwc->usb2_phy, 1);
538 usb_phy_set_suspend(dwc->usb3_phy, 1);
539 phy_power_off(dwc->usb2_generic_phy);
540 phy_power_off(dwc->usb3_generic_phy);
541}
542
Huang Ruib5a65c42014-10-28 19:54:28 +0800543/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 * dwc3_core_init - Low-level initialization of DWC3 Core
545 * @dwc: Pointer to our controller context structure
546 *
547 * Returns 0 on success otherwise negative errno.
548 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500549static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300550{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600551 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300552 u32 reg;
553 int ret;
554
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200555 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
556 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700557 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
558 /* Detected DWC_usb3 IP */
559 dwc->revision = reg;
560 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
561 /* Detected DWC_usb31 IP */
562 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
563 dwc->revision |= DWC3_REVISION_IS_DWC31;
564 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200565 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
566 ret = -ENODEV;
567 goto err0;
568 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200569
Felipe Balbifa0ea132014-09-19 15:51:11 -0500570 /*
571 * Write Linux Version Code to our GUID register so it's easy to figure
572 * out which kernel version a bug was found.
573 */
574 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
575
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700576 /* Handle USB2.0-only core configuration */
577 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
578 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
579 if (dwc->maximum_speed == USB_SPEED_SUPER)
580 dwc->maximum_speed = USB_SPEED_HIGH;
581 }
582
Felipe Balbi72246da2011-08-19 18:10:58 +0300583 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300584 ret = dwc3_soft_reset(dwc);
585 if (ret)
586 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300587
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530588 ret = dwc3_core_soft_reset(dwc);
589 if (ret)
590 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530591
Felipe Balbic499ff72016-05-16 10:49:01 +0300592 ret = dwc3_phy_setup(dwc);
593 if (ret)
594 goto err0;
595
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100596 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800597 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100598
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100599 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100600 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600601 /**
602 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
603 * issue which would cause xHCI compliance tests to fail.
604 *
605 * Because of that we cannot enable clock gating on such
606 * configurations.
607 *
608 * Refers to:
609 *
610 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
611 * SOF/ITP Mode Used
612 */
613 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
614 dwc->dr_mode == USB_DR_MODE_OTG) &&
615 (dwc->revision >= DWC3_REVISION_210A &&
616 dwc->revision <= DWC3_REVISION_250A))
617 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
618 else
619 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100620 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600621 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
622 /* enable hibernation here */
623 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800624
625 /*
626 * REVISIT Enabling this bit so that host-mode hibernation
627 * will work. Device-mode hibernation is not yet implemented.
628 */
629 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600630 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100631 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600632 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100633 }
634
Huang Rui946bd572014-10-28 19:54:23 +0800635 /* check if current dwc3 is on simulation board */
636 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600637 dwc3_trace(trace_dwc3_core,
638 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800639 dwc->is_fpga = true;
640 }
641
Huang Rui3b812212014-10-28 19:54:25 +0800642 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
643 "disable_scramble cannot be used on non-FPGA builds\n");
644
645 if (dwc->disable_scramble_quirk && dwc->is_fpga)
646 reg |= DWC3_GCTL_DISSCRAMBLE;
647 else
648 reg &= ~DWC3_GCTL_DISSCRAMBLE;
649
Huang Rui9a5b2f32014-10-28 19:54:27 +0800650 if (dwc->u2exit_lfps_quirk)
651 reg |= DWC3_GCTL_U2EXIT_LFPS;
652
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100653 /*
654 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800655 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100656 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800657 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100658 */
659 if (dwc->revision < DWC3_REVISION_190A)
660 reg |= DWC3_GCTL_U2RSTECN;
661
662 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
663
Felipe Balbic499ff72016-05-16 10:49:01 +0300664 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600665
666 ret = dwc3_setup_scratch_buffers(dwc);
667 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300668 goto err1;
669
670 /* Adjust Frame Length */
671 dwc3_frame_length_adjustment(dwc);
672
673 usb_phy_set_suspend(dwc->usb2_phy, 0);
674 usb_phy_set_suspend(dwc->usb3_phy, 0);
675 ret = phy_power_on(dwc->usb2_generic_phy);
676 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600677 goto err2;
678
Felipe Balbic499ff72016-05-16 10:49:01 +0300679 ret = phy_power_on(dwc->usb3_generic_phy);
680 if (ret < 0)
681 goto err3;
682
683 ret = dwc3_event_buffers_setup(dwc);
684 if (ret) {
685 dev_err(dwc->dev, "failed to setup event buffers\n");
686 goto err4;
687 }
688
Felipe Balbi72246da2011-08-19 18:10:58 +0300689 return 0;
690
Felipe Balbic499ff72016-05-16 10:49:01 +0300691err4:
692 phy_power_off(dwc->usb2_generic_phy);
693
694err3:
695 phy_power_off(dwc->usb3_generic_phy);
696
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600697err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300698 usb_phy_set_suspend(dwc->usb2_phy, 1);
699 usb_phy_set_suspend(dwc->usb3_phy, 1);
700 dwc3_core_exit(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600701
702err1:
703 usb_phy_shutdown(dwc->usb2_phy);
704 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530705 phy_exit(dwc->usb2_generic_phy);
706 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600707
Felipe Balbi72246da2011-08-19 18:10:58 +0300708err0:
709 return ret;
710}
711
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500712static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300713{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500714 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300715 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500716 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300717
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530718 if (node) {
719 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
720 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500721 } else {
722 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
723 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530724 }
725
Felipe Balbid105e7f2013-03-15 10:52:08 +0200726 if (IS_ERR(dwc->usb2_phy)) {
727 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530728 if (ret == -ENXIO || ret == -ENODEV) {
729 dwc->usb2_phy = NULL;
730 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200731 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530732 } else {
733 dev_err(dev, "no usb2 phy configured\n");
734 return ret;
735 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300736 }
737
Felipe Balbid105e7f2013-03-15 10:52:08 +0200738 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500739 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530740 if (ret == -ENXIO || ret == -ENODEV) {
741 dwc->usb3_phy = NULL;
742 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200743 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530744 } else {
745 dev_err(dev, "no usb3 phy configured\n");
746 return ret;
747 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300748 }
749
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530750 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
751 if (IS_ERR(dwc->usb2_generic_phy)) {
752 ret = PTR_ERR(dwc->usb2_generic_phy);
753 if (ret == -ENOSYS || ret == -ENODEV) {
754 dwc->usb2_generic_phy = NULL;
755 } else if (ret == -EPROBE_DEFER) {
756 return ret;
757 } else {
758 dev_err(dev, "no usb2 phy configured\n");
759 return ret;
760 }
761 }
762
763 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
764 if (IS_ERR(dwc->usb3_generic_phy)) {
765 ret = PTR_ERR(dwc->usb3_generic_phy);
766 if (ret == -ENOSYS || ret == -ENODEV) {
767 dwc->usb3_generic_phy = NULL;
768 } else if (ret == -EPROBE_DEFER) {
769 return ret;
770 } else {
771 dev_err(dev, "no usb3 phy configured\n");
772 return ret;
773 }
774 }
775
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500776 return 0;
777}
778
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500779static int dwc3_core_init_mode(struct dwc3 *dwc)
780{
781 struct device *dev = dwc->dev;
782 int ret;
783
784 switch (dwc->dr_mode) {
785 case USB_DR_MODE_PERIPHERAL:
786 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
787 ret = dwc3_gadget_init(dwc);
788 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300789 if (ret != -EPROBE_DEFER)
790 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500791 return ret;
792 }
793 break;
794 case USB_DR_MODE_HOST:
795 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
796 ret = dwc3_host_init(dwc);
797 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300798 if (ret != -EPROBE_DEFER)
799 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500800 return ret;
801 }
802 break;
803 case USB_DR_MODE_OTG:
804 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
805 ret = dwc3_host_init(dwc);
806 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300807 if (ret != -EPROBE_DEFER)
808 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500809 return ret;
810 }
811
812 ret = dwc3_gadget_init(dwc);
813 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300814 if (ret != -EPROBE_DEFER)
815 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500816 return ret;
817 }
818 break;
819 default:
820 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
821 return -EINVAL;
822 }
823
824 return 0;
825}
826
827static void dwc3_core_exit_mode(struct dwc3 *dwc)
828{
829 switch (dwc->dr_mode) {
830 case USB_DR_MODE_PERIPHERAL:
831 dwc3_gadget_exit(dwc);
832 break;
833 case USB_DR_MODE_HOST:
834 dwc3_host_exit(dwc);
835 break;
836 case USB_DR_MODE_OTG:
837 dwc3_host_exit(dwc);
838 dwc3_gadget_exit(dwc);
839 break;
840 default:
841 /* do nothing */
842 break;
843 }
844}
845
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500846#define DWC3_ALIGN_MASK (16 - 1)
847
848static int dwc3_probe(struct platform_device *pdev)
849{
850 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500851 struct resource *res;
852 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800853 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800854 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800855 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500856
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300857 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500858
859 void __iomem *regs;
860 void *mem;
861
862 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900863 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500864 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900865
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500866 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
867 dwc->mem = mem;
868 dwc->dev = dev;
869
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500870 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
871 if (!res) {
872 dev_err(dev, "missing memory resource\n");
873 return -ENODEV;
874 }
875
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530876 dwc->xhci_resources[0].start = res->start;
877 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
878 DWC3_XHCI_REGS_END;
879 dwc->xhci_resources[0].flags = res->flags;
880 dwc->xhci_resources[0].name = res->name;
881
882 res->start += DWC3_GLOBALS_REGS_START;
883
884 /*
885 * Request memory region but exclude xHCI regs,
886 * since it will be requested by the xhci-plat driver.
887 */
888 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500889 if (IS_ERR(regs)) {
890 ret = PTR_ERR(regs);
891 goto err0;
892 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530893
894 dwc->regs = regs;
895 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530896
Huang Rui80caf7d2014-10-28 19:54:26 +0800897 /* default to highest possible threshold */
898 lpm_nyet_threshold = 0xff;
899
Huang Rui6b6a0c92014-10-31 11:11:12 +0800900 /* default to -3.5dB de-emphasis */
901 tx_de_emphasis = 1;
902
Huang Rui460d0982014-10-31 11:11:18 +0800903 /*
904 * default to assert utmi_sleep_n and use maximum allowed HIRD
905 * threshold value of 0b1100
906 */
907 hird_threshold = 12;
908
Heikki Krogerus63863b92015-09-21 11:14:32 +0300909 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300910 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800911 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300912
Heikki Krogerus3d128912015-09-21 11:14:35 +0300913 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800914 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300915 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800916 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300917 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800918 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300919 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800920 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300921 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100922 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500923
Heikki Krogerus3d128912015-09-21 11:14:35 +0300924 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800925 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300926 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800927 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300928 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800929 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300930 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800931 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300932 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800933 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300934 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800935 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300936 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800937 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300938 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +0800939 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300940 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +0800941 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300942 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +0800943 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -0700944 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
945 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530946 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
947 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +0800948 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
949 "snps,dis-u2-freeclk-exists-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800950
Heikki Krogerus3d128912015-09-21 11:14:35 +0300951 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +0800952 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300953 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +0800954 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300955 device_property_read_string(dev, "snps,hsphy_interface",
956 &dwc->hsphy_interface);
957 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +0300958 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300959
Huang Rui80caf7d2014-10-28 19:54:26 +0800960 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800961 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800962
Huang Rui460d0982014-10-31 11:11:18 +0800963 dwc->hird_threshold = hird_threshold
964 | (dwc->is_utmi_l1_suspend << 4);
965
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300966 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +0300967 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300968
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500969 ret = dwc3_core_get_phy(dwc);
970 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500971 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500972
Felipe Balbi72246da2011-08-19 18:10:58 +0300973 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300975 if (!dev->dma_mask) {
976 dev->dma_mask = dev->parent->dma_mask;
977 dev->dma_parms = dev->parent->dma_parms;
978 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
979 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530980
Felipe Balbifc8bb912016-05-16 13:14:48 +0300981 pm_runtime_set_active(dev);
982 pm_runtime_use_autosuspend(dev);
983 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +0900984 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +0300985 ret = pm_runtime_get_sync(dev);
986 if (ret < 0)
987 goto err1;
988
Chanho Park802ca852012-02-15 18:27:55 +0900989 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300990
Felipe Balbi39214262012-10-11 13:54:36 +0300991 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
992 if (ret) {
993 dev_err(dwc->dev, "failed to allocate event buffers\n");
994 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +0300995 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +0300996 }
997
Felipe Balbi5f822792016-06-07 12:55:19 +0300998 if (IS_ENABLED(CONFIG_USB_DWC3_HOST) &&
999 (dwc->dr_mode == USB_DR_MODE_OTG ||
1000 dwc->dr_mode == USB_DR_MODE_UNKNOWN))
Felipe Balbi32a4a132014-02-25 14:00:13 -06001001 dwc->dr_mode = USB_DR_MODE_HOST;
Felipe Balbi5f822792016-06-07 12:55:19 +03001002 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET) &&
1003 (dwc->dr_mode == USB_DR_MODE_OTG ||
1004 dwc->dr_mode == USB_DR_MODE_UNKNOWN))
Felipe Balbi32a4a132014-02-25 14:00:13 -06001005 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
1006
1007 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
1008 dwc->dr_mode = USB_DR_MODE_OTG;
1009
Felipe Balbic499ff72016-05-16 10:49:01 +03001010 ret = dwc3_alloc_scratch_buffers(dwc);
1011 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001012 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001013
Felipe Balbi72246da2011-08-19 18:10:58 +03001014 ret = dwc3_core_init(dwc);
1015 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001016 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001017 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001018 }
1019
John Youn77966eb2016-02-19 17:31:01 -08001020 /* Check the maximum_speed parameter */
1021 switch (dwc->maximum_speed) {
1022 case USB_SPEED_LOW:
1023 case USB_SPEED_FULL:
1024 case USB_SPEED_HIGH:
1025 case USB_SPEED_SUPER:
1026 case USB_SPEED_SUPER_PLUS:
1027 break;
1028 default:
1029 dev_err(dev, "invalid maximum_speed parameter %d\n",
1030 dwc->maximum_speed);
1031 /* fall through */
1032 case USB_SPEED_UNKNOWN:
1033 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001034 dwc->maximum_speed = USB_SPEED_SUPER;
1035
1036 /*
1037 * default to superspeed plus if we are capable.
1038 */
1039 if (dwc3_is_usb31(dwc) &&
1040 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1041 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1042 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001043
1044 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001045 }
1046
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001047 ret = dwc3_core_init_mode(dwc);
1048 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001049 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001050
Du, Changbin4e9f3112016-04-12 19:10:18 +08001051 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001052 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001053
1054 return 0;
1055
Roger Quadros32808232016-06-10 14:38:02 +03001056err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001057 dwc3_event_buffers_cleanup(dwc);
1058
Roger Quadros32808232016-06-10 14:38:02 +03001059err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001060 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001061
Roger Quadros32808232016-06-10 14:38:02 +03001062err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001063 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001064 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001065
Roger Quadros32808232016-06-10 14:38:02 +03001066err2:
1067 pm_runtime_allow(&pdev->dev);
1068
1069err1:
1070 pm_runtime_put_sync(&pdev->dev);
1071 pm_runtime_disable(&pdev->dev);
1072
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001073err0:
1074 /*
1075 * restore res->start back to its original value so that, in case the
1076 * probe is deferred, we don't end up getting error in request the
1077 * memory region the next time probe is called.
1078 */
1079 res->start -= DWC3_GLOBALS_REGS_START;
1080
Felipe Balbi72246da2011-08-19 18:10:58 +03001081 return ret;
1082}
1083
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001084static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001085{
Felipe Balbi72246da2011-08-19 18:10:58 +03001086 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001087 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1088
Felipe Balbifc8bb912016-05-16 13:14:48 +03001089 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001090 /*
1091 * restore res->start back to its original value so that, in case the
1092 * probe is deferred, we don't end up getting error in request the
1093 * memory region the next time probe is called.
1094 */
1095 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001096
Felipe Balbidc99f162014-09-03 16:13:37 -05001097 dwc3_debugfs_exit(dwc);
1098 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301099
Felipe Balbi72246da2011-08-19 18:10:58 +03001100 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001101 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001102
Felipe Balbifc8bb912016-05-16 13:14:48 +03001103 pm_runtime_put_sync(&pdev->dev);
1104 pm_runtime_allow(&pdev->dev);
1105 pm_runtime_disable(&pdev->dev);
1106
Felipe Balbic499ff72016-05-16 10:49:01 +03001107 dwc3_free_event_buffers(dwc);
1108 dwc3_free_scratch_buffers(dwc);
1109
Felipe Balbi72246da2011-08-19 18:10:58 +03001110 return 0;
1111}
1112
Felipe Balbifc8bb912016-05-16 13:14:48 +03001113#ifdef CONFIG_PM
1114static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001115{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001116 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001117
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001118 switch (dwc->dr_mode) {
1119 case USB_DR_MODE_PERIPHERAL:
1120 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001121 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001122 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001123 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001124 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001125 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001126 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001127 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001128 break;
1129 }
1130
Felipe Balbi51f5d492016-05-16 10:52:58 +03001131 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001132
Felipe Balbifc8bb912016-05-16 13:14:48 +03001133 return 0;
1134}
1135
1136static int dwc3_resume_common(struct dwc3 *dwc)
1137{
1138 unsigned long flags;
1139 int ret;
1140
1141 ret = dwc3_core_init(dwc);
1142 if (ret)
1143 return ret;
1144
1145 switch (dwc->dr_mode) {
1146 case USB_DR_MODE_PERIPHERAL:
1147 case USB_DR_MODE_OTG:
1148 spin_lock_irqsave(&dwc->lock, flags);
1149 dwc3_gadget_resume(dwc);
1150 spin_unlock_irqrestore(&dwc->lock, flags);
1151 /* FALLTHROUGH */
1152 case USB_DR_MODE_HOST:
1153 default:
1154 /* do nothing */
1155 break;
1156 }
1157
1158 return 0;
1159}
1160
1161static int dwc3_runtime_checks(struct dwc3 *dwc)
1162{
1163 switch (dwc->dr_mode) {
1164 case USB_DR_MODE_PERIPHERAL:
1165 case USB_DR_MODE_OTG:
1166 if (dwc->connected)
1167 return -EBUSY;
1168 break;
1169 case USB_DR_MODE_HOST:
1170 default:
1171 /* do nothing */
1172 break;
1173 }
1174
1175 return 0;
1176}
1177
1178static int dwc3_runtime_suspend(struct device *dev)
1179{
1180 struct dwc3 *dwc = dev_get_drvdata(dev);
1181 int ret;
1182
1183 if (dwc3_runtime_checks(dwc))
1184 return -EBUSY;
1185
1186 ret = dwc3_suspend_common(dwc);
1187 if (ret)
1188 return ret;
1189
1190 device_init_wakeup(dev, true);
1191
1192 return 0;
1193}
1194
1195static int dwc3_runtime_resume(struct device *dev)
1196{
1197 struct dwc3 *dwc = dev_get_drvdata(dev);
1198 int ret;
1199
1200 device_init_wakeup(dev, false);
1201
1202 ret = dwc3_resume_common(dwc);
1203 if (ret)
1204 return ret;
1205
1206 switch (dwc->dr_mode) {
1207 case USB_DR_MODE_PERIPHERAL:
1208 case USB_DR_MODE_OTG:
1209 dwc3_gadget_process_pending_events(dwc);
1210 break;
1211 case USB_DR_MODE_HOST:
1212 default:
1213 /* do nothing */
1214 break;
1215 }
1216
1217 pm_runtime_mark_last_busy(dev);
1218
1219 return 0;
1220}
1221
1222static int dwc3_runtime_idle(struct device *dev)
1223{
1224 struct dwc3 *dwc = dev_get_drvdata(dev);
1225
1226 switch (dwc->dr_mode) {
1227 case USB_DR_MODE_PERIPHERAL:
1228 case USB_DR_MODE_OTG:
1229 if (dwc3_runtime_checks(dwc))
1230 return -EBUSY;
1231 break;
1232 case USB_DR_MODE_HOST:
1233 default:
1234 /* do nothing */
1235 break;
1236 }
1237
1238 pm_runtime_mark_last_busy(dev);
1239 pm_runtime_autosuspend(dev);
1240
1241 return 0;
1242}
1243#endif /* CONFIG_PM */
1244
1245#ifdef CONFIG_PM_SLEEP
1246static int dwc3_suspend(struct device *dev)
1247{
1248 struct dwc3 *dwc = dev_get_drvdata(dev);
1249 int ret;
1250
1251 ret = dwc3_suspend_common(dwc);
1252 if (ret)
1253 return ret;
1254
Sekhar Nori63444752015-08-31 21:09:08 +05301255 pinctrl_pm_select_sleep_state(dev);
1256
Felipe Balbi7415f172012-04-30 14:56:33 +03001257 return 0;
1258}
1259
1260static int dwc3_resume(struct device *dev)
1261{
1262 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301263 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001264
Sekhar Nori63444752015-08-31 21:09:08 +05301265 pinctrl_pm_select_default_state(dev);
1266
Felipe Balbifc8bb912016-05-16 13:14:48 +03001267 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001268 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001269 return ret;
1270
Felipe Balbi7415f172012-04-30 14:56:33 +03001271 pm_runtime_disable(dev);
1272 pm_runtime_set_active(dev);
1273 pm_runtime_enable(dev);
1274
1275 return 0;
1276}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001277#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001278
1279static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001280 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001281 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1282 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001283};
1284
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301285#ifdef CONFIG_OF
1286static const struct of_device_id of_dwc3_match[] = {
1287 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001288 .compatible = "snps,dwc3"
1289 },
1290 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301291 .compatible = "synopsys,dwc3"
1292 },
1293 { },
1294};
1295MODULE_DEVICE_TABLE(of, of_dwc3_match);
1296#endif
1297
Heikki Krogerus404905a2014-09-25 10:57:02 +03001298#ifdef CONFIG_ACPI
1299
1300#define ACPI_ID_INTEL_BSW "808622B7"
1301
1302static const struct acpi_device_id dwc3_acpi_match[] = {
1303 { ACPI_ID_INTEL_BSW, 0 },
1304 { },
1305};
1306MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1307#endif
1308
Felipe Balbi72246da2011-08-19 18:10:58 +03001309static struct platform_driver dwc3_driver = {
1310 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001311 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001312 .driver = {
1313 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301314 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001315 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001316 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001317 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001318};
1319
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001320module_platform_driver(dwc3_driver);
1321
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001322MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001323MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001324MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001325MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");