blob: e1c1f40dd77f26a9271899bca2f20fb9d6a85e68 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi21400a72013-11-14 11:35:26 +020093#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020094 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020095#endif
96};
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel(__raw_readl(reg) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109 __raw_writel((__raw_readl(reg) & ~(val)), reg);
110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
113 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
117}
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
120 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123}
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
132 int i = 0;
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135
136 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
137 /* loop count is to avoid the lock-up */
138 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140 break;
141 }
142
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144 printk(KERN_ERR "GBLCTL write error\n");
145}
146
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
148{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
150 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200151
152 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
153}
154
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200155static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200159
160 /*
161 * When ASYNC == 0 the transmit and receive sections operate
162 * synchronously from the transmit clock and frame sync. We need to make
163 * sure that the TX signlas are enabled when starting reception.
164 */
165 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168 }
169
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
171 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
175 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400176
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200179
180 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200181 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400182}
183
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200184static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400185{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400186 u32 cnt;
187
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200188 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200189 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
190 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200191 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200192 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400193
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200194 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400195 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200196 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
197 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400198 cnt++;
199
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200200 /* Release TX state machine */
201 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
202 /* Release Frame Sync generator */
203 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400204}
205
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200206static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400207{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200208 u32 reg;
209
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200210 mcasp->streams++;
211
Chaithrika U S539d3d82009-09-23 10:12:08 -0400212 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200214 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200215 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
216 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530217 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200218 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400219 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200221 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200222 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
223 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530224 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200225 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400226 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227}
228
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200229static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200231 /*
232 * In synchronous mode stop the TX clocks if no other stream is
233 * running
234 */
235 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200236 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200237
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200238 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
239 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240}
241
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200242static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400243{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200244 u32 val = 0;
245
246 /*
247 * In synchronous mode keep TX clocks running if the capture stream is
248 * still running.
249 */
250 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
251 val = TXHCLKRST | TXCLKRST | TXFSRST;
252
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200253 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
254 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400255}
256
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200257static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400258{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200259 u32 reg;
260
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200261 mcasp->streams--;
262
Chaithrika U S539d3d82009-09-23 10:12:08 -0400263 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200264 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200265 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200266 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530267 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200268 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400269 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200270 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200271 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200272 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530273 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400275 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400276}
277
278static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
279 unsigned int fmt)
280{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200281 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200282 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300283 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300284 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300285 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400286
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200287 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200288 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300289 case SND_SOC_DAIFMT_DSP_A:
290 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
291 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300292 /* 1st data bit occur one ACLK cycle after the frame sync */
293 data_delay = 1;
294 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200295 case SND_SOC_DAIFMT_DSP_B:
296 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200297 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
298 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300299 /* No delay after FS */
300 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200301 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300302 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200303 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200304 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
305 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300306 /* 1st data bit occur one ACLK cycle after the frame sync */
307 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300308 /* FS need to be inverted */
309 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200310 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300311 case SND_SOC_DAIFMT_LEFT_J:
312 /* configure a full-word SYNC pulse (LRCLK) */
313 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
314 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
315 /* No delay after FS */
316 data_delay = 0;
317 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300318 default:
319 ret = -EINVAL;
320 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200321 }
322
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300323 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
324 FSXDLY(3));
325 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
326 FSRDLY(3));
327
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400328 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
329 case SND_SOC_DAIFMT_CBS_CFS:
330 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200331 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
332 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400333
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200334 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
335 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400336
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200337 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
338 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200339 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400340 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400341 case SND_SOC_DAIFMT_CBM_CFS:
342 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200343 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
344 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400345
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200346 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
347 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400348
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200349 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
350 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200351 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400352 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400353 case SND_SOC_DAIFMT_CBM_CFM:
354 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200355 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200358 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
359 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400360
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200361 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
362 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200363 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400364 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400365 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200366 ret = -EINVAL;
367 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400368 }
369
370 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
371 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200372 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300373 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300374 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400375 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200377 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300378 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300379 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400380 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200382 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300383 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300384 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400385 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400386 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200387 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200388 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300389 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400390 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400391 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200392 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300393 goto out;
394 }
395
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300396 if (inv_fs)
397 fs_pol_rising = !fs_pol_rising;
398
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300399 if (fs_pol_rising) {
400 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
401 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
402 } else {
403 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
404 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400405 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200406out:
407 pm_runtime_put_sync(mcasp->dev);
408 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400409}
410
Jyri Sarha88135432014-08-06 16:47:16 +0300411static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
412 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200413{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200414 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200415
416 switch (div_id) {
417 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200418 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200419 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200420 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200421 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
422 break;
423
424 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200425 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200426 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200427 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200428 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300429 if (explicit)
430 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200431 break;
432
Daniel Mack1b3bc062012-12-05 18:20:38 +0100433 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200434 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100435 break;
436
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200437 default:
438 return -EINVAL;
439 }
440
441 return 0;
442}
443
Jyri Sarha88135432014-08-06 16:47:16 +0300444static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
445 int div)
446{
447 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
448}
449
Daniel Mack5b66aa22012-10-04 15:08:41 +0200450static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
451 unsigned int freq, int dir)
452{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200453 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200454
455 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200456 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
457 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
458 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200459 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200460 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200463 }
464
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200465 mcasp->sysclk_freq = freq;
466
Daniel Mack5b66aa22012-10-04 15:08:41 +0200467 return 0;
468}
469
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200470static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100471 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472{
Daniel Mackba764b32012-12-05 18:20:37 +0100473 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200474 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100475 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300476 /*
477 * For captured data we should not rotate, inversion and masking is
478 * enoguh to get the data to the right position:
479 * Format data from bus after reverse (XRBUF)
480 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
481 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
482 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
483 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
484 */
485 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400486
Daniel Mack1b3bc062012-12-05 18:20:38 +0100487 /*
488 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
489 * callback, take it into account here. That allows us to for example
490 * send 32 bits per channel to the codec, while only 16 of them carry
491 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200492 * The clock ratio is given for a full period of data (for I2S format
493 * both left and right channels), so it has to be divided by number of
494 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100495 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200496 if (mcasp->bclk_lrclk_ratio)
497 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100498
Daniel Mackba764b32012-12-05 18:20:37 +0100499 /* mapping of the XSSZ bit-field as described in the datasheet */
500 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400501
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200502 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200503 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
504 RXSSZ(0x0F));
505 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
506 TXSSZ(0x0F));
507 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
508 TXROT(7));
509 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
510 RXROT(7));
511 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200512 }
513
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400515
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400516 return 0;
517}
518
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200519static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300520 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300522 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
523 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400525 u8 tx_ser = 0;
526 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200527 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100528 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300529 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200530 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300532 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200533 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400534
535 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200536 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400537
538 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200539 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
540 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400541 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200542 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
543 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400544 }
545
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200546 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200547 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
548 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200549 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100550 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200551 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400552 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200553 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100554 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200555 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400556 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100557 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200558 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
559 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400560 }
561 }
562
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300563 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
564 active_serializers = tx_ser;
565 numevt = mcasp->txnumevt;
566 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
567 } else {
568 active_serializers = rx_ser;
569 numevt = mcasp->rxnumevt;
570 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
571 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100572
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300573 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200574 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300575 "enabled in mcasp (%d)\n", channels,
576 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100577 return -EINVAL;
578 }
579
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300580 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300581 if (!numevt) {
582 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300583 if (active_serializers > 1) {
584 /*
585 * If more than one serializers are in use we have one
586 * DMA request to provide data for all serializers.
587 * For example if three serializers are enabled the DMA
588 * need to transfer three words per DMA request.
589 */
590 dma_params->fifo_level = active_serializers;
591 dma_data->maxburst = active_serializers;
592 } else {
593 dma_params->fifo_level = 0;
594 dma_data->maxburst = 0;
595 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300596 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300597 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400598
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300599 if (period_words % active_serializers) {
600 dev_err(mcasp->dev, "Invalid combination of period words and "
601 "active serializers: %d, %d\n", period_words,
602 active_serializers);
603 return -EINVAL;
604 }
605
606 /*
607 * Calculate the optimal AFIFO depth for platform side:
608 * The number of words for numevt need to be in steps of active
609 * serializers.
610 */
611 n = numevt % active_serializers;
612 if (n)
613 numevt += (active_serializers - n);
614 while (period_words % numevt && numevt > 0)
615 numevt -= active_serializers;
616 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300617 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400618
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300619 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
620 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100621
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300622 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300623 if (numevt == 1)
624 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300625 dma_params->fifo_level = numevt;
626 dma_data->maxburst = numevt;
627
Michal Bachraty2952b272013-02-28 16:07:08 +0100628 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400629}
630
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200631static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400632{
633 int i, active_slots;
634 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200635 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200637 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
638 dev_err(mcasp->dev, "tdm slot %d not supported\n",
639 mcasp->tdm_slots);
640 return -EINVAL;
641 }
642
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200643 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400644 for (i = 0; i < active_slots; i++)
645 mask |= (1 << i);
646
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200647 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400648
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200649 if (!mcasp->dat_port)
650 busel = TXSEL;
651
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200652 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
653 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
654 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
655 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400656
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200657 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
658 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
659 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
660 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200662 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663}
664
665/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100666static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
667 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668{
Daniel Mack64792852014-03-27 11:27:40 +0100669 u32 cs_value = 0;
670 u8 *cs_bytes = (u8*) &cs_value;
671
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400672 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
673 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200674 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400675
676 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200677 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400678
679 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200680 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400681
682 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200683 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400684
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200685 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686
687 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200688 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400689
690 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200691 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200692
Daniel Mack64792852014-03-27 11:27:40 +0100693 /* Set S/PDIF channel status bits */
694 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
695 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
696
697 switch (rate) {
698 case 22050:
699 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
700 break;
701 case 24000:
702 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
703 break;
704 case 32000:
705 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
706 break;
707 case 44100:
708 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
709 break;
710 case 48000:
711 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
712 break;
713 case 88200:
714 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
715 break;
716 case 96000:
717 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
718 break;
719 case 176400:
720 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
721 break;
722 case 192000:
723 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
724 break;
725 default:
726 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
727 return -EINVAL;
728 }
729
730 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
731 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
732
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200733 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400734}
735
736static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
737 struct snd_pcm_hw_params *params,
738 struct snd_soc_dai *cpu_dai)
739{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200740 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200742 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400743 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200744 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300745 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200746 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200747
Daniel Mack82675252014-07-16 14:04:41 +0200748 /*
749 * If mcasp is BCLK master, and a BCLK divider was not provided by
750 * the machine driver, we need to calculate the ratio.
751 */
752 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200753 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300754 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200755 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300756 if (((mcasp->sysclk_freq / div) - bclk_freq) >
757 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
758 div++;
759 dev_warn(mcasp->dev,
760 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
761 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200762 }
Jyri Sarha88135432014-08-06 16:47:16 +0300763 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200764 }
765
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300766 ret = mcasp_common_hw_param(mcasp, substream->stream,
767 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200768 if (ret)
769 return ret;
770
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200771 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100772 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400773 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200774 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
775
776 if (ret)
777 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400778
779 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400780 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400781 case SNDRV_PCM_FORMAT_S8:
782 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100783 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400784 break;
785
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400786 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400787 case SNDRV_PCM_FORMAT_S16_LE:
788 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100789 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400790 break;
791
Daniel Mack21eb24d2012-10-09 09:35:16 +0200792 case SNDRV_PCM_FORMAT_U24_3LE:
793 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200794 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100795 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200796 break;
797
Daniel Mack6b7fa012012-10-09 11:56:40 +0200798 case SNDRV_PCM_FORMAT_U24_LE:
799 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300800 dma_params->data_type = 4;
801 word_length = 24;
802 break;
803
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400804 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400805 case SNDRV_PCM_FORMAT_S32_LE:
806 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100807 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808 break;
809
810 default:
811 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
812 return -EINVAL;
813 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400814
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300815 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400816 dma_params->acnt = 4;
817 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400818 dma_params->acnt = dma_params->data_type;
819
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200820 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400821
822 return 0;
823}
824
825static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
826 int cmd, struct snd_soc_dai *cpu_dai)
827{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200828 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400829 int ret = 0;
830
831 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400832 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530833 case SNDRV_PCM_TRIGGER_START:
834 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200835 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400836 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530838 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400839 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200840 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400841 break;
842
843 default:
844 ret = -EINVAL;
845 }
846
847 return ret;
848}
849
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100850static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400851 .trigger = davinci_mcasp_trigger,
852 .hw_params = davinci_mcasp_hw_params,
853 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200854 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200855 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400856};
857
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300858static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
859{
860 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
861
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300862 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300863 /* Using dmaengine PCM */
864 dai->playback_dma_data =
865 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
866 dai->capture_dma_data =
867 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
868 } else {
869 /* Using davinci-pcm */
870 dai->playback_dma_data = mcasp->dma_params;
871 dai->capture_dma_data = mcasp->dma_params;
872 }
873
874 return 0;
875}
876
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200877#ifdef CONFIG_PM_SLEEP
878static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
879{
880 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200881 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300882 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300883 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200884
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300885 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
886 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200887
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300888 if (mcasp->txnumevt) {
889 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
890 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
891 }
892 if (mcasp->rxnumevt) {
893 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
894 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
895 }
896
897 for (i = 0; i < mcasp->num_serializer; i++)
898 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
899 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200900
901 return 0;
902}
903
904static int davinci_mcasp_resume(struct snd_soc_dai *dai)
905{
906 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200907 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300908 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300909 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200910
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300911 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
912 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200913
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300914 if (mcasp->txnumevt) {
915 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
916 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
917 }
918 if (mcasp->rxnumevt) {
919 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
920 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
921 }
922
923 for (i = 0; i < mcasp->num_serializer; i++)
924 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
925 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200926
927 return 0;
928}
929#else
930#define davinci_mcasp_suspend NULL
931#define davinci_mcasp_resume NULL
932#endif
933
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200934#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
935
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400936#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
937 SNDRV_PCM_FMTBIT_U8 | \
938 SNDRV_PCM_FMTBIT_S16_LE | \
939 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200940 SNDRV_PCM_FMTBIT_S24_LE | \
941 SNDRV_PCM_FMTBIT_U24_LE | \
942 SNDRV_PCM_FMTBIT_S24_3LE | \
943 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400944 SNDRV_PCM_FMTBIT_S32_LE | \
945 SNDRV_PCM_FMTBIT_U32_LE)
946
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000947static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400948 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000949 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300950 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200951 .suspend = davinci_mcasp_suspend,
952 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400953 .playback = {
954 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100955 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400956 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400957 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400958 },
959 .capture = {
960 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100961 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400962 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400963 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400964 },
965 .ops = &davinci_mcasp_dai_ops,
966
967 },
968 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200969 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300970 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400971 .playback = {
972 .channels_min = 1,
973 .channels_max = 384,
974 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400975 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400976 },
977 .ops = &davinci_mcasp_dai_ops,
978 },
979
980};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400981
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700982static const struct snd_soc_component_driver davinci_mcasp_component = {
983 .name = "davinci-mcasp",
984};
985
Jyri Sarha256ba182013-10-18 18:37:42 +0300986/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200987static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300988 .tx_dma_offset = 0x400,
989 .rx_dma_offset = 0x400,
990 .asp_chan_q = EVENTQ_0,
991 .version = MCASP_VERSION_1,
992};
993
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200994static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300995 .tx_dma_offset = 0x2000,
996 .rx_dma_offset = 0x2000,
997 .asp_chan_q = EVENTQ_0,
998 .version = MCASP_VERSION_2,
999};
1000
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001001static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001002 .tx_dma_offset = 0,
1003 .rx_dma_offset = 0,
1004 .asp_chan_q = EVENTQ_0,
1005 .version = MCASP_VERSION_3,
1006};
1007
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001008static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001009 .tx_dma_offset = 0x200,
1010 .rx_dma_offset = 0x284,
1011 .asp_chan_q = EVENTQ_0,
1012 .version = MCASP_VERSION_4,
1013};
1014
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301015static const struct of_device_id mcasp_dt_ids[] = {
1016 {
1017 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001018 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301019 },
1020 {
1021 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001022 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301023 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301024 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001025 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001026 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301027 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001028 {
1029 .compatible = "ti,dra7-mcasp-audio",
1030 .data = &dra7_mcasp_pdata,
1031 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301032 { /* sentinel */ }
1033};
1034MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1035
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001036static int mcasp_reparent_fck(struct platform_device *pdev)
1037{
1038 struct device_node *node = pdev->dev.of_node;
1039 struct clk *gfclk, *parent_clk;
1040 const char *parent_name;
1041 int ret;
1042
1043 if (!node)
1044 return 0;
1045
1046 parent_name = of_get_property(node, "fck_parent", NULL);
1047 if (!parent_name)
1048 return 0;
1049
1050 gfclk = clk_get(&pdev->dev, "fck");
1051 if (IS_ERR(gfclk)) {
1052 dev_err(&pdev->dev, "failed to get fck\n");
1053 return PTR_ERR(gfclk);
1054 }
1055
1056 parent_clk = clk_get(NULL, parent_name);
1057 if (IS_ERR(parent_clk)) {
1058 dev_err(&pdev->dev, "failed to get parent clock\n");
1059 ret = PTR_ERR(parent_clk);
1060 goto err1;
1061 }
1062
1063 ret = clk_set_parent(gfclk, parent_clk);
1064 if (ret) {
1065 dev_err(&pdev->dev, "failed to reparent fck\n");
1066 goto err2;
1067 }
1068
1069err2:
1070 clk_put(parent_clk);
1071err1:
1072 clk_put(gfclk);
1073 return ret;
1074}
1075
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001076static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301077 struct platform_device *pdev)
1078{
1079 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001080 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301081 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301082 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001083 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301084
1085 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301086 u32 val;
1087 int i, ret = 0;
1088
1089 if (pdev->dev.platform_data) {
1090 pdata = pdev->dev.platform_data;
1091 return pdata;
1092 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001093 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301094 } else {
1095 /* control shouldn't reach here. something is wrong */
1096 ret = -EINVAL;
1097 goto nodata;
1098 }
1099
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301100 ret = of_property_read_u32(np, "op-mode", &val);
1101 if (ret >= 0)
1102 pdata->op_mode = val;
1103
1104 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001105 if (ret >= 0) {
1106 if (val < 2 || val > 32) {
1107 dev_err(&pdev->dev,
1108 "tdm-slots must be in rage [2-32]\n");
1109 ret = -EINVAL;
1110 goto nodata;
1111 }
1112
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301113 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001114 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301115
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301116 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1117 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301118 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001119 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1120 (sizeof(*of_serial_dir) * val),
1121 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301122 if (!of_serial_dir) {
1123 ret = -ENOMEM;
1124 goto nodata;
1125 }
1126
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001127 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301128 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1129
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001130 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301131 pdata->serial_dir = of_serial_dir;
1132 }
1133
Jyri Sarha4023fe62013-10-18 18:37:43 +03001134 ret = of_property_match_string(np, "dma-names", "tx");
1135 if (ret < 0)
1136 goto nodata;
1137
1138 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1139 &dma_spec);
1140 if (ret < 0)
1141 goto nodata;
1142
1143 pdata->tx_dma_channel = dma_spec.args[0];
1144
1145 ret = of_property_match_string(np, "dma-names", "rx");
1146 if (ret < 0)
1147 goto nodata;
1148
1149 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1150 &dma_spec);
1151 if (ret < 0)
1152 goto nodata;
1153
1154 pdata->rx_dma_channel = dma_spec.args[0];
1155
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301156 ret = of_property_read_u32(np, "tx-num-evt", &val);
1157 if (ret >= 0)
1158 pdata->txnumevt = val;
1159
1160 ret = of_property_read_u32(np, "rx-num-evt", &val);
1161 if (ret >= 0)
1162 pdata->rxnumevt = val;
1163
1164 ret = of_property_read_u32(np, "sram-size-playback", &val);
1165 if (ret >= 0)
1166 pdata->sram_size_playback = val;
1167
1168 ret = of_property_read_u32(np, "sram-size-capture", &val);
1169 if (ret >= 0)
1170 pdata->sram_size_capture = val;
1171
1172 return pdata;
1173
1174nodata:
1175 if (ret < 0) {
1176 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1177 ret);
1178 pdata = NULL;
1179 }
1180 return pdata;
1181}
1182
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001183static int davinci_mcasp_probe(struct platform_device *pdev)
1184{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001185 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001186 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001187 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001188 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001189 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001190 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001191
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301192 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1193 dev_err(&pdev->dev, "No platform data supplied\n");
1194 return -EINVAL;
1195 }
1196
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001197 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001198 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001199 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001200 return -ENOMEM;
1201
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301202 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1203 if (!pdata) {
1204 dev_err(&pdev->dev, "no platform data\n");
1205 return -EINVAL;
1206 }
1207
Jyri Sarha256ba182013-10-18 18:37:42 +03001208 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001209 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001210 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001211 "\"mpu\" mem resource not found, using index 0\n");
1212 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1213 if (!mem) {
1214 dev_err(&pdev->dev, "no mem resource?\n");
1215 return -ENODEV;
1216 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001217 }
1218
Julia Lawall96d31e22011-12-29 17:51:21 +01001219 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301220 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001221 if (!ioarea) {
1222 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001223 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001224 }
1225
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301226 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001227
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301228 ret = pm_runtime_get_sync(&pdev->dev);
1229 if (IS_ERR_VALUE(ret)) {
1230 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1231 return ret;
1232 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001233
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001234 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1235 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301236 dev_err(&pdev->dev, "ioremap failed\n");
1237 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001238 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301239 }
1240
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001241 mcasp->op_mode = pdata->op_mode;
1242 mcasp->tdm_slots = pdata->tdm_slots;
1243 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001244#ifdef CONFIG_PM_SLEEP
1245 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1246 sizeof(u32) * mcasp->num_serializer,
1247 GFP_KERNEL);
1248#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001249 mcasp->serial_dir = pdata->serial_dir;
1250 mcasp->version = pdata->version;
1251 mcasp->txnumevt = pdata->txnumevt;
1252 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001253
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001254 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001255
Jyri Sarha256ba182013-10-18 18:37:42 +03001256 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001257 if (dat)
1258 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001259
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001260 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001261 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001262 dma_params->asp_chan_q = pdata->asp_chan_q;
1263 dma_params->ram_chan_q = pdata->ram_chan_q;
1264 dma_params->sram_pool = pdata->sram_pool;
1265 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001266 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001267 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001268 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001269 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001270
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001271 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001272 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001273
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001274 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001275 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001276 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001277 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001278 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001279
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001280 /* dmaengine filter data for DT and non-DT boot */
1281 if (pdev->dev.of_node)
1282 dma_data->filter_data = "tx";
1283 else
1284 dma_data->filter_data = &dma_params->channel;
1285
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001286 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001287 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001288 dma_params->asp_chan_q = pdata->asp_chan_q;
1289 dma_params->ram_chan_q = pdata->ram_chan_q;
1290 dma_params->sram_pool = pdata->sram_pool;
1291 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001292 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001293 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001294 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001295 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001296
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001297 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001298 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001299
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001300 if (mcasp->version < MCASP_VERSION_3) {
1301 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001302 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001303 mcasp->dat_port = true;
1304 } else {
1305 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1306 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001307
1308 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001309 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001310 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001311 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001312 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001313
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001314 /* dmaengine filter data for DT and non-DT boot */
1315 if (pdev->dev.of_node)
1316 dma_data->filter_data = "rx";
1317 else
1318 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001319
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001320 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001321
1322 mcasp_reparent_fck(pdev);
1323
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001324 ret = devm_snd_soc_register_component(&pdev->dev,
1325 &davinci_mcasp_component,
1326 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001327
1328 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001329 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301330
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001331 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001332#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1333 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1334 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001335 case MCASP_VERSION_1:
1336 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001337 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001338 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001339#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001340#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1341 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1342 IS_MODULE(CONFIG_SND_EDMA_SOC))
1343 case MCASP_VERSION_3:
1344 ret = edma_pcm_platform_register(&pdev->dev);
1345 break;
1346#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001347#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1348 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1349 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001350 case MCASP_VERSION_4:
1351 ret = omap_pcm_platform_register(&pdev->dev);
1352 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001353#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001354 default:
1355 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1356 mcasp->version);
1357 ret = -EINVAL;
1358 break;
1359 }
1360
1361 if (ret) {
1362 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001363 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301364 }
1365
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001366 return 0;
1367
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001368err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301369 pm_runtime_put_sync(&pdev->dev);
1370 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001371 return ret;
1372}
1373
1374static int davinci_mcasp_remove(struct platform_device *pdev)
1375{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301376 pm_runtime_put_sync(&pdev->dev);
1377 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001378
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001379 return 0;
1380}
1381
1382static struct platform_driver davinci_mcasp_driver = {
1383 .probe = davinci_mcasp_probe,
1384 .remove = davinci_mcasp_remove,
1385 .driver = {
1386 .name = "davinci-mcasp",
1387 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301388 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001389 },
1390};
1391
Axel Linf9b8a512011-11-25 10:09:27 +08001392module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001393
1394MODULE_AUTHOR("Steve Chen");
1395MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1396MODULE_LICENSE("GPL");