blob: 6129fe515932bc83fc8cd5013c03f3e5d8ff58ae [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070042#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100043#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080045#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053046
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010047#include <dt-bindings/gpio/gpio.h>
48
Nishanth Menon7af0ea52014-10-22 07:46:50 -050049#define OMAP_MAX_HSUART_PORTS 10
Russell Kingf91b55ab2012-10-06 10:50:58 +010050
Govindraj.R7c77c8d2012-04-03 19:12:34 +053051#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
52
53#define OMAP_UART_REV_42 0x0402
54#define OMAP_UART_REV_46 0x0406
55#define OMAP_UART_REV_52 0x0502
56#define OMAP_UART_REV_63 0x0603
57
Govindraj.Rf64ffda2013-07-05 18:25:59 +030058#define OMAP_UART_TX_WAKEUP_EN BIT(7)
59
60/* Feature flags */
61#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
62
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
64#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
65
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010066#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053067
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068/* SCR register bitmasks */
69#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050070#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010071#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
73/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070074#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030075#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070076
Govindraj.R7c77c8d2012-04-03 19:12:34 +053077/* MVR register bitmasks */
78#define OMAP_UART_MVR_SCHEME_SHIFT 30
79
80#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
81#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
82#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
83
84#define OMAP_UART_MVR_MAJ_MASK 0x700
85#define OMAP_UART_MVR_MAJ_SHIFT 8
86#define OMAP_UART_MVR_MIN_MASK 0x3f
87
Russell Kingf91b55ab2012-10-06 10:50:58 +010088#define OMAP_UART_DMA_CH_FREE -1
89
90#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
91#define OMAP_MODE13X_SPEED 230400
92
93/* WER = 0x7F
94 * Enable module level wakeup in WER reg
95 */
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010096#define OMAP_UART_WER_MOD_WKUP 0x7F
Russell Kingf91b55ab2012-10-06 10:50:58 +010097
98/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +0100100
101/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100102#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +0100103
104#define OMAP_UART_SW_CLR 0xF0
105
106#define OMAP_UART_TCR_TRIG 0x0F
107
108struct uart_omap_dma {
109 u8 uart_dma_tx;
110 u8 uart_dma_rx;
111 int rx_dma_channel;
112 int tx_dma_channel;
113 dma_addr_t rx_buf_dma_phys;
114 dma_addr_t tx_buf_dma_phys;
115 unsigned int uart_base;
116 /*
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100117 * Buffer for rx dma. It is not required for tx because the buffer
Russell Kingf91b55ab2012-10-06 10:50:58 +0100118 * comes from port structure.
119 */
120 unsigned char *rx_buf;
121 unsigned int prev_rx_dma_pos;
122 int tx_buf_size;
123 int tx_dma_used;
124 int rx_dma_used;
125 spinlock_t tx_lock;
126 spinlock_t rx_lock;
127 /* timer to poll activity on rx dma */
128 struct timer_list rx_timer;
129 unsigned int rx_buf_size;
130 unsigned int rx_poll_rate;
131 unsigned int rx_timeout;
132};
133
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300134struct uart_omap_port {
135 struct uart_port port;
136 struct uart_omap_dma uart_dma;
137 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700138 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300139
140 unsigned char ier;
141 unsigned char lcr;
142 unsigned char mcr;
143 unsigned char fcr;
144 unsigned char efr;
145 unsigned char dll;
146 unsigned char dlh;
147 unsigned char mdr1;
148 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300149 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300150
151 int use_dma;
152 /*
153 * Some bits in registers are cleared on a read, so they must
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100154 * be saved whenever the register is read, but the bits will not
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300155 * be immediately processed.
156 */
157 unsigned int lsr_break_flag;
158 unsigned char msr_saved_flags;
159 char name[20];
160 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530161 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300162 u32 errata;
163 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100166 int rts_gpio;
167
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300168 struct pm_qos_request pm_qos_request;
169 u32 latency;
170 u32 calc_latency;
171 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530172 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300173};
174
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400175#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300176
Govindraj.Rb6126332010-09-27 20:20:49 +0530177static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
178
179/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530180static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530181
182static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
183{
184 offset <<= up->port.regshift;
185 return readw(up->port.membase + offset);
186}
187
188static inline void serial_out(struct uart_omap_port *up, int offset, int value)
189{
190 offset <<= up->port.regshift;
191 writew(value, up->port.membase + offset);
192}
193
194static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
195{
196 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
197 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
198 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
199 serial_out(up, UART_FCR, 0);
200}
201
Felipe Balbie5b57c02012-08-23 13:32:42 +0300202static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
203{
Jingoo Han574de552013-07-30 17:06:57 +0900204 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300205
Felipe Balbice2f08d2012-09-07 21:10:33 +0300206 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700207 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300208
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300209 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300210}
211
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700212static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
213 bool enable)
214{
215 if (!up->wakeirq)
216 return;
217
218 if (enable)
219 enable_irq(up->wakeirq);
220 else
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700221 disable_irq_nosync(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700222}
223
Felipe Balbie5b57c02012-08-23 13:32:42 +0300224static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
225{
Jingoo Han574de552013-07-30 17:06:57 +0900226 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300227
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700228 if (enable == up->wakeups_enabled)
229 return;
230
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700231 serial_omap_enable_wakeirq(up, enable);
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700232 up->wakeups_enabled = enable;
233
Felipe Balbice2f08d2012-09-07 21:10:33 +0300234 if (!pdata || !pdata->enable_wakeup)
235 return;
236
237 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300238}
239
Govindraj.Rb6126332010-09-27 20:20:49 +0530240/*
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200241 * Calculate the absolute difference between the desired and actual baud
242 * rate for the given mode.
243 */
244static inline int calculate_baud_abs_diff(struct uart_port *port,
245 unsigned int baud, unsigned int mode)
246{
247 unsigned int n = port->uartclk / (mode * baud);
248 int abs_diff;
249
250 if (n == 0)
251 n = 1;
252
253 abs_diff = baud - (port->uartclk / (mode * n));
254 if (abs_diff < 0)
255 abs_diff = -abs_diff;
256
257 return abs_diff;
258}
259
260/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500261 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
262 * @port: uart port info
263 * @baud: baudrate for which mode needs to be determined
264 *
265 * Returns true if baud rate is MODE16X and false if MODE13X
266 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
267 * and Error Rates" determines modes not for all common baud rates.
268 * E.g. for 1000000 baud rate mode must be 16x, but according to that
269 * table it's determined as 13x.
270 */
271static bool
272serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
273{
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200274 int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
275 int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
Frans Klaverdc318752014-09-25 11:19:51 +0200276
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200277 return (abs_diff_13 >= abs_diff_16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500278}
279
280/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530281 * serial_omap_get_divisor - calculate divisor value
282 * @port: uart port info
283 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530284 */
285static unsigned int
286serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
287{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400288 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530289
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500290 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400291 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530292 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400293 mode = 16;
294 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530295}
296
Govindraj.Rb6126332010-09-27 20:20:49 +0530297static void serial_omap_enable_ms(struct uart_port *port)
298{
Felipe Balbic990f352012-08-23 13:32:41 +0300299 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530300
Rajendra Nayakba774332011-12-14 17:25:43 +0530301 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530302
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300303 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530304 up->ier |= UART_IER_MSI;
305 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300306 pm_runtime_mark_last_busy(up->dev);
307 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530308}
309
310static void serial_omap_stop_tx(struct uart_port *port)
311{
Felipe Balbic990f352012-08-23 13:32:41 +0300312 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100313 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530314
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300315 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316
Philippe Proulx018e7442013-10-23 18:49:58 -0400317 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100318 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400319 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
320 /* THR interrupt is fired when both TX FIFO and TX
321 * shift register are empty. This means there's nothing
322 * left to transmit now, so make sure the THR interrupt
323 * is fired when TX FIFO is below the trigger level,
324 * disable THR interrupts and toggle the RS-485 GPIO
325 * data direction pin if needed.
326 */
327 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
328 serial_out(up, UART_OMAP_SCR, up->scr);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100329 res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
330 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100331 if (gpio_get_value(up->rts_gpio) != res) {
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100332 if (port->rs485.delay_rts_after_send > 0)
333 mdelay(
334 port->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100335 gpio_set_value(up->rts_gpio, res);
336 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400337 } else {
338 /* We're asked to stop, but there's still stuff in the
339 * UART FIFO, so make sure the THR interrupt is fired
340 * when both TX FIFO and TX shift register are empty.
341 * The next THR interrupt (if no transmission is started
342 * in the meantime) will indicate the end of a
343 * transmission. Therefore we _don't_ disable THR
344 * interrupts in this situation.
345 */
346 up->scr |= OMAP_UART_SCR_TX_EMPTY;
347 serial_out(up, UART_OMAP_SCR, up->scr);
348 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100349 }
350 }
351
Govindraj.Rb6126332010-09-27 20:20:49 +0530352 if (up->ier & UART_IER_THRI) {
353 up->ier &= ~UART_IER_THRI;
354 serial_out(up, UART_IER, up->ier);
355 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530356
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100357 if ((port->rs485.flags & SER_RS485_ENABLED) &&
358 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200359 /*
360 * Empty the RX FIFO, we are not interested in anything
361 * received during the half-duplex transmission.
362 */
363 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
364 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200365 up->ier |= UART_IER_RLSI | UART_IER_RDI;
366 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100367 serial_out(up, UART_IER, up->ier);
368 }
369
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300370 pm_runtime_mark_last_busy(up->dev);
371 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530372}
373
374static void serial_omap_stop_rx(struct uart_port *port)
375{
Felipe Balbic990f352012-08-23 13:32:41 +0300376 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530377
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300378 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200379 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530380 up->port.read_status_mask &= ~UART_LSR_DR;
381 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300382 pm_runtime_mark_last_busy(up->dev);
383 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530384}
385
Felipe Balbibf63a082012-09-06 15:45:25 +0300386static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530387{
388 struct circ_buf *xmit = &up->port.state->xmit;
389 int count;
390
391 if (up->port.x_char) {
392 serial_out(up, UART_TX, up->port.x_char);
393 up->port.icount.tx++;
394 up->port.x_char = 0;
395 return;
396 }
397 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
398 serial_omap_stop_tx(&up->port);
399 return;
400 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700401 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530402 do {
403 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
404 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
405 up->port.icount.tx++;
406 if (uart_circ_empty(xmit))
407 break;
408 } while (--count > 0);
409
Felipe Balbi6bf78962014-04-23 09:58:27 -0500410 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Govindraj.Rb6126332010-09-27 20:20:49 +0530411 uart_write_wakeup(&up->port);
412
413 if (uart_circ_empty(xmit))
414 serial_omap_stop_tx(&up->port);
415}
416
417static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
418{
419 if (!(up->ier & UART_IER_THRI)) {
420 up->ier |= UART_IER_THRI;
421 serial_out(up, UART_IER, up->ier);
422 }
423}
424
425static void serial_omap_start_tx(struct uart_port *port)
426{
Felipe Balbic990f352012-08-23 13:32:41 +0300427 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100428 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530429
Felipe Balbi49457432012-09-06 15:45:21 +0300430 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100431
Philippe Proulx018e7442013-10-23 18:49:58 -0400432 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100433 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400434 /* Fire THR interrupts when FIFO is below trigger level */
435 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
436 serial_out(up, UART_OMAP_SCR, up->scr);
437
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100438 /* if rts not already enabled */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100439 res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100440 if (gpio_get_value(up->rts_gpio) != res) {
441 gpio_set_value(up->rts_gpio, res);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100442 if (port->rs485.delay_rts_before_send > 0)
443 mdelay(port->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100444 }
445 }
446
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100447 if ((port->rs485.flags & SER_RS485_ENABLED) &&
448 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100449 serial_omap_stop_rx(port);
450
Felipe Balbi49457432012-09-06 15:45:21 +0300451 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300452 pm_runtime_mark_last_busy(up->dev);
453 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530454}
455
Russell King3af08bd2012-10-05 13:32:08 +0100456static void serial_omap_throttle(struct uart_port *port)
457{
458 struct uart_omap_port *up = to_uart_omap_port(port);
459 unsigned long flags;
460
461 pm_runtime_get_sync(up->dev);
462 spin_lock_irqsave(&up->port.lock, flags);
463 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
464 serial_out(up, UART_IER, up->ier);
465 spin_unlock_irqrestore(&up->port.lock, flags);
466 pm_runtime_mark_last_busy(up->dev);
467 pm_runtime_put_autosuspend(up->dev);
468}
469
470static void serial_omap_unthrottle(struct uart_port *port)
471{
472 struct uart_omap_port *up = to_uart_omap_port(port);
473 unsigned long flags;
474
475 pm_runtime_get_sync(up->dev);
476 spin_lock_irqsave(&up->port.lock, flags);
477 up->ier |= UART_IER_RLSI | UART_IER_RDI;
478 serial_out(up, UART_IER, up->ier);
479 spin_unlock_irqrestore(&up->port.lock, flags);
480 pm_runtime_mark_last_busy(up->dev);
481 pm_runtime_put_autosuspend(up->dev);
482}
483
Govindraj.Rb6126332010-09-27 20:20:49 +0530484static unsigned int check_modem_status(struct uart_omap_port *up)
485{
486 unsigned int status;
487
488 status = serial_in(up, UART_MSR);
489 status |= up->msr_saved_flags;
490 up->msr_saved_flags = 0;
491 if ((status & UART_MSR_ANY_DELTA) == 0)
492 return status;
493
494 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
495 up->port.state != NULL) {
496 if (status & UART_MSR_TERI)
497 up->port.icount.rng++;
498 if (status & UART_MSR_DDSR)
499 up->port.icount.dsr++;
500 if (status & UART_MSR_DDCD)
501 uart_handle_dcd_change
502 (&up->port, status & UART_MSR_DCD);
503 if (status & UART_MSR_DCTS)
504 uart_handle_cts_change
505 (&up->port, status & UART_MSR_CTS);
506 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
507 }
508
509 return status;
510}
511
Felipe Balbi72256cb2012-09-06 15:45:24 +0300512static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
513{
514 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530515 unsigned char ch = 0;
516
517 if (likely(lsr & UART_LSR_DR))
518 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300519
520 up->port.icount.rx++;
521 flag = TTY_NORMAL;
522
523 if (lsr & UART_LSR_BI) {
524 flag = TTY_BREAK;
525 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
526 up->port.icount.brk++;
527 /*
528 * We do the SysRQ and SAK checking
529 * here because otherwise the break
530 * may get masked by ignore_status_mask
531 * or read_status_mask.
532 */
533 if (uart_handle_break(&up->port))
534 return;
535
536 }
537
538 if (lsr & UART_LSR_PE) {
539 flag = TTY_PARITY;
540 up->port.icount.parity++;
541 }
542
543 if (lsr & UART_LSR_FE) {
544 flag = TTY_FRAME;
545 up->port.icount.frame++;
546 }
547
548 if (lsr & UART_LSR_OE)
549 up->port.icount.overrun++;
550
551#ifdef CONFIG_SERIAL_OMAP_CONSOLE
552 if (up->port.line == up->port.cons->index) {
553 /* Recover the break flag from console xmit */
554 lsr |= up->lsr_break_flag;
555 }
556#endif
557 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
558}
559
560static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
561{
562 unsigned char ch = 0;
563 unsigned int flag;
564
565 if (!(lsr & UART_LSR_DR))
566 return;
567
568 ch = serial_in(up, UART_RX);
569 flag = TTY_NORMAL;
570 up->port.icount.rx++;
571
572 if (uart_handle_sysrq_char(&up->port, ch))
573 return;
574
575 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
576}
577
Govindraj.Rb6126332010-09-27 20:20:49 +0530578/**
579 * serial_omap_irq() - This handles the interrupt from one port
580 * @irq: uart port irq number
581 * @dev_id: uart port info
582 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300583static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530584{
585 struct uart_omap_port *up = dev_id;
586 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300587 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700588 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300589 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530590
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300591 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300592 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300593
Felipe Balbi72256cb2012-09-06 15:45:24 +0300594 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300595 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300596 if (iir & UART_IIR_NO_INT)
597 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530598
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700599 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300600 lsr = serial_in(up, UART_LSR);
601
602 /* extract IRQ type from IIR register */
603 type = iir & 0x3e;
604
605 switch (type) {
606 case UART_IIR_MSI:
607 check_modem_status(up);
608 break;
609 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300610 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300611 break;
612 case UART_IIR_RX_TIMEOUT:
613 /* FALLTHROUGH */
614 case UART_IIR_RDI:
615 serial_omap_rdi(up, lsr);
616 break;
617 case UART_IIR_RLSI:
618 serial_omap_rlsi(up, lsr);
619 break;
620 case UART_IIR_CTS_RTS_DSR:
621 /* simply try again */
622 break;
623 case UART_IIR_XOFF:
624 /* FALLTHROUGH */
625 default:
626 break;
627 }
628 } while (!(iir & UART_IIR_NO_INT) && max_count--);
629
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300630 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300631
Jiri Slaby2e124b42013-01-03 15:53:06 +0100632 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300633
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300634 pm_runtime_mark_last_busy(up->dev);
635 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530636 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300637
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700638 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530639}
640
641static unsigned int serial_omap_tx_empty(struct uart_port *port)
642{
Felipe Balbic990f352012-08-23 13:32:41 +0300643 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530644 unsigned long flags = 0;
645 unsigned int ret = 0;
646
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300647 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530648 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530649 spin_lock_irqsave(&up->port.lock, flags);
650 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
651 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300652 pm_runtime_mark_last_busy(up->dev);
653 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530654 return ret;
655}
656
657static unsigned int serial_omap_get_mctrl(struct uart_port *port)
658{
Felipe Balbic990f352012-08-23 13:32:41 +0300659 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530660 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530661 unsigned int ret = 0;
662
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300663 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530664 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300665 pm_runtime_mark_last_busy(up->dev);
666 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530667
Rajendra Nayakba774332011-12-14 17:25:43 +0530668 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530669
670 if (status & UART_MSR_DCD)
671 ret |= TIOCM_CAR;
672 if (status & UART_MSR_RI)
673 ret |= TIOCM_RNG;
674 if (status & UART_MSR_DSR)
675 ret |= TIOCM_DSR;
676 if (status & UART_MSR_CTS)
677 ret |= TIOCM_CTS;
678 return ret;
679}
680
681static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
682{
Felipe Balbic990f352012-08-23 13:32:41 +0300683 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100684 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530685
Rajendra Nayakba774332011-12-14 17:25:43 +0530686 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530687 if (mctrl & TIOCM_RTS)
688 mcr |= UART_MCR_RTS;
689 if (mctrl & TIOCM_DTR)
690 mcr |= UART_MCR_DTR;
691 if (mctrl & TIOCM_OUT1)
692 mcr |= UART_MCR_OUT1;
693 if (mctrl & TIOCM_OUT2)
694 mcr |= UART_MCR_OUT2;
695 if (mctrl & TIOCM_LOOP)
696 mcr |= UART_MCR_LOOP;
697
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300698 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100699 old_mcr = serial_in(up, UART_MCR);
700 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
701 UART_MCR_DTR | UART_MCR_RTS);
702 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530703 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300704 pm_runtime_mark_last_busy(up->dev);
705 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530706}
707
708static void serial_omap_break_ctl(struct uart_port *port, int break_state)
709{
Felipe Balbic990f352012-08-23 13:32:41 +0300710 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530711 unsigned long flags = 0;
712
Rajendra Nayakba774332011-12-14 17:25:43 +0530713 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300714 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530715 spin_lock_irqsave(&up->port.lock, flags);
716 if (break_state == -1)
717 up->lcr |= UART_LCR_SBC;
718 else
719 up->lcr &= ~UART_LCR_SBC;
720 serial_out(up, UART_LCR, up->lcr);
721 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300722 pm_runtime_mark_last_busy(up->dev);
723 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530724}
725
726static int serial_omap_startup(struct uart_port *port)
727{
Felipe Balbic990f352012-08-23 13:32:41 +0300728 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530729 unsigned long flags = 0;
730 int retval;
731
732 /*
733 * Allocate the IRQ
734 */
735 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
736 up->name, up);
737 if (retval)
738 return retval;
739
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700740 /* Optional wake-up IRQ */
741 if (up->wakeirq) {
742 retval = request_irq(up->wakeirq, serial_omap_irq,
743 up->port.irqflags, up->name, up);
744 if (retval) {
745 free_irq(up->port.irq, up);
746 return retval;
747 }
748 disable_irq(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700749 }
750
Rajendra Nayakba774332011-12-14 17:25:43 +0530751 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530752
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300753 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530754 /*
755 * Clear the FIFO buffers and disable them.
756 * (they will be reenabled in set_termios())
757 */
758 serial_omap_clear_fifos(up);
759 /* For Hardware flow control */
760 serial_out(up, UART_MCR, UART_MCR_RTS);
761
762 /*
763 * Clear the interrupt registers.
764 */
765 (void) serial_in(up, UART_LSR);
766 if (serial_in(up, UART_LSR) & UART_LSR_DR)
767 (void) serial_in(up, UART_RX);
768 (void) serial_in(up, UART_IIR);
769 (void) serial_in(up, UART_MSR);
770
771 /*
772 * Now, initialize the UART
773 */
774 serial_out(up, UART_LCR, UART_LCR_WLEN8);
775 spin_lock_irqsave(&up->port.lock, flags);
776 /*
777 * Most PC uarts need OUT2 raised to enable interrupts.
778 */
779 up->port.mctrl |= TIOCM_OUT2;
780 serial_omap_set_mctrl(&up->port, up->port.mctrl);
781 spin_unlock_irqrestore(&up->port.lock, flags);
782
783 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530784 /*
785 * Finally, enable interrupts. Note: Modem status interrupts
786 * are set via set_termios(), which will be occurring imminently
787 * anyway, so we don't enable them here.
788 */
789 up->ier = UART_IER_RLSI | UART_IER_RDI;
790 serial_out(up, UART_IER, up->ier);
791
Jarkko Nikula78841462011-01-24 17:51:22 +0200792 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300793 up->wer = OMAP_UART_WER_MOD_WKUP;
794 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
795 up->wer |= OMAP_UART_TX_WAKEUP_EN;
796
797 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200798
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300799 pm_runtime_mark_last_busy(up->dev);
800 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530801 up->port_activity = jiffies;
802 return 0;
803}
804
805static void serial_omap_shutdown(struct uart_port *port)
806{
Felipe Balbic990f352012-08-23 13:32:41 +0300807 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 unsigned long flags = 0;
809
Rajendra Nayakba774332011-12-14 17:25:43 +0530810 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530811
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300812 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530813 /*
814 * Disable interrupts from this port
815 */
816 up->ier = 0;
817 serial_out(up, UART_IER, 0);
818
819 spin_lock_irqsave(&up->port.lock, flags);
820 up->port.mctrl &= ~TIOCM_OUT2;
821 serial_omap_set_mctrl(&up->port, up->port.mctrl);
822 spin_unlock_irqrestore(&up->port.lock, flags);
823
824 /*
825 * Disable break condition and FIFOs
826 */
827 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
828 serial_omap_clear_fifos(up);
829
830 /*
831 * Read data port to reset things, and then free the irq
832 */
833 if (serial_in(up, UART_LSR) & UART_LSR_DR)
834 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530835
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300836 pm_runtime_mark_last_busy(up->dev);
837 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530838 free_irq(up->port.irq, up);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700839 if (up->wakeirq)
840 free_irq(up->wakeirq, up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530841}
842
Govindraj.R2fd14962011-11-09 17:41:21 +0530843static void serial_omap_uart_qos_work(struct work_struct *work)
844{
845 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
846 qos_work);
847
848 pm_qos_update_request(&up->pm_qos_request, up->latency);
849}
850
Govindraj.Rb6126332010-09-27 20:20:49 +0530851static void
852serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
853 struct ktermios *old)
854{
Felipe Balbic990f352012-08-23 13:32:41 +0300855 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530856 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530857 unsigned long flags = 0;
858 unsigned int baud, quot;
859
860 switch (termios->c_cflag & CSIZE) {
861 case CS5:
862 cval = UART_LCR_WLEN5;
863 break;
864 case CS6:
865 cval = UART_LCR_WLEN6;
866 break;
867 case CS7:
868 cval = UART_LCR_WLEN7;
869 break;
870 default:
871 case CS8:
872 cval = UART_LCR_WLEN8;
873 break;
874 }
875
876 if (termios->c_cflag & CSTOPB)
877 cval |= UART_LCR_STOP;
878 if (termios->c_cflag & PARENB)
879 cval |= UART_LCR_PARITY;
880 if (!(termios->c_cflag & PARODD))
881 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100882 if (termios->c_cflag & CMSPAR)
883 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530884
885 /*
886 * Ask the core to calculate the divisor for us.
887 */
888
889 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
890 quot = serial_omap_get_divisor(port, baud);
891
Govindraj.R2fd14962011-11-09 17:41:21 +0530892 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700893 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530894 up->latency = up->calc_latency;
895 schedule_work(&up->qos_work);
896
Govindraj.Rc538d202011-11-07 18:57:03 +0530897 up->dll = quot & 0xff;
898 up->dlh = quot >> 8;
899 up->mdr1 = UART_OMAP_MDR1_DISABLE;
900
Govindraj.Rb6126332010-09-27 20:20:49 +0530901 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
902 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530903
904 /*
905 * Ok, we're now changing the port state. Do it with
906 * interrupts disabled.
907 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300908 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530909 spin_lock_irqsave(&up->port.lock, flags);
910
911 /*
912 * Update the per-port timeout.
913 */
914 uart_update_timeout(port, termios->c_cflag, baud);
915
916 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
917 if (termios->c_iflag & INPCK)
918 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
919 if (termios->c_iflag & (BRKINT | PARMRK))
920 up->port.read_status_mask |= UART_LSR_BI;
921
922 /*
923 * Characters to ignore
924 */
925 up->port.ignore_status_mask = 0;
926 if (termios->c_iflag & IGNPAR)
927 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
928 if (termios->c_iflag & IGNBRK) {
929 up->port.ignore_status_mask |= UART_LSR_BI;
930 /*
931 * If we're ignoring parity and break indicators,
932 * ignore overruns too (for real raw support).
933 */
934 if (termios->c_iflag & IGNPAR)
935 up->port.ignore_status_mask |= UART_LSR_OE;
936 }
937
938 /*
939 * ignore all characters if CREAD is not set
940 */
941 if ((termios->c_cflag & CREAD) == 0)
942 up->port.ignore_status_mask |= UART_LSR_DR;
943
944 /*
945 * Modem status interrupts
946 */
947 up->ier &= ~UART_IER_MSI;
948 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
949 up->ier |= UART_IER_MSI;
950 serial_out(up, UART_IER, up->ier);
951 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530952 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500953 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530954
955 /* FIFOs and DMA Settings */
956
957 /* FCR can be changed only when the
958 * baud clock is not running
959 * DLL_REG and DLH_REG set to 0.
960 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800961 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530962 serial_out(up, UART_DLL, 0);
963 serial_out(up, UART_DLM, 0);
964 serial_out(up, UART_LCR, 0);
965
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800966 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530967
Russell King08bd4902012-10-05 13:54:53 +0100968 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100969 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530970 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
971
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800972 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100973 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530974 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
975 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700976
Alexey Pelykh1f663962013-04-03 14:31:46 -0400977 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
978 /*
979 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
980 * sets Enables the granularity of 1 for TRIGGER RX
981 * level. Along with setting RX FIFO trigger level
982 * to 1 (as noted below, 16 characters) and TLR[3:0]
983 * to zero this will result RX FIFO threshold level
984 * to 1 character, instead of 16 as noted in comment
985 * below.
986 */
987
Felipe Balbi6721ab72012-09-06 15:45:40 +0300988 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400989 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300990 */
Felipe Balbi49457432012-09-06 15:45:21 +0300991 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300992 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
993 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
994 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800995
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700996 serial_out(up, UART_FCR, up->fcr);
997 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
998
Govindraj.Rc538d202011-11-07 18:57:03 +0530999 serial_out(up, UART_OMAP_SCR, up->scr);
1000
Russell King08bd4902012-10-05 13:54:53 +01001001 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001002 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301003 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +01001004 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1005 serial_out(up, UART_EFR, up->efr);
1006 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301007
1008 /* Protocol, Baud Rate, and Interrupt Settings */
1009
Govindraj.R94734742011-11-07 19:00:33 +05301010 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1011 serial_omap_mdr1_errataset(up, up->mdr1);
1012 else
1013 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1014
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001015 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301016 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1017
1018 serial_out(up, UART_LCR, 0);
1019 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001020 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301021
Govindraj.Rc538d202011-11-07 18:57:03 +05301022 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1023 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301024
1025 serial_out(up, UART_LCR, 0);
1026 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001027 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301028
1029 serial_out(up, UART_EFR, up->efr);
1030 serial_out(up, UART_LCR, cval);
1031
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001032 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301033 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301034 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301035 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1036
Govindraj.R94734742011-11-07 19:00:33 +05301037 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1038 serial_omap_mdr1_errataset(up, up->mdr1);
1039 else
1040 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301041
Russell Kingc533e512012-10-06 09:34:36 +01001042 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001043 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301044
Russell Kingc533e512012-10-06 09:34:36 +01001045 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1046 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1047 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301048
Russell Kingc533e512012-10-06 09:34:36 +01001049 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001050 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1051 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1052 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301053
Russell Kingc7d059c2012-10-06 09:12:44 +01001054 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301055
Peter Hurley391f93f2015-01-25 14:44:51 -05001056 up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
1057
Russell King08bd4902012-10-05 13:54:53 +01001058 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001059 /* Enable AUTORTS and AUTOCTS */
Peter Hurley391f93f2015-01-25 14:44:51 -05001060 up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Russell King08bd4902012-10-05 13:54:53 +01001061 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1062
Russell King1fe8aa82012-10-06 09:04:03 +01001063 /* Ensure MCR RTS is asserted */
1064 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001065 } else {
1066 /* Disable AUTORTS and AUTOCTS */
1067 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301068 }
1069
Russell King01d70bb2012-10-15 16:50:59 +01001070 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001071 /* clear SW control mode bits */
1072 up->efr &= OMAP_UART_SW_CLR;
1073
1074 /*
1075 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001076 * Enable XON/XOFF flow control on input.
1077 * Receiver compares XON1, XOFF1.
1078 */
Russell King3af08bd2012-10-05 13:32:08 +01001079 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001080 up->efr |= OMAP_UART_SW_RX;
1081
Russell King01d70bb2012-10-15 16:50:59 +01001082 /*
Russell King3af08bd2012-10-05 13:32:08 +01001083 * IXOFF Flag:
1084 * Enable XON/XOFF flow control on output.
1085 * Transmit XON1, XOFF1
1086 */
Peter Hurley391f93f2015-01-25 14:44:51 -05001087 if (termios->c_iflag & IXOFF) {
1088 up->port.status |= UPSTAT_AUTOXOFF;
Russell King3af08bd2012-10-05 13:32:08 +01001089 up->efr |= OMAP_UART_SW_TX;
Peter Hurley391f93f2015-01-25 14:44:51 -05001090 }
Russell King3af08bd2012-10-05 13:32:08 +01001091
1092 /*
Russell King01d70bb2012-10-15 16:50:59 +01001093 * IXANY Flag:
1094 * Enable any character to restart output.
1095 * Operation resumes after receiving any
1096 * character after recognition of the XOFF character
1097 */
1098 if (termios->c_iflag & IXANY)
1099 up->mcr |= UART_MCR_XONANY;
1100 else
1101 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001102 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001103 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001104 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1105 serial_out(up, UART_EFR, up->efr);
1106 serial_out(up, UART_LCR, up->lcr);
1107
Govindraj.Rb6126332010-09-27 20:20:49 +05301108 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301109
1110 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001111 pm_runtime_mark_last_busy(up->dev);
1112 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301113 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301114}
1115
1116static void
1117serial_omap_pm(struct uart_port *port, unsigned int state,
1118 unsigned int oldstate)
1119{
Felipe Balbic990f352012-08-23 13:32:41 +03001120 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 unsigned char efr;
1122
Rajendra Nayakba774332011-12-14 17:25:43 +05301123 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301124
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001125 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001126 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301127 efr = serial_in(up, UART_EFR);
1128 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1129 serial_out(up, UART_LCR, 0);
1130
1131 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001132 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301133 serial_out(up, UART_EFR, efr);
1134 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301135
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001136 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301137 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001138 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301139 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001140 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301141 }
1142
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001143 pm_runtime_mark_last_busy(up->dev);
1144 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301145}
1146
1147static void serial_omap_release_port(struct uart_port *port)
1148{
1149 dev_dbg(port->dev, "serial_omap_release_port+\n");
1150}
1151
1152static int serial_omap_request_port(struct uart_port *port)
1153{
1154 dev_dbg(port->dev, "serial_omap_request_port+\n");
1155 return 0;
1156}
1157
1158static void serial_omap_config_port(struct uart_port *port, int flags)
1159{
Felipe Balbic990f352012-08-23 13:32:41 +03001160 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301161
1162 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301163 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301164 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001165 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301166}
1167
1168static int
1169serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1170{
1171 /* we don't want the core code to modify any port params */
1172 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1173 return -EINVAL;
1174}
1175
1176static const char *
1177serial_omap_type(struct uart_port *port)
1178{
Felipe Balbic990f352012-08-23 13:32:41 +03001179 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301180
Rajendra Nayakba774332011-12-14 17:25:43 +05301181 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301182 return up->name;
1183}
1184
Govindraj.Rb6126332010-09-27 20:20:49 +05301185#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1186
1187static inline void wait_for_xmitr(struct uart_omap_port *up)
1188{
1189 unsigned int status, tmout = 10000;
1190
1191 /* Wait up to 10ms for the character(s) to be sent. */
1192 do {
1193 status = serial_in(up, UART_LSR);
1194
1195 if (status & UART_LSR_BI)
1196 up->lsr_break_flag = UART_LSR_BI;
1197
1198 if (--tmout == 0)
1199 break;
1200 udelay(1);
1201 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1202
1203 /* Wait up to 1s for flow control if necessary */
1204 if (up->port.flags & UPF_CONS_FLOW) {
1205 tmout = 1000000;
1206 for (tmout = 1000000; tmout; tmout--) {
1207 unsigned int msr = serial_in(up, UART_MSR);
1208
1209 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1210 if (msr & UART_MSR_CTS)
1211 break;
1212
1213 udelay(1);
1214 }
1215 }
1216}
1217
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001218#ifdef CONFIG_CONSOLE_POLL
1219
1220static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1221{
Felipe Balbic990f352012-08-23 13:32:41 +03001222 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301223
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001224 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001225 wait_for_xmitr(up);
1226 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001227 pm_runtime_mark_last_busy(up->dev);
1228 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001229}
1230
1231static int serial_omap_poll_get_char(struct uart_port *port)
1232{
Felipe Balbic990f352012-08-23 13:32:41 +03001233 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301234 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001235
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001236 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301237 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001238 if (!(status & UART_LSR_DR)) {
1239 status = NO_POLL_CHAR;
1240 goto out;
1241 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001242
Govindraj.Rfcdca752011-02-28 18:12:23 +05301243 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001244
1245out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001246 pm_runtime_mark_last_busy(up->dev);
1247 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001248
Govindraj.Rfcdca752011-02-28 18:12:23 +05301249 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001250}
1251
1252#endif /* CONFIG_CONSOLE_POLL */
1253
1254#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1255
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301256static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001257
1258static struct uart_driver serial_omap_reg;
1259
Govindraj.Rb6126332010-09-27 20:20:49 +05301260static void serial_omap_console_putchar(struct uart_port *port, int ch)
1261{
Felipe Balbic990f352012-08-23 13:32:41 +03001262 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301263
1264 wait_for_xmitr(up);
1265 serial_out(up, UART_TX, ch);
1266}
1267
1268static void
1269serial_omap_console_write(struct console *co, const char *s,
1270 unsigned int count)
1271{
1272 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1273 unsigned long flags;
1274 unsigned int ier;
1275 int locked = 1;
1276
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001277 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301278
Govindraj.Rb6126332010-09-27 20:20:49 +05301279 local_irq_save(flags);
1280 if (up->port.sysrq)
1281 locked = 0;
1282 else if (oops_in_progress)
1283 locked = spin_trylock(&up->port.lock);
1284 else
1285 spin_lock(&up->port.lock);
1286
1287 /*
1288 * First save the IER then disable the interrupts
1289 */
1290 ier = serial_in(up, UART_IER);
1291 serial_out(up, UART_IER, 0);
1292
1293 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1294
1295 /*
1296 * Finally, wait for transmitter to become empty
1297 * and restore the IER
1298 */
1299 wait_for_xmitr(up);
1300 serial_out(up, UART_IER, ier);
1301 /*
1302 * The receive handling will happen properly because the
1303 * receive ready bit will still be set; it is not cleared
1304 * on read. However, modem control will not, we must
1305 * call it if we have saved something in the saved flags
1306 * while processing with interrupts off.
1307 */
1308 if (up->msr_saved_flags)
1309 check_modem_status(up);
1310
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001311 pm_runtime_mark_last_busy(up->dev);
1312 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301313 if (locked)
1314 spin_unlock(&up->port.lock);
1315 local_irq_restore(flags);
1316}
1317
1318static int __init
1319serial_omap_console_setup(struct console *co, char *options)
1320{
1321 struct uart_omap_port *up;
1322 int baud = 115200;
1323 int bits = 8;
1324 int parity = 'n';
1325 int flow = 'n';
1326
1327 if (serial_omap_console_ports[co->index] == NULL)
1328 return -ENODEV;
1329 up = serial_omap_console_ports[co->index];
1330
1331 if (options)
1332 uart_parse_options(options, &baud, &parity, &bits, &flow);
1333
1334 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1335}
1336
1337static struct console serial_omap_console = {
1338 .name = OMAP_SERIAL_NAME,
1339 .write = serial_omap_console_write,
1340 .device = uart_console_device,
1341 .setup = serial_omap_console_setup,
1342 .flags = CON_PRINTBUFFER,
1343 .index = -1,
1344 .data = &serial_omap_reg,
1345};
1346
1347static void serial_omap_add_console_port(struct uart_omap_port *up)
1348{
Rajendra Nayakba774332011-12-14 17:25:43 +05301349 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301350}
1351
1352#define OMAP_CONSOLE (&serial_omap_console)
1353
1354#else
1355
1356#define OMAP_CONSOLE NULL
1357
1358static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1359{}
1360
1361#endif
1362
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001363/* Enable or disable the rs485 support */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001364static int
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001365serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1366{
1367 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001368 unsigned int mode;
1369 int val;
1370
1371 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001372
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001373 /* Disable interrupts from this port */
1374 mode = up->ier;
1375 up->ier = 0;
1376 serial_out(up, UART_IER, 0);
1377
1378 /* store new config */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001379 port->rs485 = *rs485conf;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001380
1381 /*
1382 * Just as a precaution, only allow rs485
1383 * to be enabled if the gpio pin is valid
1384 */
1385 if (gpio_is_valid(up->rts_gpio)) {
1386 /* enable / disable rts */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001387 val = (port->rs485.flags & SER_RS485_ENABLED) ?
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001388 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001389 val = (port->rs485.flags & val) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001390 gpio_set_value(up->rts_gpio, val);
1391 } else
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001392 port->rs485.flags &= ~SER_RS485_ENABLED;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001393
1394 /* Enable interrupts */
1395 up->ier = mode;
1396 serial_out(up, UART_IER, up->ier);
1397
Philippe Proulx018e7442013-10-23 18:49:58 -04001398 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1399 * TX FIFO is below the trigger level.
1400 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001401 if (!(port->rs485.flags & SER_RS485_ENABLED) &&
Philippe Proulx018e7442013-10-23 18:49:58 -04001402 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1403 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1404 serial_out(up, UART_OMAP_SCR, up->scr);
1405 }
1406
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001407 pm_runtime_mark_last_busy(up->dev);
1408 pm_runtime_put_autosuspend(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001409
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001410 return 0;
1411}
1412
Govindraj.Rb6126332010-09-27 20:20:49 +05301413static struct uart_ops serial_omap_pops = {
1414 .tx_empty = serial_omap_tx_empty,
1415 .set_mctrl = serial_omap_set_mctrl,
1416 .get_mctrl = serial_omap_get_mctrl,
1417 .stop_tx = serial_omap_stop_tx,
1418 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001419 .throttle = serial_omap_throttle,
1420 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301421 .stop_rx = serial_omap_stop_rx,
1422 .enable_ms = serial_omap_enable_ms,
1423 .break_ctl = serial_omap_break_ctl,
1424 .startup = serial_omap_startup,
1425 .shutdown = serial_omap_shutdown,
1426 .set_termios = serial_omap_set_termios,
1427 .pm = serial_omap_pm,
1428 .type = serial_omap_type,
1429 .release_port = serial_omap_release_port,
1430 .request_port = serial_omap_request_port,
1431 .config_port = serial_omap_config_port,
1432 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001433#ifdef CONFIG_CONSOLE_POLL
1434 .poll_put_char = serial_omap_poll_put_char,
1435 .poll_get_char = serial_omap_poll_get_char,
1436#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301437};
1438
1439static struct uart_driver serial_omap_reg = {
1440 .owner = THIS_MODULE,
1441 .driver_name = "OMAP-SERIAL",
1442 .dev_name = OMAP_SERIAL_NAME,
1443 .nr = OMAP_MAX_HSUART_PORTS,
1444 .cons = OMAP_CONSOLE,
1445};
1446
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301447#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301448static int serial_omap_prepare(struct device *dev)
1449{
1450 struct uart_omap_port *up = dev_get_drvdata(dev);
1451
1452 up->is_suspending = true;
1453
1454 return 0;
1455}
1456
1457static void serial_omap_complete(struct device *dev)
1458{
1459 struct uart_omap_port *up = dev_get_drvdata(dev);
1460
1461 up->is_suspending = false;
1462}
1463
Govindraj.Rfcdca752011-02-28 18:12:23 +05301464static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301465{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301466 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301467
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301468 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001469 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301470
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001471 if (device_may_wakeup(dev))
1472 serial_omap_enable_wakeup(up, true);
1473 else
1474 serial_omap_enable_wakeup(up, false);
1475
Govindraj.Rb6126332010-09-27 20:20:49 +05301476 return 0;
1477}
1478
Govindraj.Rfcdca752011-02-28 18:12:23 +05301479static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301480{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301481 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301482
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001483 if (device_may_wakeup(dev))
1484 serial_omap_enable_wakeup(up, false);
1485
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301486 uart_resume_port(&serial_omap_reg, &up->port);
1487
Govindraj.Rb6126332010-09-27 20:20:49 +05301488 return 0;
1489}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301490#else
1491#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001492#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301493#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301494
Bill Pemberton9671f092012-11-19 13:21:50 -05001495static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301496{
1497 u32 mvr, scheme;
1498 u16 revision, major, minor;
1499
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001500 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301501
1502 /* Check revision register scheme */
1503 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1504
1505 switch (scheme) {
1506 case 0: /* Legacy Scheme: OMAP2/3 */
1507 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1508 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1509 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1510 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1511 break;
1512 case 1:
1513 /* New Scheme: OMAP4+ */
1514 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1515 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1516 OMAP_UART_MVR_MAJ_SHIFT;
1517 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1518 break;
1519 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001520 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301521 "Unknown %s revision, defaulting to highest\n",
1522 up->name);
1523 /* highest possible revision */
1524 major = 0xff;
1525 minor = 0xff;
1526 }
1527
1528 /* normalize revision for the driver */
1529 revision = UART_BUILD_REVISION(major, minor);
1530
1531 switch (revision) {
1532 case OMAP_UART_REV_46:
1533 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1534 UART_ERRATA_i291_DMA_FORCEIDLE);
1535 break;
1536 case OMAP_UART_REV_52:
1537 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1538 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001539 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301540 break;
1541 case OMAP_UART_REV_63:
1542 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001543 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301544 break;
1545 default:
1546 break;
1547 }
1548}
1549
Bill Pemberton9671f092012-11-19 13:21:50 -05001550static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301551{
1552 struct omap_uart_port_info *omap_up_info;
1553
1554 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1555 if (!omap_up_info)
1556 return NULL; /* out of memory */
1557
1558 of_property_read_u32(dev->of_node, "clock-frequency",
1559 &omap_up_info->uartclk);
1560 return omap_up_info;
1561}
1562
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001563static int serial_omap_probe_rs485(struct uart_omap_port *up,
1564 struct device_node *np)
1565{
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001566 struct serial_rs485 *rs485conf = &up->port.rs485;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001567 u32 rs485_delay[2];
1568 enum of_gpio_flags flags;
1569 int ret;
1570
1571 rs485conf->flags = 0;
1572 up->rts_gpio = -EINVAL;
1573
1574 if (!np)
1575 return 0;
1576
1577 if (of_property_read_bool(np, "rs485-rts-active-high"))
1578 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1579 else
1580 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1581
1582 /* check for tx enable gpio */
1583 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1584 if (gpio_is_valid(up->rts_gpio)) {
Felipe Balbi404dc572014-04-23 09:58:30 -05001585 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001586 if (ret < 0)
1587 return ret;
1588 ret = gpio_direction_output(up->rts_gpio,
1589 flags & SER_RS485_RTS_AFTER_SEND);
1590 if (ret < 0)
1591 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001592 } else if (up->rts_gpio == -EPROBE_DEFER) {
1593 return -EPROBE_DEFER;
1594 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001595 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001596 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001597
1598 if (of_property_read_u32_array(np, "rs485-rts-delay",
1599 rs485_delay, 2) == 0) {
1600 rs485conf->delay_rts_before_send = rs485_delay[0];
1601 rs485conf->delay_rts_after_send = rs485_delay[1];
1602 }
1603
1604 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1605 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1606
1607 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1608 rs485conf->flags |= SER_RS485_ENABLED;
1609
1610 return 0;
1611}
1612
Bill Pemberton9671f092012-11-19 13:21:50 -05001613static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301614{
Jingoo Han574de552013-07-30 17:06:57 +09001615 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Felipe Balbicc516382014-04-23 09:58:31 -05001616 struct uart_omap_port *up;
1617 struct resource *mem;
Felipe Balbid044d232014-04-23 09:58:33 -05001618 void __iomem *base;
Felipe Balbicc516382014-04-23 09:58:31 -05001619 int uartirq = 0;
1620 int wakeirq = 0;
1621 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301622
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001623 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001624 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001625 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1626 if (!uartirq)
1627 return -EPROBE_DEFER;
1628 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301629 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001630 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001631 } else {
Felipe Balbi54af6922014-04-23 09:58:32 -05001632 uartirq = platform_get_irq(pdev, 0);
1633 if (uartirq < 0)
1634 return -EPROBE_DEFER;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001635 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301636
Felipe Balbid044d232014-04-23 09:58:33 -05001637 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1638 if (!up)
1639 return -ENOMEM;
Govindraj.Rb6126332010-09-27 20:20:49 +05301640
Felipe Balbid044d232014-04-23 09:58:33 -05001641 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1642 base = devm_ioremap_resource(&pdev->dev, mem);
1643 if (IS_ERR(base))
1644 return PTR_ERR(base);
Govindraj.Rb6126332010-09-27 20:20:49 +05301645
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001646 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301647 up->port.dev = &pdev->dev;
1648 up->port.type = PORT_OMAP;
1649 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001650 up->port.irq = uartirq;
1651 up->wakeirq = wakeirq;
Markus Pargmannce6acca2014-01-24 18:09:41 +01001652 if (!up->wakeirq)
1653 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1654 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301655
1656 up->port.regshift = 2;
1657 up->port.fifosize = 64;
1658 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301659
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301660 if (pdev->dev.of_node)
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001661 ret = of_alias_get_id(pdev->dev.of_node, "serial");
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301662 else
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001663 ret = pdev->id;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301664
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001665 if (ret < 0) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301666 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001667 ret);
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301668 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301669 }
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001670 up->port.line = ret;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301671
Nishanth Menon7af0ea52014-10-22 07:46:50 -05001672 if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
1673 dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
1674 OMAP_MAX_HSUART_PORTS);
1675 ret = -ENXIO;
1676 goto err_port_line;
1677 }
1678
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001679 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1680 if (ret < 0)
1681 goto err_rs485;
1682
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301683 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301684 up->port.mapbase = mem->start;
Felipe Balbid044d232014-04-23 09:58:33 -05001685 up->port.membase = base;
Govindraj.Rb6126332010-09-27 20:20:49 +05301686 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301687 up->port.uartclk = omap_up_info->uartclk;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001688 up->port.rs485_config = serial_omap_config_rs485;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301689 if (!up->port.uartclk) {
1690 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001691 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001692 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001693 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301694 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301695
Govindraj.R2fd14962011-11-09 17:41:21 +05301696 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1697 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1698 pm_qos_add_request(&up->pm_qos_request,
1699 PM_QOS_CPU_DMA_LATENCY, up->latency);
Govindraj.R2fd14962011-11-09 17:41:21 +05301700 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1701
Felipe Balbi93220dc2012-09-06 15:45:27 +03001702 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001703 if (omap_up_info->autosuspend_timeout == 0)
1704 omap_up_info->autosuspend_timeout = -1;
Felipe Balbi5b6acc72014-04-23 09:58:29 -05001705
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001706 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301707 pm_runtime_use_autosuspend(&pdev->dev);
1708 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301709 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301710
1711 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301712 pm_runtime_enable(&pdev->dev);
1713
Govindraj.Rfcdca752011-02-28 18:12:23 +05301714 pm_runtime_get_sync(&pdev->dev);
1715
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301716 omap_serial_fill_features_erratas(up);
1717
Rajendra Nayakba774332011-12-14 17:25:43 +05301718 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301719 serial_omap_add_console_port(up);
1720
1721 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1722 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301723 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301724
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001725 pm_runtime_mark_last_busy(up->dev);
1726 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301727 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301728
1729err_add_port:
1730 pm_runtime_put(&pdev->dev);
1731 pm_runtime_disable(&pdev->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001732err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301733err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301734 return ret;
1735}
1736
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001737static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301738{
1739 struct uart_omap_port *up = platform_get_drvdata(dev);
1740
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001741 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001742 pm_runtime_disable(up->dev);
1743 uart_remove_one_port(&serial_omap_reg, &up->port);
1744 pm_qos_remove_request(&up->pm_qos_request);
Sanjay Singh Rawat93a2e472014-03-21 13:55:10 +05301745 device_init_wakeup(&dev->dev, false);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301746
Govindraj.Rb6126332010-09-27 20:20:49 +05301747 return 0;
1748}
1749
Govindraj.R94734742011-11-07 19:00:33 +05301750/*
1751 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1752 * The access to uart register after MDR1 Access
1753 * causes UART to corrupt data.
1754 *
1755 * Need a delay =
1756 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1757 * give 10 times as much
1758 */
1759static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1760{
1761 u8 timeout = 255;
1762
1763 serial_out(up, UART_OMAP_MDR1, mdr1);
1764 udelay(2);
1765 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1766 UART_FCR_CLEAR_RCVR);
1767 /*
1768 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1769 * TX_FIFO_E bit is 1.
1770 */
1771 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1772 (UART_LSR_THRE | UART_LSR_DR))) {
1773 timeout--;
1774 if (!timeout) {
1775 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001776 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301777 serial_in(up, UART_LSR));
1778 break;
1779 }
1780 udelay(1);
1781 }
1782}
1783
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +01001784#ifdef CONFIG_PM
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301785static void serial_omap_restore_context(struct uart_omap_port *up)
1786{
Govindraj.R94734742011-11-07 19:00:33 +05301787 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1788 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1789 else
1790 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1791
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301792 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1793 serial_out(up, UART_EFR, UART_EFR_ECB);
1794 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1795 serial_out(up, UART_IER, 0x0);
1796 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301797 serial_out(up, UART_DLL, up->dll);
1798 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301799 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1800 serial_out(up, UART_IER, up->ier);
1801 serial_out(up, UART_FCR, up->fcr);
1802 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1803 serial_out(up, UART_MCR, up->mcr);
1804 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301805 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301806 serial_out(up, UART_EFR, up->efr);
1807 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301808 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1809 serial_omap_mdr1_errataset(up, up->mdr1);
1810 else
1811 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001812 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301813}
1814
Govindraj.Rfcdca752011-02-28 18:12:23 +05301815static int serial_omap_runtime_suspend(struct device *dev)
1816{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301817 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301818
Wei Yongjun7f253012013-06-05 10:04:49 +08001819 if (!up)
1820 return -EINVAL;
1821
Sourav Poddarddd85e22013-05-15 21:05:38 +05301822 /*
1823 * When using 'no_console_suspend', the console UART must not be
1824 * suspended. Since driver suspend is managed by runtime suspend,
1825 * preventing runtime suspend (by returning error) will keep device
1826 * active during suspend.
1827 */
1828 if (up->is_suspending && !console_suspend_enabled &&
1829 uart_console(&up->port))
1830 return -EBUSY;
1831
Felipe Balbie5b57c02012-08-23 13:32:42 +03001832 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301833
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001834 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301835
Govindraj.R2fd14962011-11-09 17:41:21 +05301836 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1837 schedule_work(&up->qos_work);
1838
Govindraj.Rfcdca752011-02-28 18:12:23 +05301839 return 0;
1840}
1841
1842static int serial_omap_runtime_resume(struct device *dev)
1843{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301844 struct uart_omap_port *up = dev_get_drvdata(dev);
1845
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301846 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301847
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001848 serial_omap_enable_wakeup(up, false);
1849
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301850 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001851 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301852 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301853 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301854 } else if (up->context_loss_cnt != loss_cnt) {
1855 serial_omap_restore_context(up);
1856 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301857 up->latency = up->calc_latency;
1858 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301859
Govindraj.Rfcdca752011-02-28 18:12:23 +05301860 return 0;
1861}
1862#endif
1863
1864static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1865 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1866 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1867 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301868 .prepare = serial_omap_prepare,
1869 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301870};
1871
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301872#if defined(CONFIG_OF)
1873static const struct of_device_id omap_serial_of_match[] = {
1874 { .compatible = "ti,omap2-uart" },
1875 { .compatible = "ti,omap3-uart" },
1876 { .compatible = "ti,omap4-uart" },
1877 {},
1878};
1879MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1880#endif
1881
Govindraj.Rb6126332010-09-27 20:20:49 +05301882static struct platform_driver serial_omap_driver = {
1883 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001884 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301885 .driver = {
1886 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301887 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301888 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301889 },
1890};
1891
1892static int __init serial_omap_init(void)
1893{
1894 int ret;
1895
1896 ret = uart_register_driver(&serial_omap_reg);
1897 if (ret != 0)
1898 return ret;
1899 ret = platform_driver_register(&serial_omap_driver);
1900 if (ret != 0)
1901 uart_unregister_driver(&serial_omap_reg);
1902 return ret;
1903}
1904
1905static void __exit serial_omap_exit(void)
1906{
1907 platform_driver_unregister(&serial_omap_driver);
1908 uart_unregister_driver(&serial_omap_reg);
1909}
1910
1911module_init(serial_omap_init);
1912module_exit(serial_omap_exit);
1913
1914MODULE_DESCRIPTION("OMAP High Speed UART driver");
1915MODULE_LICENSE("GPL");
1916MODULE_AUTHOR("Texas Instruments Inc");