blob: f02a5f525f031486bfe4afc99d13d30e2fd05858 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800110struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700111
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100117 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000118 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119};
Chris Wilson44834a62010-08-19 16:09:23 +0100120#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100121
Chris Wilson6ef3d422010-08-04 20:26:07 +0100122struct intel_overlay;
123struct intel_overlay_error_state;
124
Dave Airlie7c1c2872008-11-28 14:22:24 +1000125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800129#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133
134struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200135 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000136 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000137 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800138};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000139
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100141 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800142 u8 dvo_port;
143 u8 slave_addr;
144 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100145 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400146 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800147};
148
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000149struct intel_display_error_state;
150
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700151struct drm_i915_error_state {
152 u32 eir;
153 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800154 u32 pipestat[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700155 u32 ipeir;
156 u32 ipehr;
157 u32 instdone;
158 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100159 u32 error; /* gen6+ */
160 u32 bcs_acthd; /* gen6+ blt engine */
161 u32 bcs_ipehr;
162 u32 bcs_ipeir;
163 u32 bcs_instdone;
164 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100165 u32 vcs_acthd; /* gen6+ bsd engine */
166 u32 vcs_ipehr;
167 u32 vcs_ipeir;
168 u32 vcs_instdone;
169 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 u32 instpm;
171 u32 instps;
172 u32 instdone1;
173 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000174 u64 bbaddr;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200175 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000177 struct drm_i915_error_object {
178 int page_count;
179 u32 gtt_offset;
180 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000181 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000182 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000183 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000184 u32 name;
185 u32 seqno;
186 u32 gtt_offset;
187 u32 read_domains;
188 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200189 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000190 s32 pinned:2;
191 u32 tiling:2;
192 u32 dirty:1;
193 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000194 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700195 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000196 } *active_bo, *pinned_bo;
197 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100198 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000199 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700200};
201
Jesse Barnese70236a2009-09-21 10:42:27 -0700202struct drm_i915_display_funcs {
203 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400204 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700205 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
206 void (*disable_fbc)(struct drm_device *dev);
207 int (*get_display_clock_speed)(struct drm_device *dev);
208 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000209 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800210 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
211 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700212 int (*crtc_mode_set)(struct drm_crtc *crtc,
213 struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode,
215 int x, int y,
216 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800217 void (*write_eld)(struct drm_connector *connector,
218 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700219 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700220 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700221 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700222 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
223 struct drm_framebuffer *fb,
224 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700225 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
226 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800227 void (*force_wake_get)(struct drm_i915_private *dev_priv);
228 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700229 /* clock updates for mode set */
230 /* cursor updates */
231 /* render clock increase/decrease */
232 /* display clock increase/decrease */
233 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700234};
235
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100237 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 u8 is_mobile:1;
239 u8 is_i85x:1;
240 u8 is_i915g:1;
241 u8 is_i945gm:1;
242 u8 is_g33:1;
243 u8 need_gfx_hws:1;
244 u8 is_g4x:1;
245 u8 is_pineview:1;
246 u8 is_broadwater:1;
247 u8 is_crestline:1;
248 u8 is_ivybridge:1;
249 u8 has_fbc:1;
250 u8 has_pipe_cxsr:1;
251 u8 has_hotplug:1;
252 u8 cursor_needs_physical:1;
253 u8 has_overlay:1;
254 u8 overlay_needs_physical:1;
255 u8 supports_tv:1;
256 u8 has_bsd_ring:1;
257 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200258 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500259};
260
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800261enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100262 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800263 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
264 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
265 FBC_MODE_TOO_LARGE, /* mode too large for compression */
266 FBC_BAD_PLANE, /* fbc not supported on plane */
267 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700268 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700269 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800270};
271
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800272enum intel_pch {
273 PCH_IBX, /* Ibexpeak PCH */
274 PCH_CPT, /* Cougarpoint PCH */
275};
276
Jesse Barnesb690e962010-07-19 13:53:12 -0700277#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700278#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700279
Dave Airlie8be48d92010-03-30 05:34:14 +0000280struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100281struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700284 struct drm_device *dev;
285
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500286 const struct intel_device_info *info;
287
Dave Airlieac5c4e72008-12-19 15:38:34 +1000288 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000289 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000290
Eric Anholt3043c602008-10-02 12:24:47 -0700291 void __iomem *regs;
Chris Wilson957367202011-05-12 22:17:09 +0100292 u32 gt_fifo_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Chris Wilsonf899fc62010-07-20 15:44:45 -0700294 struct intel_gmbus {
295 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100296 struct i2c_adapter *force_bit;
297 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700298 } *gmbus;
299
Dave Airlieec2a4c32009-08-04 11:43:41 +1000300 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000301 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100302 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000304 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700305 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000306 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000307 struct drm_i915_gem_object *pwrctx;
308 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Jesse Barnesd7658982009-06-05 14:41:29 +0000310 struct resource mch_res;
311
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000312 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 int back_offset;
314 int front_offset;
315 int current_page;
316 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000319
320 /* protects the irq masks */
321 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700322 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800323 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000324 u32 irq_mask;
325 u32 gt_irq_mask;
326 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Jesse Barnes5ca58282009-03-31 14:11:15 -0700328 u32 hotplug_supported_mask;
329 struct work_struct hotplug_work;
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 int tex_lru_log_granularity;
332 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100333 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000334 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000335 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000336
Ben Gamarif65d9422009-09-14 17:48:44 -0400337 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000338#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400339 struct timer_list hangcheck_timer;
340 int hangcheck_count;
341 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100342 uint32_t last_acthd_bsd;
343 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100344 uint32_t last_instdone;
345 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400346
Jesse Barnes80824002009-09-10 15:28:06 -0700347 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100348 unsigned int cfb_fb;
349 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100350 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100351 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700352
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100353 struct intel_opregion opregion;
354
Daniel Vetter02e792f2009-09-15 22:57:34 +0200355 /* overlay */
356 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800357 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200358
Jesse Barnes79e53942008-11-07 14:24:08 -0800359 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100360 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000361 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800362 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
363 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800364
365 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100366 unsigned int int_tv_support:1;
367 unsigned int lvds_dither:1;
368 unsigned int lvds_vbt:1;
369 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500370 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700371 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500372 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100373 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700374 int rate;
375 int lanes;
376 int preemphasis;
377 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100378
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700379 bool initialized;
380 bool support;
381 int bpp;
382 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100383 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700384 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800385
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700386 struct notifier_block lid_notifier;
387
Chris Wilsonf899fc62010-07-20 15:44:45 -0700388 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200389 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800390 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
391 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
392
Li Peng95534262010-05-18 18:58:44 +0800393 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800394
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700395 spinlock_t error_lock;
396 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400397 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100398 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700399 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700400
Jesse Barnese70236a2009-09-21 10:42:27 -0700401 /* Display functions */
402 struct drm_i915_display_funcs display;
403
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800404 /* PCH chipset type */
405 enum intel_pch pch_type;
406
Jesse Barnesb690e962010-07-19 13:53:12 -0700407 unsigned long quirks;
408
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000409 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800410 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000411 u8 saveLBB;
412 u32 saveDSPACNTR;
413 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000414 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000415 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000416 u32 savePIPEACONF;
417 u32 savePIPEBCONF;
418 u32 savePIPEASRC;
419 u32 savePIPEBSRC;
420 u32 saveFPA0;
421 u32 saveFPA1;
422 u32 saveDPLL_A;
423 u32 saveDPLL_A_MD;
424 u32 saveHTOTAL_A;
425 u32 saveHBLANK_A;
426 u32 saveHSYNC_A;
427 u32 saveVTOTAL_A;
428 u32 saveVBLANK_A;
429 u32 saveVSYNC_A;
430 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000431 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800432 u32 saveTRANS_HTOTAL_A;
433 u32 saveTRANS_HBLANK_A;
434 u32 saveTRANS_HSYNC_A;
435 u32 saveTRANS_VTOTAL_A;
436 u32 saveTRANS_VBLANK_A;
437 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000438 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveDSPASTRIDE;
440 u32 saveDSPASIZE;
441 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700442 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000443 u32 saveDSPASURF;
444 u32 saveDSPATILEOFF;
445 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700446 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000447 u32 saveBLC_PWM_CTL;
448 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800449 u32 saveBLC_CPU_PWM_CTL;
450 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000451 u32 saveFPB0;
452 u32 saveFPB1;
453 u32 saveDPLL_B;
454 u32 saveDPLL_B_MD;
455 u32 saveHTOTAL_B;
456 u32 saveHBLANK_B;
457 u32 saveHSYNC_B;
458 u32 saveVTOTAL_B;
459 u32 saveVBLANK_B;
460 u32 saveVSYNC_B;
461 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000462 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800463 u32 saveTRANS_HTOTAL_B;
464 u32 saveTRANS_HBLANK_B;
465 u32 saveTRANS_HSYNC_B;
466 u32 saveTRANS_VTOTAL_B;
467 u32 saveTRANS_VBLANK_B;
468 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000469 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000470 u32 saveDSPBSTRIDE;
471 u32 saveDSPBSIZE;
472 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700473 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000474 u32 saveDSPBSURF;
475 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700476 u32 saveVGA0;
477 u32 saveVGA1;
478 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveVGACNTRL;
480 u32 saveADPA;
481 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700482 u32 savePP_ON_DELAYS;
483 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000484 u32 saveDVOA;
485 u32 saveDVOB;
486 u32 saveDVOC;
487 u32 savePP_ON;
488 u32 savePP_OFF;
489 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700490 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000491 u32 savePFIT_CONTROL;
492 u32 save_palette_a[256];
493 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700494 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000495 u32 saveFBC_CFB_BASE;
496 u32 saveFBC_LL_BASE;
497 u32 saveFBC_CONTROL;
498 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000499 u32 saveIER;
500 u32 saveIIR;
501 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800502 u32 saveDEIER;
503 u32 saveDEIMR;
504 u32 saveGTIER;
505 u32 saveGTIMR;
506 u32 saveFDI_RXA_IMR;
507 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800508 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800509 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000510 u32 saveSWF0[16];
511 u32 saveSWF1[16];
512 u32 saveSWF2[3];
513 u8 saveMSR;
514 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800515 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000516 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000517 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000518 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000519 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200520 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000521 u32 saveCURACNTR;
522 u32 saveCURAPOS;
523 u32 saveCURABASE;
524 u32 saveCURBCNTR;
525 u32 saveCURBPOS;
526 u32 saveCURBBASE;
527 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 u32 saveDP_B;
529 u32 saveDP_C;
530 u32 saveDP_D;
531 u32 savePIPEA_GMCH_DATA_M;
532 u32 savePIPEB_GMCH_DATA_M;
533 u32 savePIPEA_GMCH_DATA_N;
534 u32 savePIPEB_GMCH_DATA_N;
535 u32 savePIPEA_DP_LINK_M;
536 u32 savePIPEB_DP_LINK_M;
537 u32 savePIPEA_DP_LINK_N;
538 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800539 u32 saveFDI_RXA_CTL;
540 u32 saveFDI_TXA_CTL;
541 u32 saveFDI_RXB_CTL;
542 u32 saveFDI_TXB_CTL;
543 u32 savePFA_CTL_1;
544 u32 savePFB_CTL_1;
545 u32 savePFA_WIN_SZ;
546 u32 savePFB_WIN_SZ;
547 u32 savePFA_WIN_POS;
548 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000549 u32 savePCH_DREF_CONTROL;
550 u32 saveDISP_ARB_CTL;
551 u32 savePIPEA_DATA_M1;
552 u32 savePIPEA_DATA_N1;
553 u32 savePIPEA_LINK_M1;
554 u32 savePIPEA_LINK_N1;
555 u32 savePIPEB_DATA_M1;
556 u32 savePIPEB_DATA_N1;
557 u32 savePIPEB_LINK_M1;
558 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000559 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400560 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700561
562 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200563 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000564 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200565 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000566 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200567 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700568 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100569 /** List of all objects in gtt_space. Used to restore gtt
570 * mappings on resume */
571 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000572
573 /** Usable portion of the GTT for GEM */
574 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200575 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000576 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700577
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800579 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580
Chris Wilson17250b72010-10-28 12:51:39 +0100581 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100582
Eric Anholt673a3942008-07-30 12:06:12 -0700583 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100584 * List of objects currently involved in rendering.
585 *
586 * Includes buffers having the contents of their GPU caches
587 * flushed, not necessarily primitives. last_rendering_seqno
588 * represents when the rendering involved will be completed.
589 *
590 * A reference is held on the buffer while on this list.
591 */
592 struct list_head active_list;
593
594 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700595 * List of objects which are not in the ringbuffer but which
596 * still have a write_domain which needs to be flushed before
597 * unbinding.
598 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800599 * last_rendering_seqno is 0 while an object is in this list.
600 *
Eric Anholt673a3942008-07-30 12:06:12 -0700601 * A reference is held on the buffer while on this list.
602 */
603 struct list_head flushing_list;
604
605 /**
606 * LRU list of objects which are not in the ringbuffer and
607 * are ready to unbind, but are still in the GTT.
608 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800609 * last_rendering_seqno is 0 while an object is in this list.
610 *
Eric Anholt673a3942008-07-30 12:06:12 -0700611 * A reference is not held on the buffer while on this list,
612 * as merely being GTT-bound shouldn't prevent its being
613 * freed, and we'll pull it off the list in the free path.
614 */
615 struct list_head inactive_list;
616
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100617 /**
618 * LRU list of objects which are not in the ringbuffer but
619 * are still pinned in the GTT.
620 */
621 struct list_head pinned_list;
622
Eric Anholta09ba7f2009-08-29 12:49:51 -0700623 /** LRU list of objects with fence regs on them. */
624 struct list_head fence_list;
625
Eric Anholt673a3942008-07-30 12:06:12 -0700626 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100627 * List of objects currently pending being freed.
628 *
629 * These objects are no longer in use, but due to a signal
630 * we were prevented from freeing them at the appointed time.
631 */
632 struct list_head deferred_free_list;
633
634 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700635 * We leave the user IRQ off as much as possible,
636 * but this means that requests will finish and never
637 * be retired once the system goes idle. Set a timer to
638 * fire periodically while the ring is running. When it
639 * fires, go retire requests.
640 */
641 struct delayed_work retire_work;
642
Eric Anholt673a3942008-07-30 12:06:12 -0700643 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000644 * Are we in a non-interruptible section of code like
645 * modesetting?
646 */
647 bool interruptible;
648
649 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700650 * Flag if the X Server, and thus DRM, is not currently in
651 * control of the device.
652 *
653 * This is set between LeaveVT and EnterVT. It needs to be
654 * replaced with a semaphore. It also needs to be
655 * transitioned away from for kernel modesetting.
656 */
657 int suspended;
658
659 /**
660 * Flag if the hardware appears to be wedged.
661 *
662 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300663 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700664 * every pending request fail
665 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400666 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700667
668 /** Bit 6 swizzling required for X tiling */
669 uint32_t bit_6_swizzle_x;
670 /** Bit 6 swizzling required for Y tiling */
671 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000672
673 /* storage for physical objects */
674 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100675
Chris Wilson73aa8082010-09-30 11:46:12 +0100676 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100677 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000678 size_t mappable_gtt_total;
679 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100680 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700681 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800682 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800683 /* indicate whether the LVDS_BORDER should be enabled or not */
684 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100685 /* Panel fitter placement and size for Ironlake+ */
686 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700687
Jesse Barnes27f82272011-09-02 12:54:37 -0700688 struct drm_crtc *plane_to_crtc_mapping[3];
689 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500690 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700691 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500692
Jesse Barnes652c3932009-08-17 13:31:43 -0700693 /* Reclocking support */
694 bool render_reclock_avail;
695 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000696 /* indicates the reduced downclock for LVDS*/
697 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700698 struct work_struct idle_work;
699 struct timer_list idle_timer;
700 bool busy;
701 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800702 int child_dev_num;
703 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800704 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200705 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800706
Zhenyu Wangc48044112009-12-17 14:48:43 +0800707 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800708
Ben Widawsky4912d042011-04-25 11:25:20 -0700709 struct work_struct rps_work;
710 spinlock_t rps_lock;
711 u32 pm_iir;
712
Jesse Barnesf97108d2010-01-29 11:27:07 -0800713 u8 cur_delay;
714 u8 min_delay;
715 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700716 u8 fmax;
717 u8 fstart;
718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 u64 last_count1;
720 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200721 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000722 u64 last_count2;
723 struct timespec last_time2;
724 unsigned long gfx_power;
725 int c_m;
726 int r_t;
727 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700728 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800729
730 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000731
Jesse Barnes20bf3772010-04-21 11:39:22 -0700732 struct drm_mm_node *compressed_fb;
733 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700734
Chris Wilsonae681d92010-10-01 14:57:56 +0100735 unsigned long last_gpu_reset;
736
Dave Airlie8be48d92010-03-30 05:34:14 +0000737 /* list of fbdev register on this device */
738 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000739
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200740 struct backlight_device *backlight;
741
Chris Wilsone953fd72011-02-21 22:23:52 +0000742 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100743 struct drm_property *force_audio_property;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700744
745 atomic_t forcewake_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746} drm_i915_private_t;
747
Chris Wilson93dfb402011-03-29 16:59:50 -0700748enum i915_cache_level {
749 I915_CACHE_NONE,
750 I915_CACHE_LLC,
751 I915_CACHE_LLC_MLC, /* gen6+ */
752};
753
Eric Anholt673a3942008-07-30 12:06:12 -0700754struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000755 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700756
757 /** Current space allocated to this object in the GTT, if any. */
758 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100759 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700760
761 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100762 struct list_head ring_list;
763 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100764 /** This object's place on GPU write list */
765 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000766 /** This object's place in the batchbuffer or on the eviction list */
767 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700768
769 /**
770 * This is set if the object is on the active or flushing lists
771 * (has pending rendering), and is not set if it's on inactive (ready
772 * to be unbound).
773 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700775
776 /**
777 * This is set if the object has been written to since last bound
778 * to the GTT
779 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400780 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200781
782 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000783 * This is set if the object has been written to since the last
784 * GPU flush.
785 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400786 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000787
788 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200789 * Fence register bits (if any) for this object. Will be set
790 * as needed when mapped into the GTT.
791 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200792 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200793 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200794
795 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200796 * Advice: are the backing pages purgeable?
797 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400798 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200799
800 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200801 * Current tiling mode for the object.
802 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400803 unsigned int tiling_mode:2;
804 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200805
806 /** How many users have pinned this object in GTT space. The following
807 * users can each hold at most one reference: pwrite/pread, pin_ioctl
808 * (via user_pin_count), execbuffer (objects are not allowed multiple
809 * times for the same batchbuffer), and the framebuffer code. When
810 * switching/pageflipping, the framebuffer code has at most two buffers
811 * pinned per crtc.
812 *
813 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
814 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400815 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200816#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700817
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200818 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100819 * Is the object at the current location in the gtt mappable and
820 * fenceable? Used to avoid costly recalculations.
821 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400822 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100823
824 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200825 * Whether the current gtt mapping needs to be mappable (and isn't just
826 * mappable by accident). Track pin and fault separate for a more
827 * accurate mappable working set.
828 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400829 unsigned int fault_mappable:1;
830 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200831
Chris Wilsoncaea7472010-11-12 13:53:37 +0000832 /*
833 * Is the GPU currently using a fence to access this buffer,
834 */
835 unsigned int pending_fenced_gpu_access:1;
836 unsigned int fenced_gpu_access:1;
837
Chris Wilson93dfb402011-03-29 16:59:50 -0700838 unsigned int cache_level:2;
839
Eric Anholt856fa192009-03-19 14:10:50 -0700840 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700841
842 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100843 * DMAR support
844 */
845 struct scatterlist *sg_list;
846 int num_sg;
847
848 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000849 * Used for performing relocations during execbuffer insertion.
850 */
851 struct hlist_node exec_node;
852 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000853 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000854
855 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700856 * Current offset of the object in GTT space.
857 *
858 * This is the same as gtt_space->start
859 */
860 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100861
Eric Anholt673a3942008-07-30 12:06:12 -0700862 /** Breadcrumb of last rendering to the buffer. */
863 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000864 struct intel_ring_buffer *ring;
865
866 /** Breadcrumb of last fenced GPU access to the buffer. */
867 uint32_t last_fenced_seqno;
868 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Daniel Vetter778c3542010-05-13 11:49:44 +0200870 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800871 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700872
Eric Anholt280b7132009-03-12 16:56:27 -0700873 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100874 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700875
Keith Packardba1eb1d2008-10-14 19:55:10 -0700876
Eric Anholt673a3942008-07-30 12:06:12 -0700877 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800878 * If present, while GEM_DOMAIN_CPU is in the read domain this array
879 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700880 */
881 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800882
883 /** User space pin count and filp owning the pin */
884 uint32_t user_pin_count;
885 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000886
887 /** for phy allocated objects */
888 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500889
890 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500891 * Number of crtcs where this object is currently the fb, but
892 * will be page flipped away on the next vblank. When it
893 * reaches 0, dev_priv->pending_flip_queue will be woken up.
894 */
895 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700896};
897
Daniel Vetter62b8b212010-04-09 19:05:08 +0000898#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100899
Eric Anholt673a3942008-07-30 12:06:12 -0700900/**
901 * Request queue structure.
902 *
903 * The request queue allows us to note sequence numbers that have been emitted
904 * and may be associated with active buffers to be retired.
905 *
906 * By keeping this list, we can avoid having to do questionable
907 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
908 * an emission time with seqnos for tracking how far ahead of the GPU we are.
909 */
910struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800911 /** On Which ring this request was generated */
912 struct intel_ring_buffer *ring;
913
Eric Anholt673a3942008-07-30 12:06:12 -0700914 /** GEM sequence number associated with this request. */
915 uint32_t seqno;
916
917 /** Time at which this request was emitted, in jiffies. */
918 unsigned long emitted_jiffies;
919
Eric Anholtb9624422009-06-03 07:27:35 +0000920 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700921 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000922
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100923 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000924 /** file_priv list entry for this request */
925 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700926};
927
928struct drm_i915_file_private {
929 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100930 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000931 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700932 } mm;
933};
934
Zou Nan haicae58522010-11-09 17:17:32 +0800935#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
936
937#define IS_I830(dev) ((dev)->pci_device == 0x3577)
938#define IS_845G(dev) ((dev)->pci_device == 0x2562)
939#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
940#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
941#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
942#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
943#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
944#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
945#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
946#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
947#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
948#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
949#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
950#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
951#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
952#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
953#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
954#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700955#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800956#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
957
Jesse Barnes85436692011-04-06 12:11:14 -0700958/*
959 * The genX designation typically refers to the render engine, so render
960 * capability related checks should use IS_GEN, while display and other checks
961 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
962 * chips, etc.).
963 */
Zou Nan haicae58522010-11-09 17:17:32 +0800964#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
965#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
966#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
967#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
968#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -0700969#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +0800970
971#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
972#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200973#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +0800974#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
975
Chris Wilson05394f32010-11-08 19:18:58 +0000976#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800977#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
978
979/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
980 * rows, which changed the alignment requirements and fence programming.
981 */
982#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
983 IS_I915GM(dev)))
984#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
985#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
986#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
987#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
988#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
989#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
990/* dsparb controlled by hw only */
991#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
992
993#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
994#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
995#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800996
Jesse Barneseceae482011-04-06 12:15:08 -0700997#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
998#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +0800999
1000#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1001#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1002#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1003
Chris Wilson05394f32010-11-08 19:18:58 +00001004#include "i915_trace.h"
1005
Eric Anholtc153f452007-09-03 12:06:45 +10001006extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001007extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001008extern unsigned int i915_fbpercrtc __always_unused;
1009extern int i915_panel_ignore_lid __read_mostly;
1010extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001011extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001012extern unsigned int i915_lvds_downclock __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001013extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001014extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001015extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001016extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001017extern bool i915_enable_hangcheck __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001018
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001019extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1020extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001021extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1022extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001025extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001026extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001027extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001028extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001029extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001030extern void i915_driver_preclose(struct drm_device *dev,
1031 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001032extern void i915_driver_postclose(struct drm_device *dev,
1033 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001034extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001035extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1036 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001037extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001038 struct drm_clip_rect *box,
1039 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001040extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001041extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1042extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1043extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1044extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1045
Dave Airlieaf6061a2008-05-07 12:15:39 +10001046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001048void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001049void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001050extern int i915_irq_emit(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
1052extern int i915_irq_wait(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001055extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001056
Eric Anholtc153f452007-09-03 12:06:45 +10001057extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061extern int i915_vblank_swap(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Keith Packard7c463582008-11-04 02:03:27 -08001064void
1065i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1066
1067void
1068i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1069
Akshay Joshi0206e352011-08-16 15:34:10 -04001070void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001071
Chris Wilson3bd3c932010-08-19 08:19:30 +01001072#ifdef CONFIG_DEBUG_FS
1073extern void i915_destroy_error_state(struct drm_device *dev);
1074#else
1075#define i915_destroy_error_state(x)
1076#endif
1077
Keith Packard7c463582008-11-04 02:03:27 -08001078
Eric Anholt673a3942008-07-30 12:06:12 -07001079/* i915_gem.c */
1080int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
1082int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
1084int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001090int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001092int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096int i915_gem_execbuffer(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001098int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001100int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
1102int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001108int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001110int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
1112int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
1114int i915_gem_set_tiling(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116int i915_gem_get_tiling(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001118int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001120void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001121int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001122int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001123 uint32_t invalidate_domains,
1124 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001125struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1126 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001127void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001128int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1129 uint32_t alignment,
1130 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001131void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001132int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001133void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001134void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001135
Chris Wilson54cf91d2010-11-25 18:00:26 +00001136int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001137int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001138void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001139 struct intel_ring_buffer *ring,
1140 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001141
Dave Airlieff72145b2011-02-07 12:16:14 +10001142int i915_gem_dumb_create(struct drm_file *file_priv,
1143 struct drm_device *dev,
1144 struct drm_mode_create_dumb *args);
1145int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1146 uint32_t handle, uint64_t *offset);
1147int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001148 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001149/**
1150 * Returns true if seq1 is later than seq2.
1151 */
1152static inline bool
1153i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1154{
1155 return (int32_t)(seq1 - seq2) >= 0;
1156}
1157
Chris Wilson54cf91d2010-11-25 18:00:26 +00001158static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001159i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001160{
Chris Wilsondb53a302011-02-03 11:57:46 +00001161 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001162 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1163}
1164
Chris Wilsond9e86c02010-11-10 16:40:20 +00001165int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001166 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001167int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001168
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001169void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001170void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001171void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001172int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1173 uint32_t read_domains,
1174 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001175int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001176int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001177void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001178void i915_gem_do_init(struct drm_device *dev,
1179 unsigned long start,
1180 unsigned long mappable_end,
1181 unsigned long end);
1182int __must_check i915_gpu_idle(struct drm_device *dev);
1183int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001184int __must_check i915_add_request(struct intel_ring_buffer *ring,
1185 struct drm_file *file,
1186 struct drm_i915_gem_request *request);
1187int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00001188 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001189int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001190int __must_check
1191i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1192 bool write);
1193int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001194i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1195 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001196 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001197int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001198 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001199 int id,
1200 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001201void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001202 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001203void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001204void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Chris Wilson467cffb2011-03-07 10:42:03 +00001206uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001207i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1208 uint32_t size,
1209 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001210
Chris Wilsone4ffd172011-04-04 09:44:39 +01001211int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1212 enum i915_cache_level cache_level);
1213
Daniel Vetter76aaf222010-11-05 22:23:30 +01001214/* i915_gem_gtt.c */
1215void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001216int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001217void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1218 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001219void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001220
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001221/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001222int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1223 unsigned alignment, bool mappable);
1224int __must_check i915_gem_evict_everything(struct drm_device *dev,
1225 bool purgeable_only);
1226int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1227 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001228
Eric Anholt673a3942008-07-30 12:06:12 -07001229/* i915_gem_tiling.c */
1230void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001231void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1232void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001233
1234/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001235void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001236 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001237#if WATCH_LISTS
1238int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001239#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001240#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001241#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001242void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1243 int handle);
1244void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001245 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Ben Gamari20172632009-02-17 20:08:50 -05001247/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001248int i915_debugfs_init(struct drm_minor *minor);
1249void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001250
Jesse Barnes317c35d2008-08-25 15:11:06 -07001251/* i915_suspend.c */
1252extern int i915_save_state(struct drm_device *dev);
1253extern int i915_restore_state(struct drm_device *dev);
1254
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001255/* i915_suspend.c */
1256extern int i915_save_state(struct drm_device *dev);
1257extern int i915_restore_state(struct drm_device *dev);
1258
Chris Wilsonf899fc62010-07-20 15:44:45 -07001259/* intel_i2c.c */
1260extern int intel_setup_gmbus(struct drm_device *dev);
1261extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001262extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1263extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001264extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1265{
1266 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1267}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001268extern void intel_i2c_reset(struct drm_device *dev);
1269
Chris Wilson3b617962010-08-24 09:02:58 +01001270/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001271extern int intel_opregion_setup(struct drm_device *dev);
1272#ifdef CONFIG_ACPI
1273extern void intel_opregion_init(struct drm_device *dev);
1274extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001275extern void intel_opregion_asle_intr(struct drm_device *dev);
1276extern void intel_opregion_gse_intr(struct drm_device *dev);
1277extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001278#else
Chris Wilson44834a62010-08-19 16:09:23 +01001279static inline void intel_opregion_init(struct drm_device *dev) { return; }
1280static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001281static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1282static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1283static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001284#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001285
Jesse Barnes723bfd72010-10-07 16:01:13 -07001286/* intel_acpi.c */
1287#ifdef CONFIG_ACPI
1288extern void intel_register_dsm_handler(void);
1289extern void intel_unregister_dsm_handler(void);
1290#else
1291static inline void intel_register_dsm_handler(void) { return; }
1292static inline void intel_unregister_dsm_handler(void) { return; }
1293#endif /* CONFIG_ACPI */
1294
Jesse Barnes79e53942008-11-07 14:24:08 -08001295/* modesetting */
1296extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001297extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001298extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001299extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001300extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001301extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001302extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001303extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001304extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001305extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001306extern void intel_detect_pch(struct drm_device *dev);
1307extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001308
Keith Packard8d715f02011-11-18 20:39:01 -08001309extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1310extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1311extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1312extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1313
Chris Wilson6ef3d422010-08-04 20:26:07 +01001314/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001315#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001316extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1317extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001318
1319extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1320extern void intel_display_print_error_state(struct seq_file *m,
1321 struct drm_device *dev,
1322 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001323#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001324
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001325#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1326
1327#define BEGIN_LP_RING(n) \
1328 intel_ring_begin(LP_RING(dev_priv), (n))
1329
1330#define OUT_RING(x) \
1331 intel_ring_emit(LP_RING(dev_priv), x)
1332
1333#define ADVANCE_LP_RING() \
1334 intel_ring_advance(LP_RING(dev_priv))
1335
Eric Anholt546b0972008-09-01 16:45:29 -07001336/**
1337 * Lock test for when it's just for synchronization of ring access.
1338 *
1339 * In that case, we don't need to do it when GEM is initialized as nobody else
1340 * has access to the ring.
1341 */
Chris Wilson05394f32010-11-08 19:18:58 +00001342#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001343 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001344 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001345} while (0)
1346
Ben Widawskyb7287d82011-04-25 11:22:22 -07001347/* On SNB platform, before reading ring registers forcewake bit
1348 * must be set to prevent GT core from power down and stale values being
1349 * returned.
1350 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001351void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1352void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001353void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1354
1355/* We give fast paths for the really cool registers */
1356#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1357 (((dev_priv)->info->gen >= 6) && \
Keith Packard8d715f02011-11-18 20:39:01 -08001358 ((reg) < 0x40000) && \
Keith Packardc7dffff2011-12-09 11:33:00 -08001359 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001360
Keith Packard5f753772010-11-22 09:24:22 +00001361#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001362 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001363
Keith Packard5f753772010-11-22 09:24:22 +00001364__i915_read(8, b)
1365__i915_read(16, w)
1366__i915_read(32, l)
1367__i915_read(64, q)
1368#undef __i915_read
1369
1370#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001371 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1372
Keith Packard5f753772010-11-22 09:24:22 +00001373__i915_write(8, b)
1374__i915_write(16, w)
1375__i915_write(32, l)
1376__i915_write(64, q)
1377#undef __i915_write
1378
1379#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1380#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1381
1382#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1383#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1384#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1385#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1386
1387#define I915_READ(reg) i915_read32(dev_priv, (reg))
1388#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001389#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1390#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001391
1392#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1393#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001394
1395#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1396#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1397
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399#endif