blob: 3c9e4e98c65111a069dcbcc5916cd2e061052938 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +080034static const struct scrubrate {
Borislav Petkov39094442010-11-24 19:52:09 +010035 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkov66fed2d2012-08-09 18:41:07 +020063int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
Borislav Petkovb2b0c602010-10-08 18:32:29 +020065{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500101 * F16h: has only 1 DCT
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200102 */
103static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
104 const char *func)
105{
106 if (addr >= 0x100)
107 return -EINVAL;
108
109 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
110}
111
112static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
113 const char *func)
114{
115 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
116}
117
Borislav Petkov73ba8592011-09-19 17:34:45 +0200118/*
119 * Select DCT to which PCI cfg accesses are routed
120 */
121static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
122{
123 u32 reg = 0;
124
125 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500126 reg &= (pvt->model >= 0x30) ? ~3 : ~1;
Borislav Petkov73ba8592011-09-19 17:34:45 +0200127 reg |= dct;
128 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
129}
130
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200131static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
132 const char *func)
133{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200134 u8 dct = 0;
135
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500136 /* For F15 M30h, the second dct is DCT 3, refer to BKDG Section 2.10 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200137 if (addr >= 0x140 && addr <= 0x1a0) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500138 dct = (pvt->model >= 0x30) ? 3 : 1;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200139 addr -= 0x100;
140 }
141
Borislav Petkov73ba8592011-09-19 17:34:45 +0200142 f15h_select_dct(pvt, dct);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200143
144 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
145}
146
Borislav Petkovb70ef012009-06-25 19:32:38 +0200147/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200148 * Memory scrubber control interface. For K8, memory scrubbing is handled by
149 * hardware and can involve L2 cache, dcache as well as the main memory. With
150 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
151 * functionality.
152 *
153 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
154 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
155 * bytes/sec for the setting.
156 *
157 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
158 * other archs, we might not have access to the caches directly.
159 */
160
161/*
162 * scan the scrub rate mapping table for a close or matching bandwidth value to
163 * issue. If requested is too big, then use last maximum value found.
164 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200165static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200166{
167 u32 scrubval;
168 int i;
169
170 /*
171 * map the configured rate (new_bw) to a value specific to the AMD64
172 * memory controller and apply to register. Search for the first
173 * bandwidth entry that is greater or equal than the setting requested
174 * and program that. If at last entry, turn off DRAM scrubbing.
Andrew Morton168bfee2012-10-23 14:09:39 -0700175 *
176 * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
177 * by falling back to the last element in scrubrates[].
Doug Thompson2bc65412009-05-04 20:11:14 +0200178 */
Andrew Morton168bfee2012-10-23 14:09:39 -0700179 for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200180 /*
181 * skip scrub rates which aren't recommended
182 * (see F10 BKDG, F3x58)
183 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200184 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200185 continue;
186
187 if (scrubrates[i].bandwidth <= new_bw)
188 break;
Doug Thompson2bc65412009-05-04 20:11:14 +0200189 }
190
191 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200192
Borislav Petkov5980bb92011-01-07 16:26:49 +0100193 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200194
Borislav Petkov39094442010-11-24 19:52:09 +0100195 if (scrubval)
196 return scrubrates[i].bandwidth;
197
Doug Thompson2bc65412009-05-04 20:11:14 +0200198 return 0;
199}
200
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100204 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200205
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200206 if (pvt->fam == 0xf)
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100207 min_scrubrate = 0x0;
208
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200209 /* Erratum #505 */
210 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200211 f15h_select_dct(pvt, 0);
212
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100213 return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200214}
215
Borislav Petkov39094442010-11-24 19:52:09 +0100216static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200217{
218 struct amd64_pvt *pvt = mci->pvt_info;
219 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100220 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200221
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200222 /* Erratum #505 */
223 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200224 f15h_select_dct(pvt, 0);
225
Borislav Petkov5980bb92011-01-07 16:26:49 +0100226 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200227
228 scrubval = scrubval & 0x001F;
229
Roel Kluin926311f2010-01-11 20:58:21 +0100230 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200231 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100232 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200233 break;
234 }
235 }
Borislav Petkov39094442010-11-24 19:52:09 +0100236 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200237}
238
Doug Thompson67757632009-04-27 15:53:22 +0200239/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200240 * returns true if the SysAddr given by sys_addr matches the
241 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200242 */
Borislav Petkovb487c332011-02-21 18:55:00 +0100243static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800244 u8 nid)
Doug Thompson67757632009-04-27 15:53:22 +0200245{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200246 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200247
248 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
249 * all ones if the most significant implemented address bit is 1.
250 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
251 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
252 * Application Programming.
253 */
254 addr = sys_addr & 0x000000ffffffffffull;
255
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200256 return ((addr >= get_dram_base(pvt, nid)) &&
257 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200258}
259
260/*
261 * Attempt to map a SysAddr to a node. On success, return a pointer to the
262 * mem_ctl_info structure for the node that the SysAddr maps to.
263 *
264 * On failure, return NULL.
265 */
266static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
267 u64 sys_addr)
268{
269 struct amd64_pvt *pvt;
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800270 u8 node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200271 u32 intlv_en, bits;
272
273 /*
274 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
275 * 3.4.4.2) registers to map the SysAddr to a node ID.
276 */
277 pvt = mci->pvt_info;
278
279 /*
280 * The value of this field should be the same for all DRAM Base
281 * registers. Therefore we arbitrarily choose to read it from the
282 * register for node 0.
283 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200285
286 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200287 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200288 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200289 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200290 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200291 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200292 }
293
Borislav Petkov72f158f2009-09-18 12:27:27 +0200294 if (unlikely((intlv_en != 0x01) &&
295 (intlv_en != 0x03) &&
296 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200297 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200298 return NULL;
299 }
300
301 bits = (((u32) sys_addr) >> 12) & intlv_en;
302
303 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200304 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200305 break; /* intlv_sel field matches */
306
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200307 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200308 goto err_no_match;
309 }
310
311 /* sanity test for sys_addr */
312 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200313 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
314 "range for node %d with node interleaving enabled.\n",
315 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200316 return NULL;
317 }
318
319found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100320 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200321
322err_no_match:
Joe Perches956b9ba2012-04-29 17:08:39 -0300323 edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
324 (unsigned long)sys_addr);
Doug Thompson67757632009-04-27 15:53:22 +0200325
326 return NULL;
327}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200328
329/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100330 * compute the CS base address of the @csrow on the DRAM controller @dct.
331 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200332 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100333static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
334 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200335{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100336 u64 csbase, csmask, base_bits, mask_bits;
337 u8 addr_shift;
338
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500339 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100340 csbase = pvt->csels[dct].csbases[csrow];
341 csmask = pvt->csels[dct].csmasks[csrow];
342 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
343 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
344 addr_shift = 4;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500345
346 /*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500347 * F16h and F15h, models 30h and later need two addr_shift values:
348 * 8 for high and 6 for low (cf. F16h BKDG).
349 */
350 } else if (pvt->fam == 0x16 ||
351 (pvt->fam == 0x15 && pvt->model >= 0x30)) {
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500352 csbase = pvt->csels[dct].csbases[csrow];
353 csmask = pvt->csels[dct].csmasks[csrow >> 1];
354
355 *base = (csbase & GENMASK(5, 15)) << 6;
356 *base |= (csbase & GENMASK(19, 30)) << 8;
357
358 *mask = ~0ULL;
359 /* poke holes for the csmask */
360 *mask &= ~((GENMASK(5, 15) << 6) |
361 (GENMASK(19, 30) << 8));
362
363 *mask |= (csmask & GENMASK(5, 15)) << 6;
364 *mask |= (csmask & GENMASK(19, 30)) << 8;
365
366 return;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100367 } else {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow >> 1];
370 addr_shift = 8;
371
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200372 if (pvt->fam == 0x15)
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100373 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
374 else
375 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
376 }
377
378 *base = (csbase & base_bits) << addr_shift;
379
380 *mask = ~0ULL;
381 /* poke holes for the csmask */
382 *mask &= ~(mask_bits << addr_shift);
383 /* OR them in */
384 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200385}
386
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100387#define for_each_chip_select(i, dct, pvt) \
388 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200389
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100390#define chip_select_base(i, dct, pvt) \
391 pvt->csels[dct].csbases[i]
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select_mask(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
396/*
397 * @input_addr is an InputAddr associated with the node given by mci. Return the
398 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
399 */
400static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
401{
402 struct amd64_pvt *pvt;
403 int csrow;
404 u64 base, mask;
405
406 pvt = mci->pvt_info;
407
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100408 for_each_chip_select(csrow, 0, pvt) {
409 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200410 continue;
411
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100412 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
413
414 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200415
416 if ((input_addr & mask) == (base & mask)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300417 edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
418 (unsigned long)input_addr, csrow,
419 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200420
421 return csrow;
422 }
423 }
Joe Perches956b9ba2012-04-29 17:08:39 -0300424 edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
425 (unsigned long)input_addr, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200426
427 return -1;
428}
429
430/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200431 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
432 * for the node represented by mci. Info is passed back in *hole_base,
433 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
434 * info is invalid. Info may be invalid for either of the following reasons:
435 *
436 * - The revision of the node is not E or greater. In this case, the DRAM Hole
437 * Address Register does not exist.
438 *
439 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
440 * indicating that its contents are not valid.
441 *
442 * The values passed back in *hole_base, *hole_offset, and *hole_size are
443 * complete 32-bit values despite the fact that the bitfields in the DHAR
444 * only represent bits 31-24 of the base and offset values.
445 */
446int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
447 u64 *hole_offset, u64 *hole_size)
448{
449 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200450
451 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200452 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300453 edac_dbg(1, " revision %d for node %d does not support DHAR\n",
454 pvt->ext_model, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200455 return 1;
456 }
457
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100458 /* valid for Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200459 if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300460 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
Doug Thompsone2ce7252009-04-27 15:57:12 +0200461 return 1;
462 }
463
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100464 if (!dhar_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300465 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
466 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200467 return 1;
468 }
469
470 /* This node has Memory Hoisting */
471
472 /* +------------------+--------------------+--------------------+-----
473 * | memory | DRAM hole | relocated |
474 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
475 * | | | DRAM hole |
476 * | | | [0x100000000, |
477 * | | | (0x100000000+ |
478 * | | | (0xffffffff-x))] |
479 * +------------------+--------------------+--------------------+-----
480 *
481 * Above is a diagram of physical memory showing the DRAM hole and the
482 * relocated addresses from the DRAM hole. As shown, the DRAM hole
483 * starts at address x (the base address) and extends through address
484 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
485 * addresses in the hole so that they start at 0x100000000.
486 */
487
Borislav Petkov1f316772012-08-10 12:50:50 +0200488 *hole_base = dhar_base(pvt);
489 *hole_size = (1ULL << 32) - *hole_base;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200490
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200491 *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt)
492 : k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200493
Joe Perches956b9ba2012-04-29 17:08:39 -0300494 edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
495 pvt->mc_node_id, (unsigned long)*hole_base,
496 (unsigned long)*hole_offset, (unsigned long)*hole_size);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200497
498 return 0;
499}
500EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
501
Doug Thompson93c2df52009-05-04 20:46:50 +0200502/*
503 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
504 * assumed that sys_addr maps to the node given by mci.
505 *
506 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
507 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
508 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
509 * then it is also involved in translating a SysAddr to a DramAddr. Sections
510 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
511 * These parts of the documentation are unclear. I interpret them as follows:
512 *
513 * When node n receives a SysAddr, it processes the SysAddr as follows:
514 *
515 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
516 * Limit registers for node n. If the SysAddr is not within the range
517 * specified by the base and limit values, then node n ignores the Sysaddr
518 * (since it does not map to node n). Otherwise continue to step 2 below.
519 *
520 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
521 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
522 * the range of relocated addresses (starting at 0x100000000) from the DRAM
523 * hole. If not, skip to step 3 below. Else get the value of the
524 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
525 * offset defined by this value from the SysAddr.
526 *
527 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
528 * Base register for node n. To obtain the DramAddr, subtract the base
529 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
530 */
531static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
532{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200533 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200534 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
Borislav Petkov1f316772012-08-10 12:50:50 +0200535 int ret;
Doug Thompson93c2df52009-05-04 20:46:50 +0200536
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200537 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200538
539 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
540 &hole_size);
541 if (!ret) {
Borislav Petkov1f316772012-08-10 12:50:50 +0200542 if ((sys_addr >= (1ULL << 32)) &&
543 (sys_addr < ((1ULL << 32) + hole_size))) {
Doug Thompson93c2df52009-05-04 20:46:50 +0200544 /* use DHAR to translate SysAddr to DramAddr */
545 dram_addr = sys_addr - hole_offset;
546
Joe Perches956b9ba2012-04-29 17:08:39 -0300547 edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
548 (unsigned long)sys_addr,
549 (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200550
551 return dram_addr;
552 }
553 }
554
555 /*
556 * Translate the SysAddr to a DramAddr as shown near the start of
557 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
558 * only deals with 40-bit values. Therefore we discard bits 63-40 of
559 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
560 * discard are all 1s. Otherwise the bits we discard are all 0s. See
561 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
562 * Programmer's Manual Volume 1 Application Programming.
563 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100564 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200565
Joe Perches956b9ba2012-04-29 17:08:39 -0300566 edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
567 (unsigned long)sys_addr, (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200568 return dram_addr;
569}
570
571/*
572 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
573 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
574 * for node interleaving.
575 */
576static int num_node_interleave_bits(unsigned intlv_en)
577{
578 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
579 int n;
580
581 BUG_ON(intlv_en > 7);
582 n = intlv_shift_table[intlv_en];
583 return n;
584}
585
586/* Translate the DramAddr given by @dram_addr to an InputAddr. */
587static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
588{
589 struct amd64_pvt *pvt;
590 int intlv_shift;
591 u64 input_addr;
592
593 pvt = mci->pvt_info;
594
595 /*
596 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
597 * concerning translating a DramAddr to an InputAddr.
598 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200599 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100600 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
601 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200602
Joe Perches956b9ba2012-04-29 17:08:39 -0300603 edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
604 intlv_shift, (unsigned long)dram_addr,
605 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200606
607 return input_addr;
608}
609
610/*
611 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
612 * assumed that @sys_addr maps to the node given by mci.
613 */
614static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
615{
616 u64 input_addr;
617
618 input_addr =
619 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
620
Joe Perches956b9ba2012-04-29 17:08:39 -0300621 edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
622 (unsigned long)sys_addr, (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200623
624 return input_addr;
625}
626
Doug Thompson93c2df52009-05-04 20:46:50 +0200627/* Map the Error address to a PAGE and PAGE OFFSET. */
628static inline void error_address_to_page_and_offset(u64 error_address,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200629 struct err_info *err)
Doug Thompson93c2df52009-05-04 20:46:50 +0200630{
Borislav Petkov33ca0642012-08-30 18:01:36 +0200631 err->page = (u32) (error_address >> PAGE_SHIFT);
632 err->offset = ((u32) error_address) & ~PAGE_MASK;
Doug Thompson93c2df52009-05-04 20:46:50 +0200633}
634
635/*
636 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
637 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
638 * of a node that detected an ECC memory error. mci represents the node that
639 * the error address maps to (possibly different from the node that detected
640 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
641 * error.
642 */
643static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
644{
645 int csrow;
646
647 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
648
649 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200650 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
651 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200652 return csrow;
653}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200654
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100655static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200656
Doug Thompson2da11652009-04-27 16:09:09 +0200657/*
658 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
659 * are ECC capable.
660 */
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400661static unsigned long amd64_determine_edac_cap(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200662{
Borislav Petkovcb328502010-12-22 14:28:24 +0100663 u8 bit;
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400664 unsigned long edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200665
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200666 bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200667 ? 19
668 : 17;
669
Borislav Petkov584fcff2009-06-10 18:29:54 +0200670 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200671 edac_cap = EDAC_FLAG_SECDED;
672
673 return edac_cap;
674}
675
Borislav Petkov8c671752011-02-23 17:25:12 +0100676static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200677
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200678static void amd64_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan)
Borislav Petkov68798e12009-11-03 16:18:33 +0100679{
Joe Perches956b9ba2012-04-29 17:08:39 -0300680 edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
Borislav Petkov68798e12009-11-03 16:18:33 +0100681
Joe Perches956b9ba2012-04-29 17:08:39 -0300682 edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
683 (dclr & BIT(16)) ? "un" : "",
684 (dclr & BIT(19)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100685
Joe Perches956b9ba2012-04-29 17:08:39 -0300686 edac_dbg(1, " PAR/ERR parity: %s\n",
687 (dclr & BIT(8)) ? "enabled" : "disabled");
Borislav Petkov68798e12009-11-03 16:18:33 +0100688
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200689 if (pvt->fam == 0x10)
Joe Perches956b9ba2012-04-29 17:08:39 -0300690 edac_dbg(1, " DCT 128bit mode width: %s\n",
691 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100692
Joe Perches956b9ba2012-04-29 17:08:39 -0300693 edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
694 (dclr & BIT(12)) ? "yes" : "no",
695 (dclr & BIT(13)) ? "yes" : "no",
696 (dclr & BIT(14)) ? "yes" : "no",
697 (dclr & BIT(15)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100698}
699
Doug Thompson2da11652009-04-27 16:09:09 +0200700/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200701static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200702{
Joe Perches956b9ba2012-04-29 17:08:39 -0300703 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200704
Joe Perches956b9ba2012-04-29 17:08:39 -0300705 edac_dbg(1, " NB two channel DRAM capable: %s\n",
706 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100707
Joe Perches956b9ba2012-04-29 17:08:39 -0300708 edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
709 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
710 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100711
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200712 amd64_dump_dramcfg_low(pvt, pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200713
Joe Perches956b9ba2012-04-29 17:08:39 -0300714 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200715
Joe Perches956b9ba2012-04-29 17:08:39 -0300716 edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
717 pvt->dhar, dhar_base(pvt),
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200718 (pvt->fam == 0xf) ? k8_dhar_offset(pvt)
719 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200720
Joe Perches956b9ba2012-04-29 17:08:39 -0300721 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200722
Borislav Petkov8c671752011-02-23 17:25:12 +0100723 amd64_debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100724
Borislav Petkov8de1d912009-10-16 13:39:30 +0200725 /* everything below this point is Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200726 if (pvt->fam == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200727 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100728
Borislav Petkov8c671752011-02-23 17:25:12 +0100729 amd64_debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200730
Borislav Petkova3b7db02011-01-19 20:35:12 +0100731 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100732
Borislav Petkov8de1d912009-10-16 13:39:30 +0200733 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100734 if (!dct_ganging_enabled(pvt))
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200735 amd64_dump_dramcfg_low(pvt, pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200736}
737
Doug Thompson94be4bf2009-04-27 16:12:00 +0200738/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500739 * See BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200740 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100741static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200742{
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500743 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100744 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
745 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500746 } else if (pvt->fam == 0x15 && pvt->model >= 0x30) {
747 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4;
748 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200749 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100750 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
751 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200752 }
753}
754
755/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100756 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200757 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200758static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200759{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100760 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200761
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100762 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200763
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100764 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100765 int reg0 = DCSB0 + (cs * 4);
766 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100767 u32 *base0 = &pvt->csels[0].csbases[cs];
768 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200769
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100770 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300771 edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
772 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200773
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200774 if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100775 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200776
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100777 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300778 edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
779 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200780 }
781
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100782 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100783 int reg0 = DCSM0 + (cs * 4);
784 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100785 u32 *mask0 = &pvt->csels[0].csmasks[cs];
786 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200787
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100788 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300789 edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
790 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200791
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200792 if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100793 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200794
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100795 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300796 edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
797 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200798 }
799}
800
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200801static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200802{
803 enum mem_type type;
804
Borislav Petkovcb328502010-12-22 14:28:24 +0100805 /* F15h supports only DDR3 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200806 if (pvt->fam >= 0x15)
Borislav Petkovcb328502010-12-22 14:28:24 +0100807 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200808 else if (pvt->fam == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100809 if (pvt->dchr0 & DDR3_MODE)
810 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
811 else
812 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200813 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200814 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
815 }
816
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200817 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200818
819 return type;
820}
821
Borislav Petkovcb328502010-12-22 14:28:24 +0100822/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200823static int k8_early_channel_count(struct amd64_pvt *pvt)
824{
Borislav Petkovcb328502010-12-22 14:28:24 +0100825 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200826
Borislav Petkov9f56da02010-10-01 19:44:53 +0200827 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200828 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100829 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200830 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200831 /* RevE and earlier */
832 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200833
834 /* not used */
835 pvt->dclr1 = 0;
836
837 return (flag) ? 2 : 1;
838}
839
Borislav Petkov70046622011-01-10 14:37:27 +0100840/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200841static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200842{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200843 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100844 u8 start_bit = 1;
845 u8 end_bit = 47;
846
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200847 if (pvt->fam == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100848 start_bit = 3;
849 end_bit = 39;
850 }
851
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200852 addr = m->addr & GENMASK(start_bit, end_bit);
853
854 /*
855 * Erratum 637 workaround
856 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200857 if (pvt->fam == 0x15) {
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200858 struct amd64_pvt *pvt;
859 u64 cc6_base, tmp_addr;
860 u32 tmp;
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800861 u16 mce_nid;
862 u8 intlv_en;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200863
864 if ((addr & GENMASK(24, 47)) >> 24 != 0x00fdf7)
865 return addr;
866
867 mce_nid = amd_get_nb_id(m->extcpu);
868 pvt = mcis[mce_nid]->pvt_info;
869
870 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
871 intlv_en = tmp >> 21 & 0x7;
872
873 /* add [47:27] + 3 trailing bits */
874 cc6_base = (tmp & GENMASK(0, 20)) << 3;
875
876 /* reverse and add DramIntlvEn */
877 cc6_base |= intlv_en ^ 0x7;
878
879 /* pin at [47:24] */
880 cc6_base <<= 24;
881
882 if (!intlv_en)
883 return cc6_base | (addr & GENMASK(0, 23));
884
885 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
886
887 /* faster log2 */
888 tmp_addr = (addr & GENMASK(12, 23)) << __fls(intlv_en + 1);
889
890 /* OR DramIntlvSel into bits [14:12] */
891 tmp_addr |= (tmp & GENMASK(21, 23)) >> 9;
892
893 /* add remaining [11:0] bits from original MC4_ADDR */
894 tmp_addr |= addr & GENMASK(0, 11);
895
896 return cc6_base | tmp_addr;
897 }
898
899 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +0200900}
901
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800902static struct pci_dev *pci_get_related_function(unsigned int vendor,
903 unsigned int device,
904 struct pci_dev *related)
905{
906 struct pci_dev *dev = NULL;
907
908 while ((dev = pci_get_device(vendor, device, dev))) {
909 if (pci_domain_nr(dev->bus) == pci_domain_nr(related->bus) &&
910 (dev->bus->number == related->bus->number) &&
911 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
912 break;
913 }
914
915 return dev;
916}
917
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200918static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200919{
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800920 struct amd_northbridge *nb;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500921 struct pci_dev *f1 = NULL;
922 unsigned int pci_func;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100923 int off = range << 3;
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800924 u32 llim;
Doug Thompsonddff8762009-04-27 16:14:52 +0200925
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200926 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
927 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200928
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500929 if (pvt->fam == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200930 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200931
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200932 if (!dram_rw(pvt, range))
933 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200934
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200935 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
936 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100937
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800938 /* F15h: factor in CC6 save area by reading dst node's limit reg */
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500939 if (pvt->fam != 0x15)
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800940 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100941
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800942 nb = node_to_amd_nb(dram_dst_node(pvt, range));
943 if (WARN_ON(!nb))
944 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100945
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500946 pci_func = (pvt->model == 0x30) ? PCI_DEVICE_ID_AMD_15H_M30H_NB_F1
947 : PCI_DEVICE_ID_AMD_15H_NB_F1;
948
949 f1 = pci_get_related_function(nb->misc->vendor, pci_func, nb->misc);
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800950 if (WARN_ON(!f1))
951 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100952
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800953 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100954
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800955 pvt->ranges[range].lim.lo &= GENMASK(0, 15);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100956
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800957 /* {[39:27],111b} */
958 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100959
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800960 pvt->ranges[range].lim.hi &= GENMASK(0, 7);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100961
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800962 /* [47:40] */
963 pvt->ranges[range].lim.hi |= llim >> 13;
964
965 pci_dev_put(f1);
Doug Thompsonddff8762009-04-27 16:14:52 +0200966}
967
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100968static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200969 struct err_info *err)
Doug Thompsonddff8762009-04-27 16:14:52 +0200970{
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100971 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +0200972
Borislav Petkov33ca0642012-08-30 18:01:36 +0200973 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300974
975 /*
976 * Find out which node the error address belongs to. This may be
977 * different from the node that detected the error.
978 */
Borislav Petkov33ca0642012-08-30 18:01:36 +0200979 err->src_mci = find_mc_by_sys_addr(mci, sys_addr);
980 if (!err->src_mci) {
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300981 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
982 (unsigned long)sys_addr);
Borislav Petkov33ca0642012-08-30 18:01:36 +0200983 err->err_code = ERR_NODE;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300984 return;
985 }
986
987 /* Now map the sys_addr to a CSROW */
Borislav Petkov33ca0642012-08-30 18:01:36 +0200988 err->csrow = sys_addr_to_csrow(err->src_mci, sys_addr);
989 if (err->csrow < 0) {
990 err->err_code = ERR_CSROW;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300991 return;
992 }
993
Doug Thompsonddff8762009-04-27 16:14:52 +0200994 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100995 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkov33ca0642012-08-30 18:01:36 +0200996 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
997 if (err->channel < 0) {
Doug Thompsonddff8762009-04-27 16:14:52 +0200998 /*
999 * Syndrome didn't map, so we don't know which of the
1000 * 2 DIMMs is in error. So we need to ID 'both' of them
1001 * as suspect.
1002 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001003 amd64_mc_warn(err->src_mci, "unknown syndrome 0x%04x - "
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001004 "possible error reporting race\n",
Borislav Petkov33ca0642012-08-30 18:01:36 +02001005 err->syndrome);
1006 err->err_code = ERR_CHANNEL;
Doug Thompsonddff8762009-04-27 16:14:52 +02001007 return;
1008 }
1009 } else {
1010 /*
1011 * non-chipkill ecc mode
1012 *
1013 * The k8 documentation is unclear about how to determine the
1014 * channel number when using non-chipkill memory. This method
1015 * was obtained from email communication with someone at AMD.
1016 * (Wish the email was placed in this comment - norsk)
1017 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001018 err->channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001019 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001020}
1021
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001022static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001023{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001024 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001025
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001026 if (i <= 2)
1027 shift = i;
1028 else if (!(i & 0x1))
1029 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001030 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001031 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001032
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001033 return 128 << (shift + !!dct_width);
1034}
1035
1036static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1037 unsigned cs_mode)
1038{
1039 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1040
1041 if (pvt->ext_model >= K8_REV_F) {
1042 WARN_ON(cs_mode > 11);
1043 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1044 }
1045 else if (pvt->ext_model >= K8_REV_D) {
Borislav Petkov11b0a312011-11-09 21:28:43 +01001046 unsigned diff;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001047 WARN_ON(cs_mode > 10);
1048
Borislav Petkov11b0a312011-11-09 21:28:43 +01001049 /*
1050 * the below calculation, besides trying to win an obfuscated C
1051 * contest, maps cs_mode values to DIMM chip select sizes. The
1052 * mappings are:
1053 *
1054 * cs_mode CS size (mb)
1055 * ======= ============
1056 * 0 32
1057 * 1 64
1058 * 2 128
1059 * 3 128
1060 * 4 256
1061 * 5 512
1062 * 6 256
1063 * 7 512
1064 * 8 1024
1065 * 9 1024
1066 * 10 2048
1067 *
1068 * Basically, it calculates a value with which to shift the
1069 * smallest CS size of 32MB.
1070 *
1071 * ddr[23]_cs_size have a similar purpose.
1072 */
1073 diff = cs_mode/3 + (unsigned)(cs_mode > 5);
1074
1075 return 32 << (cs_mode - diff);
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001076 }
1077 else {
1078 WARN_ON(cs_mode > 6);
1079 return 32 << cs_mode;
1080 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001081}
1082
Doug Thompson1afd3c92009-04-27 16:16:50 +02001083/*
1084 * Get the number of DCT channels in use.
1085 *
1086 * Return:
1087 * number of Memory Channels in operation
1088 * Pass back:
1089 * contents of the DCL0_LOW register
1090 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001091static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001092{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001093 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001094
Borislav Petkov7d20d142011-01-07 17:58:04 +01001095 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001096 if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001097 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001098
1099 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001100 * Need to check if in unganged mode: In such, there are 2 channels,
1101 * but they are not in 128 bit mode and thus the above 'dclr0' status
1102 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001103 *
1104 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1105 * their CSEnable bit on. If so, then SINGLE DIMM case.
1106 */
Joe Perches956b9ba2012-04-29 17:08:39 -03001107 edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001108
1109 /*
1110 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1111 * is more than just one DIMM present in unganged mode. Need to check
1112 * both controllers since DIMMs can be placed in either one.
1113 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001114 for (i = 0; i < 2; i++) {
1115 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001116
Wan Wei57a30852009-08-07 17:04:49 +02001117 for (j = 0; j < 4; j++) {
1118 if (DBAM_DIMM(j, dbam) > 0) {
1119 channels++;
1120 break;
1121 }
1122 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001123 }
1124
Borislav Petkovd16149e2009-10-16 19:55:49 +02001125 if (channels > 2)
1126 channels = 2;
1127
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001128 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001129
1130 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001131}
1132
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001133static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001134{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001135 unsigned shift = 0;
1136 int cs_size = 0;
1137
1138 if (i == 0 || i == 3 || i == 4)
1139 cs_size = -1;
1140 else if (i <= 2)
1141 shift = i;
1142 else if (i == 12)
1143 shift = 7;
1144 else if (!(i & 0x1))
1145 shift = i >> 1;
1146 else
1147 shift = (i + 1) >> 1;
1148
1149 if (cs_size != -1)
1150 cs_size = (128 * (1 << !!dct_width)) << shift;
1151
1152 return cs_size;
1153}
1154
1155static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1156 unsigned cs_mode)
1157{
1158 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1159
1160 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001161
1162 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001163 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001164 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001165 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1166}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001167
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001168/*
1169 * F15h supports only 64bit DCT interfaces
1170 */
1171static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1172 unsigned cs_mode)
1173{
1174 WARN_ON(cs_mode > 12);
1175
1176 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001177}
1178
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001179/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001180 * F16h and F15h model 30h have only limited cs_modes.
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001181 */
1182static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1183 unsigned cs_mode)
1184{
1185 WARN_ON(cs_mode > 12);
1186
1187 if (cs_mode == 6 || cs_mode == 8 ||
1188 cs_mode == 9 || cs_mode == 12)
1189 return -1;
1190 else
1191 return ddr3_cs_size(cs_mode, false);
1192}
1193
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001194static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001195{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001196
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001197 if (pvt->fam == 0xf)
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001198 return;
1199
Borislav Petkov78da1212010-12-22 19:31:45 +01001200 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03001201 edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1202 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001203
Joe Perches956b9ba2012-04-29 17:08:39 -03001204 edac_dbg(0, " DCTs operate in %s mode\n",
1205 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001206
Borislav Petkov72381bd2009-10-09 19:14:43 +02001207 if (!dct_ganging_enabled(pvt))
Joe Perches956b9ba2012-04-29 17:08:39 -03001208 edac_dbg(0, " Address range split per DCT: %s\n",
1209 (dct_high_range_enabled(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001210
Joe Perches956b9ba2012-04-29 17:08:39 -03001211 edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
1212 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1213 (dct_memory_cleared(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001214
Joe Perches956b9ba2012-04-29 17:08:39 -03001215 edac_dbg(0, " channel interleave: %s, "
1216 "interleave bits selector: 0x%x\n",
1217 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
1218 dct_sel_interleave_addr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001219 }
1220
Borislav Petkov78da1212010-12-22 19:31:45 +01001221 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001222}
1223
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001224/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001225 * Determine channel (DCT) based on the interleaving mode (see F15h M30h BKDG,
1226 * 2.10.12 Memory Interleaving Modes).
1227 */
1228static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1229 u8 intlv_en, int num_dcts_intlv,
1230 u32 dct_sel)
1231{
1232 u8 channel = 0;
1233 u8 select;
1234
1235 if (!(intlv_en))
1236 return (u8)(dct_sel);
1237
1238 if (num_dcts_intlv == 2) {
1239 select = (sys_addr >> 8) & 0x3;
1240 channel = select ? 0x3 : 0;
1241 } else if (num_dcts_intlv == 4)
1242 channel = (sys_addr >> 8) & 0x7;
1243
1244 return channel;
1245}
1246
1247/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001248 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001249 * Interleaving Modes.
1250 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001251static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001252 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001253{
Borislav Petkov151fa712011-02-21 19:33:10 +01001254 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001255
1256 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001257 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001258
Borislav Petkov229a7a12010-12-09 18:57:54 +01001259 if (hi_range_sel)
1260 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001261
Borislav Petkov229a7a12010-12-09 18:57:54 +01001262 /*
1263 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1264 */
1265 if (dct_interleave_enabled(pvt)) {
1266 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001267
Borislav Petkov229a7a12010-12-09 18:57:54 +01001268 /* return DCT select function: 0=DCT0, 1=DCT1 */
1269 if (!intlv_addr)
1270 return sys_addr >> 6 & 1;
1271
1272 if (intlv_addr & 0x2) {
1273 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1274 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1275
1276 return ((sys_addr >> shift) & 1) ^ temp;
1277 }
1278
1279 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1280 }
1281
1282 if (dct_high_range_enabled(pvt))
1283 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001284
1285 return 0;
1286}
1287
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001288/* Convert the sys_addr to the normalized DCT address */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001289static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001290 u64 sys_addr, bool hi_rng,
1291 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001292{
1293 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001294 u64 dram_base = get_dram_base(pvt, range);
1295 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001296 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001297
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001298 if (hi_rng) {
1299 /*
1300 * if
1301 * base address of high range is below 4Gb
1302 * (bits [47:27] at [31:11])
1303 * DRAM address space on this DCT is hoisted above 4Gb &&
1304 * sys_addr > 4Gb
1305 *
1306 * remove hole offset from sys_addr
1307 * else
1308 * remove high range offset from sys_addr
1309 */
1310 if ((!(dct_sel_base_addr >> 16) ||
1311 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001312 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001313 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001314 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001315 else
1316 chan_off = dct_sel_base_off;
1317 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001318 /*
1319 * if
1320 * we have a valid hole &&
1321 * sys_addr > 4Gb
1322 *
1323 * remove hole
1324 * else
1325 * remove dram base to normalize to DCT address
1326 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001327 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001328 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001329 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001330 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001331 }
1332
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001333 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001334}
1335
Doug Thompson6163b5d2009-04-27 16:20:17 +02001336/*
1337 * checks if the csrow passed in is marked as SPARED, if so returns the new
1338 * spare row
1339 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001340static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001341{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001342 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001343
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001344 if (online_spare_swap_done(pvt, dct) &&
1345 csrow == online_spare_bad_dramcs(pvt, dct)) {
1346
1347 for_each_chip_select(tmp_cs, dct, pvt) {
1348 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1349 csrow = tmp_cs;
1350 break;
1351 }
1352 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001353 }
1354 return csrow;
1355}
1356
1357/*
1358 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1359 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1360 *
1361 * Return:
1362 * -EINVAL: NOT FOUND
1363 * 0..csrow = Chip-Select Row
1364 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001365static int f1x_lookup_addr_in_dct(u64 in_addr, u8 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001366{
1367 struct mem_ctl_info *mci;
1368 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001369 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001370 int cs_found = -EINVAL;
1371 int csrow;
1372
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001373 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001374 if (!mci)
1375 return cs_found;
1376
1377 pvt = mci->pvt_info;
1378
Joe Perches956b9ba2012-04-29 17:08:39 -03001379 edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001380
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001381 for_each_chip_select(csrow, dct, pvt) {
1382 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001383 continue;
1384
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001385 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001386
Joe Perches956b9ba2012-04-29 17:08:39 -03001387 edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1388 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001389
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001390 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001391
Joe Perches956b9ba2012-04-29 17:08:39 -03001392 edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
1393 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001394
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001395 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001396 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
1397 cs_found = csrow;
1398 break;
1399 }
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001400 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001401
Joe Perches956b9ba2012-04-29 17:08:39 -03001402 edac_dbg(1, " MATCH csrow=%d\n", cs_found);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001403 break;
1404 }
1405 }
1406 return cs_found;
1407}
1408
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001409/*
1410 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1411 * swapped with a region located at the bottom of memory so that the GPU can use
1412 * the interleaved region and thus two channels.
1413 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001414static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001415{
1416 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1417
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001418 if (pvt->fam == 0x10) {
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001419 /* only revC3 and revE have that feature */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001420 if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3))
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001421 return sys_addr;
1422 }
1423
1424 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1425
1426 if (!(swap_reg & 0x1))
1427 return sys_addr;
1428
1429 swap_base = (swap_reg >> 3) & 0x7f;
1430 swap_limit = (swap_reg >> 11) & 0x7f;
1431 rgn_size = (swap_reg >> 20) & 0x7f;
1432 tmp_addr = sys_addr >> 27;
1433
1434 if (!(sys_addr >> 34) &&
1435 (((tmp_addr >= swap_base) &&
1436 (tmp_addr <= swap_limit)) ||
1437 (tmp_addr < rgn_size)))
1438 return sys_addr ^ (u64)swap_base << 27;
1439
1440 return sys_addr;
1441}
1442
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001443/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001444static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001445 u64 sys_addr, int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001446{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001447 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001448 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001449 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001450 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001451 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001452
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001453 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001454 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001455 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001456
Joe Perches956b9ba2012-04-29 17:08:39 -03001457 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1458 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001459
Borislav Petkov355fba62011-01-17 13:03:26 +01001460 if (dhar_valid(pvt) &&
1461 dhar_base(pvt) <= sys_addr &&
1462 sys_addr < BIT_64(32)) {
1463 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1464 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001465 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001466 }
1467
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001468 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001469 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001470
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001471 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001472
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001473 dct_sel_base = dct_sel_baseaddr(pvt);
1474
1475 /*
1476 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1477 * select between DCT0 and DCT1.
1478 */
1479 if (dct_high_range_enabled(pvt) &&
1480 !dct_ganging_enabled(pvt) &&
1481 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001482 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001483
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001484 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001485
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001486 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001487 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001488
Borislav Petkove2f79db2011-01-13 14:57:34 +01001489 /* Remove node interleaving, see F1x120 */
1490 if (intlv_en)
1491 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1492 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001493
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001494 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001495 if (dct_interleave_enabled(pvt) &&
1496 !dct_high_range_enabled(pvt) &&
1497 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001498
1499 if (dct_sel_interleave_addr(pvt) != 1) {
1500 if (dct_sel_interleave_addr(pvt) == 0x3)
1501 /* hash 9 */
1502 chan_addr = ((chan_addr >> 10) << 9) |
1503 (chan_addr & 0x1ff);
1504 else
1505 /* A[6] or hash 6 */
1506 chan_addr = ((chan_addr >> 7) << 6) |
1507 (chan_addr & 0x3f);
1508 } else
1509 /* A[12] */
1510 chan_addr = ((chan_addr >> 13) << 12) |
1511 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001512 }
1513
Joe Perches956b9ba2012-04-29 17:08:39 -03001514 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001515
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001516 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001517
Borislav Petkov33ca0642012-08-30 18:01:36 +02001518 if (cs_found >= 0)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001519 *chan_sel = channel;
Borislav Petkov33ca0642012-08-30 18:01:36 +02001520
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001521 return cs_found;
1522}
1523
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001524static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
1525 u64 sys_addr, int *chan_sel)
1526{
1527 int cs_found = -EINVAL;
1528 int num_dcts_intlv = 0;
1529 u64 chan_addr, chan_offset;
1530 u64 dct_base, dct_limit;
1531 u32 dct_cont_base_reg, dct_cont_limit_reg, tmp;
1532 u8 channel, alias_channel, leg_mmio_hole, dct_sel, dct_offset_en;
1533
1534 u64 dhar_offset = f10_dhar_offset(pvt);
1535 u8 intlv_addr = dct_sel_interleave_addr(pvt);
1536 u8 node_id = dram_dst_node(pvt, range);
1537 u8 intlv_en = dram_intlv_en(pvt, range);
1538
1539 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg);
1540 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg);
1541
1542 dct_offset_en = (u8) ((dct_cont_base_reg >> 3) & BIT(0));
1543 dct_sel = (u8) ((dct_cont_base_reg >> 4) & 0x7);
1544
1545 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1546 range, sys_addr, get_dram_limit(pvt, range));
1547
1548 if (!(get_dram_base(pvt, range) <= sys_addr) &&
1549 !(get_dram_limit(pvt, range) >= sys_addr))
1550 return -EINVAL;
1551
1552 if (dhar_valid(pvt) &&
1553 dhar_base(pvt) <= sys_addr &&
1554 sys_addr < BIT_64(32)) {
1555 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1556 sys_addr);
1557 return -EINVAL;
1558 }
1559
1560 /* Verify sys_addr is within DCT Range. */
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001561 dct_base = (u64) dct_sel_baseaddr(pvt);
1562 dct_limit = (dct_cont_limit_reg >> 11) & 0x1FFF;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001563
1564 if (!(dct_cont_base_reg & BIT(0)) &&
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001565 !(dct_base <= (sys_addr >> 27) &&
1566 dct_limit >= (sys_addr >> 27)))
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001567 return -EINVAL;
1568
1569 /* Verify number of dct's that participate in channel interleaving. */
1570 num_dcts_intlv = (int) hweight8(intlv_en);
1571
1572 if (!(num_dcts_intlv % 2 == 0) || (num_dcts_intlv > 4))
1573 return -EINVAL;
1574
1575 channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en,
1576 num_dcts_intlv, dct_sel);
1577
1578 /* Verify we stay within the MAX number of channels allowed */
1579 if (channel > 4 || channel < 0)
1580 return -EINVAL;
1581
1582 leg_mmio_hole = (u8) (dct_cont_base_reg >> 1 & BIT(0));
1583
1584 /* Get normalized DCT addr */
1585 if (leg_mmio_hole && (sys_addr >= BIT_64(32)))
1586 chan_offset = dhar_offset;
1587 else
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001588 chan_offset = dct_base << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001589
1590 chan_addr = sys_addr - chan_offset;
1591
1592 /* remove channel interleave */
1593 if (num_dcts_intlv == 2) {
1594 if (intlv_addr == 0x4)
1595 chan_addr = ((chan_addr >> 9) << 8) |
1596 (chan_addr & 0xff);
1597 else if (intlv_addr == 0x5)
1598 chan_addr = ((chan_addr >> 10) << 9) |
1599 (chan_addr & 0x1ff);
1600 else
1601 return -EINVAL;
1602
1603 } else if (num_dcts_intlv == 4) {
1604 if (intlv_addr == 0x4)
1605 chan_addr = ((chan_addr >> 10) << 8) |
1606 (chan_addr & 0xff);
1607 else if (intlv_addr == 0x5)
1608 chan_addr = ((chan_addr >> 11) << 9) |
1609 (chan_addr & 0x1ff);
1610 else
1611 return -EINVAL;
1612 }
1613
1614 if (dct_offset_en) {
1615 amd64_read_pci_cfg(pvt->F1,
1616 DRAM_CONT_HIGH_OFF + (int) channel * 4,
1617 &tmp);
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001618 chan_addr += (u64) ((tmp >> 11) & 0xfff) << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001619 }
1620
1621 f15h_select_dct(pvt, channel);
1622
1623 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
1624
1625 /*
1626 * Find Chip select:
1627 * if channel = 3, then alias it to 1. This is because, in F15 M30h,
1628 * there is support for 4 DCT's, but only 2 are currently functional.
1629 * They are DCT0 and DCT3. But we have read all registers of DCT3 into
1630 * pvt->csels[1]. So we need to use '1' here to get correct info.
1631 * Refer F15 M30h BKDG Section 2.10 and 2.10.3 for clarifications.
1632 */
1633 alias_channel = (channel == 3) ? 1 : channel;
1634
1635 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, alias_channel);
1636
1637 if (cs_found >= 0)
1638 *chan_sel = alias_channel;
1639
1640 return cs_found;
1641}
1642
1643static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt,
1644 u64 sys_addr,
1645 int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001646{
Borislav Petkove7613592011-02-21 19:49:01 +01001647 int cs_found = -EINVAL;
1648 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001649
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001650 for (range = 0; range < DRAM_RANGES; range++) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001651 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001652 continue;
1653
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001654 if (pvt->fam == 0x15 && pvt->model >= 0x30)
1655 cs_found = f15_m30h_match_to_this_node(pvt, range,
1656 sys_addr,
1657 chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001658
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001659 else if ((get_dram_base(pvt, range) <= sys_addr) &&
1660 (get_dram_limit(pvt, range) >= sys_addr)) {
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001661 cs_found = f1x_match_to_this_node(pvt, range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001662 sys_addr, chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001663 if (cs_found >= 0)
1664 break;
1665 }
1666 }
1667 return cs_found;
1668}
1669
1670/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001671 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1672 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001673 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001674 * The @sys_addr is usually an error address received from the hardware
1675 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001676 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001677static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001678 struct err_info *err)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001679{
1680 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001681
Borislav Petkov33ca0642012-08-30 18:01:36 +02001682 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001683
Borislav Petkov33ca0642012-08-30 18:01:36 +02001684 err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel);
1685 if (err->csrow < 0) {
1686 err->err_code = ERR_CSROW;
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001687 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001688 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001689
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001690 /*
1691 * We need the syndromes for channel detection only when we're
1692 * ganged. Otherwise @chan should already contain the channel at
1693 * this point.
1694 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001695 if (dct_ganging_enabled(pvt))
Borislav Petkov33ca0642012-08-30 18:01:36 +02001696 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001697}
1698
1699/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001700 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001701 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001702 */
Borislav Petkov8c671752011-02-23 17:25:12 +01001703static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001704{
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001705 int dimm, size0, size1;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001706 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1707 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001708
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001709 if (pvt->fam == 0xf) {
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001710 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001711 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001712 return;
1713 else
1714 WARN_ON(ctrl != 0);
1715 }
1716
Borislav Petkov4d796362011-02-03 15:59:57 +01001717 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001718 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1719 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001720
Joe Perches956b9ba2012-04-29 17:08:39 -03001721 edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1722 ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001723
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001724 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1725
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001726 /* Dump memory sizes for DIMM and its CSROWs */
1727 for (dimm = 0; dimm < 4; dimm++) {
1728
1729 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001730 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001731 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1732 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001733
1734 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001735 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001736 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1737 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001738
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001739 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001740 dimm * 2, size0,
1741 dimm * 2 + 1, size1);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001742 }
1743}
1744
Doug Thompson4d376072009-04-27 16:25:05 +02001745static struct amd64_family_type amd64_family_types[] = {
1746 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001747 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001748 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1749 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001750 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001751 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001752 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1753 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001754 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001755 }
1756 },
1757 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001758 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001759 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1760 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001761 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001762 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001763 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001764 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001765 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1766 }
1767 },
1768 [F15_CPUS] = {
1769 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001770 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1771 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001772 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001773 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001774 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001775 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001776 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001777 }
1778 },
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001779 [F15_M30H_CPUS] = {
1780 .ctl_name = "F15h_M30h",
1781 .f1_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1,
1782 .f3_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F3,
1783 .ops = {
1784 .early_channel_count = f1x_early_channel_count,
1785 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1786 .dbam_to_cs = f16_dbam_to_chip_select,
1787 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
1788 }
1789 },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001790 [F16_CPUS] = {
1791 .ctl_name = "F16h",
1792 .f1_id = PCI_DEVICE_ID_AMD_16H_NB_F1,
1793 .f3_id = PCI_DEVICE_ID_AMD_16H_NB_F3,
1794 .ops = {
1795 .early_channel_count = f1x_early_channel_count,
1796 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1797 .dbam_to_cs = f16_dbam_to_chip_select,
1798 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1799 }
1800 },
Doug Thompson4d376072009-04-27 16:25:05 +02001801};
1802
Doug Thompsonb1289d62009-04-27 16:37:05 +02001803/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001804 * These are tables of eigenvectors (one per line) which can be used for the
1805 * construction of the syndrome tables. The modified syndrome search algorithm
1806 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001807 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001808 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001809 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001810static const u16 x4_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001811 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1812 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1813 0x0001, 0x0002, 0x0004, 0x0008,
1814 0x1013, 0x3032, 0x4044, 0x8088,
1815 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1816 0x4857, 0xc4fe, 0x13cc, 0x3288,
1817 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1818 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1819 0x15c1, 0x2a42, 0x89ac, 0x4758,
1820 0x2b03, 0x1602, 0x4f0c, 0xca08,
1821 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1822 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1823 0x2b87, 0x164e, 0x642c, 0xdc18,
1824 0x40b9, 0x80de, 0x1094, 0x20e8,
1825 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1826 0x11c1, 0x2242, 0x84ac, 0x4c58,
1827 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1828 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1829 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1830 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1831 0x16b3, 0x3d62, 0x4f34, 0x8518,
1832 0x1e2f, 0x391a, 0x5cac, 0xf858,
1833 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1834 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1835 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1836 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1837 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1838 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1839 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1840 0x185d, 0x2ca6, 0x7914, 0x9e28,
1841 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1842 0x4199, 0x82ee, 0x19f4, 0x2e58,
1843 0x4807, 0xc40e, 0x130c, 0x3208,
1844 0x1905, 0x2e0a, 0x5804, 0xac08,
1845 0x213f, 0x132a, 0xadfc, 0x5ba8,
1846 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001847};
1848
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001849static const u16 x8_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001850 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1851 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1852 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1853 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1854 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1855 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1856 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1857 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1858 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1859 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1860 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1861 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1862 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1863 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1864 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1865 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1866 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1867 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1868 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1869};
1870
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001871static int decode_syndrome(u16 syndrome, const u16 *vectors, unsigned num_vecs,
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001872 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001873{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001874 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001875
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001876 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1877 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001878 unsigned v_idx = err_sym * v_dim;
1879 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001880
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001881 /* walk over all 16 bits of the syndrome */
1882 for (i = 1; i < (1U << 16); i <<= 1) {
1883
1884 /* if bit is set in that eigenvector... */
1885 if (v_idx < v_end && vectors[v_idx] & i) {
1886 u16 ev_comp = vectors[v_idx++];
1887
1888 /* ... and bit set in the modified syndrome, */
1889 if (s & i) {
1890 /* remove it. */
1891 s ^= ev_comp;
1892
1893 if (!s)
1894 return err_sym;
1895 }
1896
1897 } else if (s & i)
1898 /* can't get to zero, move to next symbol */
1899 break;
1900 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001901 }
1902
Joe Perches956b9ba2012-04-29 17:08:39 -03001903 edac_dbg(0, "syndrome(%x) not found\n", syndrome);
Doug Thompsonb1289d62009-04-27 16:37:05 +02001904 return -1;
1905}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001906
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001907static int map_err_sym_to_channel(int err_sym, int sym_size)
1908{
1909 if (sym_size == 4)
1910 switch (err_sym) {
1911 case 0x20:
1912 case 0x21:
1913 return 0;
1914 break;
1915 case 0x22:
1916 case 0x23:
1917 return 1;
1918 break;
1919 default:
1920 return err_sym >> 4;
1921 break;
1922 }
1923 /* x8 symbols */
1924 else
1925 switch (err_sym) {
1926 /* imaginary bits not in a DIMM */
1927 case 0x10:
1928 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1929 err_sym);
1930 return -1;
1931 break;
1932
1933 case 0x11:
1934 return 0;
1935 break;
1936 case 0x12:
1937 return 1;
1938 break;
1939 default:
1940 return err_sym >> 3;
1941 break;
1942 }
1943 return -1;
1944}
1945
1946static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1947{
1948 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001949 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001950
Borislav Petkova3b7db02011-01-19 20:35:12 +01001951 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001952 err_sym = decode_syndrome(syndrome, x8_vectors,
1953 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001954 pvt->ecc_sym_sz);
1955 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001956 err_sym = decode_syndrome(syndrome, x4_vectors,
1957 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001958 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001959 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001960 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001961 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001962 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001963
Borislav Petkova3b7db02011-01-19 20:35:12 +01001964 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001965}
1966
Borislav Petkov33ca0642012-08-30 18:01:36 +02001967static void __log_bus_error(struct mem_ctl_info *mci, struct err_info *err,
1968 u8 ecc_type)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001969{
Borislav Petkov33ca0642012-08-30 18:01:36 +02001970 enum hw_event_mc_err_type err_type;
1971 const char *string;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001972
Borislav Petkov33ca0642012-08-30 18:01:36 +02001973 if (ecc_type == 2)
1974 err_type = HW_EVENT_ERR_CORRECTED;
1975 else if (ecc_type == 1)
1976 err_type = HW_EVENT_ERR_UNCORRECTED;
1977 else {
1978 WARN(1, "Something is rotten in the state of Denmark.\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001979 return;
1980 }
1981
Borislav Petkov33ca0642012-08-30 18:01:36 +02001982 switch (err->err_code) {
1983 case DECODE_OK:
1984 string = "";
1985 break;
1986 case ERR_NODE:
1987 string = "Failed to map error addr to a node";
1988 break;
1989 case ERR_CSROW:
1990 string = "Failed to map error addr to a csrow";
1991 break;
1992 case ERR_CHANNEL:
1993 string = "unknown syndrome - possible error reporting race";
1994 break;
1995 default:
1996 string = "WTF error";
1997 break;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001998 }
Borislav Petkov33ca0642012-08-30 18:01:36 +02001999
2000 edac_mc_handle_error(err_type, mci, 1,
2001 err->page, err->offset, err->syndrome,
2002 err->csrow, err->channel, -1,
2003 string, "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002004}
2005
Borislav Petkov549d0422009-07-24 13:51:42 +02002006static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002007 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002008{
Borislav Petkov33ca0642012-08-30 18:01:36 +02002009 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002010 u8 ecc_type = (m->status >> 45) & 0x3;
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002011 u8 xec = XEC(m->status, 0x1f);
2012 u16 ec = EC(m->status);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002013 u64 sys_addr;
2014 struct err_info err;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002015
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002016 /* Bail out early if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01002017 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02002018 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002019
Borislav Petkovecaf5602009-07-23 16:32:01 +02002020 /* Do only ECC errors */
2021 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002022 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002023
Borislav Petkov33ca0642012-08-30 18:01:36 +02002024 memset(&err, 0, sizeof(err));
2025
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002026 sys_addr = get_error_address(pvt, m);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002027
Borislav Petkovecaf5602009-07-23 16:32:01 +02002028 if (ecc_type == 2)
Borislav Petkov33ca0642012-08-30 18:01:36 +02002029 err.syndrome = extract_syndrome(m->status);
2030
2031 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err);
2032
2033 __log_bus_error(mci, &err, ecc_type);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002034}
2035
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002036void amd64_decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002037{
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002038 __amd64_decode_bus_error(mcis[node_id], m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002039}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002040
Doug Thompson0ec449e2009-04-27 19:41:25 +02002041/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002042 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002043 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02002044 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002045static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002046{
Doug Thompson0ec449e2009-04-27 19:41:25 +02002047 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002048 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
2049 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002050 amd64_err("error address map device not found: "
2051 "vendor %x device 0x%x (broken BIOS?)\n",
2052 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002053 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054 }
2055
2056 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002057 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
2058 if (!pvt->F3) {
2059 pci_dev_put(pvt->F1);
2060 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002061
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002062 amd64_err("error F3 device not found: "
2063 "vendor %x device 0x%x (broken BIOS?)\n",
2064 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002065
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002066 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002067 }
Joe Perches956b9ba2012-04-29 17:08:39 -03002068 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
2069 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
2070 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002071
2072 return 0;
2073}
2074
Borislav Petkov360b7f32010-10-15 19:25:38 +02002075static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002076{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002077 pci_dev_put(pvt->F1);
2078 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002079}
2080
2081/*
2082 * Retrieve the hardware registers of the memory controller (this includes the
2083 * 'Address Map' and 'Misc' device regs)
2084 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002085static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002086{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002087 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002088 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002089 u32 tmp;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002090
2091 /*
2092 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2093 * those are Read-As-Zero
2094 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002095 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
Joe Perches956b9ba2012-04-29 17:08:39 -03002096 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002097
2098 /* check first whether TOP_MEM2 is enabled */
2099 rdmsrl(MSR_K8_SYSCFG, msr_val);
2100 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002101 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
Joe Perches956b9ba2012-04-29 17:08:39 -03002102 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103 } else
Joe Perches956b9ba2012-04-29 17:08:39 -03002104 edac_dbg(0, " TOP_MEM2 disabled\n");
Doug Thompson0ec449e2009-04-27 19:41:25 +02002105
Borislav Petkov5980bb92011-01-07 16:26:49 +01002106 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002107
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002108 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002109
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002110 for (range = 0; range < DRAM_RANGES; range++) {
2111 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002112
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002113 /* read settings for this DRAM range */
2114 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002115
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002116 rw = dram_rw(pvt, range);
2117 if (!rw)
2118 continue;
2119
Joe Perches956b9ba2012-04-29 17:08:39 -03002120 edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2121 range,
2122 get_dram_base(pvt, range),
2123 get_dram_limit(pvt, range));
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002124
Joe Perches956b9ba2012-04-29 17:08:39 -03002125 edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2126 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2127 (rw & 0x1) ? "R" : "-",
2128 (rw & 0x2) ? "W" : "-",
2129 dram_intlv_sel(pvt, range),
2130 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002131 }
2132
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002133 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002134
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002135 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002136 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002137
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002138 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002139
Borislav Petkovcb328502010-12-22 14:28:24 +01002140 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2141 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002142
Borislav Petkov78da1212010-12-22 19:31:45 +01002143 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002144 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2145 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002146 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002147
Borislav Petkova3b7db02011-01-19 20:35:12 +01002148 pvt->ecc_sym_sz = 4;
2149
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002150 if (pvt->fam >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002151 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002152 if (pvt->fam != 0x16)
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002153 /* F16h has only DCT0 */
2154 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002155
2156 /* F10h, revD and later can do x8 ECC too */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002157 if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25))
Borislav Petkova3b7db02011-01-19 20:35:12 +01002158 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002159 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002160 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002161}
2162
2163/*
2164 * NOTE: CPU Revision Dependent code
2165 *
2166 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002167 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002168 * k8 private pointer to -->
2169 * DRAM Bank Address mapping register
2170 * node_id
2171 * DCL register where dual_channel_active is
2172 *
2173 * The DBAM register consists of 4 sets of 4 bits each definitions:
2174 *
2175 * Bits: CSROWs
2176 * 0-3 CSROWs 0 and 1
2177 * 4-7 CSROWs 2 and 3
2178 * 8-11 CSROWs 4 and 5
2179 * 12-15 CSROWs 6 and 7
2180 *
2181 * Values range from: 0 to 15
2182 * The meaning of the values depends on CPU revision and dual-channel state,
2183 * see relevant BKDG more info.
2184 *
2185 * The memory controller provides for total of only 8 CSROWs in its current
2186 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2187 * single channel or two (2) DIMMs in dual channel mode.
2188 *
2189 * The following code logic collapses the various tables for CSROW based on CPU
2190 * revision.
2191 *
2192 * Returns:
2193 * The number of PAGE_SIZE pages on the specified CSROW number it
2194 * encompasses
2195 *
2196 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002197static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002198{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002199 u32 cs_mode, nr_pages;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002200 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002201
Borislav Petkov10de6492012-09-12 19:00:38 +02002202
Doug Thompson0ec449e2009-04-27 19:41:25 +02002203 /*
2204 * The math on this doesn't look right on the surface because x/2*4 can
2205 * be simplified to x*2 but this expression makes use of the fact that
2206 * it is integral math where 1/2=0. This intermediate value becomes the
2207 * number of bits to shift the DBAM register to extract the proper CSROW
2208 * field.
2209 */
Borislav Petkov0a5dfc32012-09-12 18:16:01 +02002210 cs_mode = DBAM_DIMM(csrow_nr / 2, dbam);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002211
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002212 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002213
Borislav Petkov10de6492012-09-12 19:00:38 +02002214 edac_dbg(0, "csrow: %d, channel: %d, DBAM idx: %d\n",
2215 csrow_nr, dct, cs_mode);
2216 edac_dbg(0, "nr_pages/channel: %u\n", nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002217
2218 return nr_pages;
2219}
2220
2221/*
2222 * Initialize the array of csrow attribute instances, based on the values
2223 * from pci config hardware registers.
2224 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002225static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002226{
Borislav Petkov10de6492012-09-12 19:00:38 +02002227 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002228 struct csrow_info *csrow;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002229 struct dimm_info *dimm;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002230 enum edac_type edac_mode;
Borislav Petkov10de6492012-09-12 19:00:38 +02002231 enum mem_type mtype;
2232 int i, j, empty = 1;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002233 int nr_pages = 0;
Borislav Petkov10de6492012-09-12 19:00:38 +02002234 u32 val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002235
Borislav Petkova97fa682010-12-23 14:07:18 +01002236 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002237
Borislav Petkov2299ef72010-10-15 17:44:04 +02002238 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002239
Joe Perches956b9ba2012-04-29 17:08:39 -03002240 edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2241 pvt->mc_node_id, val,
2242 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002243
Borislav Petkov10de6492012-09-12 19:00:38 +02002244 /*
2245 * We iterate over DCT0 here but we look at DCT1 in parallel, if needed.
2246 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002247 for_each_chip_select(i, 0, pvt) {
Borislav Petkov10de6492012-09-12 19:00:38 +02002248 bool row_dct0 = !!csrow_enabled(i, 0, pvt);
2249 bool row_dct1 = false;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002250
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002251 if (pvt->fam != 0xf)
Borislav Petkov10de6492012-09-12 19:00:38 +02002252 row_dct1 = !!csrow_enabled(i, 1, pvt);
2253
2254 if (!row_dct0 && !row_dct1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002255 continue;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002256
Borislav Petkov10de6492012-09-12 19:00:38 +02002257 csrow = mci->csrows[i];
Doug Thompson0ec449e2009-04-27 19:41:25 +02002258 empty = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002259
Borislav Petkov10de6492012-09-12 19:00:38 +02002260 edac_dbg(1, "MC node: %d, csrow: %d\n",
2261 pvt->mc_node_id, i);
2262
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002263 if (row_dct0) {
Borislav Petkov10de6492012-09-12 19:00:38 +02002264 nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002265 csrow->channels[0]->dimm->nr_pages = nr_pages;
2266 }
Borislav Petkov10de6492012-09-12 19:00:38 +02002267
2268 /* K8 has only one DCT */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002269 if (pvt->fam != 0xf && row_dct1) {
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002270 int row_dct1_pages = amd64_csrow_nr_pages(pvt, 1, i);
2271
2272 csrow->channels[1]->dimm->nr_pages = row_dct1_pages;
2273 nr_pages += row_dct1_pages;
2274 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002275
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002276 mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002277
Borislav Petkov10de6492012-09-12 19:00:38 +02002278 edac_dbg(1, "Total csrow%d pages: %u\n", i, nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002279
2280 /*
2281 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2282 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002283 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002284 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
2285 EDAC_S4ECD4ED : EDAC_SECDED;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002286 else
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002287 edac_mode = EDAC_NONE;
2288
2289 for (j = 0; j < pvt->channel_count; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002290 dimm = csrow->channels[j]->dimm;
2291 dimm->mtype = mtype;
2292 dimm->edac_mode = edac_mode;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002293 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002294 }
2295
2296 return empty;
2297}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002298
Borislav Petkov06724532009-09-16 13:05:46 +02002299/* get all cores on this DCT */
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +08002300static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002301{
Borislav Petkov06724532009-09-16 13:05:46 +02002302 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002303
Borislav Petkov06724532009-09-16 13:05:46 +02002304 for_each_online_cpu(cpu)
2305 if (amd_get_nb_id(cpu) == nid)
2306 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002307}
2308
2309/* check MCG_CTL on all the cpus on this node */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002310static bool amd64_nb_mce_bank_enabled_on_node(u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002311{
Rusty Russellba578cb2009-11-03 14:56:35 +10302312 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002313 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002314 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002315
Rusty Russellba578cb2009-11-03 14:56:35 +10302316 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002317 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302318 return false;
2319 }
Borislav Petkov06724532009-09-16 13:05:46 +02002320
Rusty Russellba578cb2009-11-03 14:56:35 +10302321 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002322
Rusty Russellba578cb2009-11-03 14:56:35 +10302323 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002324
Rusty Russellba578cb2009-11-03 14:56:35 +10302325 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002326 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002327 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002328
Joe Perches956b9ba2012-04-29 17:08:39 -03002329 edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2330 cpu, reg->q,
2331 (nbe ? "enabled" : "disabled"));
Borislav Petkov06724532009-09-16 13:05:46 +02002332
2333 if (!nbe)
2334 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002335 }
2336 ret = true;
2337
2338out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302339 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002340 return ret;
2341}
2342
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002343static int toggle_ecc_err_reporting(struct ecc_settings *s, u16 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002344{
2345 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002346 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002347
2348 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002349 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002350 return false;
2351 }
2352
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002353 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002354
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002355 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2356
2357 for_each_cpu(cpu, cmask) {
2358
Borislav Petkov50542252009-12-11 18:14:40 +01002359 struct msr *reg = per_cpu_ptr(msrs, cpu);
2360
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002361 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002362 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002363 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002364
Borislav Petkov5980bb92011-01-07 16:26:49 +01002365 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002366 } else {
2367 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002368 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002369 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002370 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002371 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002372 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002373 }
2374 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2375
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002376 free_cpumask_var(cmask);
2377
2378 return 0;
2379}
2380
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002381static bool enable_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002382 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002383{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002384 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002385 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002386
Borislav Petkov2299ef72010-10-15 17:44:04 +02002387 if (toggle_ecc_err_reporting(s, nid, ON)) {
2388 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2389 return false;
2390 }
2391
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002392 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002393
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002394 s->old_nbctl = value & mask;
2395 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002396
2397 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002398 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002399
Borislav Petkova97fa682010-12-23 14:07:18 +01002400 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002401
Joe Perches956b9ba2012-04-29 17:08:39 -03002402 edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2403 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002404
Borislav Petkova97fa682010-12-23 14:07:18 +01002405 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002406 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002407
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002408 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002409
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002410 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002411 value |= NBCFG_ECC_ENABLE;
2412 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002413
Borislav Petkova97fa682010-12-23 14:07:18 +01002414 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002415
Borislav Petkova97fa682010-12-23 14:07:18 +01002416 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002417 amd64_warn("Hardware rejected DRAM ECC enable,"
2418 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002419 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002420 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002421 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002422 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002423 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002424 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002425 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002426
Joe Perches956b9ba2012-04-29 17:08:39 -03002427 edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2428 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002429
Borislav Petkov2299ef72010-10-15 17:44:04 +02002430 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002431}
2432
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002433static void restore_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov360b7f32010-10-15 19:25:38 +02002434 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002435{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002436 u32 value, mask = 0x3; /* UECC/CECC enable */
2437
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002438
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002439 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002440 return;
2441
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002442 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002443 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002444 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002445
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002446 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002447
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002448 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2449 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002450 amd64_read_pci_cfg(F3, NBCFG, &value);
2451 value &= ~NBCFG_ECC_ENABLE;
2452 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002453 }
2454
2455 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002456 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002457 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002458}
2459
Doug Thompsonf9431992009-04-27 19:46:08 +02002460/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002461 * EDAC requires that the BIOS have ECC enabled before
2462 * taking over the processing of ECC errors. A command line
2463 * option allows to force-enable hardware ECC later in
2464 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002465 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002466static const char *ecc_msg =
2467 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2468 " Either enable ECC checking or force module loading by setting "
2469 "'ecc_enable_override'.\n"
2470 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002471
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002472static bool ecc_enabled(struct pci_dev *F3, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002473{
2474 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002475 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002476 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002477
Borislav Petkova97fa682010-12-23 14:07:18 +01002478 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002479
Borislav Petkova97fa682010-12-23 14:07:18 +01002480 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002481 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002482
Borislav Petkov2299ef72010-10-15 17:44:04 +02002483 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002484 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002485 amd64_notice("NB MCE bank disabled, set MSR "
2486 "0x%08x[4] on node %d to enable.\n",
2487 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002488
Borislav Petkov2299ef72010-10-15 17:44:04 +02002489 if (!ecc_en || !nb_mce_en) {
2490 amd64_notice("%s", ecc_msg);
2491 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002492 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002493 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002494}
2495
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002496static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002497{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002498 struct amd64_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002499 int rc;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002500
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002501 rc = amd64_create_sysfs_dbg_files(mci);
2502 if (rc < 0)
2503 return rc;
2504
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002505 if (pvt->fam >= 0x10) {
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002506 rc = amd64_create_sysfs_inject_files(mci);
2507 if (rc < 0)
2508 return rc;
2509 }
2510
2511 return 0;
2512}
2513
2514static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
2515{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002516 struct amd64_pvt *pvt = mci->pvt_info;
2517
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002518 amd64_remove_sysfs_dbg_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002519
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002520 if (pvt->fam >= 0x10)
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002521 amd64_remove_sysfs_inject_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002522}
2523
Borislav Petkovdf71a052011-01-19 18:15:10 +01002524static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2525 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002526{
2527 struct amd64_pvt *pvt = mci->pvt_info;
2528
2529 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2530 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002531
Borislav Petkov5980bb92011-01-07 16:26:49 +01002532 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002533 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2534
Borislav Petkov5980bb92011-01-07 16:26:49 +01002535 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002536 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2537
2538 mci->edac_cap = amd64_determine_edac_cap(pvt);
2539 mci->mod_name = EDAC_MOD_STR;
2540 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002541 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002542 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002543 mci->ctl_page_to_phys = NULL;
2544
Doug Thompson7d6034d2009-04-27 20:01:01 +02002545 /* memory scrubber interface */
2546 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2547 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2548}
2549
Borislav Petkov0092b202010-10-01 19:20:05 +02002550/*
2551 * returns a pointer to the family descriptor on success, NULL otherwise.
2552 */
2553static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002554{
Borislav Petkov0092b202010-10-01 19:20:05 +02002555 struct amd64_family_type *fam_type = NULL;
2556
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002557 pvt->ext_model = boot_cpu_data.x86_model >> 4;
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002558 pvt->stepping = boot_cpu_data.x86_mask;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002559 pvt->model = boot_cpu_data.x86_model;
2560 pvt->fam = boot_cpu_data.x86;
2561
2562 switch (pvt->fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002563 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002564 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002565 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002566 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002567
Borislav Petkov395ae782010-10-01 18:38:19 +02002568 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002569 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002570 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002571 break;
2572
2573 case 0x15:
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002574 if (pvt->model == 0x30) {
2575 fam_type = &amd64_family_types[F15_M30H_CPUS];
2576 pvt->ops = &amd64_family_types[F15_M30H_CPUS].ops;
2577 break;
2578 }
2579
Borislav Petkovdf71a052011-01-19 18:15:10 +01002580 fam_type = &amd64_family_types[F15_CPUS];
2581 pvt->ops = &amd64_family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002582 break;
2583
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002584 case 0x16:
2585 fam_type = &amd64_family_types[F16_CPUS];
2586 pvt->ops = &amd64_family_types[F16_CPUS].ops;
2587 break;
2588
Borislav Petkov395ae782010-10-01 18:38:19 +02002589 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002590 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002591 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002592 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002593
Borislav Petkovdf71a052011-01-19 18:15:10 +01002594 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002595 (pvt->fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002596 (pvt->ext_model >= K8_REV_F ? "revF or later "
2597 : "revE or earlier ")
2598 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002599 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002600}
2601
Borislav Petkov2299ef72010-10-15 17:44:04 +02002602static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002603{
2604 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002605 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002606 struct mem_ctl_info *mci = NULL;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002607 struct edac_mc_layer layers[2];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002608 int err = 0, ret;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002609 u16 nid = amd_get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002610
2611 ret = -ENOMEM;
2612 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2613 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002614 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002615
Borislav Petkov360b7f32010-10-15 19:25:38 +02002616 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002617 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002618
Borislav Petkov395ae782010-10-01 18:38:19 +02002619 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002620 fam_type = amd64_per_family_init(pvt);
2621 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002622 goto err_free;
2623
Doug Thompson7d6034d2009-04-27 20:01:01 +02002624 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002625 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002626 if (err)
2627 goto err_free;
2628
Borislav Petkov360b7f32010-10-15 19:25:38 +02002629 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002630
Doug Thompson7d6034d2009-04-27 20:01:01 +02002631 /*
2632 * We need to determine how many memory channels there are. Then use
2633 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002634 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002635 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002636 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002637 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2638 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002639 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002640
2641 ret = -ENOMEM;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002642 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
2643 layers[0].size = pvt->csels[0].b_cnt;
2644 layers[0].is_virt_csrow = true;
2645 layers[1].type = EDAC_MC_LAYER_CHANNEL;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002646
2647 /*
2648 * Always allocate two channels since we can have setups with DIMMs on
2649 * only one channel. Also, this simplifies handling later for the price
2650 * of a couple of KBs tops.
2651 */
2652 layers[1].size = 2;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002653 layers[1].is_virt_csrow = false;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002654
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03002655 mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002656 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002657 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002658
2659 mci->pvt_info = pvt;
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03002660 mci->pdev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002661
Borislav Petkovdf71a052011-01-19 18:15:10 +01002662 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002663
2664 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002665 mci->edac_cap = EDAC_FLAG_NONE;
2666
Doug Thompson7d6034d2009-04-27 20:01:01 +02002667 ret = -ENODEV;
2668 if (edac_mc_add_mc(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002669 edac_dbg(1, "failed edac_mc_add_mc()\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02002670 goto err_add_mc;
2671 }
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002672 if (set_mc_sysfs_attrs(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002673 edac_dbg(1, "failed edac_mc_add_mc()\n");
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002674 goto err_add_sysfs;
2675 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002676
Borislav Petkov549d0422009-07-24 13:51:42 +02002677 /* register stuff with EDAC MCE */
2678 if (report_gart_errors)
2679 amd_report_gart_errors(true);
2680
2681 amd_register_ecc_decoder(amd64_decode_bus_error);
2682
Borislav Petkov360b7f32010-10-15 19:25:38 +02002683 mcis[nid] = mci;
2684
2685 atomic_inc(&drv_instances);
2686
Doug Thompson7d6034d2009-04-27 20:01:01 +02002687 return 0;
2688
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002689err_add_sysfs:
2690 edac_mc_del_mc(mci->pdev);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002691err_add_mc:
2692 edac_mc_free(mci);
2693
Borislav Petkov360b7f32010-10-15 19:25:38 +02002694err_siblings:
2695 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002696
Borislav Petkov360b7f32010-10-15 19:25:38 +02002697err_free:
2698 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002699
Borislav Petkov360b7f32010-10-15 19:25:38 +02002700err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002701 return ret;
2702}
2703
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -08002704static int amd64_probe_one_instance(struct pci_dev *pdev,
2705 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002706{
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002707 u16 nid = amd_get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002708 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002709 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002710 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002711
Doug Thompson7d6034d2009-04-27 20:01:01 +02002712 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002713 if (ret < 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002714 edac_dbg(0, "ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002715 return -EIO;
2716 }
2717
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002718 ret = -ENOMEM;
2719 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2720 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002721 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002722
2723 ecc_stngs[nid] = s;
2724
Borislav Petkov2299ef72010-10-15 17:44:04 +02002725 if (!ecc_enabled(F3, nid)) {
2726 ret = -ENODEV;
2727
2728 if (!ecc_enable_override)
2729 goto err_enable;
2730
2731 amd64_warn("Forcing ECC on!\n");
2732
2733 if (!enable_ecc_error_reporting(s, nid, F3))
2734 goto err_enable;
2735 }
2736
2737 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002738 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002739 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002740 restore_ecc_error_reporting(s, nid, F3);
2741 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002742
2743 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002744
2745err_enable:
2746 kfree(s);
2747 ecc_stngs[nid] = NULL;
2748
2749err_out:
2750 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002751}
2752
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -08002753static void amd64_remove_one_instance(struct pci_dev *pdev)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002754{
2755 struct mem_ctl_info *mci;
2756 struct amd64_pvt *pvt;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002757 u16 nid = amd_get_node_id(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002758 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2759 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002760
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002761 mci = find_mci_by_dev(&pdev->dev);
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002762 WARN_ON(!mci);
2763
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002764 del_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002765 /* Remove from EDAC CORE tracking list */
2766 mci = edac_mc_del_mc(&pdev->dev);
2767 if (!mci)
2768 return;
2769
2770 pvt = mci->pvt_info;
2771
Borislav Petkov360b7f32010-10-15 19:25:38 +02002772 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002773
Borislav Petkov360b7f32010-10-15 19:25:38 +02002774 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002775
Borislav Petkov549d0422009-07-24 13:51:42 +02002776 /* unregister from EDAC MCE */
2777 amd_report_gart_errors(false);
2778 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2779
Borislav Petkov360b7f32010-10-15 19:25:38 +02002780 kfree(ecc_stngs[nid]);
2781 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002782
Doug Thompson7d6034d2009-04-27 20:01:01 +02002783 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002784 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002785 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002786
2787 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002788 edac_mc_free(mci);
2789}
2790
2791/*
2792 * This table is part of the interface for loading drivers for PCI devices. The
2793 * PCI core identifies what devices are on a system during boot, and then
2794 * inquiry this table to see if this driver is for a given device found.
2795 */
Lionel Debroux36c46f32012-02-27 07:41:47 +01002796static DEFINE_PCI_DEVICE_TABLE(amd64_pci_table) = {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002797 {
2798 .vendor = PCI_VENDOR_ID_AMD,
2799 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2800 .subvendor = PCI_ANY_ID,
2801 .subdevice = PCI_ANY_ID,
2802 .class = 0,
2803 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002804 },
2805 {
2806 .vendor = PCI_VENDOR_ID_AMD,
2807 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2808 .subvendor = PCI_ANY_ID,
2809 .subdevice = PCI_ANY_ID,
2810 .class = 0,
2811 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002812 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002813 {
2814 .vendor = PCI_VENDOR_ID_AMD,
2815 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2816 .subvendor = PCI_ANY_ID,
2817 .subdevice = PCI_ANY_ID,
2818 .class = 0,
2819 .class_mask = 0,
2820 },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002821 {
2822 .vendor = PCI_VENDOR_ID_AMD,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002823 .device = PCI_DEVICE_ID_AMD_15H_M30H_NB_F2,
2824 .subvendor = PCI_ANY_ID,
2825 .subdevice = PCI_ANY_ID,
2826 .class = 0,
2827 .class_mask = 0,
2828 },
2829 {
2830 .vendor = PCI_VENDOR_ID_AMD,
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002831 .device = PCI_DEVICE_ID_AMD_16H_NB_F2,
2832 .subvendor = PCI_ANY_ID,
2833 .subdevice = PCI_ANY_ID,
2834 .class = 0,
2835 .class_mask = 0,
2836 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002837
Doug Thompson7d6034d2009-04-27 20:01:01 +02002838 {0, }
2839};
2840MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2841
2842static struct pci_driver amd64_pci_driver = {
2843 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002844 .probe = amd64_probe_one_instance,
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -08002845 .remove = amd64_remove_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002846 .id_table = amd64_pci_table,
2847};
2848
Borislav Petkov360b7f32010-10-15 19:25:38 +02002849static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002850{
2851 struct mem_ctl_info *mci;
2852 struct amd64_pvt *pvt;
2853
2854 if (amd64_ctl_pci)
2855 return;
2856
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002857 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002858 if (mci) {
2859
2860 pvt = mci->pvt_info;
2861 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002862 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002863
2864 if (!amd64_ctl_pci) {
2865 pr_warning("%s(): Unable to create PCI control\n",
2866 __func__);
2867
2868 pr_warning("%s(): PCI error report via EDAC not set\n",
2869 __func__);
2870 }
2871 }
2872}
2873
2874static int __init amd64_edac_init(void)
2875{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002876 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002877
Borislav Petkovdf71a052011-01-19 18:15:10 +01002878 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002879
2880 opstate_init();
2881
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002882 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002883 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002884
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002885 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002886 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2887 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002888 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002889 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002890
Borislav Petkov50542252009-12-11 18:14:40 +01002891 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002892 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002893 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002894
Doug Thompson7d6034d2009-04-27 20:01:01 +02002895 err = pci_register_driver(&amd64_pci_driver);
2896 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002897 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002898
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002899 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002900 if (!atomic_read(&drv_instances))
2901 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002902
Borislav Petkov360b7f32010-10-15 19:25:38 +02002903 setup_pci_device();
2904 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002905
Borislav Petkov360b7f32010-10-15 19:25:38 +02002906err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002907 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002908
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002909err_pci:
2910 msrs_free(msrs);
2911 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002912
Borislav Petkov360b7f32010-10-15 19:25:38 +02002913err_free:
2914 kfree(mcis);
2915 mcis = NULL;
2916
2917 kfree(ecc_stngs);
2918 ecc_stngs = NULL;
2919
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002920err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002921 return err;
2922}
2923
2924static void __exit amd64_edac_exit(void)
2925{
2926 if (amd64_ctl_pci)
2927 edac_pci_release_generic_ctl(amd64_ctl_pci);
2928
2929 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002930
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002931 kfree(ecc_stngs);
2932 ecc_stngs = NULL;
2933
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002934 kfree(mcis);
2935 mcis = NULL;
2936
Borislav Petkov50542252009-12-11 18:14:40 +01002937 msrs_free(msrs);
2938 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002939}
2940
2941module_init(amd64_edac_init);
2942module_exit(amd64_edac_exit);
2943
2944MODULE_LICENSE("GPL");
2945MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2946 "Dave Peterson, Thayne Harbaugh");
2947MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2948 EDAC_AMD64_VERSION);
2949
2950module_param(edac_op_state, int, 0444);
2951MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");