blob: d266d800f24694128b35bebf012cc60a6bdd0481 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jake Oshins788858e2016-02-16 21:56:22 +000018#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030019#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090020#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
23#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Stephen Hemminger0b950f02014-01-10 17:14:48 -070025static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070026 .name = "PCI busn",
27 .start = 0,
28 .end = 255,
29 .flags = IORESOURCE_BUS,
30};
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/* Ugh. Need to stop exporting this to modules. */
33LIST_HEAD(pci_root_buses);
34EXPORT_SYMBOL(pci_root_buses);
35
Yinghai Lu5cc62c22012-05-17 18:51:11 -070036static LIST_HEAD(pci_domain_busn_res_list);
37
38struct pci_domain_busn_res {
39 struct list_head list;
40 struct resource res;
41 int domain_nr;
42};
43
44static struct resource *get_pci_domain_busn_res(int domain_nr)
45{
46 struct pci_domain_busn_res *r;
47
48 list_for_each_entry(r, &pci_domain_busn_res_list, list)
49 if (r->domain_nr == domain_nr)
50 return &r->res;
51
52 r = kzalloc(sizeof(*r), GFP_KERNEL);
53 if (!r)
54 return NULL;
55
56 r->domain_nr = domain_nr;
57 r->res.start = 0;
58 r->res.end = 0xff;
59 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
60
61 list_add_tail(&r->list, &pci_domain_busn_res_list);
62
63 return &r->res;
64}
65
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080066static int find_anything(struct device *dev, void *data)
67{
68 return 1;
69}
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071/*
72 * Some device drivers need know if pci is initiated.
73 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075 */
76int no_pci_devices(void)
77{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 struct device *dev;
79 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080081 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
82 no_devices = (dev == NULL);
83 put_device(dev);
84 return no_devices;
85}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070086EXPORT_SYMBOL(no_pci_devices);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * PCI Bus Class
90 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040091static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040093 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Markus Elfringff0387c2014-11-10 21:02:17 -070095 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070096 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100097 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 kfree(pci_bus);
99}
100
101static struct class pcibus_class = {
102 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400103 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700104 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
107static int __init pcibus_class_init(void)
108{
109 return class_register(&pcibus_class);
110}
111postcore_initcall(pcibus_class_init);
112
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400113static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800114{
115 u64 size = mask & maxbase; /* Find the significant bits */
116 if (!size)
117 return 0;
118
119 /* Get the lowest of them to find the decode size, and
120 from that the extent. */
121 size = (size & ~(size-1)) - 1;
122
123 /* base == maxbase can be valid only if the BAR has
124 already been programmed with all 1s. */
125 if (base == maxbase && ((base | size) & mask) != mask)
126 return 0;
127
128 return size;
129}
130
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800132{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600133 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600135
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 }
141
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600152 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600155 flags |= IORESOURCE_MEM_64;
156 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600157 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162}
163
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
Yu Zhao0b400c72008-11-22 02:40:40 +0800166/**
167 * pci_read_base - read a PCI BAR
168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400176 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177{
178 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600179 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700180 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800181 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600185 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 }
193
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200197 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206 */
Myron Stowef795d862014-10-30 11:54:43 -0600207 if (sz == 0xffffffff)
208 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 }
229 } else {
Bjorn Helgaasbb479242017-03-17 00:48:23 +0000230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
234 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 }
236
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600237 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600245 mask64 |= ((u64)~0 << 32);
246 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250
Myron Stowef795d862014-10-30 11:54:43 -0600251 if (!sz64)
252 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 if (!sz64) {
256 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
257 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600258 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600259 }
Myron Stowef795d862014-10-30 11:54:43 -0600260
261 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600267 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
268 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600270 }
271
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600273 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700274 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 res->start = 0;
276 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600277 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
278 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600279 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
282
Myron Stowef795d862014-10-30 11:54:43 -0600283 region.start = l64;
284 region.end = l64 + sz64;
285
Yinghai Lufc279852013-12-09 22:54:40 -0800286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600303 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600304 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
305 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600314 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800315 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600316
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800318}
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Prarit Bhargavaad67b4372016-05-11 12:27:16 -0400324 if (dev->non_compliant_bars)
325 return;
326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400337 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 }
340}
341
Bill Pemberton15856ad2012-11-21 15:35:00 -0500342static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
344 struct pci_dev *dev = child->self;
345 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700347 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600348 struct resource *res;
349
350 io_mask = PCI_IO_RANGE_MASK;
351 io_granularity = 0x1000;
352 if (dev->io_window_1k) {
353 /* Support 1K I/O space granularity */
354 io_mask = PCI_IO_1K_RANGE_MASK;
355 io_granularity = 0x400;
356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 res = child->resource[0];
359 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
360 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600361 base = (io_base_lo & io_mask) << 8;
362 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
365 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
368 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600369 base |= ((unsigned long) io_base_hi << 16);
370 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
372
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600373 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600376 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800377 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380}
381
Bill Pemberton15856ad2012-11-21 15:35:00 -0500382static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700383{
384 struct pci_dev *dev = child->self;
385 u16 mem_base_lo, mem_limit_lo;
386 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700388 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 res = child->resource[1];
391 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
392 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600393 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
394 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600395 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700397 region.start = base;
398 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800399 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600400 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700402}
403
Bill Pemberton15856ad2012-11-21 15:35:00 -0500404static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405{
406 struct pci_dev *dev = child->self;
407 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700409 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700416 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431 base64 |= (u64) mem_base_hi << 32;
432 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700435
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700436 base = (pci_bus_addr_t) base64;
437 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700438
439 if (base != base64) {
440 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
441 (unsigned long long) base64);
442 return;
443 }
444
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600445 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700446 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
447 IORESOURCE_MEM | IORESOURCE_PREFETCH;
448 if (res->flags & PCI_PREF_RANGE_TYPE_64)
449 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700450 region.start = base;
451 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800452 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600453 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455}
456
Bill Pemberton15856ad2012-11-21 15:35:00 -0500457void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458{
459 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700460 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 int i;
462
463 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
464 return;
465
Yinghai Lub918c622012-05-17 18:51:11 -0700466 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
467 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468 dev->transparent ? " (subtractive decode)" : "");
469
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700470 pci_bus_remove_resources(child);
471 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
472 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
473
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700474 pci_read_bridge_io(child);
475 pci_read_bridge_mmio(child);
476 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700477
478 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600480 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700481 pci_bus_add_resource(child, res,
482 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700483 dev_printk(KERN_DEBUG, &dev->dev,
484 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700485 res);
486 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700487 }
488 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700489}
490
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100491static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492{
493 struct pci_bus *b;
494
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100495 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600496 if (!b)
497 return NULL;
498
499 INIT_LIST_HEAD(&b->node);
500 INIT_LIST_HEAD(&b->children);
501 INIT_LIST_HEAD(&b->devices);
502 INIT_LIST_HEAD(&b->slots);
503 INIT_LIST_HEAD(&b->resources);
504 b->max_bus_speed = PCI_SPEED_UNKNOWN;
505 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100506#ifdef CONFIG_PCI_DOMAINS_GENERIC
507 if (parent)
508 b->domain_nr = parent->domain_nr;
509#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 return b;
511}
512
Jiang Liu70efde22013-06-07 16:16:51 -0600513static void pci_release_host_bridge_dev(struct device *dev)
514{
515 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
516
517 if (bridge->release_fn)
518 bridge->release_fn(bridge);
519
520 pci_free_resource_list(&bridge->windows);
521
522 kfree(bridge);
523}
524
Yinghai Lu7b543662012-04-02 18:31:53 -0700525static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
526{
527 struct pci_host_bridge *bridge;
528
529 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600530 if (!bridge)
531 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700532
Bjorn Helgaas05013482013-06-05 14:22:11 -0600533 INIT_LIST_HEAD(&bridge->windows);
534 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700535 return bridge;
536}
537
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700538static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500539 PCI_SPEED_UNKNOWN, /* 0 */
540 PCI_SPEED_66MHz_PCIX, /* 1 */
541 PCI_SPEED_100MHz_PCIX, /* 2 */
542 PCI_SPEED_133MHz_PCIX, /* 3 */
543 PCI_SPEED_UNKNOWN, /* 4 */
544 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
545 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
546 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
547 PCI_SPEED_UNKNOWN, /* 8 */
548 PCI_SPEED_66MHz_PCIX_266, /* 9 */
549 PCI_SPEED_100MHz_PCIX_266, /* A */
550 PCI_SPEED_133MHz_PCIX_266, /* B */
551 PCI_SPEED_UNKNOWN, /* C */
552 PCI_SPEED_66MHz_PCIX_533, /* D */
553 PCI_SPEED_100MHz_PCIX_533, /* E */
554 PCI_SPEED_133MHz_PCIX_533 /* F */
555};
556
Jacob Keller343e51a2013-07-31 06:53:16 +0000557const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500558 PCI_SPEED_UNKNOWN, /* 0 */
559 PCIE_SPEED_2_5GT, /* 1 */
560 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500561 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500562 PCI_SPEED_UNKNOWN, /* 4 */
563 PCI_SPEED_UNKNOWN, /* 5 */
564 PCI_SPEED_UNKNOWN, /* 6 */
565 PCI_SPEED_UNKNOWN, /* 7 */
566 PCI_SPEED_UNKNOWN, /* 8 */
567 PCI_SPEED_UNKNOWN, /* 9 */
568 PCI_SPEED_UNKNOWN, /* A */
569 PCI_SPEED_UNKNOWN, /* B */
570 PCI_SPEED_UNKNOWN, /* C */
571 PCI_SPEED_UNKNOWN, /* D */
572 PCI_SPEED_UNKNOWN, /* E */
573 PCI_SPEED_UNKNOWN /* F */
574};
575
576void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
577{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700578 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500579}
580EXPORT_SYMBOL_GPL(pcie_update_link_speed);
581
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500582static unsigned char agp_speeds[] = {
583 AGP_UNKNOWN,
584 AGP_1X,
585 AGP_2X,
586 AGP_4X,
587 AGP_8X
588};
589
590static enum pci_bus_speed agp_speed(int agp3, int agpstat)
591{
592 int index = 0;
593
594 if (agpstat & 4)
595 index = 3;
596 else if (agpstat & 2)
597 index = 2;
598 else if (agpstat & 1)
599 index = 1;
600 else
601 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700602
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500603 if (agp3) {
604 index += 2;
605 if (index == 5)
606 index = 0;
607 }
608
609 out:
610 return agp_speeds[index];
611}
612
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500613static void pci_set_bus_speed(struct pci_bus *bus)
614{
615 struct pci_dev *bridge = bus->self;
616 int pos;
617
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
619 if (!pos)
620 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
621 if (pos) {
622 u32 agpstat, agpcmd;
623
624 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
625 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
626
627 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
628 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
629 }
630
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500631 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
632 if (pos) {
633 u16 status;
634 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
637 &status);
638
639 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700641 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700643 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400644 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400646 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500647 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648 } else {
649 max = PCI_SPEED_66MHz_PCIX;
650 }
651
652 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700653 bus->cur_bus_speed = pcix_bus_speed[
654 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500655
656 return;
657 }
658
Yijing Wangfdfe1512013-09-05 15:55:29 +0800659 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 u32 linkcap;
661 u16 linksta;
662
Jiang Liu59875ae2012-07-24 17:20:06 +0800663 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700664 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500665
Jiang Liu59875ae2012-07-24 17:20:06 +0800666 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500667 pcie_update_link_speed(bus, linksta);
668 }
669}
670
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100671static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
672{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100673 struct irq_domain *d;
674
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100675 /*
676 * Any firmware interface that can resolve the msi_domain
677 * should be called from here.
678 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100679 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800680 if (!d)
681 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100682
Jake Oshins788858e2016-02-16 21:56:22 +0000683#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
684 /*
685 * If no IRQ domain was found via the OF tree, try looking it up
686 * directly through the fwnode_handle.
687 */
688 if (!d) {
689 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
690
691 if (fwnode)
692 d = irq_find_matching_fwnode(fwnode,
693 DOMAIN_BUS_PCI_MSI);
694 }
695#endif
696
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100697 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100698}
699
700static void pci_set_bus_msi_domain(struct pci_bus *bus)
701{
702 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600703 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100704
705 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600706 * The bus can be a root bus, a subordinate bus, or a virtual bus
707 * created by an SR-IOV device. Walk up to the first bridge device
708 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100709 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600710 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
711 if (b->self)
712 d = dev_get_msi_domain(&b->self->dev);
713 }
714
715 if (!d)
716 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100717
718 dev_set_msi_domain(&bus->dev, d);
719}
720
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700721static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
722 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
724 struct pci_bus *child;
725 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800726 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /*
729 * Allocate a new bus, and inherit stuff from the parent..
730 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100731 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (!child)
733 return NULL;
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 child->parent = parent;
736 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200737 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200739 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400741 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800742 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400743 */
744 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100745 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 /*
748 * Set up the primary, secondary and subordinate
749 * bus numbers.
750 */
Yinghai Lub918c622012-05-17 18:51:11 -0700751 child->number = child->busn_res.start = busnr;
752 child->primary = parent->busn_res.start;
753 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Yinghai Lu4f535092013-01-21 13:20:52 -0800755 if (!bridge) {
756 child->dev.parent = parent->bridge;
757 goto add_dev;
758 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800759
760 child->self = bridge;
761 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800762 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000763 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500764 pci_set_bus_speed(child);
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800767 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
769 child->resource[i]->name = child->name;
770 }
771 bridge->subordinate = child;
772
Yinghai Lu4f535092013-01-21 13:20:52 -0800773add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100774 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800775 ret = device_register(&child->dev);
776 WARN_ON(ret < 0);
777
Jiang Liu10a95742013-04-12 05:44:20 +0000778 pcibios_add_bus(child);
779
Thierry Reding057bd2e2016-02-09 15:30:47 +0100780 if (child->ops->add_bus) {
781 ret = child->ops->add_bus(child);
782 if (WARN_ON(ret < 0))
783 dev_err(&child->dev, "failed to add bus: %d\n", ret);
784 }
785
Yinghai Lu4f535092013-01-21 13:20:52 -0800786 /* Create legacy_io and legacy_mem files for this bus */
787 pci_create_legacy_files(child);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 return child;
790}
791
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400792struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
793 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 struct pci_bus *child;
796
797 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700798 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800799 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800801 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return child;
804}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600805EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Rajat Jainf3dbd802014-09-02 16:26:00 -0700807static void pci_enable_crs(struct pci_dev *pdev)
808{
809 u16 root_cap = 0;
810
811 /* Enable CRS Software Visibility if supported */
812 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
813 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
814 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
815 PCI_EXP_RTCTL_CRSSVE);
816}
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818/*
819 * If it's a bridge, configure it and scan the bus behind it.
820 * For CardBus bridges, we don't scan behind as the devices will
821 * be handled by the bridge driver itself.
822 *
823 * We need to process bridges in two passes -- first we scan those
824 * already configured by the BIOS and after we are done with all of
825 * them, we proceed to assigning numbers to the remaining buses in
826 * order to avoid overlaps between old and new bus numbers.
827 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500828int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 struct pci_bus *child;
831 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100832 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600834 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100835 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Mika Westerbergd963f652016-06-02 11:17:13 +0300837 /*
838 * Make sure the bridge is powered on to be able to access config
839 * space of devices below it.
840 */
841 pm_runtime_get_sync(&dev->dev);
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600844 primary = buses & 0xFF;
845 secondary = (buses >> 8) & 0xFF;
846 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600848 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
849 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100851 if (!primary && (primary != bus->number) && secondary && subordinate) {
852 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
853 primary = bus->number;
854 }
855
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100856 /* Check if setup is sensible at all */
857 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700858 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600859 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700860 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
861 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100862 broken = 1;
863 }
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700866 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
868 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
869 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
870
Rajat Jainf3dbd802014-09-02 16:26:00 -0700871 pci_enable_crs(dev);
872
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600873 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
874 !is_cardbus && !broken) {
875 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /*
877 * Bus already configured by firmware, process it in the first
878 * pass and just note the configuration.
879 */
880 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000881 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100884 * The bus might already exist for two reasons: Either we are
885 * rescanning the bus or the bus is reachable through more than
886 * one bridge. The second case can happen with the i450NX
887 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600889 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600890 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600891 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600892 if (!child)
893 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600894 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700895 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600896 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100900 if (cmax > subordinate)
901 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
902 subordinate, cmax);
903 /* subordinate should equal child->busn_res.end */
904 if (subordinate > max)
905 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 } else {
907 /*
908 * We need to assign a number to this bus which we always
909 * do in the second pass.
910 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700911 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100912 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700913 /* Temporarily disable forwarding of the
914 configuration cycles on all bridges in
915 this bus segment to avoid possible
916 conflicts in the second pass between two
917 bridges programmed with overlapping
918 bus ranges. */
919 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
920 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000921 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 /* Clear errors */
925 pci_write_config_word(dev, PCI_STATUS, 0xffff);
926
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600927 /* Prevent assigning a bus number that already exists.
928 * This can happen when a bridge is hot-plugged, so in
929 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800930 child = pci_find_bus(pci_domain_nr(bus), max+1);
931 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100932 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800933 if (!child)
934 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600935 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800936 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100937 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 buses = (buses & 0xff000000)
939 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700940 | ((unsigned int)(child->busn_res.start) << 8)
941 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 /*
944 * yenta.c forces a secondary latency timer of 176.
945 * Copy that behaviour here.
946 */
947 if (is_cardbus) {
948 buses &= ~0xff000000;
949 buses |= CARDBUS_LATENCY_TIMER << 24;
950 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 /*
953 * We need to blast all three values with a single write.
954 */
955 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
956
957 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700958 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 max = pci_scan_child_bus(child);
960 } else {
961 /*
962 * For CardBus bridges, we leave 4 bus numbers
963 * as cards with a PCI-to-PCI bridge can be
964 * inserted later.
965 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400966 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100967 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700968 if (pci_find_bus(pci_domain_nr(bus),
969 max+i+1))
970 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100971 while (parent->parent) {
972 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700973 (parent->busn_res.end > max) &&
974 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100975 j = 1;
976 }
977 parent = parent->parent;
978 }
979 if (j) {
980 /*
981 * Often, there are two cardbus bridges
982 * -- try to leave one valid bus number
983 * for each one.
984 */
985 i /= 2;
986 break;
987 }
988 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700989 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 }
991 /*
992 * Set the subordinate bus number to its real value.
993 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700994 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
996 }
997
Gary Hadecb3576f2008-02-08 14:00:52 -0800998 sprintf(child->name,
999 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1000 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Bernhard Kaindld55bef52007-07-30 20:35:13 +02001002 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +01001003 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001004 if ((child->busn_res.end > bus->busn_res.end) ||
1005 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001006 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001007 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001008 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001009 &child->busn_res,
1010 (bus->number > child->busn_res.end &&
1011 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001012 "wholly" : "partially",
1013 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001014 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001015 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001016 }
1017 bus = bus->parent;
1018 }
1019
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001020out:
1021 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1022
Mika Westerbergd963f652016-06-02 11:17:13 +03001023 pm_runtime_put(&dev->dev);
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return max;
1026}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001027EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029/*
1030 * Read interrupt line and base address registers.
1031 * The architecture-dependent code can tweak these, of course.
1032 */
1033static void pci_read_irq(struct pci_dev *dev)
1034{
1035 unsigned char irq;
1036
1037 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001038 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 if (irq)
1040 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1041 dev->irq = irq;
1042}
1043
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001044void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001045{
1046 int pos;
1047 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001048 int type;
1049 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001050
1051 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1052 if (!pos)
1053 return;
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001054
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001055 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001056 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001057 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001058 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1059 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001060
1061 /*
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001062 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1063 * of a Link. No PCIe component has two Links. Two Links are
1064 * connected by a Switch that has a Port on each Link and internal
1065 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001066 */
1067 type = pci_pcie_type(pdev);
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001068 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1069 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001070 pdev->has_secondary_link = 1;
1071 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1072 type == PCI_EXP_TYPE_DOWNSTREAM) {
1073 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001074
1075 /*
1076 * Usually there's an upstream device (Root Port or Switch
1077 * Downstream Port), but we can't assume one exists.
1078 */
1079 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001080 pdev->has_secondary_link = 1;
1081 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001082}
1083
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001084void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001085{
Eric W. Biederman28760482009-09-09 14:09:24 -07001086 u32 reg32;
1087
Jiang Liu59875ae2012-07-24 17:20:06 +08001088 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001089 if (reg32 & PCI_EXP_SLTCAP_HPC)
1090 pdev->is_hotplug_bridge = 1;
1091}
1092
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001093/**
Alex Williamson78916b02014-05-05 14:20:51 -06001094 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1095 * @dev: PCI device
1096 *
1097 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1098 * when forwarding a type1 configuration request the bridge must check that
1099 * the extended register address field is zero. The bridge is not permitted
1100 * to forward the transactions and must handle it as an Unsupported Request.
1101 * Some bridges do not follow this rule and simply drop the extended register
1102 * bits, resulting in the standard config space being aliased, every 256
1103 * bytes across the entire configuration space. Test for this condition by
1104 * comparing the first dword of each potential alias to the vendor/device ID.
1105 * Known offenders:
1106 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1107 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1108 */
1109static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1110{
1111#ifdef CONFIG_PCI_QUIRKS
1112 int pos;
1113 u32 header, tmp;
1114
1115 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1116
1117 for (pos = PCI_CFG_SPACE_SIZE;
1118 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1119 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1120 || header != tmp)
1121 return false;
1122 }
1123
1124 return true;
1125#else
1126 return false;
1127#endif
1128}
1129
1130/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001131 * pci_cfg_space_size - get the configuration space size of the PCI device.
1132 * @dev: PCI device
1133 *
1134 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1135 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1136 * access it. Maybe we don't have a way to generate extended config space
1137 * accesses, or the device is behind a reverse Express bridge. So we try
1138 * reading the dword at 0x100 which must either be 0 or a valid extended
1139 * capability header.
1140 */
1141static int pci_cfg_space_size_ext(struct pci_dev *dev)
1142{
1143 u32 status;
1144 int pos = PCI_CFG_SPACE_SIZE;
1145
1146 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001147 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001148 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001149 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001150
1151 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001152}
1153
1154int pci_cfg_space_size(struct pci_dev *dev)
1155{
1156 int pos;
1157 u32 status;
1158 u16 class;
1159
1160 class = dev->class >> 8;
1161 if (class == PCI_CLASS_BRIDGE_HOST)
1162 return pci_cfg_space_size_ext(dev);
1163
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001164 if (pci_is_pcie(dev))
1165 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001166
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001167 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1168 if (!pos)
1169 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001170
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001171 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1172 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1173 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001174
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001175 return PCI_CFG_SPACE_SIZE;
1176}
1177
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001178#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001179
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001180static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001181{
1182 /*
1183 * Disable the MSI hardware to avoid screaming interrupts
1184 * during boot. This is the power on reset default so
1185 * usually this should be a noop.
1186 */
1187 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1188 if (dev->msi_cap)
1189 pci_msi_set_enable(dev, 0);
1190
1191 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1192 if (dev->msix_cap)
1193 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1194}
1195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196/**
1197 * pci_setup_device - fill in class and map information of a device
1198 * @dev: the device structure to fill
1199 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001200 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1202 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001203 * Returns 0 on success and negative if unknown type of device (not normal,
1204 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001206int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207{
1208 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001209 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001210 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001211 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001212 struct pci_bus_region region;
1213 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001214
1215 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1216 return -EIO;
1217
1218 dev->sysdata = dev->bus->sysdata;
1219 dev->dev.parent = dev->bus->bridge;
1220 dev->dev.bus = &pci_bus_type;
1221 dev->hdr_type = hdr_type & 0x7f;
1222 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001223 dev->error_state = pci_channel_io_normal;
1224 set_pcie_port_type(dev);
1225
Yijing Wang017ffe62015-07-17 17:16:32 +08001226 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001227 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1228 set this higher, assuming the system even supports it. */
1229 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001231 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1232 dev->bus->number, PCI_SLOT(dev->devfn),
1233 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001236 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001237 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001239 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1240 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Yu Zhao853346e2009-03-21 22:05:11 +08001242 /* need to have dev->class ready */
1243 dev->cfg_size = pci_cfg_space_size(dev);
1244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001246 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
1248 /* Early fixups, before probing the BARs */
1249 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001250 /* device class may be changed after fixup */
1251 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001253 if (dev->non_compliant_bars) {
1254 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1255 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1256 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1257 cmd &= ~PCI_COMMAND_IO;
1258 cmd &= ~PCI_COMMAND_MEMORY;
1259 pci_write_config_word(dev, PCI_COMMAND, cmd);
1260 }
1261 }
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 switch (dev->hdr_type) { /* header type */
1264 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1265 if (class == PCI_CLASS_BRIDGE_PCI)
1266 goto bad;
1267 pci_read_irq(dev);
1268 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1269 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1270 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001271
1272 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001273 * Do the ugly legacy mode stuff here rather than broken chip
1274 * quirk code. Legacy mode ATA controllers have fixed
1275 * addresses. These are not always echoed in BAR0-3, and
1276 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001277 */
1278 if (class == PCI_CLASS_STORAGE_IDE) {
1279 u8 progif;
1280 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1281 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001282 region.start = 0x1F0;
1283 region.end = 0x1F7;
1284 res = &dev->resource[0];
1285 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001286 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001287 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1288 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001289 region.start = 0x3F6;
1290 region.end = 0x3F6;
1291 res = &dev->resource[1];
1292 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001293 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001294 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1295 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001296 }
1297 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001298 region.start = 0x170;
1299 region.end = 0x177;
1300 res = &dev->resource[2];
1301 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001302 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001303 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1304 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001305 region.start = 0x376;
1306 region.end = 0x376;
1307 res = &dev->resource[3];
1308 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001309 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001310 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1311 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001312 }
1313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 break;
1315
1316 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1317 if (class != PCI_CLASS_BRIDGE_PCI)
1318 goto bad;
1319 /* The PCI-to-PCI bridge spec requires that subtractive
1320 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001321 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001322 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 dev->transparent = ((dev->class & 0xff) == 1);
1324 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001325 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001326 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1327 if (pos) {
1328 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1329 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 break;
1332
1333 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1334 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1335 goto bad;
1336 pci_read_irq(dev);
1337 pci_read_bases(dev, 1, 0);
1338 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1339 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1340 break;
1341
1342 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001343 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1344 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001345 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001348 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1349 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001350 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 }
1352
1353 /* We found a fine healthy device, go go go... */
1354 return 0;
1355}
1356
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001357static void pci_configure_mps(struct pci_dev *dev)
1358{
1359 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001360 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001361
1362 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1363 return;
1364
1365 mps = pcie_get_mps(dev);
1366 p_mps = pcie_get_mps(bridge);
1367
1368 if (mps == p_mps)
1369 return;
1370
1371 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1372 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1373 mps, pci_name(bridge), p_mps);
1374 return;
1375 }
Keith Busch27d868b2015-08-24 08:48:16 -05001376
1377 /*
1378 * Fancier MPS configuration is done later by
1379 * pcie_bus_configure_settings()
1380 */
1381 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1382 return;
1383
1384 rc = pcie_set_mps(dev, p_mps);
1385 if (rc) {
1386 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1387 p_mps);
1388 return;
1389 }
1390
1391 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1392 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001393}
1394
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001395static struct hpp_type0 pci_default_type0 = {
1396 .revision = 1,
1397 .cache_line_size = 8,
1398 .latency_timer = 0x40,
1399 .enable_serr = 0,
1400 .enable_perr = 0,
1401};
1402
1403static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1404{
1405 u16 pci_cmd, pci_bctl;
1406
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001407 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001408 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001409
1410 if (hpp->revision > 1) {
1411 dev_warn(&dev->dev,
1412 "PCI settings rev %d not supported; using defaults\n",
1413 hpp->revision);
1414 hpp = &pci_default_type0;
1415 }
1416
1417 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1418 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1419 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1420 if (hpp->enable_serr)
1421 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001422 if (hpp->enable_perr)
1423 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001424 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1425
1426 /* Program bridge control value */
1427 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1428 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1429 hpp->latency_timer);
1430 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1431 if (hpp->enable_serr)
1432 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001433 if (hpp->enable_perr)
1434 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001435 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1436 }
1437}
1438
1439static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1440{
1441 if (hpp)
1442 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1443}
1444
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001445static bool pcie_root_rcb_set(struct pci_dev *dev)
1446{
1447 struct pci_dev *rp = pcie_find_root_port(dev);
1448 u16 lnkctl;
1449
1450 if (!rp)
1451 return false;
1452
1453 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1454 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1455 return true;
1456
1457 return false;
1458}
1459
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001460static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1461{
1462 int pos;
1463 u32 reg32;
1464
1465 if (!hpp)
1466 return;
1467
1468 if (hpp->revision > 1) {
1469 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1470 hpp->revision);
1471 return;
1472 }
1473
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001474 /*
1475 * Don't allow _HPX to change MPS or MRRS settings. We manage
1476 * those to make sure they're consistent with the rest of the
1477 * platform.
1478 */
1479 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1480 PCI_EXP_DEVCTL_READRQ;
1481 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1482 PCI_EXP_DEVCTL_READRQ);
1483
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001484 /* Initialize Device Control Register */
1485 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1486 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1487
1488 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001489 if (pcie_cap_has_lnkctl(dev)) {
1490
1491 /*
1492 * If the Root Port supports Read Completion Boundary of
1493 * 128, set RCB to 128. Otherwise, clear it.
1494 */
1495 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1496 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1497 if (pcie_root_rcb_set(dev))
1498 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1499
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001500 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1501 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001502 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001503
1504 /* Find Advanced Error Reporting Enhanced Capability */
1505 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1506 if (!pos)
1507 return;
1508
1509 /* Initialize Uncorrectable Error Mask Register */
1510 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1511 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1512 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1513
1514 /* Initialize Uncorrectable Error Severity Register */
1515 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1516 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1517 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1518
1519 /* Initialize Correctable Error Mask Register */
1520 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1521 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1522 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1523
1524 /* Initialize Advanced Error Capabilities and Control Register */
1525 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1526 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1527 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1528
1529 /*
1530 * FIXME: The following two registers are not supported yet.
1531 *
1532 * o Secondary Uncorrectable Error Severity Register
1533 * o Secondary Uncorrectable Error Mask Register
1534 */
1535}
1536
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001537static void pci_configure_device(struct pci_dev *dev)
1538{
1539 struct hotplug_params hpp;
1540 int ret;
1541
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001542 pci_configure_mps(dev);
1543
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001544 memset(&hpp, 0, sizeof(hpp));
1545 ret = pci_get_hp_params(dev, &hpp);
1546 if (ret)
1547 return;
1548
1549 program_hpp_type2(dev, hpp.t2);
1550 program_hpp_type1(dev, hpp.t1);
1551 program_hpp_type0(dev, hpp.t0);
1552}
1553
Zhao, Yu201de562008-10-13 19:49:55 +08001554static void pci_release_capabilities(struct pci_dev *dev)
1555{
1556 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001557 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001558 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001559}
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561/**
1562 * pci_release_dev - free a pci device structure when all users of it are finished.
1563 * @dev: device that's been disconnected
1564 *
1565 * Will be called only by the device core when all users of this pci device are
1566 * done.
1567 */
1568static void pci_release_dev(struct device *dev)
1569{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001570 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001572 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001573 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001574 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001575 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001576 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001577 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01001578 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 kfree(pci_dev);
1580}
1581
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001582struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001583{
1584 struct pci_dev *dev;
1585
1586 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1587 if (!dev)
1588 return NULL;
1589
Michael Ellerman65891212007-04-05 17:19:08 +10001590 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001591 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001592 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001593
1594 return dev;
1595}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001596EXPORT_SYMBOL(pci_alloc_dev);
1597
Yinghai Luefdc87d2012-01-27 10:55:10 -08001598bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001599 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001600{
1601 int delay = 1;
1602
1603 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1604 return false;
1605
1606 /* some broken boards return 0 or ~0 if a slot is empty: */
1607 if (*l == 0xffffffff || *l == 0x00000000 ||
1608 *l == 0x0000ffff || *l == 0xffff0000)
1609 return false;
1610
Rajat Jain89665a62014-09-08 14:19:49 -07001611 /*
1612 * Configuration Request Retry Status. Some root ports return the
1613 * actual device ID instead of the synthetic ID (0xFFFF) required
1614 * by the PCIe spec. Ignore the device ID and only check for
1615 * (vendor id == 1).
1616 */
1617 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001618 if (!crs_timeout)
1619 return false;
1620
1621 msleep(delay);
1622 delay *= 2;
1623 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1624 return false;
1625 /* Card hasn't responded in 60 seconds? Must be stuck. */
1626 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001627 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1628 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1629 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001630 return false;
1631 }
1632 }
1633
1634 return true;
1635}
1636EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1637
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638/*
1639 * Read the config data for a PCI device, sanity-check it
1640 * and fill in the dev structure...
1641 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001642static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
1644 struct pci_dev *dev;
1645 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Yinghai Luefdc87d2012-01-27 10:55:10 -08001647 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 return NULL;
1649
Gu Zheng8b1fce02013-05-25 21:48:31 +08001650 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 if (!dev)
1652 return NULL;
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 dev->vendor = l & 0xffff;
1656 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001658 pci_set_of_node(dev);
1659
Yu Zhao480b93b2009-03-20 11:25:14 +08001660 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001661 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 kfree(dev);
1663 return NULL;
1664 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001665
1666 return dev;
1667}
1668
Zhao, Yu201de562008-10-13 19:49:55 +08001669static void pci_init_capabilities(struct pci_dev *dev)
1670{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001671 /* Enhanced Allocation */
1672 pci_ea_init(dev);
1673
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001674 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1675 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001676
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001677 /* Buffers for saving PCIe and PCI-X capabilities */
1678 pci_allocate_cap_save_buffers(dev);
1679
Zhao, Yu201de562008-10-13 19:49:55 +08001680 /* Power Management */
1681 pci_pm_init(dev);
1682
1683 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06001684 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001685
1686 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001687 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001688
1689 /* Single Root I/O Virtualization */
1690 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001691
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001692 /* Address Translation Services */
1693 pci_ats_init(dev);
1694
Allen Kayae21ee62009-10-07 10:27:17 -07001695 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001696 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001697
Jonathan Yong9bb04a02016-06-11 14:13:38 -05001698 /* Precision Time Measurement */
1699 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05001700
Keith Busch66b80802016-09-27 16:23:34 -04001701 /* Advanced Error Reporting */
1702 pci_aer_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001703}
1704
Marc Zyngier098259e2015-10-02 10:19:32 +01001705/*
1706 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1707 * devices. Firmware interfaces that can select the MSI domain on a
1708 * per-device basis should be called from here.
1709 */
1710static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1711{
1712 struct irq_domain *d;
1713
1714 /*
1715 * If a domain has been set through the pcibios_add_device
1716 * callback, then this is the one (platform code knows best).
1717 */
1718 d = dev_get_msi_domain(&dev->dev);
1719 if (d)
1720 return d;
1721
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001722 /*
1723 * Let's see if we have a firmware interface able to provide
1724 * the domain.
1725 */
1726 d = pci_msi_get_device_domain(dev);
1727 if (d)
1728 return d;
1729
Marc Zyngier098259e2015-10-02 10:19:32 +01001730 return NULL;
1731}
1732
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001733static void pci_set_msi_domain(struct pci_dev *dev)
1734{
Marc Zyngier098259e2015-10-02 10:19:32 +01001735 struct irq_domain *d;
1736
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001737 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001738 * If the platform or firmware interfaces cannot supply a
1739 * device-specific MSI domain, then inherit the default domain
1740 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001741 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001742 d = pci_dev_msi_domain(dev);
1743 if (!d)
1744 d = dev_get_msi_domain(&dev->bus->dev);
1745
1746 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001747}
1748
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001749/**
1750 * pci_dma_configure - Setup DMA configuration
1751 * @dev: ptr to pci_dev struct of the PCI device
1752 *
1753 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001754 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001755 */
1756static void pci_dma_configure(struct pci_dev *dev)
1757{
1758 struct device *bridge = pci_get_host_bridge_device(dev);
1759
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001760 if (IS_ENABLED(CONFIG_OF) &&
1761 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001762 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001763 } else if (has_acpi_companion(bridge)) {
1764 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1765 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1766
1767 if (attr == DEV_DMA_NOT_SUPPORTED)
1768 dev_warn(&dev->dev, "DMA not supported.\n");
1769 else
1770 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1771 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001772 }
1773
1774 pci_put_host_bridge_device(bridge);
1775}
1776
Sam Ravnborg96bde062007-03-26 21:53:30 -08001777void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001778{
Yinghai Lu4f535092013-01-21 13:20:52 -08001779 int ret;
1780
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001781 pci_configure_device(dev);
1782
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 device_initialize(&dev->dev);
1784 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
Yinghai Lu7629d192013-01-21 13:20:44 -08001786 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001788 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001790 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001792 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001793 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001794
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 /* Fix up broken headers */
1796 pci_fixup_device(pci_fixup_header, dev);
1797
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001798 /* moved out from quirk header fixup code */
1799 pci_reassigndev_resource_alignment(dev);
1800
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001801 /* Clear the state_saved flag. */
1802 dev->state_saved = false;
1803
Zhao, Yu201de562008-10-13 19:49:55 +08001804 /* Initialize various capabilities */
1805 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 /*
1808 * Add the device to our list of discovered devices
1809 * and the bus list for fixup functions, etc.
1810 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001811 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001813 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001814
Yinghai Lu4f535092013-01-21 13:20:52 -08001815 ret = pcibios_add_device(dev);
1816 WARN_ON(ret < 0);
1817
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001818 /* Setup MSI irq domain */
1819 pci_set_msi_domain(dev);
1820
Yinghai Lu4f535092013-01-21 13:20:52 -08001821 /* Notifier could use PCI capabilities */
1822 dev->match_driver = false;
1823 ret = device_add(&dev->dev);
1824 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001825}
1826
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001827struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001828{
1829 struct pci_dev *dev;
1830
Trent Piepho90bdb312009-03-20 14:56:00 -06001831 dev = pci_get_slot(bus, devfn);
1832 if (dev) {
1833 pci_dev_put(dev);
1834 return dev;
1835 }
1836
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001837 dev = pci_scan_device(bus, devfn);
1838 if (!dev)
1839 return NULL;
1840
1841 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
1843 return dev;
1844}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001845EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001847static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001848{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001849 int pos;
1850 u16 cap = 0;
1851 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001852
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001853 if (pci_ari_enabled(bus)) {
1854 if (!dev)
1855 return 0;
1856 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1857 if (!pos)
1858 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001859
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001860 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1861 next_fn = PCI_ARI_CAP_NFN(cap);
1862 if (next_fn <= fn)
1863 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001864
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001865 return next_fn;
1866 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001867
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001868 /* dev may be NULL for non-contiguous multifunction devices */
1869 if (!dev || dev->multifunction)
1870 return (fn + 1) % 8;
1871
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001872 return 0;
1873}
1874
1875static int only_one_child(struct pci_bus *bus)
1876{
1877 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001878
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001879 if (!parent || !pci_is_pcie(parent))
1880 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001881 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001882 return 1;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06001883
1884 /*
1885 * PCIe downstream ports are bridges that normally lead to only a
1886 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
1887 * possible devices, not just device 0. See PCIe spec r3.0,
1888 * sec 7.3.1.
1889 */
Yijing Wang777e61e2015-05-21 15:05:04 +08001890 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001891 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001892 return 1;
1893 return 0;
1894}
1895
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896/**
1897 * pci_scan_slot - scan a PCI slot on a bus for devices.
1898 * @bus: PCI bus to scan
1899 * @devfn: slot number to scan (must have zero function.)
1900 *
1901 * Scan a PCI slot on the specified PCI bus for devices, adding
1902 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001903 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001904 *
1905 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001907int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001909 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001910 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001911
1912 if (only_one_child(bus) && (devfn > 0))
1913 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001915 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001916 if (!dev)
1917 return 0;
1918 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001919 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001921 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001922 dev = pci_scan_single_device(bus, devfn + fn);
1923 if (dev) {
1924 if (!dev->is_added)
1925 nr++;
1926 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 }
1928 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001929
Shaohua Li149e1632008-07-23 10:32:31 +08001930 /* only one slot has pcie device */
1931 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001932 pcie_aspm_init_link_state(bus->self);
1933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 return nr;
1935}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001936EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Jon Masonb03e7492011-07-20 15:20:54 -05001938static int pcie_find_smpss(struct pci_dev *dev, void *data)
1939{
1940 u8 *smpss = data;
1941
1942 if (!pci_is_pcie(dev))
1943 return 0;
1944
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001945 /*
1946 * We don't have a way to change MPS settings on devices that have
1947 * drivers attached. A hot-added device might support only the minimum
1948 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1949 * where devices may be hot-added, we limit the fabric MPS to 128 so
1950 * hot-added devices will work correctly.
1951 *
1952 * However, if we hot-add a device to a slot directly below a Root
1953 * Port, it's impossible for there to be other existing devices below
1954 * the port. We don't limit the MPS in this case because we can
1955 * reconfigure MPS on both the Root Port and the hot-added device,
1956 * and there are no other devices involved.
1957 *
1958 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001959 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001960 if (dev->is_hotplug_bridge &&
1961 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001962 *smpss = 0;
1963
1964 if (*smpss > dev->pcie_mpss)
1965 *smpss = dev->pcie_mpss;
1966
1967 return 0;
1968}
1969
1970static void pcie_write_mps(struct pci_dev *dev, int mps)
1971{
Jon Mason62f392e2011-10-14 14:56:14 -05001972 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001973
1974 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001975 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001976
Yijing Wang62f87c02012-07-24 17:20:03 +08001977 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1978 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001979 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001980 * downstream communication will never be larger than
1981 * the MRRS. So, the MPS only needs to be configured
1982 * for the upstream communication. This being the case,
1983 * walk from the top down and set the MPS of the child
1984 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001985 *
1986 * Configure the device MPS with the smaller of the
1987 * device MPSS or the bridge MPS (which is assumed to be
1988 * properly configured at this point to the largest
1989 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001990 */
Jon Mason62f392e2011-10-14 14:56:14 -05001991 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001992 }
1993
1994 rc = pcie_set_mps(dev, mps);
1995 if (rc)
1996 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1997}
1998
Jon Mason62f392e2011-10-14 14:56:14 -05001999static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002000{
Jon Mason62f392e2011-10-14 14:56:14 -05002001 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002002
Jon Masoned2888e2011-09-08 16:41:18 -05002003 /* In the "safe" case, do not configure the MRRS. There appear to be
2004 * issues with setting MRRS to 0 on a number of devices.
2005 */
Jon Masoned2888e2011-09-08 16:41:18 -05002006 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2007 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002008
Jon Masoned2888e2011-09-08 16:41:18 -05002009 /* For Max performance, the MRRS must be set to the largest supported
2010 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002011 * device or the bus can support. This should already be properly
2012 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05002013 */
Jon Mason62f392e2011-10-14 14:56:14 -05002014 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002015
2016 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002017 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002018 * If the MRRS value provided is not acceptable (e.g., too large),
2019 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002020 */
Jon Masonb03e7492011-07-20 15:20:54 -05002021 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2022 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002023 if (!rc)
2024 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002025
Jon Mason62f392e2011-10-14 14:56:14 -05002026 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002027 mrrs /= 2;
2028 }
Jon Mason62f392e2011-10-14 14:56:14 -05002029
2030 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04002031 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002032}
2033
2034static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2035{
Jon Masona513a992011-10-14 14:56:16 -05002036 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002037
2038 if (!pci_is_pcie(dev))
2039 return 0;
2040
Keith Busch27d868b2015-08-24 08:48:16 -05002041 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2042 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002043 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002044
Jon Masona513a992011-10-14 14:56:16 -05002045 mps = 128 << *(u8 *)data;
2046 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002047
2048 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002049 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002050
Ryan Desfosses227f0642014-04-18 20:13:50 -04002051 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2052 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05002053 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002054
2055 return 0;
2056}
2057
Jon Masona513a992011-10-14 14:56:16 -05002058/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002059 * parents then children fashion. If this changes, then this code will not
2060 * work as designed.
2061 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002062void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002063{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002064 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002065
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002066 if (!bus->self)
2067 return;
2068
Jon Masonb03e7492011-07-20 15:20:54 -05002069 if (!pci_is_pcie(bus->self))
2070 return;
2071
Jon Mason5f39e672011-10-03 09:50:20 -05002072 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002073 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002074 * simply force the MPS of the entire system to the smallest possible.
2075 */
2076 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2077 smpss = 0;
2078
Jon Masonb03e7492011-07-20 15:20:54 -05002079 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002080 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002081
Jon Masonb03e7492011-07-20 15:20:54 -05002082 pcie_find_smpss(bus->self, &smpss);
2083 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2084 }
2085
2086 pcie_bus_configure_set(bus->self, &smpss);
2087 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2088}
Jon Masondebc3b72011-08-02 00:01:18 -05002089EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002090
Bill Pemberton15856ad2012-11-21 15:35:00 -05002091unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092{
Yinghai Lub918c622012-05-17 18:51:11 -07002093 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 struct pci_dev *dev;
2095
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002096 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
2098 /* Go find them, Rover! */
2099 for (devfn = 0; devfn < 0x100; devfn += 8)
2100 pci_scan_slot(bus, devfn);
2101
Yu Zhaoa28724b2009-03-20 11:25:13 +08002102 /* Reserve buses for SR-IOV capability. */
2103 max += pci_iov_bus_range(bus);
2104
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 /*
2106 * After performing arch-dependent fixup of the bus, look behind
2107 * all PCI-to-PCI bridges on this bus.
2108 */
Alex Chiang74710de2009-03-20 14:56:10 -06002109 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002110 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002111 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002112 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002113 }
2114
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002115 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002117 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 max = pci_scan_bridge(bus, dev, max, pass);
2119 }
2120
2121 /*
Keith Busche16b4662016-07-21 21:40:28 -06002122 * Make sure a hotplug bridge has at least the minimum requested
2123 * number of buses.
2124 */
2125 if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus_size) {
2126 if (max - bus->busn_res.start < pci_hotplug_bus_size - 1)
2127 max = bus->busn_res.start + pci_hotplug_bus_size - 1;
2128 }
2129
2130 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 * We've scanned the bus and so we know all about what's on
2132 * the other side of any bridges that may be on this bus plus
2133 * any devices.
2134 *
2135 * Return how far we've got finding sub-buses.
2136 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002137 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 return max;
2139}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002140EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002142/**
2143 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2144 * @bridge: Host bridge to set up.
2145 *
2146 * Default empty implementation. Replace with an architecture-specific setup
2147 * routine, if necessary.
2148 */
2149int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2150{
2151 return 0;
2152}
2153
Jiang Liu10a95742013-04-12 05:44:20 +00002154void __weak pcibios_add_bus(struct pci_bus *bus)
2155{
2156}
2157
2158void __weak pcibios_remove_bus(struct pci_bus *bus)
2159{
2160}
2161
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002162struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2163 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002165 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002166 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002167 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002168 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002169 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002170 resource_size_t offset;
2171 char bus_addr[64];
2172 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002174 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002175 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002176 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
2178 b->sysdata = sysdata;
2179 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002180 b->number = b->busn_res.start = bus;
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02002181#ifdef CONFIG_PCI_DOMAINS_GENERIC
2182 b->domain_nr = pci_bus_find_domain_nr(b, parent);
2183#endif
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002184 b2 = pci_find_bus(pci_domain_nr(b), bus);
2185 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002187 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 goto err_out;
2189 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002190
Yinghai Lu7b543662012-04-02 18:31:53 -07002191 bridge = pci_alloc_host_bridge(b);
2192 if (!bridge)
2193 goto err_out;
2194
2195 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002196 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002197 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002198 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002199 if (error) {
2200 kfree(bridge);
2201 goto err_out;
2202 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002203
Yinghai Lu7b543662012-04-02 18:31:53 -07002204 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002205 if (error) {
2206 put_device(&bridge->dev);
2207 goto err_out;
2208 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002209 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002210 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002211 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002212 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Yinghai Lu0d358f22008-02-19 03:20:41 -08002214 if (!parent)
2215 set_dev_node(b->bridge, pcibus_to_node(b));
2216
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002217 b->dev.class = &pcibus_class;
2218 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002219 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002220 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 if (error)
2222 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
Jiang Liu10a95742013-04-12 05:44:20 +00002224 pcibios_add_bus(b);
2225
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 /* Create legacy_io and legacy_mem files for this bus */
2227 pci_create_legacy_files(b);
2228
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002229 if (parent)
2230 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2231 else
2232 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2233
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002234 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002235 resource_list_for_each_entry_safe(window, n, resources) {
2236 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002237 res = window->res;
2238 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002239 if (res->flags & IORESOURCE_BUS)
2240 pci_bus_insert_busn_res(b, bus, res->end);
2241 else
2242 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002243 if (offset) {
2244 if (resource_type(res) == IORESOURCE_IO)
2245 fmt = " (bus address [%#06llx-%#06llx])";
2246 else
2247 fmt = " (bus address [%#010llx-%#010llx])";
2248 snprintf(bus_addr, sizeof(bus_addr), fmt,
2249 (unsigned long long) (res->start - offset),
2250 (unsigned long long) (res->end - offset));
2251 } else
2252 bus_addr[0] = '\0';
2253 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002254 }
2255
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002256 down_write(&pci_bus_sem);
2257 list_add_tail(&b->node, &pci_root_buses);
2258 up_write(&pci_bus_sem);
2259
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 return b;
2261
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002263 put_device(&bridge->dev);
2264 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002265err_out:
2266 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 return NULL;
2268}
Ray Juie6b29de2015-04-08 11:21:33 -07002269EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002270
Yinghai Lu98a35832012-05-18 11:35:50 -06002271int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2272{
2273 struct resource *res = &b->busn_res;
2274 struct resource *parent_res, *conflict;
2275
2276 res->start = bus;
2277 res->end = bus_max;
2278 res->flags = IORESOURCE_BUS;
2279
2280 if (!pci_is_root_bus(b))
2281 parent_res = &b->parent->busn_res;
2282 else {
2283 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2284 res->flags |= IORESOURCE_PCI_FIXED;
2285 }
2286
Andreas Noeverced04d12014-01-23 21:59:24 +01002287 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002288
2289 if (conflict)
2290 dev_printk(KERN_DEBUG, &b->dev,
2291 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2292 res, pci_is_root_bus(b) ? "domain " : "",
2293 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002294
2295 return conflict == NULL;
2296}
2297
2298int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2299{
2300 struct resource *res = &b->busn_res;
2301 struct resource old_res = *res;
2302 resource_size_t size;
2303 int ret;
2304
2305 if (res->start > bus_max)
2306 return -EINVAL;
2307
2308 size = bus_max - res->start + 1;
2309 ret = adjust_resource(res, res->start, size);
2310 dev_printk(KERN_DEBUG, &b->dev,
2311 "busn_res: %pR end %s updated to %02x\n",
2312 &old_res, ret ? "can not be" : "is", bus_max);
2313
2314 if (!ret && !res->parent)
2315 pci_bus_insert_busn_res(b, res->start, res->end);
2316
2317 return ret;
2318}
2319
2320void pci_bus_release_busn_res(struct pci_bus *b)
2321{
2322 struct resource *res = &b->busn_res;
2323 int ret;
2324
2325 if (!res->flags || !res->parent)
2326 return;
2327
2328 ret = release_resource(res);
2329 dev_printk(KERN_DEBUG, &b->dev,
2330 "busn_res: %pR %s released\n",
2331 res, ret ? "can not be" : "is");
2332}
2333
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002334struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2335 struct pci_ops *ops, void *sysdata,
2336 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002337{
Jiang Liu14d76b62015-02-05 13:44:44 +08002338 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002339 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002340 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002341 int max;
2342
Jiang Liu14d76b62015-02-05 13:44:44 +08002343 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002344 if (window->res->flags & IORESOURCE_BUS) {
2345 found = true;
2346 break;
2347 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002348
2349 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2350 if (!b)
2351 return NULL;
2352
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002353 b->msi = msi;
2354
Yinghai Lu4d99f522012-05-17 18:51:12 -07002355 if (!found) {
2356 dev_info(&b->dev,
2357 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2358 bus);
2359 pci_bus_insert_busn_res(b, bus, 255);
2360 }
2361
2362 max = pci_scan_child_bus(b);
2363
2364 if (!found)
2365 pci_bus_update_busn_res_end(b, max);
2366
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002367 return b;
2368}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002369
2370struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2371 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2372{
2373 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2374 NULL);
2375}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002376EXPORT_SYMBOL(pci_scan_root_bus);
2377
Bill Pemberton15856ad2012-11-21 15:35:00 -05002378struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002379 void *sysdata)
2380{
2381 LIST_HEAD(resources);
2382 struct pci_bus *b;
2383
2384 pci_add_resource(&resources, &ioport_resource);
2385 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002386 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002387 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2388 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002389 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002390 } else {
2391 pci_free_resource_list(&resources);
2392 }
2393 return b;
2394}
2395EXPORT_SYMBOL(pci_scan_bus);
2396
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002397/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002398 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2399 * @bridge: PCI bridge for the bus to scan
2400 *
2401 * Scan a PCI bus and child buses for new devices, add them,
2402 * and enable them, resizing bridge mmio/io resource if necessary
2403 * and possible. The caller must ensure the child devices are already
2404 * removed for resizing to occur.
2405 *
2406 * Returns the max number of subordinate bus discovered.
2407 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002408unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002409{
2410 unsigned int max;
2411 struct pci_bus *bus = bridge->subordinate;
2412
2413 max = pci_scan_child_bus(bus);
2414
2415 pci_assign_unassigned_bridge_resources(bridge);
2416
2417 pci_bus_add_devices(bus);
2418
2419 return max;
2420}
2421
Yinghai Lua5213a32012-10-30 14:31:21 -06002422/**
2423 * pci_rescan_bus - scan a PCI bus for devices.
2424 * @bus: PCI bus to scan
2425 *
2426 * Scan a PCI bus and child buses for new devices, adds them,
2427 * and enables them.
2428 *
2429 * Returns the max number of subordinate bus discovered.
2430 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002431unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002432{
2433 unsigned int max;
2434
2435 max = pci_scan_child_bus(bus);
2436 pci_assign_unassigned_bus_resources(bus);
2437 pci_bus_add_devices(bus);
2438
2439 return max;
2440}
2441EXPORT_SYMBOL_GPL(pci_rescan_bus);
2442
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002443/*
2444 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2445 * routines should always be executed under this mutex.
2446 */
2447static DEFINE_MUTEX(pci_rescan_remove_lock);
2448
2449void pci_lock_rescan_remove(void)
2450{
2451 mutex_lock(&pci_rescan_remove_lock);
2452}
2453EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2454
2455void pci_unlock_rescan_remove(void)
2456{
2457 mutex_unlock(&pci_rescan_remove_lock);
2458}
2459EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2460
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002461static int __init pci_sort_bf_cmp(const struct device *d_a,
2462 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002463{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002464 const struct pci_dev *a = to_pci_dev(d_a);
2465 const struct pci_dev *b = to_pci_dev(d_b);
2466
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002467 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2468 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2469
2470 if (a->bus->number < b->bus->number) return -1;
2471 else if (a->bus->number > b->bus->number) return 1;
2472
2473 if (a->devfn < b->devfn) return -1;
2474 else if (a->devfn > b->devfn) return 1;
2475
2476 return 0;
2477}
2478
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002479void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002480{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002481 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002482}