blob: ead1ac1dc1e37f7716a641a743a14b467e7dd41e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060018#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090019#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
22#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Stephen Hemminger0b950f02014-01-10 17:14:48 -070024static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070025 .name = "PCI busn",
26 .start = 0,
27 .end = 255,
28 .flags = IORESOURCE_BUS,
29};
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Ugh. Need to stop exporting this to modules. */
32LIST_HEAD(pci_root_buses);
33EXPORT_SYMBOL(pci_root_buses);
34
Yinghai Lu5cc62c22012-05-17 18:51:11 -070035static LIST_HEAD(pci_domain_busn_res_list);
36
37struct pci_domain_busn_res {
38 struct list_head list;
39 struct resource res;
40 int domain_nr;
41};
42
43static struct resource *get_pci_domain_busn_res(int domain_nr)
44{
45 struct pci_domain_busn_res *r;
46
47 list_for_each_entry(r, &pci_domain_busn_res_list, list)
48 if (r->domain_nr == domain_nr)
49 return &r->res;
50
51 r = kzalloc(sizeof(*r), GFP_KERNEL);
52 if (!r)
53 return NULL;
54
55 r->domain_nr = domain_nr;
56 r->res.start = 0;
57 r->res.end = 0xff;
58 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
59
60 list_add_tail(&r->list, &pci_domain_busn_res_list);
61
62 return &r->res;
63}
64
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080065static int find_anything(struct device *dev, void *data)
66{
67 return 1;
68}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070/*
71 * Some device drivers need know if pci is initiated.
72 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074 */
75int no_pci_devices(void)
76{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 struct device *dev;
78 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070079
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
81 no_devices = (dev == NULL);
82 put_device(dev);
83 return no_devices;
84}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070085EXPORT_SYMBOL(no_pci_devices);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 * PCI Bus Class
89 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070091{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Markus Elfringff0387c2014-11-10 21:02:17 -070094 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070095 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100096 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 kfree(pci_bus);
98}
99
100static struct class pcibus_class = {
101 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700103 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
106static int __init pcibus_class_init(void)
107{
108 return class_register(&pcibus_class);
109}
110postcore_initcall(pcibus_class_init);
111
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400112static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800113{
114 u64 size = mask & maxbase; /* Find the significant bits */
115 if (!size)
116 return 0;
117
118 /* Get the lowest of them to find the decode size, and
119 from that the extent. */
120 size = (size & ~(size-1)) - 1;
121
122 /* base == maxbase can be valid only if the BAR has
123 already been programmed with all 1s. */
124 if (base == maxbase && ((base | size) & mask) != mask)
125 return 0;
126
127 return size;
128}
129
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600134
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
137 flags |= IORESOURCE_IO;
138 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139 }
140
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600141 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
142 flags |= IORESOURCE_MEM;
143 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
144 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600146 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
147 switch (mem_type) {
148 case PCI_BASE_ADDRESS_MEM_TYPE_32:
149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600151 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 break;
153 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600154 flags |= IORESOURCE_MEM_64;
155 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161}
162
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100163#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
164
Yu Zhao0b400c72008-11-22 02:40:40 +0800165/**
166 * pci_read_base - read a PCI BAR
167 * @dev: the PCI device
168 * @type: type of the BAR
169 * @res: resource buffer to be filled in
170 * @pos: BAR position in the config space
171 *
172 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800174int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400175 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176{
177 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600178 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800180 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200182 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400183
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600184 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700185 if (!dev->mmio_always_on) {
186 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100187 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
188 pci_write_config_word(dev, PCI_COMMAND,
189 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
190 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700191 }
192
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 res->name = pci_name(dev);
194
195 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200196 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 pci_read_config_dword(dev, pos, &sz);
198 pci_write_config_dword(dev, pos, l);
199
200 /*
201 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 * If the BAR isn't implemented, all bits must be 0. If it's a
203 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
204 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 */
Myron Stowef795d862014-10-30 11:54:43 -0600206 if (sz == 0xffffffff)
207 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208
209 /*
210 * I don't know how l can have all bits set. Copied from old code.
211 * Maybe it fixes a bug on some ancient platform.
212 */
213 if (l == 0xffffffff)
214 l = 0;
215
216 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600217 res->flags = decode_bar(dev, l);
218 res->flags |= IORESOURCE_SIZEALIGN;
219 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600220 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
221 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
222 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400223 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600224 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
225 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
226 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400227 }
228 } else {
229 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600230 l64 = l & PCI_ROM_ADDRESS_MASK;
231 sz64 = sz & PCI_ROM_ADDRESS_MASK;
232 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 }
234
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600235 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 pci_read_config_dword(dev, pos + 4, &l);
237 pci_write_config_dword(dev, pos + 4, ~0);
238 pci_read_config_dword(dev, pos + 4, &sz);
239 pci_write_config_dword(dev, pos + 4, l);
240
241 l64 |= ((u64)l << 32);
242 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600243 mask64 |= ((u64)~0 << 32);
244 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
247 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 if (!sz64)
250 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400251
Myron Stowef795d862014-10-30 11:54:43 -0600252 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600253 if (!sz64) {
254 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
255 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600256 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 }
Myron Stowef795d862014-10-30 11:54:43 -0600258
259 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700260 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
261 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600262 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
263 res->start = 0;
264 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600265 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
266 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600267 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600268 }
269
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700270 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600271 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700272 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600273 res->start = 0;
274 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600275 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
276 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600277 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 }
280
Myron Stowef795d862014-10-30 11:54:43 -0600281 region.start = l64;
282 region.end = l64 + sz64;
283
Yinghai Lufc279852013-12-09 22:54:40 -0800284 pcibios_bus_to_resource(dev->bus, res, &region);
285 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800286
287 /*
288 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
289 * the corresponding resource address (the physical address used by
290 * the CPU. Converting that resource address back to a bus address
291 * should yield the original BAR value:
292 *
293 * resource_to_bus(bus_to_resource(A)) == A
294 *
295 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
296 * be claimed by the device.
297 */
298 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800299 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800300 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600301 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600302 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
303 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800304 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800305
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 goto out;
307
308
309fail:
310 res->flags = 0;
311out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600312 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800313 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600314
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600315 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800316}
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
319{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 for (pos = 0; pos < howmany; pos++) {
323 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400332 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 }
335}
336
Bill Pemberton15856ad2012-11-21 15:35:00 -0500337static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
339 struct pci_dev *dev = child->self;
340 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700342 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600343 struct resource *res;
344
345 io_mask = PCI_IO_RANGE_MASK;
346 io_granularity = 0x1000;
347 if (dev->io_window_1k) {
348 /* Support 1K I/O space granularity */
349 io_mask = PCI_IO_1K_RANGE_MASK;
350 io_granularity = 0x400;
351 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 res = child->resource[0];
354 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
355 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600356 base = (io_base_lo & io_mask) << 8;
357 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
360 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
363 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600364 base |= ((unsigned long) io_base_hi << 16);
365 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 }
367
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600368 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700370 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600371 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800372 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600373 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375}
376
Bill Pemberton15856ad2012-11-21 15:35:00 -0500377static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378{
379 struct pci_dev *dev = child->self;
380 u16 mem_base_lo, mem_limit_lo;
381 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700382 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700383 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385 res = child->resource[1];
386 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
387 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600388 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
389 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600390 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700392 region.start = base;
393 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800394 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600395 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397}
398
Bill Pemberton15856ad2012-11-21 15:35:00 -0500399static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400{
401 struct pci_dev *dev = child->self;
402 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700403 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700404 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700405 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 res = child->resource[2];
409 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
410 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700411 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
412 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
415 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
418 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
419
420 /*
421 * Some bridges set the base > limit by default, and some
422 * (broken) BIOSes do not initialize them. If we find
423 * this, just assume they are not being used.
424 */
425 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700426 base64 |= (u64) mem_base_hi << 32;
427 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700430
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700431 base = (pci_bus_addr_t) base64;
432 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700433
434 if (base != base64) {
435 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
436 (unsigned long long) base64);
437 return;
438 }
439
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600440 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700441 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
442 IORESOURCE_MEM | IORESOURCE_PREFETCH;
443 if (res->flags & PCI_PREF_RANGE_TYPE_64)
444 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700445 region.start = base;
446 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800447 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600448 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450}
451
Bill Pemberton15856ad2012-11-21 15:35:00 -0500452void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700453{
454 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700455 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 int i;
457
458 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
459 return;
460
Yinghai Lub918c622012-05-17 18:51:11 -0700461 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
462 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700463 dev->transparent ? " (subtractive decode)" : "");
464
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700465 pci_bus_remove_resources(child);
466 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
467 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
468
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700469 pci_read_bridge_io(child);
470 pci_read_bridge_mmio(child);
471 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700472
473 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600475 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700476 pci_bus_add_resource(child, res,
477 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700478 dev_printk(KERN_DEBUG, &dev->dev,
479 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 res);
481 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700482 }
483 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700484}
485
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100486static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 struct pci_bus *b;
489
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100490 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600491 if (!b)
492 return NULL;
493
494 INIT_LIST_HEAD(&b->node);
495 INIT_LIST_HEAD(&b->children);
496 INIT_LIST_HEAD(&b->devices);
497 INIT_LIST_HEAD(&b->slots);
498 INIT_LIST_HEAD(&b->resources);
499 b->max_bus_speed = PCI_SPEED_UNKNOWN;
500 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100501#ifdef CONFIG_PCI_DOMAINS_GENERIC
502 if (parent)
503 b->domain_nr = parent->domain_nr;
504#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 return b;
506}
507
Jiang Liu70efde22013-06-07 16:16:51 -0600508static void pci_release_host_bridge_dev(struct device *dev)
509{
510 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
511
512 if (bridge->release_fn)
513 bridge->release_fn(bridge);
514
515 pci_free_resource_list(&bridge->windows);
516
517 kfree(bridge);
518}
519
Yinghai Lu7b543662012-04-02 18:31:53 -0700520static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
521{
522 struct pci_host_bridge *bridge;
523
524 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600525 if (!bridge)
526 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700527
Bjorn Helgaas05013482013-06-05 14:22:11 -0600528 INIT_LIST_HEAD(&bridge->windows);
529 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700530 return bridge;
531}
532
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700533static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500534 PCI_SPEED_UNKNOWN, /* 0 */
535 PCI_SPEED_66MHz_PCIX, /* 1 */
536 PCI_SPEED_100MHz_PCIX, /* 2 */
537 PCI_SPEED_133MHz_PCIX, /* 3 */
538 PCI_SPEED_UNKNOWN, /* 4 */
539 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
540 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
541 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
542 PCI_SPEED_UNKNOWN, /* 8 */
543 PCI_SPEED_66MHz_PCIX_266, /* 9 */
544 PCI_SPEED_100MHz_PCIX_266, /* A */
545 PCI_SPEED_133MHz_PCIX_266, /* B */
546 PCI_SPEED_UNKNOWN, /* C */
547 PCI_SPEED_66MHz_PCIX_533, /* D */
548 PCI_SPEED_100MHz_PCIX_533, /* E */
549 PCI_SPEED_133MHz_PCIX_533 /* F */
550};
551
Jacob Keller343e51a2013-07-31 06:53:16 +0000552const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500553 PCI_SPEED_UNKNOWN, /* 0 */
554 PCIE_SPEED_2_5GT, /* 1 */
555 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500556 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500557 PCI_SPEED_UNKNOWN, /* 4 */
558 PCI_SPEED_UNKNOWN, /* 5 */
559 PCI_SPEED_UNKNOWN, /* 6 */
560 PCI_SPEED_UNKNOWN, /* 7 */
561 PCI_SPEED_UNKNOWN, /* 8 */
562 PCI_SPEED_UNKNOWN, /* 9 */
563 PCI_SPEED_UNKNOWN, /* A */
564 PCI_SPEED_UNKNOWN, /* B */
565 PCI_SPEED_UNKNOWN, /* C */
566 PCI_SPEED_UNKNOWN, /* D */
567 PCI_SPEED_UNKNOWN, /* E */
568 PCI_SPEED_UNKNOWN /* F */
569};
570
571void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
572{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700573 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500574}
575EXPORT_SYMBOL_GPL(pcie_update_link_speed);
576
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500577static unsigned char agp_speeds[] = {
578 AGP_UNKNOWN,
579 AGP_1X,
580 AGP_2X,
581 AGP_4X,
582 AGP_8X
583};
584
585static enum pci_bus_speed agp_speed(int agp3, int agpstat)
586{
587 int index = 0;
588
589 if (agpstat & 4)
590 index = 3;
591 else if (agpstat & 2)
592 index = 2;
593 else if (agpstat & 1)
594 index = 1;
595 else
596 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700597
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500598 if (agp3) {
599 index += 2;
600 if (index == 5)
601 index = 0;
602 }
603
604 out:
605 return agp_speeds[index];
606}
607
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500608static void pci_set_bus_speed(struct pci_bus *bus)
609{
610 struct pci_dev *bridge = bus->self;
611 int pos;
612
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
614 if (!pos)
615 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
616 if (pos) {
617 u32 agpstat, agpcmd;
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
620 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
623 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
624 }
625
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
627 if (pos) {
628 u16 status;
629 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500630
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700631 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
632 &status);
633
634 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500637 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700638 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400641 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 } else {
644 max = PCI_SPEED_66MHz_PCIX;
645 }
646
647 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700648 bus->cur_bus_speed = pcix_bus_speed[
649 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500650
651 return;
652 }
653
Yijing Wangfdfe1512013-09-05 15:55:29 +0800654 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500655 u32 linkcap;
656 u16 linksta;
657
Jiang Liu59875ae2012-07-24 17:20:06 +0800658 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700659 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660
Jiang Liu59875ae2012-07-24 17:20:06 +0800661 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500662 pcie_update_link_speed(bus, linksta);
663 }
664}
665
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100666static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
667{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100668 struct irq_domain *d;
669
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100670 /*
671 * Any firmware interface that can resolve the msi_domain
672 * should be called from here.
673 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100674 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800675 if (!d)
676 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100677
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100678 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100679}
680
681static void pci_set_bus_msi_domain(struct pci_bus *bus)
682{
683 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600684 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100685
686 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600687 * The bus can be a root bus, a subordinate bus, or a virtual bus
688 * created by an SR-IOV device. Walk up to the first bridge device
689 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100690 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600691 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
692 if (b->self)
693 d = dev_get_msi_domain(&b->self->dev);
694 }
695
696 if (!d)
697 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100698
699 dev_set_msi_domain(&bus->dev, d);
700}
701
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700702static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
703 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 struct pci_bus *child;
706 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800707 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 /*
710 * Allocate a new bus, and inherit stuff from the parent..
711 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100712 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (!child)
714 return NULL;
715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 child->parent = parent;
717 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200718 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200720 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400722 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800723 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400724 */
725 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100726 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /*
729 * Set up the primary, secondary and subordinate
730 * bus numbers.
731 */
Yinghai Lub918c622012-05-17 18:51:11 -0700732 child->number = child->busn_res.start = busnr;
733 child->primary = parent->busn_res.start;
734 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Yinghai Lu4f535092013-01-21 13:20:52 -0800736 if (!bridge) {
737 child->dev.parent = parent->bridge;
738 goto add_dev;
739 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800740
741 child->self = bridge;
742 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800743 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000744 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500745 pci_set_bus_speed(child);
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800748 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
750 child->resource[i]->name = child->name;
751 }
752 bridge->subordinate = child;
753
Yinghai Lu4f535092013-01-21 13:20:52 -0800754add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100755 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800756 ret = device_register(&child->dev);
757 WARN_ON(ret < 0);
758
Jiang Liu10a95742013-04-12 05:44:20 +0000759 pcibios_add_bus(child);
760
Yinghai Lu4f535092013-01-21 13:20:52 -0800761 /* Create legacy_io and legacy_mem files for this bus */
762 pci_create_legacy_files(child);
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 return child;
765}
766
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400767struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
768 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
770 struct pci_bus *child;
771
772 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700773 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800774 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800776 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 return child;
779}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600780EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Rajat Jainf3dbd802014-09-02 16:26:00 -0700782static void pci_enable_crs(struct pci_dev *pdev)
783{
784 u16 root_cap = 0;
785
786 /* Enable CRS Software Visibility if supported */
787 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
788 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
789 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
790 PCI_EXP_RTCTL_CRSSVE);
791}
792
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793/*
794 * If it's a bridge, configure it and scan the bus behind it.
795 * For CardBus bridges, we don't scan behind as the devices will
796 * be handled by the bridge driver itself.
797 *
798 * We need to process bridges in two passes -- first we scan those
799 * already configured by the BIOS and after we are done with all of
800 * them, we proceed to assigning numbers to the remaining buses in
801 * order to avoid overlaps between old and new bus numbers.
802 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500803int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804{
805 struct pci_bus *child;
806 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100807 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600809 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100810 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
812 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600813 primary = buses & 0xFF;
814 secondary = (buses >> 8) & 0xFF;
815 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600817 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
818 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100820 if (!primary && (primary != bus->number) && secondary && subordinate) {
821 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
822 primary = bus->number;
823 }
824
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100825 /* Check if setup is sensible at all */
826 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700827 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600828 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700829 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
830 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100831 broken = 1;
832 }
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700835 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
837 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
838 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
839
Rajat Jainf3dbd802014-09-02 16:26:00 -0700840 pci_enable_crs(dev);
841
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600842 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
843 !is_cardbus && !broken) {
844 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 /*
846 * Bus already configured by firmware, process it in the first
847 * pass and just note the configuration.
848 */
849 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000850 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100853 * The bus might already exist for two reasons: Either we are
854 * rescanning the bus or the bus is reachable through more than
855 * one bridge. The second case can happen with the i450NX
856 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600858 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600859 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600860 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600861 if (!child)
862 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600863 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700864 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600865 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 }
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100869 if (cmax > subordinate)
870 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
871 subordinate, cmax);
872 /* subordinate should equal child->busn_res.end */
873 if (subordinate > max)
874 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 } else {
876 /*
877 * We need to assign a number to this bus which we always
878 * do in the second pass.
879 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700880 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100881 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700882 /* Temporarily disable forwarding of the
883 configuration cycles on all bridges in
884 this bus segment to avoid possible
885 conflicts in the second pass between two
886 bridges programmed with overlapping
887 bus ranges. */
888 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
889 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000890 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700891 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
893 /* Clear errors */
894 pci_write_config_word(dev, PCI_STATUS, 0xffff);
895
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600896 /* Prevent assigning a bus number that already exists.
897 * This can happen when a bridge is hot-plugged, so in
898 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800899 child = pci_find_bus(pci_domain_nr(bus), max+1);
900 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100901 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800902 if (!child)
903 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600904 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800905 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100906 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 buses = (buses & 0xff000000)
908 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700909 | ((unsigned int)(child->busn_res.start) << 8)
910 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 /*
913 * yenta.c forces a secondary latency timer of 176.
914 * Copy that behaviour here.
915 */
916 if (is_cardbus) {
917 buses &= ~0xff000000;
918 buses |= CARDBUS_LATENCY_TIMER << 24;
919 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 /*
922 * We need to blast all three values with a single write.
923 */
924 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
925
926 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700927 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 max = pci_scan_child_bus(child);
929 } else {
930 /*
931 * For CardBus bridges, we leave 4 bus numbers
932 * as cards with a PCI-to-PCI bridge can be
933 * inserted later.
934 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400935 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700937 if (pci_find_bus(pci_domain_nr(bus),
938 max+i+1))
939 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100940 while (parent->parent) {
941 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700942 (parent->busn_res.end > max) &&
943 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100944 j = 1;
945 }
946 parent = parent->parent;
947 }
948 if (j) {
949 /*
950 * Often, there are two cardbus bridges
951 * -- try to leave one valid bus number
952 * for each one.
953 */
954 i /= 2;
955 break;
956 }
957 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700958 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 }
960 /*
961 * Set the subordinate bus number to its real value.
962 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700963 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
965 }
966
Gary Hadecb3576f2008-02-08 14:00:52 -0800967 sprintf(child->name,
968 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
969 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200971 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100972 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700973 if ((child->busn_res.end > bus->busn_res.end) ||
974 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100975 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700976 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400977 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700978 &child->busn_res,
979 (bus->number > child->busn_res.end &&
980 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800981 "wholly" : "partially",
982 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700983 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700984 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100985 }
986 bus = bus->parent;
987 }
988
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000989out:
990 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return max;
993}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600994EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
996/*
997 * Read interrupt line and base address registers.
998 * The architecture-dependent code can tweak these, of course.
999 */
1000static void pci_read_irq(struct pci_dev *dev)
1001{
1002 unsigned char irq;
1003
1004 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001005 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 if (irq)
1007 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1008 dev->irq = irq;
1009}
1010
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001011void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001012{
1013 int pos;
1014 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001015 int type;
1016 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001017
1018 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1019 if (!pos)
1020 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001021 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001022 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001023 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001024 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1025 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001026
1027 /*
1028 * A Root Port is always the upstream end of a Link. No PCIe
1029 * component has two Links. Two Links are connected by a Switch
1030 * that has a Port on each Link and internal logic to connect the
1031 * two Ports.
1032 */
1033 type = pci_pcie_type(pdev);
1034 if (type == PCI_EXP_TYPE_ROOT_PORT)
1035 pdev->has_secondary_link = 1;
1036 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1037 type == PCI_EXP_TYPE_DOWNSTREAM) {
1038 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001039
1040 /*
1041 * Usually there's an upstream device (Root Port or Switch
1042 * Downstream Port), but we can't assume one exists.
1043 */
1044 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001045 pdev->has_secondary_link = 1;
1046 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001047}
1048
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001049void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001050{
Eric W. Biederman28760482009-09-09 14:09:24 -07001051 u32 reg32;
1052
Jiang Liu59875ae2012-07-24 17:20:06 +08001053 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001054 if (reg32 & PCI_EXP_SLTCAP_HPC)
1055 pdev->is_hotplug_bridge = 1;
1056}
1057
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001058/**
Alex Williamson78916b02014-05-05 14:20:51 -06001059 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1060 * @dev: PCI device
1061 *
1062 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1063 * when forwarding a type1 configuration request the bridge must check that
1064 * the extended register address field is zero. The bridge is not permitted
1065 * to forward the transactions and must handle it as an Unsupported Request.
1066 * Some bridges do not follow this rule and simply drop the extended register
1067 * bits, resulting in the standard config space being aliased, every 256
1068 * bytes across the entire configuration space. Test for this condition by
1069 * comparing the first dword of each potential alias to the vendor/device ID.
1070 * Known offenders:
1071 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1072 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1073 */
1074static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1075{
1076#ifdef CONFIG_PCI_QUIRKS
1077 int pos;
1078 u32 header, tmp;
1079
1080 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1081
1082 for (pos = PCI_CFG_SPACE_SIZE;
1083 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1084 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1085 || header != tmp)
1086 return false;
1087 }
1088
1089 return true;
1090#else
1091 return false;
1092#endif
1093}
1094
1095/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001096 * pci_cfg_space_size - get the configuration space size of the PCI device.
1097 * @dev: PCI device
1098 *
1099 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1100 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1101 * access it. Maybe we don't have a way to generate extended config space
1102 * accesses, or the device is behind a reverse Express bridge. So we try
1103 * reading the dword at 0x100 which must either be 0 or a valid extended
1104 * capability header.
1105 */
1106static int pci_cfg_space_size_ext(struct pci_dev *dev)
1107{
1108 u32 status;
1109 int pos = PCI_CFG_SPACE_SIZE;
1110
1111 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001112 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001113 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001114 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001115
1116 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001117}
1118
1119int pci_cfg_space_size(struct pci_dev *dev)
1120{
1121 int pos;
1122 u32 status;
1123 u16 class;
1124
1125 class = dev->class >> 8;
1126 if (class == PCI_CLASS_BRIDGE_HOST)
1127 return pci_cfg_space_size_ext(dev);
1128
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001129 if (pci_is_pcie(dev))
1130 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001131
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001132 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1133 if (!pos)
1134 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001135
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001136 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1137 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1138 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001139
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001140 return PCI_CFG_SPACE_SIZE;
1141}
1142
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001143#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001144
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001145static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001146{
1147 /*
1148 * Disable the MSI hardware to avoid screaming interrupts
1149 * during boot. This is the power on reset default so
1150 * usually this should be a noop.
1151 */
1152 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1153 if (dev->msi_cap)
1154 pci_msi_set_enable(dev, 0);
1155
1156 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1157 if (dev->msix_cap)
1158 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1159}
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161/**
1162 * pci_setup_device - fill in class and map information of a device
1163 * @dev: the device structure to fill
1164 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001165 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1167 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001168 * Returns 0 on success and negative if unknown type of device (not normal,
1169 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001171int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
1173 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001174 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001175 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001176 struct pci_bus_region region;
1177 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001178
1179 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1180 return -EIO;
1181
1182 dev->sysdata = dev->bus->sysdata;
1183 dev->dev.parent = dev->bus->bridge;
1184 dev->dev.bus = &pci_bus_type;
1185 dev->hdr_type = hdr_type & 0x7f;
1186 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001187 dev->error_state = pci_channel_io_normal;
1188 set_pcie_port_type(dev);
1189
Yijing Wang017ffe62015-07-17 17:16:32 +08001190 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001191 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1192 set this higher, assuming the system even supports it. */
1193 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001195 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1196 dev->bus->number, PCI_SLOT(dev->devfn),
1197 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
1199 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001200 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001201 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001203 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1204 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Yu Zhao853346e2009-03-21 22:05:11 +08001206 /* need to have dev->class ready */
1207 dev->cfg_size = pci_cfg_space_size(dev);
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001210 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212 /* Early fixups, before probing the BARs */
1213 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001214 /* device class may be changed after fixup */
1215 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 switch (dev->hdr_type) { /* header type */
1218 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1219 if (class == PCI_CLASS_BRIDGE_PCI)
1220 goto bad;
1221 pci_read_irq(dev);
1222 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1223 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1224 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001225
1226 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001227 * Do the ugly legacy mode stuff here rather than broken chip
1228 * quirk code. Legacy mode ATA controllers have fixed
1229 * addresses. These are not always echoed in BAR0-3, and
1230 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001231 */
1232 if (class == PCI_CLASS_STORAGE_IDE) {
1233 u8 progif;
1234 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1235 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001236 region.start = 0x1F0;
1237 region.end = 0x1F7;
1238 res = &dev->resource[0];
1239 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001240 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001241 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1242 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001243 region.start = 0x3F6;
1244 region.end = 0x3F6;
1245 res = &dev->resource[1];
1246 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001247 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001248 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1249 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001250 }
1251 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001252 region.start = 0x170;
1253 region.end = 0x177;
1254 res = &dev->resource[2];
1255 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001256 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001257 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1258 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001259 region.start = 0x376;
1260 region.end = 0x376;
1261 res = &dev->resource[3];
1262 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001263 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001264 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1265 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001266 }
1267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 break;
1269
1270 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1271 if (class != PCI_CLASS_BRIDGE_PCI)
1272 goto bad;
1273 /* The PCI-to-PCI bridge spec requires that subtractive
1274 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001275 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001276 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 dev->transparent = ((dev->class & 0xff) == 1);
1278 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001279 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001280 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1281 if (pos) {
1282 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1283 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1284 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 break;
1286
1287 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1288 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1289 goto bad;
1290 pci_read_irq(dev);
1291 pci_read_bases(dev, 1, 0);
1292 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1293 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1294 break;
1295
1296 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001297 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1298 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001299 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
1301 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001302 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1303 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001304 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 }
1306
1307 /* We found a fine healthy device, go go go... */
1308 return 0;
1309}
1310
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001311static void pci_configure_mps(struct pci_dev *dev)
1312{
1313 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001314 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001315
1316 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1317 return;
1318
1319 mps = pcie_get_mps(dev);
1320 p_mps = pcie_get_mps(bridge);
1321
1322 if (mps == p_mps)
1323 return;
1324
1325 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1326 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1327 mps, pci_name(bridge), p_mps);
1328 return;
1329 }
Keith Busch27d868b2015-08-24 08:48:16 -05001330
1331 /*
1332 * Fancier MPS configuration is done later by
1333 * pcie_bus_configure_settings()
1334 */
1335 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1336 return;
1337
1338 rc = pcie_set_mps(dev, p_mps);
1339 if (rc) {
1340 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1341 p_mps);
1342 return;
1343 }
1344
1345 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1346 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001347}
1348
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001349static struct hpp_type0 pci_default_type0 = {
1350 .revision = 1,
1351 .cache_line_size = 8,
1352 .latency_timer = 0x40,
1353 .enable_serr = 0,
1354 .enable_perr = 0,
1355};
1356
1357static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1358{
1359 u16 pci_cmd, pci_bctl;
1360
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001361 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001362 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001363
1364 if (hpp->revision > 1) {
1365 dev_warn(&dev->dev,
1366 "PCI settings rev %d not supported; using defaults\n",
1367 hpp->revision);
1368 hpp = &pci_default_type0;
1369 }
1370
1371 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1372 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1373 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1374 if (hpp->enable_serr)
1375 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001376 if (hpp->enable_perr)
1377 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001378 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1379
1380 /* Program bridge control value */
1381 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1382 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1383 hpp->latency_timer);
1384 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1385 if (hpp->enable_serr)
1386 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001387 if (hpp->enable_perr)
1388 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001389 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1390 }
1391}
1392
1393static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1394{
1395 if (hpp)
1396 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1397}
1398
1399static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1400{
1401 int pos;
1402 u32 reg32;
1403
1404 if (!hpp)
1405 return;
1406
1407 if (hpp->revision > 1) {
1408 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1409 hpp->revision);
1410 return;
1411 }
1412
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001413 /*
1414 * Don't allow _HPX to change MPS or MRRS settings. We manage
1415 * those to make sure they're consistent with the rest of the
1416 * platform.
1417 */
1418 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1419 PCI_EXP_DEVCTL_READRQ;
1420 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1421 PCI_EXP_DEVCTL_READRQ);
1422
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001423 /* Initialize Device Control Register */
1424 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1425 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1426
1427 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001428 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001429 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1430 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1431
1432 /* Find Advanced Error Reporting Enhanced Capability */
1433 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1434 if (!pos)
1435 return;
1436
1437 /* Initialize Uncorrectable Error Mask Register */
1438 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1439 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1440 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1441
1442 /* Initialize Uncorrectable Error Severity Register */
1443 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1444 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1445 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1446
1447 /* Initialize Correctable Error Mask Register */
1448 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1449 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1450 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1451
1452 /* Initialize Advanced Error Capabilities and Control Register */
1453 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1454 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1455 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1456
1457 /*
1458 * FIXME: The following two registers are not supported yet.
1459 *
1460 * o Secondary Uncorrectable Error Severity Register
1461 * o Secondary Uncorrectable Error Mask Register
1462 */
1463}
1464
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001465static void pci_configure_device(struct pci_dev *dev)
1466{
1467 struct hotplug_params hpp;
1468 int ret;
1469
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001470 pci_configure_mps(dev);
1471
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001472 memset(&hpp, 0, sizeof(hpp));
1473 ret = pci_get_hp_params(dev, &hpp);
1474 if (ret)
1475 return;
1476
1477 program_hpp_type2(dev, hpp.t2);
1478 program_hpp_type1(dev, hpp.t1);
1479 program_hpp_type0(dev, hpp.t0);
1480}
1481
Zhao, Yu201de562008-10-13 19:49:55 +08001482static void pci_release_capabilities(struct pci_dev *dev)
1483{
1484 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001485 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001486 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001487}
1488
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489/**
1490 * pci_release_dev - free a pci device structure when all users of it are finished.
1491 * @dev: device that's been disconnected
1492 *
1493 * Will be called only by the device core when all users of this pci device are
1494 * done.
1495 */
1496static void pci_release_dev(struct device *dev)
1497{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001498 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001500 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001501 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001502 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001503 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001504 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001505 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 kfree(pci_dev);
1507}
1508
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001509struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001510{
1511 struct pci_dev *dev;
1512
1513 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1514 if (!dev)
1515 return NULL;
1516
Michael Ellerman65891212007-04-05 17:19:08 +10001517 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001518 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001519 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001520
1521 return dev;
1522}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001523EXPORT_SYMBOL(pci_alloc_dev);
1524
Yinghai Luefdc87d2012-01-27 10:55:10 -08001525bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001526 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001527{
1528 int delay = 1;
1529
1530 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1531 return false;
1532
1533 /* some broken boards return 0 or ~0 if a slot is empty: */
1534 if (*l == 0xffffffff || *l == 0x00000000 ||
1535 *l == 0x0000ffff || *l == 0xffff0000)
1536 return false;
1537
Rajat Jain89665a62014-09-08 14:19:49 -07001538 /*
1539 * Configuration Request Retry Status. Some root ports return the
1540 * actual device ID instead of the synthetic ID (0xFFFF) required
1541 * by the PCIe spec. Ignore the device ID and only check for
1542 * (vendor id == 1).
1543 */
1544 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001545 if (!crs_timeout)
1546 return false;
1547
1548 msleep(delay);
1549 delay *= 2;
1550 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1551 return false;
1552 /* Card hasn't responded in 60 seconds? Must be stuck. */
1553 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001554 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1555 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1556 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001557 return false;
1558 }
1559 }
1560
1561 return true;
1562}
1563EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565/*
1566 * Read the config data for a PCI device, sanity-check it
1567 * and fill in the dev structure...
1568 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001569static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570{
1571 struct pci_dev *dev;
1572 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Yinghai Luefdc87d2012-01-27 10:55:10 -08001574 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 return NULL;
1576
Gu Zheng8b1fce02013-05-25 21:48:31 +08001577 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 if (!dev)
1579 return NULL;
1580
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 dev->vendor = l & 0xffff;
1583 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001585 pci_set_of_node(dev);
1586
Yu Zhao480b93b2009-03-20 11:25:14 +08001587 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001588 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 kfree(dev);
1590 return NULL;
1591 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001592
1593 return dev;
1594}
1595
Zhao, Yu201de562008-10-13 19:49:55 +08001596static void pci_init_capabilities(struct pci_dev *dev)
1597{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001598 /* Enhanced Allocation */
1599 pci_ea_init(dev);
1600
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001601 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1602 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001603
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001604 /* Buffers for saving PCIe and PCI-X capabilities */
1605 pci_allocate_cap_save_buffers(dev);
1606
Zhao, Yu201de562008-10-13 19:49:55 +08001607 /* Power Management */
1608 pci_pm_init(dev);
1609
1610 /* Vital Product Data */
1611 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001612
1613 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001614 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001615
1616 /* Single Root I/O Virtualization */
1617 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001618
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001619 /* Address Translation Services */
1620 pci_ats_init(dev);
1621
Allen Kayae21ee62009-10-07 10:27:17 -07001622 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001623 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001624
1625 pci_cleanup_aer_error_status_regs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001626}
1627
Marc Zyngier098259e2015-10-02 10:19:32 +01001628/*
1629 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1630 * devices. Firmware interfaces that can select the MSI domain on a
1631 * per-device basis should be called from here.
1632 */
1633static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1634{
1635 struct irq_domain *d;
1636
1637 /*
1638 * If a domain has been set through the pcibios_add_device
1639 * callback, then this is the one (platform code knows best).
1640 */
1641 d = dev_get_msi_domain(&dev->dev);
1642 if (d)
1643 return d;
1644
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001645 /*
1646 * Let's see if we have a firmware interface able to provide
1647 * the domain.
1648 */
1649 d = pci_msi_get_device_domain(dev);
1650 if (d)
1651 return d;
1652
Marc Zyngier098259e2015-10-02 10:19:32 +01001653 return NULL;
1654}
1655
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001656static void pci_set_msi_domain(struct pci_dev *dev)
1657{
Marc Zyngier098259e2015-10-02 10:19:32 +01001658 struct irq_domain *d;
1659
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001660 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001661 * If the platform or firmware interfaces cannot supply a
1662 * device-specific MSI domain, then inherit the default domain
1663 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001664 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001665 d = pci_dev_msi_domain(dev);
1666 if (!d)
1667 d = dev_get_msi_domain(&dev->bus->dev);
1668
1669 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001670}
1671
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001672/**
1673 * pci_dma_configure - Setup DMA configuration
1674 * @dev: ptr to pci_dev struct of the PCI device
1675 *
1676 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001677 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001678 */
1679static void pci_dma_configure(struct pci_dev *dev)
1680{
1681 struct device *bridge = pci_get_host_bridge_device(dev);
1682
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001683 if (IS_ENABLED(CONFIG_OF) &&
1684 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001685 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001686 } else if (has_acpi_companion(bridge)) {
1687 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1688 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1689
1690 if (attr == DEV_DMA_NOT_SUPPORTED)
1691 dev_warn(&dev->dev, "DMA not supported.\n");
1692 else
1693 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1694 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001695 }
1696
1697 pci_put_host_bridge_device(bridge);
1698}
1699
Sam Ravnborg96bde062007-03-26 21:53:30 -08001700void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001701{
Yinghai Lu4f535092013-01-21 13:20:52 -08001702 int ret;
1703
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001704 pci_configure_device(dev);
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 device_initialize(&dev->dev);
1707 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
Yinghai Lu7629d192013-01-21 13:20:44 -08001709 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001711 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001713 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001715 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001716 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 /* Fix up broken headers */
1719 pci_fixup_device(pci_fixup_header, dev);
1720
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001721 /* moved out from quirk header fixup code */
1722 pci_reassigndev_resource_alignment(dev);
1723
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001724 /* Clear the state_saved flag. */
1725 dev->state_saved = false;
1726
Zhao, Yu201de562008-10-13 19:49:55 +08001727 /* Initialize various capabilities */
1728 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001729
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 /*
1731 * Add the device to our list of discovered devices
1732 * and the bus list for fixup functions, etc.
1733 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001734 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001736 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001737
Yinghai Lu4f535092013-01-21 13:20:52 -08001738 ret = pcibios_add_device(dev);
1739 WARN_ON(ret < 0);
1740
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001741 /* Setup MSI irq domain */
1742 pci_set_msi_domain(dev);
1743
Yinghai Lu4f535092013-01-21 13:20:52 -08001744 /* Notifier could use PCI capabilities */
1745 dev->match_driver = false;
1746 ret = device_add(&dev->dev);
1747 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001748}
1749
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001750struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001751{
1752 struct pci_dev *dev;
1753
Trent Piepho90bdb312009-03-20 14:56:00 -06001754 dev = pci_get_slot(bus, devfn);
1755 if (dev) {
1756 pci_dev_put(dev);
1757 return dev;
1758 }
1759
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001760 dev = pci_scan_device(bus, devfn);
1761 if (!dev)
1762 return NULL;
1763
1764 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
1766 return dev;
1767}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001768EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001770static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001771{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001772 int pos;
1773 u16 cap = 0;
1774 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001775
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001776 if (pci_ari_enabled(bus)) {
1777 if (!dev)
1778 return 0;
1779 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1780 if (!pos)
1781 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001782
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001783 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1784 next_fn = PCI_ARI_CAP_NFN(cap);
1785 if (next_fn <= fn)
1786 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001787
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001788 return next_fn;
1789 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001790
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001791 /* dev may be NULL for non-contiguous multifunction devices */
1792 if (!dev || dev->multifunction)
1793 return (fn + 1) % 8;
1794
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001795 return 0;
1796}
1797
1798static int only_one_child(struct pci_bus *bus)
1799{
1800 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001801
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001802 if (!parent || !pci_is_pcie(parent))
1803 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001804 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001805 return 1;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06001806
1807 /*
1808 * PCIe downstream ports are bridges that normally lead to only a
1809 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
1810 * possible devices, not just device 0. See PCIe spec r3.0,
1811 * sec 7.3.1.
1812 */
Yijing Wang777e61e2015-05-21 15:05:04 +08001813 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001814 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001815 return 1;
1816 return 0;
1817}
1818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819/**
1820 * pci_scan_slot - scan a PCI slot on a bus for devices.
1821 * @bus: PCI bus to scan
1822 * @devfn: slot number to scan (must have zero function.)
1823 *
1824 * Scan a PCI slot on the specified PCI bus for devices, adding
1825 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001826 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001827 *
1828 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001830int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001832 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001833 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001834
1835 if (only_one_child(bus) && (devfn > 0))
1836 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001838 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001839 if (!dev)
1840 return 0;
1841 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001842 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001844 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001845 dev = pci_scan_single_device(bus, devfn + fn);
1846 if (dev) {
1847 if (!dev->is_added)
1848 nr++;
1849 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 }
1851 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001852
Shaohua Li149e1632008-07-23 10:32:31 +08001853 /* only one slot has pcie device */
1854 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001855 pcie_aspm_init_link_state(bus->self);
1856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 return nr;
1858}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001859EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Jon Masonb03e7492011-07-20 15:20:54 -05001861static int pcie_find_smpss(struct pci_dev *dev, void *data)
1862{
1863 u8 *smpss = data;
1864
1865 if (!pci_is_pcie(dev))
1866 return 0;
1867
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001868 /*
1869 * We don't have a way to change MPS settings on devices that have
1870 * drivers attached. A hot-added device might support only the minimum
1871 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1872 * where devices may be hot-added, we limit the fabric MPS to 128 so
1873 * hot-added devices will work correctly.
1874 *
1875 * However, if we hot-add a device to a slot directly below a Root
1876 * Port, it's impossible for there to be other existing devices below
1877 * the port. We don't limit the MPS in this case because we can
1878 * reconfigure MPS on both the Root Port and the hot-added device,
1879 * and there are no other devices involved.
1880 *
1881 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001882 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001883 if (dev->is_hotplug_bridge &&
1884 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001885 *smpss = 0;
1886
1887 if (*smpss > dev->pcie_mpss)
1888 *smpss = dev->pcie_mpss;
1889
1890 return 0;
1891}
1892
1893static void pcie_write_mps(struct pci_dev *dev, int mps)
1894{
Jon Mason62f392e2011-10-14 14:56:14 -05001895 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001896
1897 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001898 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001899
Yijing Wang62f87c02012-07-24 17:20:03 +08001900 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1901 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001902 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001903 * downstream communication will never be larger than
1904 * the MRRS. So, the MPS only needs to be configured
1905 * for the upstream communication. This being the case,
1906 * walk from the top down and set the MPS of the child
1907 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001908 *
1909 * Configure the device MPS with the smaller of the
1910 * device MPSS or the bridge MPS (which is assumed to be
1911 * properly configured at this point to the largest
1912 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001913 */
Jon Mason62f392e2011-10-14 14:56:14 -05001914 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001915 }
1916
1917 rc = pcie_set_mps(dev, mps);
1918 if (rc)
1919 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1920}
1921
Jon Mason62f392e2011-10-14 14:56:14 -05001922static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001923{
Jon Mason62f392e2011-10-14 14:56:14 -05001924 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001925
Jon Masoned2888e2011-09-08 16:41:18 -05001926 /* In the "safe" case, do not configure the MRRS. There appear to be
1927 * issues with setting MRRS to 0 on a number of devices.
1928 */
Jon Masoned2888e2011-09-08 16:41:18 -05001929 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1930 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001931
Jon Masoned2888e2011-09-08 16:41:18 -05001932 /* For Max performance, the MRRS must be set to the largest supported
1933 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001934 * device or the bus can support. This should already be properly
1935 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001936 */
Jon Mason62f392e2011-10-14 14:56:14 -05001937 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001938
1939 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001940 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001941 * If the MRRS value provided is not acceptable (e.g., too large),
1942 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001943 */
Jon Masonb03e7492011-07-20 15:20:54 -05001944 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1945 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001946 if (!rc)
1947 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001948
Jon Mason62f392e2011-10-14 14:56:14 -05001949 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001950 mrrs /= 2;
1951 }
Jon Mason62f392e2011-10-14 14:56:14 -05001952
1953 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001954 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001955}
1956
1957static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1958{
Jon Masona513a992011-10-14 14:56:16 -05001959 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001960
1961 if (!pci_is_pcie(dev))
1962 return 0;
1963
Keith Busch27d868b2015-08-24 08:48:16 -05001964 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1965 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001966 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001967
Jon Masona513a992011-10-14 14:56:16 -05001968 mps = 128 << *(u8 *)data;
1969 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001970
1971 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001972 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001973
Ryan Desfosses227f0642014-04-18 20:13:50 -04001974 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1975 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001976 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001977
1978 return 0;
1979}
1980
Jon Masona513a992011-10-14 14:56:16 -05001981/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001982 * parents then children fashion. If this changes, then this code will not
1983 * work as designed.
1984 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001985void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001986{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001987 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001988
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001989 if (!bus->self)
1990 return;
1991
Jon Masonb03e7492011-07-20 15:20:54 -05001992 if (!pci_is_pcie(bus->self))
1993 return;
1994
Jon Mason5f39e672011-10-03 09:50:20 -05001995 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001996 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001997 * simply force the MPS of the entire system to the smallest possible.
1998 */
1999 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2000 smpss = 0;
2001
Jon Masonb03e7492011-07-20 15:20:54 -05002002 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002003 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002004
Jon Masonb03e7492011-07-20 15:20:54 -05002005 pcie_find_smpss(bus->self, &smpss);
2006 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2007 }
2008
2009 pcie_bus_configure_set(bus->self, &smpss);
2010 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2011}
Jon Masondebc3b72011-08-02 00:01:18 -05002012EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002013
Bill Pemberton15856ad2012-11-21 15:35:00 -05002014unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015{
Yinghai Lub918c622012-05-17 18:51:11 -07002016 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 struct pci_dev *dev;
2018
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002019 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Go find them, Rover! */
2022 for (devfn = 0; devfn < 0x100; devfn += 8)
2023 pci_scan_slot(bus, devfn);
2024
Yu Zhaoa28724b2009-03-20 11:25:13 +08002025 /* Reserve buses for SR-IOV capability. */
2026 max += pci_iov_bus_range(bus);
2027
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 /*
2029 * After performing arch-dependent fixup of the bus, look behind
2030 * all PCI-to-PCI bridges on this bus.
2031 */
Alex Chiang74710de2009-03-20 14:56:10 -06002032 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002033 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002034 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002035 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002036 }
2037
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002038 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002040 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 max = pci_scan_bridge(bus, dev, max, pass);
2042 }
2043
2044 /*
2045 * We've scanned the bus and so we know all about what's on
2046 * the other side of any bridges that may be on this bus plus
2047 * any devices.
2048 *
2049 * Return how far we've got finding sub-buses.
2050 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002051 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 return max;
2053}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002054EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002056/**
2057 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2058 * @bridge: Host bridge to set up.
2059 *
2060 * Default empty implementation. Replace with an architecture-specific setup
2061 * routine, if necessary.
2062 */
2063int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2064{
2065 return 0;
2066}
2067
Jiang Liu10a95742013-04-12 05:44:20 +00002068void __weak pcibios_add_bus(struct pci_bus *bus)
2069{
2070}
2071
2072void __weak pcibios_remove_bus(struct pci_bus *bus)
2073{
2074}
2075
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002076struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2077 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002079 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002080 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002081 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002082 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002083 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002084 resource_size_t offset;
2085 char bus_addr[64];
2086 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002088 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002089 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002090 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
2092 b->sysdata = sysdata;
2093 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002094 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002095 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002096 b2 = pci_find_bus(pci_domain_nr(b), bus);
2097 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002099 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 goto err_out;
2101 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002102
Yinghai Lu7b543662012-04-02 18:31:53 -07002103 bridge = pci_alloc_host_bridge(b);
2104 if (!bridge)
2105 goto err_out;
2106
2107 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002108 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002109 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002110 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002111 if (error) {
2112 kfree(bridge);
2113 goto err_out;
2114 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002115
Yinghai Lu7b543662012-04-02 18:31:53 -07002116 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002117 if (error) {
2118 put_device(&bridge->dev);
2119 goto err_out;
2120 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002121 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002122 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002123 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002124 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
Yinghai Lu0d358f22008-02-19 03:20:41 -08002126 if (!parent)
2127 set_dev_node(b->bridge, pcibus_to_node(b));
2128
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002129 b->dev.class = &pcibus_class;
2130 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002131 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002132 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 if (error)
2134 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Jiang Liu10a95742013-04-12 05:44:20 +00002136 pcibios_add_bus(b);
2137
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 /* Create legacy_io and legacy_mem files for this bus */
2139 pci_create_legacy_files(b);
2140
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002141 if (parent)
2142 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2143 else
2144 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2145
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002146 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002147 resource_list_for_each_entry_safe(window, n, resources) {
2148 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002149 res = window->res;
2150 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002151 if (res->flags & IORESOURCE_BUS)
2152 pci_bus_insert_busn_res(b, bus, res->end);
2153 else
2154 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002155 if (offset) {
2156 if (resource_type(res) == IORESOURCE_IO)
2157 fmt = " (bus address [%#06llx-%#06llx])";
2158 else
2159 fmt = " (bus address [%#010llx-%#010llx])";
2160 snprintf(bus_addr, sizeof(bus_addr), fmt,
2161 (unsigned long long) (res->start - offset),
2162 (unsigned long long) (res->end - offset));
2163 } else
2164 bus_addr[0] = '\0';
2165 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002166 }
2167
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002168 down_write(&pci_bus_sem);
2169 list_add_tail(&b->node, &pci_root_buses);
2170 up_write(&pci_bus_sem);
2171
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 return b;
2173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002175 put_device(&bridge->dev);
2176 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002177err_out:
2178 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 return NULL;
2180}
Ray Juie6b29de2015-04-08 11:21:33 -07002181EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002182
Yinghai Lu98a35832012-05-18 11:35:50 -06002183int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2184{
2185 struct resource *res = &b->busn_res;
2186 struct resource *parent_res, *conflict;
2187
2188 res->start = bus;
2189 res->end = bus_max;
2190 res->flags = IORESOURCE_BUS;
2191
2192 if (!pci_is_root_bus(b))
2193 parent_res = &b->parent->busn_res;
2194 else {
2195 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2196 res->flags |= IORESOURCE_PCI_FIXED;
2197 }
2198
Andreas Noeverced04d12014-01-23 21:59:24 +01002199 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002200
2201 if (conflict)
2202 dev_printk(KERN_DEBUG, &b->dev,
2203 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2204 res, pci_is_root_bus(b) ? "domain " : "",
2205 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002206
2207 return conflict == NULL;
2208}
2209
2210int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2211{
2212 struct resource *res = &b->busn_res;
2213 struct resource old_res = *res;
2214 resource_size_t size;
2215 int ret;
2216
2217 if (res->start > bus_max)
2218 return -EINVAL;
2219
2220 size = bus_max - res->start + 1;
2221 ret = adjust_resource(res, res->start, size);
2222 dev_printk(KERN_DEBUG, &b->dev,
2223 "busn_res: %pR end %s updated to %02x\n",
2224 &old_res, ret ? "can not be" : "is", bus_max);
2225
2226 if (!ret && !res->parent)
2227 pci_bus_insert_busn_res(b, res->start, res->end);
2228
2229 return ret;
2230}
2231
2232void pci_bus_release_busn_res(struct pci_bus *b)
2233{
2234 struct resource *res = &b->busn_res;
2235 int ret;
2236
2237 if (!res->flags || !res->parent)
2238 return;
2239
2240 ret = release_resource(res);
2241 dev_printk(KERN_DEBUG, &b->dev,
2242 "busn_res: %pR %s released\n",
2243 res, ret ? "can not be" : "is");
2244}
2245
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002246struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2247 struct pci_ops *ops, void *sysdata,
2248 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002249{
Jiang Liu14d76b62015-02-05 13:44:44 +08002250 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002251 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002252 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002253 int max;
2254
Jiang Liu14d76b62015-02-05 13:44:44 +08002255 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002256 if (window->res->flags & IORESOURCE_BUS) {
2257 found = true;
2258 break;
2259 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002260
2261 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2262 if (!b)
2263 return NULL;
2264
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002265 b->msi = msi;
2266
Yinghai Lu4d99f522012-05-17 18:51:12 -07002267 if (!found) {
2268 dev_info(&b->dev,
2269 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2270 bus);
2271 pci_bus_insert_busn_res(b, bus, 255);
2272 }
2273
2274 max = pci_scan_child_bus(b);
2275
2276 if (!found)
2277 pci_bus_update_busn_res_end(b, max);
2278
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002279 return b;
2280}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002281
2282struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2283 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2284{
2285 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2286 NULL);
2287}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002288EXPORT_SYMBOL(pci_scan_root_bus);
2289
Bill Pemberton15856ad2012-11-21 15:35:00 -05002290struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002291 void *sysdata)
2292{
2293 LIST_HEAD(resources);
2294 struct pci_bus *b;
2295
2296 pci_add_resource(&resources, &ioport_resource);
2297 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002298 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002299 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2300 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002301 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002302 } else {
2303 pci_free_resource_list(&resources);
2304 }
2305 return b;
2306}
2307EXPORT_SYMBOL(pci_scan_bus);
2308
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002309/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002310 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2311 * @bridge: PCI bridge for the bus to scan
2312 *
2313 * Scan a PCI bus and child buses for new devices, add them,
2314 * and enable them, resizing bridge mmio/io resource if necessary
2315 * and possible. The caller must ensure the child devices are already
2316 * removed for resizing to occur.
2317 *
2318 * Returns the max number of subordinate bus discovered.
2319 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002320unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002321{
2322 unsigned int max;
2323 struct pci_bus *bus = bridge->subordinate;
2324
2325 max = pci_scan_child_bus(bus);
2326
2327 pci_assign_unassigned_bridge_resources(bridge);
2328
2329 pci_bus_add_devices(bus);
2330
2331 return max;
2332}
2333
Yinghai Lua5213a32012-10-30 14:31:21 -06002334/**
2335 * pci_rescan_bus - scan a PCI bus for devices.
2336 * @bus: PCI bus to scan
2337 *
2338 * Scan a PCI bus and child buses for new devices, adds them,
2339 * and enables them.
2340 *
2341 * Returns the max number of subordinate bus discovered.
2342 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002343unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002344{
2345 unsigned int max;
2346
2347 max = pci_scan_child_bus(bus);
2348 pci_assign_unassigned_bus_resources(bus);
2349 pci_bus_add_devices(bus);
2350
2351 return max;
2352}
2353EXPORT_SYMBOL_GPL(pci_rescan_bus);
2354
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002355/*
2356 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2357 * routines should always be executed under this mutex.
2358 */
2359static DEFINE_MUTEX(pci_rescan_remove_lock);
2360
2361void pci_lock_rescan_remove(void)
2362{
2363 mutex_lock(&pci_rescan_remove_lock);
2364}
2365EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2366
2367void pci_unlock_rescan_remove(void)
2368{
2369 mutex_unlock(&pci_rescan_remove_lock);
2370}
2371EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2372
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002373static int __init pci_sort_bf_cmp(const struct device *d_a,
2374 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002375{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002376 const struct pci_dev *a = to_pci_dev(d_a);
2377 const struct pci_dev *b = to_pci_dev(d_b);
2378
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002379 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2380 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2381
2382 if (a->bus->number < b->bus->number) return -1;
2383 else if (a->bus->number > b->bus->number) return 1;
2384
2385 if (a->devfn < b->devfn) return -1;
2386 else if (a->devfn > b->devfn) return 1;
2387
2388 return 0;
2389}
2390
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002391void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002392{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002393 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002394}