blob: 98e14ee4833c4d26b805843bcbe30daf29f99bb3 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01004static struct edac_pci_ctl_info *pci_ctl;
Doug Thompson2bc65412009-05-04 20:11:14 +02005
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +080034static const struct scrubrate {
Borislav Petkov39094442010-11-24 19:52:09 +010035 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkov66fed2d2012-08-09 18:41:07 +020063int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
Borislav Petkovb2b0c602010-10-08 18:32:29 +020065{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500101 * F16h: has only 1 DCT
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200102 */
103static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
104 const char *func)
105{
106 if (addr >= 0x100)
107 return -EINVAL;
108
109 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
110}
111
112static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
113 const char *func)
114{
115 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
116}
117
Borislav Petkov73ba8592011-09-19 17:34:45 +0200118/*
119 * Select DCT to which PCI cfg accesses are routed
120 */
121static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
122{
123 u32 reg = 0;
124
125 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500126 reg &= (pvt->model >= 0x30) ? ~3 : ~1;
Borislav Petkov73ba8592011-09-19 17:34:45 +0200127 reg |= dct;
128 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
129}
130
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200131static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
132 const char *func)
133{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200134 u8 dct = 0;
135
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500136 /* For F15 M30h, the second dct is DCT 3, refer to BKDG Section 2.10 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200137 if (addr >= 0x140 && addr <= 0x1a0) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500138 dct = (pvt->model >= 0x30) ? 3 : 1;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200139 addr -= 0x100;
140 }
141
Borislav Petkov73ba8592011-09-19 17:34:45 +0200142 f15h_select_dct(pvt, dct);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200143
144 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
145}
146
Borislav Petkovb70ef012009-06-25 19:32:38 +0200147/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200148 * Memory scrubber control interface. For K8, memory scrubbing is handled by
149 * hardware and can involve L2 cache, dcache as well as the main memory. With
150 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
151 * functionality.
152 *
153 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
154 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
155 * bytes/sec for the setting.
156 *
157 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
158 * other archs, we might not have access to the caches directly.
159 */
160
161/*
162 * scan the scrub rate mapping table for a close or matching bandwidth value to
163 * issue. If requested is too big, then use last maximum value found.
164 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100165static int __set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200166{
167 u32 scrubval;
168 int i;
169
170 /*
171 * map the configured rate (new_bw) to a value specific to the AMD64
172 * memory controller and apply to register. Search for the first
173 * bandwidth entry that is greater or equal than the setting requested
174 * and program that. If at last entry, turn off DRAM scrubbing.
Andrew Morton168bfee2012-10-23 14:09:39 -0700175 *
176 * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
177 * by falling back to the last element in scrubrates[].
Doug Thompson2bc65412009-05-04 20:11:14 +0200178 */
Andrew Morton168bfee2012-10-23 14:09:39 -0700179 for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200180 /*
181 * skip scrub rates which aren't recommended
182 * (see F10 BKDG, F3x58)
183 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200184 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200185 continue;
186
187 if (scrubrates[i].bandwidth <= new_bw)
188 break;
Doug Thompson2bc65412009-05-04 20:11:14 +0200189 }
190
191 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200192
Borislav Petkov5980bb92011-01-07 16:26:49 +0100193 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200194
Borislav Petkov39094442010-11-24 19:52:09 +0100195 if (scrubval)
196 return scrubrates[i].bandwidth;
197
Doug Thompson2bc65412009-05-04 20:11:14 +0200198 return 0;
199}
200
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100201static int set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100204 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200205
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200206 if (pvt->fam == 0xf)
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100207 min_scrubrate = 0x0;
208
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200209 /* Erratum #505 */
210 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200211 f15h_select_dct(pvt, 0);
212
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100213 return __set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200214}
215
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100216static int get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200217{
218 struct amd64_pvt *pvt = mci->pvt_info;
219 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100220 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200221
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200222 /* Erratum #505 */
223 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200224 f15h_select_dct(pvt, 0);
225
Borislav Petkov5980bb92011-01-07 16:26:49 +0100226 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200227
228 scrubval = scrubval & 0x001F;
229
Roel Kluin926311f2010-01-11 20:58:21 +0100230 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200231 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100232 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200233 break;
234 }
235 }
Borislav Petkov39094442010-11-24 19:52:09 +0100236 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200237}
238
Doug Thompson67757632009-04-27 15:53:22 +0200239/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200240 * returns true if the SysAddr given by sys_addr matches the
241 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200242 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100243static bool base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, u8 nid)
Doug Thompson67757632009-04-27 15:53:22 +0200244{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200245 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200246
247 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
248 * all ones if the most significant implemented address bit is 1.
249 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
250 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
251 * Application Programming.
252 */
253 addr = sys_addr & 0x000000ffffffffffull;
254
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200255 return ((addr >= get_dram_base(pvt, nid)) &&
256 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200257}
258
259/*
260 * Attempt to map a SysAddr to a node. On success, return a pointer to the
261 * mem_ctl_info structure for the node that the SysAddr maps to.
262 *
263 * On failure, return NULL.
264 */
265static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
266 u64 sys_addr)
267{
268 struct amd64_pvt *pvt;
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800269 u8 node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200270 u32 intlv_en, bits;
271
272 /*
273 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
274 * 3.4.4.2) registers to map the SysAddr to a node ID.
275 */
276 pvt = mci->pvt_info;
277
278 /*
279 * The value of this field should be the same for all DRAM Base
280 * registers. Therefore we arbitrarily choose to read it from the
281 * register for node 0.
282 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200283 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200284
285 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200286 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100287 if (base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200288 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200289 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200290 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200291 }
292
Borislav Petkov72f158f2009-09-18 12:27:27 +0200293 if (unlikely((intlv_en != 0x01) &&
294 (intlv_en != 0x03) &&
295 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200296 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200297 return NULL;
298 }
299
300 bits = (((u32) sys_addr) >> 12) & intlv_en;
301
302 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200303 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200304 break; /* intlv_sel field matches */
305
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200306 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200307 goto err_no_match;
308 }
309
310 /* sanity test for sys_addr */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100311 if (unlikely(!base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200312 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
313 "range for node %d with node interleaving enabled.\n",
314 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200315 return NULL;
316 }
317
318found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100319 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200320
321err_no_match:
Joe Perches956b9ba2012-04-29 17:08:39 -0300322 edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
323 (unsigned long)sys_addr);
Doug Thompson67757632009-04-27 15:53:22 +0200324
325 return NULL;
326}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200327
328/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100329 * compute the CS base address of the @csrow on the DRAM controller @dct.
330 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200331 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100332static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
333 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200334{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100335 u64 csbase, csmask, base_bits, mask_bits;
336 u8 addr_shift;
337
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500338 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100339 csbase = pvt->csels[dct].csbases[csrow];
340 csmask = pvt->csels[dct].csmasks[csrow];
Chen, Gong10ef6b02013-10-18 14:29:07 -0700341 base_bits = GENMASK_ULL(31, 21) | GENMASK_ULL(15, 9);
342 mask_bits = GENMASK_ULL(29, 21) | GENMASK_ULL(15, 9);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100343 addr_shift = 4;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500344
345 /*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500346 * F16h and F15h, models 30h and later need two addr_shift values:
347 * 8 for high and 6 for low (cf. F16h BKDG).
348 */
349 } else if (pvt->fam == 0x16 ||
350 (pvt->fam == 0x15 && pvt->model >= 0x30)) {
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500351 csbase = pvt->csels[dct].csbases[csrow];
352 csmask = pvt->csels[dct].csmasks[csrow >> 1];
353
Chen, Gong10ef6b02013-10-18 14:29:07 -0700354 *base = (csbase & GENMASK_ULL(15, 5)) << 6;
355 *base |= (csbase & GENMASK_ULL(30, 19)) << 8;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500356
357 *mask = ~0ULL;
358 /* poke holes for the csmask */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700359 *mask &= ~((GENMASK_ULL(15, 5) << 6) |
360 (GENMASK_ULL(30, 19) << 8));
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500361
Chen, Gong10ef6b02013-10-18 14:29:07 -0700362 *mask |= (csmask & GENMASK_ULL(15, 5)) << 6;
363 *mask |= (csmask & GENMASK_ULL(30, 19)) << 8;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500364
365 return;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100366 } else {
367 csbase = pvt->csels[dct].csbases[csrow];
368 csmask = pvt->csels[dct].csmasks[csrow >> 1];
369 addr_shift = 8;
370
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200371 if (pvt->fam == 0x15)
Chen, Gong10ef6b02013-10-18 14:29:07 -0700372 base_bits = mask_bits =
373 GENMASK_ULL(30,19) | GENMASK_ULL(13,5);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100374 else
Chen, Gong10ef6b02013-10-18 14:29:07 -0700375 base_bits = mask_bits =
376 GENMASK_ULL(28,19) | GENMASK_ULL(13,5);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100377 }
378
379 *base = (csbase & base_bits) << addr_shift;
380
381 *mask = ~0ULL;
382 /* poke holes for the csmask */
383 *mask &= ~(mask_bits << addr_shift);
384 /* OR them in */
385 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200386}
387
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100388#define for_each_chip_select(i, dct, pvt) \
389 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200390
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100391#define chip_select_base(i, dct, pvt) \
392 pvt->csels[dct].csbases[i]
393
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100394#define for_each_chip_select_mask(i, dct, pvt) \
395 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200396
397/*
398 * @input_addr is an InputAddr associated with the node given by mci. Return the
399 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
400 */
401static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
402{
403 struct amd64_pvt *pvt;
404 int csrow;
405 u64 base, mask;
406
407 pvt = mci->pvt_info;
408
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100409 for_each_chip_select(csrow, 0, pvt) {
410 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200411 continue;
412
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100413 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
414
415 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200416
417 if ((input_addr & mask) == (base & mask)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300418 edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
419 (unsigned long)input_addr, csrow,
420 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200421
422 return csrow;
423 }
424 }
Joe Perches956b9ba2012-04-29 17:08:39 -0300425 edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
426 (unsigned long)input_addr, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200427
428 return -1;
429}
430
431/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200432 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
433 * for the node represented by mci. Info is passed back in *hole_base,
434 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
435 * info is invalid. Info may be invalid for either of the following reasons:
436 *
437 * - The revision of the node is not E or greater. In this case, the DRAM Hole
438 * Address Register does not exist.
439 *
440 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
441 * indicating that its contents are not valid.
442 *
443 * The values passed back in *hole_base, *hole_offset, and *hole_size are
444 * complete 32-bit values despite the fact that the bitfields in the DHAR
445 * only represent bits 31-24 of the base and offset values.
446 */
447int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
448 u64 *hole_offset, u64 *hole_size)
449{
450 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200451
452 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200453 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300454 edac_dbg(1, " revision %d for node %d does not support DHAR\n",
455 pvt->ext_model, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200456 return 1;
457 }
458
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100459 /* valid for Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200460 if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300461 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
Doug Thompsone2ce7252009-04-27 15:57:12 +0200462 return 1;
463 }
464
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100465 if (!dhar_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300466 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
467 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200468 return 1;
469 }
470
471 /* This node has Memory Hoisting */
472
473 /* +------------------+--------------------+--------------------+-----
474 * | memory | DRAM hole | relocated |
475 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
476 * | | | DRAM hole |
477 * | | | [0x100000000, |
478 * | | | (0x100000000+ |
479 * | | | (0xffffffff-x))] |
480 * +------------------+--------------------+--------------------+-----
481 *
482 * Above is a diagram of physical memory showing the DRAM hole and the
483 * relocated addresses from the DRAM hole. As shown, the DRAM hole
484 * starts at address x (the base address) and extends through address
485 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
486 * addresses in the hole so that they start at 0x100000000.
487 */
488
Borislav Petkov1f316772012-08-10 12:50:50 +0200489 *hole_base = dhar_base(pvt);
490 *hole_size = (1ULL << 32) - *hole_base;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200491
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200492 *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt)
493 : k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200494
Joe Perches956b9ba2012-04-29 17:08:39 -0300495 edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
496 pvt->mc_node_id, (unsigned long)*hole_base,
497 (unsigned long)*hole_offset, (unsigned long)*hole_size);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200498
499 return 0;
500}
501EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
502
Doug Thompson93c2df52009-05-04 20:46:50 +0200503/*
504 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
505 * assumed that sys_addr maps to the node given by mci.
506 *
507 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
508 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
509 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
510 * then it is also involved in translating a SysAddr to a DramAddr. Sections
511 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
512 * These parts of the documentation are unclear. I interpret them as follows:
513 *
514 * When node n receives a SysAddr, it processes the SysAddr as follows:
515 *
516 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
517 * Limit registers for node n. If the SysAddr is not within the range
518 * specified by the base and limit values, then node n ignores the Sysaddr
519 * (since it does not map to node n). Otherwise continue to step 2 below.
520 *
521 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
522 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
523 * the range of relocated addresses (starting at 0x100000000) from the DRAM
524 * hole. If not, skip to step 3 below. Else get the value of the
525 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
526 * offset defined by this value from the SysAddr.
527 *
528 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
529 * Base register for node n. To obtain the DramAddr, subtract the base
530 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
531 */
532static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
533{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200534 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200535 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
Borislav Petkov1f316772012-08-10 12:50:50 +0200536 int ret;
Doug Thompson93c2df52009-05-04 20:46:50 +0200537
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200538 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200539
540 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
541 &hole_size);
542 if (!ret) {
Borislav Petkov1f316772012-08-10 12:50:50 +0200543 if ((sys_addr >= (1ULL << 32)) &&
544 (sys_addr < ((1ULL << 32) + hole_size))) {
Doug Thompson93c2df52009-05-04 20:46:50 +0200545 /* use DHAR to translate SysAddr to DramAddr */
546 dram_addr = sys_addr - hole_offset;
547
Joe Perches956b9ba2012-04-29 17:08:39 -0300548 edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
549 (unsigned long)sys_addr,
550 (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200551
552 return dram_addr;
553 }
554 }
555
556 /*
557 * Translate the SysAddr to a DramAddr as shown near the start of
558 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
559 * only deals with 40-bit values. Therefore we discard bits 63-40 of
560 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
561 * discard are all 1s. Otherwise the bits we discard are all 0s. See
562 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
563 * Programmer's Manual Volume 1 Application Programming.
564 */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700565 dram_addr = (sys_addr & GENMASK_ULL(39, 0)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200566
Joe Perches956b9ba2012-04-29 17:08:39 -0300567 edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
568 (unsigned long)sys_addr, (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200569 return dram_addr;
570}
571
572/*
573 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
574 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
575 * for node interleaving.
576 */
577static int num_node_interleave_bits(unsigned intlv_en)
578{
579 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
580 int n;
581
582 BUG_ON(intlv_en > 7);
583 n = intlv_shift_table[intlv_en];
584 return n;
585}
586
587/* Translate the DramAddr given by @dram_addr to an InputAddr. */
588static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
589{
590 struct amd64_pvt *pvt;
591 int intlv_shift;
592 u64 input_addr;
593
594 pvt = mci->pvt_info;
595
596 /*
597 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
598 * concerning translating a DramAddr to an InputAddr.
599 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200600 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Chen, Gong10ef6b02013-10-18 14:29:07 -0700601 input_addr = ((dram_addr >> intlv_shift) & GENMASK_ULL(35, 12)) +
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100602 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200603
Joe Perches956b9ba2012-04-29 17:08:39 -0300604 edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
605 intlv_shift, (unsigned long)dram_addr,
606 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200607
608 return input_addr;
609}
610
611/*
612 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
613 * assumed that @sys_addr maps to the node given by mci.
614 */
615static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
616{
617 u64 input_addr;
618
619 input_addr =
620 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
621
Joe Perches956b9ba2012-04-29 17:08:39 -0300622 edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
623 (unsigned long)sys_addr, (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200624
625 return input_addr;
626}
627
Doug Thompson93c2df52009-05-04 20:46:50 +0200628/* Map the Error address to a PAGE and PAGE OFFSET. */
629static inline void error_address_to_page_and_offset(u64 error_address,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200630 struct err_info *err)
Doug Thompson93c2df52009-05-04 20:46:50 +0200631{
Borislav Petkov33ca0642012-08-30 18:01:36 +0200632 err->page = (u32) (error_address >> PAGE_SHIFT);
633 err->offset = ((u32) error_address) & ~PAGE_MASK;
Doug Thompson93c2df52009-05-04 20:46:50 +0200634}
635
636/*
637 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
638 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
639 * of a node that detected an ECC memory error. mci represents the node that
640 * the error address maps to (possibly different from the node that detected
641 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
642 * error.
643 */
644static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
645{
646 int csrow;
647
648 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
649
650 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200651 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
652 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200653 return csrow;
654}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200655
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100656static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200657
Doug Thompson2da11652009-04-27 16:09:09 +0200658/*
659 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
660 * are ECC capable.
661 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100662static unsigned long determine_edac_cap(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200663{
Borislav Petkovcb328502010-12-22 14:28:24 +0100664 u8 bit;
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400665 unsigned long edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200666
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200667 bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200668 ? 19
669 : 17;
670
Borislav Petkov584fcff2009-06-10 18:29:54 +0200671 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200672 edac_cap = EDAC_FLAG_SECDED;
673
674 return edac_cap;
675}
676
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100677static void debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200678
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100679static void debug_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan)
Borislav Petkov68798e12009-11-03 16:18:33 +0100680{
Joe Perches956b9ba2012-04-29 17:08:39 -0300681 edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
Borislav Petkov68798e12009-11-03 16:18:33 +0100682
Joe Perches956b9ba2012-04-29 17:08:39 -0300683 edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
684 (dclr & BIT(16)) ? "un" : "",
685 (dclr & BIT(19)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100686
Joe Perches956b9ba2012-04-29 17:08:39 -0300687 edac_dbg(1, " PAR/ERR parity: %s\n",
688 (dclr & BIT(8)) ? "enabled" : "disabled");
Borislav Petkov68798e12009-11-03 16:18:33 +0100689
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200690 if (pvt->fam == 0x10)
Joe Perches956b9ba2012-04-29 17:08:39 -0300691 edac_dbg(1, " DCT 128bit mode width: %s\n",
692 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100693
Joe Perches956b9ba2012-04-29 17:08:39 -0300694 edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
695 (dclr & BIT(12)) ? "yes" : "no",
696 (dclr & BIT(13)) ? "yes" : "no",
697 (dclr & BIT(14)) ? "yes" : "no",
698 (dclr & BIT(15)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100699}
700
Doug Thompson2da11652009-04-27 16:09:09 +0200701/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200702static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200703{
Joe Perches956b9ba2012-04-29 17:08:39 -0300704 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200705
Joe Perches956b9ba2012-04-29 17:08:39 -0300706 edac_dbg(1, " NB two channel DRAM capable: %s\n",
707 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100708
Joe Perches956b9ba2012-04-29 17:08:39 -0300709 edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
710 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
711 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100712
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100713 debug_dump_dramcfg_low(pvt, pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200714
Joe Perches956b9ba2012-04-29 17:08:39 -0300715 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200716
Joe Perches956b9ba2012-04-29 17:08:39 -0300717 edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
718 pvt->dhar, dhar_base(pvt),
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200719 (pvt->fam == 0xf) ? k8_dhar_offset(pvt)
720 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200721
Joe Perches956b9ba2012-04-29 17:08:39 -0300722 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200723
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100724 debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100725
Borislav Petkov8de1d912009-10-16 13:39:30 +0200726 /* everything below this point is Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200727 if (pvt->fam == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200728 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100729
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100730 debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200731
Borislav Petkova3b7db02011-01-19 20:35:12 +0100732 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100733
Borislav Petkov8de1d912009-10-16 13:39:30 +0200734 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100735 if (!dct_ganging_enabled(pvt))
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100736 debug_dump_dramcfg_low(pvt, pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200737}
738
Doug Thompson94be4bf2009-04-27 16:12:00 +0200739/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500740 * See BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200741 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100742static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200743{
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500744 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100745 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
746 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500747 } else if (pvt->fam == 0x15 && pvt->model >= 0x30) {
748 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4;
749 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200750 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100751 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
752 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200753 }
754}
755
756/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100757 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200758 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200759static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200760{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100761 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200762
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100763 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200764
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100765 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100766 int reg0 = DCSB0 + (cs * 4);
767 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100768 u32 *base0 = &pvt->csels[0].csbases[cs];
769 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200770
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100771 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300772 edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
773 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200774
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200775 if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100776 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200777
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100778 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300779 edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
780 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200781 }
782
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100783 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100784 int reg0 = DCSM0 + (cs * 4);
785 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100786 u32 *mask0 = &pvt->csels[0].csmasks[cs];
787 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200788
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100789 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300790 edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
791 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200792
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200793 if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100794 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200795
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100796 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300797 edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
798 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200799 }
800}
801
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100802static enum mem_type determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200803{
804 enum mem_type type;
805
Borislav Petkovcb328502010-12-22 14:28:24 +0100806 /* F15h supports only DDR3 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200807 if (pvt->fam >= 0x15)
Borislav Petkovcb328502010-12-22 14:28:24 +0100808 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200809 else if (pvt->fam == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100810 if (pvt->dchr0 & DDR3_MODE)
811 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
812 else
813 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200814 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200815 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
816 }
817
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200818 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200819
820 return type;
821}
822
Borislav Petkovcb328502010-12-22 14:28:24 +0100823/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200824static int k8_early_channel_count(struct amd64_pvt *pvt)
825{
Borislav Petkovcb328502010-12-22 14:28:24 +0100826 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200827
Borislav Petkov9f56da02010-10-01 19:44:53 +0200828 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200829 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100830 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200831 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200832 /* RevE and earlier */
833 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200834
835 /* not used */
836 pvt->dclr1 = 0;
837
838 return (flag) ? 2 : 1;
839}
840
Borislav Petkov70046622011-01-10 14:37:27 +0100841/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200842static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200843{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200844 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100845 u8 start_bit = 1;
846 u8 end_bit = 47;
847
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200848 if (pvt->fam == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100849 start_bit = 3;
850 end_bit = 39;
851 }
852
Chen, Gong10ef6b02013-10-18 14:29:07 -0700853 addr = m->addr & GENMASK_ULL(end_bit, start_bit);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200854
855 /*
856 * Erratum 637 workaround
857 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200858 if (pvt->fam == 0x15) {
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200859 struct amd64_pvt *pvt;
860 u64 cc6_base, tmp_addr;
861 u32 tmp;
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800862 u16 mce_nid;
863 u8 intlv_en;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200864
Chen, Gong10ef6b02013-10-18 14:29:07 -0700865 if ((addr & GENMASK_ULL(47, 24)) >> 24 != 0x00fdf7)
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200866 return addr;
867
868 mce_nid = amd_get_nb_id(m->extcpu);
869 pvt = mcis[mce_nid]->pvt_info;
870
871 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
872 intlv_en = tmp >> 21 & 0x7;
873
874 /* add [47:27] + 3 trailing bits */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700875 cc6_base = (tmp & GENMASK_ULL(20, 0)) << 3;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200876
877 /* reverse and add DramIntlvEn */
878 cc6_base |= intlv_en ^ 0x7;
879
880 /* pin at [47:24] */
881 cc6_base <<= 24;
882
883 if (!intlv_en)
Chen, Gong10ef6b02013-10-18 14:29:07 -0700884 return cc6_base | (addr & GENMASK_ULL(23, 0));
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200885
886 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
887
888 /* faster log2 */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700889 tmp_addr = (addr & GENMASK_ULL(23, 12)) << __fls(intlv_en + 1);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200890
891 /* OR DramIntlvSel into bits [14:12] */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700892 tmp_addr |= (tmp & GENMASK_ULL(23, 21)) >> 9;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200893
894 /* add remaining [11:0] bits from original MC4_ADDR */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700895 tmp_addr |= addr & GENMASK_ULL(11, 0);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200896
897 return cc6_base | tmp_addr;
898 }
899
900 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +0200901}
902
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800903static struct pci_dev *pci_get_related_function(unsigned int vendor,
904 unsigned int device,
905 struct pci_dev *related)
906{
907 struct pci_dev *dev = NULL;
908
909 while ((dev = pci_get_device(vendor, device, dev))) {
910 if (pci_domain_nr(dev->bus) == pci_domain_nr(related->bus) &&
911 (dev->bus->number == related->bus->number) &&
912 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
913 break;
914 }
915
916 return dev;
917}
918
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200919static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200920{
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800921 struct amd_northbridge *nb;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500922 struct pci_dev *f1 = NULL;
923 unsigned int pci_func;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100924 int off = range << 3;
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800925 u32 llim;
Doug Thompsonddff8762009-04-27 16:14:52 +0200926
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200927 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
928 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200929
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500930 if (pvt->fam == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200931 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200932
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200933 if (!dram_rw(pvt, range))
934 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200935
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200936 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
937 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100938
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800939 /* F15h: factor in CC6 save area by reading dst node's limit reg */
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500940 if (pvt->fam != 0x15)
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800941 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100942
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800943 nb = node_to_amd_nb(dram_dst_node(pvt, range));
944 if (WARN_ON(!nb))
945 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100946
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500947 pci_func = (pvt->model == 0x30) ? PCI_DEVICE_ID_AMD_15H_M30H_NB_F1
948 : PCI_DEVICE_ID_AMD_15H_NB_F1;
949
950 f1 = pci_get_related_function(nb->misc->vendor, pci_func, nb->misc);
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800951 if (WARN_ON(!f1))
952 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100953
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800954 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100955
Chen, Gong10ef6b02013-10-18 14:29:07 -0700956 pvt->ranges[range].lim.lo &= GENMASK_ULL(15, 0);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100957
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800958 /* {[39:27],111b} */
959 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
Borislav Petkovf08e4572011-03-21 20:45:06 +0100960
Chen, Gong10ef6b02013-10-18 14:29:07 -0700961 pvt->ranges[range].lim.hi &= GENMASK_ULL(7, 0);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100962
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800963 /* [47:40] */
964 pvt->ranges[range].lim.hi |= llim >> 13;
965
966 pci_dev_put(f1);
Doug Thompsonddff8762009-04-27 16:14:52 +0200967}
968
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100969static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200970 struct err_info *err)
Doug Thompsonddff8762009-04-27 16:14:52 +0200971{
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100972 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +0200973
Borislav Petkov33ca0642012-08-30 18:01:36 +0200974 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300975
976 /*
977 * Find out which node the error address belongs to. This may be
978 * different from the node that detected the error.
979 */
Borislav Petkov33ca0642012-08-30 18:01:36 +0200980 err->src_mci = find_mc_by_sys_addr(mci, sys_addr);
981 if (!err->src_mci) {
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300982 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
983 (unsigned long)sys_addr);
Borislav Petkov33ca0642012-08-30 18:01:36 +0200984 err->err_code = ERR_NODE;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300985 return;
986 }
987
988 /* Now map the sys_addr to a CSROW */
Borislav Petkov33ca0642012-08-30 18:01:36 +0200989 err->csrow = sys_addr_to_csrow(err->src_mci, sys_addr);
990 if (err->csrow < 0) {
991 err->err_code = ERR_CSROW;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -0300992 return;
993 }
994
Doug Thompsonddff8762009-04-27 16:14:52 +0200995 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100996 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkov33ca0642012-08-30 18:01:36 +0200997 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
998 if (err->channel < 0) {
Doug Thompsonddff8762009-04-27 16:14:52 +0200999 /*
1000 * Syndrome didn't map, so we don't know which of the
1001 * 2 DIMMs is in error. So we need to ID 'both' of them
1002 * as suspect.
1003 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001004 amd64_mc_warn(err->src_mci, "unknown syndrome 0x%04x - "
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001005 "possible error reporting race\n",
Borislav Petkov33ca0642012-08-30 18:01:36 +02001006 err->syndrome);
1007 err->err_code = ERR_CHANNEL;
Doug Thompsonddff8762009-04-27 16:14:52 +02001008 return;
1009 }
1010 } else {
1011 /*
1012 * non-chipkill ecc mode
1013 *
1014 * The k8 documentation is unclear about how to determine the
1015 * channel number when using non-chipkill memory. This method
1016 * was obtained from email communication with someone at AMD.
1017 * (Wish the email was placed in this comment - norsk)
1018 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001019 err->channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001020 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001021}
1022
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001023static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001024{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001025 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001026
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001027 if (i <= 2)
1028 shift = i;
1029 else if (!(i & 0x1))
1030 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001031 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001032 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001033
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001034 return 128 << (shift + !!dct_width);
1035}
1036
1037static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1038 unsigned cs_mode)
1039{
1040 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1041
1042 if (pvt->ext_model >= K8_REV_F) {
1043 WARN_ON(cs_mode > 11);
1044 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1045 }
1046 else if (pvt->ext_model >= K8_REV_D) {
Borislav Petkov11b0a312011-11-09 21:28:43 +01001047 unsigned diff;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001048 WARN_ON(cs_mode > 10);
1049
Borislav Petkov11b0a312011-11-09 21:28:43 +01001050 /*
1051 * the below calculation, besides trying to win an obfuscated C
1052 * contest, maps cs_mode values to DIMM chip select sizes. The
1053 * mappings are:
1054 *
1055 * cs_mode CS size (mb)
1056 * ======= ============
1057 * 0 32
1058 * 1 64
1059 * 2 128
1060 * 3 128
1061 * 4 256
1062 * 5 512
1063 * 6 256
1064 * 7 512
1065 * 8 1024
1066 * 9 1024
1067 * 10 2048
1068 *
1069 * Basically, it calculates a value with which to shift the
1070 * smallest CS size of 32MB.
1071 *
1072 * ddr[23]_cs_size have a similar purpose.
1073 */
1074 diff = cs_mode/3 + (unsigned)(cs_mode > 5);
1075
1076 return 32 << (cs_mode - diff);
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001077 }
1078 else {
1079 WARN_ON(cs_mode > 6);
1080 return 32 << cs_mode;
1081 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001082}
1083
Doug Thompson1afd3c92009-04-27 16:16:50 +02001084/*
1085 * Get the number of DCT channels in use.
1086 *
1087 * Return:
1088 * number of Memory Channels in operation
1089 * Pass back:
1090 * contents of the DCL0_LOW register
1091 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001092static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001093{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001094 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001095
Borislav Petkov7d20d142011-01-07 17:58:04 +01001096 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001097 if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001098 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001099
1100 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001101 * Need to check if in unganged mode: In such, there are 2 channels,
1102 * but they are not in 128 bit mode and thus the above 'dclr0' status
1103 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001104 *
1105 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1106 * their CSEnable bit on. If so, then SINGLE DIMM case.
1107 */
Joe Perches956b9ba2012-04-29 17:08:39 -03001108 edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001109
1110 /*
1111 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1112 * is more than just one DIMM present in unganged mode. Need to check
1113 * both controllers since DIMMs can be placed in either one.
1114 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001115 for (i = 0; i < 2; i++) {
1116 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001117
Wan Wei57a30852009-08-07 17:04:49 +02001118 for (j = 0; j < 4; j++) {
1119 if (DBAM_DIMM(j, dbam) > 0) {
1120 channels++;
1121 break;
1122 }
1123 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001124 }
1125
Borislav Petkovd16149e2009-10-16 19:55:49 +02001126 if (channels > 2)
1127 channels = 2;
1128
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001129 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001130
1131 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001132}
1133
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001134static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001135{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001136 unsigned shift = 0;
1137 int cs_size = 0;
1138
1139 if (i == 0 || i == 3 || i == 4)
1140 cs_size = -1;
1141 else if (i <= 2)
1142 shift = i;
1143 else if (i == 12)
1144 shift = 7;
1145 else if (!(i & 0x1))
1146 shift = i >> 1;
1147 else
1148 shift = (i + 1) >> 1;
1149
1150 if (cs_size != -1)
1151 cs_size = (128 * (1 << !!dct_width)) << shift;
1152
1153 return cs_size;
1154}
1155
1156static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1157 unsigned cs_mode)
1158{
1159 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1160
1161 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001162
1163 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001164 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001165 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001166 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1167}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001168
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001169/*
1170 * F15h supports only 64bit DCT interfaces
1171 */
1172static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1173 unsigned cs_mode)
1174{
1175 WARN_ON(cs_mode > 12);
1176
1177 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001178}
1179
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001180/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001181 * F16h and F15h model 30h have only limited cs_modes.
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001182 */
1183static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1184 unsigned cs_mode)
1185{
1186 WARN_ON(cs_mode > 12);
1187
1188 if (cs_mode == 6 || cs_mode == 8 ||
1189 cs_mode == 9 || cs_mode == 12)
1190 return -1;
1191 else
1192 return ddr3_cs_size(cs_mode, false);
1193}
1194
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001195static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001196{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001197
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001198 if (pvt->fam == 0xf)
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001199 return;
1200
Borislav Petkov78da1212010-12-22 19:31:45 +01001201 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03001202 edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1203 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001204
Joe Perches956b9ba2012-04-29 17:08:39 -03001205 edac_dbg(0, " DCTs operate in %s mode\n",
1206 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001207
Borislav Petkov72381bd2009-10-09 19:14:43 +02001208 if (!dct_ganging_enabled(pvt))
Joe Perches956b9ba2012-04-29 17:08:39 -03001209 edac_dbg(0, " Address range split per DCT: %s\n",
1210 (dct_high_range_enabled(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001211
Joe Perches956b9ba2012-04-29 17:08:39 -03001212 edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
1213 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1214 (dct_memory_cleared(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001215
Joe Perches956b9ba2012-04-29 17:08:39 -03001216 edac_dbg(0, " channel interleave: %s, "
1217 "interleave bits selector: 0x%x\n",
1218 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
1219 dct_sel_interleave_addr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001220 }
1221
Borislav Petkov78da1212010-12-22 19:31:45 +01001222 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001223}
1224
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001225/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001226 * Determine channel (DCT) based on the interleaving mode (see F15h M30h BKDG,
1227 * 2.10.12 Memory Interleaving Modes).
1228 */
1229static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1230 u8 intlv_en, int num_dcts_intlv,
1231 u32 dct_sel)
1232{
1233 u8 channel = 0;
1234 u8 select;
1235
1236 if (!(intlv_en))
1237 return (u8)(dct_sel);
1238
1239 if (num_dcts_intlv == 2) {
1240 select = (sys_addr >> 8) & 0x3;
1241 channel = select ? 0x3 : 0;
1242 } else if (num_dcts_intlv == 4)
1243 channel = (sys_addr >> 8) & 0x7;
1244
1245 return channel;
1246}
1247
1248/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001249 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001250 * Interleaving Modes.
1251 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001252static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001253 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001254{
Borislav Petkov151fa712011-02-21 19:33:10 +01001255 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001256
1257 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001258 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001259
Borislav Petkov229a7a12010-12-09 18:57:54 +01001260 if (hi_range_sel)
1261 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001262
Borislav Petkov229a7a12010-12-09 18:57:54 +01001263 /*
1264 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1265 */
1266 if (dct_interleave_enabled(pvt)) {
1267 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001268
Borislav Petkov229a7a12010-12-09 18:57:54 +01001269 /* return DCT select function: 0=DCT0, 1=DCT1 */
1270 if (!intlv_addr)
1271 return sys_addr >> 6 & 1;
1272
1273 if (intlv_addr & 0x2) {
1274 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1275 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1276
1277 return ((sys_addr >> shift) & 1) ^ temp;
1278 }
1279
1280 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1281 }
1282
1283 if (dct_high_range_enabled(pvt))
1284 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001285
1286 return 0;
1287}
1288
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001289/* Convert the sys_addr to the normalized DCT address */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001290static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001291 u64 sys_addr, bool hi_rng,
1292 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001293{
1294 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001295 u64 dram_base = get_dram_base(pvt, range);
1296 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001297 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001298
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001299 if (hi_rng) {
1300 /*
1301 * if
1302 * base address of high range is below 4Gb
1303 * (bits [47:27] at [31:11])
1304 * DRAM address space on this DCT is hoisted above 4Gb &&
1305 * sys_addr > 4Gb
1306 *
1307 * remove hole offset from sys_addr
1308 * else
1309 * remove high range offset from sys_addr
1310 */
1311 if ((!(dct_sel_base_addr >> 16) ||
1312 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001313 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001314 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001315 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001316 else
1317 chan_off = dct_sel_base_off;
1318 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001319 /*
1320 * if
1321 * we have a valid hole &&
1322 * sys_addr > 4Gb
1323 *
1324 * remove hole
1325 * else
1326 * remove dram base to normalize to DCT address
1327 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001328 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001329 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001330 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001331 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001332 }
1333
Chen, Gong10ef6b02013-10-18 14:29:07 -07001334 return (sys_addr & GENMASK_ULL(47,6)) - (chan_off & GENMASK_ULL(47,23));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001335}
1336
Doug Thompson6163b5d2009-04-27 16:20:17 +02001337/*
1338 * checks if the csrow passed in is marked as SPARED, if so returns the new
1339 * spare row
1340 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001341static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001342{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001343 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001344
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001345 if (online_spare_swap_done(pvt, dct) &&
1346 csrow == online_spare_bad_dramcs(pvt, dct)) {
1347
1348 for_each_chip_select(tmp_cs, dct, pvt) {
1349 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1350 csrow = tmp_cs;
1351 break;
1352 }
1353 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001354 }
1355 return csrow;
1356}
1357
1358/*
1359 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1360 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1361 *
1362 * Return:
1363 * -EINVAL: NOT FOUND
1364 * 0..csrow = Chip-Select Row
1365 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001366static int f1x_lookup_addr_in_dct(u64 in_addr, u8 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001367{
1368 struct mem_ctl_info *mci;
1369 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001370 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001371 int cs_found = -EINVAL;
1372 int csrow;
1373
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001374 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001375 if (!mci)
1376 return cs_found;
1377
1378 pvt = mci->pvt_info;
1379
Joe Perches956b9ba2012-04-29 17:08:39 -03001380 edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001381
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001382 for_each_chip_select(csrow, dct, pvt) {
1383 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001384 continue;
1385
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001386 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001387
Joe Perches956b9ba2012-04-29 17:08:39 -03001388 edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1389 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001390
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001391 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001392
Joe Perches956b9ba2012-04-29 17:08:39 -03001393 edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
1394 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001395
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001396 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001397 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
1398 cs_found = csrow;
1399 break;
1400 }
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001401 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001402
Joe Perches956b9ba2012-04-29 17:08:39 -03001403 edac_dbg(1, " MATCH csrow=%d\n", cs_found);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001404 break;
1405 }
1406 }
1407 return cs_found;
1408}
1409
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001410/*
1411 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1412 * swapped with a region located at the bottom of memory so that the GPU can use
1413 * the interleaved region and thus two channels.
1414 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001415static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001416{
1417 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1418
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001419 if (pvt->fam == 0x10) {
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001420 /* only revC3 and revE have that feature */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001421 if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3))
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001422 return sys_addr;
1423 }
1424
1425 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1426
1427 if (!(swap_reg & 0x1))
1428 return sys_addr;
1429
1430 swap_base = (swap_reg >> 3) & 0x7f;
1431 swap_limit = (swap_reg >> 11) & 0x7f;
1432 rgn_size = (swap_reg >> 20) & 0x7f;
1433 tmp_addr = sys_addr >> 27;
1434
1435 if (!(sys_addr >> 34) &&
1436 (((tmp_addr >= swap_base) &&
1437 (tmp_addr <= swap_limit)) ||
1438 (tmp_addr < rgn_size)))
1439 return sys_addr ^ (u64)swap_base << 27;
1440
1441 return sys_addr;
1442}
1443
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001444/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001445static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001446 u64 sys_addr, int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001447{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001448 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001449 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001450 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001451 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001452 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001453
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001454 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001455 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001456 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001457
Joe Perches956b9ba2012-04-29 17:08:39 -03001458 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1459 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001460
Borislav Petkov355fba62011-01-17 13:03:26 +01001461 if (dhar_valid(pvt) &&
1462 dhar_base(pvt) <= sys_addr &&
1463 sys_addr < BIT_64(32)) {
1464 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1465 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001466 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001467 }
1468
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001469 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001470 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001471
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001472 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001473
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001474 dct_sel_base = dct_sel_baseaddr(pvt);
1475
1476 /*
1477 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1478 * select between DCT0 and DCT1.
1479 */
1480 if (dct_high_range_enabled(pvt) &&
1481 !dct_ganging_enabled(pvt) &&
1482 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001483 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001484
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001485 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001486
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001487 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001488 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001489
Borislav Petkove2f79db2011-01-13 14:57:34 +01001490 /* Remove node interleaving, see F1x120 */
1491 if (intlv_en)
1492 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1493 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001494
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001495 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001496 if (dct_interleave_enabled(pvt) &&
1497 !dct_high_range_enabled(pvt) &&
1498 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001499
1500 if (dct_sel_interleave_addr(pvt) != 1) {
1501 if (dct_sel_interleave_addr(pvt) == 0x3)
1502 /* hash 9 */
1503 chan_addr = ((chan_addr >> 10) << 9) |
1504 (chan_addr & 0x1ff);
1505 else
1506 /* A[6] or hash 6 */
1507 chan_addr = ((chan_addr >> 7) << 6) |
1508 (chan_addr & 0x3f);
1509 } else
1510 /* A[12] */
1511 chan_addr = ((chan_addr >> 13) << 12) |
1512 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001513 }
1514
Joe Perches956b9ba2012-04-29 17:08:39 -03001515 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001516
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001517 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001518
Borislav Petkov33ca0642012-08-30 18:01:36 +02001519 if (cs_found >= 0)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001520 *chan_sel = channel;
Borislav Petkov33ca0642012-08-30 18:01:36 +02001521
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001522 return cs_found;
1523}
1524
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001525static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
1526 u64 sys_addr, int *chan_sel)
1527{
1528 int cs_found = -EINVAL;
1529 int num_dcts_intlv = 0;
1530 u64 chan_addr, chan_offset;
1531 u64 dct_base, dct_limit;
1532 u32 dct_cont_base_reg, dct_cont_limit_reg, tmp;
1533 u8 channel, alias_channel, leg_mmio_hole, dct_sel, dct_offset_en;
1534
1535 u64 dhar_offset = f10_dhar_offset(pvt);
1536 u8 intlv_addr = dct_sel_interleave_addr(pvt);
1537 u8 node_id = dram_dst_node(pvt, range);
1538 u8 intlv_en = dram_intlv_en(pvt, range);
1539
1540 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg);
1541 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg);
1542
1543 dct_offset_en = (u8) ((dct_cont_base_reg >> 3) & BIT(0));
1544 dct_sel = (u8) ((dct_cont_base_reg >> 4) & 0x7);
1545
1546 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1547 range, sys_addr, get_dram_limit(pvt, range));
1548
1549 if (!(get_dram_base(pvt, range) <= sys_addr) &&
1550 !(get_dram_limit(pvt, range) >= sys_addr))
1551 return -EINVAL;
1552
1553 if (dhar_valid(pvt) &&
1554 dhar_base(pvt) <= sys_addr &&
1555 sys_addr < BIT_64(32)) {
1556 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1557 sys_addr);
1558 return -EINVAL;
1559 }
1560
1561 /* Verify sys_addr is within DCT Range. */
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001562 dct_base = (u64) dct_sel_baseaddr(pvt);
1563 dct_limit = (dct_cont_limit_reg >> 11) & 0x1FFF;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001564
1565 if (!(dct_cont_base_reg & BIT(0)) &&
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001566 !(dct_base <= (sys_addr >> 27) &&
1567 dct_limit >= (sys_addr >> 27)))
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001568 return -EINVAL;
1569
1570 /* Verify number of dct's that participate in channel interleaving. */
1571 num_dcts_intlv = (int) hweight8(intlv_en);
1572
1573 if (!(num_dcts_intlv % 2 == 0) || (num_dcts_intlv > 4))
1574 return -EINVAL;
1575
1576 channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en,
1577 num_dcts_intlv, dct_sel);
1578
1579 /* Verify we stay within the MAX number of channels allowed */
Aravind Gopalakrishnan7f3f5242013-12-04 11:40:11 -06001580 if (channel > 3)
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001581 return -EINVAL;
1582
1583 leg_mmio_hole = (u8) (dct_cont_base_reg >> 1 & BIT(0));
1584
1585 /* Get normalized DCT addr */
1586 if (leg_mmio_hole && (sys_addr >= BIT_64(32)))
1587 chan_offset = dhar_offset;
1588 else
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001589 chan_offset = dct_base << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001590
1591 chan_addr = sys_addr - chan_offset;
1592
1593 /* remove channel interleave */
1594 if (num_dcts_intlv == 2) {
1595 if (intlv_addr == 0x4)
1596 chan_addr = ((chan_addr >> 9) << 8) |
1597 (chan_addr & 0xff);
1598 else if (intlv_addr == 0x5)
1599 chan_addr = ((chan_addr >> 10) << 9) |
1600 (chan_addr & 0x1ff);
1601 else
1602 return -EINVAL;
1603
1604 } else if (num_dcts_intlv == 4) {
1605 if (intlv_addr == 0x4)
1606 chan_addr = ((chan_addr >> 10) << 8) |
1607 (chan_addr & 0xff);
1608 else if (intlv_addr == 0x5)
1609 chan_addr = ((chan_addr >> 11) << 9) |
1610 (chan_addr & 0x1ff);
1611 else
1612 return -EINVAL;
1613 }
1614
1615 if (dct_offset_en) {
1616 amd64_read_pci_cfg(pvt->F1,
1617 DRAM_CONT_HIGH_OFF + (int) channel * 4,
1618 &tmp);
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001619 chan_addr += (u64) ((tmp >> 11) & 0xfff) << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001620 }
1621
1622 f15h_select_dct(pvt, channel);
1623
1624 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
1625
1626 /*
1627 * Find Chip select:
1628 * if channel = 3, then alias it to 1. This is because, in F15 M30h,
1629 * there is support for 4 DCT's, but only 2 are currently functional.
1630 * They are DCT0 and DCT3. But we have read all registers of DCT3 into
1631 * pvt->csels[1]. So we need to use '1' here to get correct info.
1632 * Refer F15 M30h BKDG Section 2.10 and 2.10.3 for clarifications.
1633 */
1634 alias_channel = (channel == 3) ? 1 : channel;
1635
1636 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, alias_channel);
1637
1638 if (cs_found >= 0)
1639 *chan_sel = alias_channel;
1640
1641 return cs_found;
1642}
1643
1644static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt,
1645 u64 sys_addr,
1646 int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001647{
Borislav Petkove7613592011-02-21 19:49:01 +01001648 int cs_found = -EINVAL;
1649 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001650
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001651 for (range = 0; range < DRAM_RANGES; range++) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001652 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001653 continue;
1654
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001655 if (pvt->fam == 0x15 && pvt->model >= 0x30)
1656 cs_found = f15_m30h_match_to_this_node(pvt, range,
1657 sys_addr,
1658 chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001659
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001660 else if ((get_dram_base(pvt, range) <= sys_addr) &&
1661 (get_dram_limit(pvt, range) >= sys_addr)) {
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001662 cs_found = f1x_match_to_this_node(pvt, range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001663 sys_addr, chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001664 if (cs_found >= 0)
1665 break;
1666 }
1667 }
1668 return cs_found;
1669}
1670
1671/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001672 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1673 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001674 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001675 * The @sys_addr is usually an error address received from the hardware
1676 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001677 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001678static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001679 struct err_info *err)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001680{
1681 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001682
Borislav Petkov33ca0642012-08-30 18:01:36 +02001683 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001684
Borislav Petkov33ca0642012-08-30 18:01:36 +02001685 err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel);
1686 if (err->csrow < 0) {
1687 err->err_code = ERR_CSROW;
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001688 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001689 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001690
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001691 /*
1692 * We need the syndromes for channel detection only when we're
1693 * ganged. Otherwise @chan should already contain the channel at
1694 * this point.
1695 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001696 if (dct_ganging_enabled(pvt))
Borislav Petkov33ca0642012-08-30 18:01:36 +02001697 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001698}
1699
1700/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001701 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001702 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001703 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01001704static void debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001705{
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001706 int dimm, size0, size1;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001707 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1708 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001709
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001710 if (pvt->fam == 0xf) {
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001711 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001712 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001713 return;
1714 else
1715 WARN_ON(ctrl != 0);
1716 }
1717
Borislav Petkov4d796362011-02-03 15:59:57 +01001718 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001719 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1720 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001721
Joe Perches956b9ba2012-04-29 17:08:39 -03001722 edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1723 ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001724
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001725 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1726
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001727 /* Dump memory sizes for DIMM and its CSROWs */
1728 for (dimm = 0; dimm < 4; dimm++) {
1729
1730 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001731 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001732 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1733 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001734
1735 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001736 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001737 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1738 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001739
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001740 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001741 dimm * 2, size0,
1742 dimm * 2 + 1, size1);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001743 }
1744}
1745
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01001746static struct amd64_family_type family_types[] = {
Doug Thompson4d376072009-04-27 16:25:05 +02001747 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001748 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001749 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1750 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001751 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001752 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001753 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1754 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001755 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001756 }
1757 },
1758 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001759 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001760 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1761 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001762 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001763 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001764 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001765 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001766 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1767 }
1768 },
1769 [F15_CPUS] = {
1770 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001771 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1772 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001773 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001774 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001775 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001776 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001777 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001778 }
1779 },
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001780 [F15_M30H_CPUS] = {
1781 .ctl_name = "F15h_M30h",
1782 .f1_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1,
1783 .f3_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F3,
1784 .ops = {
1785 .early_channel_count = f1x_early_channel_count,
1786 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1787 .dbam_to_cs = f16_dbam_to_chip_select,
1788 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
1789 }
1790 },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001791 [F16_CPUS] = {
1792 .ctl_name = "F16h",
1793 .f1_id = PCI_DEVICE_ID_AMD_16H_NB_F1,
1794 .f3_id = PCI_DEVICE_ID_AMD_16H_NB_F3,
1795 .ops = {
1796 .early_channel_count = f1x_early_channel_count,
1797 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1798 .dbam_to_cs = f16_dbam_to_chip_select,
1799 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1800 }
1801 },
Doug Thompson4d376072009-04-27 16:25:05 +02001802};
1803
Doug Thompsonb1289d62009-04-27 16:37:05 +02001804/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001805 * These are tables of eigenvectors (one per line) which can be used for the
1806 * construction of the syndrome tables. The modified syndrome search algorithm
1807 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001808 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001809 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001810 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001811static const u16 x4_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001812 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1813 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1814 0x0001, 0x0002, 0x0004, 0x0008,
1815 0x1013, 0x3032, 0x4044, 0x8088,
1816 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1817 0x4857, 0xc4fe, 0x13cc, 0x3288,
1818 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1819 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1820 0x15c1, 0x2a42, 0x89ac, 0x4758,
1821 0x2b03, 0x1602, 0x4f0c, 0xca08,
1822 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1823 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1824 0x2b87, 0x164e, 0x642c, 0xdc18,
1825 0x40b9, 0x80de, 0x1094, 0x20e8,
1826 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1827 0x11c1, 0x2242, 0x84ac, 0x4c58,
1828 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1829 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1830 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1831 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1832 0x16b3, 0x3d62, 0x4f34, 0x8518,
1833 0x1e2f, 0x391a, 0x5cac, 0xf858,
1834 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1835 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1836 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1837 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1838 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1839 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1840 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1841 0x185d, 0x2ca6, 0x7914, 0x9e28,
1842 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1843 0x4199, 0x82ee, 0x19f4, 0x2e58,
1844 0x4807, 0xc40e, 0x130c, 0x3208,
1845 0x1905, 0x2e0a, 0x5804, 0xac08,
1846 0x213f, 0x132a, 0xadfc, 0x5ba8,
1847 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001848};
1849
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001850static const u16 x8_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001851 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1852 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1853 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1854 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1855 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1856 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1857 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1858 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1859 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1860 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1861 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1862 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1863 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1864 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1865 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1866 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1867 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1868 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1869 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1870};
1871
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001872static int decode_syndrome(u16 syndrome, const u16 *vectors, unsigned num_vecs,
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001873 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001874{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001875 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001876
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001877 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1878 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001879 unsigned v_idx = err_sym * v_dim;
1880 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001881
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001882 /* walk over all 16 bits of the syndrome */
1883 for (i = 1; i < (1U << 16); i <<= 1) {
1884
1885 /* if bit is set in that eigenvector... */
1886 if (v_idx < v_end && vectors[v_idx] & i) {
1887 u16 ev_comp = vectors[v_idx++];
1888
1889 /* ... and bit set in the modified syndrome, */
1890 if (s & i) {
1891 /* remove it. */
1892 s ^= ev_comp;
1893
1894 if (!s)
1895 return err_sym;
1896 }
1897
1898 } else if (s & i)
1899 /* can't get to zero, move to next symbol */
1900 break;
1901 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001902 }
1903
Joe Perches956b9ba2012-04-29 17:08:39 -03001904 edac_dbg(0, "syndrome(%x) not found\n", syndrome);
Doug Thompsonb1289d62009-04-27 16:37:05 +02001905 return -1;
1906}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001907
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001908static int map_err_sym_to_channel(int err_sym, int sym_size)
1909{
1910 if (sym_size == 4)
1911 switch (err_sym) {
1912 case 0x20:
1913 case 0x21:
1914 return 0;
1915 break;
1916 case 0x22:
1917 case 0x23:
1918 return 1;
1919 break;
1920 default:
1921 return err_sym >> 4;
1922 break;
1923 }
1924 /* x8 symbols */
1925 else
1926 switch (err_sym) {
1927 /* imaginary bits not in a DIMM */
1928 case 0x10:
1929 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1930 err_sym);
1931 return -1;
1932 break;
1933
1934 case 0x11:
1935 return 0;
1936 break;
1937 case 0x12:
1938 return 1;
1939 break;
1940 default:
1941 return err_sym >> 3;
1942 break;
1943 }
1944 return -1;
1945}
1946
1947static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1948{
1949 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001950 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001951
Borislav Petkova3b7db02011-01-19 20:35:12 +01001952 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001953 err_sym = decode_syndrome(syndrome, x8_vectors,
1954 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001955 pvt->ecc_sym_sz);
1956 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001957 err_sym = decode_syndrome(syndrome, x4_vectors,
1958 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001959 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001960 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001961 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001962 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001963 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001964
Borislav Petkova3b7db02011-01-19 20:35:12 +01001965 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001966}
1967
Borislav Petkov33ca0642012-08-30 18:01:36 +02001968static void __log_bus_error(struct mem_ctl_info *mci, struct err_info *err,
1969 u8 ecc_type)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001970{
Borislav Petkov33ca0642012-08-30 18:01:36 +02001971 enum hw_event_mc_err_type err_type;
1972 const char *string;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001973
Borislav Petkov33ca0642012-08-30 18:01:36 +02001974 if (ecc_type == 2)
1975 err_type = HW_EVENT_ERR_CORRECTED;
1976 else if (ecc_type == 1)
1977 err_type = HW_EVENT_ERR_UNCORRECTED;
1978 else {
1979 WARN(1, "Something is rotten in the state of Denmark.\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001980 return;
1981 }
1982
Borislav Petkov33ca0642012-08-30 18:01:36 +02001983 switch (err->err_code) {
1984 case DECODE_OK:
1985 string = "";
1986 break;
1987 case ERR_NODE:
1988 string = "Failed to map error addr to a node";
1989 break;
1990 case ERR_CSROW:
1991 string = "Failed to map error addr to a csrow";
1992 break;
1993 case ERR_CHANNEL:
1994 string = "unknown syndrome - possible error reporting race";
1995 break;
1996 default:
1997 string = "WTF error";
1998 break;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001999 }
Borislav Petkov33ca0642012-08-30 18:01:36 +02002000
2001 edac_mc_handle_error(err_type, mci, 1,
2002 err->page, err->offset, err->syndrome,
2003 err->csrow, err->channel, -1,
2004 string, "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002005}
2006
Borislav Petkovdf781d02013-12-15 17:29:44 +01002007static inline void decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002008{
Borislav Petkovdf781d02013-12-15 17:29:44 +01002009 struct mem_ctl_info *mci = mcis[node_id];
Borislav Petkov33ca0642012-08-30 18:01:36 +02002010 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002011 u8 ecc_type = (m->status >> 45) & 0x3;
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002012 u8 xec = XEC(m->status, 0x1f);
2013 u16 ec = EC(m->status);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002014 u64 sys_addr;
2015 struct err_info err;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002016
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002017 /* Bail out early if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01002018 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02002019 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002020
Borislav Petkovecaf5602009-07-23 16:32:01 +02002021 /* Do only ECC errors */
2022 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002023 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002024
Borislav Petkov33ca0642012-08-30 18:01:36 +02002025 memset(&err, 0, sizeof(err));
2026
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002027 sys_addr = get_error_address(pvt, m);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002028
Borislav Petkovecaf5602009-07-23 16:32:01 +02002029 if (ecc_type == 2)
Borislav Petkov33ca0642012-08-30 18:01:36 +02002030 err.syndrome = extract_syndrome(m->status);
2031
2032 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err);
2033
2034 __log_bus_error(mci, &err, ecc_type);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002035}
2036
Doug Thompson0ec449e2009-04-27 19:41:25 +02002037/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002038 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002039 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02002040 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002041static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002042{
Doug Thompson0ec449e2009-04-27 19:41:25 +02002043 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002044 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
2045 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002046 amd64_err("error address map device not found: "
2047 "vendor %x device 0x%x (broken BIOS?)\n",
2048 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002049 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002050 }
2051
2052 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002053 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
2054 if (!pvt->F3) {
2055 pci_dev_put(pvt->F1);
2056 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002057
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002058 amd64_err("error F3 device not found: "
2059 "vendor %x device 0x%x (broken BIOS?)\n",
2060 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002061
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002062 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002063 }
Joe Perches956b9ba2012-04-29 17:08:39 -03002064 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
2065 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
2066 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002067
2068 return 0;
2069}
2070
Borislav Petkov360b7f32010-10-15 19:25:38 +02002071static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002072{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002073 pci_dev_put(pvt->F1);
2074 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002075}
2076
2077/*
2078 * Retrieve the hardware registers of the memory controller (this includes the
2079 * 'Address Map' and 'Misc' device regs)
2080 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002081static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002082{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002083 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002085 u32 tmp;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002086
2087 /*
2088 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2089 * those are Read-As-Zero
2090 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002091 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
Joe Perches956b9ba2012-04-29 17:08:39 -03002092 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002093
2094 /* check first whether TOP_MEM2 is enabled */
2095 rdmsrl(MSR_K8_SYSCFG, msr_val);
2096 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002097 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
Joe Perches956b9ba2012-04-29 17:08:39 -03002098 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002099 } else
Joe Perches956b9ba2012-04-29 17:08:39 -03002100 edac_dbg(0, " TOP_MEM2 disabled\n");
Doug Thompson0ec449e2009-04-27 19:41:25 +02002101
Borislav Petkov5980bb92011-01-07 16:26:49 +01002102 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002104 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002105
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002106 for (range = 0; range < DRAM_RANGES; range++) {
2107 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002108
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002109 /* read settings for this DRAM range */
2110 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002111
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002112 rw = dram_rw(pvt, range);
2113 if (!rw)
2114 continue;
2115
Joe Perches956b9ba2012-04-29 17:08:39 -03002116 edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2117 range,
2118 get_dram_base(pvt, range),
2119 get_dram_limit(pvt, range));
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002120
Joe Perches956b9ba2012-04-29 17:08:39 -03002121 edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2122 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2123 (rw & 0x1) ? "R" : "-",
2124 (rw & 0x2) ? "W" : "-",
2125 dram_intlv_sel(pvt, range),
2126 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002127 }
2128
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002129 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002130
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002131 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002132 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002133
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002134 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002135
Borislav Petkovcb328502010-12-22 14:28:24 +01002136 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2137 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002138
Borislav Petkov78da1212010-12-22 19:31:45 +01002139 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002140 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2141 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002142 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002143
Borislav Petkova3b7db02011-01-19 20:35:12 +01002144 pvt->ecc_sym_sz = 4;
2145
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002146 if (pvt->fam >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002147 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002148 if (pvt->fam != 0x16)
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002149 /* F16h has only DCT0 */
2150 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002151
2152 /* F10h, revD and later can do x8 ECC too */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002153 if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25))
Borislav Petkova3b7db02011-01-19 20:35:12 +01002154 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002155 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002156 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002157}
2158
2159/*
2160 * NOTE: CPU Revision Dependent code
2161 *
2162 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002163 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002164 * k8 private pointer to -->
2165 * DRAM Bank Address mapping register
2166 * node_id
2167 * DCL register where dual_channel_active is
2168 *
2169 * The DBAM register consists of 4 sets of 4 bits each definitions:
2170 *
2171 * Bits: CSROWs
2172 * 0-3 CSROWs 0 and 1
2173 * 4-7 CSROWs 2 and 3
2174 * 8-11 CSROWs 4 and 5
2175 * 12-15 CSROWs 6 and 7
2176 *
2177 * Values range from: 0 to 15
2178 * The meaning of the values depends on CPU revision and dual-channel state,
2179 * see relevant BKDG more info.
2180 *
2181 * The memory controller provides for total of only 8 CSROWs in its current
2182 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2183 * single channel or two (2) DIMMs in dual channel mode.
2184 *
2185 * The following code logic collapses the various tables for CSROW based on CPU
2186 * revision.
2187 *
2188 * Returns:
2189 * The number of PAGE_SIZE pages on the specified CSROW number it
2190 * encompasses
2191 *
2192 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002193static u32 get_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002194{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002195 u32 cs_mode, nr_pages;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002196 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002197
Borislav Petkov10de6492012-09-12 19:00:38 +02002198
Doug Thompson0ec449e2009-04-27 19:41:25 +02002199 /*
2200 * The math on this doesn't look right on the surface because x/2*4 can
2201 * be simplified to x*2 but this expression makes use of the fact that
2202 * it is integral math where 1/2=0. This intermediate value becomes the
2203 * number of bits to shift the DBAM register to extract the proper CSROW
2204 * field.
2205 */
Borislav Petkov0a5dfc32012-09-12 18:16:01 +02002206 cs_mode = DBAM_DIMM(csrow_nr / 2, dbam);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002207
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002208 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002209
Borislav Petkov10de6492012-09-12 19:00:38 +02002210 edac_dbg(0, "csrow: %d, channel: %d, DBAM idx: %d\n",
2211 csrow_nr, dct, cs_mode);
2212 edac_dbg(0, "nr_pages/channel: %u\n", nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002213
2214 return nr_pages;
2215}
2216
2217/*
2218 * Initialize the array of csrow attribute instances, based on the values
2219 * from pci config hardware registers.
2220 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002221static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002222{
Borislav Petkov10de6492012-09-12 19:00:38 +02002223 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002224 struct csrow_info *csrow;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002225 struct dimm_info *dimm;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002226 enum edac_type edac_mode;
Borislav Petkov10de6492012-09-12 19:00:38 +02002227 enum mem_type mtype;
2228 int i, j, empty = 1;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002229 int nr_pages = 0;
Borislav Petkov10de6492012-09-12 19:00:38 +02002230 u32 val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002231
Borislav Petkova97fa682010-12-23 14:07:18 +01002232 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002233
Borislav Petkov2299ef72010-10-15 17:44:04 +02002234 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002235
Joe Perches956b9ba2012-04-29 17:08:39 -03002236 edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2237 pvt->mc_node_id, val,
2238 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002239
Borislav Petkov10de6492012-09-12 19:00:38 +02002240 /*
2241 * We iterate over DCT0 here but we look at DCT1 in parallel, if needed.
2242 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002243 for_each_chip_select(i, 0, pvt) {
Borislav Petkov10de6492012-09-12 19:00:38 +02002244 bool row_dct0 = !!csrow_enabled(i, 0, pvt);
2245 bool row_dct1 = false;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002246
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002247 if (pvt->fam != 0xf)
Borislav Petkov10de6492012-09-12 19:00:38 +02002248 row_dct1 = !!csrow_enabled(i, 1, pvt);
2249
2250 if (!row_dct0 && !row_dct1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002251 continue;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002252
Borislav Petkov10de6492012-09-12 19:00:38 +02002253 csrow = mci->csrows[i];
Doug Thompson0ec449e2009-04-27 19:41:25 +02002254 empty = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002255
Borislav Petkov10de6492012-09-12 19:00:38 +02002256 edac_dbg(1, "MC node: %d, csrow: %d\n",
2257 pvt->mc_node_id, i);
2258
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002259 if (row_dct0) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002260 nr_pages = get_csrow_nr_pages(pvt, 0, i);
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002261 csrow->channels[0]->dimm->nr_pages = nr_pages;
2262 }
Borislav Petkov10de6492012-09-12 19:00:38 +02002263
2264 /* K8 has only one DCT */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002265 if (pvt->fam != 0xf && row_dct1) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002266 int row_dct1_pages = get_csrow_nr_pages(pvt, 1, i);
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002267
2268 csrow->channels[1]->dimm->nr_pages = row_dct1_pages;
2269 nr_pages += row_dct1_pages;
2270 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002271
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002272 mtype = determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002273
Borislav Petkov10de6492012-09-12 19:00:38 +02002274 edac_dbg(1, "Total csrow%d pages: %u\n", i, nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002275
2276 /*
2277 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2278 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002279 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002280 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
2281 EDAC_S4ECD4ED : EDAC_SECDED;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002282 else
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002283 edac_mode = EDAC_NONE;
2284
2285 for (j = 0; j < pvt->channel_count; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002286 dimm = csrow->channels[j]->dimm;
2287 dimm->mtype = mtype;
2288 dimm->edac_mode = edac_mode;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002289 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002290 }
2291
2292 return empty;
2293}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002294
Borislav Petkov06724532009-09-16 13:05:46 +02002295/* get all cores on this DCT */
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +08002296static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002297{
Borislav Petkov06724532009-09-16 13:05:46 +02002298 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002299
Borislav Petkov06724532009-09-16 13:05:46 +02002300 for_each_online_cpu(cpu)
2301 if (amd_get_nb_id(cpu) == nid)
2302 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002303}
2304
2305/* check MCG_CTL on all the cpus on this node */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002306static bool nb_mce_bank_enabled_on_node(u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002307{
Rusty Russellba578cb2009-11-03 14:56:35 +10302308 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002309 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002310 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002311
Rusty Russellba578cb2009-11-03 14:56:35 +10302312 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002313 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302314 return false;
2315 }
Borislav Petkov06724532009-09-16 13:05:46 +02002316
Rusty Russellba578cb2009-11-03 14:56:35 +10302317 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002318
Rusty Russellba578cb2009-11-03 14:56:35 +10302319 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002320
Rusty Russellba578cb2009-11-03 14:56:35 +10302321 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002322 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002323 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002324
Joe Perches956b9ba2012-04-29 17:08:39 -03002325 edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2326 cpu, reg->q,
2327 (nbe ? "enabled" : "disabled"));
Borislav Petkov06724532009-09-16 13:05:46 +02002328
2329 if (!nbe)
2330 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002331 }
2332 ret = true;
2333
2334out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302335 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002336 return ret;
2337}
2338
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002339static int toggle_ecc_err_reporting(struct ecc_settings *s, u16 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002340{
2341 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002342 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002343
2344 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002345 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002346 return false;
2347 }
2348
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002349 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002350
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002351 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2352
2353 for_each_cpu(cpu, cmask) {
2354
Borislav Petkov50542252009-12-11 18:14:40 +01002355 struct msr *reg = per_cpu_ptr(msrs, cpu);
2356
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002357 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002358 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002359 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002360
Borislav Petkov5980bb92011-01-07 16:26:49 +01002361 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002362 } else {
2363 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002364 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002365 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002366 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002367 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002368 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002369 }
2370 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2371
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002372 free_cpumask_var(cmask);
2373
2374 return 0;
2375}
2376
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002377static bool enable_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002378 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002379{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002380 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002381 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002382
Borislav Petkov2299ef72010-10-15 17:44:04 +02002383 if (toggle_ecc_err_reporting(s, nid, ON)) {
2384 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2385 return false;
2386 }
2387
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002388 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002389
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002390 s->old_nbctl = value & mask;
2391 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002392
2393 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002394 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002395
Borislav Petkova97fa682010-12-23 14:07:18 +01002396 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002397
Joe Perches956b9ba2012-04-29 17:08:39 -03002398 edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2399 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002400
Borislav Petkova97fa682010-12-23 14:07:18 +01002401 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002402 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002403
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002404 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002405
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002406 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002407 value |= NBCFG_ECC_ENABLE;
2408 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002409
Borislav Petkova97fa682010-12-23 14:07:18 +01002410 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002411
Borislav Petkova97fa682010-12-23 14:07:18 +01002412 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002413 amd64_warn("Hardware rejected DRAM ECC enable,"
2414 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002415 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002416 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002417 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002418 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002419 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002420 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002421 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002422
Joe Perches956b9ba2012-04-29 17:08:39 -03002423 edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2424 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002425
Borislav Petkov2299ef72010-10-15 17:44:04 +02002426 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002427}
2428
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002429static void restore_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov360b7f32010-10-15 19:25:38 +02002430 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002431{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002432 u32 value, mask = 0x3; /* UECC/CECC enable */
2433
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002434
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002435 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002436 return;
2437
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002438 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002439 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002440 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002441
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002442 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002443
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002444 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2445 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002446 amd64_read_pci_cfg(F3, NBCFG, &value);
2447 value &= ~NBCFG_ECC_ENABLE;
2448 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002449 }
2450
2451 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002452 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002453 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002454}
2455
Doug Thompsonf9431992009-04-27 19:46:08 +02002456/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002457 * EDAC requires that the BIOS have ECC enabled before
2458 * taking over the processing of ECC errors. A command line
2459 * option allows to force-enable hardware ECC later in
2460 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002461 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002462static const char *ecc_msg =
2463 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2464 " Either enable ECC checking or force module loading by setting "
2465 "'ecc_enable_override'.\n"
2466 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002467
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002468static bool ecc_enabled(struct pci_dev *F3, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002469{
2470 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002471 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002472 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002473
Borislav Petkova97fa682010-12-23 14:07:18 +01002474 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002475
Borislav Petkova97fa682010-12-23 14:07:18 +01002476 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002477 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002478
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002479 nb_mce_en = nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002480 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002481 amd64_notice("NB MCE bank disabled, set MSR "
2482 "0x%08x[4] on node %d to enable.\n",
2483 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002484
Borislav Petkov2299ef72010-10-15 17:44:04 +02002485 if (!ecc_en || !nb_mce_en) {
2486 amd64_notice("%s", ecc_msg);
2487 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002488 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002489 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002490}
2491
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002492static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002493{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002494 struct amd64_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002495 int rc;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002496
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002497 rc = amd64_create_sysfs_dbg_files(mci);
2498 if (rc < 0)
2499 return rc;
2500
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002501 if (pvt->fam >= 0x10) {
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002502 rc = amd64_create_sysfs_inject_files(mci);
2503 if (rc < 0)
2504 return rc;
2505 }
2506
2507 return 0;
2508}
2509
2510static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
2511{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002512 struct amd64_pvt *pvt = mci->pvt_info;
2513
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002514 amd64_remove_sysfs_dbg_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002515
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002516 if (pvt->fam >= 0x10)
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002517 amd64_remove_sysfs_inject_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002518}
2519
Borislav Petkovdf71a052011-01-19 18:15:10 +01002520static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2521 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002522{
2523 struct amd64_pvt *pvt = mci->pvt_info;
2524
2525 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2526 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002527
Borislav Petkov5980bb92011-01-07 16:26:49 +01002528 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002529 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2530
Borislav Petkov5980bb92011-01-07 16:26:49 +01002531 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002532 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2533
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002534 mci->edac_cap = determine_edac_cap(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002535 mci->mod_name = EDAC_MOD_STR;
2536 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002537 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002538 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002539 mci->ctl_page_to_phys = NULL;
2540
Doug Thompson7d6034d2009-04-27 20:01:01 +02002541 /* memory scrubber interface */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002542 mci->set_sdram_scrub_rate = set_scrub_rate;
2543 mci->get_sdram_scrub_rate = get_scrub_rate;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002544}
2545
Borislav Petkov0092b202010-10-01 19:20:05 +02002546/*
2547 * returns a pointer to the family descriptor on success, NULL otherwise.
2548 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002549static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002550{
Borislav Petkov0092b202010-10-01 19:20:05 +02002551 struct amd64_family_type *fam_type = NULL;
2552
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002553 pvt->ext_model = boot_cpu_data.x86_model >> 4;
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002554 pvt->stepping = boot_cpu_data.x86_mask;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002555 pvt->model = boot_cpu_data.x86_model;
2556 pvt->fam = boot_cpu_data.x86;
2557
2558 switch (pvt->fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002559 case 0xf:
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002560 fam_type = &family_types[K8_CPUS];
2561 pvt->ops = &family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002562 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002563
Borislav Petkov395ae782010-10-01 18:38:19 +02002564 case 0x10:
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002565 fam_type = &family_types[F10_CPUS];
2566 pvt->ops = &family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002567 break;
2568
2569 case 0x15:
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002570 if (pvt->model == 0x30) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002571 fam_type = &family_types[F15_M30H_CPUS];
2572 pvt->ops = &family_types[F15_M30H_CPUS].ops;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002573 break;
2574 }
2575
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002576 fam_type = &family_types[F15_CPUS];
2577 pvt->ops = &family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002578 break;
2579
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002580 case 0x16:
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002581 fam_type = &family_types[F16_CPUS];
2582 pvt->ops = &family_types[F16_CPUS].ops;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002583 break;
2584
Borislav Petkov395ae782010-10-01 18:38:19 +02002585 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002586 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002587 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002588 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002589
Borislav Petkovdf71a052011-01-19 18:15:10 +01002590 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002591 (pvt->fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002592 (pvt->ext_model >= K8_REV_F ? "revF or later "
2593 : "revE or earlier ")
2594 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002595 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002596}
2597
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002598static int init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002599{
2600 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002601 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002602 struct mem_ctl_info *mci = NULL;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002603 struct edac_mc_layer layers[2];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002604 int err = 0, ret;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002605 u16 nid = amd_get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002606
2607 ret = -ENOMEM;
2608 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2609 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002610 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002611
Borislav Petkov360b7f32010-10-15 19:25:38 +02002612 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002613 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002614
Borislav Petkov395ae782010-10-01 18:38:19 +02002615 ret = -EINVAL;
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002616 fam_type = per_family_init(pvt);
Borislav Petkov0092b202010-10-01 19:20:05 +02002617 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002618 goto err_free;
2619
Doug Thompson7d6034d2009-04-27 20:01:01 +02002620 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002621 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002622 if (err)
2623 goto err_free;
2624
Borislav Petkov360b7f32010-10-15 19:25:38 +02002625 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002626
Doug Thompson7d6034d2009-04-27 20:01:01 +02002627 /*
2628 * We need to determine how many memory channels there are. Then use
2629 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002630 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002631 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002632 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002633 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2634 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002635 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002636
2637 ret = -ENOMEM;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002638 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
2639 layers[0].size = pvt->csels[0].b_cnt;
2640 layers[0].is_virt_csrow = true;
2641 layers[1].type = EDAC_MC_LAYER_CHANNEL;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002642
2643 /*
2644 * Always allocate two channels since we can have setups with DIMMs on
2645 * only one channel. Also, this simplifies handling later for the price
2646 * of a couple of KBs tops.
2647 */
2648 layers[1].size = 2;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002649 layers[1].is_virt_csrow = false;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002650
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03002651 mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002652 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002653 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002654
2655 mci->pvt_info = pvt;
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03002656 mci->pdev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002657
Borislav Petkovdf71a052011-01-19 18:15:10 +01002658 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002659
2660 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002661 mci->edac_cap = EDAC_FLAG_NONE;
2662
Doug Thompson7d6034d2009-04-27 20:01:01 +02002663 ret = -ENODEV;
2664 if (edac_mc_add_mc(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002665 edac_dbg(1, "failed edac_mc_add_mc()\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02002666 goto err_add_mc;
2667 }
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002668 if (set_mc_sysfs_attrs(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002669 edac_dbg(1, "failed edac_mc_add_mc()\n");
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002670 goto err_add_sysfs;
2671 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002672
Borislav Petkov549d0422009-07-24 13:51:42 +02002673 /* register stuff with EDAC MCE */
2674 if (report_gart_errors)
2675 amd_report_gart_errors(true);
2676
Borislav Petkovdf781d02013-12-15 17:29:44 +01002677 amd_register_ecc_decoder(decode_bus_error);
Borislav Petkov549d0422009-07-24 13:51:42 +02002678
Borislav Petkov360b7f32010-10-15 19:25:38 +02002679 mcis[nid] = mci;
2680
2681 atomic_inc(&drv_instances);
2682
Doug Thompson7d6034d2009-04-27 20:01:01 +02002683 return 0;
2684
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002685err_add_sysfs:
2686 edac_mc_del_mc(mci->pdev);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002687err_add_mc:
2688 edac_mc_free(mci);
2689
Borislav Petkov360b7f32010-10-15 19:25:38 +02002690err_siblings:
2691 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002692
Borislav Petkov360b7f32010-10-15 19:25:38 +02002693err_free:
2694 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002695
Borislav Petkov360b7f32010-10-15 19:25:38 +02002696err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002697 return ret;
2698}
2699
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002700static int probe_one_instance(struct pci_dev *pdev,
2701 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002702{
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002703 u16 nid = amd_get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002704 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002705 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002706 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002707
Doug Thompson7d6034d2009-04-27 20:01:01 +02002708 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002709 if (ret < 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002710 edac_dbg(0, "ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002711 return -EIO;
2712 }
2713
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002714 ret = -ENOMEM;
2715 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2716 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002717 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002718
2719 ecc_stngs[nid] = s;
2720
Borislav Petkov2299ef72010-10-15 17:44:04 +02002721 if (!ecc_enabled(F3, nid)) {
2722 ret = -ENODEV;
2723
2724 if (!ecc_enable_override)
2725 goto err_enable;
2726
2727 amd64_warn("Forcing ECC on!\n");
2728
2729 if (!enable_ecc_error_reporting(s, nid, F3))
2730 goto err_enable;
2731 }
2732
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002733 ret = init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002734 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002735 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002736 restore_ecc_error_reporting(s, nid, F3);
2737 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002738
2739 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002740
2741err_enable:
2742 kfree(s);
2743 ecc_stngs[nid] = NULL;
2744
2745err_out:
2746 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002747}
2748
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002749static void remove_one_instance(struct pci_dev *pdev)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002750{
2751 struct mem_ctl_info *mci;
2752 struct amd64_pvt *pvt;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002753 u16 nid = amd_get_node_id(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002754 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2755 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002756
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002757 mci = find_mci_by_dev(&pdev->dev);
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002758 WARN_ON(!mci);
2759
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002760 del_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002761 /* Remove from EDAC CORE tracking list */
2762 mci = edac_mc_del_mc(&pdev->dev);
2763 if (!mci)
2764 return;
2765
2766 pvt = mci->pvt_info;
2767
Borislav Petkov360b7f32010-10-15 19:25:38 +02002768 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002769
Borislav Petkov360b7f32010-10-15 19:25:38 +02002770 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002771
Borislav Petkov549d0422009-07-24 13:51:42 +02002772 /* unregister from EDAC MCE */
2773 amd_report_gart_errors(false);
Borislav Petkovdf781d02013-12-15 17:29:44 +01002774 amd_unregister_ecc_decoder(decode_bus_error);
Borislav Petkov549d0422009-07-24 13:51:42 +02002775
Borislav Petkov360b7f32010-10-15 19:25:38 +02002776 kfree(ecc_stngs[nid]);
2777 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002778
Doug Thompson7d6034d2009-04-27 20:01:01 +02002779 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002780 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002781 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002782
2783 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002784 edac_mc_free(mci);
2785}
2786
2787/*
2788 * This table is part of the interface for loading drivers for PCI devices. The
2789 * PCI core identifies what devices are on a system during boot, and then
2790 * inquiry this table to see if this driver is for a given device found.
2791 */
Jingoo Hanba935f42013-12-06 10:23:08 +01002792static const struct pci_device_id amd64_pci_table[] = {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002793 {
2794 .vendor = PCI_VENDOR_ID_AMD,
2795 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2796 .subvendor = PCI_ANY_ID,
2797 .subdevice = PCI_ANY_ID,
2798 .class = 0,
2799 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002800 },
2801 {
2802 .vendor = PCI_VENDOR_ID_AMD,
2803 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2804 .subvendor = PCI_ANY_ID,
2805 .subdevice = PCI_ANY_ID,
2806 .class = 0,
2807 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002808 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002809 {
2810 .vendor = PCI_VENDOR_ID_AMD,
2811 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2812 .subvendor = PCI_ANY_ID,
2813 .subdevice = PCI_ANY_ID,
2814 .class = 0,
2815 .class_mask = 0,
2816 },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002817 {
2818 .vendor = PCI_VENDOR_ID_AMD,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002819 .device = PCI_DEVICE_ID_AMD_15H_M30H_NB_F2,
2820 .subvendor = PCI_ANY_ID,
2821 .subdevice = PCI_ANY_ID,
2822 .class = 0,
2823 .class_mask = 0,
2824 },
2825 {
2826 .vendor = PCI_VENDOR_ID_AMD,
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002827 .device = PCI_DEVICE_ID_AMD_16H_NB_F2,
2828 .subvendor = PCI_ANY_ID,
2829 .subdevice = PCI_ANY_ID,
2830 .class = 0,
2831 .class_mask = 0,
2832 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002833
Doug Thompson7d6034d2009-04-27 20:01:01 +02002834 {0, }
2835};
2836MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2837
2838static struct pci_driver amd64_pci_driver = {
2839 .name = EDAC_MOD_STR,
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002840 .probe = probe_one_instance,
2841 .remove = remove_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002842 .id_table = amd64_pci_table,
2843};
2844
Borislav Petkov360b7f32010-10-15 19:25:38 +02002845static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002846{
2847 struct mem_ctl_info *mci;
2848 struct amd64_pvt *pvt;
2849
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002850 if (pci_ctl)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002851 return;
2852
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002853 mci = mcis[0];
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002854 if (!mci)
2855 return;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002856
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002857 pvt = mci->pvt_info;
2858 pci_ctl = edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
2859 if (!pci_ctl) {
2860 pr_warn("%s(): Unable to create PCI control\n", __func__);
2861 pr_warn("%s(): PCI error report via EDAC not set\n", __func__);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002862 }
2863}
2864
2865static int __init amd64_edac_init(void)
2866{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002867 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002868
Borislav Petkovdf71a052011-01-19 18:15:10 +01002869 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002870
2871 opstate_init();
2872
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002873 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002874 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002875
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002876 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002877 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2878 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002879 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002880 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002881
Borislav Petkov50542252009-12-11 18:14:40 +01002882 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002883 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002884 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002885
Doug Thompson7d6034d2009-04-27 20:01:01 +02002886 err = pci_register_driver(&amd64_pci_driver);
2887 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002888 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002889
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002890 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002891 if (!atomic_read(&drv_instances))
2892 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002893
Borislav Petkov360b7f32010-10-15 19:25:38 +02002894 setup_pci_device();
2895 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002896
Borislav Petkov360b7f32010-10-15 19:25:38 +02002897err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002898 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002899
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002900err_pci:
2901 msrs_free(msrs);
2902 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002903
Borislav Petkov360b7f32010-10-15 19:25:38 +02002904err_free:
2905 kfree(mcis);
2906 mcis = NULL;
2907
2908 kfree(ecc_stngs);
2909 ecc_stngs = NULL;
2910
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002911err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002912 return err;
2913}
2914
2915static void __exit amd64_edac_exit(void)
2916{
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002917 if (pci_ctl)
2918 edac_pci_release_generic_ctl(pci_ctl);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002919
2920 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002921
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002922 kfree(ecc_stngs);
2923 ecc_stngs = NULL;
2924
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002925 kfree(mcis);
2926 mcis = NULL;
2927
Borislav Petkov50542252009-12-11 18:14:40 +01002928 msrs_free(msrs);
2929 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002930}
2931
2932module_init(amd64_edac_init);
2933module_exit(amd64_edac_exit);
2934
2935MODULE_LICENSE("GPL");
2936MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2937 "Dave Peterson, Thayne Harbaugh");
2938MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2939 EDAC_AMD64_VERSION);
2940
2941module_param(edac_op_state, int, 0444);
2942MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");