blob: 56340abe4fc69eb6f455a00e44cd9f007181c3ba [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jake Oshins788858e2016-02-16 21:56:22 +000018#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030019#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090020#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
23#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Stephen Hemminger0b950f02014-01-10 17:14:48 -070025static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070026 .name = "PCI busn",
27 .start = 0,
28 .end = 255,
29 .flags = IORESOURCE_BUS,
30};
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/* Ugh. Need to stop exporting this to modules. */
33LIST_HEAD(pci_root_buses);
34EXPORT_SYMBOL(pci_root_buses);
35
Yinghai Lu5cc62c22012-05-17 18:51:11 -070036static LIST_HEAD(pci_domain_busn_res_list);
37
38struct pci_domain_busn_res {
39 struct list_head list;
40 struct resource res;
41 int domain_nr;
42};
43
44static struct resource *get_pci_domain_busn_res(int domain_nr)
45{
46 struct pci_domain_busn_res *r;
47
48 list_for_each_entry(r, &pci_domain_busn_res_list, list)
49 if (r->domain_nr == domain_nr)
50 return &r->res;
51
52 r = kzalloc(sizeof(*r), GFP_KERNEL);
53 if (!r)
54 return NULL;
55
56 r->domain_nr = domain_nr;
57 r->res.start = 0;
58 r->res.end = 0xff;
59 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
60
61 list_add_tail(&r->list, &pci_domain_busn_res_list);
62
63 return &r->res;
64}
65
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080066static int find_anything(struct device *dev, void *data)
67{
68 return 1;
69}
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071/*
72 * Some device drivers need know if pci is initiated.
73 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075 */
76int no_pci_devices(void)
77{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 struct device *dev;
79 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080081 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
82 no_devices = (dev == NULL);
83 put_device(dev);
84 return no_devices;
85}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070086EXPORT_SYMBOL(no_pci_devices);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * PCI Bus Class
90 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040091static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040093 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Markus Elfringff0387c2014-11-10 21:02:17 -070095 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070096 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100097 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 kfree(pci_bus);
99}
100
101static struct class pcibus_class = {
102 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400103 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700104 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
107static int __init pcibus_class_init(void)
108{
109 return class_register(&pcibus_class);
110}
111postcore_initcall(pcibus_class_init);
112
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400113static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800114{
115 u64 size = mask & maxbase; /* Find the significant bits */
116 if (!size)
117 return 0;
118
119 /* Get the lowest of them to find the decode size, and
120 from that the extent. */
121 size = (size & ~(size-1)) - 1;
122
123 /* base == maxbase can be valid only if the BAR has
124 already been programmed with all 1s. */
125 if (base == maxbase && ((base | size) & mask) != mask)
126 return 0;
127
128 return size;
129}
130
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800132{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600133 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600135
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 }
141
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600152 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600155 flags |= IORESOURCE_MEM_64;
156 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600157 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162}
163
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
Yu Zhao0b400c72008-11-22 02:40:40 +0800166/**
167 * pci_read_base - read a PCI BAR
168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400176 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177{
178 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600179 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700180 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800181 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600185 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 }
193
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200197 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206 */
Myron Stowef795d862014-10-30 11:54:43 -0600207 if (sz == 0xffffffff)
208 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 }
229 } else {
Bjorn Helgaasbb479242017-03-17 00:48:23 +0000230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke4d9a1212017-04-14 13:38:02 -0700234 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 }
236
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600237 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600245 mask64 |= ((u64)~0 << 32);
246 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250
Myron Stowef795d862014-10-30 11:54:43 -0600251 if (!sz64)
252 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 if (!sz64) {
256 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
257 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600258 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600259 }
Myron Stowef795d862014-10-30 11:54:43 -0600260
261 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600267 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
268 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600270 }
271
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600273 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700274 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 res->start = 0;
276 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600277 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
278 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600279 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
282
Myron Stowef795d862014-10-30 11:54:43 -0600283 region.start = l64;
284 region.end = l64 + sz64;
285
Yinghai Lufc279852013-12-09 22:54:40 -0800286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600303 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600304 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
305 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600314 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800315 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600316
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800318}
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Prarit Bhargavaad67b4372016-05-11 12:27:16 -0400324 if (dev->non_compliant_bars)
325 return;
326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400337 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 }
340}
341
Bill Pemberton15856ad2012-11-21 15:35:00 -0500342static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
344 struct pci_dev *dev = child->self;
345 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700347 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600348 struct resource *res;
349
350 io_mask = PCI_IO_RANGE_MASK;
351 io_granularity = 0x1000;
352 if (dev->io_window_1k) {
353 /* Support 1K I/O space granularity */
354 io_mask = PCI_IO_1K_RANGE_MASK;
355 io_granularity = 0x400;
356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 res = child->resource[0];
359 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
360 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600361 base = (io_base_lo & io_mask) << 8;
362 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
365 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
368 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600369 base |= ((unsigned long) io_base_hi << 16);
370 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
372
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600373 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600376 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800377 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380}
381
Bill Pemberton15856ad2012-11-21 15:35:00 -0500382static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700383{
384 struct pci_dev *dev = child->self;
385 u16 mem_base_lo, mem_limit_lo;
386 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700388 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 res = child->resource[1];
391 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
392 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600393 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
394 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600395 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700397 region.start = base;
398 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800399 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600400 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700402}
403
Bill Pemberton15856ad2012-11-21 15:35:00 -0500404static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405{
406 struct pci_dev *dev = child->self;
407 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700409 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700416 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431 base64 |= (u64) mem_base_hi << 32;
432 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700435
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700436 base = (pci_bus_addr_t) base64;
437 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700438
439 if (base != base64) {
440 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
441 (unsigned long long) base64);
442 return;
443 }
444
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600445 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700446 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
447 IORESOURCE_MEM | IORESOURCE_PREFETCH;
448 if (res->flags & PCI_PREF_RANGE_TYPE_64)
449 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700450 region.start = base;
451 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800452 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600453 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455}
456
Bill Pemberton15856ad2012-11-21 15:35:00 -0500457void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458{
459 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700460 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 int i;
462
463 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
464 return;
465
Yinghai Lub918c622012-05-17 18:51:11 -0700466 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
467 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468 dev->transparent ? " (subtractive decode)" : "");
469
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700470 pci_bus_remove_resources(child);
471 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
472 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
473
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700474 pci_read_bridge_io(child);
475 pci_read_bridge_mmio(child);
476 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700477
478 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600480 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700481 pci_bus_add_resource(child, res,
482 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700483 dev_printk(KERN_DEBUG, &dev->dev,
484 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700485 res);
486 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700487 }
488 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700489}
490
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100491static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492{
493 struct pci_bus *b;
494
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100495 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600496 if (!b)
497 return NULL;
498
499 INIT_LIST_HEAD(&b->node);
500 INIT_LIST_HEAD(&b->children);
501 INIT_LIST_HEAD(&b->devices);
502 INIT_LIST_HEAD(&b->slots);
503 INIT_LIST_HEAD(&b->resources);
504 b->max_bus_speed = PCI_SPEED_UNKNOWN;
505 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100506#ifdef CONFIG_PCI_DOMAINS_GENERIC
507 if (parent)
508 b->domain_nr = parent->domain_nr;
509#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 return b;
511}
512
Jiang Liu70efde22013-06-07 16:16:51 -0600513static void pci_release_host_bridge_dev(struct device *dev)
514{
515 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
516
517 if (bridge->release_fn)
518 bridge->release_fn(bridge);
519
520 pci_free_resource_list(&bridge->windows);
521
522 kfree(bridge);
523}
524
Yinghai Lu7b543662012-04-02 18:31:53 -0700525static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
526{
527 struct pci_host_bridge *bridge;
528
529 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600530 if (!bridge)
531 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700532
Bjorn Helgaas05013482013-06-05 14:22:11 -0600533 INIT_LIST_HEAD(&bridge->windows);
534 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700535 return bridge;
536}
537
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700538static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500539 PCI_SPEED_UNKNOWN, /* 0 */
540 PCI_SPEED_66MHz_PCIX, /* 1 */
541 PCI_SPEED_100MHz_PCIX, /* 2 */
542 PCI_SPEED_133MHz_PCIX, /* 3 */
543 PCI_SPEED_UNKNOWN, /* 4 */
544 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
545 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
546 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
547 PCI_SPEED_UNKNOWN, /* 8 */
548 PCI_SPEED_66MHz_PCIX_266, /* 9 */
549 PCI_SPEED_100MHz_PCIX_266, /* A */
550 PCI_SPEED_133MHz_PCIX_266, /* B */
551 PCI_SPEED_UNKNOWN, /* C */
552 PCI_SPEED_66MHz_PCIX_533, /* D */
553 PCI_SPEED_100MHz_PCIX_533, /* E */
554 PCI_SPEED_133MHz_PCIX_533 /* F */
555};
556
Jacob Keller343e51a2013-07-31 06:53:16 +0000557const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500558 PCI_SPEED_UNKNOWN, /* 0 */
559 PCIE_SPEED_2_5GT, /* 1 */
560 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500561 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500562 PCI_SPEED_UNKNOWN, /* 4 */
563 PCI_SPEED_UNKNOWN, /* 5 */
564 PCI_SPEED_UNKNOWN, /* 6 */
565 PCI_SPEED_UNKNOWN, /* 7 */
566 PCI_SPEED_UNKNOWN, /* 8 */
567 PCI_SPEED_UNKNOWN, /* 9 */
568 PCI_SPEED_UNKNOWN, /* A */
569 PCI_SPEED_UNKNOWN, /* B */
570 PCI_SPEED_UNKNOWN, /* C */
571 PCI_SPEED_UNKNOWN, /* D */
572 PCI_SPEED_UNKNOWN, /* E */
573 PCI_SPEED_UNKNOWN /* F */
574};
575
576void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
577{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700578 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500579}
580EXPORT_SYMBOL_GPL(pcie_update_link_speed);
581
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500582static unsigned char agp_speeds[] = {
583 AGP_UNKNOWN,
584 AGP_1X,
585 AGP_2X,
586 AGP_4X,
587 AGP_8X
588};
589
590static enum pci_bus_speed agp_speed(int agp3, int agpstat)
591{
592 int index = 0;
593
594 if (agpstat & 4)
595 index = 3;
596 else if (agpstat & 2)
597 index = 2;
598 else if (agpstat & 1)
599 index = 1;
600 else
601 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700602
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500603 if (agp3) {
604 index += 2;
605 if (index == 5)
606 index = 0;
607 }
608
609 out:
610 return agp_speeds[index];
611}
612
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500613static void pci_set_bus_speed(struct pci_bus *bus)
614{
615 struct pci_dev *bridge = bus->self;
616 int pos;
617
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
619 if (!pos)
620 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
621 if (pos) {
622 u32 agpstat, agpcmd;
623
624 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
625 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
626
627 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
628 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
629 }
630
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500631 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
632 if (pos) {
633 u16 status;
634 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
637 &status);
638
639 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700641 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700643 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400644 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400646 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500647 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648 } else {
649 max = PCI_SPEED_66MHz_PCIX;
650 }
651
652 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700653 bus->cur_bus_speed = pcix_bus_speed[
654 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500655
656 return;
657 }
658
Yijing Wangfdfe1512013-09-05 15:55:29 +0800659 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 u32 linkcap;
661 u16 linksta;
662
Jiang Liu59875ae2012-07-24 17:20:06 +0800663 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700664 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500665
Jiang Liu59875ae2012-07-24 17:20:06 +0800666 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500667 pcie_update_link_speed(bus, linksta);
668 }
669}
670
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100671static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
672{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100673 struct irq_domain *d;
674
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100675 /*
676 * Any firmware interface that can resolve the msi_domain
677 * should be called from here.
678 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100679 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800680 if (!d)
681 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100682
Jake Oshins788858e2016-02-16 21:56:22 +0000683#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
684 /*
685 * If no IRQ domain was found via the OF tree, try looking it up
686 * directly through the fwnode_handle.
687 */
688 if (!d) {
689 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
690
691 if (fwnode)
692 d = irq_find_matching_fwnode(fwnode,
693 DOMAIN_BUS_PCI_MSI);
694 }
695#endif
696
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100697 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100698}
699
700static void pci_set_bus_msi_domain(struct pci_bus *bus)
701{
702 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600703 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100704
705 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600706 * The bus can be a root bus, a subordinate bus, or a virtual bus
707 * created by an SR-IOV device. Walk up to the first bridge device
708 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100709 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600710 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
711 if (b->self)
712 d = dev_get_msi_domain(&b->self->dev);
713 }
714
715 if (!d)
716 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100717
718 dev_set_msi_domain(&bus->dev, d);
719}
720
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700721static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
722 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
724 struct pci_bus *child;
725 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800726 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /*
729 * Allocate a new bus, and inherit stuff from the parent..
730 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100731 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (!child)
733 return NULL;
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 child->parent = parent;
736 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200737 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200739 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400741 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800742 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400743 */
744 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100745 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 /*
748 * Set up the primary, secondary and subordinate
749 * bus numbers.
750 */
Yinghai Lub918c622012-05-17 18:51:11 -0700751 child->number = child->busn_res.start = busnr;
752 child->primary = parent->busn_res.start;
753 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Yinghai Lu4f535092013-01-21 13:20:52 -0800755 if (!bridge) {
756 child->dev.parent = parent->bridge;
757 goto add_dev;
758 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800759
760 child->self = bridge;
761 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800762 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000763 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500764 pci_set_bus_speed(child);
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800767 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
769 child->resource[i]->name = child->name;
770 }
771 bridge->subordinate = child;
772
Yinghai Lu4f535092013-01-21 13:20:52 -0800773add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100774 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800775 ret = device_register(&child->dev);
776 WARN_ON(ret < 0);
777
Jiang Liu10a95742013-04-12 05:44:20 +0000778 pcibios_add_bus(child);
779
Thierry Reding057bd2e2016-02-09 15:30:47 +0100780 if (child->ops->add_bus) {
781 ret = child->ops->add_bus(child);
782 if (WARN_ON(ret < 0))
783 dev_err(&child->dev, "failed to add bus: %d\n", ret);
784 }
785
Yinghai Lu4f535092013-01-21 13:20:52 -0800786 /* Create legacy_io and legacy_mem files for this bus */
787 pci_create_legacy_files(child);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 return child;
790}
791
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400792struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
793 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 struct pci_bus *child;
796
797 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700798 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800799 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800801 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return child;
804}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600805EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Rajat Jainf3dbd802014-09-02 16:26:00 -0700807static void pci_enable_crs(struct pci_dev *pdev)
808{
809 u16 root_cap = 0;
810
811 /* Enable CRS Software Visibility if supported */
812 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
813 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
814 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
815 PCI_EXP_RTCTL_CRSSVE);
816}
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818/*
819 * If it's a bridge, configure it and scan the bus behind it.
820 * For CardBus bridges, we don't scan behind as the devices will
821 * be handled by the bridge driver itself.
822 *
823 * We need to process bridges in two passes -- first we scan those
824 * already configured by the BIOS and after we are done with all of
825 * them, we proceed to assigning numbers to the remaining buses in
826 * order to avoid overlaps between old and new bus numbers.
827 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500828int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 struct pci_bus *child;
831 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100832 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600834 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100835 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Mika Westerbergd963f652016-06-02 11:17:13 +0300837 /*
838 * Make sure the bridge is powered on to be able to access config
839 * space of devices below it.
840 */
841 pm_runtime_get_sync(&dev->dev);
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600844 primary = buses & 0xFF;
845 secondary = (buses >> 8) & 0xFF;
846 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600848 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
849 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100851 if (!primary && (primary != bus->number) && secondary && subordinate) {
852 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
853 primary = bus->number;
854 }
855
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100856 /* Check if setup is sensible at all */
857 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700858 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600859 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700860 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
861 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100862 broken = 1;
863 }
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700866 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
868 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
869 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
870
Rajat Jainf3dbd802014-09-02 16:26:00 -0700871 pci_enable_crs(dev);
872
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600873 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
874 !is_cardbus && !broken) {
875 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /*
877 * Bus already configured by firmware, process it in the first
878 * pass and just note the configuration.
879 */
880 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000881 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100884 * The bus might already exist for two reasons: Either we are
885 * rescanning the bus or the bus is reachable through more than
886 * one bridge. The second case can happen with the i450NX
887 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600889 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600890 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600891 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600892 if (!child)
893 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600894 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700895 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600896 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100900 if (cmax > subordinate)
901 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
902 subordinate, cmax);
903 /* subordinate should equal child->busn_res.end */
904 if (subordinate > max)
905 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 } else {
907 /*
908 * We need to assign a number to this bus which we always
909 * do in the second pass.
910 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700911 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100912 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700913 /* Temporarily disable forwarding of the
914 configuration cycles on all bridges in
915 this bus segment to avoid possible
916 conflicts in the second pass between two
917 bridges programmed with overlapping
918 bus ranges. */
919 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
920 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000921 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 /* Clear errors */
925 pci_write_config_word(dev, PCI_STATUS, 0xffff);
926
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600927 /* Prevent assigning a bus number that already exists.
928 * This can happen when a bridge is hot-plugged, so in
929 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800930 child = pci_find_bus(pci_domain_nr(bus), max+1);
931 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100932 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800933 if (!child)
934 goto out;
Mika Westerberg9a4bf052017-10-13 21:35:43 +0300935 pci_bus_insert_busn_res(child, max+1,
936 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800937 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100938 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 buses = (buses & 0xff000000)
940 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700941 | ((unsigned int)(child->busn_res.start) << 8)
942 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
944 /*
945 * yenta.c forces a secondary latency timer of 176.
946 * Copy that behaviour here.
947 */
948 if (is_cardbus) {
949 buses &= ~0xff000000;
950 buses |= CARDBUS_LATENCY_TIMER << 24;
951 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 /*
954 * We need to blast all three values with a single write.
955 */
956 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
957
958 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700959 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 max = pci_scan_child_bus(child);
961 } else {
962 /*
963 * For CardBus bridges, we leave 4 bus numbers
964 * as cards with a PCI-to-PCI bridge can be
965 * inserted later.
966 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400967 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100968 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700969 if (pci_find_bus(pci_domain_nr(bus),
970 max+i+1))
971 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100972 while (parent->parent) {
973 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700974 (parent->busn_res.end > max) &&
975 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100976 j = 1;
977 }
978 parent = parent->parent;
979 }
980 if (j) {
981 /*
982 * Often, there are two cardbus bridges
983 * -- try to leave one valid bus number
984 * for each one.
985 */
986 i /= 2;
987 break;
988 }
989 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700990 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 }
992 /*
993 * Set the subordinate bus number to its real value.
994 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700995 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
997 }
998
Gary Hadecb3576f2008-02-08 14:00:52 -0800999 sprintf(child->name,
1000 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1001 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Bernhard Kaindld55bef52007-07-30 20:35:13 +02001003 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +01001004 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001005 if ((child->busn_res.end > bus->busn_res.end) ||
1006 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001007 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001008 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001009 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001010 &child->busn_res,
1011 (bus->number > child->busn_res.end &&
1012 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001013 "wholly" : "partially",
1014 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001015 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001016 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001017 }
1018 bus = bus->parent;
1019 }
1020
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001021out:
1022 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1023
Mika Westerbergd963f652016-06-02 11:17:13 +03001024 pm_runtime_put(&dev->dev);
1025
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 return max;
1027}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001028EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030/*
1031 * Read interrupt line and base address registers.
1032 * The architecture-dependent code can tweak these, of course.
1033 */
1034static void pci_read_irq(struct pci_dev *dev)
1035{
1036 unsigned char irq;
1037
1038 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001039 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 if (irq)
1041 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1042 dev->irq = irq;
1043}
1044
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001045void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001046{
1047 int pos;
1048 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001049 int type;
1050 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001051
1052 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1053 if (!pos)
1054 return;
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001055
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001056 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001057 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001058 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001059 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1060 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001061
1062 /*
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001063 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1064 * of a Link. No PCIe component has two Links. Two Links are
1065 * connected by a Switch that has a Port on each Link and internal
1066 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001067 */
1068 type = pci_pcie_type(pdev);
Bjorn Helgaas4922a6a2017-01-11 09:11:53 -06001069 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1070 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001071 pdev->has_secondary_link = 1;
1072 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1073 type == PCI_EXP_TYPE_DOWNSTREAM) {
1074 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001075
1076 /*
1077 * Usually there's an upstream device (Root Port or Switch
1078 * Downstream Port), but we can't assume one exists.
1079 */
1080 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001081 pdev->has_secondary_link = 1;
1082 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001083}
1084
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001085void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001086{
Eric W. Biederman28760482009-09-09 14:09:24 -07001087 u32 reg32;
1088
Jiang Liu59875ae2012-07-24 17:20:06 +08001089 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001090 if (reg32 & PCI_EXP_SLTCAP_HPC)
1091 pdev->is_hotplug_bridge = 1;
1092}
1093
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001094/**
Alex Williamson78916b02014-05-05 14:20:51 -06001095 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1096 * @dev: PCI device
1097 *
1098 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1099 * when forwarding a type1 configuration request the bridge must check that
1100 * the extended register address field is zero. The bridge is not permitted
1101 * to forward the transactions and must handle it as an Unsupported Request.
1102 * Some bridges do not follow this rule and simply drop the extended register
1103 * bits, resulting in the standard config space being aliased, every 256
1104 * bytes across the entire configuration space. Test for this condition by
1105 * comparing the first dword of each potential alias to the vendor/device ID.
1106 * Known offenders:
1107 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1108 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1109 */
1110static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1111{
1112#ifdef CONFIG_PCI_QUIRKS
1113 int pos;
1114 u32 header, tmp;
1115
1116 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1117
1118 for (pos = PCI_CFG_SPACE_SIZE;
1119 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1120 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1121 || header != tmp)
1122 return false;
1123 }
1124
1125 return true;
1126#else
1127 return false;
1128#endif
1129}
1130
1131/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001132 * pci_cfg_space_size - get the configuration space size of the PCI device.
1133 * @dev: PCI device
1134 *
1135 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1136 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1137 * access it. Maybe we don't have a way to generate extended config space
1138 * accesses, or the device is behind a reverse Express bridge. So we try
1139 * reading the dword at 0x100 which must either be 0 or a valid extended
1140 * capability header.
1141 */
1142static int pci_cfg_space_size_ext(struct pci_dev *dev)
1143{
1144 u32 status;
1145 int pos = PCI_CFG_SPACE_SIZE;
1146
1147 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001148 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001149 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001150 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001151
1152 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001153}
1154
1155int pci_cfg_space_size(struct pci_dev *dev)
1156{
1157 int pos;
1158 u32 status;
1159 u16 class;
1160
1161 class = dev->class >> 8;
1162 if (class == PCI_CLASS_BRIDGE_HOST)
1163 return pci_cfg_space_size_ext(dev);
1164
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001165 if (pci_is_pcie(dev))
1166 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001167
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001168 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1169 if (!pos)
1170 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001171
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001172 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1173 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1174 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001175
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001176 return PCI_CFG_SPACE_SIZE;
1177}
1178
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001179#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001180
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001181static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001182{
1183 /*
1184 * Disable the MSI hardware to avoid screaming interrupts
1185 * during boot. This is the power on reset default so
1186 * usually this should be a noop.
1187 */
1188 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1189 if (dev->msi_cap)
1190 pci_msi_set_enable(dev, 0);
1191
1192 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1193 if (dev->msix_cap)
1194 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1195}
1196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197/**
1198 * pci_setup_device - fill in class and map information of a device
1199 * @dev: the device structure to fill
1200 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001201 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1203 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001204 * Returns 0 on success and negative if unknown type of device (not normal,
1205 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001207int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208{
1209 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001210 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001211 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001212 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001213 struct pci_bus_region region;
1214 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001215
1216 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1217 return -EIO;
1218
1219 dev->sysdata = dev->bus->sysdata;
1220 dev->dev.parent = dev->bus->bridge;
1221 dev->dev.bus = &pci_bus_type;
1222 dev->hdr_type = hdr_type & 0x7f;
1223 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001224 dev->error_state = pci_channel_io_normal;
1225 set_pcie_port_type(dev);
1226
Yijing Wang017ffe62015-07-17 17:16:32 +08001227 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001228 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1229 set this higher, assuming the system even supports it. */
1230 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001232 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1233 dev->bus->number, PCI_SLOT(dev->devfn),
1234 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001237 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001238 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001240 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1241 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
Yu Zhao853346e2009-03-21 22:05:11 +08001243 /* need to have dev->class ready */
1244 dev->cfg_size = pci_cfg_space_size(dev);
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001247 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
1249 /* Early fixups, before probing the BARs */
1250 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001251 /* device class may be changed after fixup */
1252 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001254 if (dev->non_compliant_bars) {
1255 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1256 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1257 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1258 cmd &= ~PCI_COMMAND_IO;
1259 cmd &= ~PCI_COMMAND_MEMORY;
1260 pci_write_config_word(dev, PCI_COMMAND, cmd);
1261 }
1262 }
1263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 switch (dev->hdr_type) { /* header type */
1265 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1266 if (class == PCI_CLASS_BRIDGE_PCI)
1267 goto bad;
1268 pci_read_irq(dev);
1269 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1270 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1271 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001272
1273 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001274 * Do the ugly legacy mode stuff here rather than broken chip
1275 * quirk code. Legacy mode ATA controllers have fixed
1276 * addresses. These are not always echoed in BAR0-3, and
1277 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001278 */
1279 if (class == PCI_CLASS_STORAGE_IDE) {
1280 u8 progif;
1281 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1282 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001283 region.start = 0x1F0;
1284 region.end = 0x1F7;
1285 res = &dev->resource[0];
1286 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001287 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001288 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1289 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001290 region.start = 0x3F6;
1291 region.end = 0x3F6;
1292 res = &dev->resource[1];
1293 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001294 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001295 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1296 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001297 }
1298 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001299 region.start = 0x170;
1300 region.end = 0x177;
1301 res = &dev->resource[2];
1302 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001303 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001304 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1305 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001306 region.start = 0x376;
1307 region.end = 0x376;
1308 res = &dev->resource[3];
1309 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001310 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001311 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1312 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001313 }
1314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 break;
1316
1317 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1318 if (class != PCI_CLASS_BRIDGE_PCI)
1319 goto bad;
1320 /* The PCI-to-PCI bridge spec requires that subtractive
1321 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001322 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001323 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 dev->transparent = ((dev->class & 0xff) == 1);
1325 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001326 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001327 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1328 if (pos) {
1329 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1330 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 break;
1333
1334 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1335 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1336 goto bad;
1337 pci_read_irq(dev);
1338 pci_read_bases(dev, 1, 0);
1339 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1340 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1341 break;
1342
1343 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001344 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1345 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001346 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001349 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1350 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001351 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 }
1353
1354 /* We found a fine healthy device, go go go... */
1355 return 0;
1356}
1357
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001358static void pci_configure_mps(struct pci_dev *dev)
1359{
1360 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001361 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001362
1363 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1364 return;
1365
1366 mps = pcie_get_mps(dev);
1367 p_mps = pcie_get_mps(bridge);
1368
1369 if (mps == p_mps)
1370 return;
1371
1372 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1373 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1374 mps, pci_name(bridge), p_mps);
1375 return;
1376 }
Keith Busch27d868b2015-08-24 08:48:16 -05001377
1378 /*
1379 * Fancier MPS configuration is done later by
1380 * pcie_bus_configure_settings()
1381 */
1382 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1383 return;
1384
1385 rc = pcie_set_mps(dev, p_mps);
1386 if (rc) {
1387 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1388 p_mps);
1389 return;
1390 }
1391
1392 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1393 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001394}
1395
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001396static struct hpp_type0 pci_default_type0 = {
1397 .revision = 1,
1398 .cache_line_size = 8,
1399 .latency_timer = 0x40,
1400 .enable_serr = 0,
1401 .enable_perr = 0,
1402};
1403
1404static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1405{
1406 u16 pci_cmd, pci_bctl;
1407
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001408 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001409 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001410
1411 if (hpp->revision > 1) {
1412 dev_warn(&dev->dev,
1413 "PCI settings rev %d not supported; using defaults\n",
1414 hpp->revision);
1415 hpp = &pci_default_type0;
1416 }
1417
1418 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1419 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1420 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1421 if (hpp->enable_serr)
1422 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001423 if (hpp->enable_perr)
1424 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001425 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1426
1427 /* Program bridge control value */
1428 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1429 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1430 hpp->latency_timer);
1431 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1432 if (hpp->enable_serr)
1433 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001434 if (hpp->enable_perr)
1435 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001436 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1437 }
1438}
1439
1440static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1441{
Bjorn Helgaasb1a8a3182017-01-02 14:04:24 -06001442 int pos;
1443
1444 if (!hpp)
1445 return;
1446
1447 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1448 if (!pos)
1449 return;
1450
1451 dev_warn(&dev->dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001452}
1453
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001454static bool pcie_root_rcb_set(struct pci_dev *dev)
1455{
1456 struct pci_dev *rp = pcie_find_root_port(dev);
1457 u16 lnkctl;
1458
1459 if (!rp)
1460 return false;
1461
1462 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1463 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1464 return true;
1465
1466 return false;
1467}
1468
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001469static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1470{
1471 int pos;
1472 u32 reg32;
1473
1474 if (!hpp)
1475 return;
1476
Bjorn Helgaasb1a8a3182017-01-02 14:04:24 -06001477 if (!pci_is_pcie(dev))
1478 return;
1479
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001480 if (hpp->revision > 1) {
1481 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1482 hpp->revision);
1483 return;
1484 }
1485
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001486 /*
1487 * Don't allow _HPX to change MPS or MRRS settings. We manage
1488 * those to make sure they're consistent with the rest of the
1489 * platform.
1490 */
1491 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1492 PCI_EXP_DEVCTL_READRQ;
1493 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1494 PCI_EXP_DEVCTL_READRQ);
1495
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001496 /* Initialize Device Control Register */
1497 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1498 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1499
1500 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001501 if (pcie_cap_has_lnkctl(dev)) {
1502
1503 /*
1504 * If the Root Port supports Read Completion Boundary of
1505 * 128, set RCB to 128. Otherwise, clear it.
1506 */
1507 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1508 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1509 if (pcie_root_rcb_set(dev))
1510 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1511
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001512 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1513 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001514 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001515
1516 /* Find Advanced Error Reporting Enhanced Capability */
1517 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1518 if (!pos)
1519 return;
1520
1521 /* Initialize Uncorrectable Error Mask Register */
1522 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1523 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1524 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1525
1526 /* Initialize Uncorrectable Error Severity Register */
1527 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1528 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1529 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1530
1531 /* Initialize Correctable Error Mask Register */
1532 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1533 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1534 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1535
1536 /* Initialize Advanced Error Capabilities and Control Register */
1537 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1538 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1539 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1540
1541 /*
1542 * FIXME: The following two registers are not supported yet.
1543 *
1544 * o Secondary Uncorrectable Error Severity Register
1545 * o Secondary Uncorrectable Error Mask Register
1546 */
1547}
1548
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001549static void pci_configure_device(struct pci_dev *dev)
1550{
1551 struct hotplug_params hpp;
1552 int ret;
1553
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001554 pci_configure_mps(dev);
1555
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001556 memset(&hpp, 0, sizeof(hpp));
1557 ret = pci_get_hp_params(dev, &hpp);
1558 if (ret)
1559 return;
1560
1561 program_hpp_type2(dev, hpp.t2);
1562 program_hpp_type1(dev, hpp.t1);
1563 program_hpp_type0(dev, hpp.t0);
1564}
1565
Zhao, Yu201de562008-10-13 19:49:55 +08001566static void pci_release_capabilities(struct pci_dev *dev)
1567{
1568 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001569 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001570 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001571}
1572
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573/**
1574 * pci_release_dev - free a pci device structure when all users of it are finished.
1575 * @dev: device that's been disconnected
1576 *
1577 * Will be called only by the device core when all users of this pci device are
1578 * done.
1579 */
1580static void pci_release_dev(struct device *dev)
1581{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001582 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001584 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001585 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001586 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001587 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001588 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001589 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01001590 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 kfree(pci_dev);
1592}
1593
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001594struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001595{
1596 struct pci_dev *dev;
1597
1598 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1599 if (!dev)
1600 return NULL;
1601
Michael Ellerman65891212007-04-05 17:19:08 +10001602 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001603 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001604 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001605
1606 return dev;
1607}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001608EXPORT_SYMBOL(pci_alloc_dev);
1609
Yinghai Luefdc87d2012-01-27 10:55:10 -08001610bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001611 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001612{
1613 int delay = 1;
1614
1615 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1616 return false;
1617
1618 /* some broken boards return 0 or ~0 if a slot is empty: */
1619 if (*l == 0xffffffff || *l == 0x00000000 ||
1620 *l == 0x0000ffff || *l == 0xffff0000)
1621 return false;
1622
Rajat Jain89665a62014-09-08 14:19:49 -07001623 /*
1624 * Configuration Request Retry Status. Some root ports return the
1625 * actual device ID instead of the synthetic ID (0xFFFF) required
1626 * by the PCIe spec. Ignore the device ID and only check for
1627 * (vendor id == 1).
1628 */
1629 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001630 if (!crs_timeout)
1631 return false;
1632
1633 msleep(delay);
1634 delay *= 2;
1635 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1636 return false;
1637 /* Card hasn't responded in 60 seconds? Must be stuck. */
1638 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001639 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1640 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1641 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001642 return false;
1643 }
1644 }
1645
1646 return true;
1647}
1648EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650/*
1651 * Read the config data for a PCI device, sanity-check it
1652 * and fill in the dev structure...
1653 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001654static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655{
1656 struct pci_dev *dev;
1657 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Yinghai Luefdc87d2012-01-27 10:55:10 -08001659 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 return NULL;
1661
Gu Zheng8b1fce02013-05-25 21:48:31 +08001662 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 if (!dev)
1664 return NULL;
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 dev->vendor = l & 0xffff;
1668 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001670 pci_set_of_node(dev);
1671
Yu Zhao480b93b2009-03-20 11:25:14 +08001672 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001673 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 kfree(dev);
1675 return NULL;
1676 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001677
1678 return dev;
1679}
1680
Zhao, Yu201de562008-10-13 19:49:55 +08001681static void pci_init_capabilities(struct pci_dev *dev)
1682{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001683 /* Enhanced Allocation */
1684 pci_ea_init(dev);
1685
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001686 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1687 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001688
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001689 /* Buffers for saving PCIe and PCI-X capabilities */
1690 pci_allocate_cap_save_buffers(dev);
1691
Zhao, Yu201de562008-10-13 19:49:55 +08001692 /* Power Management */
1693 pci_pm_init(dev);
1694
1695 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06001696 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001697
1698 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001699 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001700
1701 /* Single Root I/O Virtualization */
1702 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001703
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001704 /* Address Translation Services */
1705 pci_ats_init(dev);
1706
Allen Kayae21ee62009-10-07 10:27:17 -07001707 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001708 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001709
Jonathan Yong9bb04a02016-06-11 14:13:38 -05001710 /* Precision Time Measurement */
1711 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05001712
Keith Busch66b80802016-09-27 16:23:34 -04001713 /* Advanced Error Reporting */
1714 pci_aer_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001715}
1716
Marc Zyngier098259e2015-10-02 10:19:32 +01001717/*
1718 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1719 * devices. Firmware interfaces that can select the MSI domain on a
1720 * per-device basis should be called from here.
1721 */
1722static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1723{
1724 struct irq_domain *d;
1725
1726 /*
1727 * If a domain has been set through the pcibios_add_device
1728 * callback, then this is the one (platform code knows best).
1729 */
1730 d = dev_get_msi_domain(&dev->dev);
1731 if (d)
1732 return d;
1733
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001734 /*
1735 * Let's see if we have a firmware interface able to provide
1736 * the domain.
1737 */
1738 d = pci_msi_get_device_domain(dev);
1739 if (d)
1740 return d;
1741
Marc Zyngier098259e2015-10-02 10:19:32 +01001742 return NULL;
1743}
1744
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001745static void pci_set_msi_domain(struct pci_dev *dev)
1746{
Marc Zyngier098259e2015-10-02 10:19:32 +01001747 struct irq_domain *d;
1748
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001749 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001750 * If the platform or firmware interfaces cannot supply a
1751 * device-specific MSI domain, then inherit the default domain
1752 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001753 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001754 d = pci_dev_msi_domain(dev);
1755 if (!d)
1756 d = dev_get_msi_domain(&dev->bus->dev);
1757
1758 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001759}
1760
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001761/**
1762 * pci_dma_configure - Setup DMA configuration
1763 * @dev: ptr to pci_dev struct of the PCI device
1764 *
1765 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001766 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001767 */
1768static void pci_dma_configure(struct pci_dev *dev)
1769{
1770 struct device *bridge = pci_get_host_bridge_device(dev);
1771
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001772 if (IS_ENABLED(CONFIG_OF) &&
1773 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001774 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001775 } else if (has_acpi_companion(bridge)) {
1776 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1777 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1778
1779 if (attr == DEV_DMA_NOT_SUPPORTED)
1780 dev_warn(&dev->dev, "DMA not supported.\n");
1781 else
1782 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1783 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001784 }
1785
1786 pci_put_host_bridge_device(bridge);
1787}
1788
Sam Ravnborg96bde062007-03-26 21:53:30 -08001789void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001790{
Yinghai Lu4f535092013-01-21 13:20:52 -08001791 int ret;
1792
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001793 pci_configure_device(dev);
1794
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 device_initialize(&dev->dev);
1796 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Yinghai Lu7629d192013-01-21 13:20:44 -08001798 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001800 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001802 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001804 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001805 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 /* Fix up broken headers */
1808 pci_fixup_device(pci_fixup_header, dev);
1809
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001810 /* moved out from quirk header fixup code */
1811 pci_reassigndev_resource_alignment(dev);
1812
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001813 /* Clear the state_saved flag. */
1814 dev->state_saved = false;
1815
Zhao, Yu201de562008-10-13 19:49:55 +08001816 /* Initialize various capabilities */
1817 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 /*
1820 * Add the device to our list of discovered devices
1821 * and the bus list for fixup functions, etc.
1822 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001823 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001825 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001826
Yinghai Lu4f535092013-01-21 13:20:52 -08001827 ret = pcibios_add_device(dev);
1828 WARN_ON(ret < 0);
1829
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001830 /* Setup MSI irq domain */
1831 pci_set_msi_domain(dev);
1832
Yinghai Lu4f535092013-01-21 13:20:52 -08001833 /* Notifier could use PCI capabilities */
1834 dev->match_driver = false;
1835 ret = device_add(&dev->dev);
1836 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001837}
1838
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001839struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001840{
1841 struct pci_dev *dev;
1842
Trent Piepho90bdb312009-03-20 14:56:00 -06001843 dev = pci_get_slot(bus, devfn);
1844 if (dev) {
1845 pci_dev_put(dev);
1846 return dev;
1847 }
1848
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001849 dev = pci_scan_device(bus, devfn);
1850 if (!dev)
1851 return NULL;
1852
1853 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
1855 return dev;
1856}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001857EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001859static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001860{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001861 int pos;
1862 u16 cap = 0;
1863 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001864
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001865 if (pci_ari_enabled(bus)) {
1866 if (!dev)
1867 return 0;
1868 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1869 if (!pos)
1870 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001871
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001872 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1873 next_fn = PCI_ARI_CAP_NFN(cap);
1874 if (next_fn <= fn)
1875 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001876
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001877 return next_fn;
1878 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001879
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001880 /* dev may be NULL for non-contiguous multifunction devices */
1881 if (!dev || dev->multifunction)
1882 return (fn + 1) % 8;
1883
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001884 return 0;
1885}
1886
1887static int only_one_child(struct pci_bus *bus)
1888{
1889 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001890
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001891 if (!parent || !pci_is_pcie(parent))
1892 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001893 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001894 return 1;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06001895
1896 /*
1897 * PCIe downstream ports are bridges that normally lead to only a
1898 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
1899 * possible devices, not just device 0. See PCIe spec r3.0,
1900 * sec 7.3.1.
1901 */
Yijing Wang777e61e2015-05-21 15:05:04 +08001902 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001903 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001904 return 1;
1905 return 0;
1906}
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908/**
1909 * pci_scan_slot - scan a PCI slot on a bus for devices.
1910 * @bus: PCI bus to scan
1911 * @devfn: slot number to scan (must have zero function.)
1912 *
1913 * Scan a PCI slot on the specified PCI bus for devices, adding
1914 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001915 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001916 *
1917 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001919int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001921 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001922 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001923
1924 if (only_one_child(bus) && (devfn > 0))
1925 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001927 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001928 if (!dev)
1929 return 0;
1930 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001931 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001933 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001934 dev = pci_scan_single_device(bus, devfn + fn);
1935 if (dev) {
1936 if (!dev->is_added)
1937 nr++;
1938 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 }
1940 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001941
Shaohua Li149e1632008-07-23 10:32:31 +08001942 /* only one slot has pcie device */
1943 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001944 pcie_aspm_init_link_state(bus->self);
1945
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 return nr;
1947}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001948EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
Jon Masonb03e7492011-07-20 15:20:54 -05001950static int pcie_find_smpss(struct pci_dev *dev, void *data)
1951{
1952 u8 *smpss = data;
1953
1954 if (!pci_is_pcie(dev))
1955 return 0;
1956
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001957 /*
1958 * We don't have a way to change MPS settings on devices that have
1959 * drivers attached. A hot-added device might support only the minimum
1960 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1961 * where devices may be hot-added, we limit the fabric MPS to 128 so
1962 * hot-added devices will work correctly.
1963 *
1964 * However, if we hot-add a device to a slot directly below a Root
1965 * Port, it's impossible for there to be other existing devices below
1966 * the port. We don't limit the MPS in this case because we can
1967 * reconfigure MPS on both the Root Port and the hot-added device,
1968 * and there are no other devices involved.
1969 *
1970 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001971 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001972 if (dev->is_hotplug_bridge &&
1973 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001974 *smpss = 0;
1975
1976 if (*smpss > dev->pcie_mpss)
1977 *smpss = dev->pcie_mpss;
1978
1979 return 0;
1980}
1981
1982static void pcie_write_mps(struct pci_dev *dev, int mps)
1983{
Jon Mason62f392e2011-10-14 14:56:14 -05001984 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001985
1986 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001987 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001988
Yijing Wang62f87c02012-07-24 17:20:03 +08001989 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1990 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001991 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001992 * downstream communication will never be larger than
1993 * the MRRS. So, the MPS only needs to be configured
1994 * for the upstream communication. This being the case,
1995 * walk from the top down and set the MPS of the child
1996 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001997 *
1998 * Configure the device MPS with the smaller of the
1999 * device MPSS or the bridge MPS (which is assumed to be
2000 * properly configured at this point to the largest
2001 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002002 */
Jon Mason62f392e2011-10-14 14:56:14 -05002003 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002004 }
2005
2006 rc = pcie_set_mps(dev, mps);
2007 if (rc)
2008 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
2009}
2010
Jon Mason62f392e2011-10-14 14:56:14 -05002011static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002012{
Jon Mason62f392e2011-10-14 14:56:14 -05002013 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002014
Jon Masoned2888e2011-09-08 16:41:18 -05002015 /* In the "safe" case, do not configure the MRRS. There appear to be
2016 * issues with setting MRRS to 0 on a number of devices.
2017 */
Jon Masoned2888e2011-09-08 16:41:18 -05002018 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2019 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002020
Jon Masoned2888e2011-09-08 16:41:18 -05002021 /* For Max performance, the MRRS must be set to the largest supported
2022 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002023 * device or the bus can support. This should already be properly
2024 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05002025 */
Jon Mason62f392e2011-10-14 14:56:14 -05002026 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002027
2028 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002029 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002030 * If the MRRS value provided is not acceptable (e.g., too large),
2031 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002032 */
Jon Masonb03e7492011-07-20 15:20:54 -05002033 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2034 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002035 if (!rc)
2036 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002037
Jon Mason62f392e2011-10-14 14:56:14 -05002038 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002039 mrrs /= 2;
2040 }
Jon Mason62f392e2011-10-14 14:56:14 -05002041
2042 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04002043 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002044}
2045
2046static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2047{
Jon Masona513a992011-10-14 14:56:16 -05002048 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002049
2050 if (!pci_is_pcie(dev))
2051 return 0;
2052
Keith Busch27d868b2015-08-24 08:48:16 -05002053 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2054 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002055 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002056
Jon Masona513a992011-10-14 14:56:16 -05002057 mps = 128 << *(u8 *)data;
2058 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002059
2060 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002061 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002062
Ryan Desfosses227f0642014-04-18 20:13:50 -04002063 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2064 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05002065 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002066
2067 return 0;
2068}
2069
Jon Masona513a992011-10-14 14:56:16 -05002070/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002071 * parents then children fashion. If this changes, then this code will not
2072 * work as designed.
2073 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002074void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002075{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002076 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002077
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002078 if (!bus->self)
2079 return;
2080
Jon Masonb03e7492011-07-20 15:20:54 -05002081 if (!pci_is_pcie(bus->self))
2082 return;
2083
Jon Mason5f39e672011-10-03 09:50:20 -05002084 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002085 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002086 * simply force the MPS of the entire system to the smallest possible.
2087 */
2088 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2089 smpss = 0;
2090
Jon Masonb03e7492011-07-20 15:20:54 -05002091 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002092 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002093
Jon Masonb03e7492011-07-20 15:20:54 -05002094 pcie_find_smpss(bus->self, &smpss);
2095 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2096 }
2097
2098 pcie_bus_configure_set(bus->self, &smpss);
2099 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2100}
Jon Masondebc3b72011-08-02 00:01:18 -05002101EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002102
Bill Pemberton15856ad2012-11-21 15:35:00 -05002103unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104{
Yinghai Lub918c622012-05-17 18:51:11 -07002105 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 struct pci_dev *dev;
2107
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002108 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
2110 /* Go find them, Rover! */
2111 for (devfn = 0; devfn < 0x100; devfn += 8)
2112 pci_scan_slot(bus, devfn);
2113
Yu Zhaoa28724b2009-03-20 11:25:13 +08002114 /* Reserve buses for SR-IOV capability. */
2115 max += pci_iov_bus_range(bus);
2116
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 /*
2118 * After performing arch-dependent fixup of the bus, look behind
2119 * all PCI-to-PCI bridges on this bus.
2120 */
Alex Chiang74710de2009-03-20 14:56:10 -06002121 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002122 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002123 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002124 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002125 }
2126
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002127 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002129 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 max = pci_scan_bridge(bus, dev, max, pass);
2131 }
2132
2133 /*
Keith Busche16b4662016-07-21 21:40:28 -06002134 * Make sure a hotplug bridge has at least the minimum requested
2135 * number of buses.
2136 */
2137 if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus_size) {
2138 if (max - bus->busn_res.start < pci_hotplug_bus_size - 1)
2139 max = bus->busn_res.start + pci_hotplug_bus_size - 1;
Mika Westerberg9a4bf052017-10-13 21:35:43 +03002140
2141 /* Do not allocate more buses than we have room left */
2142 if (max > bus->busn_res.end)
2143 max = bus->busn_res.end;
Keith Busche16b4662016-07-21 21:40:28 -06002144 }
2145
2146 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 * We've scanned the bus and so we know all about what's on
2148 * the other side of any bridges that may be on this bus plus
2149 * any devices.
2150 *
2151 * Return how far we've got finding sub-buses.
2152 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002153 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 return max;
2155}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002156EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002158/**
2159 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2160 * @bridge: Host bridge to set up.
2161 *
2162 * Default empty implementation. Replace with an architecture-specific setup
2163 * routine, if necessary.
2164 */
2165int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2166{
2167 return 0;
2168}
2169
Jiang Liu10a95742013-04-12 05:44:20 +00002170void __weak pcibios_add_bus(struct pci_bus *bus)
2171{
2172}
2173
2174void __weak pcibios_remove_bus(struct pci_bus *bus)
2175{
2176}
2177
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002178struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2179 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002181 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002182 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002183 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002184 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002185 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002186 resource_size_t offset;
2187 char bus_addr[64];
2188 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002190 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002191 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002192 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
2194 b->sysdata = sysdata;
2195 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002196 b->number = b->busn_res.start = bus;
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02002197#ifdef CONFIG_PCI_DOMAINS_GENERIC
2198 b->domain_nr = pci_bus_find_domain_nr(b, parent);
2199#endif
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002200 b2 = pci_find_bus(pci_domain_nr(b), bus);
2201 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002203 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 goto err_out;
2205 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002206
Yinghai Lu7b543662012-04-02 18:31:53 -07002207 bridge = pci_alloc_host_bridge(b);
2208 if (!bridge)
2209 goto err_out;
2210
2211 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002212 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002213 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002214 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002215 if (error) {
2216 kfree(bridge);
2217 goto err_out;
2218 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002219
Yinghai Lu7b543662012-04-02 18:31:53 -07002220 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002221 if (error) {
2222 put_device(&bridge->dev);
2223 goto err_out;
2224 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002225 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002226 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002227 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002228 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
Yinghai Lu0d358f22008-02-19 03:20:41 -08002230 if (!parent)
2231 set_dev_node(b->bridge, pcibus_to_node(b));
2232
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002233 b->dev.class = &pcibus_class;
2234 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002235 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002236 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 if (error)
2238 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239
Jiang Liu10a95742013-04-12 05:44:20 +00002240 pcibios_add_bus(b);
2241
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 /* Create legacy_io and legacy_mem files for this bus */
2243 pci_create_legacy_files(b);
2244
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002245 if (parent)
2246 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2247 else
2248 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2249
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002250 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002251 resource_list_for_each_entry_safe(window, n, resources) {
2252 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002253 res = window->res;
2254 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002255 if (res->flags & IORESOURCE_BUS)
2256 pci_bus_insert_busn_res(b, bus, res->end);
2257 else
2258 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002259 if (offset) {
2260 if (resource_type(res) == IORESOURCE_IO)
2261 fmt = " (bus address [%#06llx-%#06llx])";
2262 else
2263 fmt = " (bus address [%#010llx-%#010llx])";
2264 snprintf(bus_addr, sizeof(bus_addr), fmt,
2265 (unsigned long long) (res->start - offset),
2266 (unsigned long long) (res->end - offset));
2267 } else
2268 bus_addr[0] = '\0';
2269 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002270 }
2271
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002272 down_write(&pci_bus_sem);
2273 list_add_tail(&b->node, &pci_root_buses);
2274 up_write(&pci_bus_sem);
2275
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 return b;
2277
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002279 put_device(&bridge->dev);
2280 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002281err_out:
2282 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 return NULL;
2284}
Ray Juie6b29de2015-04-08 11:21:33 -07002285EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002286
Yinghai Lu98a35832012-05-18 11:35:50 -06002287int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2288{
2289 struct resource *res = &b->busn_res;
2290 struct resource *parent_res, *conflict;
2291
2292 res->start = bus;
2293 res->end = bus_max;
2294 res->flags = IORESOURCE_BUS;
2295
2296 if (!pci_is_root_bus(b))
2297 parent_res = &b->parent->busn_res;
2298 else {
2299 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2300 res->flags |= IORESOURCE_PCI_FIXED;
2301 }
2302
Andreas Noeverced04d12014-01-23 21:59:24 +01002303 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002304
2305 if (conflict)
2306 dev_printk(KERN_DEBUG, &b->dev,
2307 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2308 res, pci_is_root_bus(b) ? "domain " : "",
2309 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002310
2311 return conflict == NULL;
2312}
2313
2314int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2315{
2316 struct resource *res = &b->busn_res;
2317 struct resource old_res = *res;
2318 resource_size_t size;
2319 int ret;
2320
2321 if (res->start > bus_max)
2322 return -EINVAL;
2323
2324 size = bus_max - res->start + 1;
2325 ret = adjust_resource(res, res->start, size);
2326 dev_printk(KERN_DEBUG, &b->dev,
2327 "busn_res: %pR end %s updated to %02x\n",
2328 &old_res, ret ? "can not be" : "is", bus_max);
2329
2330 if (!ret && !res->parent)
2331 pci_bus_insert_busn_res(b, res->start, res->end);
2332
2333 return ret;
2334}
2335
2336void pci_bus_release_busn_res(struct pci_bus *b)
2337{
2338 struct resource *res = &b->busn_res;
2339 int ret;
2340
2341 if (!res->flags || !res->parent)
2342 return;
2343
2344 ret = release_resource(res);
2345 dev_printk(KERN_DEBUG, &b->dev,
2346 "busn_res: %pR %s released\n",
2347 res, ret ? "can not be" : "is");
2348}
2349
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002350struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2351 struct pci_ops *ops, void *sysdata,
2352 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002353{
Jiang Liu14d76b62015-02-05 13:44:44 +08002354 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002355 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002356 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002357 int max;
2358
Jiang Liu14d76b62015-02-05 13:44:44 +08002359 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002360 if (window->res->flags & IORESOURCE_BUS) {
2361 found = true;
2362 break;
2363 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002364
2365 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2366 if (!b)
2367 return NULL;
2368
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002369 b->msi = msi;
2370
Yinghai Lu4d99f522012-05-17 18:51:12 -07002371 if (!found) {
2372 dev_info(&b->dev,
2373 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2374 bus);
2375 pci_bus_insert_busn_res(b, bus, 255);
2376 }
2377
2378 max = pci_scan_child_bus(b);
2379
2380 if (!found)
2381 pci_bus_update_busn_res_end(b, max);
2382
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002383 return b;
2384}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002385
2386struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2387 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2388{
2389 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2390 NULL);
2391}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002392EXPORT_SYMBOL(pci_scan_root_bus);
2393
Bill Pemberton15856ad2012-11-21 15:35:00 -05002394struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002395 void *sysdata)
2396{
2397 LIST_HEAD(resources);
2398 struct pci_bus *b;
2399
2400 pci_add_resource(&resources, &ioport_resource);
2401 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002402 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002403 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2404 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002405 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002406 } else {
2407 pci_free_resource_list(&resources);
2408 }
2409 return b;
2410}
2411EXPORT_SYMBOL(pci_scan_bus);
2412
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002413/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002414 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2415 * @bridge: PCI bridge for the bus to scan
2416 *
2417 * Scan a PCI bus and child buses for new devices, add them,
2418 * and enable them, resizing bridge mmio/io resource if necessary
2419 * and possible. The caller must ensure the child devices are already
2420 * removed for resizing to occur.
2421 *
2422 * Returns the max number of subordinate bus discovered.
2423 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002424unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002425{
2426 unsigned int max;
2427 struct pci_bus *bus = bridge->subordinate;
2428
2429 max = pci_scan_child_bus(bus);
2430
2431 pci_assign_unassigned_bridge_resources(bridge);
2432
2433 pci_bus_add_devices(bus);
2434
2435 return max;
2436}
2437
Yinghai Lua5213a32012-10-30 14:31:21 -06002438/**
2439 * pci_rescan_bus - scan a PCI bus for devices.
2440 * @bus: PCI bus to scan
2441 *
2442 * Scan a PCI bus and child buses for new devices, adds them,
2443 * and enables them.
2444 *
2445 * Returns the max number of subordinate bus discovered.
2446 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002447unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002448{
2449 unsigned int max;
2450
2451 max = pci_scan_child_bus(bus);
2452 pci_assign_unassigned_bus_resources(bus);
2453 pci_bus_add_devices(bus);
2454
2455 return max;
2456}
2457EXPORT_SYMBOL_GPL(pci_rescan_bus);
2458
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002459/*
2460 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2461 * routines should always be executed under this mutex.
2462 */
2463static DEFINE_MUTEX(pci_rescan_remove_lock);
2464
2465void pci_lock_rescan_remove(void)
2466{
2467 mutex_lock(&pci_rescan_remove_lock);
2468}
2469EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2470
2471void pci_unlock_rescan_remove(void)
2472{
2473 mutex_unlock(&pci_rescan_remove_lock);
2474}
2475EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2476
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002477static int __init pci_sort_bf_cmp(const struct device *d_a,
2478 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002479{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002480 const struct pci_dev *a = to_pci_dev(d_a);
2481 const struct pci_dev *b = to_pci_dev(d_b);
2482
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002483 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2484 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2485
2486 if (a->bus->number < b->bus->number) return -1;
2487 else if (a->bus->number > b->bus->number) return 1;
2488
2489 if (a->devfn < b->devfn) return -1;
2490 else if (a->devfn > b->devfn) return 1;
2491
2492 return 0;
2493}
2494
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002495void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002496{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002497 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002498}