blob: dfa55e7478fb88501bdb73d29edbd14b5f8eecaa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Chris Wilsonac668082011-02-09 16:15:32 +000067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Keith Packard4415e632011-11-09 09:57:50 -080087int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000088module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070089MODULE_PARM_DESC(lvds_use_ssc,
90 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070091 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000092
Ben Widawskya35d9d32011-07-13 14:38:17 -070093int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +000094module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(vbt_sdvo_panel_type,
96 "Override selection of SDVO panel mode in the VBT "
97 "(default: auto)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000100module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000102
Ben Widawskya35d9d32011-07-13 14:38:17 -0700103bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700104module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700105MODULE_PARM_DESC(enable_hangcheck,
106 "Periodically check GPU activity for detecting hangs. "
107 "WARNING: Disabling this can cause system wide hangs. "
108 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700109
Daniel Vetter650dc072012-04-02 10:08:35 +0200110int i915_enable_ppgtt __read_mostly = -1;
111module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100112MODULE_PARM_DESC(i915_enable_ppgtt,
113 "Enable PPGTT (default: true)");
114
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500115static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800116extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500117
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500118#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200119 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000120 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500121 .vendor = 0x8086, \
122 .device = id, \
123 .subvendor = PCI_ANY_ID, \
124 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500125 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500126
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200127static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100129 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500130};
131
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200132static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100133 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100134 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500135};
136
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200137static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400139 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100145 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500146};
147
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100149 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100150 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500151};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200152static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100153 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500154 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100160 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100163 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500164 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100165 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100166 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100170 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100171 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100172 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100176 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000177 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100178 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100179 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500180};
181
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200182static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100184 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100185 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100189 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100190 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800191 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500192};
193
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200194static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100195 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000196 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100197 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100198 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800199 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200};
201
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200202static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100203 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100204 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100205 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100209 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200210 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800211 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100215 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000216 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700217 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800218 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200221static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100222 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100223 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100224 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100225 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200226 .has_llc = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800227};
228
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200229static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100230 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100231 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800232 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100233 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100234 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200235 .has_llc = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800236};
237
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238static const struct intel_device_info intel_ivybridge_d_info = {
239 .is_ivybridge = 1, .gen = 7,
240 .need_gfx_hws = 1, .has_hotplug = 1,
241 .has_bsd_ring = 1,
242 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200243 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
246static const struct intel_device_info intel_ivybridge_m_info = {
247 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
248 .need_gfx_hws = 1, .has_hotplug = 1,
249 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
250 .has_bsd_ring = 1,
251 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200252 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700253};
254
Chris Wilson6103da02010-07-05 18:01:47 +0100255static const struct pci_device_id pciidlist[] = { /* aka */
256 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
257 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
258 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400259 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100260 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
261 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
262 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
263 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
264 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
265 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
266 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
267 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
268 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
269 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
270 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
271 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
272 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
273 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
274 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
275 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
276 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
277 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
278 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
279 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
280 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
281 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100282 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500283 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
284 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
285 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
286 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800287 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800288 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
289 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800290 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800291 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800292 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800293 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700294 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
295 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
296 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
297 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
298 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300299 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500300 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301};
302
Jesse Barnes79e53942008-11-07 14:24:08 -0800303#if defined(CONFIG_DRM_I915_KMS)
304MODULE_DEVICE_TABLE(pci, pciidlist);
305#endif
306
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800307#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700308#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800309#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700310#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800311
Akshay Joshi0206e352011-08-16 15:34:10 -0400312void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800313{
314 struct drm_i915_private *dev_priv = dev->dev_private;
315 struct pci_dev *pch;
316
317 /*
318 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
319 * make graphics device passthrough work easy for VMM, that only
320 * need to expose ISA bridge to let driver know the real hardware
321 * underneath. This is a requirement from virtualization team.
322 */
323 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
324 if (pch) {
325 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
326 int id;
327 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
328
Jesse Barnes90711d52011-04-28 14:48:02 -0700329 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
330 dev_priv->pch_type = PCH_IBX;
331 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
332 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800333 dev_priv->pch_type = PCH_CPT;
334 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700335 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
336 /* PantherPoint is CPT compatible */
337 dev_priv->pch_type = PCH_CPT;
338 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800339 }
340 }
341 pci_dev_put(pch);
342 }
343}
344
Keith Packard8d715f02011-11-18 20:39:01 -0800345void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000346{
347 int count;
348
349 count = 0;
350 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
351 udelay(10);
352
353 I915_WRITE_NOTRACE(FORCEWAKE, 1);
354 POSTING_READ(FORCEWAKE);
355
356 count = 0;
357 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
358 udelay(10);
359}
360
Keith Packard8d715f02011-11-18 20:39:01 -0800361void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
362{
363 int count;
364
365 count = 0;
366 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
367 udelay(10);
368
369 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
370 POSTING_READ(FORCEWAKE_MT);
371
372 count = 0;
373 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
374 udelay(10);
375}
376
Ben Widawskyfcca7922011-04-25 11:23:07 -0700377/*
378 * Generally this is called implicitly by the register read function. However,
379 * if some sequence requires the GT to not power down then this function should
380 * be called at the beginning of the sequence followed by a call to
381 * gen6_gt_force_wake_put() at the end of the sequence.
382 */
383void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
384{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100385 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700386
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100387 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
388 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800389 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100390 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700391}
392
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100393static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
394{
395 u32 gtfifodbg;
396 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
397 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
398 "MMIO read or write has been dropped %x\n", gtfifodbg))
399 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
400}
401
Keith Packard8d715f02011-11-18 20:39:01 -0800402void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000403{
404 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100405 /* The below doubles as a POSTING_READ */
406 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000407}
408
Keith Packard8d715f02011-11-18 20:39:01 -0800409void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
410{
411 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100412 /* The below doubles as a POSTING_READ */
413 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800414}
415
Ben Widawskyfcca7922011-04-25 11:23:07 -0700416/*
417 * see gen6_gt_force_wake_get()
418 */
419void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
420{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100421 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700422
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100423 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
424 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800425 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100426 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700427}
428
Ben Widawsky67a37442012-02-09 10:15:20 +0100429int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000430{
Ben Widawsky67a37442012-02-09 10:15:20 +0100431 int ret = 0;
432
Akshay Joshi0206e352011-08-16 15:34:10 -0400433 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100434 int loop = 500;
435 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
436 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
437 udelay(10);
438 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
439 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100440 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
441 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100442 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000443 }
Chris Wilson957367202011-05-12 22:17:09 +0100444 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100445
446 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000447}
448
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100449static int i915_drm_freeze(struct drm_device *dev)
450{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100451 struct drm_i915_private *dev_priv = dev->dev_private;
452
Dave Airlie5bcf7192010-12-07 09:20:40 +1000453 drm_kms_helper_poll_disable(dev);
454
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100455 pci_save_state(dev->pdev);
456
457 /* If KMS is active, we do the leavevt stuff here */
458 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
459 int error = i915_gem_idle(dev);
460 if (error) {
461 dev_err(&dev->pdev->dev,
462 "GEM idle failed, resume might fail\n");
463 return error;
464 }
465 drm_irq_uninstall(dev);
466 }
467
468 i915_save_state(dev);
469
Chris Wilson44834a62010-08-19 16:09:23 +0100470 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100471
472 /* Modeset on resume, not lid events */
473 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100474
Dave Airlie3fa016a2012-03-28 10:48:49 +0100475 console_lock();
476 intel_fbdev_set_suspend(dev, 1);
477 console_unlock();
478
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100479 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100480}
481
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000482int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100483{
484 int error;
485
486 if (!dev || !dev->dev_private) {
487 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700488 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000489 return -ENODEV;
490 }
491
Dave Airlieb932ccb2008-02-20 10:02:20 +1000492 if (state.event == PM_EVENT_PRETHAW)
493 return 0;
494
Dave Airlie5bcf7192010-12-07 09:20:40 +1000495
496 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
497 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100498
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100499 error = i915_drm_freeze(dev);
500 if (error)
501 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000502
Dave Airlieb932ccb2008-02-20 10:02:20 +1000503 if (state.event == PM_EVENT_SUSPEND) {
504 /* Shut down the device */
505 pci_disable_device(dev->pdev);
506 pci_set_power_state(dev->pdev, PCI_D3hot);
507 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000508
509 return 0;
510}
511
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100512static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000513{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800514 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100515 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100516
Chris Wilsond1c3b172010-12-08 14:26:19 +0000517 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
518 mutex_lock(&dev->struct_mutex);
519 i915_gem_restore_gtt_mappings(dev);
520 mutex_unlock(&dev->struct_mutex);
521 }
522
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100523 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100524 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100525
Jesse Barnes5669fca2009-02-17 15:13:31 -0800526 /* KMS EnterVT equivalent */
527 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
528 mutex_lock(&dev->struct_mutex);
529 dev_priv->mm.suspended = 0;
530
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100531 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800532 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800533
Keith Packard9fb526d2011-09-26 22:24:57 -0700534 if (HAS_PCH_SPLIT(dev))
535 ironlake_init_pch_refclk(dev);
536
Chris Wilson500f7142011-01-24 15:14:41 +0000537 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800538 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100539
Zhao Yakui354ff962009-07-08 14:13:12 +0800540 /* Resume the modeset for every activated CRTC */
Sean Paul927a2f12012-03-23 08:52:58 -0400541 mutex_lock(&dev->mode_config.mutex);
Zhao Yakui354ff962009-07-08 14:13:12 +0800542 drm_helper_resume_force_mode(dev);
Sean Paul927a2f12012-03-23 08:52:58 -0400543 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800544
Chris Wilsonac668082011-02-09 16:15:32 +0000545 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800546 ironlake_enable_rc6(dev);
547 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800548
Chris Wilson44834a62010-08-19 16:09:23 +0100549 intel_opregion_init(dev);
550
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800551 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700552
Dave Airlie3fa016a2012-03-28 10:48:49 +0100553 console_lock();
554 intel_fbdev_set_suspend(dev, 0);
555 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100556 return error;
557}
558
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000559int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100560{
Chris Wilson6eecba32010-09-08 09:45:11 +0100561 int ret;
562
Dave Airlie5bcf7192010-12-07 09:20:40 +1000563 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
564 return 0;
565
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100566 if (pci_enable_device(dev->pdev))
567 return -EIO;
568
569 pci_set_master(dev->pdev);
570
Chris Wilson6eecba32010-09-08 09:45:11 +0100571 ret = i915_drm_thaw(dev);
572 if (ret)
573 return ret;
574
575 drm_kms_helper_poll_enable(dev);
576 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000577}
578
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100579static int i8xx_do_reset(struct drm_device *dev, u8 flags)
580{
581 struct drm_i915_private *dev_priv = dev->dev_private;
582
583 if (IS_I85X(dev))
584 return -ENODEV;
585
586 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
587 POSTING_READ(D_STATE);
588
589 if (IS_I830(dev) || IS_845G(dev)) {
590 I915_WRITE(DEBUG_RESET_I830,
591 DEBUG_RESET_DISPLAY |
592 DEBUG_RESET_RENDER |
593 DEBUG_RESET_FULL);
594 POSTING_READ(DEBUG_RESET_I830);
595 msleep(1);
596
597 I915_WRITE(DEBUG_RESET_I830, 0);
598 POSTING_READ(DEBUG_RESET_I830);
599 }
600
601 msleep(1);
602
603 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
604 POSTING_READ(D_STATE);
605
606 return 0;
607}
608
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700609static int i965_reset_complete(struct drm_device *dev)
610{
611 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700612 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700613 return gdrst & 0x1;
614}
615
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700616static int i965_do_reset(struct drm_device *dev, u8 flags)
617{
618 u8 gdrst;
619
Chris Wilsonae681d92010-10-01 14:57:56 +0100620 /*
621 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
622 * well as the reset bit (GR/bit 0). Setting the GR bit
623 * triggers the reset; when done, the hardware will clear it.
624 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700625 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
626 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
627
628 return wait_for(i965_reset_complete(dev), 500);
629}
630
631static int ironlake_do_reset(struct drm_device *dev, u8 flags)
632{
633 struct drm_i915_private *dev_priv = dev->dev_private;
634 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
635 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
636 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637}
638
Eric Anholtcff458c2010-11-18 09:31:14 +0800639static int gen6_do_reset(struct drm_device *dev, u8 flags)
640{
641 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800642 int ret;
643 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800644
Keith Packard286fed42012-01-06 11:44:11 -0800645 /* Hold gt_lock across reset to prevent any register access
646 * with forcewake not set correctly
647 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800648 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800649
650 /* Reset the chip */
651
652 /* GEN6_GDRST is not in the gt power well, no need to check
653 * for fifo space for the write or forcewake the chip for
654 * the read
655 */
656 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
657
658 /* Spin waiting for the device to ack the reset request */
659 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
660
661 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800662 if (dev_priv->forcewake_count)
663 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800664 else
665 dev_priv->display.force_wake_put(dev_priv);
666
667 /* Restore fifo count */
668 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
669
Keith Packardb6e45f82012-01-06 11:34:04 -0800670 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
671 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800672}
673
Ben Gamari11ed50e2009-09-14 17:48:45 -0400674/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200675 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400676 * @dev: drm device to reset
677 * @flags: reset domains
678 *
679 * Reset the chip. Useful if a hang is detected. Returns zero on successful
680 * reset or otherwise an error code.
681 *
682 * Procedure is fairly simple:
683 * - reset the chip using the reset reg
684 * - re-init context state
685 * - re-init hardware status page
686 * - re-init ring buffer
687 * - re-init interrupt state
688 * - re-init display
689 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100690int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400691{
692 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400693 /*
694 * We really should only reset the display subsystem if we actually
695 * need to
696 */
697 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700698 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400699
Chris Wilsond78cb502010-12-23 13:33:15 +0000700 if (!i915_try_reset)
701 return 0;
702
Chris Wilson340479a2010-12-04 18:17:15 +0000703 if (!mutex_trylock(&dev->struct_mutex))
704 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400705
Chris Wilson069efc12010-09-30 16:53:18 +0100706 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400707
Chris Wilsonf803aa52010-09-19 12:38:26 +0100708 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100709 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
710 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
711 } else switch (INTEL_INFO(dev)->gen) {
Kenneth Graunke10836942011-07-07 15:33:26 -0700712 case 7:
Eric Anholtcff458c2010-11-18 09:31:14 +0800713 case 6:
714 ret = gen6_do_reset(dev, flags);
715 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100716 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700717 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100718 break;
719 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700720 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100721 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100722 case 2:
723 ret = i8xx_do_reset(dev, flags);
724 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100725 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100726 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700727 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100728 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100729 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100730 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400731 }
732
733 /* Ok, now get things going again... */
734
735 /*
736 * Everything depends on having the GTT running, so we need to start
737 * there. Fortunately we don't need to do this unless we reset the
738 * chip at a PCI level.
739 *
740 * Next we need to restore the context, but we don't use those
741 * yet either...
742 *
743 * Ring buffer needs to be re-initialized in the KMS case, or if X
744 * was running at the time of the reset (i.e. we weren't VT
745 * switched away).
746 */
747 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800748 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400749 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800750
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100751 i915_gem_init_swizzling(dev);
752
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000753 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800754 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000755 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800756 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000757 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800758
Daniel Vettere21af882012-02-09 20:53:27 +0100759 i915_gem_init_ppgtt(dev);
760
Ben Gamari11ed50e2009-09-14 17:48:45 -0400761 mutex_unlock(&dev->struct_mutex);
762 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000763 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400764 drm_irq_install(dev);
765 mutex_lock(&dev->struct_mutex);
766 }
767
Ben Gamari11ed50e2009-09-14 17:48:45 -0400768 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100769
770 /*
771 * Perform a full modeset as on later generations, e.g. Ironlake, we may
772 * need to retrain the display link and cannot just restore the register
773 * values.
774 */
775 if (need_display) {
776 mutex_lock(&dev->mode_config.mutex);
777 drm_helper_resume_force_mode(dev);
778 mutex_unlock(&dev->mode_config.mutex);
779 }
780
Ben Gamari11ed50e2009-09-14 17:48:45 -0400781 return 0;
782}
783
784
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500785static int __devinit
786i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
787{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000788 /* Only bind to function 0 of the device. Early generations
789 * used function 1 as a placeholder for multi-head. This causes
790 * us confusion instead, especially on the systems where both
791 * functions have the same PCI-ID!
792 */
793 if (PCI_FUNC(pdev->devfn))
794 return -ENODEV;
795
Jordan Crousedcdb1672010-05-27 13:40:25 -0600796 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500797}
798
799static void
800i915_pci_remove(struct pci_dev *pdev)
801{
802 struct drm_device *dev = pci_get_drvdata(pdev);
803
804 drm_put_dev(dev);
805}
806
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100807static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500808{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100809 struct pci_dev *pdev = to_pci_dev(dev);
810 struct drm_device *drm_dev = pci_get_drvdata(pdev);
811 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500812
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100813 if (!drm_dev || !drm_dev->dev_private) {
814 dev_err(dev, "DRM not initialized, aborting suspend.\n");
815 return -ENODEV;
816 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500817
Dave Airlie5bcf7192010-12-07 09:20:40 +1000818 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
819 return 0;
820
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100821 error = i915_drm_freeze(drm_dev);
822 if (error)
823 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500824
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100825 pci_disable_device(pdev);
826 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800827
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800828 return 0;
829}
830
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100831static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800832{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100833 struct pci_dev *pdev = to_pci_dev(dev);
834 struct drm_device *drm_dev = pci_get_drvdata(pdev);
835
836 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800837}
838
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100839static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800840{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100841 struct pci_dev *pdev = to_pci_dev(dev);
842 struct drm_device *drm_dev = pci_get_drvdata(pdev);
843
844 if (!drm_dev || !drm_dev->dev_private) {
845 dev_err(dev, "DRM not initialized, aborting suspend.\n");
846 return -ENODEV;
847 }
848
849 return i915_drm_freeze(drm_dev);
850}
851
852static int i915_pm_thaw(struct device *dev)
853{
854 struct pci_dev *pdev = to_pci_dev(dev);
855 struct drm_device *drm_dev = pci_get_drvdata(pdev);
856
857 return i915_drm_thaw(drm_dev);
858}
859
860static int i915_pm_poweroff(struct device *dev)
861{
862 struct pci_dev *pdev = to_pci_dev(dev);
863 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100864
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100865 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800866}
867
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100868static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400869 .suspend = i915_pm_suspend,
870 .resume = i915_pm_resume,
871 .freeze = i915_pm_freeze,
872 .thaw = i915_pm_thaw,
873 .poweroff = i915_pm_poweroff,
874 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800875};
876
Jesse Barnesde151cf2008-11-12 10:03:55 -0800877static struct vm_operations_struct i915_gem_vm_ops = {
878 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800879 .open = drm_gem_vm_open,
880 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800881};
882
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700883static const struct file_operations i915_driver_fops = {
884 .owner = THIS_MODULE,
885 .open = drm_open,
886 .release = drm_release,
887 .unlocked_ioctl = drm_ioctl,
888 .mmap = drm_gem_mmap,
889 .poll = drm_poll,
890 .fasync = drm_fasync,
891 .read = drm_read,
892#ifdef CONFIG_COMPAT
893 .compat_ioctl = i915_compat_ioctl,
894#endif
895 .llseek = noop_llseek,
896};
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000899 /* Don't use MTRRs here; the Xserver or userspace app should
900 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100901 */
Eric Anholt673a3942008-07-30 12:06:12 -0700902 .driver_features =
903 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
904 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100905 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000906 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700907 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100908 .lastclose = i915_driver_lastclose,
909 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700910 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100911
912 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
913 .suspend = i915_suspend,
914 .resume = i915_resume,
915
Dave Airliecda17382005-07-10 17:31:26 +1000916 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000918 .master_create = i915_master_create,
919 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500920#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400921 .debugfs_init = i915_debugfs_init,
922 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500923#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700924 .gem_init_object = i915_gem_init_object,
925 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800926 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000927 .dumb_create = i915_gem_dumb_create,
928 .dumb_map_offset = i915_gem_mmap_gtt,
929 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700931 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100932 .name = DRIVER_NAME,
933 .desc = DRIVER_DESC,
934 .date = DRIVER_DATE,
935 .major = DRIVER_MAJOR,
936 .minor = DRIVER_MINOR,
937 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938};
939
Dave Airlie8410ea32010-12-15 03:16:38 +1000940static struct pci_driver i915_pci_driver = {
941 .name = DRIVER_NAME,
942 .id_table = pciidlist,
943 .probe = i915_pci_probe,
944 .remove = i915_pci_remove,
945 .driver.pm = &i915_pm_ops,
946};
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948static int __init i915_init(void)
949{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800950 if (!intel_agp_enabled) {
951 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
952 return -ENODEV;
953 }
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800956
957 /*
958 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
959 * explicitly disabled with the module pararmeter.
960 *
961 * Otherwise, just follow the parameter (defaulting to off).
962 *
963 * Allow optional vga_text_mode_force boot option to override
964 * the default behavior.
965 */
966#if defined(CONFIG_DRM_I915_KMS)
967 if (i915_modeset != 0)
968 driver.driver_features |= DRIVER_MODESET;
969#endif
970 if (i915_modeset == 1)
971 driver.driver_features |= DRIVER_MODESET;
972
973#ifdef CONFIG_VGA_CONSOLE
974 if (vgacon_text_force() && i915_modeset == -1)
975 driver.driver_features &= ~DRIVER_MODESET;
976#endif
977
Chris Wilson3885c6b2011-01-23 10:45:14 +0000978 if (!(driver.driver_features & DRIVER_MODESET))
979 driver.get_vblank_timestamp = NULL;
980
Dave Airlie8410ea32010-12-15 03:16:38 +1000981 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
984static void __exit i915_exit(void)
985{
Dave Airlie8410ea32010-12-15 03:16:38 +1000986 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987}
988
989module_init(i915_init);
990module_exit(i915_exit);
991
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000992MODULE_AUTHOR(DRIVER_AUTHOR);
993MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -0700995
Andi Kleenf7000882011-10-13 16:08:51 -0700996#define __i915_read(x, y) \
997u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
998 u##x val = 0; \
999 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001000 unsigned long irqflags; \
1001 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1002 if (dev_priv->forcewake_count == 0) \
1003 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001004 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001005 if (dev_priv->forcewake_count == 0) \
1006 dev_priv->display.force_wake_put(dev_priv); \
1007 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001008 } else { \
1009 val = read##y(dev_priv->regs + reg); \
1010 } \
1011 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1012 return val; \
1013}
1014
1015__i915_read(8, b)
1016__i915_read(16, w)
1017__i915_read(32, l)
1018__i915_read(64, q)
1019#undef __i915_read
1020
1021#define __i915_write(x, y) \
1022void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001023 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001024 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1025 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001026 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001027 } \
1028 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001029 if (unlikely(__fifo_ret)) { \
1030 gen6_gt_check_fifodbg(dev_priv); \
1031 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001032}
1033__i915_write(8, b)
1034__i915_write(16, w)
1035__i915_write(32, l)
1036__i915_write(64, q)
1037#undef __i915_write