blob: 7fae6917beab9904e73134273887762c2cba683a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Chris Wilson1b894b52010-12-14 20:04:54 +0000363static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
364 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800365{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 struct drm_device *dev = crtc->dev;
367 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800368 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369
370 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
372 LVDS_CLKB_POWER_UP) {
373 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dual_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_dual_lvds;
378 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000379 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380 limit = &intel_limits_ironlake_single_lvds_100m;
381 else
382 limit = &intel_limits_ironlake_single_lvds;
383 }
384 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800385 HAS_eDP)
386 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800387 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800388 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800389
390 return limit;
391}
392
Ma Ling044c7c42009-03-18 20:13:23 +0800393static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
394{
395 struct drm_device *dev = crtc->dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 const intel_limit_t *limit;
398
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
400 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
401 LVDS_CLKB_POWER_UP)
402 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 else
405 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
408 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100434 } else if (!IS_GEN2(dev)) {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
436 limit = &intel_limits_i9xx_lvds;
437 else
438 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 } else {
440 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700441 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800442 else
Keith Packarde4b36692009-06-05 19:22:17 -0700443 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 }
445 return limit;
446}
447
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500448/* m1 is reserved as 0 in Pineview, n is a ring counter */
449static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800450{
Shaohua Li21778322009-02-23 15:19:16 +0800451 clock->m = clock->m2 + 2;
452 clock->p = clock->p1 * clock->p2;
453 clock->vco = refclk * clock->m / clock->n;
454 clock->dot = clock->vco / clock->p;
455}
456
457static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
458{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500459 if (IS_PINEVIEW(dev)) {
460 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800461 return;
462 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
464 clock->p = clock->p1 * clock->p2;
465 clock->vco = refclk * clock->m / (clock->n + 2);
466 clock->dot = clock->vco / clock->p;
467}
468
Jesse Barnes79e53942008-11-07 14:24:08 -0800469/**
470 * Returns whether any output on the specified pipe is of the specified type
471 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800473{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 struct drm_device *dev = crtc->dev;
475 struct drm_mode_config *mode_config = &dev->mode_config;
476 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477
Chris Wilson4ef69c72010-09-09 15:14:28 +0100478 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
479 if (encoder->base.crtc == crtc && encoder->type == type)
480 return true;
481
482 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800483}
484
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800485#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800486/**
487 * Returns whether the given set of divisors are valid for a given refclk with
488 * the given connectors.
489 */
490
Chris Wilson1b894b52010-12-14 20:04:54 +0000491static bool intel_PLL_is_valid(struct drm_device *dev,
492 const intel_limit_t *limit,
493 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400510 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
512 * connector, etc., rather than just a single range.
513 */
514 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
517 return true;
518}
519
Ma Lingd4906092009-03-18 20:13:27 +0800520static bool
521intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800522 int target, int refclk, intel_clock_t *match_clock,
523 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800524
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
528 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int err = target;
530
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200531 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800532 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 /*
534 * For LVDS, if the panel is on, just rely on its current
535 * settings for dual-channel. We haven't figured out how to
536 * reliably set up different single/dual channel state, if we
537 * even can.
538 */
539 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
540 LVDS_CLKB_POWER_UP)
541 clock.p2 = limit->p2.p2_fast;
542 else
543 clock.p2 = limit->p2.p2_slow;
544 } else {
545 if (target < limit->p2.dot_limit)
546 clock.p2 = limit->p2.p2_slow;
547 else
548 clock.p2 = limit->p2.p2_fast;
549 }
550
Akshay Joshi0206e352011-08-16 15:34:10 -0400551 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800552
Zhao Yakui42158662009-11-20 11:24:18 +0800553 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
554 clock.m1++) {
555 for (clock.m2 = limit->m2.min;
556 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 /* m1 is always 0 in Pineview */
558 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800559 break;
560 for (clock.n = limit->n.min;
561 clock.n <= limit->n.max; clock.n++) {
562 for (clock.p1 = limit->p1.min;
563 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 int this_err;
565
Shaohua Li21778322009-02-23 15:19:16 +0800566 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (!intel_PLL_is_valid(dev, limit,
568 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800570 if (match_clock &&
571 clock.p != match_clock->p)
572 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 this_err = abs(clock.dot - target);
575 if (this_err < err) {
576 *best_clock = clock;
577 err = this_err;
578 }
579 }
580 }
581 }
582 }
583
584 return (err != target);
585}
586
Ma Lingd4906092009-03-18 20:13:27 +0800587static bool
588intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800589 int target, int refclk, intel_clock_t *match_clock,
590 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800591{
592 struct drm_device *dev = crtc->dev;
593 struct drm_i915_private *dev_priv = dev->dev_private;
594 intel_clock_t clock;
595 int max_n;
596 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400597 /* approximately equals target * 0.00585 */
598 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800599 found = false;
600
601 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800602 int lvds_reg;
603
Eric Anholtc619eed2010-01-28 16:45:52 -0800604 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800605 lvds_reg = PCH_LVDS;
606 else
607 lvds_reg = LVDS;
608 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800609 LVDS_CLKB_POWER_UP)
610 clock.p2 = limit->p2.p2_fast;
611 else
612 clock.p2 = limit->p2.p2_slow;
613 } else {
614 if (target < limit->p2.dot_limit)
615 clock.p2 = limit->p2.p2_slow;
616 else
617 clock.p2 = limit->p2.p2_fast;
618 }
619
620 memset(best_clock, 0, sizeof(*best_clock));
621 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200622 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800623 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200624 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800625 for (clock.m1 = limit->m1.max;
626 clock.m1 >= limit->m1.min; clock.m1--) {
627 for (clock.m2 = limit->m2.max;
628 clock.m2 >= limit->m2.min; clock.m2--) {
629 for (clock.p1 = limit->p1.max;
630 clock.p1 >= limit->p1.min; clock.p1--) {
631 int this_err;
632
Shaohua Li21778322009-02-23 15:19:16 +0800633 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000634 if (!intel_PLL_is_valid(dev, limit,
635 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800636 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800637 if (match_clock &&
638 clock.p != match_clock->p)
639 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000640
641 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800642 if (this_err < err_most) {
643 *best_clock = clock;
644 err_most = this_err;
645 max_n = clock.n;
646 found = true;
647 }
648 }
649 }
650 }
651 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800652 return found;
653}
Ma Lingd4906092009-03-18 20:13:27 +0800654
Zhenyu Wang2c072452009-06-05 15:38:42 +0800655static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500656intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800657 int target, int refclk, intel_clock_t *match_clock,
658 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800659{
660 struct drm_device *dev = crtc->dev;
661 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800662
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800663 if (target < 200000) {
664 clock.n = 1;
665 clock.p1 = 2;
666 clock.p2 = 10;
667 clock.m1 = 12;
668 clock.m2 = 9;
669 } else {
670 clock.n = 2;
671 clock.p1 = 1;
672 clock.p2 = 10;
673 clock.m1 = 14;
674 clock.m2 = 8;
675 }
676 intel_clock(dev, refclk, &clock);
677 memcpy(best_clock, &clock, sizeof(intel_clock_t));
678 return true;
679}
680
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681/* DisplayPort has only two frequencies, 162MHz and 270MHz */
682static bool
683intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686{
Chris Wilson5eddb702010-09-11 13:48:45 +0100687 intel_clock_t clock;
688 if (target < 200000) {
689 clock.p1 = 2;
690 clock.p2 = 10;
691 clock.n = 2;
692 clock.m1 = 23;
693 clock.m2 = 8;
694 } else {
695 clock.p1 = 1;
696 clock.p2 = 10;
697 clock.n = 1;
698 clock.m1 = 14;
699 clock.m2 = 2;
700 }
701 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
702 clock.p = (clock.p1 * clock.p2);
703 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
704 clock.vco = 0;
705 memcpy(best_clock, &clock, sizeof(intel_clock_t));
706 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707}
708
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700709/**
710 * intel_wait_for_vblank - wait for vblank on a given pipe
711 * @dev: drm device
712 * @pipe: pipe to wait for
713 *
714 * Wait for vblank to occur on a given pipe. Needed for various bits of
715 * mode setting code.
716 */
717void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800718{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800720 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700721
Chris Wilson300387c2010-09-05 20:25:43 +0100722 /* Clear existing vblank status. Note this will clear any other
723 * sticky status fields as well.
724 *
725 * This races with i915_driver_irq_handler() with the result
726 * that either function could miss a vblank event. Here it is not
727 * fatal, as we will either wait upon the next vblank interrupt or
728 * timeout. Generally speaking intel_wait_for_vblank() is only
729 * called during modeset at which time the GPU should be idle and
730 * should *not* be performing page flips and thus not waiting on
731 * vblanks...
732 * Currently, the result of us stealing a vblank from the irq
733 * handler is that a single frame will be skipped during swapbuffers.
734 */
735 I915_WRITE(pipestat_reg,
736 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
737
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700738 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100739 if (wait_for(I915_READ(pipestat_reg) &
740 PIPE_VBLANK_INTERRUPT_STATUS,
741 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700742 DRM_DEBUG_KMS("vblank wait timed out\n");
743}
744
Keith Packardab7ad7f2010-10-03 00:33:06 -0700745/*
746 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 * @dev: drm device
748 * @pipe: pipe to wait for
749 *
750 * After disabling a pipe, we can't wait for vblank in the usual way,
751 * spinning on the vblank interrupt status bit, since we won't actually
752 * see an interrupt when the pipe is disabled.
753 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 * On Gen4 and above:
755 * wait for the pipe register state bit to turn off
756 *
757 * Otherwise:
758 * wait for the display line value to settle (it usually
759 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700761 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100762void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700765
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100770 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
771 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700772 DRM_DEBUG_KMS("pipe_off wait timed out\n");
773 } else {
774 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100775 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700776 unsigned long timeout = jiffies + msecs_to_jiffies(100);
777
778 /* Wait for the display line to settle */
779 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100780 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700781 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100782 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700783 time_after(timeout, jiffies));
784 if (time_after(jiffies, timeout))
785 DRM_DEBUG_KMS("pipe_off wait timed out\n");
786 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800787}
788
Jesse Barnesb24e7172011-01-04 15:09:30 -0800789static const char *state_string(bool enabled)
790{
791 return enabled ? "on" : "off";
792}
793
794/* Only for pre-ILK configs */
795static void assert_pll(struct drm_i915_private *dev_priv,
796 enum pipe pipe, bool state)
797{
798 int reg;
799 u32 val;
800 bool cur_state;
801
802 reg = DPLL(pipe);
803 val = I915_READ(reg);
804 cur_state = !!(val & DPLL_VCO_ENABLE);
805 WARN(cur_state != state,
806 "PLL state assertion failure (expected %s, current %s)\n",
807 state_string(state), state_string(cur_state));
808}
809#define assert_pll_enabled(d, p) assert_pll(d, p, true)
810#define assert_pll_disabled(d, p) assert_pll(d, p, false)
811
Jesse Barnes040484a2011-01-03 12:14:26 -0800812/* For ILK+ */
813static void assert_pch_pll(struct drm_i915_private *dev_priv,
814 enum pipe pipe, bool state)
815{
816 int reg;
817 u32 val;
818 bool cur_state;
819
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700820 if (HAS_PCH_CPT(dev_priv->dev)) {
821 u32 pch_dpll;
822
823 pch_dpll = I915_READ(PCH_DPLL_SEL);
824
825 /* Make sure the selected PLL is enabled to the transcoder */
826 WARN(!((pch_dpll >> (4 * pipe)) & 8),
827 "transcoder %d PLL not enabled\n", pipe);
828
829 /* Convert the transcoder pipe number to a pll pipe number */
830 pipe = (pch_dpll >> (4 * pipe)) & 1;
831 }
832
Jesse Barnes040484a2011-01-03 12:14:26 -0800833 reg = PCH_DPLL(pipe);
834 val = I915_READ(reg);
835 cur_state = !!(val & DPLL_VCO_ENABLE);
836 WARN(cur_state != state,
837 "PCH PLL state assertion failure (expected %s, current %s)\n",
838 state_string(state), state_string(cur_state));
839}
840#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
841#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
842
843static void assert_fdi_tx(struct drm_i915_private *dev_priv,
844 enum pipe pipe, bool state)
845{
846 int reg;
847 u32 val;
848 bool cur_state;
849
850 reg = FDI_TX_CTL(pipe);
851 val = I915_READ(reg);
852 cur_state = !!(val & FDI_TX_ENABLE);
853 WARN(cur_state != state,
854 "FDI TX state assertion failure (expected %s, current %s)\n",
855 state_string(state), state_string(cur_state));
856}
857#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
858#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
859
860static void assert_fdi_rx(struct drm_i915_private *dev_priv,
861 enum pipe pipe, bool state)
862{
863 int reg;
864 u32 val;
865 bool cur_state;
866
867 reg = FDI_RX_CTL(pipe);
868 val = I915_READ(reg);
869 cur_state = !!(val & FDI_RX_ENABLE);
870 WARN(cur_state != state,
871 "FDI RX state assertion failure (expected %s, current %s)\n",
872 state_string(state), state_string(cur_state));
873}
874#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
875#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
876
877static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 int reg;
881 u32 val;
882
883 /* ILK FDI PLL is always enabled */
884 if (dev_priv->info->gen == 5)
885 return;
886
887 reg = FDI_TX_CTL(pipe);
888 val = I915_READ(reg);
889 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
890}
891
892static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
893 enum pipe pipe)
894{
895 int reg;
896 u32 val;
897
898 reg = FDI_RX_CTL(pipe);
899 val = I915_READ(reg);
900 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
901}
902
Jesse Barnesea0760c2011-01-04 15:09:32 -0800903static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 int pp_reg, lvds_reg;
907 u32 val;
908 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200909 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800910
911 if (HAS_PCH_SPLIT(dev_priv->dev)) {
912 pp_reg = PCH_PP_CONTROL;
913 lvds_reg = PCH_LVDS;
914 } else {
915 pp_reg = PP_CONTROL;
916 lvds_reg = LVDS;
917 }
918
919 val = I915_READ(pp_reg);
920 if (!(val & PANEL_POWER_ON) ||
921 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
922 locked = false;
923
924 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
925 panel_pipe = PIPE_B;
926
927 WARN(panel_pipe == pipe && locked,
928 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800929 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800930}
931
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800932void assert_pipe(struct drm_i915_private *dev_priv,
933 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934{
935 int reg;
936 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800937 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800938
Daniel Vetter8e636782012-01-22 01:36:48 +0100939 /* if we need the pipe A quirk it must be always on */
940 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
941 state = true;
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943 reg = PIPECONF(pipe);
944 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800945 cur_state = !!(val & PIPECONF_ENABLE);
946 WARN(cur_state != state,
947 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800948 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800949}
950
Chris Wilson931872f2012-01-16 23:01:13 +0000951static void assert_plane(struct drm_i915_private *dev_priv,
952 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800953{
954 int reg;
955 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +0000956 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800957
958 reg = DSPCNTR(plane);
959 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +0000960 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
961 WARN(cur_state != state,
962 "plane %c assertion failure (expected %s, current %s)\n",
963 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800964}
965
Chris Wilson931872f2012-01-16 23:01:13 +0000966#define assert_plane_enabled(d, p) assert_plane(d, p, true)
967#define assert_plane_disabled(d, p) assert_plane(d, p, false)
968
Jesse Barnesb24e7172011-01-04 15:09:30 -0800969static void assert_planes_disabled(struct drm_i915_private *dev_priv,
970 enum pipe pipe)
971{
972 int reg, i;
973 u32 val;
974 int cur_pipe;
975
Jesse Barnes19ec1352011-02-02 12:28:02 -0800976 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -0400977 if (HAS_PCH_SPLIT(dev_priv->dev)) {
978 reg = DSPCNTR(pipe);
979 val = I915_READ(reg);
980 WARN((val & DISPLAY_PLANE_ENABLE),
981 "plane %c assertion failure, should be disabled but not\n",
982 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -0800983 return;
Adam Jackson28c057942011-10-07 14:38:42 -0400984 }
Jesse Barnes19ec1352011-02-02 12:28:02 -0800985
Jesse Barnesb24e7172011-01-04 15:09:30 -0800986 /* Need to check both planes against the pipe */
987 for (i = 0; i < 2; i++) {
988 reg = DSPCNTR(i);
989 val = I915_READ(reg);
990 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
991 DISPPLANE_SEL_PIPE_SHIFT;
992 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800993 "plane %c assertion failure, should be off on pipe %c but is still active\n",
994 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800995 }
996}
997
Jesse Barnes92f25842011-01-04 15:09:34 -0800998static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
999{
1000 u32 val;
1001 bool enabled;
1002
1003 val = I915_READ(PCH_DREF_CONTROL);
1004 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1005 DREF_SUPERSPREAD_SOURCE_MASK));
1006 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1007}
1008
1009static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014 bool enabled;
1015
1016 reg = TRANSCONF(pipe);
1017 val = I915_READ(reg);
1018 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001019 WARN(enabled,
1020 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1021 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001022}
1023
Keith Packard4e634382011-08-06 10:39:45 -07001024static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001026{
1027 if ((val & DP_PORT_EN) == 0)
1028 return false;
1029
1030 if (HAS_PCH_CPT(dev_priv->dev)) {
1031 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1032 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1033 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1034 return false;
1035 } else {
1036 if ((val & DP_PIPE_MASK) != (pipe << 30))
1037 return false;
1038 }
1039 return true;
1040}
1041
Keith Packard1519b992011-08-06 10:35:34 -07001042static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1043 enum pipe pipe, u32 val)
1044{
1045 if ((val & PORT_ENABLE) == 0)
1046 return false;
1047
1048 if (HAS_PCH_CPT(dev_priv->dev)) {
1049 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1050 return false;
1051 } else {
1052 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1053 return false;
1054 }
1055 return true;
1056}
1057
1058static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, u32 val)
1060{
1061 if ((val & LVDS_PORT_EN) == 0)
1062 return false;
1063
1064 if (HAS_PCH_CPT(dev_priv->dev)) {
1065 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1066 return false;
1067 } else {
1068 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1069 return false;
1070 }
1071 return true;
1072}
1073
1074static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1075 enum pipe pipe, u32 val)
1076{
1077 if ((val & ADPA_DAC_ENABLE) == 0)
1078 return false;
1079 if (HAS_PCH_CPT(dev_priv->dev)) {
1080 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1081 return false;
1082 } else {
1083 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1084 return false;
1085 }
1086 return true;
1087}
1088
Jesse Barnes291906f2011-02-02 12:28:03 -08001089static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001090 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001091{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001092 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001093 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001094 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001096}
1097
1098static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, int reg)
1100{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001101 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001102 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001103 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001104 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001105}
1106
1107static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1108 enum pipe pipe)
1109{
1110 int reg;
1111 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001112
Keith Packardf0575e92011-07-25 22:12:43 -07001113 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1114 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1115 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001116
1117 reg = PCH_ADPA;
1118 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001119 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001120 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001121 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001122
1123 reg = PCH_LVDS;
1124 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001125 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001126 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001128
1129 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1130 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1131 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1132}
1133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001135 * intel_enable_pll - enable a PLL
1136 * @dev_priv: i915 private structure
1137 * @pipe: pipe PLL to enable
1138 *
1139 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1140 * make sure the PLL reg is writable first though, since the panel write
1141 * protect mechanism may be enabled.
1142 *
1143 * Note! This is for pre-ILK only.
1144 */
1145static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1146{
1147 int reg;
1148 u32 val;
1149
1150 /* No really, not for ILK+ */
1151 BUG_ON(dev_priv->info->gen >= 5);
1152
1153 /* PLL is protected by panel, make sure we can write it */
1154 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1155 assert_panel_unlocked(dev_priv, pipe);
1156
1157 reg = DPLL(pipe);
1158 val = I915_READ(reg);
1159 val |= DPLL_VCO_ENABLE;
1160
1161 /* We do this three times for luck */
1162 I915_WRITE(reg, val);
1163 POSTING_READ(reg);
1164 udelay(150); /* wait for warmup */
1165 I915_WRITE(reg, val);
1166 POSTING_READ(reg);
1167 udelay(150); /* wait for warmup */
1168 I915_WRITE(reg, val);
1169 POSTING_READ(reg);
1170 udelay(150); /* wait for warmup */
1171}
1172
1173/**
1174 * intel_disable_pll - disable a PLL
1175 * @dev_priv: i915 private structure
1176 * @pipe: pipe PLL to disable
1177 *
1178 * Disable the PLL for @pipe, making sure the pipe is off first.
1179 *
1180 * Note! This is for pre-ILK only.
1181 */
1182static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1183{
1184 int reg;
1185 u32 val;
1186
1187 /* Don't disable pipe A or pipe A PLLs if needed */
1188 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1189 return;
1190
1191 /* Make sure the pipe isn't still relying on us */
1192 assert_pipe_disabled(dev_priv, pipe);
1193
1194 reg = DPLL(pipe);
1195 val = I915_READ(reg);
1196 val &= ~DPLL_VCO_ENABLE;
1197 I915_WRITE(reg, val);
1198 POSTING_READ(reg);
1199}
1200
1201/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001202 * intel_enable_pch_pll - enable PCH PLL
1203 * @dev_priv: i915 private structure
1204 * @pipe: pipe PLL to enable
1205 *
1206 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1207 * drives the transcoder clock.
1208 */
1209static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001215 if (pipe > 1)
1216 return;
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 /* PCH only available on ILK+ */
1219 BUG_ON(dev_priv->info->gen < 5);
1220
1221 /* PCH refclock must be enabled first */
1222 assert_pch_refclk_enabled(dev_priv);
1223
1224 reg = PCH_DPLL(pipe);
1225 val = I915_READ(reg);
1226 val |= DPLL_VCO_ENABLE;
1227 I915_WRITE(reg, val);
1228 POSTING_READ(reg);
1229 udelay(200);
1230}
1231
1232static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001236 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1237 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001238
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001239 if (pipe > 1)
1240 return;
1241
Jesse Barnes92f25842011-01-04 15:09:34 -08001242 /* PCH only available on ILK+ */
1243 BUG_ON(dev_priv->info->gen < 5);
1244
1245 /* Make sure transcoder isn't still depending on us */
1246 assert_transcoder_disabled(dev_priv, pipe);
1247
Jesse Barnes7a419862011-11-15 10:28:53 -08001248 if (pipe == 0)
1249 pll_sel |= TRANSC_DPLLA_SEL;
1250 else if (pipe == 1)
1251 pll_sel |= TRANSC_DPLLB_SEL;
1252
1253
1254 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1255 return;
1256
Jesse Barnes92f25842011-01-04 15:09:34 -08001257 reg = PCH_DPLL(pipe);
1258 val = I915_READ(reg);
1259 val &= ~DPLL_VCO_ENABLE;
1260 I915_WRITE(reg, val);
1261 POSTING_READ(reg);
1262 udelay(200);
1263}
1264
Jesse Barnes040484a2011-01-03 12:14:26 -08001265static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
1268 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001269 u32 val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001270
1271 /* PCH only available on ILK+ */
1272 BUG_ON(dev_priv->info->gen < 5);
1273
1274 /* Make sure PCH DPLL is enabled */
1275 assert_pch_pll_enabled(dev_priv, pipe);
1276
1277 /* FDI must be feeding us bits for PCH ports */
1278 assert_fdi_tx_enabled(dev_priv, pipe);
1279 assert_fdi_rx_enabled(dev_priv, pipe);
1280
1281 reg = TRANSCONF(pipe);
1282 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001283 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001284
1285 if (HAS_PCH_IBX(dev_priv->dev)) {
1286 /*
1287 * make the BPC in transcoder be consistent with
1288 * that in pipeconf reg.
1289 */
1290 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001291 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001292 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001293
1294 val &= ~TRANS_INTERLACE_MASK;
1295 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1296 val |= TRANS_INTERLACED;
1297 else
1298 val |= TRANS_PROGRESSIVE;
1299
Jesse Barnes040484a2011-01-03 12:14:26 -08001300 I915_WRITE(reg, val | TRANS_ENABLE);
1301 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1302 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1303}
1304
1305static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1306 enum pipe pipe)
1307{
1308 int reg;
1309 u32 val;
1310
1311 /* FDI relies on the transcoder */
1312 assert_fdi_tx_disabled(dev_priv, pipe);
1313 assert_fdi_rx_disabled(dev_priv, pipe);
1314
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 /* Ports must be off as well */
1316 assert_pch_ports_disabled(dev_priv, pipe);
1317
Jesse Barnes040484a2011-01-03 12:14:26 -08001318 reg = TRANSCONF(pipe);
1319 val = I915_READ(reg);
1320 val &= ~TRANS_ENABLE;
1321 I915_WRITE(reg, val);
1322 /* wait for PCH transcoder off, transcoder state */
1323 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001324 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001325}
1326
Jesse Barnes92f25842011-01-04 15:09:34 -08001327/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001328 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 * @dev_priv: i915 private structure
1330 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001331 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332 *
1333 * Enable @pipe, making sure that various hardware specific requirements
1334 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1335 *
1336 * @pipe should be %PIPE_A or %PIPE_B.
1337 *
1338 * Will wait until the pipe is actually running (i.e. first vblank) before
1339 * returning.
1340 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001341static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1342 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343{
1344 int reg;
1345 u32 val;
1346
1347 /*
1348 * A pipe without a PLL won't actually be able to drive bits from
1349 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1350 * need the check.
1351 */
1352 if (!HAS_PCH_SPLIT(dev_priv->dev))
1353 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001354 else {
1355 if (pch_port) {
1356 /* if driving the PCH, we need FDI enabled */
1357 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1358 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1359 }
1360 /* FIXME: assert CPU port conditions for SNB+ */
1361 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362
1363 reg = PIPECONF(pipe);
1364 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001365 if (val & PIPECONF_ENABLE)
1366 return;
1367
1368 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369 intel_wait_for_vblank(dev_priv->dev, pipe);
1370}
1371
1372/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001373 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 * @dev_priv: i915 private structure
1375 * @pipe: pipe to disable
1376 *
1377 * Disable @pipe, making sure that various hardware specific requirements
1378 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1379 *
1380 * @pipe should be %PIPE_A or %PIPE_B.
1381 *
1382 * Will wait until the pipe has shut down before returning.
1383 */
1384static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
1387 int reg;
1388 u32 val;
1389
1390 /*
1391 * Make sure planes won't keep trying to pump pixels to us,
1392 * or we might hang the display.
1393 */
1394 assert_planes_disabled(dev_priv, pipe);
1395
1396 /* Don't disable pipe A or pipe A PLLs if needed */
1397 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1398 return;
1399
1400 reg = PIPECONF(pipe);
1401 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001402 if ((val & PIPECONF_ENABLE) == 0)
1403 return;
1404
1405 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1407}
1408
Keith Packardd74362c2011-07-28 14:47:14 -07001409/*
1410 * Plane regs are double buffered, going from enabled->disabled needs a
1411 * trigger in order to latch. The display address reg provides this.
1412 */
1413static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1414 enum plane plane)
1415{
1416 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1417 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1418}
1419
Jesse Barnesb24e7172011-01-04 15:09:30 -08001420/**
1421 * intel_enable_plane - enable a display plane on a given pipe
1422 * @dev_priv: i915 private structure
1423 * @plane: plane to enable
1424 * @pipe: pipe being fed
1425 *
1426 * Enable @plane on @pipe, making sure that @pipe is running first.
1427 */
1428static void intel_enable_plane(struct drm_i915_private *dev_priv,
1429 enum plane plane, enum pipe pipe)
1430{
1431 int reg;
1432 u32 val;
1433
1434 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1435 assert_pipe_enabled(dev_priv, pipe);
1436
1437 reg = DSPCNTR(plane);
1438 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001439 if (val & DISPLAY_PLANE_ENABLE)
1440 return;
1441
1442 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001443 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001444 intel_wait_for_vblank(dev_priv->dev, pipe);
1445}
1446
Jesse Barnesb24e7172011-01-04 15:09:30 -08001447/**
1448 * intel_disable_plane - disable a display plane
1449 * @dev_priv: i915 private structure
1450 * @plane: plane to disable
1451 * @pipe: pipe consuming the data
1452 *
1453 * Disable @plane; should be an independent operation.
1454 */
1455static void intel_disable_plane(struct drm_i915_private *dev_priv,
1456 enum plane plane, enum pipe pipe)
1457{
1458 int reg;
1459 u32 val;
1460
1461 reg = DSPCNTR(plane);
1462 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001463 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1464 return;
1465
1466 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001467 intel_flush_display_plane(dev_priv, plane);
1468 intel_wait_for_vblank(dev_priv->dev, pipe);
1469}
1470
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001471static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001472 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001473{
1474 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001475 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001476 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001477 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001478 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001479}
1480
1481static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1482 enum pipe pipe, int reg)
1483{
1484 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001485 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001486 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1487 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001488 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001489 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001490}
1491
1492/* Disable any ports connected to this transcoder */
1493static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1494 enum pipe pipe)
1495{
1496 u32 reg, val;
1497
1498 val = I915_READ(PCH_PP_CONTROL);
1499 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1500
Keith Packardf0575e92011-07-25 22:12:43 -07001501 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1502 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1503 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001504
1505 reg = PCH_ADPA;
1506 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001507 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001508 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1509
1510 reg = PCH_LVDS;
1511 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001512 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1513 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001514 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1515 POSTING_READ(reg);
1516 udelay(100);
1517 }
1518
1519 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1520 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1521 disable_pch_hdmi(dev_priv, pipe, HDMID);
1522}
1523
Chris Wilson43a95392011-07-08 12:22:36 +01001524static void i8xx_disable_fbc(struct drm_device *dev)
1525{
1526 struct drm_i915_private *dev_priv = dev->dev_private;
1527 u32 fbc_ctl;
1528
1529 /* Disable compression */
1530 fbc_ctl = I915_READ(FBC_CONTROL);
1531 if ((fbc_ctl & FBC_CTL_EN) == 0)
1532 return;
1533
1534 fbc_ctl &= ~FBC_CTL_EN;
1535 I915_WRITE(FBC_CONTROL, fbc_ctl);
1536
1537 /* Wait for compressing bit to clear */
1538 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1539 DRM_DEBUG_KMS("FBC idle timed out\n");
1540 return;
1541 }
1542
1543 DRM_DEBUG_KMS("disabled FBC\n");
1544}
1545
Jesse Barnes80824002009-09-10 15:28:06 -07001546static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1547{
1548 struct drm_device *dev = crtc->dev;
1549 struct drm_i915_private *dev_priv = dev->dev_private;
1550 struct drm_framebuffer *fb = crtc->fb;
1551 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001552 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001554 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001555 int plane, i;
1556 u32 fbc_ctl, fbc_ctl2;
1557
Chris Wilson016b9b62011-07-08 12:22:43 +01001558 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001559 if (fb->pitches[0] < cfb_pitch)
1560 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001561
1562 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001563 cfb_pitch = (cfb_pitch / 64) - 1;
1564 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001565
1566 /* Clear old tags */
1567 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1568 I915_WRITE(FBC_TAG + (i * 4), 0);
1569
1570 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001571 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1572 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001573 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1574 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1575
1576 /* enable it... */
1577 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001578 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001579 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001580 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001581 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001582 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001583 I915_WRITE(FBC_CONTROL, fbc_ctl);
1584
Chris Wilson016b9b62011-07-08 12:22:43 +01001585 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1586 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001587}
1588
Adam Jacksonee5382a2010-04-23 11:17:39 -04001589static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001590{
Jesse Barnes80824002009-09-10 15:28:06 -07001591 struct drm_i915_private *dev_priv = dev->dev_private;
1592
1593 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1594}
1595
Jesse Barnes74dff282009-09-14 15:39:40 -07001596static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1597{
1598 struct drm_device *dev = crtc->dev;
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600 struct drm_framebuffer *fb = crtc->fb;
1601 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001602 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001604 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001605 unsigned long stall_watermark = 200;
1606 u32 dpfc_ctl;
1607
Jesse Barnes74dff282009-09-14 15:39:40 -07001608 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001609 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001610 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001611
Jesse Barnes74dff282009-09-14 15:39:40 -07001612 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1613 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1614 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1615 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1616
1617 /* enable it... */
1618 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1619
Zhao Yakui28c97732009-10-09 11:39:41 +08001620 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001621}
1622
Chris Wilson43a95392011-07-08 12:22:36 +01001623static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001624{
1625 struct drm_i915_private *dev_priv = dev->dev_private;
1626 u32 dpfc_ctl;
1627
1628 /* Disable compression */
1629 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001630 if (dpfc_ctl & DPFC_CTL_EN) {
1631 dpfc_ctl &= ~DPFC_CTL_EN;
1632 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001633
Chris Wilsonbed4a672010-09-11 10:47:47 +01001634 DRM_DEBUG_KMS("disabled FBC\n");
1635 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001636}
1637
Adam Jacksonee5382a2010-04-23 11:17:39 -04001638static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001639{
Jesse Barnes74dff282009-09-14 15:39:40 -07001640 struct drm_i915_private *dev_priv = dev->dev_private;
1641
1642 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1643}
1644
Jesse Barnes4efe0702011-01-18 11:25:41 -08001645static void sandybridge_blit_fbc_update(struct drm_device *dev)
1646{
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 u32 blt_ecoskpd;
1649
1650 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001651 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001652 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1653 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1654 GEN6_BLITTER_LOCK_SHIFT;
1655 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1656 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1657 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1658 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1659 GEN6_BLITTER_LOCK_SHIFT);
1660 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1661 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001662 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001663}
1664
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001665static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1666{
1667 struct drm_device *dev = crtc->dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 struct drm_framebuffer *fb = crtc->fb;
1670 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001671 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001673 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001674 unsigned long stall_watermark = 200;
1675 u32 dpfc_ctl;
1676
Chris Wilsonbed4a672010-09-11 10:47:47 +01001677 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001678 dpfc_ctl &= DPFC_RESERVED;
1679 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001680 /* Set persistent mode for front-buffer rendering, ala X. */
1681 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001682 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001683 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001684
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001685 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1686 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1687 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1688 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001689 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001690 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001691 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001692
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001693 if (IS_GEN6(dev)) {
1694 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001695 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001696 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001697 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001698 }
1699
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001700 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1701}
1702
Chris Wilson43a95392011-07-08 12:22:36 +01001703static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001704{
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 u32 dpfc_ctl;
1707
1708 /* Disable compression */
1709 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001710 if (dpfc_ctl & DPFC_CTL_EN) {
1711 dpfc_ctl &= ~DPFC_CTL_EN;
1712 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001713
Chris Wilsonbed4a672010-09-11 10:47:47 +01001714 DRM_DEBUG_KMS("disabled FBC\n");
1715 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001716}
1717
1718static bool ironlake_fbc_enabled(struct drm_device *dev)
1719{
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721
1722 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1723}
1724
Adam Jacksonee5382a2010-04-23 11:17:39 -04001725bool intel_fbc_enabled(struct drm_device *dev)
1726{
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728
1729 if (!dev_priv->display.fbc_enabled)
1730 return false;
1731
1732 return dev_priv->display.fbc_enabled(dev);
1733}
1734
Chris Wilson1630fe72011-07-08 12:22:42 +01001735static void intel_fbc_work_fn(struct work_struct *__work)
1736{
1737 struct intel_fbc_work *work =
1738 container_of(to_delayed_work(__work),
1739 struct intel_fbc_work, work);
1740 struct drm_device *dev = work->crtc->dev;
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742
1743 mutex_lock(&dev->struct_mutex);
1744 if (work == dev_priv->fbc_work) {
1745 /* Double check that we haven't switched fb without cancelling
1746 * the prior work.
1747 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001748 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001749 dev_priv->display.enable_fbc(work->crtc,
1750 work->interval);
1751
Chris Wilson016b9b62011-07-08 12:22:43 +01001752 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1753 dev_priv->cfb_fb = work->crtc->fb->base.id;
1754 dev_priv->cfb_y = work->crtc->y;
1755 }
1756
Chris Wilson1630fe72011-07-08 12:22:42 +01001757 dev_priv->fbc_work = NULL;
1758 }
1759 mutex_unlock(&dev->struct_mutex);
1760
1761 kfree(work);
1762}
1763
1764static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1765{
1766 if (dev_priv->fbc_work == NULL)
1767 return;
1768
1769 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1770
1771 /* Synchronisation is provided by struct_mutex and checking of
1772 * dev_priv->fbc_work, so we can perform the cancellation
1773 * entirely asynchronously.
1774 */
1775 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1776 /* tasklet was killed before being run, clean up */
1777 kfree(dev_priv->fbc_work);
1778
1779 /* Mark the work as no longer wanted so that if it does
1780 * wake-up (because the work was already running and waiting
1781 * for our mutex), it will discover that is no longer
1782 * necessary to run.
1783 */
1784 dev_priv->fbc_work = NULL;
1785}
1786
Chris Wilson43a95392011-07-08 12:22:36 +01001787static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001788{
Chris Wilson1630fe72011-07-08 12:22:42 +01001789 struct intel_fbc_work *work;
1790 struct drm_device *dev = crtc->dev;
1791 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001792
1793 if (!dev_priv->display.enable_fbc)
1794 return;
1795
Chris Wilson1630fe72011-07-08 12:22:42 +01001796 intel_cancel_fbc_work(dev_priv);
1797
1798 work = kzalloc(sizeof *work, GFP_KERNEL);
1799 if (work == NULL) {
1800 dev_priv->display.enable_fbc(crtc, interval);
1801 return;
1802 }
1803
1804 work->crtc = crtc;
1805 work->fb = crtc->fb;
1806 work->interval = interval;
1807 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1808
1809 dev_priv->fbc_work = work;
1810
1811 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1812
1813 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001814 * display to settle before starting the compression. Note that
1815 * this delay also serves a second purpose: it allows for a
1816 * vblank to pass after disabling the FBC before we attempt
1817 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001818 *
1819 * A more complicated solution would involve tracking vblanks
1820 * following the termination of the page-flipping sequence
1821 * and indeed performing the enable as a co-routine and not
1822 * waiting synchronously upon the vblank.
1823 */
1824 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001825}
1826
1827void intel_disable_fbc(struct drm_device *dev)
1828{
1829 struct drm_i915_private *dev_priv = dev->dev_private;
1830
Chris Wilson1630fe72011-07-08 12:22:42 +01001831 intel_cancel_fbc_work(dev_priv);
1832
Adam Jacksonee5382a2010-04-23 11:17:39 -04001833 if (!dev_priv->display.disable_fbc)
1834 return;
1835
1836 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001837 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001838}
1839
Jesse Barnes80824002009-09-10 15:28:06 -07001840/**
1841 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001842 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001843 *
1844 * Set up the framebuffer compression hardware at mode set time. We
1845 * enable it if possible:
1846 * - plane A only (on pre-965)
1847 * - no pixel mulitply/line duplication
1848 * - no alpha buffer discard
1849 * - no dual wide
1850 * - framebuffer <= 2048 in width, 1536 in height
1851 *
1852 * We can't assume that any compression will take place (worst case),
1853 * so the compressed buffer has to be the same size as the uncompressed
1854 * one. It also must reside (along with the line length buffer) in
1855 * stolen memory.
1856 *
1857 * We need to enable/disable FBC on a global basis.
1858 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001859static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001860{
Jesse Barnes80824002009-09-10 15:28:06 -07001861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001862 struct drm_crtc *crtc = NULL, *tmp_crtc;
1863 struct intel_crtc *intel_crtc;
1864 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001865 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001867 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001868
1869 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001870
1871 if (!i915_powersave)
1872 return;
1873
Adam Jacksonee5382a2010-04-23 11:17:39 -04001874 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001875 return;
1876
Jesse Barnes80824002009-09-10 15:28:06 -07001877 /*
1878 * If FBC is already on, we just have to verify that we can
1879 * keep it that way...
1880 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001881 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001882 * - changing FBC params (stride, fence, mode)
1883 * - new fb is too large to fit in compressed buffer
1884 * - going to an unsupported config (interlace, pixel multiply, etc.)
1885 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001886 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001887 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001888 if (crtc) {
1889 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1890 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1891 goto out_disable;
1892 }
1893 crtc = tmp_crtc;
1894 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001895 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001896
1897 if (!crtc || crtc->fb == NULL) {
1898 DRM_DEBUG_KMS("no output, disabling\n");
1899 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001900 goto out_disable;
1901 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001902
1903 intel_crtc = to_intel_crtc(crtc);
1904 fb = crtc->fb;
1905 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001906 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001907
Keith Packardcd0de032011-09-19 21:34:19 -07001908 enable_fbc = i915_enable_fbc;
1909 if (enable_fbc < 0) {
1910 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1911 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00001912 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07001913 enable_fbc = 0;
1914 }
1915 if (!enable_fbc) {
1916 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001917 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1918 goto out_disable;
1919 }
Chris Wilson05394f32010-11-08 19:18:58 +00001920 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001921 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001922 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001923 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001924 goto out_disable;
1925 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001926 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1927 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001928 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001929 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001930 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001931 goto out_disable;
1932 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001933 if ((crtc->mode.hdisplay > 2048) ||
1934 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001935 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001936 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001937 goto out_disable;
1938 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001939 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001940 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001941 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001942 goto out_disable;
1943 }
Chris Wilsonde568512011-07-08 12:22:39 +01001944
1945 /* The use of a CPU fence is mandatory in order to detect writes
1946 * by the CPU to the scanout and trigger updates to the FBC.
1947 */
1948 if (obj->tiling_mode != I915_TILING_X ||
1949 obj->fence_reg == I915_FENCE_REG_NONE) {
1950 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001951 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001952 goto out_disable;
1953 }
1954
Jason Wesselc924b932010-08-05 09:22:32 -05001955 /* If the kernel debugger is active, always disable compression */
1956 if (in_dbg_master())
1957 goto out_disable;
1958
Chris Wilson016b9b62011-07-08 12:22:43 +01001959 /* If the scanout has not changed, don't modify the FBC settings.
1960 * Note that we make the fundamental assumption that the fb->obj
1961 * cannot be unpinned (and have its GTT offset and fence revoked)
1962 * without first being decoupled from the scanout and FBC disabled.
1963 */
1964 if (dev_priv->cfb_plane == intel_crtc->plane &&
1965 dev_priv->cfb_fb == fb->base.id &&
1966 dev_priv->cfb_y == crtc->y)
1967 return;
1968
1969 if (intel_fbc_enabled(dev)) {
1970 /* We update FBC along two paths, after changing fb/crtc
1971 * configuration (modeswitching) and after page-flipping
1972 * finishes. For the latter, we know that not only did
1973 * we disable the FBC at the start of the page-flip
1974 * sequence, but also more than one vblank has passed.
1975 *
1976 * For the former case of modeswitching, it is possible
1977 * to switch between two FBC valid configurations
1978 * instantaneously so we do need to disable the FBC
1979 * before we can modify its control registers. We also
1980 * have to wait for the next vblank for that to take
1981 * effect. However, since we delay enabling FBC we can
1982 * assume that a vblank has passed since disabling and
1983 * that we can safely alter the registers in the deferred
1984 * callback.
1985 *
1986 * In the scenario that we go from a valid to invalid
1987 * and then back to valid FBC configuration we have
1988 * no strict enforcement that a vblank occurred since
1989 * disabling the FBC. However, along all current pipe
1990 * disabling paths we do need to wait for a vblank at
1991 * some point. And we wait before enabling FBC anyway.
1992 */
1993 DRM_DEBUG_KMS("disabling active FBC for update\n");
1994 intel_disable_fbc(dev);
1995 }
1996
Chris Wilsonbed4a672010-09-11 10:47:47 +01001997 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001998 return;
1999
2000out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002001 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002002 if (intel_fbc_enabled(dev)) {
2003 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002004 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002005 }
Jesse Barnes80824002009-09-10 15:28:06 -07002006}
2007
Chris Wilson127bd2a2010-07-23 23:32:05 +01002008int
Chris Wilson48b956c2010-09-14 12:50:34 +01002009intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002010 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002011 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002012{
Chris Wilsonce453d82011-02-21 14:43:56 +00002013 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002014 u32 alignment;
2015 int ret;
2016
Chris Wilson05394f32010-11-08 19:18:58 +00002017 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002018 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002019 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2020 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002021 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002022 alignment = 4 * 1024;
2023 else
2024 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002025 break;
2026 case I915_TILING_X:
2027 /* pin() will align the object as required by fence */
2028 alignment = 0;
2029 break;
2030 case I915_TILING_Y:
2031 /* FIXME: Is this true? */
2032 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2033 return -EINVAL;
2034 default:
2035 BUG();
2036 }
2037
Chris Wilsonce453d82011-02-21 14:43:56 +00002038 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002039 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002040 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002041 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002042
2043 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2044 * fence, whereas 965+ only requires a fence if using
2045 * framebuffer compression. For simplicity, we always install
2046 * a fence as the cost is not that onerous.
2047 */
Chris Wilson05394f32010-11-08 19:18:58 +00002048 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002049 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002050 if (ret)
2051 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002052
2053 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002054 }
2055
Chris Wilsonce453d82011-02-21 14:43:56 +00002056 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002057 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002058
2059err_unpin:
2060 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002061err_interruptible:
2062 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002063 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002064}
2065
Chris Wilson1690e1e2011-12-14 13:57:08 +01002066void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2067{
2068 i915_gem_object_unpin_fence(obj);
2069 i915_gem_object_unpin(obj);
2070}
2071
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2073 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002074{
2075 struct drm_device *dev = crtc->dev;
2076 struct drm_i915_private *dev_priv = dev->dev_private;
2077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2078 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002079 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002080 int plane = intel_crtc->plane;
2081 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002082 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002083 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002084
2085 switch (plane) {
2086 case 0:
2087 case 1:
2088 break;
2089 default:
2090 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2091 return -EINVAL;
2092 }
2093
2094 intel_fb = to_intel_framebuffer(fb);
2095 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002096
Chris Wilson5eddb702010-09-11 13:48:45 +01002097 reg = DSPCNTR(plane);
2098 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002099 /* Mask out pixel format bits in case we change it */
2100 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2101 switch (fb->bits_per_pixel) {
2102 case 8:
2103 dspcntr |= DISPPLANE_8BPP;
2104 break;
2105 case 16:
2106 if (fb->depth == 15)
2107 dspcntr |= DISPPLANE_15_16BPP;
2108 else
2109 dspcntr |= DISPPLANE_16BPP;
2110 break;
2111 case 24:
2112 case 32:
2113 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2114 break;
2115 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002116 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002117 return -EINVAL;
2118 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002119 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002120 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002121 dspcntr |= DISPPLANE_TILED;
2122 else
2123 dspcntr &= ~DISPPLANE_TILED;
2124 }
2125
Chris Wilson5eddb702010-09-11 13:48:45 +01002126 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002127
Chris Wilson05394f32010-11-08 19:18:58 +00002128 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002129 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002130
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002131 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002132 Start, Offset, x, y, fb->pitches[0]);
2133 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002134 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 I915_WRITE(DSPSURF(plane), Start);
2136 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2137 I915_WRITE(DSPADDR(plane), Offset);
2138 } else
2139 I915_WRITE(DSPADDR(plane), Start + Offset);
2140 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002141
Jesse Barnes17638cd2011-06-24 12:19:23 -07002142 return 0;
2143}
2144
2145static int ironlake_update_plane(struct drm_crtc *crtc,
2146 struct drm_framebuffer *fb, int x, int y)
2147{
2148 struct drm_device *dev = crtc->dev;
2149 struct drm_i915_private *dev_priv = dev->dev_private;
2150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2151 struct intel_framebuffer *intel_fb;
2152 struct drm_i915_gem_object *obj;
2153 int plane = intel_crtc->plane;
2154 unsigned long Start, Offset;
2155 u32 dspcntr;
2156 u32 reg;
2157
2158 switch (plane) {
2159 case 0:
2160 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002161 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002162 break;
2163 default:
2164 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2165 return -EINVAL;
2166 }
2167
2168 intel_fb = to_intel_framebuffer(fb);
2169 obj = intel_fb->obj;
2170
2171 reg = DSPCNTR(plane);
2172 dspcntr = I915_READ(reg);
2173 /* Mask out pixel format bits in case we change it */
2174 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2175 switch (fb->bits_per_pixel) {
2176 case 8:
2177 dspcntr |= DISPPLANE_8BPP;
2178 break;
2179 case 16:
2180 if (fb->depth != 16)
2181 return -EINVAL;
2182
2183 dspcntr |= DISPPLANE_16BPP;
2184 break;
2185 case 24:
2186 case 32:
2187 if (fb->depth == 24)
2188 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2189 else if (fb->depth == 30)
2190 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2191 else
2192 return -EINVAL;
2193 break;
2194 default:
2195 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2196 return -EINVAL;
2197 }
2198
2199 if (obj->tiling_mode != I915_TILING_NONE)
2200 dspcntr |= DISPPLANE_TILED;
2201 else
2202 dspcntr &= ~DISPPLANE_TILED;
2203
2204 /* must disable */
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2206
2207 I915_WRITE(reg, dspcntr);
2208
2209 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002210 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002211
2212 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002213 Start, Offset, x, y, fb->pitches[0]);
2214 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002215 I915_WRITE(DSPSURF(plane), Start);
2216 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2217 I915_WRITE(DSPADDR(plane), Offset);
2218 POSTING_READ(reg);
2219
2220 return 0;
2221}
2222
2223/* Assume fb object is pinned & idle & fenced and just update base pointers */
2224static int
2225intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2226 int x, int y, enum mode_set_atomic state)
2227{
2228 struct drm_device *dev = crtc->dev;
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230 int ret;
2231
2232 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2233 if (ret)
2234 return ret;
2235
Chris Wilsonbed4a672010-09-11 10:47:47 +01002236 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002237 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002238
2239 return 0;
2240}
2241
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002243intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2244 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002245{
2246 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002247 struct drm_i915_master_private *master_priv;
2248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002249 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002250
2251 /* no fb bound */
2252 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002253 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002254 return 0;
2255 }
2256
Chris Wilson265db952010-09-20 15:41:01 +01002257 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002258 case 0:
2259 case 1:
2260 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002261 case 2:
2262 if (IS_IVYBRIDGE(dev))
2263 break;
2264 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002265 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002266 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002267 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002268 }
2269
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002271 ret = intel_pin_and_fence_fb_obj(dev,
2272 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002273 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002274 if (ret != 0) {
2275 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002276 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277 return ret;
2278 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002279
Chris Wilson265db952010-09-20 15:41:01 +01002280 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002283
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002284 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002285 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002286 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002287
2288 /* Big Hammer, we also need to ensure that any pending
2289 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2290 * current scanout is retired before unpinning the old
2291 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002292 *
2293 * This should only fail upon a hung GPU, in which case we
2294 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002295 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002296 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002297 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002298 }
2299
Jason Wessel21c74a82010-10-13 14:09:44 -05002300 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2301 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002302 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002303 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002305 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002307 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002308
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002309 if (old_fb) {
2310 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002311 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002312 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002313
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002315
2316 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002318
2319 master_priv = dev->primary->master->driver_priv;
2320 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002321 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002322
Chris Wilson265db952010-09-20 15:41:01 +01002323 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002324 master_priv->sarea_priv->pipeB_x = x;
2325 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 } else {
2327 master_priv->sarea_priv->pipeA_x = x;
2328 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002330
2331 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002332}
2333
Chris Wilson5eddb702010-09-11 13:48:45 +01002334static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
2338 u32 dpa_ctl;
2339
Zhao Yakui28c97732009-10-09 11:39:41 +08002340 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002341 dpa_ctl = I915_READ(DP_A);
2342 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2343
2344 if (clock < 200000) {
2345 u32 temp;
2346 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2347 /* workaround for 160Mhz:
2348 1) program 0x4600c bits 15:0 = 0x8124
2349 2) program 0x46010 bit 0 = 1
2350 3) program 0x46034 bit 24 = 1
2351 4) program 0x64000 bit 14 = 1
2352 */
2353 temp = I915_READ(0x4600c);
2354 temp &= 0xffff0000;
2355 I915_WRITE(0x4600c, temp | 0x8124);
2356
2357 temp = I915_READ(0x46010);
2358 I915_WRITE(0x46010, temp | 1);
2359
2360 temp = I915_READ(0x46034);
2361 I915_WRITE(0x46034, temp | (1 << 24));
2362 } else {
2363 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2364 }
2365 I915_WRITE(DP_A, dpa_ctl);
2366
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002368 udelay(500);
2369}
2370
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002371static void intel_fdi_normal_train(struct drm_crtc *crtc)
2372{
2373 struct drm_device *dev = crtc->dev;
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2376 int pipe = intel_crtc->pipe;
2377 u32 reg, temp;
2378
2379 /* enable normal train */
2380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002382 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002383 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2384 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002385 } else {
2386 temp &= ~FDI_LINK_TRAIN_NONE;
2387 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002388 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002389 I915_WRITE(reg, temp);
2390
2391 reg = FDI_RX_CTL(pipe);
2392 temp = I915_READ(reg);
2393 if (HAS_PCH_CPT(dev)) {
2394 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2395 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2396 } else {
2397 temp &= ~FDI_LINK_TRAIN_NONE;
2398 temp |= FDI_LINK_TRAIN_NONE;
2399 }
2400 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2401
2402 /* wait one idle pattern time */
2403 POSTING_READ(reg);
2404 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002405
2406 /* IVB wants error correction enabled */
2407 if (IS_IVYBRIDGE(dev))
2408 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2409 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002410}
2411
Jesse Barnes291427f2011-07-29 12:42:37 -07002412static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2413{
2414 struct drm_i915_private *dev_priv = dev->dev_private;
2415 u32 flags = I915_READ(SOUTH_CHICKEN1);
2416
2417 flags |= FDI_PHASE_SYNC_OVR(pipe);
2418 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2419 flags |= FDI_PHASE_SYNC_EN(pipe);
2420 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2421 POSTING_READ(SOUTH_CHICKEN1);
2422}
2423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424/* The FDI link training functions for ILK/Ibexpeak. */
2425static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2426{
2427 struct drm_device *dev = crtc->dev;
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002431 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002434 /* FDI needs bits from pipe & plane first */
2435 assert_pipe_enabled(dev_priv, pipe);
2436 assert_plane_enabled(dev_priv, plane);
2437
Adam Jacksone1a44742010-06-25 15:32:14 -04002438 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2439 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 reg = FDI_RX_IMR(pipe);
2441 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 temp &= ~FDI_RX_SYMBOL_LOCK;
2443 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 I915_WRITE(reg, temp);
2445 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 udelay(150);
2447
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 reg = FDI_TX_CTL(pipe);
2450 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002451 temp &= ~(7 << 19);
2452 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 temp &= ~FDI_LINK_TRAIN_NONE;
2454 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 reg = FDI_RX_CTL(pipe);
2458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2462
2463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464 udelay(150);
2465
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002466 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002467 if (HAS_PCH_IBX(dev)) {
2468 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2469 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2470 FDI_RX_PHASE_SYNC_POINTER_EN);
2471 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002472
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2477
2478 if ((temp & FDI_RX_BIT_LOCK)) {
2479 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 break;
2482 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486
2487 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 reg = FDI_TX_CTL(pipe);
2489 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 temp &= ~FDI_LINK_TRAIN_NONE;
2491 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 reg = FDI_RX_CTL(pipe);
2495 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 temp &= ~FDI_LINK_TRAIN_NONE;
2497 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 I915_WRITE(reg, temp);
2499
2500 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 udelay(150);
2502
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002504 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2507
2508 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 DRM_DEBUG_KMS("FDI train 2 done.\n");
2511 break;
2512 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516
2517 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002518
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519}
2520
Akshay Joshi0206e352011-08-16 15:34:10 -04002521static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2523 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2524 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2525 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2526};
2527
2528/* The FDI link training functions for SNB/Cougarpoint. */
2529static void gen6_fdi_link_train(struct drm_crtc *crtc)
2530{
2531 struct drm_device *dev = crtc->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2534 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Adam Jacksone1a44742010-06-25 15:32:14 -04002537 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2538 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 reg = FDI_RX_IMR(pipe);
2540 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002541 temp &= ~FDI_RX_SYMBOL_LOCK;
2542 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 I915_WRITE(reg, temp);
2544
2545 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002546 udelay(150);
2547
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 reg = FDI_TX_CTL(pipe);
2550 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002551 temp &= ~(7 << 19);
2552 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 temp &= ~FDI_LINK_TRAIN_NONE;
2554 temp |= FDI_LINK_TRAIN_PATTERN_1;
2555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2556 /* SNB-B */
2557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_RX_CTL(pipe);
2561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 if (HAS_PCH_CPT(dev)) {
2563 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2564 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_PATTERN_1;
2568 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2570
2571 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572 udelay(150);
2573
Jesse Barnes291427f2011-07-29 12:42:37 -07002574 if (HAS_PCH_CPT(dev))
2575 cpt_phase_pointer_enable(dev, pipe);
2576
Akshay Joshi0206e352011-08-16 15:34:10 -04002577 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 reg = FDI_TX_CTL(pipe);
2579 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2581 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 I915_WRITE(reg, temp);
2583
2584 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 udelay(500);
2586
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_RX_IIR(pipe);
2588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2590
2591 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 DRM_DEBUG_KMS("FDI train 1 done.\n");
2594 break;
2595 }
2596 }
2597 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599
2600 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 reg = FDI_TX_CTL(pipe);
2602 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 temp &= ~FDI_LINK_TRAIN_NONE;
2604 temp |= FDI_LINK_TRAIN_PATTERN_2;
2605 if (IS_GEN6(dev)) {
2606 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2607 /* SNB-B */
2608 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2609 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002611
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 reg = FDI_RX_CTL(pipe);
2613 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 if (HAS_PCH_CPT(dev)) {
2615 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2616 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2617 } else {
2618 temp &= ~FDI_LINK_TRAIN_NONE;
2619 temp |= FDI_LINK_TRAIN_PATTERN_2;
2620 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 I915_WRITE(reg, temp);
2622
2623 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 udelay(150);
2625
Akshay Joshi0206e352011-08-16 15:34:10 -04002626 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 reg = FDI_TX_CTL(pipe);
2628 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2630 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 I915_WRITE(reg, temp);
2632
2633 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 udelay(500);
2635
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 reg = FDI_RX_IIR(pipe);
2637 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2639
2640 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 DRM_DEBUG_KMS("FDI train 2 done.\n");
2643 break;
2644 }
2645 }
2646 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648
2649 DRM_DEBUG_KMS("FDI train done.\n");
2650}
2651
Jesse Barnes357555c2011-04-28 15:09:55 -07002652/* Manual link training for Ivy Bridge A0 parts */
2653static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2654{
2655 struct drm_device *dev = crtc->dev;
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2658 int pipe = intel_crtc->pipe;
2659 u32 reg, temp, i;
2660
2661 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2662 for train result */
2663 reg = FDI_RX_IMR(pipe);
2664 temp = I915_READ(reg);
2665 temp &= ~FDI_RX_SYMBOL_LOCK;
2666 temp &= ~FDI_RX_BIT_LOCK;
2667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
2670 udelay(150);
2671
2672 /* enable CPU FDI TX and PCH FDI RX */
2673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
2675 temp &= ~(7 << 19);
2676 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2677 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2678 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2679 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002681 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002682 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2683
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
2686 temp &= ~FDI_LINK_TRAIN_AUTO;
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002689 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002690 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2691
2692 POSTING_READ(reg);
2693 udelay(150);
2694
Jesse Barnes291427f2011-07-29 12:42:37 -07002695 if (HAS_PCH_CPT(dev))
2696 cpt_phase_pointer_enable(dev, pipe);
2697
Akshay Joshi0206e352011-08-16 15:34:10 -04002698 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
2701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
2703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
2706 udelay(500);
2707
2708 reg = FDI_RX_IIR(pipe);
2709 temp = I915_READ(reg);
2710 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2711
2712 if (temp & FDI_RX_BIT_LOCK ||
2713 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2714 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2715 DRM_DEBUG_KMS("FDI train 1 done.\n");
2716 break;
2717 }
2718 }
2719 if (i == 4)
2720 DRM_ERROR("FDI train 1 fail!\n");
2721
2722 /* Train 2 */
2723 reg = FDI_TX_CTL(pipe);
2724 temp = I915_READ(reg);
2725 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2726 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2727 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2728 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2729 I915_WRITE(reg, temp);
2730
2731 reg = FDI_RX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2735 I915_WRITE(reg, temp);
2736
2737 POSTING_READ(reg);
2738 udelay(150);
2739
Akshay Joshi0206e352011-08-16 15:34:10 -04002740 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002741 reg = FDI_TX_CTL(pipe);
2742 temp = I915_READ(reg);
2743 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2744 temp |= snb_b_fdi_train_param[i];
2745 I915_WRITE(reg, temp);
2746
2747 POSTING_READ(reg);
2748 udelay(500);
2749
2750 reg = FDI_RX_IIR(pipe);
2751 temp = I915_READ(reg);
2752 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2753
2754 if (temp & FDI_RX_SYMBOL_LOCK) {
2755 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2756 DRM_DEBUG_KMS("FDI train 2 done.\n");
2757 break;
2758 }
2759 }
2760 if (i == 4)
2761 DRM_ERROR("FDI train 2 fail!\n");
2762
2763 DRM_DEBUG_KMS("FDI train done.\n");
2764}
2765
2766static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002767{
2768 struct drm_device *dev = crtc->dev;
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2771 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773
Jesse Barnesc64e3112010-09-10 11:27:03 -07002774 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2776 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002777
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002782 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2784 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2785
2786 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002787 udelay(200);
2788
2789 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 temp = I915_READ(reg);
2791 I915_WRITE(reg, temp | FDI_PCDCLK);
2792
2793 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002794 udelay(200);
2795
2796 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_TX_CTL(pipe);
2798 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002799 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2801
2802 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002803 udelay(100);
2804 }
2805}
2806
Jesse Barnes291427f2011-07-29 12:42:37 -07002807static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 u32 flags = I915_READ(SOUTH_CHICKEN1);
2811
2812 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2813 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2814 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2815 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2816 POSTING_READ(SOUTH_CHICKEN1);
2817}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002818static void ironlake_fdi_disable(struct drm_crtc *crtc)
2819{
2820 struct drm_device *dev = crtc->dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2823 int pipe = intel_crtc->pipe;
2824 u32 reg, temp;
2825
2826 /* disable CPU FDI tx and PCH FDI rx */
2827 reg = FDI_TX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2830 POSTING_READ(reg);
2831
2832 reg = FDI_RX_CTL(pipe);
2833 temp = I915_READ(reg);
2834 temp &= ~(0x7 << 16);
2835 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2836 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2837
2838 POSTING_READ(reg);
2839 udelay(100);
2840
2841 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002842 if (HAS_PCH_IBX(dev)) {
2843 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002844 I915_WRITE(FDI_RX_CHICKEN(pipe),
2845 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002847 } else if (HAS_PCH_CPT(dev)) {
2848 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002849 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002850
2851 /* still set train pattern 1 */
2852 reg = FDI_TX_CTL(pipe);
2853 temp = I915_READ(reg);
2854 temp &= ~FDI_LINK_TRAIN_NONE;
2855 temp |= FDI_LINK_TRAIN_PATTERN_1;
2856 I915_WRITE(reg, temp);
2857
2858 reg = FDI_RX_CTL(pipe);
2859 temp = I915_READ(reg);
2860 if (HAS_PCH_CPT(dev)) {
2861 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2863 } else {
2864 temp &= ~FDI_LINK_TRAIN_NONE;
2865 temp |= FDI_LINK_TRAIN_PATTERN_1;
2866 }
2867 /* BPC in FDI rx is consistent with that in PIPECONF */
2868 temp &= ~(0x07 << 16);
2869 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2870 I915_WRITE(reg, temp);
2871
2872 POSTING_READ(reg);
2873 udelay(100);
2874}
2875
Chris Wilson6b383a72010-09-13 13:54:26 +01002876/*
2877 * When we disable a pipe, we need to clear any pending scanline wait events
2878 * to avoid hanging the ring, which we assume we are waiting on.
2879 */
2880static void intel_clear_scanline_wait(struct drm_device *dev)
2881{
2882 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002883 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002884 u32 tmp;
2885
2886 if (IS_GEN2(dev))
2887 /* Can't break the hang on i8xx */
2888 return;
2889
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002890 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002891 tmp = I915_READ_CTL(ring);
2892 if (tmp & RING_WAIT)
2893 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002894}
2895
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2897{
Chris Wilson05394f32010-11-08 19:18:58 +00002898 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002899 struct drm_i915_private *dev_priv;
2900
2901 if (crtc->fb == NULL)
2902 return;
2903
Chris Wilson05394f32010-11-08 19:18:58 +00002904 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002905 dev_priv = crtc->dev->dev_private;
2906 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002907 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Jesse Barnes040484a2011-01-03 12:14:26 -08002910static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2911{
2912 struct drm_device *dev = crtc->dev;
2913 struct drm_mode_config *mode_config = &dev->mode_config;
2914 struct intel_encoder *encoder;
2915
2916 /*
2917 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2918 * must be driven by its own crtc; no sharing is possible.
2919 */
2920 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2921 if (encoder->base.crtc != crtc)
2922 continue;
2923
2924 switch (encoder->type) {
2925 case INTEL_OUTPUT_EDP:
2926 if (!intel_encoder_is_pch_edp(&encoder->base))
2927 return false;
2928 continue;
2929 }
2930 }
2931
2932 return true;
2933}
2934
Jesse Barnesf67a5592011-01-05 10:31:48 -08002935/*
2936 * Enable PCH resources required for PCH ports:
2937 * - PCH PLLs
2938 * - FDI training & RX/TX
2939 * - update transcoder timings
2940 * - DP transcoding bits
2941 * - transcoder
2942 */
2943static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002944{
2945 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2948 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002949 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002950
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002951 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002952 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002953
Jesse Barnes92f25842011-01-04 15:09:34 -08002954 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955
2956 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002957 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2958 TRANSC_DPLLB_SEL;
2959
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960 /* Be sure PCH DPLL SEL is set */
2961 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002962 if (pipe == 0) {
2963 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002964 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002965 } else if (pipe == 1) {
2966 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002967 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002968 } else if (pipe == 2) {
2969 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002970 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002971 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002973 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002974
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002975 /* set transcoder timing, panel must allow it */
2976 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2978 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2979 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2980
2981 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2982 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2983 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002984 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002985
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002986 intel_fdi_normal_train(crtc);
2987
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988 /* For PCH DP, enable TRANS_DP_CTL */
2989 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002990 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2991 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002992 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002993 reg = TRANS_DP_CTL(pipe);
2994 temp = I915_READ(reg);
2995 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002996 TRANS_DP_SYNC_MASK |
2997 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002998 temp |= (TRANS_DP_OUTPUT_ENABLE |
2999 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003000 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001
3002 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003003 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003004 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006
3007 switch (intel_trans_dp_port_sel(crtc)) {
3008 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003010 break;
3011 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 break;
3014 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 break;
3017 default:
3018 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 break;
3021 }
3022
Chris Wilson5eddb702010-09-11 13:48:45 +01003023 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003024 }
3025
Jesse Barnes040484a2011-01-03 12:14:26 -08003026 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003027}
3028
Jesse Barnesd4270e52011-10-11 10:43:02 -07003029void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3030{
3031 struct drm_i915_private *dev_priv = dev->dev_private;
3032 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3033 u32 temp;
3034
3035 temp = I915_READ(dslreg);
3036 udelay(500);
3037 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3038 /* Without this, mode sets may fail silently on FDI */
3039 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3040 udelay(250);
3041 I915_WRITE(tc2reg, 0);
3042 if (wait_for(I915_READ(dslreg) != temp, 5))
3043 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3044 }
3045}
3046
Jesse Barnesf67a5592011-01-05 10:31:48 -08003047static void ironlake_crtc_enable(struct drm_crtc *crtc)
3048{
3049 struct drm_device *dev = crtc->dev;
3050 struct drm_i915_private *dev_priv = dev->dev_private;
3051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3052 int pipe = intel_crtc->pipe;
3053 int plane = intel_crtc->plane;
3054 u32 temp;
3055 bool is_pch_port;
3056
3057 if (intel_crtc->active)
3058 return;
3059
3060 intel_crtc->active = true;
3061 intel_update_watermarks(dev);
3062
3063 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3064 temp = I915_READ(PCH_LVDS);
3065 if ((temp & LVDS_PORT_EN) == 0)
3066 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3067 }
3068
3069 is_pch_port = intel_crtc_driving_pch(crtc);
3070
3071 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003072 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003073 else
3074 ironlake_fdi_disable(crtc);
3075
3076 /* Enable panel fitting for LVDS */
3077 if (dev_priv->pch_pf_size &&
3078 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3079 /* Force use of hard-coded filter coefficients
3080 * as some pre-programmed values are broken,
3081 * e.g. x201.
3082 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003083 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3084 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3085 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003086 }
3087
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003088 /*
3089 * On ILK+ LUT must be loaded before the pipe is running but with
3090 * clocks enabled
3091 */
3092 intel_crtc_load_lut(crtc);
3093
Jesse Barnesf67a5592011-01-05 10:31:48 -08003094 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3095 intel_enable_plane(dev_priv, plane, pipe);
3096
3097 if (is_pch_port)
3098 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003099
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003100 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003101 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003102 mutex_unlock(&dev->struct_mutex);
3103
Chris Wilson6b383a72010-09-13 13:54:26 +01003104 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003105}
3106
3107static void ironlake_crtc_disable(struct drm_crtc *crtc)
3108{
3109 struct drm_device *dev = crtc->dev;
3110 struct drm_i915_private *dev_priv = dev->dev_private;
3111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3112 int pipe = intel_crtc->pipe;
3113 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003116 if (!intel_crtc->active)
3117 return;
3118
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003119 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003120 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003121 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003122
Jesse Barnesb24e7172011-01-04 15:09:30 -08003123 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003124
Chris Wilson973d04f2011-07-08 12:22:37 +01003125 if (dev_priv->cfb_plane == plane)
3126 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003127
Jesse Barnesb24e7172011-01-04 15:09:30 -08003128 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003129
Jesse Barnes6be4a602010-09-10 10:26:01 -07003130 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003131 I915_WRITE(PF_CTL(pipe), 0);
3132 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003133
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003134 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003135
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003136 /* This is a horrible layering violation; we should be doing this in
3137 * the connector/encoder ->prepare instead, but we don't always have
3138 * enough information there about the config to know whether it will
3139 * actually be necessary or just cause undesired flicker.
3140 */
3141 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003142
Jesse Barnes040484a2011-01-03 12:14:26 -08003143 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003144
Jesse Barnes6be4a602010-09-10 10:26:01 -07003145 if (HAS_PCH_CPT(dev)) {
3146 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 reg = TRANS_DP_CTL(pipe);
3148 temp = I915_READ(reg);
3149 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003150 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003152
3153 /* disable DPLL_SEL */
3154 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003155 switch (pipe) {
3156 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003157 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003158 break;
3159 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003160 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003161 break;
3162 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003163 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003164 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003165 break;
3166 default:
3167 BUG(); /* wtf */
3168 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003169 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003170 }
3171
3172 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003173 if (!intel_crtc->no_pll)
3174 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003175
3176 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 reg = FDI_RX_CTL(pipe);
3178 temp = I915_READ(reg);
3179 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003180
3181 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
3184 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3185
3186 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003187 udelay(100);
3188
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
3191 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003192
3193 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003195 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003196
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003197 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003198 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003199
3200 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003201 intel_update_fbc(dev);
3202 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003203 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003204}
3205
3206static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3207{
3208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3209 int pipe = intel_crtc->pipe;
3210 int plane = intel_crtc->plane;
3211
Zhenyu Wang2c072452009-06-05 15:38:42 +08003212 /* XXX: When our outputs are all unaware of DPMS modes other than off
3213 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3214 */
3215 switch (mode) {
3216 case DRM_MODE_DPMS_ON:
3217 case DRM_MODE_DPMS_STANDBY:
3218 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003219 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003220 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003221 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003222
Zhenyu Wang2c072452009-06-05 15:38:42 +08003223 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003224 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003225 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003226 break;
3227 }
3228}
3229
Daniel Vetter02e792f2009-09-15 22:57:34 +02003230static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3231{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003232 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003233 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003235
Chris Wilson23f09ce2010-08-12 13:53:37 +01003236 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003237 dev_priv->mm.interruptible = false;
3238 (void) intel_overlay_switch_off(intel_crtc->overlay);
3239 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003240 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003241 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003242
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003243 /* Let userspace switch the overlay on again. In most cases userspace
3244 * has to recompute where to put it anyway.
3245 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003246}
3247
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003248static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003249{
3250 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003251 struct drm_i915_private *dev_priv = dev->dev_private;
3252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3253 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003254 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003255
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003256 if (intel_crtc->active)
3257 return;
3258
3259 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003260 intel_update_watermarks(dev);
3261
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003262 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003263 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003264 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003265
3266 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003267 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003268
3269 /* Give the overlay scaler a chance to enable if it's on this pipe */
3270 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003271 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003272}
3273
3274static void i9xx_crtc_disable(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3279 int pipe = intel_crtc->pipe;
3280 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003281
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003282 if (!intel_crtc->active)
3283 return;
3284
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003285 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003286 intel_crtc_wait_for_pending_flips(crtc);
3287 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003288 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003289 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003290
Chris Wilson973d04f2011-07-08 12:22:37 +01003291 if (dev_priv->cfb_plane == plane)
3292 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003293
Jesse Barnesb24e7172011-01-04 15:09:30 -08003294 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003295 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003296 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003297
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003298 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003299 intel_update_fbc(dev);
3300 intel_update_watermarks(dev);
3301 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003302}
3303
3304static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3305{
Jesse Barnes79e53942008-11-07 14:24:08 -08003306 /* XXX: When our outputs are all unaware of DPMS modes other than off
3307 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3308 */
3309 switch (mode) {
3310 case DRM_MODE_DPMS_ON:
3311 case DRM_MODE_DPMS_STANDBY:
3312 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003313 i9xx_crtc_enable(crtc);
3314 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003315 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003316 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003317 break;
3318 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003319}
3320
3321/**
3322 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003323 */
3324static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3325{
3326 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003327 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003328 struct drm_i915_master_private *master_priv;
3329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3330 int pipe = intel_crtc->pipe;
3331 bool enabled;
3332
Chris Wilson032d2a02010-09-06 16:17:22 +01003333 if (intel_crtc->dpms_mode == mode)
3334 return;
3335
Chris Wilsondebcadd2010-08-07 11:01:33 +01003336 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003337
Jesse Barnese70236a2009-09-21 10:42:27 -07003338 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003339
3340 if (!dev->primary->master)
3341 return;
3342
3343 master_priv = dev->primary->master->driver_priv;
3344 if (!master_priv->sarea_priv)
3345 return;
3346
3347 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3348
3349 switch (pipe) {
3350 case 0:
3351 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3352 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3353 break;
3354 case 1:
3355 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3356 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3357 break;
3358 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003359 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003360 break;
3361 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003362}
3363
Chris Wilsoncdd59982010-09-08 16:30:16 +01003364static void intel_crtc_disable(struct drm_crtc *crtc)
3365{
3366 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3367 struct drm_device *dev = crtc->dev;
3368
3369 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Chris Wilson931872f2012-01-16 23:01:13 +00003370 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3371 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003372
3373 if (crtc->fb) {
3374 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003375 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003376 mutex_unlock(&dev->struct_mutex);
3377 }
3378}
3379
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003380/* Prepare for a mode set.
3381 *
3382 * Note we could be a lot smarter here. We need to figure out which outputs
3383 * will be enabled, which disabled (in short, how the config will changes)
3384 * and perform the minimum necessary steps to accomplish that, e.g. updating
3385 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3386 * panel fitting is in the proper state, etc.
3387 */
3388static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003389{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003390 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003391}
3392
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003393static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003394{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003395 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003396}
3397
3398static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3399{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003400 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003401}
3402
3403static void ironlake_crtc_commit(struct drm_crtc *crtc)
3404{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003405 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003406}
3407
Akshay Joshi0206e352011-08-16 15:34:10 -04003408void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003409{
3410 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3411 /* lvds has its own version of prepare see intel_lvds_prepare */
3412 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3413}
3414
Akshay Joshi0206e352011-08-16 15:34:10 -04003415void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003416{
3417 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003418 struct drm_device *dev = encoder->dev;
3419 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3420 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3421
Jesse Barnes79e53942008-11-07 14:24:08 -08003422 /* lvds has its own version of commit see intel_lvds_commit */
3423 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003424
3425 if (HAS_PCH_CPT(dev))
3426 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003427}
3428
Chris Wilsonea5b2132010-08-04 13:50:23 +01003429void intel_encoder_destroy(struct drm_encoder *encoder)
3430{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003431 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003432
Chris Wilsonea5b2132010-08-04 13:50:23 +01003433 drm_encoder_cleanup(encoder);
3434 kfree(intel_encoder);
3435}
3436
Jesse Barnes79e53942008-11-07 14:24:08 -08003437static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3438 struct drm_display_mode *mode,
3439 struct drm_display_mode *adjusted_mode)
3440{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003441 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003442
Eric Anholtbad720f2009-10-22 16:11:14 -07003443 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003444 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003445 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3446 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003447 }
Chris Wilson89749352010-09-12 18:25:19 +01003448
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003449 /* All interlaced capable intel hw wants timings in frames. */
3450 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003451
Jesse Barnes79e53942008-11-07 14:24:08 -08003452 return true;
3453}
3454
Jesse Barnese70236a2009-09-21 10:42:27 -07003455static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003456{
Jesse Barnese70236a2009-09-21 10:42:27 -07003457 return 400000;
3458}
Jesse Barnes79e53942008-11-07 14:24:08 -08003459
Jesse Barnese70236a2009-09-21 10:42:27 -07003460static int i915_get_display_clock_speed(struct drm_device *dev)
3461{
3462 return 333000;
3463}
Jesse Barnes79e53942008-11-07 14:24:08 -08003464
Jesse Barnese70236a2009-09-21 10:42:27 -07003465static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3466{
3467 return 200000;
3468}
Jesse Barnes79e53942008-11-07 14:24:08 -08003469
Jesse Barnese70236a2009-09-21 10:42:27 -07003470static int i915gm_get_display_clock_speed(struct drm_device *dev)
3471{
3472 u16 gcfgc = 0;
3473
3474 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3475
3476 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003477 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003478 else {
3479 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3480 case GC_DISPLAY_CLOCK_333_MHZ:
3481 return 333000;
3482 default:
3483 case GC_DISPLAY_CLOCK_190_200_MHZ:
3484 return 190000;
3485 }
3486 }
3487}
Jesse Barnes79e53942008-11-07 14:24:08 -08003488
Jesse Barnese70236a2009-09-21 10:42:27 -07003489static int i865_get_display_clock_speed(struct drm_device *dev)
3490{
3491 return 266000;
3492}
3493
3494static int i855_get_display_clock_speed(struct drm_device *dev)
3495{
3496 u16 hpllcc = 0;
3497 /* Assume that the hardware is in the high speed state. This
3498 * should be the default.
3499 */
3500 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3501 case GC_CLOCK_133_200:
3502 case GC_CLOCK_100_200:
3503 return 200000;
3504 case GC_CLOCK_166_250:
3505 return 250000;
3506 case GC_CLOCK_100_133:
3507 return 133000;
3508 }
3509
3510 /* Shouldn't happen */
3511 return 0;
3512}
3513
3514static int i830_get_display_clock_speed(struct drm_device *dev)
3515{
3516 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003517}
3518
Zhenyu Wang2c072452009-06-05 15:38:42 +08003519struct fdi_m_n {
3520 u32 tu;
3521 u32 gmch_m;
3522 u32 gmch_n;
3523 u32 link_m;
3524 u32 link_n;
3525};
3526
3527static void
3528fdi_reduce_ratio(u32 *num, u32 *den)
3529{
3530 while (*num > 0xffffff || *den > 0xffffff) {
3531 *num >>= 1;
3532 *den >>= 1;
3533 }
3534}
3535
Zhenyu Wang2c072452009-06-05 15:38:42 +08003536static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003537ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3538 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003539{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003540 m_n->tu = 64; /* default size */
3541
Chris Wilson22ed1112010-12-04 01:01:29 +00003542 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3543 m_n->gmch_m = bits_per_pixel * pixel_clock;
3544 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003545 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3546
Chris Wilson22ed1112010-12-04 01:01:29 +00003547 m_n->link_m = pixel_clock;
3548 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003549 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3550}
3551
3552
Shaohua Li7662c8b2009-06-26 11:23:55 +08003553struct intel_watermark_params {
3554 unsigned long fifo_size;
3555 unsigned long max_wm;
3556 unsigned long default_wm;
3557 unsigned long guard_size;
3558 unsigned long cacheline_size;
3559};
3560
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003561/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003562static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003563 PINEVIEW_DISPLAY_FIFO,
3564 PINEVIEW_MAX_WM,
3565 PINEVIEW_DFT_WM,
3566 PINEVIEW_GUARD_WM,
3567 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003568};
Chris Wilsond2102462011-01-24 17:43:27 +00003569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003570 PINEVIEW_DISPLAY_FIFO,
3571 PINEVIEW_MAX_WM,
3572 PINEVIEW_DFT_HPLLOFF_WM,
3573 PINEVIEW_GUARD_WM,
3574 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003575};
Chris Wilsond2102462011-01-24 17:43:27 +00003576static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003577 PINEVIEW_CURSOR_FIFO,
3578 PINEVIEW_CURSOR_MAX_WM,
3579 PINEVIEW_CURSOR_DFT_WM,
3580 PINEVIEW_CURSOR_GUARD_WM,
3581 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003582};
Chris Wilsond2102462011-01-24 17:43:27 +00003583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003584 PINEVIEW_CURSOR_FIFO,
3585 PINEVIEW_CURSOR_MAX_WM,
3586 PINEVIEW_CURSOR_DFT_WM,
3587 PINEVIEW_CURSOR_GUARD_WM,
3588 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003589};
Chris Wilsond2102462011-01-24 17:43:27 +00003590static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003591 G4X_FIFO_SIZE,
3592 G4X_MAX_WM,
3593 G4X_MAX_WM,
3594 2,
3595 G4X_FIFO_LINE_SIZE,
3596};
Chris Wilsond2102462011-01-24 17:43:27 +00003597static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003598 I965_CURSOR_FIFO,
3599 I965_CURSOR_MAX_WM,
3600 I965_CURSOR_DFT_WM,
3601 2,
3602 G4X_FIFO_LINE_SIZE,
3603};
Chris Wilsond2102462011-01-24 17:43:27 +00003604static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003605 I965_CURSOR_FIFO,
3606 I965_CURSOR_MAX_WM,
3607 I965_CURSOR_DFT_WM,
3608 2,
3609 I915_FIFO_LINE_SIZE,
3610};
Chris Wilsond2102462011-01-24 17:43:27 +00003611static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003612 I945_FIFO_SIZE,
3613 I915_MAX_WM,
3614 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003615 2,
3616 I915_FIFO_LINE_SIZE
3617};
Chris Wilsond2102462011-01-24 17:43:27 +00003618static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003619 I915_FIFO_SIZE,
3620 I915_MAX_WM,
3621 1,
3622 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003623 I915_FIFO_LINE_SIZE
3624};
Chris Wilsond2102462011-01-24 17:43:27 +00003625static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003626 I855GM_FIFO_SIZE,
3627 I915_MAX_WM,
3628 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003629 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003630 I830_FIFO_LINE_SIZE
3631};
Chris Wilsond2102462011-01-24 17:43:27 +00003632static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003633 I830_FIFO_SIZE,
3634 I915_MAX_WM,
3635 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003636 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003637 I830_FIFO_LINE_SIZE
3638};
3639
Chris Wilsond2102462011-01-24 17:43:27 +00003640static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003641 ILK_DISPLAY_FIFO,
3642 ILK_DISPLAY_MAXWM,
3643 ILK_DISPLAY_DFTWM,
3644 2,
3645 ILK_FIFO_LINE_SIZE
3646};
Chris Wilsond2102462011-01-24 17:43:27 +00003647static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003648 ILK_CURSOR_FIFO,
3649 ILK_CURSOR_MAXWM,
3650 ILK_CURSOR_DFTWM,
3651 2,
3652 ILK_FIFO_LINE_SIZE
3653};
Chris Wilsond2102462011-01-24 17:43:27 +00003654static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003655 ILK_DISPLAY_SR_FIFO,
3656 ILK_DISPLAY_MAX_SRWM,
3657 ILK_DISPLAY_DFT_SRWM,
3658 2,
3659 ILK_FIFO_LINE_SIZE
3660};
Chris Wilsond2102462011-01-24 17:43:27 +00003661static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003662 ILK_CURSOR_SR_FIFO,
3663 ILK_CURSOR_MAX_SRWM,
3664 ILK_CURSOR_DFT_SRWM,
3665 2,
3666 ILK_FIFO_LINE_SIZE
3667};
3668
Chris Wilsond2102462011-01-24 17:43:27 +00003669static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003670 SNB_DISPLAY_FIFO,
3671 SNB_DISPLAY_MAXWM,
3672 SNB_DISPLAY_DFTWM,
3673 2,
3674 SNB_FIFO_LINE_SIZE
3675};
Chris Wilsond2102462011-01-24 17:43:27 +00003676static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003677 SNB_CURSOR_FIFO,
3678 SNB_CURSOR_MAXWM,
3679 SNB_CURSOR_DFTWM,
3680 2,
3681 SNB_FIFO_LINE_SIZE
3682};
Chris Wilsond2102462011-01-24 17:43:27 +00003683static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003684 SNB_DISPLAY_SR_FIFO,
3685 SNB_DISPLAY_MAX_SRWM,
3686 SNB_DISPLAY_DFT_SRWM,
3687 2,
3688 SNB_FIFO_LINE_SIZE
3689};
Chris Wilsond2102462011-01-24 17:43:27 +00003690static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003691 SNB_CURSOR_SR_FIFO,
3692 SNB_CURSOR_MAX_SRWM,
3693 SNB_CURSOR_DFT_SRWM,
3694 2,
3695 SNB_FIFO_LINE_SIZE
3696};
3697
3698
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003699/**
3700 * intel_calculate_wm - calculate watermark level
3701 * @clock_in_khz: pixel clock
3702 * @wm: chip FIFO params
3703 * @pixel_size: display pixel size
3704 * @latency_ns: memory latency for the platform
3705 *
3706 * Calculate the watermark level (the level at which the display plane will
3707 * start fetching from memory again). Each chip has a different display
3708 * FIFO size and allocation, so the caller needs to figure that out and pass
3709 * in the correct intel_watermark_params structure.
3710 *
3711 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3712 * on the pixel size. When it reaches the watermark level, it'll start
3713 * fetching FIFO line sized based chunks from memory until the FIFO fills
3714 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3715 * will occur, and a display engine hang could result.
3716 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003717static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003718 const struct intel_watermark_params *wm,
3719 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003720 int pixel_size,
3721 unsigned long latency_ns)
3722{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003723 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003724
Jesse Barnesd6604672009-09-11 12:25:56 -07003725 /*
3726 * Note: we need to make sure we don't overflow for various clock &
3727 * latency values.
3728 * clocks go from a few thousand to several hundred thousand.
3729 * latency is usually a few thousand
3730 */
3731 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3732 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003733 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003734
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003735 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003736
Chris Wilsond2102462011-01-24 17:43:27 +00003737 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003738
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003739 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003740
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003741 /* Don't promote wm_size to unsigned... */
3742 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003743 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003744 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003745 wm_size = wm->default_wm;
3746 return wm_size;
3747}
3748
3749struct cxsr_latency {
3750 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003751 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003752 unsigned long fsb_freq;
3753 unsigned long mem_freq;
3754 unsigned long display_sr;
3755 unsigned long display_hpll_disable;
3756 unsigned long cursor_sr;
3757 unsigned long cursor_hpll_disable;
3758};
3759
Chris Wilson403c89f2010-08-04 15:25:31 +01003760static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003761 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3762 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3763 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3764 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3765 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003766
Li Peng95534262010-05-18 18:58:44 +08003767 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3768 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3769 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3770 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3771 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003772
Li Peng95534262010-05-18 18:58:44 +08003773 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3774 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3775 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3776 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3777 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003778
Li Peng95534262010-05-18 18:58:44 +08003779 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3780 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3781 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3782 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3783 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003784
Li Peng95534262010-05-18 18:58:44 +08003785 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3786 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3787 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3788 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3789 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003790
Li Peng95534262010-05-18 18:58:44 +08003791 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3792 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3793 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3794 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3795 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003796};
3797
Chris Wilson403c89f2010-08-04 15:25:31 +01003798static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3799 int is_ddr3,
3800 int fsb,
3801 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003802{
Chris Wilson403c89f2010-08-04 15:25:31 +01003803 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003804 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003805
3806 if (fsb == 0 || mem == 0)
3807 return NULL;
3808
3809 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3810 latency = &cxsr_latency_table[i];
3811 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003812 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303813 fsb == latency->fsb_freq && mem == latency->mem_freq)
3814 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003815 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303816
Zhao Yakui28c97732009-10-09 11:39:41 +08003817 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303818
3819 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003820}
3821
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003822static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003823{
3824 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003825
3826 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003827 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003828}
3829
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003830/*
3831 * Latency for FIFO fetches is dependent on several factors:
3832 * - memory configuration (speed, channels)
3833 * - chipset
3834 * - current MCH state
3835 * It can be fairly high in some situations, so here we assume a fairly
3836 * pessimal value. It's a tradeoff between extra memory fetches (if we
3837 * set this value too high, the FIFO will fetch frequently to stay full)
3838 * and power consumption (set it too low to save power and we might see
3839 * FIFO underruns and display "flicker").
3840 *
3841 * A value of 5us seems to be a good balance; safe for very low end
3842 * platforms but not overly aggressive on lower latency configs.
3843 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003844static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003845
Jesse Barnese70236a2009-09-21 10:42:27 -07003846static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003847{
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849 uint32_t dsparb = I915_READ(DSPARB);
3850 int size;
3851
Chris Wilson8de9b312010-07-19 19:59:52 +01003852 size = dsparb & 0x7f;
3853 if (plane)
3854 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003855
Zhao Yakui28c97732009-10-09 11:39:41 +08003856 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003858
3859 return size;
3860}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003861
Jesse Barnese70236a2009-09-21 10:42:27 -07003862static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3863{
3864 struct drm_i915_private *dev_priv = dev->dev_private;
3865 uint32_t dsparb = I915_READ(DSPARB);
3866 int size;
3867
Chris Wilson8de9b312010-07-19 19:59:52 +01003868 size = dsparb & 0x1ff;
3869 if (plane)
3870 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003871 size >>= 1; /* Convert to cachelines */
3872
Zhao Yakui28c97732009-10-09 11:39:41 +08003873 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003874 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003875
3876 return size;
3877}
3878
3879static int i845_get_fifo_size(struct drm_device *dev, int plane)
3880{
3881 struct drm_i915_private *dev_priv = dev->dev_private;
3882 uint32_t dsparb = I915_READ(DSPARB);
3883 int size;
3884
3885 size = dsparb & 0x7f;
3886 size >>= 2; /* Convert to cachelines */
3887
Zhao Yakui28c97732009-10-09 11:39:41 +08003888 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 plane ? "B" : "A",
3890 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003891
3892 return size;
3893}
3894
3895static int i830_get_fifo_size(struct drm_device *dev, int plane)
3896{
3897 struct drm_i915_private *dev_priv = dev->dev_private;
3898 uint32_t dsparb = I915_READ(DSPARB);
3899 int size;
3900
3901 size = dsparb & 0x7f;
3902 size >>= 1; /* Convert to cachelines */
3903
Zhao Yakui28c97732009-10-09 11:39:41 +08003904 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003905 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003906
3907 return size;
3908}
3909
Chris Wilsond2102462011-01-24 17:43:27 +00003910static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3911{
3912 struct drm_crtc *crtc, *enabled = NULL;
3913
3914 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3915 if (crtc->enabled && crtc->fb) {
3916 if (enabled)
3917 return NULL;
3918 enabled = crtc;
3919 }
3920 }
3921
3922 return enabled;
3923}
3924
3925static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003926{
3927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003928 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003929 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003930 u32 reg;
3931 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003932
Chris Wilson403c89f2010-08-04 15:25:31 +01003933 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003934 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003935 if (!latency) {
3936 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3937 pineview_disable_cxsr(dev);
3938 return;
3939 }
3940
Chris Wilsond2102462011-01-24 17:43:27 +00003941 crtc = single_enabled_crtc(dev);
3942 if (crtc) {
3943 int clock = crtc->mode.clock;
3944 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003945
3946 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003947 wm = intel_calculate_wm(clock, &pineview_display_wm,
3948 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003949 pixel_size, latency->display_sr);
3950 reg = I915_READ(DSPFW1);
3951 reg &= ~DSPFW_SR_MASK;
3952 reg |= wm << DSPFW_SR_SHIFT;
3953 I915_WRITE(DSPFW1, reg);
3954 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3955
3956 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003957 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3958 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003959 pixel_size, latency->cursor_sr);
3960 reg = I915_READ(DSPFW3);
3961 reg &= ~DSPFW_CURSOR_SR_MASK;
3962 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3963 I915_WRITE(DSPFW3, reg);
3964
3965 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003966 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3967 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003968 pixel_size, latency->display_hpll_disable);
3969 reg = I915_READ(DSPFW3);
3970 reg &= ~DSPFW_HPLL_SR_MASK;
3971 reg |= wm & DSPFW_HPLL_SR_MASK;
3972 I915_WRITE(DSPFW3, reg);
3973
3974 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003975 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3976 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003977 pixel_size, latency->cursor_hpll_disable);
3978 reg = I915_READ(DSPFW3);
3979 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3980 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3981 I915_WRITE(DSPFW3, reg);
3982 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3983
3984 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003985 I915_WRITE(DSPFW3,
3986 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003987 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3988 } else {
3989 pineview_disable_cxsr(dev);
3990 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3991 }
3992}
3993
Chris Wilson417ae142011-01-19 15:04:42 +00003994static bool g4x_compute_wm0(struct drm_device *dev,
3995 int plane,
3996 const struct intel_watermark_params *display,
3997 int display_latency_ns,
3998 const struct intel_watermark_params *cursor,
3999 int cursor_latency_ns,
4000 int *plane_wm,
4001 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07004002{
Chris Wilson417ae142011-01-19 15:04:42 +00004003 struct drm_crtc *crtc;
4004 int htotal, hdisplay, clock, pixel_size;
4005 int line_time_us, line_count;
4006 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07004007
Chris Wilson417ae142011-01-19 15:04:42 +00004008 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01004009 if (crtc->fb == NULL || !crtc->enabled) {
4010 *cursor_wm = cursor->guard_size;
4011 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00004012 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01004013 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004014
Chris Wilson417ae142011-01-19 15:04:42 +00004015 htotal = crtc->mode.htotal;
4016 hdisplay = crtc->mode.hdisplay;
4017 clock = crtc->mode.clock;
4018 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004019
Chris Wilson417ae142011-01-19 15:04:42 +00004020 /* Use the small buffer method to calculate plane watermark */
4021 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4022 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4023 if (tlb_miss > 0)
4024 entries += tlb_miss;
4025 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4026 *plane_wm = entries + display->guard_size;
4027 if (*plane_wm > (int)display->max_wm)
4028 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004029
Chris Wilson417ae142011-01-19 15:04:42 +00004030 /* Use the large buffer method to calculate cursor watermark */
4031 line_time_us = ((htotal * 1000) / clock);
4032 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4033 entries = line_count * 64 * pixel_size;
4034 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4035 if (tlb_miss > 0)
4036 entries += tlb_miss;
4037 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4038 *cursor_wm = entries + cursor->guard_size;
4039 if (*cursor_wm > (int)cursor->max_wm)
4040 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004041
Chris Wilson417ae142011-01-19 15:04:42 +00004042 return true;
4043}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004044
Chris Wilson417ae142011-01-19 15:04:42 +00004045/*
4046 * Check the wm result.
4047 *
4048 * If any calculated watermark values is larger than the maximum value that
4049 * can be programmed into the associated watermark register, that watermark
4050 * must be disabled.
4051 */
4052static bool g4x_check_srwm(struct drm_device *dev,
4053 int display_wm, int cursor_wm,
4054 const struct intel_watermark_params *display,
4055 const struct intel_watermark_params *cursor)
4056{
4057 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4058 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004059
Chris Wilson417ae142011-01-19 15:04:42 +00004060 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004061 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004062 display_wm, display->max_wm);
4063 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004064 }
4065
Chris Wilson417ae142011-01-19 15:04:42 +00004066 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004067 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004068 cursor_wm, cursor->max_wm);
4069 return false;
4070 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004071
Chris Wilson417ae142011-01-19 15:04:42 +00004072 if (!(display_wm || cursor_wm)) {
4073 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4074 return false;
4075 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004076
Chris Wilson417ae142011-01-19 15:04:42 +00004077 return true;
4078}
4079
4080static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004081 int plane,
4082 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004083 const struct intel_watermark_params *display,
4084 const struct intel_watermark_params *cursor,
4085 int *display_wm, int *cursor_wm)
4086{
Chris Wilsond2102462011-01-24 17:43:27 +00004087 struct drm_crtc *crtc;
4088 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004089 unsigned long line_time_us;
4090 int line_count, line_size;
4091 int small, large;
4092 int entries;
4093
4094 if (!latency_ns) {
4095 *display_wm = *cursor_wm = 0;
4096 return false;
4097 }
4098
Chris Wilsond2102462011-01-24 17:43:27 +00004099 crtc = intel_get_crtc_for_plane(dev, plane);
4100 hdisplay = crtc->mode.hdisplay;
4101 htotal = crtc->mode.htotal;
4102 clock = crtc->mode.clock;
4103 pixel_size = crtc->fb->bits_per_pixel / 8;
4104
Chris Wilson417ae142011-01-19 15:04:42 +00004105 line_time_us = (htotal * 1000) / clock;
4106 line_count = (latency_ns / line_time_us + 1000) / 1000;
4107 line_size = hdisplay * pixel_size;
4108
4109 /* Use the minimum of the small and large buffer method for primary */
4110 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4111 large = line_count * line_size;
4112
4113 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4114 *display_wm = entries + display->guard_size;
4115
4116 /* calculate the self-refresh watermark for display cursor */
4117 entries = line_count * pixel_size * 64;
4118 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4119 *cursor_wm = entries + cursor->guard_size;
4120
4121 return g4x_check_srwm(dev,
4122 *display_wm, *cursor_wm,
4123 display, cursor);
4124}
4125
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004126#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004127
4128static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004129{
4130 static const int sr_latency_ns = 12000;
4131 struct drm_i915_private *dev_priv = dev->dev_private;
4132 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004133 int plane_sr, cursor_sr;
4134 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004135
4136 if (g4x_compute_wm0(dev, 0,
4137 &g4x_wm_info, latency_ns,
4138 &g4x_cursor_wm_info, latency_ns,
4139 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004140 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004141
4142 if (g4x_compute_wm0(dev, 1,
4143 &g4x_wm_info, latency_ns,
4144 &g4x_cursor_wm_info, latency_ns,
4145 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004146 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004147
4148 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004149 if (single_plane_enabled(enabled) &&
4150 g4x_compute_srwm(dev, ffs(enabled) - 1,
4151 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004152 &g4x_wm_info,
4153 &g4x_cursor_wm_info,
4154 &plane_sr, &cursor_sr))
4155 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4156 else
4157 I915_WRITE(FW_BLC_SELF,
4158 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4159
Chris Wilson308977a2011-02-02 10:41:20 +00004160 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4161 planea_wm, cursora_wm,
4162 planeb_wm, cursorb_wm,
4163 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004164
4165 I915_WRITE(DSPFW1,
4166 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004167 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004168 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4169 planea_wm);
4170 I915_WRITE(DSPFW2,
4171 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004172 (cursora_wm << DSPFW_CURSORA_SHIFT));
4173 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004174 I915_WRITE(DSPFW3,
4175 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004176 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004177}
4178
Chris Wilsond2102462011-01-24 17:43:27 +00004179static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004180{
4181 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004182 struct drm_crtc *crtc;
4183 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004184 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004185
Jesse Barnes1dc75462009-10-19 10:08:17 +09004186 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004187 crtc = single_enabled_crtc(dev);
4188 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004189 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004190 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004191 int clock = crtc->mode.clock;
4192 int htotal = crtc->mode.htotal;
4193 int hdisplay = crtc->mode.hdisplay;
4194 int pixel_size = crtc->fb->bits_per_pixel / 8;
4195 unsigned long line_time_us;
4196 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004197
Chris Wilsond2102462011-01-24 17:43:27 +00004198 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004199
4200 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004201 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4202 pixel_size * hdisplay;
4203 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004204 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004205 if (srwm < 0)
4206 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004207 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004208 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4209 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004210
Chris Wilsond2102462011-01-24 17:43:27 +00004211 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004213 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004214 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004215 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004216 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004217
4218 if (cursor_sr > i965_cursor_wm_info.max_wm)
4219 cursor_sr = i965_cursor_wm_info.max_wm;
4220
4221 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4222 "cursor %d\n", srwm, cursor_sr);
4223
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004224 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004225 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304226 } else {
4227 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004228 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004229 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4230 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004231 }
4232
4233 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4234 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004235
4236 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004237 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4238 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004239 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004240 /* update cursor SR watermark */
4241 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004242}
4243
Chris Wilsond2102462011-01-24 17:43:27 +00004244static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004245{
4246 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004247 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004248 uint32_t fwater_lo;
4249 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004250 int cwm, srwm = 1;
4251 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004252 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004253 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004254
Chris Wilson72557b42011-01-31 10:29:55 +00004255 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004256 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004257 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004258 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004259 else
Chris Wilsond2102462011-01-24 17:43:27 +00004260 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004261
Chris Wilsond2102462011-01-24 17:43:27 +00004262 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4263 crtc = intel_get_crtc_for_plane(dev, 0);
4264 if (crtc->enabled && crtc->fb) {
4265 planea_wm = intel_calculate_wm(crtc->mode.clock,
4266 wm_info, fifo_size,
4267 crtc->fb->bits_per_pixel / 8,
4268 latency_ns);
4269 enabled = crtc;
4270 } else
4271 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004272
Chris Wilsond2102462011-01-24 17:43:27 +00004273 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4274 crtc = intel_get_crtc_for_plane(dev, 1);
4275 if (crtc->enabled && crtc->fb) {
4276 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4277 wm_info, fifo_size,
4278 crtc->fb->bits_per_pixel / 8,
4279 latency_ns);
4280 if (enabled == NULL)
4281 enabled = crtc;
4282 else
4283 enabled = NULL;
4284 } else
4285 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004286
Zhao Yakui28c97732009-10-09 11:39:41 +08004287 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004288
4289 /*
4290 * Overlay gets an aggressive default since video jitter is bad.
4291 */
4292 cwm = 2;
4293
Alexander Lam18b21902011-01-03 13:28:56 -05004294 /* Play safe and disable self-refresh before adjusting watermarks. */
4295 if (IS_I945G(dev) || IS_I945GM(dev))
4296 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4297 else if (IS_I915GM(dev))
4298 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4299
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004300 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004301 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004302 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004303 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004304 int clock = enabled->mode.clock;
4305 int htotal = enabled->mode.htotal;
4306 int hdisplay = enabled->mode.hdisplay;
4307 int pixel_size = enabled->fb->bits_per_pixel / 8;
4308 unsigned long line_time_us;
4309 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004310
Chris Wilsond2102462011-01-24 17:43:27 +00004311 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004312
4313 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004314 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4315 pixel_size * hdisplay;
4316 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4317 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4318 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004319 if (srwm < 0)
4320 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004321
4322 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004323 I915_WRITE(FW_BLC_SELF,
4324 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4325 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004326 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004327 }
4328
Zhao Yakui28c97732009-10-09 11:39:41 +08004329 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004330 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004331
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004332 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4333 fwater_hi = (cwm & 0x1f);
4334
4335 /* Set request length to 8 cachelines per fetch */
4336 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4337 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004338
4339 I915_WRITE(FW_BLC, fwater_lo);
4340 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004341
Chris Wilsond2102462011-01-24 17:43:27 +00004342 if (HAS_FW_BLC(dev)) {
4343 if (enabled) {
4344 if (IS_I945G(dev) || IS_I945GM(dev))
4345 I915_WRITE(FW_BLC_SELF,
4346 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4347 else if (IS_I915GM(dev))
4348 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4349 DRM_DEBUG_KMS("memory self refresh enabled\n");
4350 } else
4351 DRM_DEBUG_KMS("memory self refresh disabled\n");
4352 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004353}
4354
Chris Wilsond2102462011-01-24 17:43:27 +00004355static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004356{
4357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004358 struct drm_crtc *crtc;
4359 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004360 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004361
Chris Wilsond2102462011-01-24 17:43:27 +00004362 crtc = single_enabled_crtc(dev);
4363 if (crtc == NULL)
4364 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004365
Chris Wilsond2102462011-01-24 17:43:27 +00004366 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4367 dev_priv->display.get_fifo_size(dev, 0),
4368 crtc->fb->bits_per_pixel / 8,
4369 latency_ns);
4370 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004371 fwater_lo |= (3<<8) | planea_wm;
4372
Zhao Yakui28c97732009-10-09 11:39:41 +08004373 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004374
4375 I915_WRITE(FW_BLC, fwater_lo);
4376}
4377
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004378#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004379#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004380
Jesse Barnesb79d4992010-12-21 13:10:23 -08004381/*
4382 * Check the wm result.
4383 *
4384 * If any calculated watermark values is larger than the maximum value that
4385 * can be programmed into the associated watermark register, that watermark
4386 * must be disabled.
4387 */
4388static bool ironlake_check_srwm(struct drm_device *dev, int level,
4389 int fbc_wm, int display_wm, int cursor_wm,
4390 const struct intel_watermark_params *display,
4391 const struct intel_watermark_params *cursor)
4392{
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394
4395 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4396 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4397
4398 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4399 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4400 fbc_wm, SNB_FBC_MAX_SRWM, level);
4401
4402 /* fbc has it's own way to disable FBC WM */
4403 I915_WRITE(DISP_ARB_CTL,
4404 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4405 return false;
4406 }
4407
4408 if (display_wm > display->max_wm) {
4409 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4410 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4411 return false;
4412 }
4413
4414 if (cursor_wm > cursor->max_wm) {
4415 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4416 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4417 return false;
4418 }
4419
4420 if (!(fbc_wm || display_wm || cursor_wm)) {
4421 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4422 return false;
4423 }
4424
4425 return true;
4426}
4427
4428/*
4429 * Compute watermark values of WM[1-3],
4430 */
Chris Wilsond2102462011-01-24 17:43:27 +00004431static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4432 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004433 const struct intel_watermark_params *display,
4434 const struct intel_watermark_params *cursor,
4435 int *fbc_wm, int *display_wm, int *cursor_wm)
4436{
Chris Wilsond2102462011-01-24 17:43:27 +00004437 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004438 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004439 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004440 int line_count, line_size;
4441 int small, large;
4442 int entries;
4443
4444 if (!latency_ns) {
4445 *fbc_wm = *display_wm = *cursor_wm = 0;
4446 return false;
4447 }
4448
Chris Wilsond2102462011-01-24 17:43:27 +00004449 crtc = intel_get_crtc_for_plane(dev, plane);
4450 hdisplay = crtc->mode.hdisplay;
4451 htotal = crtc->mode.htotal;
4452 clock = crtc->mode.clock;
4453 pixel_size = crtc->fb->bits_per_pixel / 8;
4454
Jesse Barnesb79d4992010-12-21 13:10:23 -08004455 line_time_us = (htotal * 1000) / clock;
4456 line_count = (latency_ns / line_time_us + 1000) / 1000;
4457 line_size = hdisplay * pixel_size;
4458
4459 /* Use the minimum of the small and large buffer method for primary */
4460 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4461 large = line_count * line_size;
4462
4463 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4464 *display_wm = entries + display->guard_size;
4465
4466 /*
4467 * Spec says:
4468 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4469 */
4470 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4471
4472 /* calculate the self-refresh watermark for display cursor */
4473 entries = line_count * pixel_size * 64;
4474 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4475 *cursor_wm = entries + cursor->guard_size;
4476
4477 return ironlake_check_srwm(dev, level,
4478 *fbc_wm, *display_wm, *cursor_wm,
4479 display, cursor);
4480}
4481
Chris Wilsond2102462011-01-24 17:43:27 +00004482static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004483{
4484 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004485 int fbc_wm, plane_wm, cursor_wm;
4486 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004487
Chris Wilson4ed765f2010-09-11 10:46:47 +01004488 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004489 if (g4x_compute_wm0(dev, 0,
4490 &ironlake_display_wm_info,
4491 ILK_LP0_PLANE_LATENCY,
4492 &ironlake_cursor_wm_info,
4493 ILK_LP0_CURSOR_LATENCY,
4494 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004495 I915_WRITE(WM0_PIPEA_ILK,
4496 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4497 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4498 " plane %d, " "cursor: %d\n",
4499 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004500 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004501 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004502
Chris Wilson9f405102011-05-12 22:17:14 +01004503 if (g4x_compute_wm0(dev, 1,
4504 &ironlake_display_wm_info,
4505 ILK_LP0_PLANE_LATENCY,
4506 &ironlake_cursor_wm_info,
4507 ILK_LP0_CURSOR_LATENCY,
4508 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004509 I915_WRITE(WM0_PIPEB_ILK,
4510 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4511 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4512 " plane %d, cursor: %d\n",
4513 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004514 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004515 }
4516
4517 /*
4518 * Calculate and update the self-refresh watermark only when one
4519 * display plane is used.
4520 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004521 I915_WRITE(WM3_LP_ILK, 0);
4522 I915_WRITE(WM2_LP_ILK, 0);
4523 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004524
Chris Wilsond2102462011-01-24 17:43:27 +00004525 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004526 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004527 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004528
Jesse Barnesb79d4992010-12-21 13:10:23 -08004529 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004530 if (!ironlake_compute_srwm(dev, 1, enabled,
4531 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004532 &ironlake_display_srwm_info,
4533 &ironlake_cursor_srwm_info,
4534 &fbc_wm, &plane_wm, &cursor_wm))
4535 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004536
Jesse Barnesb79d4992010-12-21 13:10:23 -08004537 I915_WRITE(WM1_LP_ILK,
4538 WM1_LP_SR_EN |
4539 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4540 (fbc_wm << WM1_LP_FBC_SHIFT) |
4541 (plane_wm << WM1_LP_SR_SHIFT) |
4542 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004543
Jesse Barnesb79d4992010-12-21 13:10:23 -08004544 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004545 if (!ironlake_compute_srwm(dev, 2, enabled,
4546 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004547 &ironlake_display_srwm_info,
4548 &ironlake_cursor_srwm_info,
4549 &fbc_wm, &plane_wm, &cursor_wm))
4550 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004551
Jesse Barnesb79d4992010-12-21 13:10:23 -08004552 I915_WRITE(WM2_LP_ILK,
4553 WM2_LP_EN |
4554 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4555 (fbc_wm << WM1_LP_FBC_SHIFT) |
4556 (plane_wm << WM1_LP_SR_SHIFT) |
4557 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004558
4559 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004560 * WM3 is unsupported on ILK, probably because we don't have latency
4561 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004562 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004563}
4564
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004565void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004566{
4567 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004568 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004569 u32 val;
Chris Wilsond2102462011-01-24 17:43:27 +00004570 int fbc_wm, plane_wm, cursor_wm;
4571 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004572
4573 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004574 if (g4x_compute_wm0(dev, 0,
4575 &sandybridge_display_wm_info, latency,
4576 &sandybridge_cursor_wm_info, latency,
4577 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004578 val = I915_READ(WM0_PIPEA_ILK);
4579 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4580 I915_WRITE(WM0_PIPEA_ILK, val |
4581 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004582 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4583 " plane %d, " "cursor: %d\n",
4584 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004585 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004586 }
4587
Chris Wilson9f405102011-05-12 22:17:14 +01004588 if (g4x_compute_wm0(dev, 1,
4589 &sandybridge_display_wm_info, latency,
4590 &sandybridge_cursor_wm_info, latency,
4591 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004592 val = I915_READ(WM0_PIPEB_ILK);
4593 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4594 I915_WRITE(WM0_PIPEB_ILK, val |
4595 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004596 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4597 " plane %d, cursor: %d\n",
4598 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004599 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004600 }
4601
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004602 /* IVB has 3 pipes */
4603 if (IS_IVYBRIDGE(dev) &&
4604 g4x_compute_wm0(dev, 2,
4605 &sandybridge_display_wm_info, latency,
4606 &sandybridge_cursor_wm_info, latency,
4607 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004608 val = I915_READ(WM0_PIPEC_IVB);
4609 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4610 I915_WRITE(WM0_PIPEC_IVB, val |
4611 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004612 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4613 " plane %d, cursor: %d\n",
4614 plane_wm, cursor_wm);
4615 enabled |= 3;
4616 }
4617
Yuanhan Liu13982612010-12-15 15:42:31 +08004618 /*
4619 * Calculate and update the self-refresh watermark only when one
4620 * display plane is used.
4621 *
4622 * SNB support 3 levels of watermark.
4623 *
4624 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4625 * and disabled in the descending order
4626 *
4627 */
4628 I915_WRITE(WM3_LP_ILK, 0);
4629 I915_WRITE(WM2_LP_ILK, 0);
4630 I915_WRITE(WM1_LP_ILK, 0);
4631
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004632 if (!single_plane_enabled(enabled) ||
4633 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004634 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004635 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004636
4637 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004638 if (!ironlake_compute_srwm(dev, 1, enabled,
4639 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004640 &sandybridge_display_srwm_info,
4641 &sandybridge_cursor_srwm_info,
4642 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004643 return;
4644
4645 I915_WRITE(WM1_LP_ILK,
4646 WM1_LP_SR_EN |
4647 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4648 (fbc_wm << WM1_LP_FBC_SHIFT) |
4649 (plane_wm << WM1_LP_SR_SHIFT) |
4650 cursor_wm);
4651
4652 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004653 if (!ironlake_compute_srwm(dev, 2, enabled,
4654 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004655 &sandybridge_display_srwm_info,
4656 &sandybridge_cursor_srwm_info,
4657 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004658 return;
4659
4660 I915_WRITE(WM2_LP_ILK,
4661 WM2_LP_EN |
4662 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4663 (fbc_wm << WM1_LP_FBC_SHIFT) |
4664 (plane_wm << WM1_LP_SR_SHIFT) |
4665 cursor_wm);
4666
4667 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004668 if (!ironlake_compute_srwm(dev, 3, enabled,
4669 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004670 &sandybridge_display_srwm_info,
4671 &sandybridge_cursor_srwm_info,
4672 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004673 return;
4674
4675 I915_WRITE(WM3_LP_ILK,
4676 WM3_LP_EN |
4677 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4678 (fbc_wm << WM1_LP_FBC_SHIFT) |
4679 (plane_wm << WM1_LP_SR_SHIFT) |
4680 cursor_wm);
4681}
4682
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004683static bool
4684sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4685 uint32_t sprite_width, int pixel_size,
4686 const struct intel_watermark_params *display,
4687 int display_latency_ns, int *sprite_wm)
4688{
4689 struct drm_crtc *crtc;
4690 int clock;
4691 int entries, tlb_miss;
4692
4693 crtc = intel_get_crtc_for_plane(dev, plane);
4694 if (crtc->fb == NULL || !crtc->enabled) {
4695 *sprite_wm = display->guard_size;
4696 return false;
4697 }
4698
4699 clock = crtc->mode.clock;
4700
4701 /* Use the small buffer method to calculate the sprite watermark */
4702 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4703 tlb_miss = display->fifo_size*display->cacheline_size -
4704 sprite_width * 8;
4705 if (tlb_miss > 0)
4706 entries += tlb_miss;
4707 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4708 *sprite_wm = entries + display->guard_size;
4709 if (*sprite_wm > (int)display->max_wm)
4710 *sprite_wm = display->max_wm;
4711
4712 return true;
4713}
4714
4715static bool
4716sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4717 uint32_t sprite_width, int pixel_size,
4718 const struct intel_watermark_params *display,
4719 int latency_ns, int *sprite_wm)
4720{
4721 struct drm_crtc *crtc;
4722 unsigned long line_time_us;
4723 int clock;
4724 int line_count, line_size;
4725 int small, large;
4726 int entries;
4727
4728 if (!latency_ns) {
4729 *sprite_wm = 0;
4730 return false;
4731 }
4732
4733 crtc = intel_get_crtc_for_plane(dev, plane);
4734 clock = crtc->mode.clock;
4735
4736 line_time_us = (sprite_width * 1000) / clock;
4737 line_count = (latency_ns / line_time_us + 1000) / 1000;
4738 line_size = sprite_width * pixel_size;
4739
4740 /* Use the minimum of the small and large buffer method for primary */
4741 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4742 large = line_count * line_size;
4743
4744 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4745 *sprite_wm = entries + display->guard_size;
4746
4747 return *sprite_wm > 0x3ff ? false : true;
4748}
4749
4750static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4751 uint32_t sprite_width, int pixel_size)
4752{
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004755 u32 val;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004756 int sprite_wm, reg;
4757 int ret;
4758
4759 switch (pipe) {
4760 case 0:
4761 reg = WM0_PIPEA_ILK;
4762 break;
4763 case 1:
4764 reg = WM0_PIPEB_ILK;
4765 break;
4766 case 2:
4767 reg = WM0_PIPEC_IVB;
4768 break;
4769 default:
4770 return; /* bad pipe */
4771 }
4772
4773 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
4774 &sandybridge_display_wm_info,
4775 latency, &sprite_wm);
4776 if (!ret) {
4777 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
4778 pipe);
4779 return;
4780 }
4781
Jesse Barnes47842642012-01-16 11:57:54 -08004782 val = I915_READ(reg);
4783 val &= ~WM0_PIPE_SPRITE_MASK;
4784 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004785 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
4786
4787
4788 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4789 pixel_size,
4790 &sandybridge_display_srwm_info,
4791 SNB_READ_WM1_LATENCY() * 500,
4792 &sprite_wm);
4793 if (!ret) {
4794 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
4795 pipe);
4796 return;
4797 }
4798 I915_WRITE(WM1S_LP_ILK, sprite_wm);
4799
4800 /* Only IVB has two more LP watermarks for sprite */
4801 if (!IS_IVYBRIDGE(dev))
4802 return;
4803
4804 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4805 pixel_size,
4806 &sandybridge_display_srwm_info,
4807 SNB_READ_WM2_LATENCY() * 500,
4808 &sprite_wm);
4809 if (!ret) {
4810 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
4811 pipe);
4812 return;
4813 }
4814 I915_WRITE(WM2S_LP_IVB, sprite_wm);
4815
4816 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4817 pixel_size,
4818 &sandybridge_display_srwm_info,
4819 SNB_READ_WM3_LATENCY() * 500,
4820 &sprite_wm);
4821 if (!ret) {
4822 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
4823 pipe);
4824 return;
4825 }
4826 I915_WRITE(WM3S_LP_IVB, sprite_wm);
4827}
4828
Shaohua Li7662c8b2009-06-26 11:23:55 +08004829/**
4830 * intel_update_watermarks - update FIFO watermark values based on current modes
4831 *
4832 * Calculate watermark values for the various WM regs based on current mode
4833 * and plane configuration.
4834 *
4835 * There are several cases to deal with here:
4836 * - normal (i.e. non-self-refresh)
4837 * - self-refresh (SR) mode
4838 * - lines are large relative to FIFO size (buffer can hold up to 2)
4839 * - lines are small relative to FIFO size (buffer can hold more than 2
4840 * lines), so need to account for TLB latency
4841 *
4842 * The normal calculation is:
4843 * watermark = dotclock * bytes per pixel * latency
4844 * where latency is platform & configuration dependent (we assume pessimal
4845 * values here).
4846 *
4847 * The SR calculation is:
4848 * watermark = (trunc(latency/line time)+1) * surface width *
4849 * bytes per pixel
4850 * where
4851 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004852 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004853 * and latency is assumed to be high, as above.
4854 *
4855 * The final value programmed to the register should always be rounded up,
4856 * and include an extra 2 entries to account for clock crossings.
4857 *
4858 * We don't use the sprite, so we can ignore that. And on Crestline we have
4859 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004860 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004861static void intel_update_watermarks(struct drm_device *dev)
4862{
Jesse Barnese70236a2009-09-21 10:42:27 -07004863 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004864
Chris Wilsond2102462011-01-24 17:43:27 +00004865 if (dev_priv->display.update_wm)
4866 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004867}
4868
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004869void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4870 uint32_t sprite_width, int pixel_size)
4871{
4872 struct drm_i915_private *dev_priv = dev->dev_private;
4873
4874 if (dev_priv->display.update_sprite_wm)
4875 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
4876 pixel_size);
4877}
4878
Chris Wilsona7615032011-01-12 17:04:08 +00004879static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4880{
Keith Packard72bbe582011-09-26 16:09:45 -07004881 if (i915_panel_use_ssc >= 0)
4882 return i915_panel_use_ssc != 0;
4883 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004884 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004885}
4886
Jesse Barnes5a354202011-06-24 12:19:22 -07004887/**
4888 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4889 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004890 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004891 *
4892 * A pipe may be connected to one or more outputs. Based on the depth of the
4893 * attached framebuffer, choose a good color depth to use on the pipe.
4894 *
4895 * If possible, match the pipe depth to the fb depth. In some cases, this
4896 * isn't ideal, because the connected output supports a lesser or restricted
4897 * set of depths. Resolve that here:
4898 * LVDS typically supports only 6bpc, so clamp down in that case
4899 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4900 * Displays may support a restricted set as well, check EDID and clamp as
4901 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004902 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004903 *
4904 * RETURNS:
4905 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4906 * true if they don't match).
4907 */
4908static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004909 unsigned int *pipe_bpp,
4910 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004911{
4912 struct drm_device *dev = crtc->dev;
4913 struct drm_i915_private *dev_priv = dev->dev_private;
4914 struct drm_encoder *encoder;
4915 struct drm_connector *connector;
4916 unsigned int display_bpc = UINT_MAX, bpc;
4917
4918 /* Walk the encoders & connectors on this crtc, get min bpc */
4919 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4920 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4921
4922 if (encoder->crtc != crtc)
4923 continue;
4924
4925 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4926 unsigned int lvds_bpc;
4927
4928 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4929 LVDS_A3_POWER_UP)
4930 lvds_bpc = 8;
4931 else
4932 lvds_bpc = 6;
4933
4934 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004935 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004936 display_bpc = lvds_bpc;
4937 }
4938 continue;
4939 }
4940
4941 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4942 /* Use VBT settings if we have an eDP panel */
4943 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4944
4945 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004946 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004947 display_bpc = edp_bpc;
4948 }
4949 continue;
4950 }
4951
4952 /* Not one of the known troublemakers, check the EDID */
4953 list_for_each_entry(connector, &dev->mode_config.connector_list,
4954 head) {
4955 if (connector->encoder != encoder)
4956 continue;
4957
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004958 /* Don't use an invalid EDID bpc value */
4959 if (connector->display_info.bpc &&
4960 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004961 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004962 display_bpc = connector->display_info.bpc;
4963 }
4964 }
4965
4966 /*
4967 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4968 * through, clamp it down. (Note: >12bpc will be caught below.)
4969 */
4970 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4971 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004972 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004973 display_bpc = 12;
4974 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004975 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004976 display_bpc = 8;
4977 }
4978 }
4979 }
4980
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004981 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4982 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4983 display_bpc = 6;
4984 }
4985
Jesse Barnes5a354202011-06-24 12:19:22 -07004986 /*
4987 * We could just drive the pipe at the highest bpc all the time and
4988 * enable dithering as needed, but that costs bandwidth. So choose
4989 * the minimum value that expresses the full color range of the fb but
4990 * also stays within the max display bpc discovered above.
4991 */
4992
4993 switch (crtc->fb->depth) {
4994 case 8:
4995 bpc = 8; /* since we go through a colormap */
4996 break;
4997 case 15:
4998 case 16:
4999 bpc = 6; /* min is 18bpp */
5000 break;
5001 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07005002 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07005003 break;
5004 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07005005 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07005006 break;
5007 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07005008 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07005009 break;
5010 default:
5011 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
5012 bpc = min((unsigned int)8, display_bpc);
5013 break;
5014 }
5015
Keith Packard578393c2011-09-05 11:53:21 -07005016 display_bpc = min(display_bpc, bpc);
5017
Adam Jackson82820492011-10-10 16:33:34 -04005018 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
5019 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005020
Keith Packard578393c2011-09-05 11:53:21 -07005021 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07005022
5023 return display_bpc != bpc;
5024}
5025
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005026static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5027{
5028 struct drm_device *dev = crtc->dev;
5029 struct drm_i915_private *dev_priv = dev->dev_private;
5030 int refclk;
5031
5032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5033 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5034 refclk = dev_priv->lvds_ssc_freq * 1000;
5035 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5036 refclk / 1000);
5037 } else if (!IS_GEN2(dev)) {
5038 refclk = 96000;
5039 } else {
5040 refclk = 48000;
5041 }
5042
5043 return refclk;
5044}
5045
5046static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5047 intel_clock_t *clock)
5048{
5049 /* SDVO TV has fixed PLL values depend on its clock range,
5050 this mirrors vbios setting. */
5051 if (adjusted_mode->clock >= 100000
5052 && adjusted_mode->clock < 140500) {
5053 clock->p1 = 2;
5054 clock->p2 = 10;
5055 clock->n = 3;
5056 clock->m1 = 16;
5057 clock->m2 = 8;
5058 } else if (adjusted_mode->clock >= 140500
5059 && adjusted_mode->clock <= 200000) {
5060 clock->p1 = 1;
5061 clock->p2 = 10;
5062 clock->n = 6;
5063 clock->m1 = 12;
5064 clock->m2 = 8;
5065 }
5066}
5067
Jesse Barnesa7516a02011-12-15 12:30:37 -08005068static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
5069 intel_clock_t *clock,
5070 intel_clock_t *reduced_clock)
5071{
5072 struct drm_device *dev = crtc->dev;
5073 struct drm_i915_private *dev_priv = dev->dev_private;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5075 int pipe = intel_crtc->pipe;
5076 u32 fp, fp2 = 0;
5077
5078 if (IS_PINEVIEW(dev)) {
5079 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
5080 if (reduced_clock)
5081 fp2 = (1 << reduced_clock->n) << 16 |
5082 reduced_clock->m1 << 8 | reduced_clock->m2;
5083 } else {
5084 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
5085 if (reduced_clock)
5086 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
5087 reduced_clock->m2;
5088 }
5089
5090 I915_WRITE(FP0(pipe), fp);
5091
5092 intel_crtc->lowfreq_avail = false;
5093 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5094 reduced_clock && i915_powersave) {
5095 I915_WRITE(FP1(pipe), fp2);
5096 intel_crtc->lowfreq_avail = true;
5097 } else {
5098 I915_WRITE(FP1(pipe), fp);
5099 }
5100}
5101
Eric Anholtf564048e2011-03-30 13:01:02 -07005102static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5103 struct drm_display_mode *mode,
5104 struct drm_display_mode *adjusted_mode,
5105 int x, int y,
5106 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005107{
5108 struct drm_device *dev = crtc->dev;
5109 struct drm_i915_private *dev_priv = dev->dev_private;
5110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5111 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005112 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005113 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005114 intel_clock_t clock, reduced_clock;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005115 u32 dpll, dspcntr, pipeconf, vsyncshift;
Jesse Barnes652c3932009-08-17 13:31:43 -07005116 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005117 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005118 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005119 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005120 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005121 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07005122 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005123 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005124
Chris Wilson5eddb702010-09-11 13:48:45 +01005125 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5126 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005127 continue;
5128
Chris Wilson5eddb702010-09-11 13:48:45 +01005129 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005130 case INTEL_OUTPUT_LVDS:
5131 is_lvds = true;
5132 break;
5133 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005134 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005135 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005136 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005137 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005138 break;
5139 case INTEL_OUTPUT_DVO:
5140 is_dvo = true;
5141 break;
5142 case INTEL_OUTPUT_TVOUT:
5143 is_tv = true;
5144 break;
5145 case INTEL_OUTPUT_ANALOG:
5146 is_crt = true;
5147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005148 case INTEL_OUTPUT_DISPLAYPORT:
5149 is_dp = true;
5150 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005151 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005152
Eric Anholtc751ce42010-03-25 11:48:48 -07005153 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005154 }
5155
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005156 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005157
Ma Lingd4906092009-03-18 20:13:27 +08005158 /*
5159 * Returns a set of divisors for the desired target clock with the given
5160 * refclk, or FALSE. The returned values represent the clock equation:
5161 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5162 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005163 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005164 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5165 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005166 if (!ok) {
5167 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005168 return -EINVAL;
5169 }
5170
5171 /* Ensure that the cursor is valid for the new mode before changing... */
5172 intel_crtc_update_cursor(crtc, true);
5173
5174 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005175 /*
5176 * Ensure we match the reduced clock's P to the target clock.
5177 * If the clocks don't match, we can't switch the display clock
5178 * by using the FP0/FP1. In such case we will disable the LVDS
5179 * downclock feature.
5180 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005181 has_reduced_clock = limit->find_pll(limit, crtc,
5182 dev_priv->lvds_downclock,
5183 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005184 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005185 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005186 }
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005187
5188 if (is_sdvo && is_tv)
5189 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005190
Jesse Barnesa7516a02011-12-15 12:30:37 -08005191 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
5192 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07005193
Eric Anholt929c77f2011-03-30 13:01:04 -07005194 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07005195
5196 if (!IS_GEN2(dev)) {
5197 if (is_lvds)
5198 dpll |= DPLLB_MODE_LVDS;
5199 else
5200 dpll |= DPLLB_MODE_DAC_SERIAL;
5201 if (is_sdvo) {
5202 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5203 if (pixel_multiplier > 1) {
5204 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5205 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07005206 }
5207 dpll |= DPLL_DVO_HIGH_SPEED;
5208 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005209 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07005210 dpll |= DPLL_DVO_HIGH_SPEED;
5211
5212 /* compute bitmask from p1 value */
5213 if (IS_PINEVIEW(dev))
5214 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5215 else {
5216 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005217 if (IS_G4X(dev) && has_reduced_clock)
5218 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5219 }
5220 switch (clock.p2) {
5221 case 5:
5222 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5223 break;
5224 case 7:
5225 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5226 break;
5227 case 10:
5228 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5229 break;
5230 case 14:
5231 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5232 break;
5233 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005234 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07005235 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5236 } else {
5237 if (is_lvds) {
5238 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5239 } else {
5240 if (clock.p1 == 2)
5241 dpll |= PLL_P1_DIVIDE_BY_TWO;
5242 else
5243 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5244 if (clock.p2 == 4)
5245 dpll |= PLL_P2_DIVIDE_BY_4;
5246 }
5247 }
5248
5249 if (is_sdvo && is_tv)
5250 dpll |= PLL_REF_INPUT_TVCLKINBC;
5251 else if (is_tv)
5252 /* XXX: just matching BIOS for now */
5253 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5254 dpll |= 3;
5255 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5257 else
5258 dpll |= PLL_REF_INPUT_DREFCLK;
5259
5260 /* setup pipeconf */
5261 pipeconf = I915_READ(PIPECONF(pipe));
5262
5263 /* Set up the display plane register */
5264 dspcntr = DISPPLANE_GAMMA_ENABLE;
5265
Eric Anholt929c77f2011-03-30 13:01:04 -07005266 if (pipe == 0)
5267 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5268 else
5269 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005270
5271 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5272 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5273 * core speed.
5274 *
5275 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5276 * pipe == 0 check?
5277 */
5278 if (mode->clock >
5279 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5280 pipeconf |= PIPECONF_DOUBLE_WIDE;
5281 else
5282 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5283 }
5284
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005285 /* default to 8bpc */
5286 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5287 if (is_dp) {
5288 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5289 pipeconf |= PIPECONF_BPP_6 |
5290 PIPECONF_DITHER_EN |
5291 PIPECONF_DITHER_TYPE_SP;
5292 }
5293 }
5294
Eric Anholt929c77f2011-03-30 13:01:04 -07005295 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005296
5297 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5298 drm_mode_debug_printmodeline(mode);
5299
Eric Anholtfae14982011-03-30 13:01:09 -07005300 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005301
Eric Anholtfae14982011-03-30 13:01:09 -07005302 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005303 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005304
Eric Anholtf564048e2011-03-30 13:01:02 -07005305 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5306 * This is an exception to the general rule that mode_set doesn't turn
5307 * things on.
5308 */
5309 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005310 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07005311 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5312 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005313 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005314 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005315 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005316 }
5317 /* set the corresponsding LVDS_BORDER bit */
5318 temp |= dev_priv->lvds_border_bits;
5319 /* Set the B0-B3 data pairs corresponding to whether we're going to
5320 * set the DPLLs for dual-channel mode or not.
5321 */
5322 if (clock.p2 == 7)
5323 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5324 else
5325 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5326
5327 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5328 * appropriately here, but we need to look more thoroughly into how
5329 * panels behave in the two modes.
5330 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005331 /* set the dithering flag on LVDS as needed */
5332 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005333 if (dev_priv->lvds_dither)
5334 temp |= LVDS_ENABLE_DITHER;
5335 else
5336 temp &= ~LVDS_ENABLE_DITHER;
5337 }
5338 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5339 lvds_sync |= LVDS_HSYNC_POLARITY;
5340 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5341 lvds_sync |= LVDS_VSYNC_POLARITY;
5342 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5343 != lvds_sync) {
5344 char flags[2] = "-+";
5345 DRM_INFO("Changing LVDS panel from "
5346 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5347 flags[!(temp & LVDS_HSYNC_POLARITY)],
5348 flags[!(temp & LVDS_VSYNC_POLARITY)],
5349 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5350 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5351 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5352 temp |= lvds_sync;
5353 }
Eric Anholtfae14982011-03-30 13:01:09 -07005354 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005355 }
5356
Eric Anholt929c77f2011-03-30 13:01:04 -07005357 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005358 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005359 }
5360
Eric Anholtfae14982011-03-30 13:01:09 -07005361 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005362
Eric Anholtc713bb02011-03-30 13:01:05 -07005363 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005364 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005365 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005366
Eric Anholtc713bb02011-03-30 13:01:05 -07005367 if (INTEL_INFO(dev)->gen >= 4) {
5368 temp = 0;
5369 if (is_sdvo) {
5370 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5371 if (temp > 1)
5372 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5373 else
5374 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005375 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005376 I915_WRITE(DPLL_MD(pipe), temp);
5377 } else {
5378 /* The pixel multiplier can only be updated once the
5379 * DPLL is enabled and the clocks are stable.
5380 *
5381 * So write it again.
5382 */
Eric Anholtfae14982011-03-30 13:01:09 -07005383 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005384 }
5385
Jesse Barnesa7516a02011-12-15 12:30:37 -08005386 if (HAS_PIPE_CXSR(dev)) {
5387 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005388 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5389 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005390 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07005391 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5392 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5393 }
5394 }
5395
Keith Packard617cf882012-02-08 13:53:38 -08005396 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01005397 if (!IS_GEN2(dev) &&
5398 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005399 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5400 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07005401 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07005402 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005403 vsyncshift = adjusted_mode->crtc_hsync_start
5404 - adjusted_mode->crtc_htotal/2;
5405 } else {
Keith Packard617cf882012-02-08 13:53:38 -08005406 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005407 vsyncshift = 0;
5408 }
5409
5410 if (!IS_GEN3(dev))
5411 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07005412
5413 I915_WRITE(HTOTAL(pipe),
5414 (adjusted_mode->crtc_hdisplay - 1) |
5415 ((adjusted_mode->crtc_htotal - 1) << 16));
5416 I915_WRITE(HBLANK(pipe),
5417 (adjusted_mode->crtc_hblank_start - 1) |
5418 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5419 I915_WRITE(HSYNC(pipe),
5420 (adjusted_mode->crtc_hsync_start - 1) |
5421 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5422
5423 I915_WRITE(VTOTAL(pipe),
5424 (adjusted_mode->crtc_vdisplay - 1) |
5425 ((adjusted_mode->crtc_vtotal - 1) << 16));
5426 I915_WRITE(VBLANK(pipe),
5427 (adjusted_mode->crtc_vblank_start - 1) |
5428 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5429 I915_WRITE(VSYNC(pipe),
5430 (adjusted_mode->crtc_vsync_start - 1) |
5431 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5432
5433 /* pipesrc and dspsize control the size that is scaled from,
5434 * which should always be the user's requested size.
5435 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005436 I915_WRITE(DSPSIZE(plane),
5437 ((mode->vdisplay - 1) << 16) |
5438 (mode->hdisplay - 1));
5439 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005440 I915_WRITE(PIPESRC(pipe),
5441 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5442
Eric Anholtf564048e2011-03-30 13:01:02 -07005443 I915_WRITE(PIPECONF(pipe), pipeconf);
5444 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005445 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005446
5447 intel_wait_for_vblank(dev, pipe);
5448
Eric Anholtf564048e2011-03-30 13:01:02 -07005449 I915_WRITE(DSPCNTR(plane), dspcntr);
5450 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005451 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005452
5453 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5454
5455 intel_update_watermarks(dev);
5456
Eric Anholtf564048e2011-03-30 13:01:02 -07005457 return ret;
5458}
5459
Keith Packard9fb526d2011-09-26 22:24:57 -07005460/*
5461 * Initialize reference clocks when the driver loads
5462 */
5463void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005464{
5465 struct drm_i915_private *dev_priv = dev->dev_private;
5466 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005467 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005468 u32 temp;
5469 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005470 bool has_cpu_edp = false;
5471 bool has_pch_edp = false;
5472 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005473 bool has_ck505 = false;
5474 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005475
5476 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005477 list_for_each_entry(encoder, &mode_config->encoder_list,
5478 base.head) {
5479 switch (encoder->type) {
5480 case INTEL_OUTPUT_LVDS:
5481 has_panel = true;
5482 has_lvds = true;
5483 break;
5484 case INTEL_OUTPUT_EDP:
5485 has_panel = true;
5486 if (intel_encoder_is_pch_edp(&encoder->base))
5487 has_pch_edp = true;
5488 else
5489 has_cpu_edp = true;
5490 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005491 }
5492 }
5493
Keith Packard99eb6a02011-09-26 14:29:12 -07005494 if (HAS_PCH_IBX(dev)) {
5495 has_ck505 = dev_priv->display_clock_mode;
5496 can_ssc = has_ck505;
5497 } else {
5498 has_ck505 = false;
5499 can_ssc = true;
5500 }
5501
5502 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5503 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5504 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005505
5506 /* Ironlake: try to setup display ref clock before DPLL
5507 * enabling. This is only under driver's control after
5508 * PCH B stepping, previous chipset stepping should be
5509 * ignoring this setting.
5510 */
5511 temp = I915_READ(PCH_DREF_CONTROL);
5512 /* Always enable nonspread source */
5513 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005514
Keith Packard99eb6a02011-09-26 14:29:12 -07005515 if (has_ck505)
5516 temp |= DREF_NONSPREAD_CK505_ENABLE;
5517 else
5518 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005519
Keith Packard199e5d72011-09-22 12:01:57 -07005520 if (has_panel) {
5521 temp &= ~DREF_SSC_SOURCE_MASK;
5522 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005523
Keith Packard199e5d72011-09-22 12:01:57 -07005524 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005525 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005526 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005527 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005528 }
Keith Packard199e5d72011-09-22 12:01:57 -07005529
5530 /* Get SSC going before enabling the outputs */
5531 I915_WRITE(PCH_DREF_CONTROL, temp);
5532 POSTING_READ(PCH_DREF_CONTROL);
5533 udelay(200);
5534
Jesse Barnes13d83a62011-08-03 12:59:20 -07005535 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5536
5537 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005538 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005539 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005540 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005541 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005542 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005543 else
5544 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005545 } else
5546 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5547
5548 I915_WRITE(PCH_DREF_CONTROL, temp);
5549 POSTING_READ(PCH_DREF_CONTROL);
5550 udelay(200);
5551 } else {
5552 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5553
5554 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5555
5556 /* Turn off CPU output */
5557 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5558
5559 I915_WRITE(PCH_DREF_CONTROL, temp);
5560 POSTING_READ(PCH_DREF_CONTROL);
5561 udelay(200);
5562
5563 /* Turn off the SSC source */
5564 temp &= ~DREF_SSC_SOURCE_MASK;
5565 temp |= DREF_SSC_SOURCE_DISABLE;
5566
5567 /* Turn off SSC1 */
5568 temp &= ~ DREF_SSC1_ENABLE;
5569
Jesse Barnes13d83a62011-08-03 12:59:20 -07005570 I915_WRITE(PCH_DREF_CONTROL, temp);
5571 POSTING_READ(PCH_DREF_CONTROL);
5572 udelay(200);
5573 }
5574}
5575
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005576static int ironlake_get_refclk(struct drm_crtc *crtc)
5577{
5578 struct drm_device *dev = crtc->dev;
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580 struct intel_encoder *encoder;
5581 struct drm_mode_config *mode_config = &dev->mode_config;
5582 struct intel_encoder *edp_encoder = NULL;
5583 int num_connectors = 0;
5584 bool is_lvds = false;
5585
5586 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5587 if (encoder->base.crtc != crtc)
5588 continue;
5589
5590 switch (encoder->type) {
5591 case INTEL_OUTPUT_LVDS:
5592 is_lvds = true;
5593 break;
5594 case INTEL_OUTPUT_EDP:
5595 edp_encoder = encoder;
5596 break;
5597 }
5598 num_connectors++;
5599 }
5600
5601 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5602 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5603 dev_priv->lvds_ssc_freq);
5604 return dev_priv->lvds_ssc_freq * 1000;
5605 }
5606
5607 return 120000;
5608}
5609
Eric Anholtf564048e2011-03-30 13:01:02 -07005610static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5611 struct drm_display_mode *mode,
5612 struct drm_display_mode *adjusted_mode,
5613 int x, int y,
5614 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005615{
5616 struct drm_device *dev = crtc->dev;
5617 struct drm_i915_private *dev_priv = dev->dev_private;
5618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5619 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005620 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005621 int refclk, num_connectors = 0;
5622 intel_clock_t clock, reduced_clock;
5623 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005624 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005625 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5626 struct intel_encoder *has_edp_encoder = NULL;
5627 struct drm_mode_config *mode_config = &dev->mode_config;
5628 struct intel_encoder *encoder;
5629 const intel_limit_t *limit;
5630 int ret;
5631 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005632 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005633 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005634 int target_clock, pixel_multiplier, lane, link_bw, factor;
5635 unsigned int pipe_bpp;
5636 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Jesse Barnes79e53942008-11-07 14:24:08 -08005638 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5639 if (encoder->base.crtc != crtc)
5640 continue;
5641
5642 switch (encoder->type) {
5643 case INTEL_OUTPUT_LVDS:
5644 is_lvds = true;
5645 break;
5646 case INTEL_OUTPUT_SDVO:
5647 case INTEL_OUTPUT_HDMI:
5648 is_sdvo = true;
5649 if (encoder->needs_tv_clock)
5650 is_tv = true;
5651 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005652 case INTEL_OUTPUT_TVOUT:
5653 is_tv = true;
5654 break;
5655 case INTEL_OUTPUT_ANALOG:
5656 is_crt = true;
5657 break;
5658 case INTEL_OUTPUT_DISPLAYPORT:
5659 is_dp = true;
5660 break;
5661 case INTEL_OUTPUT_EDP:
5662 has_edp_encoder = encoder;
5663 break;
5664 }
5665
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005666 num_connectors++;
5667 }
5668
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005669 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005670
5671 /*
5672 * Returns a set of divisors for the desired target clock with the given
5673 * refclk, or FALSE. The returned values represent the clock equation:
5674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5675 */
5676 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005677 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5678 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 if (!ok) {
5680 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5681 return -EINVAL;
5682 }
5683
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005684 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005685 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005686
Zhao Yakuiddc90032010-01-06 22:05:56 +08005687 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005688 /*
5689 * Ensure we match the reduced clock's P to the target clock.
5690 * If the clocks don't match, we can't switch the display clock
5691 * by using the FP0/FP1. In such case we will disable the LVDS
5692 * downclock feature.
5693 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08005694 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005695 dev_priv->lvds_downclock,
5696 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005697 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01005698 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07005699 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005700 /* SDVO TV has fixed PLL values depend on its clock range,
5701 this mirrors vbios setting. */
5702 if (is_sdvo && is_tv) {
5703 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005704 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005705 clock.p1 = 2;
5706 clock.p2 = 10;
5707 clock.n = 3;
5708 clock.m1 = 16;
5709 clock.m2 = 8;
5710 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005711 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005712 clock.p1 = 1;
5713 clock.p2 = 10;
5714 clock.n = 6;
5715 clock.m1 = 12;
5716 clock.m2 = 8;
5717 }
5718 }
5719
Zhenyu Wang2c072452009-06-05 15:38:42 +08005720 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005721 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5722 lane = 0;
5723 /* CPU eDP doesn't require FDI link, so just set DP M/N
5724 according to current link config */
5725 if (has_edp_encoder &&
5726 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5727 target_clock = mode->clock;
5728 intel_edp_link_config(has_edp_encoder,
5729 &lane, &link_bw);
5730 } else {
5731 /* [e]DP over FDI requires target mode clock
5732 instead of link clock */
5733 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005734 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005735 else
5736 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005737
Eric Anholt8febb292011-03-30 13:01:07 -07005738 /* FDI is a binary signal running at ~2.7GHz, encoding
5739 * each output octet as 10 bits. The actual frequency
5740 * is stored as a divider into a 100MHz clock, and the
5741 * mode pixel clock is stored in units of 1KHz.
5742 * Hence the bw of each lane in terms of the mode signal
5743 * is:
5744 */
5745 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005746 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005747
Eric Anholt8febb292011-03-30 13:01:07 -07005748 /* determine panel color depth */
5749 temp = I915_READ(PIPECONF(pipe));
5750 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005751 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005752 switch (pipe_bpp) {
5753 case 18:
5754 temp |= PIPE_6BPC;
5755 break;
5756 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005757 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005758 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005759 case 30:
5760 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005761 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005762 case 36:
5763 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005764 break;
5765 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005766 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5767 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005768 temp |= PIPE_8BPC;
5769 pipe_bpp = 24;
5770 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005771 }
5772
Jesse Barnes5a354202011-06-24 12:19:22 -07005773 intel_crtc->bpp = pipe_bpp;
5774 I915_WRITE(PIPECONF(pipe), temp);
5775
Eric Anholt8febb292011-03-30 13:01:07 -07005776 if (!lane) {
5777 /*
5778 * Account for spread spectrum to avoid
5779 * oversubscribing the link. Max center spread
5780 * is 2.5%; use 5% for safety's sake.
5781 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005782 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005783 lane = bps / (link_bw * 8) + 1;
5784 }
5785
5786 intel_crtc->fdi_lanes = lane;
5787
5788 if (pixel_multiplier > 1)
5789 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005790 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5791 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005792
Eric Anholta07d6782011-03-30 13:01:08 -07005793 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5794 if (has_reduced_clock)
5795 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5796 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005797
Chris Wilsonc1858122010-12-03 21:35:48 +00005798 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005799 factor = 21;
5800 if (is_lvds) {
5801 if ((intel_panel_use_ssc(dev_priv) &&
5802 dev_priv->lvds_ssc_freq == 100) ||
5803 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5804 factor = 25;
5805 } else if (is_sdvo && is_tv)
5806 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005807
Jesse Barnescb0e0932011-07-28 14:50:30 -07005808 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005809 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005810
Chris Wilson5eddb702010-09-11 13:48:45 +01005811 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005812
Eric Anholta07d6782011-03-30 13:01:08 -07005813 if (is_lvds)
5814 dpll |= DPLLB_MODE_LVDS;
5815 else
5816 dpll |= DPLLB_MODE_DAC_SERIAL;
5817 if (is_sdvo) {
5818 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5819 if (pixel_multiplier > 1) {
5820 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005821 }
Eric Anholta07d6782011-03-30 13:01:08 -07005822 dpll |= DPLL_DVO_HIGH_SPEED;
5823 }
5824 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5825 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
Eric Anholta07d6782011-03-30 13:01:08 -07005827 /* compute bitmask from p1 value */
5828 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5829 /* also FPA1 */
5830 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5831
5832 switch (clock.p2) {
5833 case 5:
5834 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5835 break;
5836 case 7:
5837 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5838 break;
5839 case 10:
5840 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5841 break;
5842 case 14:
5843 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5844 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005845 }
5846
5847 if (is_sdvo && is_tv)
5848 dpll |= PLL_REF_INPUT_TVCLKINBC;
5849 else if (is_tv)
5850 /* XXX: just matching BIOS for now */
5851 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5852 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005853 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005854 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5855 else
5856 dpll |= PLL_REF_INPUT_DREFCLK;
5857
5858 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005859 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005860
5861 /* Set up the display plane register */
5862 dspcntr = DISPPLANE_GAMMA_ENABLE;
5863
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005864 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005865 drm_mode_debug_printmodeline(mode);
5866
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005867 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005868 if (!intel_crtc->no_pll) {
5869 if (!has_edp_encoder ||
5870 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5871 I915_WRITE(PCH_FP0(pipe), fp);
5872 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005873
Jesse Barnes4b645f12011-10-12 09:51:31 -07005874 POSTING_READ(PCH_DPLL(pipe));
5875 udelay(150);
5876 }
5877 } else {
5878 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5879 fp == I915_READ(PCH_FP0(0))) {
5880 intel_crtc->use_pll_a = true;
5881 DRM_DEBUG_KMS("using pipe a dpll\n");
5882 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5883 fp == I915_READ(PCH_FP0(1))) {
5884 intel_crtc->use_pll_a = false;
5885 DRM_DEBUG_KMS("using pipe b dpll\n");
5886 } else {
5887 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5888 return -EINVAL;
5889 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005890 }
5891
5892 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5893 * This is an exception to the general rule that mode_set doesn't turn
5894 * things on.
5895 */
5896 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005897 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005898 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005899 if (HAS_PCH_CPT(dev)) {
5900 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005901 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005902 } else {
5903 if (pipe == 1)
5904 temp |= LVDS_PIPEB_SELECT;
5905 else
5906 temp &= ~LVDS_PIPEB_SELECT;
5907 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005908
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005909 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005910 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005911 /* Set the B0-B3 data pairs corresponding to whether we're going to
5912 * set the DPLLs for dual-channel mode or not.
5913 */
5914 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005915 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005916 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005917 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005918
5919 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5920 * appropriately here, but we need to look more thoroughly into how
5921 * panels behave in the two modes.
5922 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005923 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5924 lvds_sync |= LVDS_HSYNC_POLARITY;
5925 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5926 lvds_sync |= LVDS_VSYNC_POLARITY;
5927 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5928 != lvds_sync) {
5929 char flags[2] = "-+";
5930 DRM_INFO("Changing LVDS panel from "
5931 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5932 flags[!(temp & LVDS_HSYNC_POLARITY)],
5933 flags[!(temp & LVDS_VSYNC_POLARITY)],
5934 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5935 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5936 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5937 temp |= lvds_sync;
5938 }
Eric Anholtfae14982011-03-30 13:01:09 -07005939 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005940 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005941
Eric Anholt8febb292011-03-30 13:01:07 -07005942 pipeconf &= ~PIPECONF_DITHER_EN;
5943 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005944 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005945 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005946 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005947 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005948 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005949 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005950 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005951 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005952 I915_WRITE(TRANSDATA_M1(pipe), 0);
5953 I915_WRITE(TRANSDATA_N1(pipe), 0);
5954 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5955 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005957
Jesse Barnes4b645f12011-10-12 09:51:31 -07005958 if (!intel_crtc->no_pll &&
5959 (!has_edp_encoder ||
5960 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005961 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005962
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005963 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005964 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005965 udelay(150);
5966
Eric Anholt8febb292011-03-30 13:01:07 -07005967 /* The pixel multiplier can only be updated once the
5968 * DPLL is enabled and the clocks are stable.
5969 *
5970 * So write it again.
5971 */
Eric Anholtfae14982011-03-30 13:01:09 -07005972 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005973 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005974
Chris Wilson5eddb702010-09-11 13:48:45 +01005975 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005976 if (!intel_crtc->no_pll) {
5977 if (is_lvds && has_reduced_clock && i915_powersave) {
5978 I915_WRITE(PCH_FP1(pipe), fp2);
5979 intel_crtc->lowfreq_avail = true;
5980 if (HAS_PIPE_CXSR(dev)) {
5981 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5982 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5983 }
5984 } else {
5985 I915_WRITE(PCH_FP1(pipe), fp);
5986 if (HAS_PIPE_CXSR(dev)) {
5987 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5988 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5989 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005990 }
5991 }
5992
Keith Packard617cf882012-02-08 13:53:38 -08005993 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005994 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01005995 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005996 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005997 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005998 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005999 I915_WRITE(VSYNCSHIFT(pipe),
6000 adjusted_mode->crtc_hsync_start
6001 - adjusted_mode->crtc_htotal/2);
6002 } else {
Keith Packard617cf882012-02-08 13:53:38 -08006003 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006004 I915_WRITE(VSYNCSHIFT(pipe), 0);
6005 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006006
Chris Wilson5eddb702010-09-11 13:48:45 +01006007 I915_WRITE(HTOTAL(pipe),
6008 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006009 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006010 I915_WRITE(HBLANK(pipe),
6011 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006012 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006013 I915_WRITE(HSYNC(pipe),
6014 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006015 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006016
6017 I915_WRITE(VTOTAL(pipe),
6018 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006019 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006020 I915_WRITE(VBLANK(pipe),
6021 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006022 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006023 I915_WRITE(VSYNC(pipe),
6024 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006025 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006026
Eric Anholt8febb292011-03-30 13:01:07 -07006027 /* pipesrc controls the size that is scaled from, which should
6028 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08006029 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006030 I915_WRITE(PIPESRC(pipe),
6031 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08006032
Eric Anholt8febb292011-03-30 13:01:07 -07006033 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
6034 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
6035 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
6036 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006037
Eric Anholt8febb292011-03-30 13:01:07 -07006038 if (has_edp_encoder &&
6039 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
6040 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006041 }
6042
Chris Wilson5eddb702010-09-11 13:48:45 +01006043 I915_WRITE(PIPECONF(pipe), pipeconf);
6044 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006045
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006046 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006047
Chris Wilson5eddb702010-09-11 13:48:45 +01006048 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006049 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006050
Chris Wilson5c3b82e2009-02-11 13:25:09 +00006051 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006052
6053 intel_update_watermarks(dev);
6054
Chris Wilson1f803ee2009-06-06 09:45:59 +01006055 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006056}
6057
Eric Anholtf564048e2011-03-30 13:01:02 -07006058static int intel_crtc_mode_set(struct drm_crtc *crtc,
6059 struct drm_display_mode *mode,
6060 struct drm_display_mode *adjusted_mode,
6061 int x, int y,
6062 struct drm_framebuffer *old_fb)
6063{
6064 struct drm_device *dev = crtc->dev;
6065 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6067 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006068 int ret;
6069
Eric Anholt0b701d22011-03-30 13:01:03 -07006070 drm_vblank_pre_modeset(dev, pipe);
6071
Eric Anholtf564048e2011-03-30 13:01:02 -07006072 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6073 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006074 drm_vblank_post_modeset(dev, pipe);
6075
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006076 if (ret)
6077 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6078 else
6079 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006080
Jesse Barnes79e53942008-11-07 14:24:08 -08006081 return ret;
6082}
6083
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006084static bool intel_eld_uptodate(struct drm_connector *connector,
6085 int reg_eldv, uint32_t bits_eldv,
6086 int reg_elda, uint32_t bits_elda,
6087 int reg_edid)
6088{
6089 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6090 uint8_t *eld = connector->eld;
6091 uint32_t i;
6092
6093 i = I915_READ(reg_eldv);
6094 i &= bits_eldv;
6095
6096 if (!eld[0])
6097 return !i;
6098
6099 if (!i)
6100 return false;
6101
6102 i = I915_READ(reg_elda);
6103 i &= ~bits_elda;
6104 I915_WRITE(reg_elda, i);
6105
6106 for (i = 0; i < eld[2]; i++)
6107 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6108 return false;
6109
6110 return true;
6111}
6112
Wu Fengguange0dac652011-09-05 14:25:34 +08006113static void g4x_write_eld(struct drm_connector *connector,
6114 struct drm_crtc *crtc)
6115{
6116 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6117 uint8_t *eld = connector->eld;
6118 uint32_t eldv;
6119 uint32_t len;
6120 uint32_t i;
6121
6122 i = I915_READ(G4X_AUD_VID_DID);
6123
6124 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6125 eldv = G4X_ELDV_DEVCL_DEVBLC;
6126 else
6127 eldv = G4X_ELDV_DEVCTG;
6128
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006129 if (intel_eld_uptodate(connector,
6130 G4X_AUD_CNTL_ST, eldv,
6131 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6132 G4X_HDMIW_HDMIEDID))
6133 return;
6134
Wu Fengguange0dac652011-09-05 14:25:34 +08006135 i = I915_READ(G4X_AUD_CNTL_ST);
6136 i &= ~(eldv | G4X_ELD_ADDR);
6137 len = (i >> 9) & 0x1f; /* ELD buffer size */
6138 I915_WRITE(G4X_AUD_CNTL_ST, i);
6139
6140 if (!eld[0])
6141 return;
6142
6143 len = min_t(uint8_t, eld[2], len);
6144 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6145 for (i = 0; i < len; i++)
6146 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6147
6148 i = I915_READ(G4X_AUD_CNTL_ST);
6149 i |= eldv;
6150 I915_WRITE(G4X_AUD_CNTL_ST, i);
6151}
6152
6153static void ironlake_write_eld(struct drm_connector *connector,
6154 struct drm_crtc *crtc)
6155{
6156 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6157 uint8_t *eld = connector->eld;
6158 uint32_t eldv;
6159 uint32_t i;
6160 int len;
6161 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006162 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006163 int aud_cntl_st;
6164 int aud_cntrl_st2;
6165
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006166 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006167 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006168 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006169 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6170 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006171 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006172 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006173 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006174 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6175 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006176 }
6177
6178 i = to_intel_crtc(crtc)->pipe;
6179 hdmiw_hdmiedid += i * 0x100;
6180 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006181 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08006182
6183 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6184
6185 i = I915_READ(aud_cntl_st);
6186 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6187 if (!i) {
6188 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6189 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006190 eldv = IBX_ELD_VALIDB;
6191 eldv |= IBX_ELD_VALIDB << 4;
6192 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006193 } else {
6194 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006195 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006196 }
6197
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006198 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6199 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6200 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006201 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6202 } else
6203 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006204
6205 if (intel_eld_uptodate(connector,
6206 aud_cntrl_st2, eldv,
6207 aud_cntl_st, IBX_ELD_ADDRESS,
6208 hdmiw_hdmiedid))
6209 return;
6210
Wu Fengguange0dac652011-09-05 14:25:34 +08006211 i = I915_READ(aud_cntrl_st2);
6212 i &= ~eldv;
6213 I915_WRITE(aud_cntrl_st2, i);
6214
6215 if (!eld[0])
6216 return;
6217
Wu Fengguange0dac652011-09-05 14:25:34 +08006218 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006219 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006220 I915_WRITE(aud_cntl_st, i);
6221
6222 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6223 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6224 for (i = 0; i < len; i++)
6225 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6226
6227 i = I915_READ(aud_cntrl_st2);
6228 i |= eldv;
6229 I915_WRITE(aud_cntrl_st2, i);
6230}
6231
6232void intel_write_eld(struct drm_encoder *encoder,
6233 struct drm_display_mode *mode)
6234{
6235 struct drm_crtc *crtc = encoder->crtc;
6236 struct drm_connector *connector;
6237 struct drm_device *dev = encoder->dev;
6238 struct drm_i915_private *dev_priv = dev->dev_private;
6239
6240 connector = drm_select_eld(encoder, mode);
6241 if (!connector)
6242 return;
6243
6244 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6245 connector->base.id,
6246 drm_get_connector_name(connector),
6247 connector->encoder->base.id,
6248 drm_get_encoder_name(connector->encoder));
6249
6250 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6251
6252 if (dev_priv->display.write_eld)
6253 dev_priv->display.write_eld(connector, crtc);
6254}
6255
Jesse Barnes79e53942008-11-07 14:24:08 -08006256/** Loads the palette/gamma unit for the CRTC with the prepared values */
6257void intel_crtc_load_lut(struct drm_crtc *crtc)
6258{
6259 struct drm_device *dev = crtc->dev;
6260 struct drm_i915_private *dev_priv = dev->dev_private;
6261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006262 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 int i;
6264
6265 /* The clocks have to be on to load the palette. */
6266 if (!crtc->enabled)
6267 return;
6268
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006269 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006270 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006271 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006272
Jesse Barnes79e53942008-11-07 14:24:08 -08006273 for (i = 0; i < 256; i++) {
6274 I915_WRITE(palreg + 4 * i,
6275 (intel_crtc->lut_r[i] << 16) |
6276 (intel_crtc->lut_g[i] << 8) |
6277 intel_crtc->lut_b[i]);
6278 }
6279}
6280
Chris Wilson560b85b2010-08-07 11:01:38 +01006281static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6282{
6283 struct drm_device *dev = crtc->dev;
6284 struct drm_i915_private *dev_priv = dev->dev_private;
6285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6286 bool visible = base != 0;
6287 u32 cntl;
6288
6289 if (intel_crtc->cursor_visible == visible)
6290 return;
6291
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006292 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006293 if (visible) {
6294 /* On these chipsets we can only modify the base whilst
6295 * the cursor is disabled.
6296 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006297 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006298
6299 cntl &= ~(CURSOR_FORMAT_MASK);
6300 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6301 cntl |= CURSOR_ENABLE |
6302 CURSOR_GAMMA_ENABLE |
6303 CURSOR_FORMAT_ARGB;
6304 } else
6305 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006306 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006307
6308 intel_crtc->cursor_visible = visible;
6309}
6310
6311static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6312{
6313 struct drm_device *dev = crtc->dev;
6314 struct drm_i915_private *dev_priv = dev->dev_private;
6315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6316 int pipe = intel_crtc->pipe;
6317 bool visible = base != 0;
6318
6319 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006320 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006321 if (base) {
6322 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6323 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6324 cntl |= pipe << 28; /* Connect to correct pipe */
6325 } else {
6326 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6327 cntl |= CURSOR_MODE_DISABLE;
6328 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006329 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006330
6331 intel_crtc->cursor_visible = visible;
6332 }
6333 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006334 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006335}
6336
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006337static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6338{
6339 struct drm_device *dev = crtc->dev;
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6342 int pipe = intel_crtc->pipe;
6343 bool visible = base != 0;
6344
6345 if (intel_crtc->cursor_visible != visible) {
6346 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6347 if (base) {
6348 cntl &= ~CURSOR_MODE;
6349 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6350 } else {
6351 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6352 cntl |= CURSOR_MODE_DISABLE;
6353 }
6354 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6355
6356 intel_crtc->cursor_visible = visible;
6357 }
6358 /* and commit changes on next vblank */
6359 I915_WRITE(CURBASE_IVB(pipe), base);
6360}
6361
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006362/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006363static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6364 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006365{
6366 struct drm_device *dev = crtc->dev;
6367 struct drm_i915_private *dev_priv = dev->dev_private;
6368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6369 int pipe = intel_crtc->pipe;
6370 int x = intel_crtc->cursor_x;
6371 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006372 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006373 bool visible;
6374
6375 pos = 0;
6376
Chris Wilson6b383a72010-09-13 13:54:26 +01006377 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006378 base = intel_crtc->cursor_addr;
6379 if (x > (int) crtc->fb->width)
6380 base = 0;
6381
6382 if (y > (int) crtc->fb->height)
6383 base = 0;
6384 } else
6385 base = 0;
6386
6387 if (x < 0) {
6388 if (x + intel_crtc->cursor_width < 0)
6389 base = 0;
6390
6391 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6392 x = -x;
6393 }
6394 pos |= x << CURSOR_X_SHIFT;
6395
6396 if (y < 0) {
6397 if (y + intel_crtc->cursor_height < 0)
6398 base = 0;
6399
6400 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6401 y = -y;
6402 }
6403 pos |= y << CURSOR_Y_SHIFT;
6404
6405 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006406 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006407 return;
6408
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006409 if (IS_IVYBRIDGE(dev)) {
6410 I915_WRITE(CURPOS_IVB(pipe), pos);
6411 ivb_update_cursor(crtc, base);
6412 } else {
6413 I915_WRITE(CURPOS(pipe), pos);
6414 if (IS_845G(dev) || IS_I865G(dev))
6415 i845_update_cursor(crtc, base);
6416 else
6417 i9xx_update_cursor(crtc, base);
6418 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006419
6420 if (visible)
6421 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6422}
6423
Jesse Barnes79e53942008-11-07 14:24:08 -08006424static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006425 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006426 uint32_t handle,
6427 uint32_t width, uint32_t height)
6428{
6429 struct drm_device *dev = crtc->dev;
6430 struct drm_i915_private *dev_priv = dev->dev_private;
6431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006432 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006433 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006434 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006435
Zhao Yakui28c97732009-10-09 11:39:41 +08006436 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006437
6438 /* if we want to turn off the cursor ignore width and height */
6439 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006440 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006441 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006442 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006443 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006444 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006445 }
6446
6447 /* Currently we only support 64x64 cursors */
6448 if (width != 64 || height != 64) {
6449 DRM_ERROR("we currently only support 64x64 cursors\n");
6450 return -EINVAL;
6451 }
6452
Chris Wilson05394f32010-11-08 19:18:58 +00006453 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006454 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006455 return -ENOENT;
6456
Chris Wilson05394f32010-11-08 19:18:58 +00006457 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006458 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006459 ret = -ENOMEM;
6460 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 }
6462
Dave Airlie71acb5e2008-12-30 20:31:46 +10006463 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006464 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006465 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006466 if (obj->tiling_mode) {
6467 DRM_ERROR("cursor cannot be tiled\n");
6468 ret = -EINVAL;
6469 goto fail_locked;
6470 }
6471
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006472 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006473 if (ret) {
6474 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006475 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006476 }
6477
Chris Wilsond9e86c02010-11-10 16:40:20 +00006478 ret = i915_gem_object_put_fence(obj);
6479 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006480 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006481 goto fail_unpin;
6482 }
6483
Chris Wilson05394f32010-11-08 19:18:58 +00006484 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006485 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006486 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006487 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006488 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6489 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006490 if (ret) {
6491 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006492 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006493 }
Chris Wilson05394f32010-11-08 19:18:58 +00006494 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006495 }
6496
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006497 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006498 I915_WRITE(CURSIZE, (height << 12) | width);
6499
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006500 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006501 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006502 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006503 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006504 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6505 } else
6506 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006507 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006508 }
Jesse Barnes80824002009-09-10 15:28:06 -07006509
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006510 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006511
6512 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006513 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006514 intel_crtc->cursor_width = width;
6515 intel_crtc->cursor_height = height;
6516
Chris Wilson6b383a72010-09-13 13:54:26 +01006517 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006518
Jesse Barnes79e53942008-11-07 14:24:08 -08006519 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006520fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006521 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006522fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006523 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006524fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006525 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006526 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006527}
6528
6529static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6530{
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006532
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006533 intel_crtc->cursor_x = x;
6534 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006535
Chris Wilson6b383a72010-09-13 13:54:26 +01006536 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006537
6538 return 0;
6539}
6540
6541/** Sets the color ramps on behalf of RandR */
6542void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6543 u16 blue, int regno)
6544{
6545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6546
6547 intel_crtc->lut_r[regno] = red >> 8;
6548 intel_crtc->lut_g[regno] = green >> 8;
6549 intel_crtc->lut_b[regno] = blue >> 8;
6550}
6551
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006552void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6553 u16 *blue, int regno)
6554{
6555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6556
6557 *red = intel_crtc->lut_r[regno] << 8;
6558 *green = intel_crtc->lut_g[regno] << 8;
6559 *blue = intel_crtc->lut_b[regno] << 8;
6560}
6561
Jesse Barnes79e53942008-11-07 14:24:08 -08006562static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006563 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006564{
James Simmons72034252010-08-03 01:33:19 +01006565 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006567
James Simmons72034252010-08-03 01:33:19 +01006568 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006569 intel_crtc->lut_r[i] = red[i] >> 8;
6570 intel_crtc->lut_g[i] = green[i] >> 8;
6571 intel_crtc->lut_b[i] = blue[i] >> 8;
6572 }
6573
6574 intel_crtc_load_lut(crtc);
6575}
6576
6577/**
6578 * Get a pipe with a simple mode set on it for doing load-based monitor
6579 * detection.
6580 *
6581 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006582 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006583 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006584 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 * configured for it. In the future, it could choose to temporarily disable
6586 * some outputs to free up a pipe for its use.
6587 *
6588 * \return crtc, or NULL if no pipes are available.
6589 */
6590
6591/* VESA 640x480x72Hz mode to set on the pipe */
6592static struct drm_display_mode load_detect_mode = {
6593 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6594 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6595};
6596
Chris Wilsond2dff872011-04-19 08:36:26 +01006597static struct drm_framebuffer *
6598intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006599 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006600 struct drm_i915_gem_object *obj)
6601{
6602 struct intel_framebuffer *intel_fb;
6603 int ret;
6604
6605 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6606 if (!intel_fb) {
6607 drm_gem_object_unreference_unlocked(&obj->base);
6608 return ERR_PTR(-ENOMEM);
6609 }
6610
6611 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6612 if (ret) {
6613 drm_gem_object_unreference_unlocked(&obj->base);
6614 kfree(intel_fb);
6615 return ERR_PTR(ret);
6616 }
6617
6618 return &intel_fb->base;
6619}
6620
6621static u32
6622intel_framebuffer_pitch_for_width(int width, int bpp)
6623{
6624 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6625 return ALIGN(pitch, 64);
6626}
6627
6628static u32
6629intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6630{
6631 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6632 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6633}
6634
6635static struct drm_framebuffer *
6636intel_framebuffer_create_for_mode(struct drm_device *dev,
6637 struct drm_display_mode *mode,
6638 int depth, int bpp)
6639{
6640 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006641 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006642
6643 obj = i915_gem_alloc_object(dev,
6644 intel_framebuffer_size_for_mode(mode, bpp));
6645 if (obj == NULL)
6646 return ERR_PTR(-ENOMEM);
6647
6648 mode_cmd.width = mode->hdisplay;
6649 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006650 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6651 bpp);
6652 mode_cmd.pixel_format = 0;
Chris Wilsond2dff872011-04-19 08:36:26 +01006653
6654 return intel_framebuffer_create(dev, &mode_cmd, obj);
6655}
6656
6657static struct drm_framebuffer *
6658mode_fits_in_fbdev(struct drm_device *dev,
6659 struct drm_display_mode *mode)
6660{
6661 struct drm_i915_private *dev_priv = dev->dev_private;
6662 struct drm_i915_gem_object *obj;
6663 struct drm_framebuffer *fb;
6664
6665 if (dev_priv->fbdev == NULL)
6666 return NULL;
6667
6668 obj = dev_priv->fbdev->ifb.obj;
6669 if (obj == NULL)
6670 return NULL;
6671
6672 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006673 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6674 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006675 return NULL;
6676
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006677 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006678 return NULL;
6679
6680 return fb;
6681}
6682
Chris Wilson71731882011-04-19 23:10:58 +01006683bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6684 struct drm_connector *connector,
6685 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006686 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006687{
6688 struct intel_crtc *intel_crtc;
6689 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006690 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006691 struct drm_crtc *crtc = NULL;
6692 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006693 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006694 int i = -1;
6695
Chris Wilsond2dff872011-04-19 08:36:26 +01006696 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6697 connector->base.id, drm_get_connector_name(connector),
6698 encoder->base.id, drm_get_encoder_name(encoder));
6699
Jesse Barnes79e53942008-11-07 14:24:08 -08006700 /*
6701 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006702 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006703 * - if the connector already has an assigned crtc, use it (but make
6704 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006705 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006706 * - try to find the first unused crtc that can drive this connector,
6707 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006708 */
6709
6710 /* See if we already have a CRTC for this connector */
6711 if (encoder->crtc) {
6712 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006713
Jesse Barnes79e53942008-11-07 14:24:08 -08006714 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006715 old->dpms_mode = intel_crtc->dpms_mode;
6716 old->load_detect_temp = false;
6717
6718 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006719 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006720 struct drm_encoder_helper_funcs *encoder_funcs;
6721 struct drm_crtc_helper_funcs *crtc_funcs;
6722
Jesse Barnes79e53942008-11-07 14:24:08 -08006723 crtc_funcs = crtc->helper_private;
6724 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006725
6726 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6728 }
Chris Wilson8261b192011-04-19 23:18:09 +01006729
Chris Wilson71731882011-04-19 23:10:58 +01006730 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006731 }
6732
6733 /* Find an unused one (if possible) */
6734 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6735 i++;
6736 if (!(encoder->possible_crtcs & (1 << i)))
6737 continue;
6738 if (!possible_crtc->enabled) {
6739 crtc = possible_crtc;
6740 break;
6741 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 }
6743
6744 /*
6745 * If we didn't find an unused CRTC, don't use any.
6746 */
6747 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006748 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6749 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006750 }
6751
6752 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006753 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006754
6755 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006756 old->dpms_mode = intel_crtc->dpms_mode;
6757 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006758 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759
Chris Wilson64927112011-04-20 07:25:26 +01006760 if (!mode)
6761 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006762
Chris Wilsond2dff872011-04-19 08:36:26 +01006763 old_fb = crtc->fb;
6764
6765 /* We need a framebuffer large enough to accommodate all accesses
6766 * that the plane may generate whilst we perform load detection.
6767 * We can not rely on the fbcon either being present (we get called
6768 * during its initialisation to detect all boot displays, or it may
6769 * not even exist) or that it is large enough to satisfy the
6770 * requested mode.
6771 */
6772 crtc->fb = mode_fits_in_fbdev(dev, mode);
6773 if (crtc->fb == NULL) {
6774 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6775 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6776 old->release_fb = crtc->fb;
6777 } else
6778 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6779 if (IS_ERR(crtc->fb)) {
6780 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6781 crtc->fb = old_fb;
6782 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006783 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006784
6785 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006786 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006787 if (old->release_fb)
6788 old->release_fb->funcs->destroy(old->release_fb);
6789 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006790 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006791 }
Chris Wilson71731882011-04-19 23:10:58 +01006792
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006794 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006795
Chris Wilson71731882011-04-19 23:10:58 +01006796 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797}
6798
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006799void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006800 struct drm_connector *connector,
6801 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006802{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006803 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 struct drm_device *dev = encoder->dev;
6805 struct drm_crtc *crtc = encoder->crtc;
6806 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6807 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6808
Chris Wilsond2dff872011-04-19 08:36:26 +01006809 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6810 connector->base.id, drm_get_connector_name(connector),
6811 encoder->base.id, drm_get_encoder_name(encoder));
6812
Chris Wilson8261b192011-04-19 23:18:09 +01006813 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006814 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006815 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006816
6817 if (old->release_fb)
6818 old->release_fb->funcs->destroy(old->release_fb);
6819
Chris Wilson0622a532011-04-21 09:32:11 +01006820 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006821 }
6822
Eric Anholtc751ce42010-03-25 11:48:48 -07006823 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006824 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6825 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006826 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 }
6828}
6829
6830/* Returns the clock of the currently programmed mode of the given pipe. */
6831static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6832{
6833 struct drm_i915_private *dev_priv = dev->dev_private;
6834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6835 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006836 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 u32 fp;
6838 intel_clock_t clock;
6839
6840 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006841 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006842 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006843 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006844
6845 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006846 if (IS_PINEVIEW(dev)) {
6847 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6848 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006849 } else {
6850 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6851 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6852 }
6853
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006854 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006855 if (IS_PINEVIEW(dev))
6856 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6857 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006858 else
6859 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006860 DPLL_FPA01_P1_POST_DIV_SHIFT);
6861
6862 switch (dpll & DPLL_MODE_MASK) {
6863 case DPLLB_MODE_DAC_SERIAL:
6864 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6865 5 : 10;
6866 break;
6867 case DPLLB_MODE_LVDS:
6868 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6869 7 : 14;
6870 break;
6871 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006872 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006873 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6874 return 0;
6875 }
6876
6877 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006878 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 } else {
6880 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6881
6882 if (is_lvds) {
6883 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6884 DPLL_FPA01_P1_POST_DIV_SHIFT);
6885 clock.p2 = 14;
6886
6887 if ((dpll & PLL_REF_INPUT_MASK) ==
6888 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6889 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006890 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006891 } else
Shaohua Li21778322009-02-23 15:19:16 +08006892 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006893 } else {
6894 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6895 clock.p1 = 2;
6896 else {
6897 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6898 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6899 }
6900 if (dpll & PLL_P2_DIVIDE_BY_4)
6901 clock.p2 = 4;
6902 else
6903 clock.p2 = 2;
6904
Shaohua Li21778322009-02-23 15:19:16 +08006905 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 }
6907 }
6908
6909 /* XXX: It would be nice to validate the clocks, but we can't reuse
6910 * i830PllIsValid() because it relies on the xf86_config connector
6911 * configuration being accurate, which it isn't necessarily.
6912 */
6913
6914 return clock.dot;
6915}
6916
6917/** Returns the currently programmed mode of the given pipe. */
6918struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6919 struct drm_crtc *crtc)
6920{
Jesse Barnes548f2452011-02-17 10:40:53 -08006921 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6923 int pipe = intel_crtc->pipe;
6924 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006925 int htot = I915_READ(HTOTAL(pipe));
6926 int hsync = I915_READ(HSYNC(pipe));
6927 int vtot = I915_READ(VTOTAL(pipe));
6928 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006929
6930 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6931 if (!mode)
6932 return NULL;
6933
6934 mode->clock = intel_crtc_clock_get(dev, crtc);
6935 mode->hdisplay = (htot & 0xffff) + 1;
6936 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6937 mode->hsync_start = (hsync & 0xffff) + 1;
6938 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6939 mode->vdisplay = (vtot & 0xffff) + 1;
6940 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6941 mode->vsync_start = (vsync & 0xffff) + 1;
6942 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6943
6944 drm_mode_set_name(mode);
6945 drm_mode_set_crtcinfo(mode, 0);
6946
6947 return mode;
6948}
6949
Jesse Barnes652c3932009-08-17 13:31:43 -07006950#define GPU_IDLE_TIMEOUT 500 /* ms */
6951
6952/* When this timer fires, we've been idle for awhile */
6953static void intel_gpu_idle_timer(unsigned long arg)
6954{
6955 struct drm_device *dev = (struct drm_device *)arg;
6956 drm_i915_private_t *dev_priv = dev->dev_private;
6957
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006958 if (!list_empty(&dev_priv->mm.active_list)) {
6959 /* Still processing requests, so just re-arm the timer. */
6960 mod_timer(&dev_priv->idle_timer, jiffies +
6961 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6962 return;
6963 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006964
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006965 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006966 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006967}
6968
Jesse Barnes652c3932009-08-17 13:31:43 -07006969#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6970
6971static void intel_crtc_idle_timer(unsigned long arg)
6972{
6973 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6974 struct drm_crtc *crtc = &intel_crtc->base;
6975 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006976 struct intel_framebuffer *intel_fb;
6977
6978 intel_fb = to_intel_framebuffer(crtc->fb);
6979 if (intel_fb && intel_fb->obj->active) {
6980 /* The framebuffer is still being accessed by the GPU. */
6981 mod_timer(&intel_crtc->idle_timer, jiffies +
6982 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6983 return;
6984 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006985
Jesse Barnes652c3932009-08-17 13:31:43 -07006986 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006987 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006988}
6989
Daniel Vetter3dec0092010-08-20 21:40:52 +02006990static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006991{
6992 struct drm_device *dev = crtc->dev;
6993 drm_i915_private_t *dev_priv = dev->dev_private;
6994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6995 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006996 int dpll_reg = DPLL(pipe);
6997 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006998
Eric Anholtbad720f2009-10-22 16:11:14 -07006999 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007000 return;
7001
7002 if (!dev_priv->lvds_downclock_avail)
7003 return;
7004
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007005 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007006 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007007 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007008
7009 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007010 I915_WRITE(PP_CONTROL,
7011 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07007012
7013 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7014 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007015 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007016
Jesse Barnes652c3932009-08-17 13:31:43 -07007017 dpll = I915_READ(dpll_reg);
7018 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007019 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007020
7021 /* ...and lock them again */
7022 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
7023 }
7024
7025 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007026 mod_timer(&intel_crtc->idle_timer, jiffies +
7027 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007028}
7029
7030static void intel_decrease_pllclock(struct drm_crtc *crtc)
7031{
7032 struct drm_device *dev = crtc->dev;
7033 drm_i915_private_t *dev_priv = dev->dev_private;
7034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7035 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007036 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007037 int dpll = I915_READ(dpll_reg);
7038
Eric Anholtbad720f2009-10-22 16:11:14 -07007039 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007040 return;
7041
7042 if (!dev_priv->lvds_downclock_avail)
7043 return;
7044
7045 /*
7046 * Since this is called by a timer, we should never get here in
7047 * the manual case.
7048 */
7049 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007050 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007051
7052 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07007053 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
7054 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07007055
7056 dpll |= DISPLAY_RATE_SELECT_FPA1;
7057 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007058 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007059 dpll = I915_READ(dpll_reg);
7060 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007061 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007062
7063 /* ...and lock them again */
7064 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
7065 }
7066
7067}
7068
7069/**
7070 * intel_idle_update - adjust clocks for idleness
7071 * @work: work struct
7072 *
7073 * Either the GPU or display (or both) went idle. Check the busy status
7074 * here and adjust the CRTC and GPU clocks as necessary.
7075 */
7076static void intel_idle_update(struct work_struct *work)
7077{
7078 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7079 idle_work);
7080 struct drm_device *dev = dev_priv->dev;
7081 struct drm_crtc *crtc;
7082 struct intel_crtc *intel_crtc;
7083
7084 if (!i915_powersave)
7085 return;
7086
7087 mutex_lock(&dev->struct_mutex);
7088
Jesse Barnes7648fa92010-05-20 14:28:11 -07007089 i915_update_gfx_val(dev_priv);
7090
Jesse Barnes652c3932009-08-17 13:31:43 -07007091 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7092 /* Skip inactive CRTCs */
7093 if (!crtc->fb)
7094 continue;
7095
7096 intel_crtc = to_intel_crtc(crtc);
7097 if (!intel_crtc->busy)
7098 intel_decrease_pllclock(crtc);
7099 }
7100
Li Peng45ac22c2010-06-12 23:38:35 +08007101
Jesse Barnes652c3932009-08-17 13:31:43 -07007102 mutex_unlock(&dev->struct_mutex);
7103}
7104
7105/**
7106 * intel_mark_busy - mark the GPU and possibly the display busy
7107 * @dev: drm device
7108 * @obj: object we're operating on
7109 *
7110 * Callers can use this function to indicate that the GPU is busy processing
7111 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7112 * buffer), we'll also mark the display as busy, so we know to increase its
7113 * clock frequency.
7114 */
Chris Wilson05394f32010-11-08 19:18:58 +00007115void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007116{
7117 drm_i915_private_t *dev_priv = dev->dev_private;
7118 struct drm_crtc *crtc = NULL;
7119 struct intel_framebuffer *intel_fb;
7120 struct intel_crtc *intel_crtc;
7121
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007122 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7123 return;
7124
Alexander Lam18b21902011-01-03 13:28:56 -05007125 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007126 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007127 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007128 mod_timer(&dev_priv->idle_timer, jiffies +
7129 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007130
7131 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7132 if (!crtc->fb)
7133 continue;
7134
7135 intel_crtc = to_intel_crtc(crtc);
7136 intel_fb = to_intel_framebuffer(crtc->fb);
7137 if (intel_fb->obj == obj) {
7138 if (!intel_crtc->busy) {
7139 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007140 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007141 intel_crtc->busy = true;
7142 } else {
7143 /* Busy -> busy, put off timer */
7144 mod_timer(&intel_crtc->idle_timer, jiffies +
7145 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7146 }
7147 }
7148 }
7149}
7150
Jesse Barnes79e53942008-11-07 14:24:08 -08007151static void intel_crtc_destroy(struct drm_crtc *crtc)
7152{
7153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007154 struct drm_device *dev = crtc->dev;
7155 struct intel_unpin_work *work;
7156 unsigned long flags;
7157
7158 spin_lock_irqsave(&dev->event_lock, flags);
7159 work = intel_crtc->unpin_work;
7160 intel_crtc->unpin_work = NULL;
7161 spin_unlock_irqrestore(&dev->event_lock, flags);
7162
7163 if (work) {
7164 cancel_work_sync(&work->work);
7165 kfree(work);
7166 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007167
7168 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007169
Jesse Barnes79e53942008-11-07 14:24:08 -08007170 kfree(intel_crtc);
7171}
7172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007173static void intel_unpin_work_fn(struct work_struct *__work)
7174{
7175 struct intel_unpin_work *work =
7176 container_of(__work, struct intel_unpin_work, work);
7177
7178 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007179 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007180 drm_gem_object_unreference(&work->pending_flip_obj->base);
7181 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007182
Chris Wilson7782de32011-07-08 12:22:41 +01007183 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007184 mutex_unlock(&work->dev->struct_mutex);
7185 kfree(work);
7186}
7187
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007188static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007189 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007190{
7191 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7193 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007194 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007196 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007197 unsigned long flags;
7198
7199 /* Ignore early vblank irqs */
7200 if (intel_crtc == NULL)
7201 return;
7202
Mario Kleiner49b14a52010-12-09 07:00:07 +01007203 do_gettimeofday(&tnow);
7204
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205 spin_lock_irqsave(&dev->event_lock, flags);
7206 work = intel_crtc->unpin_work;
7207 if (work == NULL || !work->pending) {
7208 spin_unlock_irqrestore(&dev->event_lock, flags);
7209 return;
7210 }
7211
7212 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007213
7214 if (work->event) {
7215 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007216 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007217
7218 /* Called before vblank count and timestamps have
7219 * been updated for the vblank interval of flip
7220 * completion? Need to increment vblank count and
7221 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007222 * to account for this. We assume this happened if we
7223 * get called over 0.9 frame durations after the last
7224 * timestamped vblank.
7225 *
7226 * This calculation can not be used with vrefresh rates
7227 * below 5Hz (10Hz to be on the safe side) without
7228 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007229 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007230 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7231 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007232 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007233 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7234 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007235 }
7236
Mario Kleiner49b14a52010-12-09 07:00:07 +01007237 e->event.tv_sec = tvbl.tv_sec;
7238 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007240 list_add_tail(&e->base.link,
7241 &e->base.file_priv->event_list);
7242 wake_up_interruptible(&e->base.file_priv->event_wait);
7243 }
7244
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007245 drm_vblank_put(dev, intel_crtc->pipe);
7246
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247 spin_unlock_irqrestore(&dev->event_lock, flags);
7248
Chris Wilson05394f32010-11-08 19:18:58 +00007249 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007250
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007251 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007252 &obj->pending_flip.counter);
7253 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007254 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007255
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007256 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007257
7258 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007259}
7260
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007261void intel_finish_page_flip(struct drm_device *dev, int pipe)
7262{
7263 drm_i915_private_t *dev_priv = dev->dev_private;
7264 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7265
Mario Kleiner49b14a52010-12-09 07:00:07 +01007266 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007267}
7268
7269void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7270{
7271 drm_i915_private_t *dev_priv = dev->dev_private;
7272 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7273
Mario Kleiner49b14a52010-12-09 07:00:07 +01007274 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007275}
7276
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007277void intel_prepare_page_flip(struct drm_device *dev, int plane)
7278{
7279 drm_i915_private_t *dev_priv = dev->dev_private;
7280 struct intel_crtc *intel_crtc =
7281 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7282 unsigned long flags;
7283
7284 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007285 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007286 if ((++intel_crtc->unpin_work->pending) > 1)
7287 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007288 } else {
7289 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7290 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007291 spin_unlock_irqrestore(&dev->event_lock, flags);
7292}
7293
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007294static int intel_gen2_queue_flip(struct drm_device *dev,
7295 struct drm_crtc *crtc,
7296 struct drm_framebuffer *fb,
7297 struct drm_i915_gem_object *obj)
7298{
7299 struct drm_i915_private *dev_priv = dev->dev_private;
7300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7301 unsigned long offset;
7302 u32 flip_mask;
7303 int ret;
7304
7305 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7306 if (ret)
7307 goto out;
7308
7309 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007310 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311
7312 ret = BEGIN_LP_RING(6);
7313 if (ret)
7314 goto out;
7315
7316 /* Can't queue multiple flips, so wait for the previous
7317 * one to finish before executing the next.
7318 */
7319 if (intel_crtc->plane)
7320 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7321 else
7322 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7323 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7324 OUT_RING(MI_NOOP);
7325 OUT_RING(MI_DISPLAY_FLIP |
7326 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007327 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328 OUT_RING(obj->gtt_offset + offset);
Daniel Vetterc6a32fc2012-01-20 10:43:44 +01007329 OUT_RING(0); /* aux display base address, unused */
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007330 ADVANCE_LP_RING();
7331out:
7332 return ret;
7333}
7334
7335static int intel_gen3_queue_flip(struct drm_device *dev,
7336 struct drm_crtc *crtc,
7337 struct drm_framebuffer *fb,
7338 struct drm_i915_gem_object *obj)
7339{
7340 struct drm_i915_private *dev_priv = dev->dev_private;
7341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7342 unsigned long offset;
7343 u32 flip_mask;
7344 int ret;
7345
7346 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7347 if (ret)
7348 goto out;
7349
7350 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007351 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007352
7353 ret = BEGIN_LP_RING(6);
7354 if (ret)
7355 goto out;
7356
7357 if (intel_crtc->plane)
7358 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7359 else
7360 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7361 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7362 OUT_RING(MI_NOOP);
7363 OUT_RING(MI_DISPLAY_FLIP_I915 |
7364 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007365 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007366 OUT_RING(obj->gtt_offset + offset);
7367 OUT_RING(MI_NOOP);
7368
7369 ADVANCE_LP_RING();
7370out:
7371 return ret;
7372}
7373
7374static int intel_gen4_queue_flip(struct drm_device *dev,
7375 struct drm_crtc *crtc,
7376 struct drm_framebuffer *fb,
7377 struct drm_i915_gem_object *obj)
7378{
7379 struct drm_i915_private *dev_priv = dev->dev_private;
7380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7381 uint32_t pf, pipesrc;
7382 int ret;
7383
7384 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7385 if (ret)
7386 goto out;
7387
7388 ret = BEGIN_LP_RING(4);
7389 if (ret)
7390 goto out;
7391
7392 /* i965+ uses the linear or tiled offsets from the
7393 * Display Registers (which do not change across a page-flip)
7394 * so we need only reprogram the base address.
7395 */
7396 OUT_RING(MI_DISPLAY_FLIP |
7397 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007398 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007399 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7400
7401 /* XXX Enabling the panel-fitter across page-flip is so far
7402 * untested on non-native modes, so ignore it for now.
7403 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7404 */
7405 pf = 0;
7406 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7407 OUT_RING(pf | pipesrc);
7408 ADVANCE_LP_RING();
7409out:
7410 return ret;
7411}
7412
7413static int intel_gen6_queue_flip(struct drm_device *dev,
7414 struct drm_crtc *crtc,
7415 struct drm_framebuffer *fb,
7416 struct drm_i915_gem_object *obj)
7417{
7418 struct drm_i915_private *dev_priv = dev->dev_private;
7419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7420 uint32_t pf, pipesrc;
7421 int ret;
7422
7423 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7424 if (ret)
7425 goto out;
7426
7427 ret = BEGIN_LP_RING(4);
7428 if (ret)
7429 goto out;
7430
7431 OUT_RING(MI_DISPLAY_FLIP |
7432 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007433 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007434 OUT_RING(obj->gtt_offset);
7435
7436 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7437 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7438 OUT_RING(pf | pipesrc);
7439 ADVANCE_LP_RING();
7440out:
7441 return ret;
7442}
7443
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007444/*
7445 * On gen7 we currently use the blit ring because (in early silicon at least)
7446 * the render ring doesn't give us interrpts for page flip completion, which
7447 * means clients will hang after the first flip is queued. Fortunately the
7448 * blit ring generates interrupts properly, so use it instead.
7449 */
7450static int intel_gen7_queue_flip(struct drm_device *dev,
7451 struct drm_crtc *crtc,
7452 struct drm_framebuffer *fb,
7453 struct drm_i915_gem_object *obj)
7454{
7455 struct drm_i915_private *dev_priv = dev->dev_private;
7456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7457 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7458 int ret;
7459
7460 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7461 if (ret)
7462 goto out;
7463
7464 ret = intel_ring_begin(ring, 4);
7465 if (ret)
7466 goto out;
7467
7468 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007469 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007470 intel_ring_emit(ring, (obj->gtt_offset));
7471 intel_ring_emit(ring, (MI_NOOP));
7472 intel_ring_advance(ring);
7473out:
7474 return ret;
7475}
7476
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007477static int intel_default_queue_flip(struct drm_device *dev,
7478 struct drm_crtc *crtc,
7479 struct drm_framebuffer *fb,
7480 struct drm_i915_gem_object *obj)
7481{
7482 return -ENODEV;
7483}
7484
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007485static int intel_crtc_page_flip(struct drm_crtc *crtc,
7486 struct drm_framebuffer *fb,
7487 struct drm_pending_vblank_event *event)
7488{
7489 struct drm_device *dev = crtc->dev;
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007492 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7494 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007495 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007496 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007497
7498 work = kzalloc(sizeof *work, GFP_KERNEL);
7499 if (work == NULL)
7500 return -ENOMEM;
7501
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007502 work->event = event;
7503 work->dev = crtc->dev;
7504 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007505 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007506 INIT_WORK(&work->work, intel_unpin_work_fn);
7507
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007508 ret = drm_vblank_get(dev, intel_crtc->pipe);
7509 if (ret)
7510 goto free_work;
7511
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007512 /* We borrow the event spin lock for protecting unpin_work */
7513 spin_lock_irqsave(&dev->event_lock, flags);
7514 if (intel_crtc->unpin_work) {
7515 spin_unlock_irqrestore(&dev->event_lock, flags);
7516 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007517 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007518
7519 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007520 return -EBUSY;
7521 }
7522 intel_crtc->unpin_work = work;
7523 spin_unlock_irqrestore(&dev->event_lock, flags);
7524
7525 intel_fb = to_intel_framebuffer(fb);
7526 obj = intel_fb->obj;
7527
Chris Wilson468f0b42010-05-27 13:18:13 +01007528 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007529
Jesse Barnes75dfca82010-02-10 15:09:44 -08007530 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007531 drm_gem_object_reference(&work->old_fb_obj->base);
7532 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007533
7534 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007535
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007536 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007537
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007538 work->enable_stall_check = true;
7539
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007540 /* Block clients from rendering to the new back buffer until
7541 * the flip occurs and the object is no longer visible.
7542 */
Chris Wilson05394f32010-11-08 19:18:58 +00007543 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007544
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007545 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7546 if (ret)
7547 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007548
Chris Wilson7782de32011-07-08 12:22:41 +01007549 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007550 mutex_unlock(&dev->struct_mutex);
7551
Jesse Barnese5510fa2010-07-01 16:48:37 -07007552 trace_i915_flip_request(intel_crtc->plane, obj);
7553
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007554 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007555
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007556cleanup_pending:
7557 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007558 drm_gem_object_unreference(&work->old_fb_obj->base);
7559 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007560 mutex_unlock(&dev->struct_mutex);
7561
7562 spin_lock_irqsave(&dev->event_lock, flags);
7563 intel_crtc->unpin_work = NULL;
7564 spin_unlock_irqrestore(&dev->event_lock, flags);
7565
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007566 drm_vblank_put(dev, intel_crtc->pipe);
7567free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007568 kfree(work);
7569
7570 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007571}
7572
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007573static void intel_sanitize_modesetting(struct drm_device *dev,
7574 int pipe, int plane)
7575{
7576 struct drm_i915_private *dev_priv = dev->dev_private;
7577 u32 reg, val;
7578
7579 if (HAS_PCH_SPLIT(dev))
7580 return;
7581
7582 /* Who knows what state these registers were left in by the BIOS or
7583 * grub?
7584 *
7585 * If we leave the registers in a conflicting state (e.g. with the
7586 * display plane reading from the other pipe than the one we intend
7587 * to use) then when we attempt to teardown the active mode, we will
7588 * not disable the pipes and planes in the correct order -- leaving
7589 * a plane reading from a disabled pipe and possibly leading to
7590 * undefined behaviour.
7591 */
7592
7593 reg = DSPCNTR(plane);
7594 val = I915_READ(reg);
7595
7596 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7597 return;
7598 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7599 return;
7600
7601 /* This display plane is active and attached to the other CPU pipe. */
7602 pipe = !pipe;
7603
7604 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007605 intel_disable_plane(dev_priv, plane, pipe);
7606 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007607}
Jesse Barnes79e53942008-11-07 14:24:08 -08007608
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007609static void intel_crtc_reset(struct drm_crtc *crtc)
7610{
7611 struct drm_device *dev = crtc->dev;
7612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7613
7614 /* Reset flags back to the 'unknown' status so that they
7615 * will be correctly set on the initial modeset.
7616 */
7617 intel_crtc->dpms_mode = -1;
7618
7619 /* We need to fix up any BIOS configuration that conflicts with
7620 * our expectations.
7621 */
7622 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7623}
7624
7625static struct drm_crtc_helper_funcs intel_helper_funcs = {
7626 .dpms = intel_crtc_dpms,
7627 .mode_fixup = intel_crtc_mode_fixup,
7628 .mode_set = intel_crtc_mode_set,
7629 .mode_set_base = intel_pipe_set_base,
7630 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7631 .load_lut = intel_crtc_load_lut,
7632 .disable = intel_crtc_disable,
7633};
7634
7635static const struct drm_crtc_funcs intel_crtc_funcs = {
7636 .reset = intel_crtc_reset,
7637 .cursor_set = intel_crtc_cursor_set,
7638 .cursor_move = intel_crtc_cursor_move,
7639 .gamma_set = intel_crtc_gamma_set,
7640 .set_config = drm_crtc_helper_set_config,
7641 .destroy = intel_crtc_destroy,
7642 .page_flip = intel_crtc_page_flip,
7643};
7644
Hannes Ederb358d0a2008-12-18 21:18:47 +01007645static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007646{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007647 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007648 struct intel_crtc *intel_crtc;
7649 int i;
7650
7651 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7652 if (intel_crtc == NULL)
7653 return;
7654
7655 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7656
7657 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007658 for (i = 0; i < 256; i++) {
7659 intel_crtc->lut_r[i] = i;
7660 intel_crtc->lut_g[i] = i;
7661 intel_crtc->lut_b[i] = i;
7662 }
7663
Jesse Barnes80824002009-09-10 15:28:06 -07007664 /* Swap pipes & planes for FBC on pre-965 */
7665 intel_crtc->pipe = pipe;
7666 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007667 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007668 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007669 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007670 }
7671
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007672 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7673 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7674 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7675 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7676
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007677 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007678 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007679 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007680
7681 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007682 if (pipe == 2 && IS_IVYBRIDGE(dev))
7683 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007684 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7685 intel_helper_funcs.commit = ironlake_crtc_commit;
7686 } else {
7687 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7688 intel_helper_funcs.commit = i9xx_crtc_commit;
7689 }
7690
Jesse Barnes79e53942008-11-07 14:24:08 -08007691 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7692
Jesse Barnes652c3932009-08-17 13:31:43 -07007693 intel_crtc->busy = false;
7694
7695 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7696 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007697}
7698
Carl Worth08d7b3d2009-04-29 14:43:54 -07007699int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007700 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007701{
7702 drm_i915_private_t *dev_priv = dev->dev_private;
7703 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007704 struct drm_mode_object *drmmode_obj;
7705 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007706
7707 if (!dev_priv) {
7708 DRM_ERROR("called with no initialization\n");
7709 return -EINVAL;
7710 }
7711
Daniel Vetterc05422d2009-08-11 16:05:30 +02007712 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7713 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007714
Daniel Vetterc05422d2009-08-11 16:05:30 +02007715 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007716 DRM_ERROR("no such CRTC id\n");
7717 return -EINVAL;
7718 }
7719
Daniel Vetterc05422d2009-08-11 16:05:30 +02007720 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7721 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007722
Daniel Vetterc05422d2009-08-11 16:05:30 +02007723 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007724}
7725
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007726static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007727{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007728 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007729 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007730 int entry = 0;
7731
Chris Wilson4ef69c72010-09-09 15:14:28 +01007732 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7733 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007734 index_mask |= (1 << entry);
7735 entry++;
7736 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007737
Jesse Barnes79e53942008-11-07 14:24:08 -08007738 return index_mask;
7739}
7740
Chris Wilson4d302442010-12-14 19:21:29 +00007741static bool has_edp_a(struct drm_device *dev)
7742{
7743 struct drm_i915_private *dev_priv = dev->dev_private;
7744
7745 if (!IS_MOBILE(dev))
7746 return false;
7747
7748 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7749 return false;
7750
7751 if (IS_GEN5(dev) &&
7752 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7753 return false;
7754
7755 return true;
7756}
7757
Jesse Barnes79e53942008-11-07 14:24:08 -08007758static void intel_setup_outputs(struct drm_device *dev)
7759{
Eric Anholt725e30a2009-01-22 13:01:02 -08007760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007761 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007762 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007763 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007764
Zhenyu Wang541998a2009-06-05 15:38:44 +08007765 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007766 has_lvds = intel_lvds_init(dev);
7767 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7768 /* disable the panel fitter on everything but LVDS */
7769 I915_WRITE(PFIT_CONTROL, 0);
7770 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007771
Eric Anholtbad720f2009-10-22 16:11:14 -07007772 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007773 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007774
Chris Wilson4d302442010-12-14 19:21:29 +00007775 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007776 intel_dp_init(dev, DP_A);
7777
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007778 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7779 intel_dp_init(dev, PCH_DP_D);
7780 }
7781
7782 intel_crt_init(dev);
7783
7784 if (HAS_PCH_SPLIT(dev)) {
7785 int found;
7786
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007787 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007788 /* PCH SDVOB multiplex with HDMIB */
7789 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007790 if (!found)
7791 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007792 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7793 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007794 }
7795
7796 if (I915_READ(HDMIC) & PORT_DETECTED)
7797 intel_hdmi_init(dev, HDMIC);
7798
7799 if (I915_READ(HDMID) & PORT_DETECTED)
7800 intel_hdmi_init(dev, HDMID);
7801
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007802 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7803 intel_dp_init(dev, PCH_DP_C);
7804
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007805 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007806 intel_dp_init(dev, PCH_DP_D);
7807
Zhenyu Wang103a1962009-11-27 11:44:36 +08007808 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007809 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007810
Eric Anholt725e30a2009-01-22 13:01:02 -08007811 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007812 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007813 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007814 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7815 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007816 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007817 }
Ma Ling27185ae2009-08-24 13:50:23 +08007818
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007819 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7820 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007821 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007822 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007823 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007824
7825 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007826
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007827 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7828 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007829 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007830 }
Ma Ling27185ae2009-08-24 13:50:23 +08007831
7832 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7833
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007834 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7835 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007836 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007837 }
7838 if (SUPPORTS_INTEGRATED_DP(dev)) {
7839 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007840 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007841 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007842 }
Ma Ling27185ae2009-08-24 13:50:23 +08007843
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007844 if (SUPPORTS_INTEGRATED_DP(dev) &&
7845 (I915_READ(DP_D) & DP_DETECTED)) {
7846 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007847 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007848 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007849 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007850 intel_dvo_init(dev);
7851
Zhenyu Wang103a1962009-11-27 11:44:36 +08007852 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007853 intel_tv_init(dev);
7854
Chris Wilson4ef69c72010-09-09 15:14:28 +01007855 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7856 encoder->base.possible_crtcs = encoder->crtc_mask;
7857 encoder->base.possible_clones =
7858 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007859 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007860
Chris Wilson2c7111d2011-03-29 10:40:27 +01007861 /* disable all the possible outputs/crtcs before entering KMS mode */
7862 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007863
7864 if (HAS_PCH_SPLIT(dev))
7865 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007866}
7867
7868static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7869{
7870 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007871
7872 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007873 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007874
7875 kfree(intel_fb);
7876}
7877
7878static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007879 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007880 unsigned int *handle)
7881{
7882 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007883 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007884
Chris Wilson05394f32010-11-08 19:18:58 +00007885 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007886}
7887
7888static const struct drm_framebuffer_funcs intel_fb_funcs = {
7889 .destroy = intel_user_framebuffer_destroy,
7890 .create_handle = intel_user_framebuffer_create_handle,
7891};
7892
Dave Airlie38651672010-03-30 05:34:13 +00007893int intel_framebuffer_init(struct drm_device *dev,
7894 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007895 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007896 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007897{
Jesse Barnes79e53942008-11-07 14:24:08 -08007898 int ret;
7899
Chris Wilson05394f32010-11-08 19:18:58 +00007900 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007901 return -EINVAL;
7902
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007903 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007904 return -EINVAL;
7905
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007906 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007907 case DRM_FORMAT_RGB332:
7908 case DRM_FORMAT_RGB565:
7909 case DRM_FORMAT_XRGB8888:
7910 case DRM_FORMAT_ARGB8888:
7911 case DRM_FORMAT_XRGB2101010:
7912 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007913 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007914 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007915 case DRM_FORMAT_YUYV:
7916 case DRM_FORMAT_UYVY:
7917 case DRM_FORMAT_YVYU:
7918 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007919 break;
7920 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007921 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7922 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007923 return -EINVAL;
7924 }
7925
Jesse Barnes79e53942008-11-07 14:24:08 -08007926 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7927 if (ret) {
7928 DRM_ERROR("framebuffer init failed %d\n", ret);
7929 return ret;
7930 }
7931
7932 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007933 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007934 return 0;
7935}
7936
Jesse Barnes79e53942008-11-07 14:24:08 -08007937static struct drm_framebuffer *
7938intel_user_framebuffer_create(struct drm_device *dev,
7939 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007940 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007941{
Chris Wilson05394f32010-11-08 19:18:58 +00007942 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007943
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007944 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7945 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007946 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007947 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007948
Chris Wilsond2dff872011-04-19 08:36:26 +01007949 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007950}
7951
Jesse Barnes79e53942008-11-07 14:24:08 -08007952static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007953 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007954 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007955};
7956
Chris Wilson05394f32010-11-08 19:18:58 +00007957static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007958intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007959{
Chris Wilson05394f32010-11-08 19:18:58 +00007960 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007961 int ret;
7962
Ben Widawsky2c34b852011-03-19 18:14:26 -07007963 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7964
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007965 ctx = i915_gem_alloc_object(dev, 4096);
7966 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007967 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7968 return NULL;
7969 }
7970
Daniel Vetter75e9e912010-11-04 17:11:09 +01007971 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007972 if (ret) {
7973 DRM_ERROR("failed to pin power context: %d\n", ret);
7974 goto err_unref;
7975 }
7976
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007977 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007978 if (ret) {
7979 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7980 goto err_unpin;
7981 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007982
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007983 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007984
7985err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007986 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007987err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007988 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007989 mutex_unlock(&dev->struct_mutex);
7990 return NULL;
7991}
7992
Jesse Barnes7648fa92010-05-20 14:28:11 -07007993bool ironlake_set_drps(struct drm_device *dev, u8 val)
7994{
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 u16 rgvswctl;
7997
7998 rgvswctl = I915_READ16(MEMSWCTL);
7999 if (rgvswctl & MEMCTL_CMD_STS) {
8000 DRM_DEBUG("gpu busy, RCS change rejected\n");
8001 return false; /* still busy with another command */
8002 }
8003
8004 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
8005 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
8006 I915_WRITE16(MEMSWCTL, rgvswctl);
8007 POSTING_READ16(MEMSWCTL);
8008
8009 rgvswctl |= MEMCTL_CMD_STS;
8010 I915_WRITE16(MEMSWCTL, rgvswctl);
8011
8012 return true;
8013}
8014
Jesse Barnesf97108d2010-01-29 11:27:07 -08008015void ironlake_enable_drps(struct drm_device *dev)
8016{
8017 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008018 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008019 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008020
Jesse Barnesea056c12010-09-10 10:02:13 -07008021 /* Enable temp reporting */
8022 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
8023 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
8024
Jesse Barnesf97108d2010-01-29 11:27:07 -08008025 /* 100ms RC evaluation intervals */
8026 I915_WRITE(RCUPEI, 100000);
8027 I915_WRITE(RCDNEI, 100000);
8028
8029 /* Set max/min thresholds to 90ms and 80ms respectively */
8030 I915_WRITE(RCBMAXAVG, 90000);
8031 I915_WRITE(RCBMINAVG, 80000);
8032
8033 I915_WRITE(MEMIHYST, 1);
8034
8035 /* Set up min, max, and cur for interrupt handling */
8036 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
8037 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
8038 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
8039 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008040
Jesse Barnesf97108d2010-01-29 11:27:07 -08008041 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
8042 PXVFREQ_PX_SHIFT;
8043
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008044 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008045 dev_priv->fstart = fstart;
8046
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008047 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008048 dev_priv->min_delay = fmin;
8049 dev_priv->cur_delay = fstart;
8050
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008051 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
8052 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008053
Jesse Barnesf97108d2010-01-29 11:27:07 -08008054 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
8055
8056 /*
8057 * Interrupts will be enabled in ironlake_irq_postinstall
8058 */
8059
8060 I915_WRITE(VIDSTART, vstart);
8061 POSTING_READ(VIDSTART);
8062
8063 rgvmodectl |= MEMMODE_SWMODE_EN;
8064 I915_WRITE(MEMMODECTL, rgvmodectl);
8065
Chris Wilson481b6af2010-08-23 17:43:35 +01008066 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01008067 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008068 msleep(1);
8069
Jesse Barnes7648fa92010-05-20 14:28:11 -07008070 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008071
Jesse Barnes7648fa92010-05-20 14:28:11 -07008072 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8073 I915_READ(0x112e0);
8074 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8075 dev_priv->last_count2 = I915_READ(0x112f4);
8076 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008077}
8078
8079void ironlake_disable_drps(struct drm_device *dev)
8080{
8081 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008082 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008083
8084 /* Ack interrupts, disable EFC interrupt */
8085 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8086 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8087 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8088 I915_WRITE(DEIIR, DE_PCU_EVENT);
8089 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8090
8091 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008092 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008093 msleep(1);
8094 rgvswctl |= MEMCTL_CMD_STS;
8095 I915_WRITE(MEMSWCTL, rgvswctl);
8096 msleep(1);
8097
8098}
8099
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008100void gen6_set_rps(struct drm_device *dev, u8 val)
8101{
8102 struct drm_i915_private *dev_priv = dev->dev_private;
8103 u32 swreq;
8104
8105 swreq = (val & 0x3ff) << 25;
8106 I915_WRITE(GEN6_RPNSWREQ, swreq);
8107}
8108
8109void gen6_disable_rps(struct drm_device *dev)
8110{
8111 struct drm_i915_private *dev_priv = dev->dev_private;
8112
8113 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8114 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8115 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008116 /* Complete PM interrupt masking here doesn't race with the rps work
8117 * item again unmasking PM interrupts because that is using a different
8118 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8119 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008120
8121 spin_lock_irq(&dev_priv->rps_lock);
8122 dev_priv->pm_iir = 0;
8123 spin_unlock_irq(&dev_priv->rps_lock);
8124
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008125 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8126}
8127
Jesse Barnes7648fa92010-05-20 14:28:11 -07008128static unsigned long intel_pxfreq(u32 vidfreq)
8129{
8130 unsigned long freq;
8131 int div = (vidfreq & 0x3f0000) >> 16;
8132 int post = (vidfreq & 0x3000) >> 12;
8133 int pre = (vidfreq & 0x7);
8134
8135 if (!pre)
8136 return 0;
8137
8138 freq = ((div * 133333) / ((1<<post) * pre));
8139
8140 return freq;
8141}
8142
8143void intel_init_emon(struct drm_device *dev)
8144{
8145 struct drm_i915_private *dev_priv = dev->dev_private;
8146 u32 lcfuse;
8147 u8 pxw[16];
8148 int i;
8149
8150 /* Disable to program */
8151 I915_WRITE(ECR, 0);
8152 POSTING_READ(ECR);
8153
8154 /* Program energy weights for various events */
8155 I915_WRITE(SDEW, 0x15040d00);
8156 I915_WRITE(CSIEW0, 0x007f0000);
8157 I915_WRITE(CSIEW1, 0x1e220004);
8158 I915_WRITE(CSIEW2, 0x04000004);
8159
8160 for (i = 0; i < 5; i++)
8161 I915_WRITE(PEW + (i * 4), 0);
8162 for (i = 0; i < 3; i++)
8163 I915_WRITE(DEW + (i * 4), 0);
8164
8165 /* Program P-state weights to account for frequency power adjustment */
8166 for (i = 0; i < 16; i++) {
8167 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8168 unsigned long freq = intel_pxfreq(pxvidfreq);
8169 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8170 PXVFREQ_PX_SHIFT;
8171 unsigned long val;
8172
8173 val = vid * vid;
8174 val *= (freq / 1000);
8175 val *= 255;
8176 val /= (127*127*900);
8177 if (val > 0xff)
8178 DRM_ERROR("bad pxval: %ld\n", val);
8179 pxw[i] = val;
8180 }
8181 /* Render standby states get 0 weight */
8182 pxw[14] = 0;
8183 pxw[15] = 0;
8184
8185 for (i = 0; i < 4; i++) {
8186 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8187 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8188 I915_WRITE(PXW + (i * 4), val);
8189 }
8190
8191 /* Adjust magic regs to magic values (more experimental results) */
8192 I915_WRITE(OGW0, 0);
8193 I915_WRITE(OGW1, 0);
8194 I915_WRITE(EG0, 0x00007f00);
8195 I915_WRITE(EG1, 0x0000000e);
8196 I915_WRITE(EG2, 0x000e0000);
8197 I915_WRITE(EG3, 0x68000300);
8198 I915_WRITE(EG4, 0x42000000);
8199 I915_WRITE(EG5, 0x00140031);
8200 I915_WRITE(EG6, 0);
8201 I915_WRITE(EG7, 0);
8202
8203 for (i = 0; i < 8; i++)
8204 I915_WRITE(PXWL + (i * 4), 0);
8205
8206 /* Enable PMON + select events */
8207 I915_WRITE(ECR, 0x80000019);
8208
8209 lcfuse = I915_READ(LCFUSE02);
8210
8211 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8212}
8213
Keith Packardc0f372b32011-11-16 22:24:52 -08008214static bool intel_enable_rc6(struct drm_device *dev)
8215{
8216 /*
8217 * Respect the kernel parameter if it is set
8218 */
8219 if (i915_enable_rc6 >= 0)
8220 return i915_enable_rc6;
8221
8222 /*
8223 * Disable RC6 on Ironlake
8224 */
8225 if (INTEL_INFO(dev)->gen == 5)
8226 return 0;
8227
8228 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008229 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008230 */
8231 if (INTEL_INFO(dev)->gen == 6) {
Keith Packard371de6e2011-12-26 17:02:11 -08008232 DRM_DEBUG_DRIVER("Sandybridge: RC6 disabled\n");
8233 return 0;
Keith Packardc0f372b32011-11-16 22:24:52 -08008234 }
8235 DRM_DEBUG_DRIVER("RC6 enabled\n");
8236 return 1;
8237}
8238
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008239void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008240{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008241 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8242 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008243 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008244 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00008245 int i;
8246
8247 /* Here begins a magic sequence of register writes to enable
8248 * auto-downclocking.
8249 *
8250 * Perhaps there might be some value in exposing these to
8251 * userspace...
8252 */
8253 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008254 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07008255 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008256
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008257 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008258 I915_WRITE(GEN6_RC_CONTROL, 0);
8259
8260 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8261 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8262 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8263 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8264 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8265
8266 for (i = 0; i < I915_NUM_RINGS; i++)
8267 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8268
8269 I915_WRITE(GEN6_RC_SLEEP, 0);
8270 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8271 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8272 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8273 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8274
Keith Packardc0f372b32011-11-16 22:24:52 -08008275 if (intel_enable_rc6(dev_priv->dev))
Jesse Barnes7df87212011-03-30 14:08:56 -07008276 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
8277 GEN6_RC_CTL_RC6_ENABLE;
8278
Chris Wilson8fd26852010-12-08 18:40:43 +00008279 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008280 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008281 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008282 GEN6_RC_CTL_HW_ENABLE);
8283
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008284 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008285 GEN6_FREQUENCY(10) |
8286 GEN6_OFFSET(0) |
8287 GEN6_AGGRESSIVE_TURBO);
8288 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8289 GEN6_FREQUENCY(12));
8290
8291 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8292 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8293 18 << 24 |
8294 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008295 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8296 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008297 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008298 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008299 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8300 I915_WRITE(GEN6_RP_CONTROL,
8301 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008302 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008303 GEN6_RP_MEDIA_IS_GFX |
8304 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008305 GEN6_RP_UP_BUSY_AVG |
8306 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008307
8308 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8309 500))
8310 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8311
8312 I915_WRITE(GEN6_PCODE_DATA, 0);
8313 I915_WRITE(GEN6_PCODE_MAILBOX,
8314 GEN6_PCODE_READY |
8315 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8316 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8317 500))
8318 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8319
Jesse Barnesa6044e22010-12-20 11:34:20 -08008320 min_freq = (rp_state_cap & 0xff0000) >> 16;
8321 max_freq = rp_state_cap & 0xff;
8322 cur_freq = (gt_perf_status & 0xff00) >> 8;
8323
8324 /* Check for overclock support */
8325 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8326 500))
8327 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8328 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8329 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8330 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8331 500))
8332 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8333 if (pcu_mbox & (1<<31)) { /* OC supported */
8334 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008335 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008336 }
8337
8338 /* In units of 100MHz */
8339 dev_priv->max_delay = max_freq;
8340 dev_priv->min_delay = min_freq;
8341 dev_priv->cur_delay = cur_freq;
8342
Chris Wilson8fd26852010-12-08 18:40:43 +00008343 /* requires MSI enabled */
8344 I915_WRITE(GEN6_PMIER,
8345 GEN6_PM_MBOX_EVENT |
8346 GEN6_PM_THERMAL_EVENT |
8347 GEN6_PM_RP_DOWN_TIMEOUT |
8348 GEN6_PM_RP_UP_THRESHOLD |
8349 GEN6_PM_RP_DOWN_THRESHOLD |
8350 GEN6_PM_RP_UP_EI_EXPIRED |
8351 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008352 spin_lock_irq(&dev_priv->rps_lock);
8353 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008354 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008355 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008356 /* enable all PM interrupts */
8357 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008358
Ben Widawskyfcca7922011-04-25 11:23:07 -07008359 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008360 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008361}
8362
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008363void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8364{
8365 int min_freq = 15;
8366 int gpu_freq, ia_freq, max_ia_freq;
8367 int scaling_factor = 180;
8368
8369 max_ia_freq = cpufreq_quick_get_max(0);
8370 /*
8371 * Default to measured freq if none found, PCU will ensure we don't go
8372 * over
8373 */
8374 if (!max_ia_freq)
8375 max_ia_freq = tsc_khz;
8376
8377 /* Convert from kHz to MHz */
8378 max_ia_freq /= 1000;
8379
8380 mutex_lock(&dev_priv->dev->struct_mutex);
8381
8382 /*
8383 * For each potential GPU frequency, load a ring frequency we'd like
8384 * to use for memory access. We do this by specifying the IA frequency
8385 * the PCU should use as a reference to determine the ring frequency.
8386 */
8387 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8388 gpu_freq--) {
8389 int diff = dev_priv->max_delay - gpu_freq;
8390
8391 /*
8392 * For GPU frequencies less than 750MHz, just use the lowest
8393 * ring freq.
8394 */
8395 if (gpu_freq < min_freq)
8396 ia_freq = 800;
8397 else
8398 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8399 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8400
8401 I915_WRITE(GEN6_PCODE_DATA,
8402 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8403 gpu_freq);
8404 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8405 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8406 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8407 GEN6_PCODE_READY) == 0, 10)) {
8408 DRM_ERROR("pcode write of freq table timed out\n");
8409 continue;
8410 }
8411 }
8412
8413 mutex_unlock(&dev_priv->dev->struct_mutex);
8414}
8415
Jesse Barnes6067aae2011-04-28 15:04:31 -07008416static void ironlake_init_clock_gating(struct drm_device *dev)
8417{
8418 struct drm_i915_private *dev_priv = dev->dev_private;
8419 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8420
8421 /* Required for FBC */
8422 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8423 DPFCRUNIT_CLOCK_GATE_DISABLE |
8424 DPFDUNIT_CLOCK_GATE_DISABLE;
8425 /* Required for CxSR */
8426 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8427
8428 I915_WRITE(PCH_3DCGDIS0,
8429 MARIUNIT_CLOCK_GATE_DISABLE |
8430 SVSMUNIT_CLOCK_GATE_DISABLE);
8431 I915_WRITE(PCH_3DCGDIS1,
8432 VFMUNIT_CLOCK_GATE_DISABLE);
8433
8434 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8435
8436 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008437 * According to the spec the following bits should be set in
8438 * order to enable memory self-refresh
8439 * The bit 22/21 of 0x42004
8440 * The bit 5 of 0x42020
8441 * The bit 15 of 0x45000
8442 */
8443 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8444 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8445 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8446 I915_WRITE(ILK_DSPCLK_GATE,
8447 (I915_READ(ILK_DSPCLK_GATE) |
8448 ILK_DPARB_CLK_GATE));
8449 I915_WRITE(DISP_ARB_CTL,
8450 (I915_READ(DISP_ARB_CTL) |
8451 DISP_FBC_WM_DIS));
8452 I915_WRITE(WM3_LP_ILK, 0);
8453 I915_WRITE(WM2_LP_ILK, 0);
8454 I915_WRITE(WM1_LP_ILK, 0);
8455
8456 /*
8457 * Based on the document from hardware guys the following bits
8458 * should be set unconditionally in order to enable FBC.
8459 * The bit 22 of 0x42000
8460 * The bit 22 of 0x42004
8461 * The bit 7,8,9 of 0x42020.
8462 */
8463 if (IS_IRONLAKE_M(dev)) {
8464 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8465 I915_READ(ILK_DISPLAY_CHICKEN1) |
8466 ILK_FBCQ_DIS);
8467 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8468 I915_READ(ILK_DISPLAY_CHICKEN2) |
8469 ILK_DPARB_GATE);
8470 I915_WRITE(ILK_DSPCLK_GATE,
8471 I915_READ(ILK_DSPCLK_GATE) |
8472 ILK_DPFC_DIS1 |
8473 ILK_DPFC_DIS2 |
8474 ILK_CLK_FBC);
8475 }
8476
8477 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8478 I915_READ(ILK_DISPLAY_CHICKEN2) |
8479 ILK_ELPIN_409_SELECT);
8480 I915_WRITE(_3D_CHICKEN2,
8481 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8482 _3D_CHICKEN2_WM_READ_PIPELINED);
8483}
8484
8485static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008486{
8487 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008488 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008489 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8490
8491 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008492
Jesse Barnes6067aae2011-04-28 15:04:31 -07008493 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8494 I915_READ(ILK_DISPLAY_CHICKEN2) |
8495 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008496
Jesse Barnes6067aae2011-04-28 15:04:31 -07008497 I915_WRITE(WM3_LP_ILK, 0);
8498 I915_WRITE(WM2_LP_ILK, 0);
8499 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008500
Eric Anholt406478d2011-11-07 16:07:04 -08008501 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8502 * gating disable must be set. Failure to set it results in
8503 * flickering pixels due to Z write ordering failures after
8504 * some amount of runtime in the Mesa "fire" demo, and Unigine
8505 * Sanctuary and Tropics, and apparently anything else with
8506 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008507 *
8508 * According to the spec, bit 11 (RCCUNIT) must also be set,
8509 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008510 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008511 I915_WRITE(GEN6_UCGCTL2,
8512 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8513 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008514
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008515 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008516 * According to the spec the following bits should be
8517 * set in order to enable memory self-refresh and fbc:
8518 * The bit21 and bit22 of 0x42000
8519 * The bit21 and bit22 of 0x42004
8520 * The bit5 and bit7 of 0x42020
8521 * The bit14 of 0x70180
8522 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008523 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008524 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8525 I915_READ(ILK_DISPLAY_CHICKEN1) |
8526 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8527 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8528 I915_READ(ILK_DISPLAY_CHICKEN2) |
8529 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8530 I915_WRITE(ILK_DSPCLK_GATE,
8531 I915_READ(ILK_DSPCLK_GATE) |
8532 ILK_DPARB_CLK_GATE |
8533 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008534
Keith Packardd74362c2011-07-28 14:47:14 -07008535 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008536 I915_WRITE(DSPCNTR(pipe),
8537 I915_READ(DSPCNTR(pipe)) |
8538 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008539 intel_flush_display_plane(dev_priv, pipe);
8540 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008541}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008542
Jesse Barnes28963a32011-05-11 09:42:30 -07008543static void ivybridge_init_clock_gating(struct drm_device *dev)
8544{
8545 struct drm_i915_private *dev_priv = dev->dev_private;
8546 int pipe;
8547 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008548
Jesse Barnes28963a32011-05-11 09:42:30 -07008549 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008550
Jesse Barnes28963a32011-05-11 09:42:30 -07008551 I915_WRITE(WM3_LP_ILK, 0);
8552 I915_WRITE(WM2_LP_ILK, 0);
8553 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008554
Jesse Barnes28963a32011-05-11 09:42:30 -07008555 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008556
Eric Anholt116ac8d2011-12-21 10:31:09 -08008557 I915_WRITE(IVB_CHICKEN3,
8558 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8559 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8560
Keith Packardd74362c2011-07-28 14:47:14 -07008561 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008562 I915_WRITE(DSPCNTR(pipe),
8563 I915_READ(DSPCNTR(pipe)) |
8564 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008565 intel_flush_display_plane(dev_priv, pipe);
8566 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008567}
Eric Anholt67e92af2010-11-06 14:53:33 -07008568
Jesse Barnes6067aae2011-04-28 15:04:31 -07008569static void g4x_init_clock_gating(struct drm_device *dev)
8570{
8571 struct drm_i915_private *dev_priv = dev->dev_private;
8572 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008573
Jesse Barnes6067aae2011-04-28 15:04:31 -07008574 I915_WRITE(RENCLK_GATE_D1, 0);
8575 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8576 GS_UNIT_CLOCK_GATE_DISABLE |
8577 CL_UNIT_CLOCK_GATE_DISABLE);
8578 I915_WRITE(RAMCLK_GATE_D, 0);
8579 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8580 OVRUNIT_CLOCK_GATE_DISABLE |
8581 OVCUNIT_CLOCK_GATE_DISABLE;
8582 if (IS_GM45(dev))
8583 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8584 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8585}
Yuanhan Liu13982612010-12-15 15:42:31 +08008586
Jesse Barnes6067aae2011-04-28 15:04:31 -07008587static void crestline_init_clock_gating(struct drm_device *dev)
8588{
8589 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008590
Jesse Barnes6067aae2011-04-28 15:04:31 -07008591 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8592 I915_WRITE(RENCLK_GATE_D2, 0);
8593 I915_WRITE(DSPCLK_GATE_D, 0);
8594 I915_WRITE(RAMCLK_GATE_D, 0);
8595 I915_WRITE16(DEUC, 0);
8596}
Jesse Barnes652c3932009-08-17 13:31:43 -07008597
Jesse Barnes6067aae2011-04-28 15:04:31 -07008598static void broadwater_init_clock_gating(struct drm_device *dev)
8599{
8600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008601
Jesse Barnes6067aae2011-04-28 15:04:31 -07008602 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8603 I965_RCC_CLOCK_GATE_DISABLE |
8604 I965_RCPB_CLOCK_GATE_DISABLE |
8605 I965_ISC_CLOCK_GATE_DISABLE |
8606 I965_FBC_CLOCK_GATE_DISABLE);
8607 I915_WRITE(RENCLK_GATE_D2, 0);
8608}
Jesse Barnes652c3932009-08-17 13:31:43 -07008609
Jesse Barnes6067aae2011-04-28 15:04:31 -07008610static void gen3_init_clock_gating(struct drm_device *dev)
8611{
8612 struct drm_i915_private *dev_priv = dev->dev_private;
8613 u32 dstate = I915_READ(D_STATE);
8614
8615 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8616 DSTATE_DOT_CLOCK_GATING;
8617 I915_WRITE(D_STATE, dstate);
8618}
8619
8620static void i85x_init_clock_gating(struct drm_device *dev)
8621{
8622 struct drm_i915_private *dev_priv = dev->dev_private;
8623
8624 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8625}
8626
8627static void i830_init_clock_gating(struct drm_device *dev)
8628{
8629 struct drm_i915_private *dev_priv = dev->dev_private;
8630
8631 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008632}
8633
Jesse Barnes645c62a2011-05-11 09:49:31 -07008634static void ibx_init_clock_gating(struct drm_device *dev)
8635{
8636 struct drm_i915_private *dev_priv = dev->dev_private;
8637
8638 /*
8639 * On Ibex Peak and Cougar Point, we need to disable clock
8640 * gating for the panel power sequencer or it will fail to
8641 * start up when no ports are active.
8642 */
8643 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8644}
8645
8646static void cpt_init_clock_gating(struct drm_device *dev)
8647{
8648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008649 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008650
8651 /*
8652 * On Ibex Peak and Cougar Point, we need to disable clock
8653 * gating for the panel power sequencer or it will fail to
8654 * start up when no ports are active.
8655 */
8656 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8657 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8658 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008659 /* Without this, mode sets may fail silently on FDI */
8660 for_each_pipe(pipe)
8661 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008662}
8663
Chris Wilsonac668082011-02-09 16:15:32 +00008664static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008665{
8666 struct drm_i915_private *dev_priv = dev->dev_private;
8667
8668 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008669 i915_gem_object_unpin(dev_priv->renderctx);
8670 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008671 dev_priv->renderctx = NULL;
8672 }
8673
8674 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008675 i915_gem_object_unpin(dev_priv->pwrctx);
8676 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008677 dev_priv->pwrctx = NULL;
8678 }
8679}
8680
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008681static void ironlake_disable_rc6(struct drm_device *dev)
8682{
8683 struct drm_i915_private *dev_priv = dev->dev_private;
8684
Chris Wilsonac668082011-02-09 16:15:32 +00008685 if (I915_READ(PWRCTXA)) {
8686 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8687 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8688 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8689 50);
8690
8691 I915_WRITE(PWRCTXA, 0);
8692 POSTING_READ(PWRCTXA);
8693
8694 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8695 POSTING_READ(RSTDBYCTL);
8696 }
8697
Chris Wilson99507302011-02-24 09:42:52 +00008698 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008699}
8700
8701static int ironlake_setup_rc6(struct drm_device *dev)
8702{
8703 struct drm_i915_private *dev_priv = dev->dev_private;
8704
8705 if (dev_priv->renderctx == NULL)
8706 dev_priv->renderctx = intel_alloc_context_page(dev);
8707 if (!dev_priv->renderctx)
8708 return -ENOMEM;
8709
8710 if (dev_priv->pwrctx == NULL)
8711 dev_priv->pwrctx = intel_alloc_context_page(dev);
8712 if (!dev_priv->pwrctx) {
8713 ironlake_teardown_rc6(dev);
8714 return -ENOMEM;
8715 }
8716
8717 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008718}
8719
8720void ironlake_enable_rc6(struct drm_device *dev)
8721{
8722 struct drm_i915_private *dev_priv = dev->dev_private;
8723 int ret;
8724
Chris Wilsonac668082011-02-09 16:15:32 +00008725 /* rc6 disabled by default due to repeated reports of hanging during
8726 * boot and resume.
8727 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008728 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008729 return;
8730
Ben Widawsky2c34b852011-03-19 18:14:26 -07008731 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008732 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008733 if (ret) {
8734 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008735 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008736 }
Chris Wilsonac668082011-02-09 16:15:32 +00008737
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008738 /*
8739 * GPU can automatically power down the render unit if given a page
8740 * to save state.
8741 */
8742 ret = BEGIN_LP_RING(6);
8743 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008744 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008745 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008746 return;
8747 }
Chris Wilsonac668082011-02-09 16:15:32 +00008748
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008749 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8750 OUT_RING(MI_SET_CONTEXT);
8751 OUT_RING(dev_priv->renderctx->gtt_offset |
8752 MI_MM_SPACE_GTT |
8753 MI_SAVE_EXT_STATE_EN |
8754 MI_RESTORE_EXT_STATE_EN |
8755 MI_RESTORE_INHIBIT);
8756 OUT_RING(MI_SUSPEND_FLUSH);
8757 OUT_RING(MI_NOOP);
8758 OUT_RING(MI_FLUSH);
8759 ADVANCE_LP_RING();
8760
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008761 /*
8762 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8763 * does an implicit flush, combined with MI_FLUSH above, it should be
8764 * safe to assume that renderctx is valid
8765 */
8766 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8767 if (ret) {
8768 DRM_ERROR("failed to enable ironlake power power savings\n");
8769 ironlake_teardown_rc6(dev);
8770 mutex_unlock(&dev->struct_mutex);
8771 return;
8772 }
8773
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008774 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8775 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008776 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008777}
8778
Jesse Barnes645c62a2011-05-11 09:49:31 -07008779void intel_init_clock_gating(struct drm_device *dev)
8780{
8781 struct drm_i915_private *dev_priv = dev->dev_private;
8782
8783 dev_priv->display.init_clock_gating(dev);
8784
8785 if (dev_priv->display.init_pch_clock_gating)
8786 dev_priv->display.init_pch_clock_gating(dev);
8787}
Chris Wilsonac668082011-02-09 16:15:32 +00008788
Jesse Barnese70236a2009-09-21 10:42:27 -07008789/* Set up chip specific display functions */
8790static void intel_init_display(struct drm_device *dev)
8791{
8792 struct drm_i915_private *dev_priv = dev->dev_private;
8793
8794 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008795 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008796 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008797 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008798 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008799 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008800 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008801 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008802 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008803 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008804
Adam Jacksonee5382a2010-04-23 11:17:39 -04008805 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008806 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008807 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8808 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8809 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8810 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008811 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8812 dev_priv->display.enable_fbc = g4x_enable_fbc;
8813 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008814 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008815 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8816 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8817 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8818 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008819 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008820 }
8821
8822 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008823 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008824 dev_priv->display.get_display_clock_speed =
8825 i945_get_display_clock_speed;
8826 else if (IS_I915G(dev))
8827 dev_priv->display.get_display_clock_speed =
8828 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008829 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008830 dev_priv->display.get_display_clock_speed =
8831 i9xx_misc_get_display_clock_speed;
8832 else if (IS_I915GM(dev))
8833 dev_priv->display.get_display_clock_speed =
8834 i915gm_get_display_clock_speed;
8835 else if (IS_I865G(dev))
8836 dev_priv->display.get_display_clock_speed =
8837 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008838 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008839 dev_priv->display.get_display_clock_speed =
8840 i855_get_display_clock_speed;
8841 else /* 852, 830 */
8842 dev_priv->display.get_display_clock_speed =
8843 i830_get_display_clock_speed;
8844
8845 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008846 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008847 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8848 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8849
8850 /* IVB configs may use multi-threaded forcewake */
8851 if (IS_IVYBRIDGE(dev)) {
8852 u32 ecobus;
8853
Keith Packardc7dffff2011-12-09 11:33:00 -08008854 /* A small trick here - if the bios hasn't configured MT forcewake,
8855 * and if the device is in RC6, then force_wake_mt_get will not wake
8856 * the device and the ECOBUS read will return zero. Which will be
8857 * (correctly) interpreted by the test below as MT forcewake being
8858 * disabled.
8859 */
Keith Packard8d715f02011-11-18 20:39:01 -08008860 mutex_lock(&dev->struct_mutex);
8861 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08008862 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08008863 __gen6_gt_force_wake_mt_put(dev_priv);
8864 mutex_unlock(&dev->struct_mutex);
8865
8866 if (ecobus & FORCEWAKE_MT_ENABLE) {
8867 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8868 dev_priv->display.force_wake_get =
8869 __gen6_gt_force_wake_mt_get;
8870 dev_priv->display.force_wake_put =
8871 __gen6_gt_force_wake_mt_put;
8872 }
8873 }
8874
Jesse Barnes645c62a2011-05-11 09:49:31 -07008875 if (HAS_PCH_IBX(dev))
8876 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8877 else if (HAS_PCH_CPT(dev))
8878 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8879
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008880 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008881 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8882 dev_priv->display.update_wm = ironlake_update_wm;
8883 else {
8884 DRM_DEBUG_KMS("Failed to get proper latency. "
8885 "Disable CxSR\n");
8886 dev_priv->display.update_wm = NULL;
8887 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008888 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008889 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008890 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008891 } else if (IS_GEN6(dev)) {
8892 if (SNB_READ_WM0_LATENCY()) {
8893 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008894 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08008895 } else {
8896 DRM_DEBUG_KMS("Failed to read display plane latency. "
8897 "Disable CxSR\n");
8898 dev_priv->display.update_wm = NULL;
8899 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008900 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008901 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008902 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008903 } else if (IS_IVYBRIDGE(dev)) {
8904 /* FIXME: detect B0+ stepping and use auto training */
8905 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008906 if (SNB_READ_WM0_LATENCY()) {
8907 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008908 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008909 } else {
8910 DRM_DEBUG_KMS("Failed to read display plane latency. "
8911 "Disable CxSR\n");
8912 dev_priv->display.update_wm = NULL;
8913 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008914 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008915 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008916 } else
8917 dev_priv->display.update_wm = NULL;
8918 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008919 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008920 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008921 dev_priv->fsb_freq,
8922 dev_priv->mem_freq)) {
8923 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008924 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008925 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008926 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008927 dev_priv->fsb_freq, dev_priv->mem_freq);
8928 /* Disable CxSR and never update its watermark again */
8929 pineview_disable_cxsr(dev);
8930 dev_priv->display.update_wm = NULL;
8931 } else
8932 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008933 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008934 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008935 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008936 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008937 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8938 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008939 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008940 if (IS_CRESTLINE(dev))
8941 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8942 else if (IS_BROADWATER(dev))
8943 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8944 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008945 dev_priv->display.update_wm = i9xx_update_wm;
8946 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008947 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8948 } else if (IS_I865G(dev)) {
8949 dev_priv->display.update_wm = i830_update_wm;
8950 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8951 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008952 } else if (IS_I85X(dev)) {
8953 dev_priv->display.update_wm = i9xx_update_wm;
8954 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008955 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008956 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008957 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008958 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008959 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008960 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8961 else
8962 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008963 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008964
8965 /* Default just returns -ENODEV to indicate unsupported */
8966 dev_priv->display.queue_flip = intel_default_queue_flip;
8967
8968 switch (INTEL_INFO(dev)->gen) {
8969 case 2:
8970 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8971 break;
8972
8973 case 3:
8974 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8975 break;
8976
8977 case 4:
8978 case 5:
8979 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8980 break;
8981
8982 case 6:
8983 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8984 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008985 case 7:
8986 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8987 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008988 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008989}
8990
Jesse Barnesb690e962010-07-19 13:53:12 -07008991/*
8992 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8993 * resume, or other times. This quirk makes sure that's the case for
8994 * affected systems.
8995 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008996static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008997{
8998 struct drm_i915_private *dev_priv = dev->dev_private;
8999
9000 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9001 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
9002}
9003
Keith Packard435793d2011-07-12 14:56:22 -07009004/*
9005 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9006 */
9007static void quirk_ssc_force_disable(struct drm_device *dev)
9008{
9009 struct drm_i915_private *dev_priv = dev->dev_private;
9010 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9011}
9012
Jesse Barnesb690e962010-07-19 13:53:12 -07009013struct intel_quirk {
9014 int device;
9015 int subsystem_vendor;
9016 int subsystem_device;
9017 void (*hook)(struct drm_device *dev);
9018};
9019
9020struct intel_quirk intel_quirks[] = {
9021 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
9022 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
9023 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009024 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009025
9026 /* Thinkpad R31 needs pipe A force quirk */
9027 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
9028 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9029 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9030
9031 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
9032 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
9033 /* ThinkPad X40 needs pipe A force quirk */
9034
9035 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9036 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9037
9038 /* 855 & before need to leave pipe A & dpll A up */
9039 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9040 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009041
9042 /* Lenovo U160 cannot use SSC on LVDS */
9043 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009044
9045 /* Sony Vaio Y cannot use SSC on LVDS */
9046 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07009047};
9048
9049static void intel_init_quirks(struct drm_device *dev)
9050{
9051 struct pci_dev *d = dev->pdev;
9052 int i;
9053
9054 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9055 struct intel_quirk *q = &intel_quirks[i];
9056
9057 if (d->device == q->device &&
9058 (d->subsystem_vendor == q->subsystem_vendor ||
9059 q->subsystem_vendor == PCI_ANY_ID) &&
9060 (d->subsystem_device == q->subsystem_device ||
9061 q->subsystem_device == PCI_ANY_ID))
9062 q->hook(dev);
9063 }
9064}
9065
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009066/* Disable the VGA plane that we never use */
9067static void i915_disable_vga(struct drm_device *dev)
9068{
9069 struct drm_i915_private *dev_priv = dev->dev_private;
9070 u8 sr1;
9071 u32 vga_reg;
9072
9073 if (HAS_PCH_SPLIT(dev))
9074 vga_reg = CPU_VGACNTRL;
9075 else
9076 vga_reg = VGACNTRL;
9077
9078 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9079 outb(1, VGA_SR_INDEX);
9080 sr1 = inb(VGA_SR_DATA);
9081 outb(sr1 | 1<<5, VGA_SR_DATA);
9082 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9083 udelay(300);
9084
9085 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9086 POSTING_READ(vga_reg);
9087}
9088
Jesse Barnes79e53942008-11-07 14:24:08 -08009089void intel_modeset_init(struct drm_device *dev)
9090{
Jesse Barnes652c3932009-08-17 13:31:43 -07009091 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009092 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009093
9094 drm_mode_config_init(dev);
9095
9096 dev->mode_config.min_width = 0;
9097 dev->mode_config.min_height = 0;
9098
9099 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9100
Jesse Barnesb690e962010-07-19 13:53:12 -07009101 intel_init_quirks(dev);
9102
Jesse Barnese70236a2009-09-21 10:42:27 -07009103 intel_init_display(dev);
9104
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009105 if (IS_GEN2(dev)) {
9106 dev->mode_config.max_width = 2048;
9107 dev->mode_config.max_height = 2048;
9108 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009109 dev->mode_config.max_width = 4096;
9110 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009111 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009112 dev->mode_config.max_width = 8192;
9113 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009114 }
Chris Wilson35c30472010-12-22 14:07:12 +00009115 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009116
Zhao Yakui28c97732009-10-09 11:39:41 +08009117 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009118 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009119
Dave Airliea3524f12010-06-06 18:59:41 +10009120 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009121 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08009122 ret = intel_plane_init(dev, i);
9123 if (ret)
9124 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009125 }
9126
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009127 /* Just disable it once at startup */
9128 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009129 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009130
Jesse Barnes645c62a2011-05-11 09:49:31 -07009131 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009132
Jesse Barnes7648fa92010-05-20 14:28:11 -07009133 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08009134 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07009135 intel_init_emon(dev);
9136 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08009137
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009138 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009139 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009140 gen6_update_ring_freq(dev_priv);
9141 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009142
Jesse Barnes652c3932009-08-17 13:31:43 -07009143 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9144 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9145 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009146}
9147
9148void intel_modeset_gem_init(struct drm_device *dev)
9149{
9150 if (IS_IRONLAKE_M(dev))
9151 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009152
9153 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009154}
9155
9156void intel_modeset_cleanup(struct drm_device *dev)
9157{
Jesse Barnes652c3932009-08-17 13:31:43 -07009158 struct drm_i915_private *dev_priv = dev->dev_private;
9159 struct drm_crtc *crtc;
9160 struct intel_crtc *intel_crtc;
9161
Keith Packardf87ea762010-10-03 19:36:26 -07009162 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009163 mutex_lock(&dev->struct_mutex);
9164
Jesse Barnes723bfd72010-10-07 16:01:13 -07009165 intel_unregister_dsm_handler();
9166
9167
Jesse Barnes652c3932009-08-17 13:31:43 -07009168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9169 /* Skip inactive CRTCs */
9170 if (!crtc->fb)
9171 continue;
9172
9173 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009174 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009175 }
9176
Chris Wilson973d04f2011-07-08 12:22:37 +01009177 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009178
Jesse Barnesf97108d2010-01-29 11:27:07 -08009179 if (IS_IRONLAKE_M(dev))
9180 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009181 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009182 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009183
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009184 if (IS_IRONLAKE_M(dev))
9185 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009186
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009187 mutex_unlock(&dev->struct_mutex);
9188
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009189 /* Disable the irq before mode object teardown, for the irq might
9190 * enqueue unpin/hotplug work. */
9191 drm_irq_uninstall(dev);
9192 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009193 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009194
Chris Wilson1630fe72011-07-08 12:22:42 +01009195 /* flush any delayed tasks or pending work */
9196 flush_scheduled_work();
9197
Daniel Vetter3dec0092010-08-20 21:40:52 +02009198 /* Shut off idle work before the crtcs get freed. */
9199 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9200 intel_crtc = to_intel_crtc(crtc);
9201 del_timer_sync(&intel_crtc->idle_timer);
9202 }
9203 del_timer_sync(&dev_priv->idle_timer);
9204 cancel_work_sync(&dev_priv->idle_work);
9205
Jesse Barnes79e53942008-11-07 14:24:08 -08009206 drm_mode_config_cleanup(dev);
9207}
9208
Dave Airlie28d52042009-09-21 14:33:58 +10009209/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009210 * Return which encoder is currently attached for connector.
9211 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009212struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009213{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009214 return &intel_attached_encoder(connector)->base;
9215}
Jesse Barnes79e53942008-11-07 14:24:08 -08009216
Chris Wilsondf0e9242010-09-09 16:20:55 +01009217void intel_connector_attach_encoder(struct intel_connector *connector,
9218 struct intel_encoder *encoder)
9219{
9220 connector->encoder = encoder;
9221 drm_mode_connector_attach_encoder(&connector->base,
9222 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009223}
Dave Airlie28d52042009-09-21 14:33:58 +10009224
9225/*
9226 * set vga decode state - true == enable VGA decode
9227 */
9228int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9229{
9230 struct drm_i915_private *dev_priv = dev->dev_private;
9231 u16 gmch_ctrl;
9232
9233 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9234 if (state)
9235 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9236 else
9237 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9238 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9239 return 0;
9240}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009241
9242#ifdef CONFIG_DEBUG_FS
9243#include <linux/seq_file.h>
9244
9245struct intel_display_error_state {
9246 struct intel_cursor_error_state {
9247 u32 control;
9248 u32 position;
9249 u32 base;
9250 u32 size;
9251 } cursor[2];
9252
9253 struct intel_pipe_error_state {
9254 u32 conf;
9255 u32 source;
9256
9257 u32 htotal;
9258 u32 hblank;
9259 u32 hsync;
9260 u32 vtotal;
9261 u32 vblank;
9262 u32 vsync;
9263 } pipe[2];
9264
9265 struct intel_plane_error_state {
9266 u32 control;
9267 u32 stride;
9268 u32 size;
9269 u32 pos;
9270 u32 addr;
9271 u32 surface;
9272 u32 tile_offset;
9273 } plane[2];
9274};
9275
9276struct intel_display_error_state *
9277intel_display_capture_error_state(struct drm_device *dev)
9278{
Akshay Joshi0206e352011-08-16 15:34:10 -04009279 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009280 struct intel_display_error_state *error;
9281 int i;
9282
9283 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9284 if (error == NULL)
9285 return NULL;
9286
9287 for (i = 0; i < 2; i++) {
9288 error->cursor[i].control = I915_READ(CURCNTR(i));
9289 error->cursor[i].position = I915_READ(CURPOS(i));
9290 error->cursor[i].base = I915_READ(CURBASE(i));
9291
9292 error->plane[i].control = I915_READ(DSPCNTR(i));
9293 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9294 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009295 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009296 error->plane[i].addr = I915_READ(DSPADDR(i));
9297 if (INTEL_INFO(dev)->gen >= 4) {
9298 error->plane[i].surface = I915_READ(DSPSURF(i));
9299 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9300 }
9301
9302 error->pipe[i].conf = I915_READ(PIPECONF(i));
9303 error->pipe[i].source = I915_READ(PIPESRC(i));
9304 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9305 error->pipe[i].hblank = I915_READ(HBLANK(i));
9306 error->pipe[i].hsync = I915_READ(HSYNC(i));
9307 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9308 error->pipe[i].vblank = I915_READ(VBLANK(i));
9309 error->pipe[i].vsync = I915_READ(VSYNC(i));
9310 }
9311
9312 return error;
9313}
9314
9315void
9316intel_display_print_error_state(struct seq_file *m,
9317 struct drm_device *dev,
9318 struct intel_display_error_state *error)
9319{
9320 int i;
9321
9322 for (i = 0; i < 2; i++) {
9323 seq_printf(m, "Pipe [%d]:\n", i);
9324 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9325 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9326 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9327 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9328 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9329 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9330 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9331 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9332
9333 seq_printf(m, "Plane [%d]:\n", i);
9334 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9335 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9336 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9337 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9338 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9339 if (INTEL_INFO(dev)->gen >= 4) {
9340 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9341 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9342 }
9343
9344 seq_printf(m, "Cursor [%d]:\n", i);
9345 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9346 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9347 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9348 }
9349}
9350#endif