blob: 1aa76892a830076df97df2102aa0316c8ee961f2 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
48 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
49 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
Chris Wilson78501ea2010-10-27 12:18:21 +0100341static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100342 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343{
Chris Wilson78501ea2010-10-27 12:18:21 +0100344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100345 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800346}
347
Chris Wilson78501ea2010-10-27 12:18:21 +0100348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800349{
Chris Wilson78501ea2010-10-27 12:18:21 +0100350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200352 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353
354 return I915_READ(acthd_reg);
355}
356
Chris Wilson78501ea2010-10-27 12:18:21 +0100357static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200362 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200369 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200370 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100371 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372
Daniel Vetter570ef602010-08-02 17:06:23 +0200373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800384
Daniel Vetter570ef602010-08-02 17:06:23 +0200385 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386
Chris Wilson6fd0d562010-12-05 20:42:33 +0000387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700396 }
397
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200403 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000405 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200418 ret = -EIO;
419 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800420 }
421
Chris Wilson78501ea2010-10-27 12:18:21 +0100422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000425 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000427 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100428 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000460
Chris Wilson86a1ee22012-08-11 15:41:04 +0100461 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100493
494 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Chris Wilson78501ea2010-10-27 12:18:21 +0100504 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100506 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800507
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 if (INTEL_INFO(dev)->gen > 3) {
Daniel Vetter6b26c862012-04-24 14:04:12 +0200509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Jesse Barnesb095cd02011-08-12 15:28:32 -0700510 if (IS_GEN7(dev))
511 I915_WRITE(GFX_MODE_GEN7,
Daniel Vetter6b26c862012-04-24 14:04:12 +0200512 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
513 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800514 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100515
Jesse Barnes8d315282011-10-16 10:23:31 +0200516 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000517 ret = init_pipe_control(ring);
518 if (ret)
519 return ret;
520 }
521
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200522 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700523 /* From the Sandybridge PRM, volume 1 part 3, page 24:
524 * "If this bit is set, STCunit will have LRA as replacement
525 * policy. [...] This bit must be reset. LRA replacement
526 * policy is not supported."
527 */
528 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200529 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700530
531 /* This is not explicitly set for GEN6, so read the register.
532 * see intel_ring_mi_set_context() for why we care.
533 * TODO: consider explicitly setting the bit for GEN5
534 */
535 ring->itlb_before_ctx_switch =
536 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800537 }
538
Daniel Vetter6b26c862012-04-24 14:04:12 +0200539 if (INTEL_INFO(dev)->gen >= 6)
540 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000541
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700542 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700543 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
544
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 return ret;
546}
547
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548static void render_ring_cleanup(struct intel_ring_buffer *ring)
549{
550 if (!ring->private)
551 return;
552
553 cleanup_pipe_control(ring);
554}
555
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000556static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700557update_mboxes(struct intel_ring_buffer *ring,
558 u32 seqno,
559 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000560{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700561 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
562 MI_SEMAPHORE_GLOBAL_GTT |
563 MI_SEMAPHORE_REGISTER |
564 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000565 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700566 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000567}
568
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700569/**
570 * gen6_add_request - Update the semaphore mailbox registers
571 *
572 * @ring - ring that is adding a request
573 * @seqno - return seqno stuck into the ring
574 *
575 * Update the mailbox registers in the *other* rings with the current seqno.
576 * This acts like a signal in the canonical semaphore.
577 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000578static int
579gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700580 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000581{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582 u32 mbox1_reg;
583 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584 int ret;
585
586 ret = intel_ring_begin(ring, 10);
587 if (ret)
588 return ret;
589
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700590 mbox1_reg = ring->signal_mbox[0];
591 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Daniel Vetter53d227f2012-01-25 16:32:49 +0100593 *seqno = i915_gem_next_request_seqno(ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700594
595 update_mboxes(ring, *seqno, mbox1_reg);
596 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
598 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700599 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600 intel_ring_emit(ring, MI_USER_INTERRUPT);
601 intel_ring_advance(ring);
602
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000603 return 0;
604}
605
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700606/**
607 * intel_ring_sync - sync the waiter to the signaller on seqno
608 *
609 * @waiter - ring that is waiting
610 * @signaller - ring which has, or will signal
611 * @seqno - seqno which the waiter will block on
612 */
613static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200614gen6_ring_sync(struct intel_ring_buffer *waiter,
615 struct intel_ring_buffer *signaller,
616 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617{
618 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700619 u32 dw1 = MI_SEMAPHORE_MBOX |
620 MI_SEMAPHORE_COMPARE |
621 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700623 /* Throughout all of the GEM code, seqno passed implies our current
624 * seqno is >= the last seqno executed. However for hardware the
625 * comparison is strictly greater than.
626 */
627 seqno -= 1;
628
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200629 WARN_ON(signaller->semaphore_register[waiter->id] ==
630 MI_SEMAPHORE_SYNC_INVALID);
631
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700632 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 if (ret)
634 return ret;
635
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200636 intel_ring_emit(waiter,
637 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700638 intel_ring_emit(waiter, seqno);
639 intel_ring_emit(waiter, 0);
640 intel_ring_emit(waiter, MI_NOOP);
641 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642
643 return 0;
644}
645
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646#define PIPE_CONTROL_FLUSH(ring__, addr__) \
647do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200648 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
649 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
651 intel_ring_emit(ring__, 0); \
652 intel_ring_emit(ring__, 0); \
653} while (0)
654
655static int
656pc_render_add_request(struct intel_ring_buffer *ring,
657 u32 *result)
658{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100659 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 struct pipe_control *pc = ring->private;
661 u32 scratch_addr = pc->gtt_offset + 128;
662 int ret;
663
664 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
665 * incoherent with writes to memory, i.e. completely fubar,
666 * so we need to use PIPE_NOTIFY instead.
667 *
668 * However, we also need to workaround the qword write
669 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
670 * memory before requesting an interrupt.
671 */
672 ret = intel_ring_begin(ring, 32);
673 if (ret)
674 return ret;
675
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200676 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200677 PIPE_CONTROL_WRITE_FLUSH |
678 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
680 intel_ring_emit(ring, seqno);
681 intel_ring_emit(ring, 0);
682 PIPE_CONTROL_FLUSH(ring, scratch_addr);
683 scratch_addr += 128; /* write to separate cachelines */
684 PIPE_CONTROL_FLUSH(ring, scratch_addr);
685 scratch_addr += 128;
686 PIPE_CONTROL_FLUSH(ring, scratch_addr);
687 scratch_addr += 128;
688 PIPE_CONTROL_FLUSH(ring, scratch_addr);
689 scratch_addr += 128;
690 PIPE_CONTROL_FLUSH(ring, scratch_addr);
691 scratch_addr += 128;
692 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000693
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200694 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200695 PIPE_CONTROL_WRITE_FLUSH |
696 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 PIPE_CONTROL_NOTIFY);
698 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
699 intel_ring_emit(ring, seqno);
700 intel_ring_emit(ring, 0);
701 intel_ring_advance(ring);
702
703 *result = seqno;
704 return 0;
705}
706
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800707static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100708gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100709{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100710 /* Workaround to force correct ordering between irq and seqno writes on
711 * ivb (and maybe also on snb) by reading from a CS register (like
712 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100713 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100714 intel_ring_get_active_head(ring);
715 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
716}
717
718static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100719ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800720{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000721 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
722}
723
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100725pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726{
727 struct pipe_control *pc = ring->private;
728 return pc->cpu_page[0];
729}
730
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000731static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200732gen5_ring_get_irq(struct intel_ring_buffer *ring)
733{
734 struct drm_device *dev = ring->dev;
735 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100736 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200737
738 if (!dev->irq_enabled)
739 return false;
740
Chris Wilson7338aef2012-04-24 21:48:47 +0100741 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200742 if (ring->irq_refcount++ == 0) {
743 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
744 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
745 POSTING_READ(GTIMR);
746 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100747 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200748
749 return true;
750}
751
752static void
753gen5_ring_put_irq(struct intel_ring_buffer *ring)
754{
755 struct drm_device *dev = ring->dev;
756 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100757 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200758
Chris Wilson7338aef2012-04-24 21:48:47 +0100759 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200760 if (--ring->irq_refcount == 0) {
761 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
762 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
763 POSTING_READ(GTIMR);
764 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100765 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200766}
767
768static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200769i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700770{
Chris Wilson78501ea2010-10-27 12:18:21 +0100771 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000772 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100773 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700774
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000775 if (!dev->irq_enabled)
776 return false;
777
Chris Wilson7338aef2012-04-24 21:48:47 +0100778 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200779 if (ring->irq_refcount++ == 0) {
780 dev_priv->irq_mask &= ~ring->irq_enable_mask;
781 I915_WRITE(IMR, dev_priv->irq_mask);
782 POSTING_READ(IMR);
783 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000785
786 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700787}
788
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800789static void
Daniel Vettere3670312012-04-11 22:12:53 +0200790i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700791{
Chris Wilson78501ea2010-10-27 12:18:21 +0100792 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000793 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100794 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700795
Chris Wilson7338aef2012-04-24 21:48:47 +0100796 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200797 if (--ring->irq_refcount == 0) {
798 dev_priv->irq_mask |= ring->irq_enable_mask;
799 I915_WRITE(IMR, dev_priv->irq_mask);
800 POSTING_READ(IMR);
801 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100802 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700803}
804
Chris Wilsonc2798b12012-04-22 21:13:57 +0100805static bool
806i8xx_ring_get_irq(struct intel_ring_buffer *ring)
807{
808 struct drm_device *dev = ring->dev;
809 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100810 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100811
812 if (!dev->irq_enabled)
813 return false;
814
Chris Wilson7338aef2012-04-24 21:48:47 +0100815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100816 if (ring->irq_refcount++ == 0) {
817 dev_priv->irq_mask &= ~ring->irq_enable_mask;
818 I915_WRITE16(IMR, dev_priv->irq_mask);
819 POSTING_READ16(IMR);
820 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100821 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100822
823 return true;
824}
825
826static void
827i8xx_ring_put_irq(struct intel_ring_buffer *ring)
828{
829 struct drm_device *dev = ring->dev;
830 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100831 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100832
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100834 if (--ring->irq_refcount == 0) {
835 dev_priv->irq_mask |= ring->irq_enable_mask;
836 I915_WRITE16(IMR, dev_priv->irq_mask);
837 POSTING_READ16(IMR);
838 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100839 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100840}
841
Chris Wilson78501ea2010-10-27 12:18:21 +0100842void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800843{
Eric Anholt45930102011-05-06 17:12:35 -0700844 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100845 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700846 u32 mmio = 0;
847
848 /* The ring status page addresses are no longer next to the rest of
849 * the ring registers as of gen7.
850 */
851 if (IS_GEN7(dev)) {
852 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100853 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700854 mmio = RENDER_HWS_PGA_GEN7;
855 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100856 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700857 mmio = BLT_HWS_PGA_GEN7;
858 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100859 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700860 mmio = BSD_HWS_PGA_GEN7;
861 break;
862 }
863 } else if (IS_GEN6(ring->dev)) {
864 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
865 } else {
866 mmio = RING_HWS_PGA(ring->mmio_base);
867 }
868
Chris Wilson78501ea2010-10-27 12:18:21 +0100869 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
870 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800871}
872
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000873static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100874bsd_ring_flush(struct intel_ring_buffer *ring,
875 u32 invalidate_domains,
876 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800877{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000878 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000879
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000880 ret = intel_ring_begin(ring, 2);
881 if (ret)
882 return ret;
883
884 intel_ring_emit(ring, MI_FLUSH);
885 intel_ring_emit(ring, MI_NOOP);
886 intel_ring_advance(ring);
887 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800888}
889
Chris Wilson3cce4692010-10-27 16:11:02 +0100890static int
Daniel Vetter8620a3a2012-04-11 22:12:57 +0200891i9xx_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100892 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800893{
894 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100900
Daniel Vetter53d227f2012-01-25 16:32:49 +0100901 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100902
Chris Wilson3cce4692010-10-27 16:11:02 +0100903 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
904 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
905 intel_ring_emit(ring, seqno);
906 intel_ring_emit(ring, MI_USER_INTERRUPT);
907 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800908
Chris Wilson3cce4692010-10-27 16:11:02 +0100909 *result = seqno;
910 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800911}
912
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000913static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700914gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000915{
916 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000917 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100918 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000919
920 if (!dev->irq_enabled)
921 return false;
922
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100923 /* It looks like we need to prevent the gt from suspending while waiting
924 * for an notifiy irq, otherwise irqs seem to get lost on at least the
925 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100926 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100927
Chris Wilson7338aef2012-04-24 21:48:47 +0100928 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000929 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700930 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700931 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
932 GEN6_RENDER_L3_PARITY_ERROR));
933 else
934 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200935 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
936 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
937 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000938 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000940
941 return true;
942}
943
944static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700945gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000946{
947 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000948 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100949 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000950
Chris Wilson7338aef2012-04-24 21:48:47 +0100951 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000952 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700953 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700954 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
955 else
956 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200957 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
959 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000960 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100961 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100962
Daniel Vetter99ffa162012-01-25 14:04:00 +0100963 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000964}
965
Zou Nan haid1b851f2010-05-21 09:08:57 +0800966static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100967i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
968 u32 offset, u32 length,
969 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800970{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100971 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100972
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100973 ret = intel_ring_begin(ring, 2);
974 if (ret)
975 return ret;
976
Chris Wilson78501ea2010-10-27 12:18:21 +0100977 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100978 MI_BATCH_BUFFER_START |
979 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100980 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000981 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100982 intel_ring_advance(ring);
983
Zou Nan haid1b851f2010-05-21 09:08:57 +0800984 return 0;
985}
986
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800987static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200988i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100989 u32 offset, u32 len,
990 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700991{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000992 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700993
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200994 ret = intel_ring_begin(ring, 4);
995 if (ret)
996 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700997
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200998 intel_ring_emit(ring, MI_BATCH_BUFFER);
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100999 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001000 intel_ring_emit(ring, offset + len - 8);
1001 intel_ring_emit(ring, 0);
1002 intel_ring_advance(ring);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001003
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001004 return 0;
1005}
1006
1007static int
1008i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001009 u32 offset, u32 len,
1010 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001011{
1012 int ret;
1013
1014 ret = intel_ring_begin(ring, 2);
1015 if (ret)
1016 return ret;
1017
Chris Wilson65f56872012-04-17 16:38:12 +01001018 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001019 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001020 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001021
Eric Anholt62fdfea2010-05-21 13:26:39 -07001022 return 0;
1023}
1024
Chris Wilson78501ea2010-10-27 12:18:21 +01001025static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001026{
Chris Wilson05394f32010-11-08 19:18:58 +00001027 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001029 obj = ring->status_page.obj;
1030 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001031 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001032
Chris Wilson9da3da62012-06-01 15:20:22 +01001033 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001034 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001035 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001036 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001037}
1038
Chris Wilson78501ea2010-10-27 12:18:21 +01001039static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001040{
Chris Wilson78501ea2010-10-27 12:18:21 +01001041 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001043 int ret;
1044
Eric Anholt62fdfea2010-05-21 13:26:39 -07001045 obj = i915_gem_alloc_object(dev, 4096);
1046 if (obj == NULL) {
1047 DRM_ERROR("Failed to allocate status page\n");
1048 ret = -ENOMEM;
1049 goto err;
1050 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001051
1052 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001053
Chris Wilson86a1ee22012-08-11 15:41:04 +01001054 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001055 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001056 goto err_unref;
1057 }
1058
Chris Wilson05394f32010-11-08 19:18:58 +00001059 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001060 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001061 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001062 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001063 goto err_unpin;
1064 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001065 ring->status_page.obj = obj;
1066 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001067
Chris Wilson78501ea2010-10-27 12:18:21 +01001068 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001069 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1070 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001071
1072 return 0;
1073
1074err_unpin:
1075 i915_gem_object_unpin(obj);
1076err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001077 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001078err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001079 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001080}
1081
Chris Wilson6b8294a2012-11-16 11:43:20 +00001082static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1083{
1084 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1085 u32 addr;
1086
1087 if (!dev_priv->status_page_dmah) {
1088 dev_priv->status_page_dmah =
1089 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1090 if (!dev_priv->status_page_dmah)
1091 return -ENOMEM;
1092 }
1093
1094 addr = dev_priv->status_page_dmah->busaddr;
1095 if (INTEL_INFO(ring->dev)->gen >= 4)
1096 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1097 I915_WRITE(HWS_PGA, addr);
1098
1099 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1100 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1101
1102 return 0;
1103}
1104
Ben Widawskyc43b5632012-04-16 14:07:40 -07001105static int intel_init_ring_buffer(struct drm_device *dev,
1106 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001107{
Chris Wilson05394f32010-11-08 19:18:58 +00001108 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001109 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001110 int ret;
1111
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001112 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001113 INIT_LIST_HEAD(&ring->active_list);
1114 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001115 ring->size = 32 * PAGE_SIZE;
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001116
Chris Wilsonb259f672011-03-29 13:19:09 +01001117 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001118
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001119 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001120 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001121 if (ret)
1122 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001123 } else {
1124 BUG_ON(ring->id != RCS);
1125 ret = init_phys_hws_pga(ring);
1126 if (ret)
1127 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001128 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001129
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001130 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131 if (obj == NULL) {
1132 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001133 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001134 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001135 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001136
Chris Wilson05394f32010-11-08 19:18:58 +00001137 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001138
Chris Wilson86a1ee22012-08-11 15:41:04 +01001139 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001140 if (ret)
1141 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001142
Chris Wilson3eef8912012-06-04 17:05:40 +01001143 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1144 if (ret)
1145 goto err_unpin;
1146
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001147 ring->virtual_start =
1148 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1149 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001150 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001151 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001152 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001153 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001154 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001155
Chris Wilson78501ea2010-10-27 12:18:21 +01001156 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001157 if (ret)
1158 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001159
Chris Wilson55249ba2010-12-22 14:04:47 +00001160 /* Workaround an erratum on the i830 which causes a hang if
1161 * the TAIL pointer points to within the last 2 cachelines
1162 * of the buffer.
1163 */
1164 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001165 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001166 ring->effective_size -= 128;
1167
Chris Wilsonc584fe42010-10-29 18:15:52 +01001168 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001169
1170err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001171 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001172err_unpin:
1173 i915_gem_object_unpin(obj);
1174err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001175 drm_gem_object_unreference(&obj->base);
1176 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001177err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001178 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001179 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001180}
1181
Chris Wilson78501ea2010-10-27 12:18:21 +01001182void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183{
Chris Wilson33626e62010-10-29 16:18:36 +01001184 struct drm_i915_private *dev_priv;
1185 int ret;
1186
Chris Wilson05394f32010-11-08 19:18:58 +00001187 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001188 return;
1189
Chris Wilson33626e62010-10-29 16:18:36 +01001190 /* Disable the ring buffer. The ring must be idle at this point */
1191 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001192 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001193 if (ret)
1194 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1195 ring->name, ret);
1196
Chris Wilson33626e62010-10-29 16:18:36 +01001197 I915_WRITE_CTL(ring, 0);
1198
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001199 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001200
Chris Wilson05394f32010-11-08 19:18:58 +00001201 i915_gem_object_unpin(ring->obj);
1202 drm_gem_object_unreference(&ring->obj->base);
1203 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001204
Zou Nan hai8d192152010-11-02 16:31:01 +08001205 if (ring->cleanup)
1206 ring->cleanup(ring);
1207
Chris Wilson78501ea2010-10-27 12:18:21 +01001208 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209}
1210
Chris Wilson78501ea2010-10-27 12:18:21 +01001211static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001212{
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001213 uint32_t __iomem *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001214 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001215
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001216 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001217 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218 if (ret)
1219 return ret;
1220 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001221
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001222 virt = ring->virtual_start + ring->tail;
1223 rem /= 4;
1224 while (rem--)
1225 iowrite32(MI_NOOP, virt++);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001226
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001227 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001228 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001229
1230 return 0;
1231}
1232
Chris Wilsona71d8d92012-02-15 11:25:36 +00001233static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1234{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001235 int ret;
1236
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001237 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001238 if (!ret)
1239 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001240
1241 return ret;
1242}
1243
1244static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1245{
1246 struct drm_i915_gem_request *request;
1247 u32 seqno = 0;
1248 int ret;
1249
1250 i915_gem_retire_requests_ring(ring);
1251
1252 if (ring->last_retired_head != -1) {
1253 ring->head = ring->last_retired_head;
1254 ring->last_retired_head = -1;
1255 ring->space = ring_space(ring);
1256 if (ring->space >= n)
1257 return 0;
1258 }
1259
1260 list_for_each_entry(request, &ring->request_list, list) {
1261 int space;
1262
1263 if (request->tail == -1)
1264 continue;
1265
1266 space = request->tail - (ring->tail + 8);
1267 if (space < 0)
1268 space += ring->size;
1269 if (space >= n) {
1270 seqno = request->seqno;
1271 break;
1272 }
1273
1274 /* Consume this request in case we need more space than
1275 * is available and so need to prevent a race between
1276 * updating last_retired_head and direct reads of
1277 * I915_RING_HEAD. It also provides a nice sanity check.
1278 */
1279 request->tail = -1;
1280 }
1281
1282 if (seqno == 0)
1283 return -ENOSPC;
1284
1285 ret = intel_ring_wait_seqno(ring, seqno);
1286 if (ret)
1287 return ret;
1288
1289 if (WARN_ON(ring->last_retired_head == -1))
1290 return -ENOSPC;
1291
1292 ring->head = ring->last_retired_head;
1293 ring->last_retired_head = -1;
1294 ring->space = ring_space(ring);
1295 if (WARN_ON(ring->space < n))
1296 return -ENOSPC;
1297
1298 return 0;
1299}
1300
Chris Wilson78501ea2010-10-27 12:18:21 +01001301int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001302{
Chris Wilson78501ea2010-10-27 12:18:21 +01001303 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001304 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001305 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001306 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001307
Chris Wilsona71d8d92012-02-15 11:25:36 +00001308 ret = intel_ring_wait_request(ring, n);
1309 if (ret != -ENOSPC)
1310 return ret;
1311
Chris Wilsondb53a302011-02-03 11:57:46 +00001312 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001313 /* With GEM the hangcheck timer should kick us out of the loop,
1314 * leaving it early runs the risk of corrupting GEM state (due
1315 * to running on almost untested codepaths). But on resume
1316 * timers don't work yet, so prevent a complete hang in that
1317 * case by choosing an insanely large timeout. */
1318 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001319
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001320 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001321 ring->head = I915_READ_HEAD(ring);
1322 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001323 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001324 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325 return 0;
1326 }
1327
1328 if (dev->primary->master) {
1329 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1330 if (master_priv->sarea_priv)
1331 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1332 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001333
Chris Wilsone60a0b12010-10-13 10:09:14 +01001334 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001335
1336 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1337 if (ret)
1338 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001339 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001340 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001341 return -EBUSY;
1342}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001343
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001344int intel_ring_begin(struct intel_ring_buffer *ring,
1345 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001346{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001347 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001348 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001349 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001350
Daniel Vetterde2b9982012-07-04 22:52:50 +02001351 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1352 if (ret)
1353 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001354
Chris Wilson55249ba2010-12-22 14:04:47 +00001355 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001356 ret = intel_wrap_ring_buffer(ring);
1357 if (unlikely(ret))
1358 return ret;
1359 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001360
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001361 if (unlikely(ring->space < n)) {
1362 ret = intel_wait_ring_buffer(ring, n);
1363 if (unlikely(ret))
1364 return ret;
1365 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001366
1367 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001368 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001369}
1370
Chris Wilson78501ea2010-10-27 12:18:21 +01001371void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372{
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001373 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1374
Chris Wilsond97ed332010-08-04 15:18:13 +01001375 ring->tail &= ring->size - 1;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001376 if (dev_priv->stop_rings & intel_ring_flag(ring))
1377 return;
Chris Wilson78501ea2010-10-27 12:18:21 +01001378 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001379}
1380
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001381
Chris Wilson78501ea2010-10-27 12:18:21 +01001382static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001383 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001384{
Akshay Joshi0206e352011-08-16 15:34:10 -04001385 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001386
1387 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001388
Chris Wilson12f55812012-07-05 17:14:01 +01001389 /* Disable notification that the ring is IDLE. The GT
1390 * will then assume that it is busy and bring it out of rc6.
1391 */
1392 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1393 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1394
1395 /* Clear the context id. Here be magic! */
1396 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1397
1398 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001399 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001400 GEN6_BSD_SLEEP_INDICATOR) == 0,
1401 50))
1402 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001403
Chris Wilson12f55812012-07-05 17:14:01 +01001404 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001405 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001406 POSTING_READ(RING_TAIL(ring->mmio_base));
1407
1408 /* Let the ring send IDLE messages to the GT again,
1409 * and so let it sleep to conserve power when idle.
1410 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001411 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001412 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001413}
1414
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001415static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001416 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001417{
Chris Wilson71a77e02011-02-02 12:13:49 +00001418 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001419 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001420
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001421 ret = intel_ring_begin(ring, 4);
1422 if (ret)
1423 return ret;
1424
Chris Wilson71a77e02011-02-02 12:13:49 +00001425 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001426 /*
1427 * Bspec vol 1c.5 - video engine command streamer:
1428 * "If ENABLED, all TLBs will be invalidated once the flush
1429 * operation is complete. This bit is only valid when the
1430 * Post-Sync Operation field is a value of 1h or 3h."
1431 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001432 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001433 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1434 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001435 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001436 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001437 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001438 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001439 intel_ring_advance(ring);
1440 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001441}
1442
1443static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001444hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1445 u32 offset, u32 len,
1446 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001447{
Akshay Joshi0206e352011-08-16 15:34:10 -04001448 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001449
Akshay Joshi0206e352011-08-16 15:34:10 -04001450 ret = intel_ring_begin(ring, 2);
1451 if (ret)
1452 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001453
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001454 intel_ring_emit(ring,
1455 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1456 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1457 /* bit0-7 is the length on GEN6+ */
1458 intel_ring_emit(ring, offset);
1459 intel_ring_advance(ring);
1460
1461 return 0;
1462}
1463
1464static int
1465gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1466 u32 offset, u32 len,
1467 unsigned flags)
1468{
1469 int ret;
1470
1471 ret = intel_ring_begin(ring, 2);
1472 if (ret)
1473 return ret;
1474
1475 intel_ring_emit(ring,
1476 MI_BATCH_BUFFER_START |
1477 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001478 /* bit0-7 is the length on GEN6+ */
1479 intel_ring_emit(ring, offset);
1480 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001481
Akshay Joshi0206e352011-08-16 15:34:10 -04001482 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001483}
1484
Chris Wilson549f7362010-10-19 11:19:32 +01001485/* Blitter support (SandyBridge+) */
1486
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001487static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001488 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001489{
Chris Wilson71a77e02011-02-02 12:13:49 +00001490 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001491 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001492
Daniel Vetter6a233c72011-12-14 13:57:07 +01001493 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001494 if (ret)
1495 return ret;
1496
Chris Wilson71a77e02011-02-02 12:13:49 +00001497 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001498 /*
1499 * Bspec vol 1c.3 - blitter engine command streamer:
1500 * "If ENABLED, all TLBs will be invalidated once the flush
1501 * operation is complete. This bit is only valid when the
1502 * Post-Sync Operation field is a value of 1h or 3h."
1503 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001504 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001505 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001506 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001507 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001508 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001509 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001510 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001511 intel_ring_advance(ring);
1512 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001513}
1514
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001515int intel_init_render_ring_buffer(struct drm_device *dev)
1516{
1517 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001518 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001519
Daniel Vetter59465b52012-04-11 22:12:48 +02001520 ring->name = "render ring";
1521 ring->id = RCS;
1522 ring->mmio_base = RENDER_RING_BASE;
1523
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001524 if (INTEL_INFO(dev)->gen >= 6) {
1525 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001526 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001527 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001528 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001529 ring->irq_get = gen6_ring_get_irq;
1530 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001531 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001532 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001533 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001534 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1535 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1536 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1537 ring->signal_mbox[0] = GEN6_VRSYNC;
1538 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001539 } else if (IS_GEN5(dev)) {
1540 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001541 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001542 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001543 ring->irq_get = gen5_ring_get_irq;
1544 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001545 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001546 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001547 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001548 if (INTEL_INFO(dev)->gen < 4)
1549 ring->flush = gen2_render_ring_flush;
1550 else
1551 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001552 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001553 if (IS_GEN2(dev)) {
1554 ring->irq_get = i8xx_ring_get_irq;
1555 ring->irq_put = i8xx_ring_put_irq;
1556 } else {
1557 ring->irq_get = i9xx_ring_get_irq;
1558 ring->irq_put = i9xx_ring_put_irq;
1559 }
Daniel Vettere3670312012-04-11 22:12:53 +02001560 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001561 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001562 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001563 if (IS_HASWELL(dev))
1564 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1565 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001566 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1567 else if (INTEL_INFO(dev)->gen >= 4)
1568 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1569 else if (IS_I830(dev) || IS_845G(dev))
1570 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1571 else
1572 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001573 ring->init = init_render_ring;
1574 ring->cleanup = render_ring_cleanup;
1575
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001576 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001577}
1578
Chris Wilsone8616b62011-01-20 09:57:11 +00001579int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1580{
1581 drm_i915_private_t *dev_priv = dev->dev_private;
1582 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001583 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001584
Daniel Vetter59465b52012-04-11 22:12:48 +02001585 ring->name = "render ring";
1586 ring->id = RCS;
1587 ring->mmio_base = RENDER_RING_BASE;
1588
Chris Wilsone8616b62011-01-20 09:57:11 +00001589 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001590 /* non-kms not supported on gen6+ */
1591 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001592 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001593
1594 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1595 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1596 * the special gen5 functions. */
1597 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001598 if (INTEL_INFO(dev)->gen < 4)
1599 ring->flush = gen2_render_ring_flush;
1600 else
1601 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001602 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001603 if (IS_GEN2(dev)) {
1604 ring->irq_get = i8xx_ring_get_irq;
1605 ring->irq_put = i8xx_ring_put_irq;
1606 } else {
1607 ring->irq_get = i9xx_ring_get_irq;
1608 ring->irq_put = i9xx_ring_put_irq;
1609 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001610 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001611 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001612 if (INTEL_INFO(dev)->gen >= 4)
1613 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1614 else if (IS_I830(dev) || IS_845G(dev))
1615 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1616 else
1617 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001618 ring->init = init_render_ring;
1619 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001620
1621 ring->dev = dev;
1622 INIT_LIST_HEAD(&ring->active_list);
1623 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001624
1625 ring->size = size;
1626 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001627 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001628 ring->effective_size -= 128;
1629
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001630 ring->virtual_start = ioremap_wc(start, size);
1631 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001632 DRM_ERROR("can not ioremap virtual address for"
1633 " ring buffer\n");
1634 return -ENOMEM;
1635 }
1636
Chris Wilson6b8294a2012-11-16 11:43:20 +00001637 if (!I915_NEED_GFX_HWS(dev)) {
1638 ret = init_phys_hws_pga(ring);
1639 if (ret)
1640 return ret;
1641 }
1642
Chris Wilsone8616b62011-01-20 09:57:11 +00001643 return 0;
1644}
1645
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001646int intel_init_bsd_ring_buffer(struct drm_device *dev)
1647{
1648 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001649 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001650
Daniel Vetter58fa3832012-04-11 22:12:49 +02001651 ring->name = "bsd ring";
1652 ring->id = VCS;
1653
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001654 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001655 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1656 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001657 /* gen6 bsd needs a special wa for tail updates */
1658 if (IS_GEN6(dev))
1659 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001660 ring->flush = gen6_ring_flush;
1661 ring->add_request = gen6_add_request;
1662 ring->get_seqno = gen6_ring_get_seqno;
1663 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1664 ring->irq_get = gen6_ring_get_irq;
1665 ring->irq_put = gen6_ring_put_irq;
1666 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001667 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001668 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1669 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1670 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1671 ring->signal_mbox[0] = GEN6_RVSYNC;
1672 ring->signal_mbox[1] = GEN6_BVSYNC;
1673 } else {
1674 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001675 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001676 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001677 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001678 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001679 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001680 ring->irq_get = gen5_ring_get_irq;
1681 ring->irq_put = gen5_ring_put_irq;
1682 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001683 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001684 ring->irq_get = i9xx_ring_get_irq;
1685 ring->irq_put = i9xx_ring_put_irq;
1686 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001687 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001688 }
1689 ring->init = init_ring_common;
1690
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001691 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001692}
Chris Wilson549f7362010-10-19 11:19:32 +01001693
1694int intel_init_blt_ring_buffer(struct drm_device *dev)
1695{
1696 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001697 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001698
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001699 ring->name = "blitter ring";
1700 ring->id = BCS;
1701
1702 ring->mmio_base = BLT_RING_BASE;
1703 ring->write_tail = ring_write_tail;
1704 ring->flush = blt_ring_flush;
1705 ring->add_request = gen6_add_request;
1706 ring->get_seqno = gen6_ring_get_seqno;
1707 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1708 ring->irq_get = gen6_ring_get_irq;
1709 ring->irq_put = gen6_ring_put_irq;
1710 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001711 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001712 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1713 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1714 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1715 ring->signal_mbox[0] = GEN6_RBSYNC;
1716 ring->signal_mbox[1] = GEN6_VBSYNC;
1717 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001718
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001720}
Chris Wilsona7b97612012-07-20 12:41:08 +01001721
1722int
1723intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1724{
1725 int ret;
1726
1727 if (!ring->gpu_caches_dirty)
1728 return 0;
1729
1730 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1731 if (ret)
1732 return ret;
1733
1734 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1735
1736 ring->gpu_caches_dirty = false;
1737 return 0;
1738}
1739
1740int
1741intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1742{
1743 uint32_t flush_domains;
1744 int ret;
1745
1746 flush_domains = 0;
1747 if (ring->gpu_caches_dirty)
1748 flush_domains = I915_GEM_GPU_DOMAINS;
1749
1750 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1751 if (ret)
1752 return ret;
1753
1754 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1755
1756 ring->gpu_caches_dirty = false;
1757 return 0;
1758}