blob: d8aeee49825bb5a119345152b6911b883c7799be [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen559d6702009-11-03 11:23:50 +020026#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103027extern bool dss_debug;
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#endif
29
30#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
46 ## __VA_ARGS__)
47#else
48#define DSSERR(format, ...) \
49 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
50#endif
51
52#ifdef DSS_SUBSYS_NAME
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
55 ## __VA_ARGS__)
56#else
57#define DSSINFO(format, ...) \
58 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
59#endif
60
61#ifdef DSS_SUBSYS_NAME
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
64 ## __VA_ARGS__)
65#else
66#define DSSWARN(format, ...) \
67 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
68#endif
69
70/* OMAP TRM gives bitfields as start:end, where start is the higher bit
71 number. For example 7:0 */
72#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
73#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
74#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
75#define FLD_MOD(orig, val, start, end) \
76 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
77
Archit Taneja569969d2011-08-22 17:41:57 +053078enum dss_io_pad_mode {
79 DSS_IO_PAD_MODE_RESET,
80 DSS_IO_PAD_MODE_RFBI,
81 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082};
83
Mythri P K7ed024a2011-03-09 16:31:38 +053084enum dss_hdmi_venc_clk_source_select {
85 DSS_VENC_TV_CLK = 0,
86 DSS_HDMI_M_PCLK = 1,
87};
88
Archit Taneja6ff8aa32011-08-25 18:35:58 +053089enum dss_dsi_content_type {
90 DSS_DSI_CONTENT_DCS,
91 DSS_DSI_CONTENT_GENERIC,
92};
93
Archit Tanejad9ac7732012-09-22 12:38:19 +053094enum dss_writeback_channel {
95 DSS_WB_LCD1_MGR = 0,
96 DSS_WB_LCD2_MGR = 1,
97 DSS_WB_TV_MGR = 2,
98 DSS_WB_OVL0 = 3,
99 DSS_WB_OVL1 = 4,
100 DSS_WB_OVL2 = 5,
101 DSS_WB_OVL3 = 6,
102 DSS_WB_LCD3_MGR = 7,
103};
104
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105struct dss_clock_info {
106 /* rates that we get with dividers below */
107 unsigned long fck;
108
109 /* dividers */
110 u16 fck_div;
111};
112
113struct dispc_clock_info {
114 /* rates that we get with dividers below */
115 unsigned long lck;
116 unsigned long pck;
117
118 /* dividers */
119 u16 lck_div;
120 u16 pck_div;
121};
122
123struct dsi_clock_info {
124 /* rates that we get with dividers below */
125 unsigned long fint;
126 unsigned long clkin4ddr;
127 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600128 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
129 * OMAP4: PLLx_CLK1 */
130 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
131 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200132 unsigned long lp_clk;
133
134 /* dividers */
135 u16 regn;
136 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600137 u16 regm_dispc; /* OMAP3: REGM3
138 * OMAP4: REGM4 */
139 u16 regm_dsi; /* OMAP3: REGM4
140 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142};
143
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530144struct reg_field {
145 u16 reg;
146 u8 high;
147 u8 low;
148};
149
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530150struct dss_lcd_mgr_config {
151 enum dss_io_pad_mode io_pad_mode;
152
153 bool stallmode;
154 bool fifohandcheck;
155
156 struct dispc_clock_info clock_info;
157
158 int video_port_width;
159
160 int lcden_sig_polarity;
161};
162
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163struct seq_file;
164struct platform_device;
165
166/* core */
Tomi Valkeinen15216532012-09-06 14:29:31 +0300167const char *dss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200168struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200169struct regulator *dss_get_vdds_dsi(void);
170struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200171int dss_get_ctx_loss_count(struct device *dev);
172int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
173void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200174int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200175int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200176
Tomi Valkeinen52744842012-09-10 13:58:29 +0300177struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
178int dss_add_device(struct omap_dss_device *dssdev);
179void dss_unregister_device(struct omap_dss_device *dssdev);
180void dss_unregister_child_devices(struct device *parent);
181void dss_put_device(struct omap_dss_device *dssdev);
182void dss_copy_device_pdata(struct omap_dss_device *dst,
183 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200184
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200185/* apply */
186void dss_apply_init(void);
187int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
188int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
189void dss_mgr_start_update(struct omap_overlay_manager *mgr);
190int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200191
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200192int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200193void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200194int dss_mgr_set_info(struct omap_overlay_manager *mgr,
195 struct omap_overlay_manager_info *info);
196void dss_mgr_get_info(struct omap_overlay_manager *mgr,
197 struct omap_overlay_manager_info *info);
198int dss_mgr_set_device(struct omap_overlay_manager *mgr,
199 struct omap_dss_device *dssdev);
200int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Archit Taneja97f01b32012-09-26 16:42:39 +0530201int dss_mgr_set_output(struct omap_overlay_manager *mgr,
202 struct omap_dss_output *output);
203int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530204void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530205 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530206void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
207 const struct dss_lcd_mgr_config *config);
Archit Taneja228b2132012-04-27 01:22:28 +0530208const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200209
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200210bool dss_ovl_is_enabled(struct omap_overlay *ovl);
211int dss_ovl_enable(struct omap_overlay *ovl);
212int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200213int dss_ovl_set_info(struct omap_overlay *ovl,
214 struct omap_overlay_info *info);
215void dss_ovl_get_info(struct omap_overlay *ovl,
216 struct omap_overlay_info *info);
217int dss_ovl_set_manager(struct omap_overlay *ovl,
218 struct omap_overlay_manager *mgr);
219int dss_ovl_unset_manager(struct omap_overlay *ovl);
220
Archit Taneja484dc402012-09-07 17:38:00 +0530221/* output */
222void dss_register_output(struct omap_dss_output *out);
223void dss_unregister_output(struct omap_dss_output *out);
Archit Taneja32248272012-09-10 14:34:16 +0530224struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
Archit Taneja484dc402012-09-07 17:38:00 +0530225
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200226/* display */
227int dss_suspend_all_devices(void);
228int dss_resume_all_devices(void);
229void dss_disable_all_devices(void);
230
Tomi Valkeinen47eb6762012-09-07 15:44:30 +0300231int dss_init_device(struct platform_device *pdev,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232 struct omap_dss_device *dssdev);
233void dss_uninit_device(struct platform_device *pdev,
234 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235
236/* manager */
237int dss_init_overlay_managers(struct platform_device *pdev);
238void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200239int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
240 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530241int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
242 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200243int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200244 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530245 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530246 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200247 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200248
Archit Tanejaf476ae92012-06-29 14:37:03 +0530249static inline bool dss_mgr_is_lcd(enum omap_channel id)
250{
251 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
252 id == OMAP_DSS_CHANNEL_LCD3)
253 return true;
254 else
255 return false;
256}
257
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300258int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
259 struct platform_device *pdev);
260void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
261
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262/* overlay */
263void dss_init_overlays(struct platform_device *pdev);
264void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200266int dss_ovl_simple_check(struct omap_overlay *ovl,
267 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530268int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
269 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530270bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
271 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300272int dss_overlay_kobj_init(struct omap_overlay *ovl,
273 struct platform_device *pdev);
274void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275
276/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200277int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000278void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200279
Tomi Valkeinende09e452012-09-21 12:09:54 +0300280int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530281void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300282enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530283const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000284void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530286#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000287void dss_debug_dump_clocks(struct seq_file *s);
288#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289
Archit Taneja889b4fd2012-07-20 17:18:49 +0530290void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200291int dss_sdi_enable(void);
292void dss_sdi_disable(void);
293
Archit Taneja89a35e52011-04-12 13:52:23 +0530294void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530295void dss_select_dsi_clk_source(int dsi_module,
296 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600297void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530298 enum omap_dss_clk_source clk_src);
299enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530300enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530301enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200302
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200303void dss_set_venc_output(enum omap_dss_venc_type type);
304void dss_set_dac_pwrdn_bgz(bool enable);
305
306unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530308int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200309 struct dispc_clock_info *dispc_cinfo);
310
311/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200312int sdi_init_platform_driver(void) __init;
313void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200314
315/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200316#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530317
318struct dentry;
319struct file_operations;
320
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200321int dsi_init_platform_driver(void) __init;
322void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200323
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300324int dsi_runtime_get(struct platform_device *dsidev);
325void dsi_runtime_put(struct platform_device *dsidev);
326
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200328
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530330u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
331
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530332unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
333int dsi_pll_set_clock_div(struct platform_device *dsidev,
334 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530335int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530336 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530338int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
339 bool enable_hsdiv);
340void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530341void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
342void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
343struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200344#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300345static inline int dsi_runtime_get(struct platform_device *dsidev)
346{
347 return 0;
348}
349static inline void dsi_runtime_put(struct platform_device *dsidev)
350{
351}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530352static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
353{
354 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
355 return 0;
356}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530357static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600358{
359 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
360 return 0;
361}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300362static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
363 struct dsi_clock_info *cinfo)
364{
365 WARN("%s: DSI not compiled in\n", __func__);
366 return -ENODEV;
367}
368static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530369 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300370 struct dsi_clock_info *dsi_cinfo,
371 struct dispc_clock_info *dispc_cinfo)
372{
373 WARN("%s: DSI not compiled in\n", __func__);
374 return -ENODEV;
375}
376static inline int dsi_pll_init(struct platform_device *dsidev,
377 bool enable_hsclk, bool enable_hsdiv)
378{
379 WARN("%s: DSI not compiled in\n", __func__);
380 return -ENODEV;
381}
382static inline void dsi_pll_uninit(struct platform_device *dsidev,
383 bool disconnect_lanes)
384{
385}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530386static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300387{
388}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530389static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300390{
391}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530392static inline struct platform_device *dsi_get_dsidev_from_id(int module)
393{
394 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
395 __func__);
396 return NULL;
397}
Jani Nikula368a1482010-05-07 11:58:41 +0200398#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200399
400/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200401int dpi_init_platform_driver(void) __init;
402void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403
404/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200405int dispc_init_platform_driver(void) __init;
406void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408void dispc_irq_handler(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300410int dispc_runtime_get(void);
411void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200412
413void dispc_enable_sidle(void);
414void dispc_disable_sidle(void);
415
416void dispc_lcd_enable_signal_polarity(bool act_high);
417void dispc_lcd_enable_signal(bool enable);
418void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300419void dispc_enable_fifomerge(bool enable);
420void dispc_enable_gamma_table(bool enable);
421void dispc_set_loadmode(enum omap_dss_load_mode mode);
422
Archit Taneja8f366162012-04-16 12:53:44 +0530423bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530424 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300425unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530426void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300427 struct dispc_clock_info *cinfo);
428int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
429 struct dispc_clock_info *cinfo);
430
431
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200432void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200433void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300434 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
435 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530436int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530437 bool replication, const struct omap_video_timings *mgr_timings,
438 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300439int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300440void dispc_ovl_set_channel_out(enum omap_plane plane,
441 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300442
443void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200444u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200445u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300446bool dispc_mgr_go_busy(enum omap_channel channel);
447void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200448bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300449void dispc_mgr_enable(enum omap_channel channel, bool enable);
450bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530451void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
452void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300453void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
Archit Tanejad21f43b2012-06-21 09:45:11 +0530454void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
Archit Tanejac51d9212012-04-16 12:53:43 +0530455void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000456 struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300457unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
458unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530459unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530460void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000461 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300462int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000463 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200464void dispc_mgr_setup(enum omap_channel channel,
465 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200466
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530467u32 dispc_wb_get_framedone_irq(void);
468bool dispc_wb_go_busy(void);
469void dispc_wb_go(void);
470void dispc_wb_enable(bool enable);
471bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530472void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530473int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530474 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530475
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200476/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200477#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200478int venc_init_platform_driver(void) __init;
479void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530480unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200481#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530482static inline unsigned long venc_get_pixel_clock(void)
483{
484 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
485 return 0;
486}
Jani Nikula368a1482010-05-07 11:58:41 +0200487#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530488int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
489void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
490void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
491 struct omap_video_timings *timings);
492int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
493 struct omap_video_timings *timings);
494u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
495int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530496void omapdss_venc_set_type(struct omap_dss_device *dssdev,
497 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530498void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
499 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530500int venc_panel_init(void);
501void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200502
Mythri P Kc3198a52011-03-12 12:04:27 +0530503/* HDMI */
504#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200505int hdmi_init_platform_driver(void) __init;
506void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530507unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530508#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530509static inline unsigned long hdmi_get_pixel_clock(void)
510{
511 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
512 return 0;
513}
Mythri P Kc3198a52011-03-12 12:04:27 +0530514#endif
515int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
516void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530517void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
518 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530519int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
520 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300521int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300522bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530523int hdmi_panel_init(void);
524void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500525#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
526int hdmi_audio_enable(void);
527void hdmi_audio_disable(void);
528int hdmi_audio_start(void);
529void hdmi_audio_stop(void);
530bool hdmi_mode_has_audio(void);
531int hdmi_audio_config(struct omap_dss_audio *audio);
532#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530533
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200534/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200535int rfbi_init_platform_driver(void) __init;
536void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200537
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200538
539#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
540static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
541{
542 int b;
543 for (b = 0; b < 32; ++b) {
544 if (irqstatus & (1 << b))
545 irq_arr[b]++;
546 }
547}
548#endif
549
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200550#endif