blob: ae290506873bb91506d7d739b68fdcdd64025b7b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010023#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020024#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/fpu.h>
26#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000027#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000028#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070029#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040030#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010031#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070032#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070033#include <asm/uaccess.h>
34
Paul Burtone14f1db2015-07-27 12:58:23 -070035/* Hardware capabilities */
36unsigned int elf_hwcap __read_mostly;
37
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010038/*
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +010039 * Get the FPU Implementation/Revision.
40 */
41static inline unsigned long cpu_get_fpu_id(void)
42{
43 unsigned long tmp, fpu_id;
44
45 tmp = read_c0_status();
46 __enable_fpu(FPU_AS_IS);
47 fpu_id = read_32bit_cp1_register(CP1_REVISION);
48 write_c0_status(tmp);
49 return fpu_id;
50}
51
52/*
53 * Check if the CPU has an external FPU.
54 */
55static inline int __cpu_has_fpu(void)
56{
57 return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
58}
59
60static inline unsigned long cpu_get_msa_id(void)
61{
62 unsigned long status, msa_id;
63
64 status = read_c0_status();
65 __enable_fpu(FPU_64BIT);
66 enable_msa();
67 msa_id = read_msa_ir();
68 disable_msa();
69 write_c0_status(status);
70 return msa_id;
71}
72
73/*
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010074 * Determine the FCSR mask for FPU hardware.
75 */
76static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
77{
78 unsigned long sr, mask, fcsr, fcsr0, fcsr1;
79
Maciej W. Rozycki90b712d2015-06-02 17:50:59 +010080 fcsr = c->fpu_csr31;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010081 mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
82
83 sr = read_c0_status();
84 __enable_fpu(FPU_AS_IS);
85
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010086 fcsr0 = fcsr & mask;
87 write_32bit_cp1_register(CP1_STATUS, fcsr0);
88 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
89
90 fcsr1 = fcsr | ~mask;
91 write_32bit_cp1_register(CP1_STATUS, fcsr1);
92 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
93
94 write_32bit_cp1_register(CP1_STATUS, fcsr);
95
96 write_c0_status(sr);
97
98 c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
99}
100
101/*
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000102 * Determine the IEEE 754 NaN encodings and ABS.fmt/NEG.fmt execution modes
103 * supported by FPU hardware.
104 */
105static void cpu_set_fpu_2008(struct cpuinfo_mips *c)
106{
107 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
108 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
109 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
110 unsigned long sr, fir, fcsr, fcsr0, fcsr1;
111
112 sr = read_c0_status();
113 __enable_fpu(FPU_AS_IS);
114
115 fir = read_32bit_cp1_register(CP1_REVISION);
116 if (fir & MIPS_FPIR_HAS2008) {
117 fcsr = read_32bit_cp1_register(CP1_STATUS);
118
119 fcsr0 = fcsr & ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
120 write_32bit_cp1_register(CP1_STATUS, fcsr0);
121 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
122
123 fcsr1 = fcsr | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
124 write_32bit_cp1_register(CP1_STATUS, fcsr1);
125 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
126
127 write_32bit_cp1_register(CP1_STATUS, fcsr);
128
129 if (!(fcsr0 & FPU_CSR_NAN2008))
130 c->options |= MIPS_CPU_NAN_LEGACY;
131 if (fcsr1 & FPU_CSR_NAN2008)
132 c->options |= MIPS_CPU_NAN_2008;
133
134 if ((fcsr0 ^ fcsr1) & FPU_CSR_ABS2008)
135 c->fpu_msk31 &= ~FPU_CSR_ABS2008;
136 else
137 c->fpu_csr31 |= fcsr & FPU_CSR_ABS2008;
138
139 if ((fcsr0 ^ fcsr1) & FPU_CSR_NAN2008)
140 c->fpu_msk31 &= ~FPU_CSR_NAN2008;
141 else
142 c->fpu_csr31 |= fcsr & FPU_CSR_NAN2008;
143 } else {
144 c->options |= MIPS_CPU_NAN_LEGACY;
145 }
146
147 write_c0_status(sr);
148 } else {
149 c->options |= MIPS_CPU_NAN_LEGACY;
150 }
151}
152
153/*
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000154 * IEEE 754 conformance mode to use. Affects the NaN encoding and the
155 * ABS.fmt/NEG.fmt execution mode.
156 */
157static enum { STRICT, LEGACY, STD2008, RELAXED } ieee754 = STRICT;
158
159/*
160 * Set the IEEE 754 NaN encodings and the ABS.fmt/NEG.fmt execution modes
161 * to support by the FPU emulator according to the IEEE 754 conformance
162 * mode selected. Note that "relaxed" straps the emulator so that it
163 * allows 2008-NaN binaries even for legacy processors.
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000164 */
165static void cpu_set_nofpu_2008(struct cpuinfo_mips *c)
166{
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000167 c->options &= ~(MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY);
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000168 c->fpu_csr31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000169 c->fpu_msk31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
170
171 switch (ieee754) {
172 case STRICT:
173 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
174 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
175 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
176 c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
177 } else {
178 c->options |= MIPS_CPU_NAN_LEGACY;
179 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
180 }
181 break;
182 case LEGACY:
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000183 c->options |= MIPS_CPU_NAN_LEGACY;
184 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000185 break;
186 case STD2008:
187 c->options |= MIPS_CPU_NAN_2008;
188 c->fpu_csr31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
189 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
190 break;
191 case RELAXED:
192 c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
193 break;
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000194 }
195}
196
197/*
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000198 * Override the IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode
199 * according to the "ieee754=" parameter.
200 */
201static void cpu_set_nan_2008(struct cpuinfo_mips *c)
202{
203 switch (ieee754) {
204 case STRICT:
205 mips_use_nan_legacy = !!cpu_has_nan_legacy;
206 mips_use_nan_2008 = !!cpu_has_nan_2008;
207 break;
208 case LEGACY:
209 mips_use_nan_legacy = !!cpu_has_nan_legacy;
210 mips_use_nan_2008 = !cpu_has_nan_legacy;
211 break;
212 case STD2008:
213 mips_use_nan_legacy = !cpu_has_nan_2008;
214 mips_use_nan_2008 = !!cpu_has_nan_2008;
215 break;
216 case RELAXED:
217 mips_use_nan_legacy = true;
218 mips_use_nan_2008 = true;
219 break;
220 }
221}
222
223/*
224 * IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode override
225 * settings:
226 *
227 * strict: accept binaries that request a NaN encoding supported by the FPU
228 * legacy: only accept legacy-NaN binaries
229 * 2008: only accept 2008-NaN binaries
230 * relaxed: accept any binaries regardless of whether supported by the FPU
231 */
232static int __init ieee754_setup(char *s)
233{
234 if (!s)
235 return -1;
236 else if (!strcmp(s, "strict"))
237 ieee754 = STRICT;
238 else if (!strcmp(s, "legacy"))
239 ieee754 = LEGACY;
240 else if (!strcmp(s, "2008"))
241 ieee754 = STD2008;
242 else if (!strcmp(s, "relaxed"))
243 ieee754 = RELAXED;
244 else
245 return -1;
246
247 if (!(boot_cpu_data.options & MIPS_CPU_FPU))
248 cpu_set_nofpu_2008(&boot_cpu_data);
249 cpu_set_nan_2008(&boot_cpu_data);
250
251 return 0;
252}
253
254early_param("ieee754", ieee754_setup);
255
256/*
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100257 * Set the FIR feature flags for the FPU emulator.
258 */
259static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
260{
261 u32 value;
262
263 value = 0;
264 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
265 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
266 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
267 value |= MIPS_FPIR_D | MIPS_FPIR_S;
268 if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
269 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
270 value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
Maciej W. Rozycki90d53a92015-11-13 00:47:28 +0000271 if (c->options & MIPS_CPU_NAN_2008)
272 value |= MIPS_FPIR_HAS2008;
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100273 c->fpu_id = value;
274}
275
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100276/* Determined FPU emulator mask to use for the boot CPU with "nofpu". */
277static unsigned int mips_nofpu_msk31;
278
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100279/*
280 * Set options for FPU hardware.
281 */
282static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
283{
284 c->fpu_id = cpu_get_fpu_id();
285 mips_nofpu_msk31 = c->fpu_msk31;
286
287 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
288 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
289 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
290 if (c->fpu_id & MIPS_FPIR_3D)
291 c->ases |= MIPS_ASE_MIPS3D;
292 if (c->fpu_id & MIPS_FPIR_FREP)
293 c->options |= MIPS_CPU_FRE;
294 }
295
296 cpu_set_fpu_fcsr_mask(c);
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000297 cpu_set_fpu_2008(c);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000298 cpu_set_nan_2008(c);
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100299}
300
301/*
302 * Set options for the FPU emulator.
303 */
304static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
305{
306 c->options &= ~MIPS_CPU_FPU;
307 c->fpu_msk31 = mips_nofpu_msk31;
308
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000309 cpu_set_nofpu_2008(c);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000310 cpu_set_nan_2008(c);
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100311 cpu_set_nofpu_id(c);
312}
313
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000314static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700315
316static int __init fpu_disable(char *s)
317{
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100318 cpu_set_nofpu_opts(&boot_cpu_data);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700319 mips_fpu_disabled = 1;
320
321 return 1;
322}
323
324__setup("nofpu", fpu_disable);
325
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000326int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700327
328static int __init dsp_disable(char *s)
329{
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500330 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700331 mips_dsp_disabled = 1;
332
333 return 1;
334}
335
336__setup("nodsp", dsp_disable);
337
Markos Chandras3d528b32014-07-14 12:46:13 +0100338static int mips_htw_disabled;
339
340static int __init htw_disable(char *s)
341{
342 mips_htw_disabled = 1;
343 cpu_data[0].options &= ~MIPS_CPU_HTW;
344 write_c0_pwctl(read_c0_pwctl() &
345 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
346
347 return 1;
348}
349
350__setup("nohtw", htw_disable);
351
Markos Chandras97f4ad22014-08-29 09:37:26 +0100352static int mips_ftlb_disabled;
353static int mips_has_ftlb_configured;
354
Markos Chandras912708c2015-07-09 10:40:51 +0100355static int set_ftlb_enable(struct cpuinfo_mips *c, int enable);
Markos Chandras97f4ad22014-08-29 09:37:26 +0100356
357static int __init ftlb_disable(char *s)
358{
359 unsigned int config4, mmuextdef;
360
361 /*
362 * If the core hasn't done any FTLB configuration, there is nothing
363 * for us to do here.
364 */
365 if (!mips_has_ftlb_configured)
366 return 1;
367
368 /* Disable it in the boot cpu */
Markos Chandras912708c2015-07-09 10:40:51 +0100369 if (set_ftlb_enable(&cpu_data[0], 0)) {
370 pr_warn("Can't turn FTLB off\n");
371 return 1;
372 }
Markos Chandras97f4ad22014-08-29 09:37:26 +0100373
374 back_to_back_c0_hazard();
375
376 config4 = read_c0_config4();
377
378 /* Check that FTLB has been disabled */
379 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
380 /* MMUSIZEEXT == VTLB ON, FTLB OFF */
381 if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
382 /* This should never happen */
383 pr_warn("FTLB could not be disabled!\n");
384 return 1;
385 }
386
387 mips_ftlb_disabled = 1;
388 mips_has_ftlb_configured = 0;
389
390 /*
391 * noftlb is mainly used for debug purposes so print
392 * an informative message instead of using pr_debug()
393 */
394 pr_info("FTLB has been disabled\n");
395
396 /*
397 * Some of these bits are duplicated in the decode_config4.
398 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
399 * once FTLB has been disabled so undo what decode_config4 did.
400 */
401 cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
402 cpu_data[0].tlbsizeftlbsets;
403 cpu_data[0].tlbsizeftlbsets = 0;
404 cpu_data[0].tlbsizeftlbways = 0;
405
406 return 1;
407}
408
409__setup("noftlb", ftlb_disable);
410
411
Marc St-Jean9267a302007-06-14 15:55:31 -0600412static inline void check_errata(void)
413{
414 struct cpuinfo_mips *c = &current_cpu_data;
415
Ralf Baechle69f24d12013-09-17 10:25:47 +0200416 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -0600417 case CPU_34K:
418 /*
419 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb633648c52014-05-23 16:29:44 +0200420 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -0600421 * making use of VPE1 will be responsable for that VPE.
422 */
423 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
424 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
425 break;
426 default:
427 break;
428 }
429}
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431void __init check_bugs32(void)
432{
Marc St-Jean9267a302007-06-14 15:55:31 -0600433 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434}
435
436/*
437 * Probe whether cpu has config register by trying to play with
438 * alternate cache bit and see whether it matters.
439 * It's used by cpu_probe to distinguish between R3000A and R3081.
440 */
441static inline int cpu_has_confreg(void)
442{
443#ifdef CONFIG_CPU_R3000
444 extern unsigned long r3k_cache_size(unsigned long);
445 unsigned long size1, size2;
446 unsigned long cfg = read_c0_conf();
447
448 size1 = r3k_cache_size(ST0_ISC);
449 write_c0_conf(cfg ^ R30XX_CONF_AC);
450 size2 = r3k_cache_size(ST0_ISC);
451 write_c0_conf(cfg);
452 return size1 != size2;
453#else
454 return 0;
455#endif
456}
457
Robert Millanc094c992011-04-18 11:37:55 -0700458static inline void set_elf_platform(int cpu, const char *plat)
459{
460 if (cpu == 0)
461 __elf_platform = plat;
462}
463
Guenter Roeck91dfc422010-02-02 08:52:20 -0800464static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
465{
466#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800467 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800468 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800469 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800470#endif
471}
472
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000473static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000474{
475 switch (isa) {
476 case MIPS_CPU_ISA_M64R2:
477 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
478 case MIPS_CPU_ISA_M64R1:
479 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
480 case MIPS_CPU_ISA_V:
481 c->isa_level |= MIPS_CPU_ISA_V;
482 case MIPS_CPU_ISA_IV:
483 c->isa_level |= MIPS_CPU_ISA_IV;
484 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200485 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000486 break;
487
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000488 /* R6 incompatible with everything else */
489 case MIPS_CPU_ISA_M64R6:
490 c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
491 case MIPS_CPU_ISA_M32R6:
492 c->isa_level |= MIPS_CPU_ISA_M32R6;
493 /* Break here so we don't add incompatible ISAs */
494 break;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000495 case MIPS_CPU_ISA_M32R2:
496 c->isa_level |= MIPS_CPU_ISA_M32R2;
497 case MIPS_CPU_ISA_M32R1:
498 c->isa_level |= MIPS_CPU_ISA_M32R1;
499 case MIPS_CPU_ISA_II:
500 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000501 break;
502 }
503}
504
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000505static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100506 "Unsupported ISA type, c0.config0: %d.";
507
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000508static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
509{
510
511 unsigned int probability = c->tlbsize / c->tlbsizevtlb;
512
513 /*
514 * 0 = All TLBWR instructions go to FTLB
515 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
516 * FTLB and 1 goes to the VTLB.
517 * 2 = 7:1: As above with 7:1 ratio.
518 * 3 = 3:1: As above with 3:1 ratio.
519 *
520 * Use the linear midpoint as the probability threshold.
521 */
522 if (probability >= 12)
523 return 1;
524 else if (probability >= 6)
525 return 2;
526 else
527 /*
528 * So FTLB is less than 4 times bigger than VTLB.
529 * A 3:1 ratio can still be useful though.
530 */
531 return 3;
532}
533
Markos Chandras912708c2015-07-09 10:40:51 +0100534static int set_ftlb_enable(struct cpuinfo_mips *c, int enable)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000535{
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100536 unsigned int config;
James Hogand83b0e82014-01-22 16:19:40 +0000537
538 /* It's implementation dependent how the FTLB can be enabled */
539 switch (c->cputype) {
540 case CPU_PROAPTIV:
541 case CPU_P5600:
Paul Burton1091bfa2016-02-03 03:26:38 +0000542 case CPU_P6600:
James Hogand83b0e82014-01-22 16:19:40 +0000543 /* proAptiv & related cores use Config6 to enable the FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100544 config = read_c0_config6();
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000545 /* Clear the old probability value */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100546 config &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000547 if (enable)
548 /* Enable FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100549 write_c0_config6(config |
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000550 (calculate_ftlb_probability(c)
551 << MIPS_CONF6_FTLBP_SHIFT)
552 | MIPS_CONF6_FTLBEN);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000553 else
554 /* Disable FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100555 write_c0_config6(config & ~MIPS_CONF6_FTLBEN);
556 break;
557 case CPU_I6400:
Paul Burton72c70f02016-08-19 18:18:26 +0100558 /* There's no way to disable the FTLB */
559 return !enable;
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800560 case CPU_LOONGSON3:
Huacai Chen06e48142016-03-03 09:45:11 +0800561 /* Flush ITLB, DTLB, VTLB and FTLB */
562 write_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB |
563 LOONGSON_DIAG_VTLB | LOONGSON_DIAG_FTLB);
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800564 /* Loongson-3 cores use Config6 to enable the FTLB */
565 config = read_c0_config6();
566 if (enable)
567 /* Enable FTLB */
568 write_c0_config6(config & ~MIPS_CONF6_FTLBDIS);
569 else
570 /* Disable FTLB */
571 write_c0_config6(config | MIPS_CONF6_FTLBDIS);
572 break;
Markos Chandras912708c2015-07-09 10:40:51 +0100573 default:
574 return 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000575 }
Markos Chandras912708c2015-07-09 10:40:51 +0100576
577 return 0;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000578}
579
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100580static inline unsigned int decode_config0(struct cpuinfo_mips *c)
581{
582 unsigned int config0;
James Hogan2f6f3132015-09-17 17:49:20 +0100583 int isa, mt;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100584
585 config0 = read_c0_config();
586
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000587 /*
588 * Look for Standard TLB or Dual VTLB and FTLB
589 */
James Hogan2f6f3132015-09-17 17:49:20 +0100590 mt = config0 & MIPS_CONF_MT;
591 if (mt == MIPS_CONF_MT_TLB)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100592 c->options |= MIPS_CPU_TLB;
James Hogan2f6f3132015-09-17 17:49:20 +0100593 else if (mt == MIPS_CONF_MT_FTLB)
594 c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000595
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100596 isa = (config0 & MIPS_CONF_AT) >> 13;
597 switch (isa) {
598 case 0:
599 switch ((config0 & MIPS_CONF_AR) >> 10) {
600 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000601 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100602 break;
603 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000604 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100605 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000606 case 2:
607 set_isa(c, MIPS_CPU_ISA_M32R6);
608 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100609 default:
610 goto unknown;
611 }
612 break;
613 case 2:
614 switch ((config0 & MIPS_CONF_AR) >> 10) {
615 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000616 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100617 break;
618 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000619 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100620 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000621 case 2:
622 set_isa(c, MIPS_CPU_ISA_M64R6);
623 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100624 default:
625 goto unknown;
626 }
627 break;
628 default:
629 goto unknown;
630 }
631
632 return config0 & MIPS_CONF_M;
633
634unknown:
635 panic(unknown_isa, config0);
636}
637
638static inline unsigned int decode_config1(struct cpuinfo_mips *c)
639{
640 unsigned int config1;
641
642 config1 = read_c0_config1();
643
644 if (config1 & MIPS_CONF1_MD)
645 c->ases |= MIPS_ASE_MDMX;
James Hogan30228c42016-05-11 13:50:53 +0100646 if (config1 & MIPS_CONF1_PC)
647 c->options |= MIPS_CPU_PERF;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100648 if (config1 & MIPS_CONF1_WR)
649 c->options |= MIPS_CPU_WATCH;
650 if (config1 & MIPS_CONF1_CA)
651 c->ases |= MIPS_ASE_MIPS16;
652 if (config1 & MIPS_CONF1_EP)
653 c->options |= MIPS_CPU_EJTAG;
654 if (config1 & MIPS_CONF1_FP) {
655 c->options |= MIPS_CPU_FPU;
656 c->options |= MIPS_CPU_32FPR;
657 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000658 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100659 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000660 c->tlbsizevtlb = c->tlbsize;
661 c->tlbsizeftlbsets = 0;
662 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100663
664 return config1 & MIPS_CONF_M;
665}
666
667static inline unsigned int decode_config2(struct cpuinfo_mips *c)
668{
669 unsigned int config2;
670
671 config2 = read_c0_config2();
672
673 if (config2 & MIPS_CONF2_SL)
674 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
675
676 return config2 & MIPS_CONF_M;
677}
678
679static inline unsigned int decode_config3(struct cpuinfo_mips *c)
680{
681 unsigned int config3;
682
683 config3 = read_c0_config3();
684
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500685 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100686 c->ases |= MIPS_ASE_SMARTMIPS;
James Hoganf18bdfa2016-05-11 13:50:52 +0100687 c->options |= MIPS_CPU_RIXI | MIPS_CPU_CTXTC;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500688 }
689 if (config3 & MIPS_CONF3_RXI)
690 c->options |= MIPS_CPU_RIXI;
James Hoganf18bdfa2016-05-11 13:50:52 +0100691 if (config3 & MIPS_CONF3_CTXTC)
692 c->options |= MIPS_CPU_CTXTC;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100693 if (config3 & MIPS_CONF3_DSP)
694 c->ases |= MIPS_ASE_DSP;
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100695 if (config3 & MIPS_CONF3_DSP2P) {
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500696 c->ases |= MIPS_ASE_DSP2P;
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100697 if (cpu_has_mips_r6)
698 c->ases |= MIPS_ASE_DSP3;
699 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100700 if (config3 & MIPS_CONF3_VINT)
701 c->options |= MIPS_CPU_VINT;
702 if (config3 & MIPS_CONF3_VEIC)
703 c->options |= MIPS_CPU_VEIC;
James Hogan12822572016-04-19 09:24:59 +0100704 if (config3 & MIPS_CONF3_LPA)
705 c->options |= MIPS_CPU_LPA;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100706 if (config3 & MIPS_CONF3_MT)
707 c->ases |= MIPS_ASE_MIPSMT;
708 if (config3 & MIPS_CONF3_ULRI)
709 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000710 if (config3 & MIPS_CONF3_ISA)
711 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100712 if (config3 & MIPS_CONF3_VZ)
713 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000714 if (config3 & MIPS_CONF3_SC)
715 c->options |= MIPS_CPU_SEGMENTS;
James Hogane06a1542016-05-11 13:50:51 +0100716 if (config3 & MIPS_CONF3_BI)
717 c->options |= MIPS_CPU_BADINSTR;
718 if (config3 & MIPS_CONF3_BP)
719 c->options |= MIPS_CPU_BADINSTRP;
Paul Burtona5e9a692014-01-27 15:23:10 +0000720 if (config3 & MIPS_CONF3_MSA)
721 c->ases |= MIPS_ASE_MSA;
Paul Burtoncab25bc2015-09-22 12:03:37 -0700722 if (config3 & MIPS_CONF3_PW) {
Markos Chandrased4cbc82015-01-26 13:04:33 +0000723 c->htw_seq = 0;
Markos Chandras3d528b32014-07-14 12:46:13 +0100724 c->options |= MIPS_CPU_HTW;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000725 }
James Hogan9b3274b2015-02-02 11:45:08 +0000726 if (config3 & MIPS_CONF3_CDMM)
727 c->options |= MIPS_CPU_CDMM;
James Hoganaaa7be42015-07-15 16:17:44 +0100728 if (config3 & MIPS_CONF3_SP)
729 c->options |= MIPS_CPU_SP;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100730
731 return config3 & MIPS_CONF_M;
732}
733
734static inline unsigned int decode_config4(struct cpuinfo_mips *c)
735{
736 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000737 unsigned int newcf4;
738 unsigned int mmuextdef;
739 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Paul Burton2db003a2016-05-06 14:36:24 +0100740 unsigned long asid_mask;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100741
742 config4 = read_c0_config4();
743
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000744 if (cpu_has_tlb) {
745 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
746 c->options |= MIPS_CPU_TLBINV;
James Hogan43d104d2015-09-17 17:49:21 +0100747
Markos Chandrase87569c2015-07-09 10:40:52 +0100748 /*
James Hogan43d104d2015-09-17 17:49:21 +0100749 * R6 has dropped the MMUExtDef field from config4.
750 * On R6 the fields always describe the FTLB, and only if it is
751 * present according to Config.MT.
Markos Chandrase87569c2015-07-09 10:40:52 +0100752 */
James Hogan43d104d2015-09-17 17:49:21 +0100753 if (!cpu_has_mips_r6)
754 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
755 else if (cpu_has_ftlb)
Markos Chandrase87569c2015-07-09 10:40:52 +0100756 mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
757 else
James Hogan43d104d2015-09-17 17:49:21 +0100758 mmuextdef = 0;
Markos Chandrase87569c2015-07-09 10:40:52 +0100759
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000760 switch (mmuextdef) {
761 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
762 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
763 c->tlbsizevtlb = c->tlbsize;
764 break;
765 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
766 c->tlbsizevtlb +=
767 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
768 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
769 c->tlbsize = c->tlbsizevtlb;
770 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
771 /* fall through */
772 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
Markos Chandras97f4ad22014-08-29 09:37:26 +0100773 if (mips_ftlb_disabled)
774 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000775 newcf4 = (config4 & ~ftlb_page) |
776 (page_size_ftlb(mmuextdef) <<
777 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
778 write_c0_config4(newcf4);
779 back_to_back_c0_hazard();
780 config4 = read_c0_config4();
781 if (config4 != newcf4) {
782 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
783 PAGE_SIZE, config4);
784 /* Switch FTLB off */
785 set_ftlb_enable(c, 0);
786 break;
787 }
788 c->tlbsizeftlbsets = 1 <<
789 ((config4 & MIPS_CONF4_FTLBSETS) >>
790 MIPS_CONF4_FTLBSETS_SHIFT);
791 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
792 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
793 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
Markos Chandras97f4ad22014-08-29 09:37:26 +0100794 mips_has_ftlb_configured = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000795 break;
796 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000797 }
798
James Hogan9e575f72016-05-11 15:50:27 +0100799 c->kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
800 >> MIPS_CONF4_KSCREXIST_SHIFT;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100801
Paul Burton2db003a2016-05-06 14:36:24 +0100802 asid_mask = MIPS_ENTRYHI_ASID;
803 if (config4 & MIPS_CONF4_AE)
804 asid_mask |= MIPS_ENTRYHI_ASIDX;
805 set_cpu_asid_mask(c, asid_mask);
806
807 /*
808 * Warn if the computed ASID mask doesn't match the mask the kernel
809 * is built for. This may indicate either a serious problem or an
810 * easy optimisation opportunity, but either way should be addressed.
811 */
812 WARN_ON(asid_mask != cpu_asid_mask(c));
813
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100814 return config4 & MIPS_CONF_M;
815}
816
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200817static inline unsigned int decode_config5(struct cpuinfo_mips *c)
818{
819 unsigned int config5;
820
821 config5 = read_c0_config5();
Paul Burtond175ed22014-09-11 08:30:19 +0100822 config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200823 write_c0_config5(config5);
824
Markos Chandras49016742014-01-09 16:04:51 +0000825 if (config5 & MIPS_CONF5_EVA)
826 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100827 if (config5 & MIPS_CONF5_MRP)
828 c->options |= MIPS_CPU_MAAR;
Markos Chandras5aed9da2014-12-02 09:46:19 +0000829 if (config5 & MIPS_CONF5_LLB)
830 c->options |= MIPS_CPU_RW_LLB;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600831 if (config5 & MIPS_CONF5_MVH)
James Hogan0f2d9882016-05-18 00:08:49 +0100832 c->options |= MIPS_CPU_MVH;
Paul Burtonf270d882016-02-03 03:15:21 +0000833 if (cpu_has_mips_r6 && (config5 & MIPS_CONF5_VP))
834 c->options |= MIPS_CPU_VP;
Markos Chandras49016742014-01-09 16:04:51 +0000835
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200836 return config5 & MIPS_CONF_M;
837}
838
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000839static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100840{
841 int ok;
842
843 /* MIPS32 or MIPS64 compliant CPU. */
844 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
845 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
846
847 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
848
Markos Chandras97f4ad22014-08-29 09:37:26 +0100849 /* Enable FTLB if present and not disabled */
850 set_ftlb_enable(c, !mips_ftlb_disabled);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000851
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100852 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100853 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100854 if (ok)
855 ok = decode_config1(c);
856 if (ok)
857 ok = decode_config2(c);
858 if (ok)
859 ok = decode_config3(c);
860 if (ok)
861 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200862 if (ok)
863 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100864
James Hogan37fb60f2016-05-11 13:50:50 +0100865 /* Probe the EBase.WG bit */
866 if (cpu_has_mips_r2_r6) {
867 u64 ebase;
868 unsigned int status;
869
870 /* {read,write}_c0_ebase_64() may be UNDEFINED prior to r6 */
871 ebase = cpu_has_mips64r6 ? read_c0_ebase_64()
872 : (s32)read_c0_ebase();
873 if (ebase & MIPS_EBASE_WG) {
874 /* WG bit already set, we can avoid the clumsy probe */
875 c->options |= MIPS_CPU_EBASE_WG;
876 } else {
877 /* Its UNDEFINED to change EBase while BEV=0 */
878 status = read_c0_status();
879 write_c0_status(status | ST0_BEV);
880 irq_enable_hazard();
881 /*
882 * On pre-r6 cores, this may well clobber the upper bits
883 * of EBase. This is hard to avoid without potentially
884 * hitting UNDEFINED dm*c0 behaviour if EBase is 32-bit.
885 */
886 if (cpu_has_mips64r6)
887 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
888 else
889 write_c0_ebase(ebase | MIPS_EBASE_WG);
890 back_to_back_c0_hazard();
891 /* Restore BEV */
892 write_c0_status(status);
893 if (read_c0_ebase() & MIPS_EBASE_WG) {
894 c->options |= MIPS_CPU_EBASE_WG;
895 write_c0_ebase(ebase);
896 }
897 }
898 }
899
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100900 mips_probe_watch_registers(c);
901
Paul Burton0ee958e2014-01-15 10:31:53 +0000902#ifndef CONFIG_MIPS_CPS
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000903 if (cpu_has_mips_r2_r6) {
David Daney45b585c2014-05-28 23:52:10 +0200904 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000905 if (cpu_has_mipsmt)
906 c->core >>= fls(core_nvpes()) - 1;
907 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000908#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100909}
910
James Hogan6ad816e2016-05-11 15:50:30 +0100911/*
912 * Probe for certain guest capabilities by writing config bits and reading back.
913 * Finally write back the original value.
914 */
915#define probe_gc0_config(name, maxconf, bits) \
916do { \
917 unsigned int tmp; \
918 tmp = read_gc0_##name(); \
919 write_gc0_##name(tmp | (bits)); \
920 back_to_back_c0_hazard(); \
921 maxconf = read_gc0_##name(); \
922 write_gc0_##name(tmp); \
923} while (0)
924
925/*
926 * Probe for dynamic guest capabilities by changing certain config bits and
927 * reading back to see if they change. Finally write back the original value.
928 */
929#define probe_gc0_config_dyn(name, maxconf, dynconf, bits) \
930do { \
931 maxconf = read_gc0_##name(); \
932 write_gc0_##name(maxconf ^ (bits)); \
933 back_to_back_c0_hazard(); \
934 dynconf = maxconf ^ read_gc0_##name(); \
935 write_gc0_##name(maxconf); \
936 maxconf |= dynconf; \
937} while (0)
938
939static inline unsigned int decode_guest_config0(struct cpuinfo_mips *c)
940{
941 unsigned int config0;
942
943 probe_gc0_config(config, config0, MIPS_CONF_M);
944
945 if (config0 & MIPS_CONF_M)
946 c->guest.conf |= BIT(1);
947 return config0 & MIPS_CONF_M;
948}
949
950static inline unsigned int decode_guest_config1(struct cpuinfo_mips *c)
951{
952 unsigned int config1, config1_dyn;
953
954 probe_gc0_config_dyn(config1, config1, config1_dyn,
955 MIPS_CONF_M | MIPS_CONF1_PC | MIPS_CONF1_WR |
956 MIPS_CONF1_FP);
957
958 if (config1 & MIPS_CONF1_FP)
959 c->guest.options |= MIPS_CPU_FPU;
960 if (config1_dyn & MIPS_CONF1_FP)
961 c->guest.options_dyn |= MIPS_CPU_FPU;
962
963 if (config1 & MIPS_CONF1_WR)
964 c->guest.options |= MIPS_CPU_WATCH;
965 if (config1_dyn & MIPS_CONF1_WR)
966 c->guest.options_dyn |= MIPS_CPU_WATCH;
967
968 if (config1 & MIPS_CONF1_PC)
969 c->guest.options |= MIPS_CPU_PERF;
970 if (config1_dyn & MIPS_CONF1_PC)
971 c->guest.options_dyn |= MIPS_CPU_PERF;
972
973 if (config1 & MIPS_CONF_M)
974 c->guest.conf |= BIT(2);
975 return config1 & MIPS_CONF_M;
976}
977
978static inline unsigned int decode_guest_config2(struct cpuinfo_mips *c)
979{
980 unsigned int config2;
981
982 probe_gc0_config(config2, config2, MIPS_CONF_M);
983
984 if (config2 & MIPS_CONF_M)
985 c->guest.conf |= BIT(3);
986 return config2 & MIPS_CONF_M;
987}
988
989static inline unsigned int decode_guest_config3(struct cpuinfo_mips *c)
990{
991 unsigned int config3, config3_dyn;
992
993 probe_gc0_config_dyn(config3, config3, config3_dyn,
994 MIPS_CONF_M | MIPS_CONF3_MSA | MIPS_CONF3_CTXTC);
995
996 if (config3 & MIPS_CONF3_CTXTC)
997 c->guest.options |= MIPS_CPU_CTXTC;
998 if (config3_dyn & MIPS_CONF3_CTXTC)
999 c->guest.options_dyn |= MIPS_CPU_CTXTC;
1000
1001 if (config3 & MIPS_CONF3_PW)
1002 c->guest.options |= MIPS_CPU_HTW;
1003
1004 if (config3 & MIPS_CONF3_SC)
1005 c->guest.options |= MIPS_CPU_SEGMENTS;
1006
1007 if (config3 & MIPS_CONF3_BI)
1008 c->guest.options |= MIPS_CPU_BADINSTR;
1009 if (config3 & MIPS_CONF3_BP)
1010 c->guest.options |= MIPS_CPU_BADINSTRP;
1011
1012 if (config3 & MIPS_CONF3_MSA)
1013 c->guest.ases |= MIPS_ASE_MSA;
1014 if (config3_dyn & MIPS_CONF3_MSA)
1015 c->guest.ases_dyn |= MIPS_ASE_MSA;
1016
1017 if (config3 & MIPS_CONF_M)
1018 c->guest.conf |= BIT(4);
1019 return config3 & MIPS_CONF_M;
1020}
1021
1022static inline unsigned int decode_guest_config4(struct cpuinfo_mips *c)
1023{
1024 unsigned int config4;
1025
1026 probe_gc0_config(config4, config4,
1027 MIPS_CONF_M | MIPS_CONF4_KSCREXIST);
1028
1029 c->guest.kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
1030 >> MIPS_CONF4_KSCREXIST_SHIFT;
1031
1032 if (config4 & MIPS_CONF_M)
1033 c->guest.conf |= BIT(5);
1034 return config4 & MIPS_CONF_M;
1035}
1036
1037static inline unsigned int decode_guest_config5(struct cpuinfo_mips *c)
1038{
1039 unsigned int config5, config5_dyn;
1040
1041 probe_gc0_config_dyn(config5, config5, config5_dyn,
1042 MIPS_CONF_M | MIPS_CONF5_MRP);
1043
1044 if (config5 & MIPS_CONF5_MRP)
1045 c->guest.options |= MIPS_CPU_MAAR;
1046 if (config5_dyn & MIPS_CONF5_MRP)
1047 c->guest.options_dyn |= MIPS_CPU_MAAR;
1048
1049 if (config5 & MIPS_CONF5_LLB)
1050 c->guest.options |= MIPS_CPU_RW_LLB;
1051
1052 if (config5 & MIPS_CONF_M)
1053 c->guest.conf |= BIT(6);
1054 return config5 & MIPS_CONF_M;
1055}
1056
1057static inline void decode_guest_configs(struct cpuinfo_mips *c)
1058{
1059 unsigned int ok;
1060
1061 ok = decode_guest_config0(c);
1062 if (ok)
1063 ok = decode_guest_config1(c);
1064 if (ok)
1065 ok = decode_guest_config2(c);
1066 if (ok)
1067 ok = decode_guest_config3(c);
1068 if (ok)
1069 ok = decode_guest_config4(c);
1070 if (ok)
1071 decode_guest_config5(c);
1072}
1073
1074static inline void cpu_probe_guestctl0(struct cpuinfo_mips *c)
1075{
1076 unsigned int guestctl0, temp;
1077
1078 guestctl0 = read_c0_guestctl0();
1079
1080 if (guestctl0 & MIPS_GCTL0_G0E)
1081 c->options |= MIPS_CPU_GUESTCTL0EXT;
1082 if (guestctl0 & MIPS_GCTL0_G1)
1083 c->options |= MIPS_CPU_GUESTCTL1;
1084 if (guestctl0 & MIPS_GCTL0_G2)
1085 c->options |= MIPS_CPU_GUESTCTL2;
1086 if (!(guestctl0 & MIPS_GCTL0_RAD)) {
1087 c->options |= MIPS_CPU_GUESTID;
1088
1089 /*
1090 * Probe for Direct Root to Guest (DRG). Set GuestCtl1.RID = 0
1091 * first, otherwise all data accesses will be fully virtualised
1092 * as if they were performed by guest mode.
1093 */
1094 write_c0_guestctl1(0);
1095 tlbw_use_hazard();
1096
1097 write_c0_guestctl0(guestctl0 | MIPS_GCTL0_DRG);
1098 back_to_back_c0_hazard();
1099 temp = read_c0_guestctl0();
1100
1101 if (temp & MIPS_GCTL0_DRG) {
1102 write_c0_guestctl0(guestctl0);
1103 c->options |= MIPS_CPU_DRG;
1104 }
1105 }
1106}
1107
1108static inline void cpu_probe_guestctl1(struct cpuinfo_mips *c)
1109{
1110 if (cpu_has_guestid) {
1111 /* determine the number of bits of GuestID available */
1112 write_c0_guestctl1(MIPS_GCTL1_ID);
1113 back_to_back_c0_hazard();
1114 c->guestid_mask = (read_c0_guestctl1() & MIPS_GCTL1_ID)
1115 >> MIPS_GCTL1_ID_SHIFT;
1116 write_c0_guestctl1(0);
1117 }
1118}
1119
1120static inline void cpu_probe_gtoffset(struct cpuinfo_mips *c)
1121{
1122 /* determine the number of bits of GTOffset available */
1123 write_c0_gtoffset(0xffffffff);
1124 back_to_back_c0_hazard();
1125 c->gtoffset_mask = read_c0_gtoffset();
1126 write_c0_gtoffset(0);
1127}
1128
1129static inline void cpu_probe_vz(struct cpuinfo_mips *c)
1130{
1131 cpu_probe_guestctl0(c);
1132 if (cpu_has_guestctl1)
1133 cpu_probe_guestctl1(c);
1134
1135 cpu_probe_gtoffset(c);
1136
1137 decode_guest_configs(c);
1138}
1139
Ralf Baechle02cf2112005-10-01 13:06:32 +01001140#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 | MIPS_CPU_COUNTER)
1142
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001143static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001145 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 case PRID_IMP_R2000:
1147 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001148 __cpu_name[cpu] = "R2000";
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001149 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001150 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -05001151 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 if (__cpu_has_fpu())
1153 c->options |= MIPS_CPU_FPU;
1154 c->tlbsize = 64;
1155 break;
1156 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001157 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001158 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001160 __cpu_name[cpu] = "R3081";
1161 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001163 __cpu_name[cpu] = "R3000A";
1164 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001165 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001167 __cpu_name[cpu] = "R3000";
1168 }
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001169 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001170 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -05001171 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 if (__cpu_has_fpu())
1173 c->options |= MIPS_CPU_FPU;
1174 c->tlbsize = 64;
1175 break;
1176 case PRID_IMP_R4000:
1177 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001178 if ((c->processor_id & PRID_REV_MASK) >=
1179 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001181 __cpu_name[cpu] = "R4400PC";
1182 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001184 __cpu_name[cpu] = "R4000PC";
1185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001187 int cca = read_c0_config() & CONF_CM_CMASK;
1188 int mc;
1189
1190 /*
1191 * SC and MC versions can't be reliably told apart,
1192 * but only the latter support coherent caching
1193 * modes so assume the firmware has set the KSEG0
1194 * coherency attribute reasonably (if uncached, we
1195 * assume SC).
1196 */
1197 switch (cca) {
1198 case CONF_CM_CACHABLE_CE:
1199 case CONF_CM_CACHABLE_COW:
1200 case CONF_CM_CACHABLE_CUW:
1201 mc = 1;
1202 break;
1203 default:
1204 mc = 0;
1205 break;
1206 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001207 if ((c->processor_id & PRID_REV_MASK) >=
1208 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001209 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
1210 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001211 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001212 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
1213 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 }
1216
Steven J. Hilla96102b2012-12-07 04:31:36 +00001217 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001218 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001220 MIPS_CPU_WATCH | MIPS_CPU_VCE |
1221 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 c->tlbsize = 48;
1223 break;
1224 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001225 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001226 c->fpu_msk31 |= FPU_CSR_CONDX;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001227 c->options = R4K_OPTS;
1228 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 case PRID_REV_VR4111:
1231 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001232 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 case PRID_REV_VR4121:
1235 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001236 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 break;
1238 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001239 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001241 __cpu_name[cpu] = "NEC VR4122";
1242 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001244 __cpu_name[cpu] = "NEC VR4181A";
1245 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 break;
1247 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001248 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001250 __cpu_name[cpu] = "NEC VR4131";
1251 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001253 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001254 __cpu_name[cpu] = "NEC VR4133";
1255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 break;
1257 default:
1258 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
1259 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001260 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 break;
1262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 break;
1264 case PRID_IMP_R4300:
1265 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001266 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001267 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001268 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001270 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 c->tlbsize = 32;
1272 break;
1273 case PRID_IMP_R4600:
1274 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001275 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001276 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001277 c->fpu_msk31 |= FPU_CSR_CONDX;
Thiemo Seufer075e7502005-07-27 21:48:12 +00001278 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1279 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 c->tlbsize = 48;
1281 break;
1282 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -05001283 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 /*
1285 * This processor doesn't have an MMU, so it's not
1286 * "real easy" to run Linux on it. It is left purely
1287 * for documentation. Commented out because it shares
1288 * it's c0_prid id number with the TX3900.
1289 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001290 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001291 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001292 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001293 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -05001295 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 break;
1297 #endif
1298 case PRID_IMP_TX39:
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001299 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001300 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
1303 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001304 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 c->tlbsize = 64;
1306 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001307 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 case PRID_REV_TX3912:
1309 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001310 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 c->tlbsize = 32;
1312 break;
1313 case PRID_REV_TX3922:
1314 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001315 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 c->tlbsize = 64;
1317 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 }
1319 }
1320 break;
1321 case PRID_IMP_R4700:
1322 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001323 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001324 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001325 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001327 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 c->tlbsize = 48;
1329 break;
1330 case PRID_IMP_TX49:
1331 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001332 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001333 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001334 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 c->options = R4K_OPTS | MIPS_CPU_LLSC;
1336 if (!(c->processor_id & 0x08))
1337 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
1338 c->tlbsize = 48;
1339 break;
1340 case PRID_IMP_R5000:
1341 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001342 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001343 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001345 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 c->tlbsize = 48;
1347 break;
1348 case PRID_IMP_R5432:
1349 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001350 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001351 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001353 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 c->tlbsize = 48;
1355 break;
1356 case PRID_IMP_R5500:
1357 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001358 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001359 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001361 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 c->tlbsize = 48;
1363 break;
1364 case PRID_IMP_NEVADA:
1365 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001366 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001367 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001369 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 c->tlbsize = 48;
1371 break;
1372 case PRID_IMP_R6000:
1373 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001374 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001375 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001376 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001378 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 c->tlbsize = 32;
1380 break;
1381 case PRID_IMP_R6000A:
1382 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001383 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001384 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001385 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001387 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 c->tlbsize = 32;
1389 break;
1390 case PRID_IMP_RM7000:
1391 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001392 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001393 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001395 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001397 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 * the RM7000 v2.0 indicates if the TLB has 48 or 64
1399 * entries.
1400 *
Ralf Baechle70342282013-01-22 12:59:30 +01001401 * 29 1 => 64 entry JTLB
1402 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 */
1404 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
1405 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 case PRID_IMP_R8000:
1407 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001408 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001409 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001411 MIPS_CPU_FPU | MIPS_CPU_32FPR |
1412 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
1414 break;
1415 case PRID_IMP_R10000:
1416 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001417 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001418 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001419 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001420 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -05001422 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 c->tlbsize = 64;
1424 break;
1425 case PRID_IMP_R12000:
1426 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001427 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001428 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001429 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001430 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001432 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 c->tlbsize = 64;
1434 break;
Kumba44d921b2006-05-16 22:23:59 -04001435 case PRID_IMP_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001436 if (((c->processor_id >> 4) & 0x0f) > 2) {
1437 c->cputype = CPU_R16000;
1438 __cpu_name[cpu] = "R16000";
1439 } else {
1440 c->cputype = CPU_R14000;
1441 __cpu_name[cpu] = "R14000";
1442 }
Steven J. Hilla96102b2012-12-07 04:31:36 +00001443 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -04001444 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001445 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -04001446 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001447 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Kumba44d921b2006-05-16 22:23:59 -04001448 c->tlbsize = 64;
1449 break;
Huacai Chen26859192014-02-16 16:01:18 +08001450 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -07001451 switch (c->processor_id & PRID_REV_MASK) {
1452 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +08001453 c->cputype = CPU_LOONGSON2;
1454 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001455 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001456 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001457 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001458 break;
1459 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +08001460 c->cputype = CPU_LOONGSON2;
1461 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001462 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001463 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001464 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001465 break;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001466 case PRID_REV_LOONGSON3A_R1:
Huacai Chenc579d312014-03-21 18:44:00 +08001467 c->cputype = CPU_LOONGSON3;
1468 __cpu_name[cpu] = "ICT Loongson-3";
1469 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001470 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +08001471 break;
Huacai Chene7841be2014-06-26 11:41:30 +08001472 case PRID_REV_LOONGSON3B_R1:
1473 case PRID_REV_LOONGSON3B_R2:
1474 c->cputype = CPU_LOONGSON3;
1475 __cpu_name[cpu] = "ICT Loongson-3";
1476 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001477 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +08001478 break;
Robert Millan5aac1e82011-04-16 11:29:29 -07001479 }
1480
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001481 c->options = R4K_OPTS |
1482 MIPS_CPU_FPU | MIPS_CPU_LLSC |
1483 MIPS_CPU_32FPR;
1484 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +08001485 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001486 break;
Huacai Chen26859192014-02-16 16:01:18 +08001487 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001488 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001490 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001491
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001492 switch (c->processor_id & PRID_REV_MASK) {
1493 case PRID_REV_LOONGSON1B:
1494 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +00001495 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001496 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001497
Ralf Baechle41943182005-05-05 16:45:59 +00001498 break;
Ralf Baechle41943182005-05-05 16:45:59 +00001499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001502static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
Markos Chandras4f12b912014-07-18 10:51:32 +01001504 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001505 switch (c->processor_id & PRID_IMP_MASK) {
Leonid Yegoshinb2498af2014-11-24 12:59:44 +00001506 case PRID_IMP_QEMU_GENERIC:
1507 c->writecombine = _CACHE_UNCACHED;
1508 c->cputype = CPU_QEMU_GENERIC;
1509 __cpu_name[cpu] = "MIPS GENERIC QEMU";
1510 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 case PRID_IMP_4KC:
1512 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001513 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001514 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 break;
1516 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001517 case PRID_IMP_4KECR2:
1518 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001519 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001520 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001521 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +01001523 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001525 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001526 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 break;
1528 case PRID_IMP_5KC:
1529 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001530 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001531 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001533 case PRID_IMP_5KE:
1534 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +01001535 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001536 __cpu_name[cpu] = "MIPS 5KE";
1537 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 case PRID_IMP_20KC:
1539 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001540 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001541 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 break;
1543 case PRID_IMP_24K:
1544 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001545 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001546 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 break;
John Crispin42f3cae2013-01-11 22:44:10 +01001548 case PRID_IMP_24KE:
1549 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001550 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +01001551 __cpu_name[cpu] = "MIPS 24KEc";
1552 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 case PRID_IMP_25KF:
1554 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +01001555 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001556 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001558 case PRID_IMP_34K:
1559 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001560 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001561 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001562 break;
Chris Dearmanc6209532006-05-02 14:08:46 +01001563 case PRID_IMP_74K:
1564 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001565 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001566 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +01001567 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001568 case PRID_IMP_M14KC:
1569 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001570 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001571 __cpu_name[cpu] = "MIPS M14Kc";
1572 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001573 case PRID_IMP_M14KEC:
1574 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001575 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001576 __cpu_name[cpu] = "MIPS M14KEc";
1577 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +01001578 case PRID_IMP_1004K:
1579 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001580 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001581 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +01001582 break;
Steven J. Hill006a8512012-06-26 04:11:03 +00001583 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001584 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001585 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +00001586 __cpu_name[cpu] = "MIPS 1074Kc";
1587 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +00001588 case PRID_IMP_INTERAPTIV_UP:
1589 c->cputype = CPU_INTERAPTIV;
1590 __cpu_name[cpu] = "MIPS interAptiv";
1591 break;
1592 case PRID_IMP_INTERAPTIV_MP:
1593 c->cputype = CPU_INTERAPTIV;
1594 __cpu_name[cpu] = "MIPS interAptiv (multi)";
1595 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +00001596 case PRID_IMP_PROAPTIV_UP:
1597 c->cputype = CPU_PROAPTIV;
1598 __cpu_name[cpu] = "MIPS proAptiv";
1599 break;
1600 case PRID_IMP_PROAPTIV_MP:
1601 c->cputype = CPU_PROAPTIV;
1602 __cpu_name[cpu] = "MIPS proAptiv (multi)";
1603 break;
James Hogan829dcc02014-01-22 16:19:39 +00001604 case PRID_IMP_P5600:
1605 c->cputype = CPU_P5600;
1606 __cpu_name[cpu] = "MIPS P5600";
1607 break;
Paul Burtoneba20a3a2016-02-03 03:26:39 +00001608 case PRID_IMP_P6600:
1609 c->cputype = CPU_P6600;
1610 __cpu_name[cpu] = "MIPS P6600";
1611 break;
Markos Chandrase57f9a22015-07-09 10:40:37 +01001612 case PRID_IMP_I6400:
1613 c->cputype = CPU_I6400;
1614 __cpu_name[cpu] = "MIPS I6400";
1615 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +00001616 case PRID_IMP_M5150:
1617 c->cputype = CPU_M5150;
1618 __cpu_name[cpu] = "MIPS M5150";
1619 break;
Paul Burton43aff742016-02-03 16:17:30 +00001620 case PRID_IMP_M6250:
1621 c->cputype = CPU_M6250;
1622 __cpu_name[cpu] = "MIPS M6250";
1623 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 }
Chris Dearman0b6d4972007-09-13 12:32:02 +01001625
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001626 decode_configs(c);
1627
Chris Dearman0b6d4972007-09-13 12:32:02 +01001628 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629}
1630
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001631static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632{
Ralf Baechle41943182005-05-05 16:45:59 +00001633 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001634 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 case PRID_IMP_AU1_REV1:
1636 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +01001637 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 switch ((c->processor_id >> 24) & 0xff) {
1639 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001640 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 break;
1642 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001643 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 break;
1645 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001646 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 break;
1648 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001649 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 break;
Pete Popove3ad1c22005-03-01 06:33:16 +00001651 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001652 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001653 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001654 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +01001655 break;
1656 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001657 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +00001658 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 default:
Manuel Lauss270717a2009-03-25 17:49:28 +01001660 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 break;
1662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 break;
1664 }
1665}
1666
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001667static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
Ralf Baechle41943182005-05-05 16:45:59 +00001669 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +01001670
Markos Chandras4f12b912014-07-18 10:51:32 +01001671 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001672 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 case PRID_IMP_SB1:
1674 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001675 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001677 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +00001678 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001680 case PRID_IMP_SB1A:
1681 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001682 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001683 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 }
1685}
1686
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001687static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
Ralf Baechle41943182005-05-05 16:45:59 +00001689 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001690 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 case PRID_IMP_SR71000:
1692 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001693 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 c->scache.ways = 8;
1695 c->tlbsize = 64;
1696 break;
1697 }
1698}
1699
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001700static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +00001701{
1702 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001703 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +00001704 case PRID_IMP_PR4450:
1705 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001706 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001707 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +00001708 break;
Pete Popovbdf21b12005-07-14 17:47:57 +00001709 }
1710}
1711
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001712static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001713{
1714 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001715 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001716 case PRID_IMP_BMIPS32_REV4:
1717 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001718 c->cputype = CPU_BMIPS32;
1719 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001720 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001721 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001722 case PRID_IMP_BMIPS3300:
1723 case PRID_IMP_BMIPS3300_ALT:
1724 case PRID_IMP_BMIPS3300_BUG:
1725 c->cputype = CPU_BMIPS3300;
1726 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001727 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001728 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001729 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001730 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001731
1732 if (rev >= PRID_REV_BMIPS4380_LO &&
1733 rev <= PRID_REV_BMIPS4380_HI) {
1734 c->cputype = CPU_BMIPS4380;
1735 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001736 set_elf_platform(cpu, "bmips4380");
Florian Fainellib4720802016-02-09 12:55:53 -08001737 c->options |= MIPS_CPU_RIXI;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001738 } else {
1739 c->cputype = CPU_BMIPS4350;
1740 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001741 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001742 }
1743 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001744 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001745 case PRID_IMP_BMIPS5000:
Kevin Cernekee68e6a782014-10-20 21:28:01 -07001746 case PRID_IMP_BMIPS5200:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001747 c->cputype = CPU_BMIPS5000;
Florian Fainelli37808d62016-04-04 10:55:38 -07001748 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_BMIPS5200)
1749 __cpu_name[cpu] = "Broadcom BMIPS5200";
1750 else
1751 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001752 set_elf_platform(cpu, "bmips5000");
Florian Fainellib4720802016-02-09 12:55:53 -08001753 c->options |= MIPS_CPU_ULRI | MIPS_CPU_RIXI;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001754 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001755 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001756}
1757
David Daney0dd47812008-12-11 15:33:26 -08001758static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1759{
1760 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001761 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001762 case PRID_IMP_CAVIUM_CN38XX:
1763 case PRID_IMP_CAVIUM_CN31XX:
1764 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001765 c->cputype = CPU_CAVIUM_OCTEON;
1766 __cpu_name[cpu] = "Cavium Octeon";
1767 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001768 case PRID_IMP_CAVIUM_CN58XX:
1769 case PRID_IMP_CAVIUM_CN56XX:
1770 case PRID_IMP_CAVIUM_CN50XX:
1771 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001772 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1773 __cpu_name[cpu] = "Cavium Octeon+";
1774platform:
Robert Millanc094c992011-04-18 11:37:55 -07001775 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001776 break;
David Daneya1431b62011-09-24 02:29:54 +02001777 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001778 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001779 case PRID_IMP_CAVIUM_CN66XX:
1780 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001781 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001782 c->cputype = CPU_CAVIUM_OCTEON2;
1783 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001784 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001785 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001786 case PRID_IMP_CAVIUM_CN70XX:
David Daneyb8c8f662016-02-01 14:43:41 -08001787 case PRID_IMP_CAVIUM_CN73XX:
1788 case PRID_IMP_CAVIUM_CNF75XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001789 case PRID_IMP_CAVIUM_CN78XX:
1790 c->cputype = CPU_CAVIUM_OCTEON3;
1791 __cpu_name[cpu] = "Cavium Octeon III";
1792 set_elf_platform(cpu, "octeon3");
1793 break;
David Daney0dd47812008-12-11 15:33:26 -08001794 default:
1795 printk(KERN_INFO "Unknown Octeon chip!\n");
1796 c->cputype = CPU_UNKNOWN;
1797 break;
1798 }
1799}
1800
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001801static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu)
1802{
1803 switch (c->processor_id & PRID_IMP_MASK) {
1804 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
1805 switch (c->processor_id & PRID_REV_MASK) {
1806 case PRID_REV_LOONGSON3A_R2:
1807 c->cputype = CPU_LOONGSON3;
1808 __cpu_name[cpu] = "ICT Loongson-3";
1809 set_elf_platform(cpu, "loongson3a");
1810 set_isa(c, MIPS_CPU_ISA_M64R2);
1811 break;
1812 }
1813
1814 decode_configs(c);
Huacai Chen380cd582016-03-03 09:45:12 +08001815 c->options |= MIPS_CPU_TLBINV | MIPS_CPU_LDPTE;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001816 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1817 break;
1818 default:
1819 panic("Unknown Loongson Processor ID!");
1820 break;
1821 }
1822}
1823
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001824static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1825{
1826 decode_configs(c);
1827 /* JZRISC does not implement the CP0 counter. */
1828 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001829 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001830 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001831 case PRID_IMP_JZRISC:
1832 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001833 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001834 __cpu_name[cpu] = "Ingenic JZRISC";
1835 break;
1836 default:
1837 panic("Unknown Ingenic Processor ID!");
1838 break;
1839 }
1840}
1841
Jayachandran Ca7117c62011-05-11 12:04:58 +05301842static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1843{
1844 decode_configs(c);
1845
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001846 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001847 c->cputype = CPU_ALCHEMY;
1848 __cpu_name[cpu] = "Au1300";
1849 /* following stuff is not for Alchemy */
1850 return;
1851 }
1852
Ralf Baechle70342282013-01-22 12:59:30 +01001853 c->options = (MIPS_CPU_TLB |
1854 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301855 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001856 MIPS_CPU_DIVEC |
1857 MIPS_CPU_WATCH |
1858 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301859 MIPS_CPU_LLSC);
1860
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001861 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301862 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301863 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301864 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301865 c->cputype = CPU_XLP;
1866 __cpu_name[cpu] = "Broadcom XLPII";
1867 break;
1868
Jayachandran C2aa54b22011-11-16 00:21:29 +00001869 case PRID_IMP_NETLOGIC_XLP8XX:
1870 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001871 c->cputype = CPU_XLP;
1872 __cpu_name[cpu] = "Netlogic XLP";
1873 break;
1874
Jayachandran Ca7117c62011-05-11 12:04:58 +05301875 case PRID_IMP_NETLOGIC_XLR732:
1876 case PRID_IMP_NETLOGIC_XLR716:
1877 case PRID_IMP_NETLOGIC_XLR532:
1878 case PRID_IMP_NETLOGIC_XLR308:
1879 case PRID_IMP_NETLOGIC_XLR532C:
1880 case PRID_IMP_NETLOGIC_XLR516C:
1881 case PRID_IMP_NETLOGIC_XLR508C:
1882 case PRID_IMP_NETLOGIC_XLR308C:
1883 c->cputype = CPU_XLR;
1884 __cpu_name[cpu] = "Netlogic XLR";
1885 break;
1886
1887 case PRID_IMP_NETLOGIC_XLS608:
1888 case PRID_IMP_NETLOGIC_XLS408:
1889 case PRID_IMP_NETLOGIC_XLS404:
1890 case PRID_IMP_NETLOGIC_XLS208:
1891 case PRID_IMP_NETLOGIC_XLS204:
1892 case PRID_IMP_NETLOGIC_XLS108:
1893 case PRID_IMP_NETLOGIC_XLS104:
1894 case PRID_IMP_NETLOGIC_XLS616B:
1895 case PRID_IMP_NETLOGIC_XLS608B:
1896 case PRID_IMP_NETLOGIC_XLS416B:
1897 case PRID_IMP_NETLOGIC_XLS412B:
1898 case PRID_IMP_NETLOGIC_XLS408B:
1899 case PRID_IMP_NETLOGIC_XLS404B:
1900 c->cputype = CPU_XLR;
1901 __cpu_name[cpu] = "Netlogic XLS";
1902 break;
1903
1904 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001905 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301906 c->processor_id);
1907 c->cputype = CPU_XLR;
1908 break;
1909 }
1910
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001911 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001912 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001913 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1914 /* This will be updated again after all threads are woken up */
1915 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1916 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001917 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001918 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1919 }
Jayachandran C7777b932013-06-11 14:41:35 +00001920 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301921}
1922
David Daney949e51b2010-10-14 11:32:33 -07001923#ifdef CONFIG_64BIT
1924/* For use by uaccess.h */
1925u64 __ua_limit;
1926EXPORT_SYMBOL(__ua_limit);
1927#endif
1928
Ralf Baechle9966db252007-10-11 23:46:17 +01001929const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001930const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001931
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001932void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933{
1934 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001935 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Ralf Baechle70342282013-01-22 12:59:30 +01001937 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 c->fpu_id = FPIR_IMP_NONE;
1939 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001940 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001942 c->fpu_csr31 = FPU_CSR_RN;
1943 c->fpu_msk31 = FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
1944
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001946 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001948 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 break;
1950 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001951 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 break;
1953 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001954 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 break;
1956 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001957 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001959 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001960 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001961 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001963 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001965 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001966 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001967 break;
David Daney0dd47812008-12-11 15:33:26 -08001968 case PRID_COMP_CAVIUM:
1969 cpu_probe_cavium(c, cpu);
1970 break;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001971 case PRID_COMP_LOONGSON:
1972 cpu_probe_loongson(c, cpu);
1973 break;
Paul Burton252617a2015-05-24 16:11:14 +01001974 case PRID_COMP_INGENIC_D0:
1975 case PRID_COMP_INGENIC_D1:
1976 case PRID_COMP_INGENIC_E1:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001977 cpu_probe_ingenic(c, cpu);
1978 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301979 case PRID_COMP_NETLOGIC:
1980 cpu_probe_netlogic(c, cpu);
1981 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001983
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001984 BUG_ON(!__cpu_name[cpu]);
1985 BUG_ON(c->cputype == CPU_UNKNOWN);
1986
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001987 /*
1988 * Platform code can force the cpu type to optimize code
1989 * generation. In that case be sure the cpu type is correctly
1990 * manually setup otherwise it could trigger some nasty bugs.
1991 */
1992 BUG_ON(current_cpu_type() != c->cputype);
1993
Florian Fainelli2e274762016-02-09 12:55:52 -08001994 if (cpu_has_rixi) {
1995 /* Enable the RIXI exceptions */
1996 set_c0_pagegrain(PG_IEC);
1997 back_to_back_c0_hazard();
1998 /* Verify the IEC bit is set */
1999 if (read_c0_pagegrain() & PG_IEC)
2000 c->options |= MIPS_CPU_RIXIEX;
2001 }
2002
Kevin Cernekee0103d232010-05-02 14:43:52 -07002003 if (mips_fpu_disabled)
2004 c->options &= ~MIPS_CPU_FPU;
2005
2006 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05002007 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07002008
Markos Chandras3d528b32014-07-14 12:46:13 +01002009 if (mips_htw_disabled) {
2010 c->options &= ~MIPS_CPU_HTW;
2011 write_c0_pwctl(read_c0_pwctl() &
2012 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
2013 }
2014
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +01002015 if (c->options & MIPS_CPU_FPU)
2016 cpu_set_fpu_opts(c);
2017 else
2018 cpu_set_nofpu_opts(c);
Ralf Baechle9966db252007-10-11 23:46:17 +01002019
Joshua Kinard8d5ded12015-06-02 18:21:33 -04002020 if (cpu_has_bp_ghist)
2021 write_c0_r10k_diag(read_c0_r10k_diag() |
2022 R10K_DIAG_E_GHIST);
2023
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00002024 if (cpu_has_mips_r2_r6) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00002025 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04002026 /* R2 has Performance Counter Interrupt indicator */
2027 c->options |= MIPS_CPU_PCI;
2028 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00002029 else
2030 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08002031
Paul Burton4c063032015-07-27 12:58:24 -07002032 if (cpu_has_mips_r6)
2033 elf_hwcap |= HWCAP_MIPS_R6;
2034
Paul Burtona8ad1362014-01-28 14:28:43 +00002035 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00002036 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00002037 WARN(c->msa_id & MSA_IR_WRPF,
2038 "Vector register partitioning unimplemented!");
Paul Burton3cc9fa72015-07-27 12:58:25 -07002039 elf_hwcap |= HWCAP_MIPS_MSA;
Paul Burtona8ad1362014-01-28 14:28:43 +00002040 }
Paul Burtona5e9a692014-01-27 15:23:10 +00002041
James Hogan6ad816e2016-05-11 15:50:30 +01002042 if (cpu_has_vz)
2043 cpu_probe_vz(c);
2044
Guenter Roeck91dfc422010-02-02 08:52:20 -08002045 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07002046
2047#ifdef CONFIG_64BIT
2048 if (cpu == 0)
2049 __ua_limit = ~((1ull << cpu_vmbits) - 1);
2050#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051}
2052
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002053void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054{
2055 struct cpuinfo_mips *c = &current_cpu_data;
2056
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01002057 pr_info("CPU%d revision is: %08x (%s)\n",
2058 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01002060 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00002061 if (cpu_has_msa)
2062 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063}