blob: e025833e664f190a75c88ecdc9f82b1d09089bdb [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chana6952b52009-02-12 16:54:48 -08003 * Copyright (c) 2004-2009 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080038#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070039#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080040#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Jiri Pirkoccffad252009-05-22 23:22:17 +000051#include <linux/list.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
61#define PFX DRV_MODULE_NAME ": "
Michael Chan581daf72009-05-06 16:46:47 -070062#define DRV_MODULE_VERSION "2.0.1"
63#define DRV_MODULE_RELDATE "May 6, 2009"
Michael Chan57579f72009-04-04 16:51:14 -070064#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-4.6.16.fw"
65#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-4.6.16.fw"
66#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-4.6.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-4.6.15.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chanb6016b72005-05-26 13:03:09 -070085
86static int disable_msi = 0;
87
88module_param(disable_msi, int, 0);
89MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
90
91typedef enum {
92 BCM5706 = 0,
93 NC370T,
94 NC370I,
95 BCM5706S,
96 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080097 BCM5708,
98 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080099 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700100 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700101 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800102 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700103} board_t;
104
105/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800106static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700107 char *name;
108} board_info[] __devinitdata = {
109 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
110 { "HP NC370T Multifunction Gigabit Server Adapter" },
111 { "HP NC370i Multifunction Gigabit Server Adapter" },
112 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
113 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
115 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800116 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700117 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700118 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800119 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700120 };
121
Michael Chan7bb0a042008-07-14 22:37:47 -0700122static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
124 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
132 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700141 { PCI_VENDOR_ID_BROADCOM, 0x163b,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800143 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700145 { 0, }
146};
147
148static struct flash_spec flash_table[] =
149{
Michael Chane30372c2007-07-16 18:26:23 -0700150#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
151#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800153 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700154 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700155 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
156 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800157 /* Expansion entry 0001 */
158 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700159 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800160 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
161 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700162 /* Saifun SA25F010 (non-buffered flash) */
163 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800164 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700165 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700166 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
167 "Non-buffered flash (128kB)"},
168 /* Saifun SA25F020 (non-buffered flash) */
169 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800170 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700172 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
173 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800174 /* Expansion entry 0100 */
175 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
178 "Entry 0100"},
179 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700181 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800182 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
183 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
184 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
185 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700186 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800187 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
188 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
189 /* Saifun SA25F005 (non-buffered flash) */
190 /* strap, cfg1, & write1 need updates */
191 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
194 "Non-buffered flash (64kB)"},
195 /* Fast EEPROM */
196 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700197 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
199 "EEPROM - fast"},
200 /* Expansion entry 1001 */
201 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700202 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
204 "Entry 1001"},
205 /* Expansion entry 1010 */
206 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1010"},
210 /* ATMEL AT45DB011B (buffered flash) */
211 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700212 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
214 "Buffered flash (128kB)"},
215 /* Expansion entry 1100 */
216 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700217 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1100"},
220 /* Expansion entry 1101 */
221 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700222 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
224 "Entry 1101"},
225 /* Ateml Expansion entry 1110 */
226 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700227 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800228 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
229 "Entry 1110 (Atmel)"},
230 /* ATMEL AT45DB021B (buffered flash) */
231 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700232 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800233 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
234 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700235};
236
Michael Chane30372c2007-07-16 18:26:23 -0700237static struct flash_spec flash_5709 = {
238 .flags = BNX2_NV_BUFFERED,
239 .page_bits = BCM5709_FLASH_PAGE_BITS,
240 .page_size = BCM5709_FLASH_PAGE_SIZE,
241 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
242 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
243 .name = "5709 Buffered flash (256kB)",
244};
245
Michael Chanb6016b72005-05-26 13:03:09 -0700246MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
247
Michael Chan35e90102008-06-19 16:37:42 -0700248static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700249{
Michael Chan2f8af122006-08-15 01:39:10 -0700250 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700251
Michael Chan2f8af122006-08-15 01:39:10 -0700252 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800253
254 /* The ring uses 256 indices for 255 entries, one of them
255 * needs to be skipped.
256 */
Michael Chan35e90102008-06-19 16:37:42 -0700257 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800258 if (unlikely(diff >= TX_DESC_CNT)) {
259 diff &= 0xffff;
260 if (diff == TX_DESC_CNT)
261 diff = MAX_TX_DESC_CNT;
262 }
Michael Chane89bbf12005-08-25 15:36:58 -0700263 return (bp->tx_ring_size - diff);
264}
265
Michael Chanb6016b72005-05-26 13:03:09 -0700266static u32
267bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
268{
Michael Chan1b8227c2007-05-03 13:24:05 -0700269 u32 val;
270
271 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700272 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
274 spin_unlock_bh(&bp->indirect_lock);
275 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700276}
277
278static void
279bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
280{
Michael Chan1b8227c2007-05-03 13:24:05 -0700281 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700282 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
283 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700285}
286
287static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800288bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
289{
290 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
291}
292
293static u32
294bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
295{
296 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
297}
298
299static void
Michael Chanb6016b72005-05-26 13:03:09 -0700300bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
301{
302 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700303 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800304 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
305 int i;
306
307 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
308 REG_WR(bp, BNX2_CTX_CTX_CTRL,
309 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
310 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800311 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
312 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
313 break;
314 udelay(5);
315 }
316 } else {
317 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
318 REG_WR(bp, BNX2_CTX_DATA, val);
319 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700320 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700321}
322
Michael Chan4edd4732009-06-08 18:14:42 -0700323#ifdef BCM_CNIC
324static int
325bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
326{
327 struct bnx2 *bp = netdev_priv(dev);
328 struct drv_ctl_io *io = &info->data.io;
329
330 switch (info->cmd) {
331 case DRV_CTL_IO_WR_CMD:
332 bnx2_reg_wr_ind(bp, io->offset, io->data);
333 break;
334 case DRV_CTL_IO_RD_CMD:
335 io->data = bnx2_reg_rd_ind(bp, io->offset);
336 break;
337 case DRV_CTL_CTX_WR_CMD:
338 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
339 break;
340 default:
341 return -EINVAL;
342 }
343 return 0;
344}
345
346static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
347{
348 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
349 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
350 int sb_id;
351
352 if (bp->flags & BNX2_FLAG_USING_MSIX) {
353 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
354 bnapi->cnic_present = 0;
355 sb_id = bp->irq_nvecs;
356 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
357 } else {
358 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_tag = bnapi->last_status_idx;
360 bnapi->cnic_present = 1;
361 sb_id = 0;
362 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
363 }
364
365 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
366 cp->irq_arr[0].status_blk = (void *)
367 ((unsigned long) bnapi->status_blk.msi +
368 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
369 cp->irq_arr[0].status_blk_num = sb_id;
370 cp->num_irq = 1;
371}
372
373static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
374 void *data)
375{
376 struct bnx2 *bp = netdev_priv(dev);
377 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
378
379 if (ops == NULL)
380 return -EINVAL;
381
382 if (cp->drv_state & CNIC_DRV_STATE_REGD)
383 return -EBUSY;
384
385 bp->cnic_data = data;
386 rcu_assign_pointer(bp->cnic_ops, ops);
387
388 cp->num_irq = 0;
389 cp->drv_state = CNIC_DRV_STATE_REGD;
390
391 bnx2_setup_cnic_irq_info(bp);
392
393 return 0;
394}
395
396static int bnx2_unregister_cnic(struct net_device *dev)
397{
398 struct bnx2 *bp = netdev_priv(dev);
399 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
400 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
401
402 cp->drv_state = 0;
403 bnapi->cnic_present = 0;
404 rcu_assign_pointer(bp->cnic_ops, NULL);
405 synchronize_rcu();
406 return 0;
407}
408
409struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
410{
411 struct bnx2 *bp = netdev_priv(dev);
412 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
413
414 cp->drv_owner = THIS_MODULE;
415 cp->chip_id = bp->chip_id;
416 cp->pdev = bp->pdev;
417 cp->io_base = bp->regview;
418 cp->drv_ctl = bnx2_drv_ctl;
419 cp->drv_register_cnic = bnx2_register_cnic;
420 cp->drv_unregister_cnic = bnx2_unregister_cnic;
421
422 return cp;
423}
424EXPORT_SYMBOL(bnx2_cnic_probe);
425
426static void
427bnx2_cnic_stop(struct bnx2 *bp)
428{
429 struct cnic_ops *c_ops;
430 struct cnic_ctl_info info;
431
432 rcu_read_lock();
433 c_ops = rcu_dereference(bp->cnic_ops);
434 if (c_ops) {
435 info.cmd = CNIC_CTL_STOP_CMD;
436 c_ops->cnic_ctl(bp->cnic_data, &info);
437 }
438 rcu_read_unlock();
439}
440
441static void
442bnx2_cnic_start(struct bnx2 *bp)
443{
444 struct cnic_ops *c_ops;
445 struct cnic_ctl_info info;
446
447 rcu_read_lock();
448 c_ops = rcu_dereference(bp->cnic_ops);
449 if (c_ops) {
450 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
451 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
452
453 bnapi->cnic_tag = bnapi->last_status_idx;
454 }
455 info.cmd = CNIC_CTL_START_CMD;
456 c_ops->cnic_ctl(bp->cnic_data, &info);
457 }
458 rcu_read_unlock();
459}
460
461#else
462
463static void
464bnx2_cnic_stop(struct bnx2 *bp)
465{
466}
467
468static void
469bnx2_cnic_start(struct bnx2 *bp)
470{
471}
472
473#endif
474
Michael Chanb6016b72005-05-26 13:03:09 -0700475static int
476bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
477{
478 u32 val1;
479 int i, ret;
480
Michael Chan583c28e2008-01-21 19:51:35 -0800481 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700482 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
483 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
484
485 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
486 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
487
488 udelay(40);
489 }
490
491 val1 = (bp->phy_addr << 21) | (reg << 16) |
492 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
493 BNX2_EMAC_MDIO_COMM_START_BUSY;
494 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
495
496 for (i = 0; i < 50; i++) {
497 udelay(10);
498
499 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
500 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
501 udelay(5);
502
503 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
504 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
505
506 break;
507 }
508 }
509
510 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
511 *val = 0x0;
512 ret = -EBUSY;
513 }
514 else {
515 *val = val1;
516 ret = 0;
517 }
518
Michael Chan583c28e2008-01-21 19:51:35 -0800519 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700520 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
521 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
522
523 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
524 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
525
526 udelay(40);
527 }
528
529 return ret;
530}
531
532static int
533bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
534{
535 u32 val1;
536 int i, ret;
537
Michael Chan583c28e2008-01-21 19:51:35 -0800538 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700539 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
540 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
541
542 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
543 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
544
545 udelay(40);
546 }
547
548 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
549 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
550 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
551 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400552
Michael Chanb6016b72005-05-26 13:03:09 -0700553 for (i = 0; i < 50; i++) {
554 udelay(10);
555
556 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
557 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
558 udelay(5);
559 break;
560 }
561 }
562
563 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
564 ret = -EBUSY;
565 else
566 ret = 0;
567
Michael Chan583c28e2008-01-21 19:51:35 -0800568 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700569 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
570 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
571
572 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
573 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
574
575 udelay(40);
576 }
577
578 return ret;
579}
580
581static void
582bnx2_disable_int(struct bnx2 *bp)
583{
Michael Chanb4b36042007-12-20 19:59:30 -0800584 int i;
585 struct bnx2_napi *bnapi;
586
587 for (i = 0; i < bp->irq_nvecs; i++) {
588 bnapi = &bp->bnx2_napi[i];
589 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
590 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
591 }
Michael Chanb6016b72005-05-26 13:03:09 -0700592 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
593}
594
595static void
596bnx2_enable_int(struct bnx2 *bp)
597{
Michael Chanb4b36042007-12-20 19:59:30 -0800598 int i;
599 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800600
Michael Chanb4b36042007-12-20 19:59:30 -0800601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800603
Michael Chanb4b36042007-12-20 19:59:30 -0800604 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
605 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
606 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
607 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700608
Michael Chanb4b36042007-12-20 19:59:30 -0800609 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
610 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
611 bnapi->last_status_idx);
612 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800613 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700614}
615
616static void
617bnx2_disable_int_sync(struct bnx2 *bp)
618{
Michael Chanb4b36042007-12-20 19:59:30 -0800619 int i;
620
Michael Chanb6016b72005-05-26 13:03:09 -0700621 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000622 if (!netif_running(bp->dev))
623 return;
624
Michael Chanb6016b72005-05-26 13:03:09 -0700625 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800626 for (i = 0; i < bp->irq_nvecs; i++)
627 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700628}
629
630static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800631bnx2_napi_disable(struct bnx2 *bp)
632{
Michael Chanb4b36042007-12-20 19:59:30 -0800633 int i;
634
635 for (i = 0; i < bp->irq_nvecs; i++)
636 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800637}
638
639static void
640bnx2_napi_enable(struct bnx2 *bp)
641{
Michael Chanb4b36042007-12-20 19:59:30 -0800642 int i;
643
644 for (i = 0; i < bp->irq_nvecs; i++)
645 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800646}
647
648static void
Michael Chanb6016b72005-05-26 13:03:09 -0700649bnx2_netif_stop(struct bnx2 *bp)
650{
Michael Chan4edd4732009-06-08 18:14:42 -0700651 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700652 bnx2_disable_int_sync(bp);
653 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800654 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700655 netif_tx_disable(bp->dev);
656 bp->dev->trans_start = jiffies; /* prevent tx timeout */
657 }
658}
659
660static void
661bnx2_netif_start(struct bnx2 *bp)
662{
663 if (atomic_dec_and_test(&bp->intr_sem)) {
664 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700665 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800666 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700667 bnx2_enable_int(bp);
Michael Chan4edd4732009-06-08 18:14:42 -0700668 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 }
670 }
671}
672
673static void
Michael Chan35e90102008-06-19 16:37:42 -0700674bnx2_free_tx_mem(struct bnx2 *bp)
675{
676 int i;
677
678 for (i = 0; i < bp->num_tx_rings; i++) {
679 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
680 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
681
682 if (txr->tx_desc_ring) {
683 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
684 txr->tx_desc_ring,
685 txr->tx_desc_mapping);
686 txr->tx_desc_ring = NULL;
687 }
688 kfree(txr->tx_buf_ring);
689 txr->tx_buf_ring = NULL;
690 }
691}
692
Michael Chanbb4f98a2008-06-19 16:38:19 -0700693static void
694bnx2_free_rx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_rx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
701 int j;
702
703 for (j = 0; j < bp->rx_max_ring; j++) {
704 if (rxr->rx_desc_ring[j])
705 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
706 rxr->rx_desc_ring[j],
707 rxr->rx_desc_mapping[j]);
708 rxr->rx_desc_ring[j] = NULL;
709 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000710 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700711 rxr->rx_buf_ring = NULL;
712
713 for (j = 0; j < bp->rx_max_pg_ring; j++) {
714 if (rxr->rx_pg_desc_ring[j])
715 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan3298a732008-12-17 19:06:08 -0800716 rxr->rx_pg_desc_ring[j],
717 rxr->rx_pg_desc_mapping[j]);
718 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700719 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000720 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700721 rxr->rx_pg_ring = NULL;
722 }
723}
724
Michael Chan35e90102008-06-19 16:37:42 -0700725static int
726bnx2_alloc_tx_mem(struct bnx2 *bp)
727{
728 int i;
729
730 for (i = 0; i < bp->num_tx_rings; i++) {
731 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
732 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
733
734 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
735 if (txr->tx_buf_ring == NULL)
736 return -ENOMEM;
737
738 txr->tx_desc_ring =
739 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
740 &txr->tx_desc_mapping);
741 if (txr->tx_desc_ring == NULL)
742 return -ENOMEM;
743 }
744 return 0;
745}
746
Michael Chanbb4f98a2008-06-19 16:38:19 -0700747static int
748bnx2_alloc_rx_mem(struct bnx2 *bp)
749{
750 int i;
751
752 for (i = 0; i < bp->num_rx_rings; i++) {
753 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
754 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
755 int j;
756
757 rxr->rx_buf_ring =
758 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
759 if (rxr->rx_buf_ring == NULL)
760 return -ENOMEM;
761
762 memset(rxr->rx_buf_ring, 0,
763 SW_RXBD_RING_SIZE * bp->rx_max_ring);
764
765 for (j = 0; j < bp->rx_max_ring; j++) {
766 rxr->rx_desc_ring[j] =
767 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
768 &rxr->rx_desc_mapping[j]);
769 if (rxr->rx_desc_ring[j] == NULL)
770 return -ENOMEM;
771
772 }
773
774 if (bp->rx_pg_ring_size) {
775 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
776 bp->rx_max_pg_ring);
777 if (rxr->rx_pg_ring == NULL)
778 return -ENOMEM;
779
780 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
781 bp->rx_max_pg_ring);
782 }
783
784 for (j = 0; j < bp->rx_max_pg_ring; j++) {
785 rxr->rx_pg_desc_ring[j] =
786 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
787 &rxr->rx_pg_desc_mapping[j]);
788 if (rxr->rx_pg_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792 }
793 return 0;
794}
795
Michael Chan35e90102008-06-19 16:37:42 -0700796static void
Michael Chanb6016b72005-05-26 13:03:09 -0700797bnx2_free_mem(struct bnx2 *bp)
798{
Michael Chan13daffa2006-03-20 17:49:20 -0800799 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700800 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800801
Michael Chan35e90102008-06-19 16:37:42 -0700802 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700803 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700804
Michael Chan59b47d82006-11-19 14:10:45 -0800805 for (i = 0; i < bp->ctx_pages; i++) {
806 if (bp->ctx_blk[i]) {
807 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
808 bp->ctx_blk[i],
809 bp->ctx_blk_mapping[i]);
810 bp->ctx_blk[i] = NULL;
811 }
812 }
Michael Chan43e80b82008-06-19 16:41:08 -0700813 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800814 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700815 bnapi->status_blk.msi,
816 bp->status_blk_mapping);
817 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800818 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700819 }
Michael Chanb6016b72005-05-26 13:03:09 -0700820}
821
822static int
823bnx2_alloc_mem(struct bnx2 *bp)
824{
Michael Chan35e90102008-06-19 16:37:42 -0700825 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700826 struct bnx2_napi *bnapi;
827 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700828
Michael Chan0f31f992006-03-23 01:12:38 -0800829 /* Combine status and statistics blocks into one allocation. */
830 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800831 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800832 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
833 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800834 bp->status_stats_size = status_blk_size +
835 sizeof(struct statistics_block);
836
Michael Chan43e80b82008-06-19 16:41:08 -0700837 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
838 &bp->status_blk_mapping);
839 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700840 goto alloc_mem_err;
841
Michael Chan43e80b82008-06-19 16:41:08 -0700842 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700843
Michael Chan43e80b82008-06-19 16:41:08 -0700844 bnapi = &bp->bnx2_napi[0];
845 bnapi->status_blk.msi = status_blk;
846 bnapi->hw_tx_cons_ptr =
847 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
848 bnapi->hw_rx_cons_ptr =
849 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800850 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800851 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700852 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800853
Michael Chan43e80b82008-06-19 16:41:08 -0700854 bnapi = &bp->bnx2_napi[i];
855
856 sblk = (void *) (status_blk +
857 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
858 bnapi->status_blk.msix = sblk;
859 bnapi->hw_tx_cons_ptr =
860 &sblk->status_tx_quick_consumer_index;
861 bnapi->hw_rx_cons_ptr =
862 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800863 bnapi->int_num = i << 24;
864 }
865 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800866
Michael Chan43e80b82008-06-19 16:41:08 -0700867 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700868
Michael Chan0f31f992006-03-23 01:12:38 -0800869 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700870
Michael Chan59b47d82006-11-19 14:10:45 -0800871 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
872 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
873 if (bp->ctx_pages == 0)
874 bp->ctx_pages = 1;
875 for (i = 0; i < bp->ctx_pages; i++) {
876 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
877 BCM_PAGE_SIZE,
878 &bp->ctx_blk_mapping[i]);
879 if (bp->ctx_blk[i] == NULL)
880 goto alloc_mem_err;
881 }
882 }
Michael Chan35e90102008-06-19 16:37:42 -0700883
Michael Chanbb4f98a2008-06-19 16:38:19 -0700884 err = bnx2_alloc_rx_mem(bp);
885 if (err)
886 goto alloc_mem_err;
887
Michael Chan35e90102008-06-19 16:37:42 -0700888 err = bnx2_alloc_tx_mem(bp);
889 if (err)
890 goto alloc_mem_err;
891
Michael Chanb6016b72005-05-26 13:03:09 -0700892 return 0;
893
894alloc_mem_err:
895 bnx2_free_mem(bp);
896 return -ENOMEM;
897}
898
899static void
Michael Chane3648b32005-11-04 08:51:21 -0800900bnx2_report_fw_link(struct bnx2 *bp)
901{
902 u32 fw_link_status = 0;
903
Michael Chan583c28e2008-01-21 19:51:35 -0800904 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700905 return;
906
Michael Chane3648b32005-11-04 08:51:21 -0800907 if (bp->link_up) {
908 u32 bmsr;
909
910 switch (bp->line_speed) {
911 case SPEED_10:
912 if (bp->duplex == DUPLEX_HALF)
913 fw_link_status = BNX2_LINK_STATUS_10HALF;
914 else
915 fw_link_status = BNX2_LINK_STATUS_10FULL;
916 break;
917 case SPEED_100:
918 if (bp->duplex == DUPLEX_HALF)
919 fw_link_status = BNX2_LINK_STATUS_100HALF;
920 else
921 fw_link_status = BNX2_LINK_STATUS_100FULL;
922 break;
923 case SPEED_1000:
924 if (bp->duplex == DUPLEX_HALF)
925 fw_link_status = BNX2_LINK_STATUS_1000HALF;
926 else
927 fw_link_status = BNX2_LINK_STATUS_1000FULL;
928 break;
929 case SPEED_2500:
930 if (bp->duplex == DUPLEX_HALF)
931 fw_link_status = BNX2_LINK_STATUS_2500HALF;
932 else
933 fw_link_status = BNX2_LINK_STATUS_2500FULL;
934 break;
935 }
936
937 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
938
939 if (bp->autoneg) {
940 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
941
Michael Chanca58c3a2007-05-03 13:22:52 -0700942 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
943 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800944
945 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800946 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800947 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
948 else
949 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
950 }
951 }
952 else
953 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
954
Michael Chan2726d6e2008-01-29 21:35:05 -0800955 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800956}
957
Michael Chan9b1084b2007-07-07 22:50:37 -0700958static char *
959bnx2_xceiver_str(struct bnx2 *bp)
960{
961 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800962 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700963 "Copper"));
964}
965
Michael Chane3648b32005-11-04 08:51:21 -0800966static void
Michael Chanb6016b72005-05-26 13:03:09 -0700967bnx2_report_link(struct bnx2 *bp)
968{
969 if (bp->link_up) {
970 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700971 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
972 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700973
974 printk("%d Mbps ", bp->line_speed);
975
976 if (bp->duplex == DUPLEX_FULL)
977 printk("full duplex");
978 else
979 printk("half duplex");
980
981 if (bp->flow_ctrl) {
982 if (bp->flow_ctrl & FLOW_CTRL_RX) {
983 printk(", receive ");
984 if (bp->flow_ctrl & FLOW_CTRL_TX)
985 printk("& transmit ");
986 }
987 else {
988 printk(", transmit ");
989 }
990 printk("flow control ON");
991 }
992 printk("\n");
993 }
994 else {
995 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700996 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
997 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
Michael Chane3648b32005-11-04 08:51:21 -0800999
1000 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001001}
1002
1003static void
1004bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1005{
1006 u32 local_adv, remote_adv;
1007
1008 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001009 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001010 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1011
1012 if (bp->duplex == DUPLEX_FULL) {
1013 bp->flow_ctrl = bp->req_flow_ctrl;
1014 }
1015 return;
1016 }
1017
1018 if (bp->duplex != DUPLEX_FULL) {
1019 return;
1020 }
1021
Michael Chan583c28e2008-01-21 19:51:35 -08001022 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001023 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1024 u32 val;
1025
1026 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1027 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1028 bp->flow_ctrl |= FLOW_CTRL_TX;
1029 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1030 bp->flow_ctrl |= FLOW_CTRL_RX;
1031 return;
1032 }
1033
Michael Chanca58c3a2007-05-03 13:22:52 -07001034 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1035 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001036
Michael Chan583c28e2008-01-21 19:51:35 -08001037 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001038 u32 new_local_adv = 0;
1039 u32 new_remote_adv = 0;
1040
1041 if (local_adv & ADVERTISE_1000XPAUSE)
1042 new_local_adv |= ADVERTISE_PAUSE_CAP;
1043 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1044 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1045 if (remote_adv & ADVERTISE_1000XPAUSE)
1046 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1047 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1048 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1049
1050 local_adv = new_local_adv;
1051 remote_adv = new_remote_adv;
1052 }
1053
1054 /* See Table 28B-3 of 802.3ab-1999 spec. */
1055 if (local_adv & ADVERTISE_PAUSE_CAP) {
1056 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1057 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1058 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1059 }
1060 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1061 bp->flow_ctrl = FLOW_CTRL_RX;
1062 }
1063 }
1064 else {
1065 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1066 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1067 }
1068 }
1069 }
1070 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1072 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1073
1074 bp->flow_ctrl = FLOW_CTRL_TX;
1075 }
1076 }
1077}
1078
1079static int
Michael Chan27a005b2007-05-03 13:23:41 -07001080bnx2_5709s_linkup(struct bnx2 *bp)
1081{
1082 u32 val, speed;
1083
1084 bp->link_up = 1;
1085
1086 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1087 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1088 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1089
1090 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1091 bp->line_speed = bp->req_line_speed;
1092 bp->duplex = bp->req_duplex;
1093 return 0;
1094 }
1095 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1096 switch (speed) {
1097 case MII_BNX2_GP_TOP_AN_SPEED_10:
1098 bp->line_speed = SPEED_10;
1099 break;
1100 case MII_BNX2_GP_TOP_AN_SPEED_100:
1101 bp->line_speed = SPEED_100;
1102 break;
1103 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1104 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1105 bp->line_speed = SPEED_1000;
1106 break;
1107 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1108 bp->line_speed = SPEED_2500;
1109 break;
1110 }
1111 if (val & MII_BNX2_GP_TOP_AN_FD)
1112 bp->duplex = DUPLEX_FULL;
1113 else
1114 bp->duplex = DUPLEX_HALF;
1115 return 0;
1116}
1117
1118static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001119bnx2_5708s_linkup(struct bnx2 *bp)
1120{
1121 u32 val;
1122
1123 bp->link_up = 1;
1124 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1125 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1126 case BCM5708S_1000X_STAT1_SPEED_10:
1127 bp->line_speed = SPEED_10;
1128 break;
1129 case BCM5708S_1000X_STAT1_SPEED_100:
1130 bp->line_speed = SPEED_100;
1131 break;
1132 case BCM5708S_1000X_STAT1_SPEED_1G:
1133 bp->line_speed = SPEED_1000;
1134 break;
1135 case BCM5708S_1000X_STAT1_SPEED_2G5:
1136 bp->line_speed = SPEED_2500;
1137 break;
1138 }
1139 if (val & BCM5708S_1000X_STAT1_FD)
1140 bp->duplex = DUPLEX_FULL;
1141 else
1142 bp->duplex = DUPLEX_HALF;
1143
1144 return 0;
1145}
1146
1147static int
1148bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001149{
1150 u32 bmcr, local_adv, remote_adv, common;
1151
1152 bp->link_up = 1;
1153 bp->line_speed = SPEED_1000;
1154
Michael Chanca58c3a2007-05-03 13:22:52 -07001155 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001156 if (bmcr & BMCR_FULLDPLX) {
1157 bp->duplex = DUPLEX_FULL;
1158 }
1159 else {
1160 bp->duplex = DUPLEX_HALF;
1161 }
1162
1163 if (!(bmcr & BMCR_ANENABLE)) {
1164 return 0;
1165 }
1166
Michael Chanca58c3a2007-05-03 13:22:52 -07001167 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1168 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001169
1170 common = local_adv & remote_adv;
1171 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1172
1173 if (common & ADVERTISE_1000XFULL) {
1174 bp->duplex = DUPLEX_FULL;
1175 }
1176 else {
1177 bp->duplex = DUPLEX_HALF;
1178 }
1179 }
1180
1181 return 0;
1182}
1183
1184static int
1185bnx2_copper_linkup(struct bnx2 *bp)
1186{
1187 u32 bmcr;
1188
Michael Chanca58c3a2007-05-03 13:22:52 -07001189 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001190 if (bmcr & BMCR_ANENABLE) {
1191 u32 local_adv, remote_adv, common;
1192
1193 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1194 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1195
1196 common = local_adv & (remote_adv >> 2);
1197 if (common & ADVERTISE_1000FULL) {
1198 bp->line_speed = SPEED_1000;
1199 bp->duplex = DUPLEX_FULL;
1200 }
1201 else if (common & ADVERTISE_1000HALF) {
1202 bp->line_speed = SPEED_1000;
1203 bp->duplex = DUPLEX_HALF;
1204 }
1205 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001206 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1207 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001208
1209 common = local_adv & remote_adv;
1210 if (common & ADVERTISE_100FULL) {
1211 bp->line_speed = SPEED_100;
1212 bp->duplex = DUPLEX_FULL;
1213 }
1214 else if (common & ADVERTISE_100HALF) {
1215 bp->line_speed = SPEED_100;
1216 bp->duplex = DUPLEX_HALF;
1217 }
1218 else if (common & ADVERTISE_10FULL) {
1219 bp->line_speed = SPEED_10;
1220 bp->duplex = DUPLEX_FULL;
1221 }
1222 else if (common & ADVERTISE_10HALF) {
1223 bp->line_speed = SPEED_10;
1224 bp->duplex = DUPLEX_HALF;
1225 }
1226 else {
1227 bp->line_speed = 0;
1228 bp->link_up = 0;
1229 }
1230 }
1231 }
1232 else {
1233 if (bmcr & BMCR_SPEED100) {
1234 bp->line_speed = SPEED_100;
1235 }
1236 else {
1237 bp->line_speed = SPEED_10;
1238 }
1239 if (bmcr & BMCR_FULLDPLX) {
1240 bp->duplex = DUPLEX_FULL;
1241 }
1242 else {
1243 bp->duplex = DUPLEX_HALF;
1244 }
1245 }
1246
1247 return 0;
1248}
1249
Michael Chan83e3fc82008-01-29 21:37:17 -08001250static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001251bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001252{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001253 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001254
1255 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1256 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1257 val |= 0x02 << 8;
1258
1259 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1260 u32 lo_water, hi_water;
1261
1262 if (bp->flow_ctrl & FLOW_CTRL_TX)
1263 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1264 else
1265 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1266 if (lo_water >= bp->rx_ring_size)
1267 lo_water = 0;
1268
1269 hi_water = bp->rx_ring_size / 4;
1270
1271 if (hi_water <= lo_water)
1272 lo_water = 0;
1273
1274 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1275 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1276
1277 if (hi_water > 0xf)
1278 hi_water = 0xf;
1279 else if (hi_water == 0)
1280 lo_water = 0;
1281 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1282 }
1283 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1284}
1285
Michael Chanbb4f98a2008-06-19 16:38:19 -07001286static void
1287bnx2_init_all_rx_contexts(struct bnx2 *bp)
1288{
1289 int i;
1290 u32 cid;
1291
1292 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1293 if (i == 1)
1294 cid = RX_RSS_CID;
1295 bnx2_init_rx_context(bp, cid);
1296 }
1297}
1298
Benjamin Li344478d2008-09-18 16:38:24 -07001299static void
Michael Chanb6016b72005-05-26 13:03:09 -07001300bnx2_set_mac_link(struct bnx2 *bp)
1301{
1302 u32 val;
1303
1304 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1305 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1306 (bp->duplex == DUPLEX_HALF)) {
1307 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1308 }
1309
1310 /* Configure the EMAC mode register. */
1311 val = REG_RD(bp, BNX2_EMAC_MODE);
1312
1313 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001314 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001315 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001316
1317 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001318 switch (bp->line_speed) {
1319 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001320 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1321 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001322 break;
1323 }
1324 /* fall through */
1325 case SPEED_100:
1326 val |= BNX2_EMAC_MODE_PORT_MII;
1327 break;
1328 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001329 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001330 /* fall through */
1331 case SPEED_1000:
1332 val |= BNX2_EMAC_MODE_PORT_GMII;
1333 break;
1334 }
Michael Chanb6016b72005-05-26 13:03:09 -07001335 }
1336 else {
1337 val |= BNX2_EMAC_MODE_PORT_GMII;
1338 }
1339
1340 /* Set the MAC to operate in the appropriate duplex mode. */
1341 if (bp->duplex == DUPLEX_HALF)
1342 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1343 REG_WR(bp, BNX2_EMAC_MODE, val);
1344
1345 /* Enable/disable rx PAUSE. */
1346 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1347
1348 if (bp->flow_ctrl & FLOW_CTRL_RX)
1349 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1350 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1351
1352 /* Enable/disable tx PAUSE. */
1353 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1354 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1355
1356 if (bp->flow_ctrl & FLOW_CTRL_TX)
1357 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1358 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1359
1360 /* Acknowledge the interrupt. */
1361 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1362
Michael Chan83e3fc82008-01-29 21:37:17 -08001363 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001364 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001365}
1366
Michael Chan27a005b2007-05-03 13:23:41 -07001367static void
1368bnx2_enable_bmsr1(struct bnx2 *bp)
1369{
Michael Chan583c28e2008-01-21 19:51:35 -08001370 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001371 (CHIP_NUM(bp) == CHIP_NUM_5709))
1372 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1373 MII_BNX2_BLK_ADDR_GP_STATUS);
1374}
1375
1376static void
1377bnx2_disable_bmsr1(struct bnx2 *bp)
1378{
Michael Chan583c28e2008-01-21 19:51:35 -08001379 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001380 (CHIP_NUM(bp) == CHIP_NUM_5709))
1381 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1382 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1383}
1384
Michael Chanb6016b72005-05-26 13:03:09 -07001385static int
Michael Chan605a9e22007-05-03 13:23:13 -07001386bnx2_test_and_enable_2g5(struct bnx2 *bp)
1387{
1388 u32 up1;
1389 int ret = 1;
1390
Michael Chan583c28e2008-01-21 19:51:35 -08001391 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001392 return 0;
1393
1394 if (bp->autoneg & AUTONEG_SPEED)
1395 bp->advertising |= ADVERTISED_2500baseX_Full;
1396
Michael Chan27a005b2007-05-03 13:23:41 -07001397 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1398 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1399
Michael Chan605a9e22007-05-03 13:23:13 -07001400 bnx2_read_phy(bp, bp->mii_up1, &up1);
1401 if (!(up1 & BCM5708S_UP1_2G5)) {
1402 up1 |= BCM5708S_UP1_2G5;
1403 bnx2_write_phy(bp, bp->mii_up1, up1);
1404 ret = 0;
1405 }
1406
Michael Chan27a005b2007-05-03 13:23:41 -07001407 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1408 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1409 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1410
Michael Chan605a9e22007-05-03 13:23:13 -07001411 return ret;
1412}
1413
1414static int
1415bnx2_test_and_disable_2g5(struct bnx2 *bp)
1416{
1417 u32 up1;
1418 int ret = 0;
1419
Michael Chan583c28e2008-01-21 19:51:35 -08001420 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001421 return 0;
1422
Michael Chan27a005b2007-05-03 13:23:41 -07001423 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1424 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1425
Michael Chan605a9e22007-05-03 13:23:13 -07001426 bnx2_read_phy(bp, bp->mii_up1, &up1);
1427 if (up1 & BCM5708S_UP1_2G5) {
1428 up1 &= ~BCM5708S_UP1_2G5;
1429 bnx2_write_phy(bp, bp->mii_up1, up1);
1430 ret = 1;
1431 }
1432
Michael Chan27a005b2007-05-03 13:23:41 -07001433 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1434 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1435 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1436
Michael Chan605a9e22007-05-03 13:23:13 -07001437 return ret;
1438}
1439
1440static void
1441bnx2_enable_forced_2g5(struct bnx2 *bp)
1442{
1443 u32 bmcr;
1444
Michael Chan583c28e2008-01-21 19:51:35 -08001445 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001446 return;
1447
Michael Chan27a005b2007-05-03 13:23:41 -07001448 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1449 u32 val;
1450
1451 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1452 MII_BNX2_BLK_ADDR_SERDES_DIG);
1453 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1454 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1455 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1456 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1457
1458 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1459 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1460 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1461
1462 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001463 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1464 bmcr |= BCM5708S_BMCR_FORCE_2500;
1465 }
1466
1467 if (bp->autoneg & AUTONEG_SPEED) {
1468 bmcr &= ~BMCR_ANENABLE;
1469 if (bp->req_duplex == DUPLEX_FULL)
1470 bmcr |= BMCR_FULLDPLX;
1471 }
1472 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1473}
1474
1475static void
1476bnx2_disable_forced_2g5(struct bnx2 *bp)
1477{
1478 u32 bmcr;
1479
Michael Chan583c28e2008-01-21 19:51:35 -08001480 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001481 return;
1482
Michael Chan27a005b2007-05-03 13:23:41 -07001483 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1484 u32 val;
1485
1486 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1487 MII_BNX2_BLK_ADDR_SERDES_DIG);
1488 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1489 val &= ~MII_BNX2_SD_MISC1_FORCE;
1490 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1491
1492 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1493 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1494 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1495
1496 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001497 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1498 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1499 }
1500
1501 if (bp->autoneg & AUTONEG_SPEED)
1502 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1503 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1504}
1505
Michael Chanb2fadea2008-01-21 17:07:06 -08001506static void
1507bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1508{
1509 u32 val;
1510
1511 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1512 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1513 if (start)
1514 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1515 else
1516 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1517}
1518
Michael Chan605a9e22007-05-03 13:23:13 -07001519static int
Michael Chanb6016b72005-05-26 13:03:09 -07001520bnx2_set_link(struct bnx2 *bp)
1521{
1522 u32 bmsr;
1523 u8 link_up;
1524
Michael Chan80be4432006-11-19 14:07:28 -08001525 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001526 bp->link_up = 1;
1527 return 0;
1528 }
1529
Michael Chan583c28e2008-01-21 19:51:35 -08001530 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001531 return 0;
1532
Michael Chanb6016b72005-05-26 13:03:09 -07001533 link_up = bp->link_up;
1534
Michael Chan27a005b2007-05-03 13:23:41 -07001535 bnx2_enable_bmsr1(bp);
1536 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1537 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1538 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001539
Michael Chan583c28e2008-01-21 19:51:35 -08001540 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001541 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001542 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001543
Michael Chan583c28e2008-01-21 19:51:35 -08001544 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001545 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001546 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001547 }
Michael Chanb6016b72005-05-26 13:03:09 -07001548 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001549
1550 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1551 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1552 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1553
1554 if ((val & BNX2_EMAC_STATUS_LINK) &&
1555 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001556 bmsr |= BMSR_LSTATUS;
1557 else
1558 bmsr &= ~BMSR_LSTATUS;
1559 }
1560
1561 if (bmsr & BMSR_LSTATUS) {
1562 bp->link_up = 1;
1563
Michael Chan583c28e2008-01-21 19:51:35 -08001564 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001565 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1566 bnx2_5706s_linkup(bp);
1567 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1568 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001569 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1570 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001571 }
1572 else {
1573 bnx2_copper_linkup(bp);
1574 }
1575 bnx2_resolve_flow_ctrl(bp);
1576 }
1577 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001578 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001579 (bp->autoneg & AUTONEG_SPEED))
1580 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001581
Michael Chan583c28e2008-01-21 19:51:35 -08001582 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001583 u32 bmcr;
1584
1585 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1586 bmcr |= BMCR_ANENABLE;
1587 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1588
Michael Chan583c28e2008-01-21 19:51:35 -08001589 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001590 }
Michael Chanb6016b72005-05-26 13:03:09 -07001591 bp->link_up = 0;
1592 }
1593
1594 if (bp->link_up != link_up) {
1595 bnx2_report_link(bp);
1596 }
1597
1598 bnx2_set_mac_link(bp);
1599
1600 return 0;
1601}
1602
1603static int
1604bnx2_reset_phy(struct bnx2 *bp)
1605{
1606 int i;
1607 u32 reg;
1608
Michael Chanca58c3a2007-05-03 13:22:52 -07001609 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001610
1611#define PHY_RESET_MAX_WAIT 100
1612 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1613 udelay(10);
1614
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001616 if (!(reg & BMCR_RESET)) {
1617 udelay(20);
1618 break;
1619 }
1620 }
1621 if (i == PHY_RESET_MAX_WAIT) {
1622 return -EBUSY;
1623 }
1624 return 0;
1625}
1626
1627static u32
1628bnx2_phy_get_pause_adv(struct bnx2 *bp)
1629{
1630 u32 adv = 0;
1631
1632 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1633 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1634
Michael Chan583c28e2008-01-21 19:51:35 -08001635 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001636 adv = ADVERTISE_1000XPAUSE;
1637 }
1638 else {
1639 adv = ADVERTISE_PAUSE_CAP;
1640 }
1641 }
1642 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001643 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001644 adv = ADVERTISE_1000XPSE_ASYM;
1645 }
1646 else {
1647 adv = ADVERTISE_PAUSE_ASYM;
1648 }
1649 }
1650 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001651 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001652 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1653 }
1654 else {
1655 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1656 }
1657 }
1658 return adv;
1659}
1660
Michael Chana2f13892008-07-14 22:38:23 -07001661static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001662
Michael Chanb6016b72005-05-26 13:03:09 -07001663static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001664bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001665__releases(&bp->phy_lock)
1666__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001667{
1668 u32 speed_arg = 0, pause_adv;
1669
1670 pause_adv = bnx2_phy_get_pause_adv(bp);
1671
1672 if (bp->autoneg & AUTONEG_SPEED) {
1673 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1674 if (bp->advertising & ADVERTISED_10baseT_Half)
1675 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1676 if (bp->advertising & ADVERTISED_10baseT_Full)
1677 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1678 if (bp->advertising & ADVERTISED_100baseT_Half)
1679 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1680 if (bp->advertising & ADVERTISED_100baseT_Full)
1681 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1682 if (bp->advertising & ADVERTISED_1000baseT_Full)
1683 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1684 if (bp->advertising & ADVERTISED_2500baseX_Full)
1685 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1686 } else {
1687 if (bp->req_line_speed == SPEED_2500)
1688 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1689 else if (bp->req_line_speed == SPEED_1000)
1690 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1691 else if (bp->req_line_speed == SPEED_100) {
1692 if (bp->req_duplex == DUPLEX_FULL)
1693 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1694 else
1695 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1696 } else if (bp->req_line_speed == SPEED_10) {
1697 if (bp->req_duplex == DUPLEX_FULL)
1698 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1699 else
1700 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1701 }
1702 }
1703
1704 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1705 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001706 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001707 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1708
1709 if (port == PORT_TP)
1710 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1711 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1712
Michael Chan2726d6e2008-01-29 21:35:05 -08001713 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001714
1715 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001716 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001717 spin_lock_bh(&bp->phy_lock);
1718
1719 return 0;
1720}
1721
1722static int
1723bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001724__releases(&bp->phy_lock)
1725__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001726{
Michael Chan605a9e22007-05-03 13:23:13 -07001727 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001728 u32 new_adv = 0;
1729
Michael Chan583c28e2008-01-21 19:51:35 -08001730 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001731 return (bnx2_setup_remote_phy(bp, port));
1732
Michael Chanb6016b72005-05-26 13:03:09 -07001733 if (!(bp->autoneg & AUTONEG_SPEED)) {
1734 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001735 int force_link_down = 0;
1736
Michael Chan605a9e22007-05-03 13:23:13 -07001737 if (bp->req_line_speed == SPEED_2500) {
1738 if (!bnx2_test_and_enable_2g5(bp))
1739 force_link_down = 1;
1740 } else if (bp->req_line_speed == SPEED_1000) {
1741 if (bnx2_test_and_disable_2g5(bp))
1742 force_link_down = 1;
1743 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001744 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001745 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1746
Michael Chanca58c3a2007-05-03 13:22:52 -07001747 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001748 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001749 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001750
Michael Chan27a005b2007-05-03 13:23:41 -07001751 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1752 if (bp->req_line_speed == SPEED_2500)
1753 bnx2_enable_forced_2g5(bp);
1754 else if (bp->req_line_speed == SPEED_1000) {
1755 bnx2_disable_forced_2g5(bp);
1756 new_bmcr &= ~0x2000;
1757 }
1758
1759 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001760 if (bp->req_line_speed == SPEED_2500)
1761 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1762 else
1763 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001764 }
1765
Michael Chanb6016b72005-05-26 13:03:09 -07001766 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001767 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001768 new_bmcr |= BMCR_FULLDPLX;
1769 }
1770 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001771 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001772 new_bmcr &= ~BMCR_FULLDPLX;
1773 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001774 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001775 /* Force a link down visible on the other side */
1776 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001777 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001778 ~(ADVERTISE_1000XFULL |
1779 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001780 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001781 BMCR_ANRESTART | BMCR_ANENABLE);
1782
1783 bp->link_up = 0;
1784 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001785 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001786 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001787 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001788 bnx2_write_phy(bp, bp->mii_adv, adv);
1789 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001790 } else {
1791 bnx2_resolve_flow_ctrl(bp);
1792 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001793 }
1794 return 0;
1795 }
1796
Michael Chan605a9e22007-05-03 13:23:13 -07001797 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001798
Michael Chanb6016b72005-05-26 13:03:09 -07001799 if (bp->advertising & ADVERTISED_1000baseT_Full)
1800 new_adv |= ADVERTISE_1000XFULL;
1801
1802 new_adv |= bnx2_phy_get_pause_adv(bp);
1803
Michael Chanca58c3a2007-05-03 13:22:52 -07001804 bnx2_read_phy(bp, bp->mii_adv, &adv);
1805 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001806
1807 bp->serdes_an_pending = 0;
1808 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1809 /* Force a link down visible on the other side */
1810 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001811 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001812 spin_unlock_bh(&bp->phy_lock);
1813 msleep(20);
1814 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001815 }
1816
Michael Chanca58c3a2007-05-03 13:22:52 -07001817 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1818 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001819 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001820 /* Speed up link-up time when the link partner
1821 * does not autonegotiate which is very common
1822 * in blade servers. Some blade servers use
1823 * IPMI for kerboard input and it's important
1824 * to minimize link disruptions. Autoneg. involves
1825 * exchanging base pages plus 3 next pages and
1826 * normally completes in about 120 msec.
1827 */
Michael Chan40105c02008-11-12 16:02:45 -08001828 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001829 bp->serdes_an_pending = 1;
1830 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001831 } else {
1832 bnx2_resolve_flow_ctrl(bp);
1833 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001834 }
1835
1836 return 0;
1837}
1838
1839#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001840 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001841 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1842 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001843
1844#define ETHTOOL_ALL_COPPER_SPEED \
1845 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1846 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1847 ADVERTISED_1000baseT_Full)
1848
1849#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1850 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001851
Michael Chanb6016b72005-05-26 13:03:09 -07001852#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1853
Michael Chandeaf3912007-07-07 22:48:00 -07001854static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001855bnx2_set_default_remote_link(struct bnx2 *bp)
1856{
1857 u32 link;
1858
1859 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001860 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001861 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001862 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001863
1864 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1865 bp->req_line_speed = 0;
1866 bp->autoneg |= AUTONEG_SPEED;
1867 bp->advertising = ADVERTISED_Autoneg;
1868 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1869 bp->advertising |= ADVERTISED_10baseT_Half;
1870 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1871 bp->advertising |= ADVERTISED_10baseT_Full;
1872 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1873 bp->advertising |= ADVERTISED_100baseT_Half;
1874 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1875 bp->advertising |= ADVERTISED_100baseT_Full;
1876 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1877 bp->advertising |= ADVERTISED_1000baseT_Full;
1878 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1879 bp->advertising |= ADVERTISED_2500baseX_Full;
1880 } else {
1881 bp->autoneg = 0;
1882 bp->advertising = 0;
1883 bp->req_duplex = DUPLEX_FULL;
1884 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1885 bp->req_line_speed = SPEED_10;
1886 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1887 bp->req_duplex = DUPLEX_HALF;
1888 }
1889 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1890 bp->req_line_speed = SPEED_100;
1891 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1892 bp->req_duplex = DUPLEX_HALF;
1893 }
1894 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1895 bp->req_line_speed = SPEED_1000;
1896 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1897 bp->req_line_speed = SPEED_2500;
1898 }
1899}
1900
1901static void
Michael Chandeaf3912007-07-07 22:48:00 -07001902bnx2_set_default_link(struct bnx2 *bp)
1903{
Harvey Harrisonab598592008-05-01 02:47:38 -07001904 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1905 bnx2_set_default_remote_link(bp);
1906 return;
1907 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001908
Michael Chandeaf3912007-07-07 22:48:00 -07001909 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1910 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001911 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001912 u32 reg;
1913
1914 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1915
Michael Chan2726d6e2008-01-29 21:35:05 -08001916 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001917 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1918 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1919 bp->autoneg = 0;
1920 bp->req_line_speed = bp->line_speed = SPEED_1000;
1921 bp->req_duplex = DUPLEX_FULL;
1922 }
1923 } else
1924 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1925}
1926
Michael Chan0d8a6572007-07-07 22:49:43 -07001927static void
Michael Chandf149d72007-07-07 22:51:36 -07001928bnx2_send_heart_beat(struct bnx2 *bp)
1929{
1930 u32 msg;
1931 u32 addr;
1932
1933 spin_lock(&bp->indirect_lock);
1934 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1935 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1936 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1937 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1938 spin_unlock(&bp->indirect_lock);
1939}
1940
1941static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001942bnx2_remote_phy_event(struct bnx2 *bp)
1943{
1944 u32 msg;
1945 u8 link_up = bp->link_up;
1946 u8 old_port;
1947
Michael Chan2726d6e2008-01-29 21:35:05 -08001948 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001949
Michael Chandf149d72007-07-07 22:51:36 -07001950 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1951 bnx2_send_heart_beat(bp);
1952
1953 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1954
Michael Chan0d8a6572007-07-07 22:49:43 -07001955 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1956 bp->link_up = 0;
1957 else {
1958 u32 speed;
1959
1960 bp->link_up = 1;
1961 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1962 bp->duplex = DUPLEX_FULL;
1963 switch (speed) {
1964 case BNX2_LINK_STATUS_10HALF:
1965 bp->duplex = DUPLEX_HALF;
1966 case BNX2_LINK_STATUS_10FULL:
1967 bp->line_speed = SPEED_10;
1968 break;
1969 case BNX2_LINK_STATUS_100HALF:
1970 bp->duplex = DUPLEX_HALF;
1971 case BNX2_LINK_STATUS_100BASE_T4:
1972 case BNX2_LINK_STATUS_100FULL:
1973 bp->line_speed = SPEED_100;
1974 break;
1975 case BNX2_LINK_STATUS_1000HALF:
1976 bp->duplex = DUPLEX_HALF;
1977 case BNX2_LINK_STATUS_1000FULL:
1978 bp->line_speed = SPEED_1000;
1979 break;
1980 case BNX2_LINK_STATUS_2500HALF:
1981 bp->duplex = DUPLEX_HALF;
1982 case BNX2_LINK_STATUS_2500FULL:
1983 bp->line_speed = SPEED_2500;
1984 break;
1985 default:
1986 bp->line_speed = 0;
1987 break;
1988 }
1989
Michael Chan0d8a6572007-07-07 22:49:43 -07001990 bp->flow_ctrl = 0;
1991 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1992 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1993 if (bp->duplex == DUPLEX_FULL)
1994 bp->flow_ctrl = bp->req_flow_ctrl;
1995 } else {
1996 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1997 bp->flow_ctrl |= FLOW_CTRL_TX;
1998 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1999 bp->flow_ctrl |= FLOW_CTRL_RX;
2000 }
2001
2002 old_port = bp->phy_port;
2003 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2004 bp->phy_port = PORT_FIBRE;
2005 else
2006 bp->phy_port = PORT_TP;
2007
2008 if (old_port != bp->phy_port)
2009 bnx2_set_default_link(bp);
2010
Michael Chan0d8a6572007-07-07 22:49:43 -07002011 }
2012 if (bp->link_up != link_up)
2013 bnx2_report_link(bp);
2014
2015 bnx2_set_mac_link(bp);
2016}
2017
2018static int
2019bnx2_set_remote_link(struct bnx2 *bp)
2020{
2021 u32 evt_code;
2022
Michael Chan2726d6e2008-01-29 21:35:05 -08002023 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002024 switch (evt_code) {
2025 case BNX2_FW_EVT_CODE_LINK_EVENT:
2026 bnx2_remote_phy_event(bp);
2027 break;
2028 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2029 default:
Michael Chandf149d72007-07-07 22:51:36 -07002030 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002031 break;
2032 }
2033 return 0;
2034}
2035
Michael Chanb6016b72005-05-26 13:03:09 -07002036static int
2037bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002038__releases(&bp->phy_lock)
2039__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002040{
2041 u32 bmcr;
2042 u32 new_bmcr;
2043
Michael Chanca58c3a2007-05-03 13:22:52 -07002044 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002045
2046 if (bp->autoneg & AUTONEG_SPEED) {
2047 u32 adv_reg, adv1000_reg;
2048 u32 new_adv_reg = 0;
2049 u32 new_adv1000_reg = 0;
2050
Michael Chanca58c3a2007-05-03 13:22:52 -07002051 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002052 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2053 ADVERTISE_PAUSE_ASYM);
2054
2055 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2056 adv1000_reg &= PHY_ALL_1000_SPEED;
2057
2058 if (bp->advertising & ADVERTISED_10baseT_Half)
2059 new_adv_reg |= ADVERTISE_10HALF;
2060 if (bp->advertising & ADVERTISED_10baseT_Full)
2061 new_adv_reg |= ADVERTISE_10FULL;
2062 if (bp->advertising & ADVERTISED_100baseT_Half)
2063 new_adv_reg |= ADVERTISE_100HALF;
2064 if (bp->advertising & ADVERTISED_100baseT_Full)
2065 new_adv_reg |= ADVERTISE_100FULL;
2066 if (bp->advertising & ADVERTISED_1000baseT_Full)
2067 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002068
Michael Chanb6016b72005-05-26 13:03:09 -07002069 new_adv_reg |= ADVERTISE_CSMA;
2070
2071 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2072
2073 if ((adv1000_reg != new_adv1000_reg) ||
2074 (adv_reg != new_adv_reg) ||
2075 ((bmcr & BMCR_ANENABLE) == 0)) {
2076
Michael Chanca58c3a2007-05-03 13:22:52 -07002077 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002078 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002079 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002080 BMCR_ANENABLE);
2081 }
2082 else if (bp->link_up) {
2083 /* Flow ctrl may have changed from auto to forced */
2084 /* or vice-versa. */
2085
2086 bnx2_resolve_flow_ctrl(bp);
2087 bnx2_set_mac_link(bp);
2088 }
2089 return 0;
2090 }
2091
2092 new_bmcr = 0;
2093 if (bp->req_line_speed == SPEED_100) {
2094 new_bmcr |= BMCR_SPEED100;
2095 }
2096 if (bp->req_duplex == DUPLEX_FULL) {
2097 new_bmcr |= BMCR_FULLDPLX;
2098 }
2099 if (new_bmcr != bmcr) {
2100 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002101
Michael Chanca58c3a2007-05-03 13:22:52 -07002102 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2103 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002104
Michael Chanb6016b72005-05-26 13:03:09 -07002105 if (bmsr & BMSR_LSTATUS) {
2106 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002107 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002108 spin_unlock_bh(&bp->phy_lock);
2109 msleep(50);
2110 spin_lock_bh(&bp->phy_lock);
2111
Michael Chanca58c3a2007-05-03 13:22:52 -07002112 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2113 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002114 }
2115
Michael Chanca58c3a2007-05-03 13:22:52 -07002116 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002117
2118 /* Normally, the new speed is setup after the link has
2119 * gone down and up again. In some cases, link will not go
2120 * down so we need to set up the new speed here.
2121 */
2122 if (bmsr & BMSR_LSTATUS) {
2123 bp->line_speed = bp->req_line_speed;
2124 bp->duplex = bp->req_duplex;
2125 bnx2_resolve_flow_ctrl(bp);
2126 bnx2_set_mac_link(bp);
2127 }
Michael Chan27a005b2007-05-03 13:23:41 -07002128 } else {
2129 bnx2_resolve_flow_ctrl(bp);
2130 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002131 }
2132 return 0;
2133}
2134
2135static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002136bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002137__releases(&bp->phy_lock)
2138__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002139{
2140 if (bp->loopback == MAC_LOOPBACK)
2141 return 0;
2142
Michael Chan583c28e2008-01-21 19:51:35 -08002143 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07002144 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07002145 }
2146 else {
2147 return (bnx2_setup_copper_phy(bp));
2148 }
2149}
2150
2151static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002152bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002153{
2154 u32 val;
2155
2156 bp->mii_bmcr = MII_BMCR + 0x10;
2157 bp->mii_bmsr = MII_BMSR + 0x10;
2158 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2159 bp->mii_adv = MII_ADVERTISE + 0x10;
2160 bp->mii_lpa = MII_LPA + 0x10;
2161 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2162
2163 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2164 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2165
2166 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002167 if (reset_phy)
2168 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002169
2170 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2171
2172 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2173 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2174 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2175 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2176
2177 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2178 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002179 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002180 val |= BCM5708S_UP1_2G5;
2181 else
2182 val &= ~BCM5708S_UP1_2G5;
2183 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2184
2185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2186 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2187 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2188 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2189
2190 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2191
2192 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2193 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2194 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2195
2196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2197
2198 return 0;
2199}
2200
2201static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002202bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203{
2204 u32 val;
2205
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 if (reset_phy)
2207 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002208
2209 bp->mii_up1 = BCM5708S_UP1;
2210
Michael Chan5b0c76a2005-11-04 08:45:49 -08002211 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2212 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2213 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2214
2215 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2216 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2217 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2218
2219 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2220 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2221 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2222
Michael Chan583c28e2008-01-21 19:51:35 -08002223 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002224 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2225 val |= BCM5708S_UP1_2G5;
2226 bnx2_write_phy(bp, BCM5708S_UP1, val);
2227 }
2228
2229 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002230 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2231 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002232 /* increase tx signal amplitude */
2233 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2234 BCM5708S_BLK_ADDR_TX_MISC);
2235 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2236 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2237 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2238 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2239 }
2240
Michael Chan2726d6e2008-01-29 21:35:05 -08002241 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002242 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2243
2244 if (val) {
2245 u32 is_backplane;
2246
Michael Chan2726d6e2008-01-29 21:35:05 -08002247 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002248 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2249 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2250 BCM5708S_BLK_ADDR_TX_MISC);
2251 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2252 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2253 BCM5708S_BLK_ADDR_DIG);
2254 }
2255 }
2256 return 0;
2257}
2258
2259static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002260bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002261{
Michael Chan9a120bc2008-05-16 22:17:45 -07002262 if (reset_phy)
2263 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002264
Michael Chan583c28e2008-01-21 19:51:35 -08002265 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002266
Michael Chan59b47d82006-11-19 14:10:45 -08002267 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2268 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002269
2270 if (bp->dev->mtu > 1500) {
2271 u32 val;
2272
2273 /* Set extended packet length bit */
2274 bnx2_write_phy(bp, 0x18, 0x7);
2275 bnx2_read_phy(bp, 0x18, &val);
2276 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2277
2278 bnx2_write_phy(bp, 0x1c, 0x6c00);
2279 bnx2_read_phy(bp, 0x1c, &val);
2280 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2281 }
2282 else {
2283 u32 val;
2284
2285 bnx2_write_phy(bp, 0x18, 0x7);
2286 bnx2_read_phy(bp, 0x18, &val);
2287 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2288
2289 bnx2_write_phy(bp, 0x1c, 0x6c00);
2290 bnx2_read_phy(bp, 0x1c, &val);
2291 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2292 }
2293
2294 return 0;
2295}
2296
2297static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002298bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002299{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002300 u32 val;
2301
Michael Chan9a120bc2008-05-16 22:17:45 -07002302 if (reset_phy)
2303 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002304
Michael Chan583c28e2008-01-21 19:51:35 -08002305 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002306 bnx2_write_phy(bp, 0x18, 0x0c00);
2307 bnx2_write_phy(bp, 0x17, 0x000a);
2308 bnx2_write_phy(bp, 0x15, 0x310b);
2309 bnx2_write_phy(bp, 0x17, 0x201f);
2310 bnx2_write_phy(bp, 0x15, 0x9506);
2311 bnx2_write_phy(bp, 0x17, 0x401f);
2312 bnx2_write_phy(bp, 0x15, 0x14e2);
2313 bnx2_write_phy(bp, 0x18, 0x0400);
2314 }
2315
Michael Chan583c28e2008-01-21 19:51:35 -08002316 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002317 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2318 MII_BNX2_DSP_EXPAND_REG | 0x8);
2319 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2320 val &= ~(1 << 8);
2321 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2322 }
2323
Michael Chanb6016b72005-05-26 13:03:09 -07002324 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002325 /* Set extended packet length bit */
2326 bnx2_write_phy(bp, 0x18, 0x7);
2327 bnx2_read_phy(bp, 0x18, &val);
2328 bnx2_write_phy(bp, 0x18, val | 0x4000);
2329
2330 bnx2_read_phy(bp, 0x10, &val);
2331 bnx2_write_phy(bp, 0x10, val | 0x1);
2332 }
2333 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002334 bnx2_write_phy(bp, 0x18, 0x7);
2335 bnx2_read_phy(bp, 0x18, &val);
2336 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2337
2338 bnx2_read_phy(bp, 0x10, &val);
2339 bnx2_write_phy(bp, 0x10, val & ~0x1);
2340 }
2341
Michael Chan5b0c76a2005-11-04 08:45:49 -08002342 /* ethernet@wirespeed */
2343 bnx2_write_phy(bp, 0x18, 0x7007);
2344 bnx2_read_phy(bp, 0x18, &val);
2345 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002346 return 0;
2347}
2348
2349
2350static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002351bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002352__releases(&bp->phy_lock)
2353__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002354{
2355 u32 val;
2356 int rc = 0;
2357
Michael Chan583c28e2008-01-21 19:51:35 -08002358 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2359 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002360
Michael Chanca58c3a2007-05-03 13:22:52 -07002361 bp->mii_bmcr = MII_BMCR;
2362 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002363 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002364 bp->mii_adv = MII_ADVERTISE;
2365 bp->mii_lpa = MII_LPA;
2366
Michael Chanb6016b72005-05-26 13:03:09 -07002367 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2368
Michael Chan583c28e2008-01-21 19:51:35 -08002369 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002370 goto setup_phy;
2371
Michael Chanb6016b72005-05-26 13:03:09 -07002372 bnx2_read_phy(bp, MII_PHYSID1, &val);
2373 bp->phy_id = val << 16;
2374 bnx2_read_phy(bp, MII_PHYSID2, &val);
2375 bp->phy_id |= val & 0xffff;
2376
Michael Chan583c28e2008-01-21 19:51:35 -08002377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002378 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002379 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002380 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002381 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002382 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002383 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002384 }
2385 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002386 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002387 }
2388
Michael Chan0d8a6572007-07-07 22:49:43 -07002389setup_phy:
2390 if (!rc)
2391 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002392
2393 return rc;
2394}
2395
2396static int
2397bnx2_set_mac_loopback(struct bnx2 *bp)
2398{
2399 u32 mac_mode;
2400
2401 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2402 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2403 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2404 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2405 bp->link_up = 1;
2406 return 0;
2407}
2408
Michael Chanbc5a0692006-01-23 16:13:22 -08002409static int bnx2_test_link(struct bnx2 *);
2410
2411static int
2412bnx2_set_phy_loopback(struct bnx2 *bp)
2413{
2414 u32 mac_mode;
2415 int rc, i;
2416
2417 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002418 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002419 BMCR_SPEED1000);
2420 spin_unlock_bh(&bp->phy_lock);
2421 if (rc)
2422 return rc;
2423
2424 for (i = 0; i < 10; i++) {
2425 if (bnx2_test_link(bp) == 0)
2426 break;
Michael Chan80be4432006-11-19 14:07:28 -08002427 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002428 }
2429
2430 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2431 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2432 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002433 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002434
2435 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2436 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2437 bp->link_up = 1;
2438 return 0;
2439}
2440
Michael Chanb6016b72005-05-26 13:03:09 -07002441static int
Michael Chana2f13892008-07-14 22:38:23 -07002442bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002443{
2444 int i;
2445 u32 val;
2446
Michael Chanb6016b72005-05-26 13:03:09 -07002447 bp->fw_wr_seq++;
2448 msg_data |= bp->fw_wr_seq;
2449
Michael Chan2726d6e2008-01-29 21:35:05 -08002450 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002451
Michael Chana2f13892008-07-14 22:38:23 -07002452 if (!ack)
2453 return 0;
2454
Michael Chanb6016b72005-05-26 13:03:09 -07002455 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002456 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002457 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002458
Michael Chan2726d6e2008-01-29 21:35:05 -08002459 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002460
2461 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2462 break;
2463 }
Michael Chanb090ae22006-01-23 16:07:10 -08002464 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2465 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002466
2467 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002468 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2469 if (!silent)
2470 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2471 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002472
2473 msg_data &= ~BNX2_DRV_MSG_CODE;
2474 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2475
Michael Chan2726d6e2008-01-29 21:35:05 -08002476 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002477
Michael Chanb6016b72005-05-26 13:03:09 -07002478 return -EBUSY;
2479 }
2480
Michael Chanb090ae22006-01-23 16:07:10 -08002481 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2482 return -EIO;
2483
Michael Chanb6016b72005-05-26 13:03:09 -07002484 return 0;
2485}
2486
Michael Chan59b47d82006-11-19 14:10:45 -08002487static int
2488bnx2_init_5709_context(struct bnx2 *bp)
2489{
2490 int i, ret = 0;
2491 u32 val;
2492
2493 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2494 val |= (BCM_PAGE_BITS - 8) << 16;
2495 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002496 for (i = 0; i < 10; i++) {
2497 val = REG_RD(bp, BNX2_CTX_COMMAND);
2498 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2499 break;
2500 udelay(2);
2501 }
2502 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2503 return -EBUSY;
2504
Michael Chan59b47d82006-11-19 14:10:45 -08002505 for (i = 0; i < bp->ctx_pages; i++) {
2506 int j;
2507
Michael Chan352f7682008-05-02 16:57:26 -07002508 if (bp->ctx_blk[i])
2509 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2510 else
2511 return -ENOMEM;
2512
Michael Chan59b47d82006-11-19 14:10:45 -08002513 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2514 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2515 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2516 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2517 (u64) bp->ctx_blk_mapping[i] >> 32);
2518 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2519 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2520 for (j = 0; j < 10; j++) {
2521
2522 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2523 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2524 break;
2525 udelay(5);
2526 }
2527 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2528 ret = -EBUSY;
2529 break;
2530 }
2531 }
2532 return ret;
2533}
2534
Michael Chanb6016b72005-05-26 13:03:09 -07002535static void
2536bnx2_init_context(struct bnx2 *bp)
2537{
2538 u32 vcid;
2539
2540 vcid = 96;
2541 while (vcid) {
2542 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002543 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002544
2545 vcid--;
2546
2547 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2548 u32 new_vcid;
2549
2550 vcid_addr = GET_PCID_ADDR(vcid);
2551 if (vcid & 0x8) {
2552 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2553 }
2554 else {
2555 new_vcid = vcid;
2556 }
2557 pcid_addr = GET_PCID_ADDR(new_vcid);
2558 }
2559 else {
2560 vcid_addr = GET_CID_ADDR(vcid);
2561 pcid_addr = vcid_addr;
2562 }
2563
Michael Chan7947b202007-06-04 21:17:10 -07002564 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2565 vcid_addr += (i << PHY_CTX_SHIFT);
2566 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002567
Michael Chan5d5d0012007-12-12 11:17:43 -08002568 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002569 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2570
2571 /* Zero out the context. */
2572 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002573 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002574 }
Michael Chanb6016b72005-05-26 13:03:09 -07002575 }
2576}
2577
2578static int
2579bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2580{
2581 u16 *good_mbuf;
2582 u32 good_mbuf_cnt;
2583 u32 val;
2584
2585 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2586 if (good_mbuf == NULL) {
2587 printk(KERN_ERR PFX "Failed to allocate memory in "
2588 "bnx2_alloc_bad_rbuf\n");
2589 return -ENOMEM;
2590 }
2591
2592 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2593 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2594
2595 good_mbuf_cnt = 0;
2596
2597 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002598 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002599 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002600 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2601 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002602
Michael Chan2726d6e2008-01-29 21:35:05 -08002603 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002604
2605 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2606
2607 /* The addresses with Bit 9 set are bad memory blocks. */
2608 if (!(val & (1 << 9))) {
2609 good_mbuf[good_mbuf_cnt] = (u16) val;
2610 good_mbuf_cnt++;
2611 }
2612
Michael Chan2726d6e2008-01-29 21:35:05 -08002613 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002614 }
2615
2616 /* Free the good ones back to the mbuf pool thus discarding
2617 * all the bad ones. */
2618 while (good_mbuf_cnt) {
2619 good_mbuf_cnt--;
2620
2621 val = good_mbuf[good_mbuf_cnt];
2622 val = (val << 9) | val | 1;
2623
Michael Chan2726d6e2008-01-29 21:35:05 -08002624 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002625 }
2626 kfree(good_mbuf);
2627 return 0;
2628}
2629
2630static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002631bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002632{
2633 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002634
2635 val = (mac_addr[0] << 8) | mac_addr[1];
2636
Benjamin Li5fcaed02008-07-14 22:39:52 -07002637 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002638
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002639 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002640 (mac_addr[4] << 8) | mac_addr[5];
2641
Benjamin Li5fcaed02008-07-14 22:39:52 -07002642 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002643}
2644
2645static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002646bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002647{
2648 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002649 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002650 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002651 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002652 struct page *page = alloc_page(GFP_ATOMIC);
2653
2654 if (!page)
2655 return -ENOMEM;
2656 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2657 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002658 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2659 __free_page(page);
2660 return -EIO;
2661 }
2662
Michael Chan47bf4242007-12-12 11:19:12 -08002663 rx_pg->page = page;
2664 pci_unmap_addr_set(rx_pg, mapping, mapping);
2665 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2666 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2667 return 0;
2668}
2669
2670static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002671bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002672{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002673 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002674 struct page *page = rx_pg->page;
2675
2676 if (!page)
2677 return;
2678
2679 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2680 PCI_DMA_FROMDEVICE);
2681
2682 __free_page(page);
2683 rx_pg->page = NULL;
2684}
2685
2686static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002687bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002688{
2689 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002690 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002691 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002692 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002693 unsigned long align;
2694
Michael Chan932f3772006-08-15 01:39:36 -07002695 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002696 if (skb == NULL) {
2697 return -ENOMEM;
2698 }
2699
Michael Chan59b47d82006-11-19 14:10:45 -08002700 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2701 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002702
Michael Chanb6016b72005-05-26 13:03:09 -07002703 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2704 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002705 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2706 dev_kfree_skb(skb);
2707 return -EIO;
2708 }
Michael Chanb6016b72005-05-26 13:03:09 -07002709
2710 rx_buf->skb = skb;
2711 pci_unmap_addr_set(rx_buf, mapping, mapping);
2712
2713 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2714 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2715
Michael Chanbb4f98a2008-06-19 16:38:19 -07002716 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002717
2718 return 0;
2719}
2720
Michael Chanda3e4fb2007-05-03 13:24:23 -07002721static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002722bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002723{
Michael Chan43e80b82008-06-19 16:41:08 -07002724 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002725 u32 new_link_state, old_link_state;
2726 int is_set = 1;
2727
2728 new_link_state = sblk->status_attn_bits & event;
2729 old_link_state = sblk->status_attn_bits_ack & event;
2730 if (new_link_state != old_link_state) {
2731 if (new_link_state)
2732 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2733 else
2734 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2735 } else
2736 is_set = 0;
2737
2738 return is_set;
2739}
2740
Michael Chanb6016b72005-05-26 13:03:09 -07002741static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002742bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002743{
Michael Chan74ecc622008-05-02 16:56:16 -07002744 spin_lock(&bp->phy_lock);
2745
2746 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002747 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002748 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002749 bnx2_set_remote_link(bp);
2750
Michael Chan74ecc622008-05-02 16:56:16 -07002751 spin_unlock(&bp->phy_lock);
2752
Michael Chanb6016b72005-05-26 13:03:09 -07002753}
2754
Michael Chanead72702007-12-20 19:55:39 -08002755static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002756bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002757{
2758 u16 cons;
2759
Michael Chan43e80b82008-06-19 16:41:08 -07002760 /* Tell compiler that status block fields can change. */
2761 barrier();
2762 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002763 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002764 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2765 cons++;
2766 return cons;
2767}
2768
Michael Chan57851d82007-12-20 20:01:44 -08002769static int
2770bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002771{
Michael Chan35e90102008-06-19 16:37:42 -07002772 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002773 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002774 int tx_pkt = 0, index;
2775 struct netdev_queue *txq;
2776
2777 index = (bnapi - bp->bnx2_napi);
2778 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002779
Michael Chan35efa7c2007-12-20 19:56:37 -08002780 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002781 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002782
2783 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002784 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002785 struct sk_buff *skb;
2786 int i, last;
2787
2788 sw_ring_cons = TX_RING_IDX(sw_cons);
2789
Michael Chan35e90102008-06-19 16:37:42 -07002790 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002791 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002792
Eric Dumazetd62fda02009-05-12 20:48:02 +00002793 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2794 prefetch(&skb->end);
2795
Michael Chanb6016b72005-05-26 13:03:09 -07002796 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002797 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002798 u16 last_idx, last_ring_idx;
2799
Eric Dumazetd62fda02009-05-12 20:48:02 +00002800 last_idx = sw_cons + tx_buf->nr_frags + 1;
2801 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002802 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2803 last_idx++;
2804 }
2805 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2806 break;
2807 }
2808 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002809
Benjamin Li3d16af82008-10-09 12:26:41 -07002810 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002811
2812 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002813 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002814
2815 for (i = 0; i < last; i++) {
2816 sw_cons = NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002817 }
2818
2819 sw_cons = NEXT_TX_BD(sw_cons);
2820
Michael Chan745720e2006-06-29 12:37:41 -07002821 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002822 tx_pkt++;
2823 if (tx_pkt == budget)
2824 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002825
Eric Dumazetd62fda02009-05-12 20:48:02 +00002826 if (hw_cons == sw_cons)
2827 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002828 }
2829
Michael Chan35e90102008-06-19 16:37:42 -07002830 txr->hw_tx_cons = hw_cons;
2831 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002832
Michael Chan2f8af122006-08-15 01:39:10 -07002833 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002834 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002835 * memory barrier, there is a small possibility that bnx2_start_xmit()
2836 * will miss it and cause the queue to be stopped forever.
2837 */
2838 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002839
Benjamin Li706bf242008-07-18 17:55:11 -07002840 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002841 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002842 __netif_tx_lock(txq, smp_processor_id());
2843 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002844 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002845 netif_tx_wake_queue(txq);
2846 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002847 }
Benjamin Li706bf242008-07-18 17:55:11 -07002848
Michael Chan57851d82007-12-20 20:01:44 -08002849 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002850}
2851
Michael Chan1db82f22007-12-12 11:19:35 -08002852static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002853bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002854 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002855{
2856 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2857 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002858 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002859 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002860 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002861
Benjamin Li3d16af82008-10-09 12:26:41 -07002862 cons_rx_pg = &rxr->rx_pg_ring[cons];
2863
2864 /* The caller was unable to allocate a new page to replace the
2865 * last one in the frags array, so we need to recycle that page
2866 * and then free the skb.
2867 */
2868 if (skb) {
2869 struct page *page;
2870 struct skb_shared_info *shinfo;
2871
2872 shinfo = skb_shinfo(skb);
2873 shinfo->nr_frags--;
2874 page = shinfo->frags[shinfo->nr_frags].page;
2875 shinfo->frags[shinfo->nr_frags].page = NULL;
2876
2877 cons_rx_pg->page = page;
2878 dev_kfree_skb(skb);
2879 }
2880
2881 hw_prod = rxr->rx_pg_prod;
2882
Michael Chan1db82f22007-12-12 11:19:35 -08002883 for (i = 0; i < count; i++) {
2884 prod = RX_PG_RING_IDX(hw_prod);
2885
Michael Chanbb4f98a2008-06-19 16:38:19 -07002886 prod_rx_pg = &rxr->rx_pg_ring[prod];
2887 cons_rx_pg = &rxr->rx_pg_ring[cons];
2888 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2889 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002890
Michael Chan1db82f22007-12-12 11:19:35 -08002891 if (prod != cons) {
2892 prod_rx_pg->page = cons_rx_pg->page;
2893 cons_rx_pg->page = NULL;
2894 pci_unmap_addr_set(prod_rx_pg, mapping,
2895 pci_unmap_addr(cons_rx_pg, mapping));
2896
2897 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2898 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2899
2900 }
2901 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2902 hw_prod = NEXT_RX_BD(hw_prod);
2903 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002904 rxr->rx_pg_prod = hw_prod;
2905 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002906}
2907
Michael Chanb6016b72005-05-26 13:03:09 -07002908static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002909bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2910 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002911{
Michael Chan236b6392006-03-20 17:49:02 -08002912 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2913 struct rx_bd *cons_bd, *prod_bd;
2914
Michael Chanbb4f98a2008-06-19 16:38:19 -07002915 cons_rx_buf = &rxr->rx_buf_ring[cons];
2916 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002917
2918 pci_dma_sync_single_for_device(bp->pdev,
2919 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002920 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002921
Michael Chanbb4f98a2008-06-19 16:38:19 -07002922 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002923
2924 prod_rx_buf->skb = skb;
2925
2926 if (cons == prod)
2927 return;
2928
Michael Chanb6016b72005-05-26 13:03:09 -07002929 pci_unmap_addr_set(prod_rx_buf, mapping,
2930 pci_unmap_addr(cons_rx_buf, mapping));
2931
Michael Chanbb4f98a2008-06-19 16:38:19 -07002932 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2933 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002934 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2935 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002936}
2937
Michael Chan85833c62007-12-12 11:17:01 -08002938static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002940 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2941 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002942{
2943 int err;
2944 u16 prod = ring_idx & 0xffff;
2945
Michael Chanbb4f98a2008-06-19 16:38:19 -07002946 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002947 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002948 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002949 if (hdr_len) {
2950 unsigned int raw_len = len + 4;
2951 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2952
Michael Chanbb4f98a2008-06-19 16:38:19 -07002953 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002954 }
Michael Chan85833c62007-12-12 11:17:01 -08002955 return err;
2956 }
2957
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002958 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002959 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2960 PCI_DMA_FROMDEVICE);
2961
Michael Chan1db82f22007-12-12 11:19:35 -08002962 if (hdr_len == 0) {
2963 skb_put(skb, len);
2964 return 0;
2965 } else {
2966 unsigned int i, frag_len, frag_size, pages;
2967 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002968 u16 pg_cons = rxr->rx_pg_cons;
2969 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002970
2971 frag_size = len + 4 - hdr_len;
2972 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2973 skb_put(skb, hdr_len);
2974
2975 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002976 dma_addr_t mapping_old;
2977
Michael Chan1db82f22007-12-12 11:19:35 -08002978 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2979 if (unlikely(frag_len <= 4)) {
2980 unsigned int tail = 4 - frag_len;
2981
Michael Chanbb4f98a2008-06-19 16:38:19 -07002982 rxr->rx_pg_cons = pg_cons;
2983 rxr->rx_pg_prod = pg_prod;
2984 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002985 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002986 skb->len -= tail;
2987 if (i == 0) {
2988 skb->tail -= tail;
2989 } else {
2990 skb_frag_t *frag =
2991 &skb_shinfo(skb)->frags[i - 1];
2992 frag->size -= tail;
2993 skb->data_len -= tail;
2994 skb->truesize -= tail;
2995 }
2996 return 0;
2997 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002998 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002999
Benjamin Li3d16af82008-10-09 12:26:41 -07003000 /* Don't unmap yet. If we're unable to allocate a new
3001 * page, we need to recycle the page and the DMA addr.
3002 */
3003 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003004 if (i == pages - 1)
3005 frag_len -= 4;
3006
3007 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3008 rx_pg->page = NULL;
3009
Michael Chanbb4f98a2008-06-19 16:38:19 -07003010 err = bnx2_alloc_rx_page(bp, rxr,
3011 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08003012 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003013 rxr->rx_pg_cons = pg_cons;
3014 rxr->rx_pg_prod = pg_prod;
3015 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003016 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003017 return err;
3018 }
3019
Benjamin Li3d16af82008-10-09 12:26:41 -07003020 pci_unmap_page(bp->pdev, mapping_old,
3021 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3022
Michael Chan1db82f22007-12-12 11:19:35 -08003023 frag_size -= frag_len;
3024 skb->data_len += frag_len;
3025 skb->truesize += frag_len;
3026 skb->len += frag_len;
3027
3028 pg_prod = NEXT_RX_BD(pg_prod);
3029 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3030 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003031 rxr->rx_pg_prod = pg_prod;
3032 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003033 }
Michael Chan85833c62007-12-12 11:17:01 -08003034 return 0;
3035}
3036
Michael Chanc09c2622007-12-10 17:18:37 -08003037static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003038bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003039{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003040 u16 cons;
3041
Michael Chan43e80b82008-06-19 16:41:08 -07003042 /* Tell compiler that status block fields can change. */
3043 barrier();
3044 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003045 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003046 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3047 cons++;
3048 return cons;
3049}
3050
Michael Chanb6016b72005-05-26 13:03:09 -07003051static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003052bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003053{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003054 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003055 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3056 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003057 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003058
Michael Chan35efa7c2007-12-20 19:56:37 -08003059 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003060 sw_cons = rxr->rx_cons;
3061 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003062
3063 /* Memory barrier necessary as speculative reads of the rx
3064 * buffer can be ahead of the index in the status block
3065 */
3066 rmb();
3067 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003068 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003069 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07003070 struct sw_bd *rx_buf;
3071 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003072 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003073 u16 vtag = 0;
3074 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003075
3076 sw_ring_cons = RX_RING_IDX(sw_cons);
3077 sw_ring_prod = RX_RING_IDX(sw_prod);
3078
Michael Chanbb4f98a2008-06-19 16:38:19 -07003079 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003080 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08003081
3082 rx_buf->skb = NULL;
3083
3084 dma_addr = pci_unmap_addr(rx_buf, mapping);
3085
3086 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003087 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3088 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003089
3090 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08003091 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003092 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003093
Michael Chan1db82f22007-12-12 11:19:35 -08003094 hdr_len = 0;
3095 if (status & L2_FHDR_STATUS_SPLIT) {
3096 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3097 pg_ring_used = 1;
3098 } else if (len > bp->rx_jumbo_thresh) {
3099 hdr_len = bp->rx_jumbo_thresh;
3100 pg_ring_used = 1;
3101 }
3102
Michael Chan990ec382009-02-12 16:54:13 -08003103 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3104 L2_FHDR_ERRORS_PHY_DECODE |
3105 L2_FHDR_ERRORS_ALIGNMENT |
3106 L2_FHDR_ERRORS_TOO_SHORT |
3107 L2_FHDR_ERRORS_GIANT_FRAME))) {
3108
3109 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3110 sw_ring_prod);
3111 if (pg_ring_used) {
3112 int pages;
3113
3114 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3115
3116 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3117 }
3118 goto next_rx;
3119 }
3120
Michael Chan1db82f22007-12-12 11:19:35 -08003121 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003122
Michael Chan5d5d0012007-12-12 11:17:43 -08003123 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003124 struct sk_buff *new_skb;
3125
Michael Chanf22828e2008-08-14 15:30:14 -07003126 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003127 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003128 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003129 sw_ring_prod);
3130 goto next_rx;
3131 }
Michael Chanb6016b72005-05-26 13:03:09 -07003132
3133 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003134 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003135 BNX2_RX_OFFSET - 6,
3136 new_skb->data, len + 6);
3137 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003138 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003139
Michael Chanbb4f98a2008-06-19 16:38:19 -07003140 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003141 sw_ring_cons, sw_ring_prod);
3142
3143 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003144 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003145 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003146 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003147
Michael Chanf22828e2008-08-14 15:30:14 -07003148 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3149 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3150 vtag = rx_hdr->l2_fhdr_vlan_tag;
3151#ifdef BCM_VLAN
3152 if (bp->vlgrp)
3153 hw_vlan = 1;
3154 else
3155#endif
3156 {
3157 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3158 __skb_push(skb, 4);
3159
3160 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3161 ve->h_vlan_proto = htons(ETH_P_8021Q);
3162 ve->h_vlan_TCI = htons(vtag);
3163 len += 4;
3164 }
3165 }
3166
Michael Chanb6016b72005-05-26 13:03:09 -07003167 skb->protocol = eth_type_trans(skb, bp->dev);
3168
3169 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003170 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003171
Michael Chan745720e2006-06-29 12:37:41 -07003172 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003173 goto next_rx;
3174
3175 }
3176
Michael Chanb6016b72005-05-26 13:03:09 -07003177 skb->ip_summed = CHECKSUM_NONE;
3178 if (bp->rx_csum &&
3179 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3180 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3181
Michael Chanade2bfe2006-01-23 16:09:51 -08003182 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3183 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003184 skb->ip_summed = CHECKSUM_UNNECESSARY;
3185 }
3186
David S. Miller0c8dfc82009-01-27 16:22:32 -08003187 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3188
Michael Chanb6016b72005-05-26 13:03:09 -07003189#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003190 if (hw_vlan)
3191 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07003192 else
3193#endif
3194 netif_receive_skb(skb);
3195
Michael Chanb6016b72005-05-26 13:03:09 -07003196 rx_pkt++;
3197
3198next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003199 sw_cons = NEXT_RX_BD(sw_cons);
3200 sw_prod = NEXT_RX_BD(sw_prod);
3201
3202 if ((rx_pkt == budget))
3203 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003204
3205 /* Refresh hw_cons to see if there is new work */
3206 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003207 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003208 rmb();
3209 }
Michael Chanb6016b72005-05-26 13:03:09 -07003210 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003211 rxr->rx_cons = sw_cons;
3212 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003213
Michael Chan1db82f22007-12-12 11:19:35 -08003214 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003215 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003216
Michael Chanbb4f98a2008-06-19 16:38:19 -07003217 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003218
Michael Chanbb4f98a2008-06-19 16:38:19 -07003219 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003220
3221 mmiowb();
3222
3223 return rx_pkt;
3224
3225}
3226
3227/* MSI ISR - The only difference between this and the INTx ISR
3228 * is that the MSI interrupt is always serviced.
3229 */
3230static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003231bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003232{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003233 struct bnx2_napi *bnapi = dev_instance;
3234 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003235
Michael Chan43e80b82008-06-19 16:41:08 -07003236 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003237 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3238 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3239 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3240
3241 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003242 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3243 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003244
Ben Hutchings288379f2009-01-19 16:43:59 -08003245 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003246
Michael Chan73eef4c2005-08-25 15:39:15 -07003247 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003248}
3249
3250static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003251bnx2_msi_1shot(int irq, void *dev_instance)
3252{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003253 struct bnx2_napi *bnapi = dev_instance;
3254 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003255
Michael Chan43e80b82008-06-19 16:41:08 -07003256 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003257
3258 /* Return here if interrupt is disabled. */
3259 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3260 return IRQ_HANDLED;
3261
Ben Hutchings288379f2009-01-19 16:43:59 -08003262 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003263
3264 return IRQ_HANDLED;
3265}
3266
3267static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003268bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003269{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003270 struct bnx2_napi *bnapi = dev_instance;
3271 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003272 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003273
3274 /* When using INTx, it is possible for the interrupt to arrive
3275 * at the CPU before the status block posted prior to the
3276 * interrupt. Reading a register will flush the status block.
3277 * When using MSI, the MSI message will always complete after
3278 * the status block write.
3279 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003280 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003281 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3282 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003283 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003284
3285 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3286 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3287 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3288
Michael Chanb8a7ce72007-07-07 22:51:03 -07003289 /* Read back to deassert IRQ immediately to avoid too many
3290 * spurious interrupts.
3291 */
3292 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3293
Michael Chanb6016b72005-05-26 13:03:09 -07003294 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003295 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3296 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003297
Ben Hutchings288379f2009-01-19 16:43:59 -08003298 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003299 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003300 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003301 }
Michael Chanb6016b72005-05-26 13:03:09 -07003302
Michael Chan73eef4c2005-08-25 15:39:15 -07003303 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003304}
3305
Michael Chan43e80b82008-06-19 16:41:08 -07003306static inline int
3307bnx2_has_fast_work(struct bnx2_napi *bnapi)
3308{
3309 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3310 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3311
3312 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3313 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3314 return 1;
3315 return 0;
3316}
3317
Michael Chan0d8a6572007-07-07 22:49:43 -07003318#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3319 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003320
Michael Chanf4e418f2005-11-04 08:53:48 -08003321static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003322bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003323{
Michael Chan43e80b82008-06-19 16:41:08 -07003324 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003325
Michael Chan43e80b82008-06-19 16:41:08 -07003326 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003327 return 1;
3328
Michael Chan4edd4732009-06-08 18:14:42 -07003329#ifdef BCM_CNIC
3330 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3331 return 1;
3332#endif
3333
Michael Chanda3e4fb2007-05-03 13:24:23 -07003334 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3335 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003336 return 1;
3337
3338 return 0;
3339}
3340
Michael Chanefba0182008-12-03 00:36:15 -08003341static void
3342bnx2_chk_missed_msi(struct bnx2 *bp)
3343{
3344 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3345 u32 msi_ctrl;
3346
3347 if (bnx2_has_work(bnapi)) {
3348 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3349 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3350 return;
3351
3352 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3353 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3354 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3355 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3356 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3357 }
3358 }
3359
3360 bp->idle_chk_status_idx = bnapi->last_status_idx;
3361}
3362
Michael Chan4edd4732009-06-08 18:14:42 -07003363#ifdef BCM_CNIC
3364static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3365{
3366 struct cnic_ops *c_ops;
3367
3368 if (!bnapi->cnic_present)
3369 return;
3370
3371 rcu_read_lock();
3372 c_ops = rcu_dereference(bp->cnic_ops);
3373 if (c_ops)
3374 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3375 bnapi->status_blk.msi);
3376 rcu_read_unlock();
3377}
3378#endif
3379
Michael Chan43e80b82008-06-19 16:41:08 -07003380static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003381{
Michael Chan43e80b82008-06-19 16:41:08 -07003382 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003383 u32 status_attn_bits = sblk->status_attn_bits;
3384 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003385
Michael Chanda3e4fb2007-05-03 13:24:23 -07003386 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3387 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003388
Michael Chan35efa7c2007-12-20 19:56:37 -08003389 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003390
3391 /* This is needed to take care of transient status
3392 * during link changes.
3393 */
3394 REG_WR(bp, BNX2_HC_COMMAND,
3395 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3396 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003397 }
Michael Chan43e80b82008-06-19 16:41:08 -07003398}
3399
3400static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3401 int work_done, int budget)
3402{
3403 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3404 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003405
Michael Chan35e90102008-06-19 16:37:42 -07003406 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003407 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003408
Michael Chanbb4f98a2008-06-19 16:38:19 -07003409 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003410 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003411
David S. Miller6f535762007-10-11 18:08:29 -07003412 return work_done;
3413}
Michael Chanf4e418f2005-11-04 08:53:48 -08003414
Michael Chanf0ea2e62008-06-19 16:41:57 -07003415static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3416{
3417 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3418 struct bnx2 *bp = bnapi->bp;
3419 int work_done = 0;
3420 struct status_block_msix *sblk = bnapi->status_blk.msix;
3421
3422 while (1) {
3423 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3424 if (unlikely(work_done >= budget))
3425 break;
3426
3427 bnapi->last_status_idx = sblk->status_idx;
3428 /* status idx must be read before checking for more work. */
3429 rmb();
3430 if (likely(!bnx2_has_fast_work(bnapi))) {
3431
Ben Hutchings288379f2009-01-19 16:43:59 -08003432 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003433 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3434 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3435 bnapi->last_status_idx);
3436 break;
3437 }
3438 }
3439 return work_done;
3440}
3441
David S. Miller6f535762007-10-11 18:08:29 -07003442static int bnx2_poll(struct napi_struct *napi, int budget)
3443{
Michael Chan35efa7c2007-12-20 19:56:37 -08003444 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3445 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003446 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003447 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003448
3449 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003450 bnx2_poll_link(bp, bnapi);
3451
Michael Chan35efa7c2007-12-20 19:56:37 -08003452 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003453
Michael Chan4edd4732009-06-08 18:14:42 -07003454#ifdef BCM_CNIC
3455 bnx2_poll_cnic(bp, bnapi);
3456#endif
3457
Michael Chan35efa7c2007-12-20 19:56:37 -08003458 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003459 * much work has been processed, so we must read it before
3460 * checking for more work.
3461 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003462 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003463
3464 if (unlikely(work_done >= budget))
3465 break;
3466
Michael Chan6dee6422007-10-12 01:40:38 -07003467 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003468 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003469 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003470 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003471 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3472 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003473 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003474 break;
David S. Miller6f535762007-10-11 18:08:29 -07003475 }
3476 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3477 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3478 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003479 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003480
Michael Chan1269a8a2006-01-23 16:11:03 -08003481 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3482 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003483 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003484 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003485 }
Michael Chanb6016b72005-05-26 13:03:09 -07003486 }
3487
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003488 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003489}
3490
Herbert Xu932ff272006-06-09 12:20:56 -07003491/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003492 * from set_multicast.
3493 */
3494static void
3495bnx2_set_rx_mode(struct net_device *dev)
3496{
Michael Chan972ec0d2006-01-23 16:12:43 -08003497 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003498 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003499 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003500 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003501
Michael Chan9f52b562008-10-09 12:21:46 -07003502 if (!netif_running(dev))
3503 return;
3504
Michael Chanc770a652005-08-25 15:38:39 -07003505 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003506
3507 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3508 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3509 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3510#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003511 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003512 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003513#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003514 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003515 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003516#endif
3517 if (dev->flags & IFF_PROMISC) {
3518 /* Promiscuous mode. */
3519 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003520 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3521 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003522 }
3523 else if (dev->flags & IFF_ALLMULTI) {
3524 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3525 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3526 0xffffffff);
3527 }
3528 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3529 }
3530 else {
3531 /* Accept one or more multicast(s). */
3532 struct dev_mc_list *mclist;
3533 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3534 u32 regidx;
3535 u32 bit;
3536 u32 crc;
3537
3538 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3539
3540 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3541 i++, mclist = mclist->next) {
3542
3543 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3544 bit = crc & 0xff;
3545 regidx = (bit & 0xe0) >> 5;
3546 bit &= 0x1f;
3547 mc_filter[regidx] |= (1 << bit);
3548 }
3549
3550 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3551 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3552 mc_filter[i]);
3553 }
3554
3555 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3556 }
3557
Jiri Pirko31278e72009-06-17 01:12:19 +00003558 if (dev->uc.count > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003559 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3560 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3561 BNX2_RPM_SORT_USER0_PROM_VLAN;
3562 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003563 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003564 i = 0;
Jiri Pirko31278e72009-06-17 01:12:19 +00003565 list_for_each_entry(ha, &dev->uc.list, list) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003566 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003567 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3568 sort_mode |= (1 <<
3569 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003570 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003571 }
3572
3573 }
3574
Michael Chanb6016b72005-05-26 13:03:09 -07003575 if (rx_mode != bp->rx_mode) {
3576 bp->rx_mode = rx_mode;
3577 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3578 }
3579
3580 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3581 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3582 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3583
Michael Chanc770a652005-08-25 15:38:39 -07003584 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003585}
3586
Michael Chan57579f72009-04-04 16:51:14 -07003587static int __devinit
3588check_fw_section(const struct firmware *fw,
3589 const struct bnx2_fw_file_section *section,
3590 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003591{
Michael Chan57579f72009-04-04 16:51:14 -07003592 u32 offset = be32_to_cpu(section->offset);
3593 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003594
Michael Chan57579f72009-04-04 16:51:14 -07003595 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3596 return -EINVAL;
3597 if ((non_empty && len == 0) || len > fw->size - offset ||
3598 len & (alignment - 1))
3599 return -EINVAL;
3600 return 0;
3601}
3602
3603static int __devinit
3604check_mips_fw_entry(const struct firmware *fw,
3605 const struct bnx2_mips_fw_file_entry *entry)
3606{
3607 if (check_fw_section(fw, &entry->text, 4, true) ||
3608 check_fw_section(fw, &entry->data, 4, false) ||
3609 check_fw_section(fw, &entry->rodata, 4, false))
3610 return -EINVAL;
3611 return 0;
3612}
3613
3614static int __devinit
3615bnx2_request_firmware(struct bnx2 *bp)
3616{
3617 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003618 const struct bnx2_mips_fw_file *mips_fw;
3619 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003620 int rc;
3621
3622 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3623 mips_fw_file = FW_MIPS_FILE_09;
3624 rv2p_fw_file = FW_RV2P_FILE_09;
3625 } else {
3626 mips_fw_file = FW_MIPS_FILE_06;
3627 rv2p_fw_file = FW_RV2P_FILE_06;
3628 }
3629
3630 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3631 if (rc) {
3632 printk(KERN_ERR PFX "Can't load firmware file \"%s\"\n",
3633 mips_fw_file);
3634 return rc;
3635 }
3636
3637 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3638 if (rc) {
3639 printk(KERN_ERR PFX "Can't load firmware file \"%s\"\n",
3640 rv2p_fw_file);
3641 return rc;
3642 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003643 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3644 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3645 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3646 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3647 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3648 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3649 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3650 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Michael Chan57579f72009-04-04 16:51:14 -07003651 printk(KERN_ERR PFX "Firmware file \"%s\" is invalid\n",
3652 mips_fw_file);
3653 return -EINVAL;
3654 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003655 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3656 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3657 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Michael Chan57579f72009-04-04 16:51:14 -07003658 printk(KERN_ERR PFX "Firmware file \"%s\" is invalid\n",
3659 rv2p_fw_file);
3660 return -EINVAL;
3661 }
3662
3663 return 0;
3664}
3665
3666static u32
3667rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3668{
3669 switch (idx) {
3670 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3671 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3672 rv2p_code |= RV2P_BD_PAGE_SIZE;
3673 break;
3674 }
3675 return rv2p_code;
3676}
3677
3678static int
3679load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3680 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3681{
3682 u32 rv2p_code_len, file_offset;
3683 __be32 *rv2p_code;
3684 int i;
3685 u32 val, cmd, addr;
3686
3687 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3688 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3689
3690 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3691
3692 if (rv2p_proc == RV2P_PROC1) {
3693 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3694 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3695 } else {
3696 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3697 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003698 }
Michael Chanb6016b72005-05-26 13:03:09 -07003699
3700 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003701 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003702 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003703 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003704 rv2p_code++;
3705
Michael Chan57579f72009-04-04 16:51:14 -07003706 val = (i / 8) | cmd;
3707 REG_WR(bp, addr, val);
3708 }
3709
3710 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3711 for (i = 0; i < 8; i++) {
3712 u32 loc, code;
3713
3714 loc = be32_to_cpu(fw_entry->fixup[i]);
3715 if (loc && ((loc * 4) < rv2p_code_len)) {
3716 code = be32_to_cpu(*(rv2p_code + loc - 1));
3717 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3718 code = be32_to_cpu(*(rv2p_code + loc));
3719 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3720 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3721
3722 val = (loc / 2) | cmd;
3723 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003724 }
3725 }
3726
3727 /* Reset the processor, un-stall is done later. */
3728 if (rv2p_proc == RV2P_PROC1) {
3729 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3730 }
3731 else {
3732 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3733 }
Michael Chan57579f72009-04-04 16:51:14 -07003734
3735 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003736}
3737
Michael Chanaf3ee512006-11-19 14:09:25 -08003738static int
Michael Chan57579f72009-04-04 16:51:14 -07003739load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3740 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003741{
Michael Chan57579f72009-04-04 16:51:14 -07003742 u32 addr, len, file_offset;
3743 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003744 u32 offset;
3745 u32 val;
3746
3747 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003748 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003749 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003750 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3751 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003752
3753 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003754 addr = be32_to_cpu(fw_entry->text.addr);
3755 len = be32_to_cpu(fw_entry->text.len);
3756 file_offset = be32_to_cpu(fw_entry->text.offset);
3757 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3758
3759 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3760 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003761 int j;
3762
Michael Chan57579f72009-04-04 16:51:14 -07003763 for (j = 0; j < (len / 4); j++, offset += 4)
3764 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003765 }
3766
3767 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003768 addr = be32_to_cpu(fw_entry->data.addr);
3769 len = be32_to_cpu(fw_entry->data.len);
3770 file_offset = be32_to_cpu(fw_entry->data.offset);
3771 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3772
3773 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3774 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003775 int j;
3776
Michael Chan57579f72009-04-04 16:51:14 -07003777 for (j = 0; j < (len / 4); j++, offset += 4)
3778 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003779 }
3780
3781 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003782 addr = be32_to_cpu(fw_entry->rodata.addr);
3783 len = be32_to_cpu(fw_entry->rodata.len);
3784 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3785 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3786
3787 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3788 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003789 int j;
3790
Michael Chan57579f72009-04-04 16:51:14 -07003791 for (j = 0; j < (len / 4); j++, offset += 4)
3792 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003793 }
3794
3795 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003796 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003797
3798 val = be32_to_cpu(fw_entry->start_addr);
3799 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003800
3801 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003802 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003803 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003804 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3805 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003806
3807 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003808}
3809
Michael Chanfba9fe92006-06-12 22:21:25 -07003810static int
Michael Chanb6016b72005-05-26 13:03:09 -07003811bnx2_init_cpus(struct bnx2 *bp)
3812{
Michael Chan57579f72009-04-04 16:51:14 -07003813 const struct bnx2_mips_fw_file *mips_fw =
3814 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3815 const struct bnx2_rv2p_fw_file *rv2p_fw =
3816 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3817 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003818
3819 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003820 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3821 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003822
3823 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003824 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003825 if (rc)
3826 goto init_cpu_err;
3827
Michael Chanb6016b72005-05-26 13:03:09 -07003828 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003829 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003830 if (rc)
3831 goto init_cpu_err;
3832
Michael Chanb6016b72005-05-26 13:03:09 -07003833 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003834 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003835 if (rc)
3836 goto init_cpu_err;
3837
Michael Chanb6016b72005-05-26 13:03:09 -07003838 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003839 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003840 if (rc)
3841 goto init_cpu_err;
3842
Michael Chand43584c2006-11-19 14:14:35 -08003843 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003844 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003845
Michael Chanfba9fe92006-06-12 22:21:25 -07003846init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003847 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003848}
3849
3850static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003851bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003852{
3853 u16 pmcsr;
3854
3855 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3856
3857 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003858 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003859 u32 val;
3860
3861 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3862 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3863 PCI_PM_CTRL_PME_STATUS);
3864
3865 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3866 /* delay required during transition out of D3hot */
3867 msleep(20);
3868
3869 val = REG_RD(bp, BNX2_EMAC_MODE);
3870 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3871 val &= ~BNX2_EMAC_MODE_MPKT;
3872 REG_WR(bp, BNX2_EMAC_MODE, val);
3873
3874 val = REG_RD(bp, BNX2_RPM_CONFIG);
3875 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3876 REG_WR(bp, BNX2_RPM_CONFIG, val);
3877 break;
3878 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003879 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003880 int i;
3881 u32 val, wol_msg;
3882
3883 if (bp->wol) {
3884 u32 advertising;
3885 u8 autoneg;
3886
3887 autoneg = bp->autoneg;
3888 advertising = bp->advertising;
3889
Michael Chan239cd342007-10-17 19:26:15 -07003890 if (bp->phy_port == PORT_TP) {
3891 bp->autoneg = AUTONEG_SPEED;
3892 bp->advertising = ADVERTISED_10baseT_Half |
3893 ADVERTISED_10baseT_Full |
3894 ADVERTISED_100baseT_Half |
3895 ADVERTISED_100baseT_Full |
3896 ADVERTISED_Autoneg;
3897 }
Michael Chanb6016b72005-05-26 13:03:09 -07003898
Michael Chan239cd342007-10-17 19:26:15 -07003899 spin_lock_bh(&bp->phy_lock);
3900 bnx2_setup_phy(bp, bp->phy_port);
3901 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003902
3903 bp->autoneg = autoneg;
3904 bp->advertising = advertising;
3905
Benjamin Li5fcaed02008-07-14 22:39:52 -07003906 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003907
3908 val = REG_RD(bp, BNX2_EMAC_MODE);
3909
3910 /* Enable port mode. */
3911 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003912 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003913 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003914 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003915 if (bp->phy_port == PORT_TP)
3916 val |= BNX2_EMAC_MODE_PORT_MII;
3917 else {
3918 val |= BNX2_EMAC_MODE_PORT_GMII;
3919 if (bp->line_speed == SPEED_2500)
3920 val |= BNX2_EMAC_MODE_25G_MODE;
3921 }
Michael Chanb6016b72005-05-26 13:03:09 -07003922
3923 REG_WR(bp, BNX2_EMAC_MODE, val);
3924
3925 /* receive all multicast */
3926 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3927 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3928 0xffffffff);
3929 }
3930 REG_WR(bp, BNX2_EMAC_RX_MODE,
3931 BNX2_EMAC_RX_MODE_SORT_MODE);
3932
3933 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3934 BNX2_RPM_SORT_USER0_MC_EN;
3935 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3936 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3937 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3938 BNX2_RPM_SORT_USER0_ENA);
3939
3940 /* Need to enable EMAC and RPM for WOL. */
3941 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3942 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3943 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3944 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3945
3946 val = REG_RD(bp, BNX2_RPM_CONFIG);
3947 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3948 REG_WR(bp, BNX2_RPM_CONFIG, val);
3949
3950 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3951 }
3952 else {
3953 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3954 }
3955
David S. Millerf86e82f2008-01-21 17:15:40 -08003956 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003957 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3958 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003959
3960 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3961 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3962 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3963
3964 if (bp->wol)
3965 pmcsr |= 3;
3966 }
3967 else {
3968 pmcsr |= 3;
3969 }
3970 if (bp->wol) {
3971 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3972 }
3973 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3974 pmcsr);
3975
3976 /* No more memory access after this point until
3977 * device is brought back to D0.
3978 */
3979 udelay(50);
3980 break;
3981 }
3982 default:
3983 return -EINVAL;
3984 }
3985 return 0;
3986}
3987
3988static int
3989bnx2_acquire_nvram_lock(struct bnx2 *bp)
3990{
3991 u32 val;
3992 int j;
3993
3994 /* Request access to the flash interface. */
3995 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3996 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3997 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3998 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3999 break;
4000
4001 udelay(5);
4002 }
4003
4004 if (j >= NVRAM_TIMEOUT_COUNT)
4005 return -EBUSY;
4006
4007 return 0;
4008}
4009
4010static int
4011bnx2_release_nvram_lock(struct bnx2 *bp)
4012{
4013 int j;
4014 u32 val;
4015
4016 /* Relinquish nvram interface. */
4017 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4018
4019 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4020 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4021 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4022 break;
4023
4024 udelay(5);
4025 }
4026
4027 if (j >= NVRAM_TIMEOUT_COUNT)
4028 return -EBUSY;
4029
4030 return 0;
4031}
4032
4033
4034static int
4035bnx2_enable_nvram_write(struct bnx2 *bp)
4036{
4037 u32 val;
4038
4039 val = REG_RD(bp, BNX2_MISC_CFG);
4040 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4041
Michael Chane30372c2007-07-16 18:26:23 -07004042 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004043 int j;
4044
4045 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4046 REG_WR(bp, BNX2_NVM_COMMAND,
4047 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4048
4049 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4050 udelay(5);
4051
4052 val = REG_RD(bp, BNX2_NVM_COMMAND);
4053 if (val & BNX2_NVM_COMMAND_DONE)
4054 break;
4055 }
4056
4057 if (j >= NVRAM_TIMEOUT_COUNT)
4058 return -EBUSY;
4059 }
4060 return 0;
4061}
4062
4063static void
4064bnx2_disable_nvram_write(struct bnx2 *bp)
4065{
4066 u32 val;
4067
4068 val = REG_RD(bp, BNX2_MISC_CFG);
4069 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4070}
4071
4072
4073static void
4074bnx2_enable_nvram_access(struct bnx2 *bp)
4075{
4076 u32 val;
4077
4078 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4079 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004080 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004081 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4082}
4083
4084static void
4085bnx2_disable_nvram_access(struct bnx2 *bp)
4086{
4087 u32 val;
4088
4089 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4090 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004091 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004092 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4093 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4094}
4095
4096static int
4097bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4098{
4099 u32 cmd;
4100 int j;
4101
Michael Chane30372c2007-07-16 18:26:23 -07004102 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004103 /* Buffered flash, no erase needed */
4104 return 0;
4105
4106 /* Build an erase command */
4107 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4108 BNX2_NVM_COMMAND_DOIT;
4109
4110 /* Need to clear DONE bit separately. */
4111 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4112
4113 /* Address of the NVRAM to read from. */
4114 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4115
4116 /* Issue an erase command. */
4117 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4118
4119 /* Wait for completion. */
4120 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4121 u32 val;
4122
4123 udelay(5);
4124
4125 val = REG_RD(bp, BNX2_NVM_COMMAND);
4126 if (val & BNX2_NVM_COMMAND_DONE)
4127 break;
4128 }
4129
4130 if (j >= NVRAM_TIMEOUT_COUNT)
4131 return -EBUSY;
4132
4133 return 0;
4134}
4135
4136static int
4137bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4138{
4139 u32 cmd;
4140 int j;
4141
4142 /* Build the command word. */
4143 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4144
Michael Chane30372c2007-07-16 18:26:23 -07004145 /* Calculate an offset of a buffered flash, not needed for 5709. */
4146 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004147 offset = ((offset / bp->flash_info->page_size) <<
4148 bp->flash_info->page_bits) +
4149 (offset % bp->flash_info->page_size);
4150 }
4151
4152 /* Need to clear DONE bit separately. */
4153 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4154
4155 /* Address of the NVRAM to read from. */
4156 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4157
4158 /* Issue a read command. */
4159 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4160
4161 /* Wait for completion. */
4162 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4163 u32 val;
4164
4165 udelay(5);
4166
4167 val = REG_RD(bp, BNX2_NVM_COMMAND);
4168 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004169 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4170 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004171 break;
4172 }
4173 }
4174 if (j >= NVRAM_TIMEOUT_COUNT)
4175 return -EBUSY;
4176
4177 return 0;
4178}
4179
4180
4181static int
4182bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4183{
Al Virob491edd2007-12-22 19:44:51 +00004184 u32 cmd;
4185 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004186 int j;
4187
4188 /* Build the command word. */
4189 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4190
Michael Chane30372c2007-07-16 18:26:23 -07004191 /* Calculate an offset of a buffered flash, not needed for 5709. */
4192 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004193 offset = ((offset / bp->flash_info->page_size) <<
4194 bp->flash_info->page_bits) +
4195 (offset % bp->flash_info->page_size);
4196 }
4197
4198 /* Need to clear DONE bit separately. */
4199 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4200
4201 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004202
4203 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004204 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004205
4206 /* Address of the NVRAM to write to. */
4207 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4208
4209 /* Issue the write command. */
4210 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4211
4212 /* Wait for completion. */
4213 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4214 udelay(5);
4215
4216 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4217 break;
4218 }
4219 if (j >= NVRAM_TIMEOUT_COUNT)
4220 return -EBUSY;
4221
4222 return 0;
4223}
4224
4225static int
4226bnx2_init_nvram(struct bnx2 *bp)
4227{
4228 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004229 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004230 struct flash_spec *flash;
4231
Michael Chane30372c2007-07-16 18:26:23 -07004232 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4233 bp->flash_info = &flash_5709;
4234 goto get_flash_size;
4235 }
4236
Michael Chanb6016b72005-05-26 13:03:09 -07004237 /* Determine the selected interface. */
4238 val = REG_RD(bp, BNX2_NVM_CFG1);
4239
Denis Chengff8ac602007-09-02 18:30:18 +08004240 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004241
Michael Chanb6016b72005-05-26 13:03:09 -07004242 if (val & 0x40000000) {
4243
4244 /* Flash interface has been reconfigured */
4245 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004246 j++, flash++) {
4247 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4248 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004249 bp->flash_info = flash;
4250 break;
4251 }
4252 }
4253 }
4254 else {
Michael Chan37137702005-11-04 08:49:17 -08004255 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004256 /* Not yet been reconfigured */
4257
Michael Chan37137702005-11-04 08:49:17 -08004258 if (val & (1 << 23))
4259 mask = FLASH_BACKUP_STRAP_MASK;
4260 else
4261 mask = FLASH_STRAP_MASK;
4262
Michael Chanb6016b72005-05-26 13:03:09 -07004263 for (j = 0, flash = &flash_table[0]; j < entry_count;
4264 j++, flash++) {
4265
Michael Chan37137702005-11-04 08:49:17 -08004266 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004267 bp->flash_info = flash;
4268
4269 /* Request access to the flash interface. */
4270 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4271 return rc;
4272
4273 /* Enable access to flash interface */
4274 bnx2_enable_nvram_access(bp);
4275
4276 /* Reconfigure the flash interface */
4277 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4278 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4279 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4280 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4281
4282 /* Disable access to flash interface */
4283 bnx2_disable_nvram_access(bp);
4284 bnx2_release_nvram_lock(bp);
4285
4286 break;
4287 }
4288 }
4289 } /* if (val & 0x40000000) */
4290
4291 if (j == entry_count) {
4292 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08004293 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08004294 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004295 }
4296
Michael Chane30372c2007-07-16 18:26:23 -07004297get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004298 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004299 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4300 if (val)
4301 bp->flash_size = val;
4302 else
4303 bp->flash_size = bp->flash_info->total_size;
4304
Michael Chanb6016b72005-05-26 13:03:09 -07004305 return rc;
4306}
4307
4308static int
4309bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4310 int buf_size)
4311{
4312 int rc = 0;
4313 u32 cmd_flags, offset32, len32, extra;
4314
4315 if (buf_size == 0)
4316 return 0;
4317
4318 /* Request access to the flash interface. */
4319 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4320 return rc;
4321
4322 /* Enable access to flash interface */
4323 bnx2_enable_nvram_access(bp);
4324
4325 len32 = buf_size;
4326 offset32 = offset;
4327 extra = 0;
4328
4329 cmd_flags = 0;
4330
4331 if (offset32 & 3) {
4332 u8 buf[4];
4333 u32 pre_len;
4334
4335 offset32 &= ~3;
4336 pre_len = 4 - (offset & 3);
4337
4338 if (pre_len >= len32) {
4339 pre_len = len32;
4340 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4341 BNX2_NVM_COMMAND_LAST;
4342 }
4343 else {
4344 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4345 }
4346
4347 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4348
4349 if (rc)
4350 return rc;
4351
4352 memcpy(ret_buf, buf + (offset & 3), pre_len);
4353
4354 offset32 += 4;
4355 ret_buf += pre_len;
4356 len32 -= pre_len;
4357 }
4358 if (len32 & 3) {
4359 extra = 4 - (len32 & 3);
4360 len32 = (len32 + 4) & ~3;
4361 }
4362
4363 if (len32 == 4) {
4364 u8 buf[4];
4365
4366 if (cmd_flags)
4367 cmd_flags = BNX2_NVM_COMMAND_LAST;
4368 else
4369 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4370 BNX2_NVM_COMMAND_LAST;
4371
4372 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4373
4374 memcpy(ret_buf, buf, 4 - extra);
4375 }
4376 else if (len32 > 0) {
4377 u8 buf[4];
4378
4379 /* Read the first word. */
4380 if (cmd_flags)
4381 cmd_flags = 0;
4382 else
4383 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4384
4385 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4386
4387 /* Advance to the next dword. */
4388 offset32 += 4;
4389 ret_buf += 4;
4390 len32 -= 4;
4391
4392 while (len32 > 4 && rc == 0) {
4393 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4394
4395 /* Advance to the next dword. */
4396 offset32 += 4;
4397 ret_buf += 4;
4398 len32 -= 4;
4399 }
4400
4401 if (rc)
4402 return rc;
4403
4404 cmd_flags = BNX2_NVM_COMMAND_LAST;
4405 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4406
4407 memcpy(ret_buf, buf, 4 - extra);
4408 }
4409
4410 /* Disable access to flash interface */
4411 bnx2_disable_nvram_access(bp);
4412
4413 bnx2_release_nvram_lock(bp);
4414
4415 return rc;
4416}
4417
4418static int
4419bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4420 int buf_size)
4421{
4422 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004423 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004424 int rc = 0;
4425 int align_start, align_end;
4426
4427 buf = data_buf;
4428 offset32 = offset;
4429 len32 = buf_size;
4430 align_start = align_end = 0;
4431
4432 if ((align_start = (offset32 & 3))) {
4433 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004434 len32 += align_start;
4435 if (len32 < 4)
4436 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004437 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4438 return rc;
4439 }
4440
4441 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004442 align_end = 4 - (len32 & 3);
4443 len32 += align_end;
4444 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4445 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004446 }
4447
4448 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004449 align_buf = kmalloc(len32, GFP_KERNEL);
4450 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004451 return -ENOMEM;
4452 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004453 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004454 }
4455 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004456 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004457 }
Michael Chane6be7632007-01-08 19:56:13 -08004458 memcpy(align_buf + align_start, data_buf, buf_size);
4459 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004460 }
4461
Michael Chane30372c2007-07-16 18:26:23 -07004462 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004463 flash_buffer = kmalloc(264, GFP_KERNEL);
4464 if (flash_buffer == NULL) {
4465 rc = -ENOMEM;
4466 goto nvram_write_end;
4467 }
4468 }
4469
Michael Chanb6016b72005-05-26 13:03:09 -07004470 written = 0;
4471 while ((written < len32) && (rc == 0)) {
4472 u32 page_start, page_end, data_start, data_end;
4473 u32 addr, cmd_flags;
4474 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004475
4476 /* Find the page_start addr */
4477 page_start = offset32 + written;
4478 page_start -= (page_start % bp->flash_info->page_size);
4479 /* Find the page_end addr */
4480 page_end = page_start + bp->flash_info->page_size;
4481 /* Find the data_start addr */
4482 data_start = (written == 0) ? offset32 : page_start;
4483 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004484 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004485 (offset32 + len32) : page_end;
4486
4487 /* Request access to the flash interface. */
4488 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4489 goto nvram_write_end;
4490
4491 /* Enable access to flash interface */
4492 bnx2_enable_nvram_access(bp);
4493
4494 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004495 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004496 int j;
4497
4498 /* Read the whole page into the buffer
4499 * (non-buffer flash only) */
4500 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4501 if (j == (bp->flash_info->page_size - 4)) {
4502 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4503 }
4504 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004505 page_start + j,
4506 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004507 cmd_flags);
4508
4509 if (rc)
4510 goto nvram_write_end;
4511
4512 cmd_flags = 0;
4513 }
4514 }
4515
4516 /* Enable writes to flash interface (unlock write-protect) */
4517 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4518 goto nvram_write_end;
4519
Michael Chanb6016b72005-05-26 13:03:09 -07004520 /* Loop to write back the buffer data from page_start to
4521 * data_start */
4522 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004523 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004524 /* Erase the page */
4525 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4526 goto nvram_write_end;
4527
4528 /* Re-enable the write again for the actual write */
4529 bnx2_enable_nvram_write(bp);
4530
Michael Chanb6016b72005-05-26 13:03:09 -07004531 for (addr = page_start; addr < data_start;
4532 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004533
Michael Chanb6016b72005-05-26 13:03:09 -07004534 rc = bnx2_nvram_write_dword(bp, addr,
4535 &flash_buffer[i], cmd_flags);
4536
4537 if (rc != 0)
4538 goto nvram_write_end;
4539
4540 cmd_flags = 0;
4541 }
4542 }
4543
4544 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004545 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004546 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004547 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004548 (addr == data_end - 4))) {
4549
4550 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4551 }
4552 rc = bnx2_nvram_write_dword(bp, addr, buf,
4553 cmd_flags);
4554
4555 if (rc != 0)
4556 goto nvram_write_end;
4557
4558 cmd_flags = 0;
4559 buf += 4;
4560 }
4561
4562 /* Loop to write back the buffer data from data_end
4563 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004564 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004565 for (addr = data_end; addr < page_end;
4566 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004567
Michael Chanb6016b72005-05-26 13:03:09 -07004568 if (addr == page_end-4) {
4569 cmd_flags = BNX2_NVM_COMMAND_LAST;
4570 }
4571 rc = bnx2_nvram_write_dword(bp, addr,
4572 &flash_buffer[i], cmd_flags);
4573
4574 if (rc != 0)
4575 goto nvram_write_end;
4576
4577 cmd_flags = 0;
4578 }
4579 }
4580
4581 /* Disable writes to flash interface (lock write-protect) */
4582 bnx2_disable_nvram_write(bp);
4583
4584 /* Disable access to flash interface */
4585 bnx2_disable_nvram_access(bp);
4586 bnx2_release_nvram_lock(bp);
4587
4588 /* Increment written */
4589 written += data_end - data_start;
4590 }
4591
4592nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004593 kfree(flash_buffer);
4594 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004595 return rc;
4596}
4597
Michael Chan0d8a6572007-07-07 22:49:43 -07004598static void
Michael Chan7c62e832008-07-14 22:39:03 -07004599bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004600{
Michael Chan7c62e832008-07-14 22:39:03 -07004601 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004602
Michael Chan583c28e2008-01-21 19:51:35 -08004603 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004604 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4605
4606 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4607 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004608
Michael Chan2726d6e2008-01-29 21:35:05 -08004609 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004610 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4611 return;
4612
Michael Chan7c62e832008-07-14 22:39:03 -07004613 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4614 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4615 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4616 }
4617
4618 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4619 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4620 u32 link;
4621
Michael Chan583c28e2008-01-21 19:51:35 -08004622 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004623
Michael Chan7c62e832008-07-14 22:39:03 -07004624 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4625 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004626 bp->phy_port = PORT_FIBRE;
4627 else
4628 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004629
Michael Chan7c62e832008-07-14 22:39:03 -07004630 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4631 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004632 }
Michael Chan7c62e832008-07-14 22:39:03 -07004633
4634 if (netif_running(bp->dev) && sig)
4635 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004636}
4637
Michael Chanb4b36042007-12-20 19:59:30 -08004638static void
4639bnx2_setup_msix_tbl(struct bnx2 *bp)
4640{
4641 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4642
4643 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4644 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4645}
4646
Michael Chanb6016b72005-05-26 13:03:09 -07004647static int
4648bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4649{
4650 u32 val;
4651 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004652 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004653
4654 /* Wait for the current PCI transaction to complete before
4655 * issuing a reset. */
4656 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4657 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4658 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4659 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4660 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4661 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4662 udelay(5);
4663
Michael Chanb090ae22006-01-23 16:07:10 -08004664 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004665 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004666
Michael Chanb6016b72005-05-26 13:03:09 -07004667 /* Deposit a driver reset signature so the firmware knows that
4668 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004669 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4670 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004671
Michael Chanb6016b72005-05-26 13:03:09 -07004672 /* Do a dummy read to force the chip to complete all current transaction
4673 * before we issue a reset. */
4674 val = REG_RD(bp, BNX2_MISC_ID);
4675
Michael Chan234754d2006-11-19 14:11:41 -08004676 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4677 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4678 REG_RD(bp, BNX2_MISC_COMMAND);
4679 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004680
Michael Chan234754d2006-11-19 14:11:41 -08004681 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4682 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004683
Michael Chan234754d2006-11-19 14:11:41 -08004684 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004685
Michael Chan234754d2006-11-19 14:11:41 -08004686 } else {
4687 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4688 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4689 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4690
4691 /* Chip reset. */
4692 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4693
Michael Chan594a9df2007-08-28 15:39:42 -07004694 /* Reading back any register after chip reset will hang the
4695 * bus on 5706 A0 and A1. The msleep below provides plenty
4696 * of margin for write posting.
4697 */
Michael Chan234754d2006-11-19 14:11:41 -08004698 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004699 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4700 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004701
Michael Chan234754d2006-11-19 14:11:41 -08004702 /* Reset takes approximate 30 usec */
4703 for (i = 0; i < 10; i++) {
4704 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4705 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4706 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4707 break;
4708 udelay(10);
4709 }
4710
4711 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4712 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4713 printk(KERN_ERR PFX "Chip reset did not complete\n");
4714 return -EBUSY;
4715 }
Michael Chanb6016b72005-05-26 13:03:09 -07004716 }
4717
4718 /* Make sure byte swapping is properly configured. */
4719 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4720 if (val != 0x01020304) {
4721 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4722 return -ENODEV;
4723 }
4724
Michael Chanb6016b72005-05-26 13:03:09 -07004725 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004726 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004727 if (rc)
4728 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004729
Michael Chan0d8a6572007-07-07 22:49:43 -07004730 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004731 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004732 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004733 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4734 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004735 bnx2_set_default_remote_link(bp);
4736 spin_unlock_bh(&bp->phy_lock);
4737
Michael Chanb6016b72005-05-26 13:03:09 -07004738 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4739 /* Adjust the voltage regular to two steps lower. The default
4740 * of this register is 0x0000000e. */
4741 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4742
4743 /* Remove bad rbuf memory from the free pool. */
4744 rc = bnx2_alloc_bad_rbuf(bp);
4745 }
4746
David S. Millerf86e82f2008-01-21 17:15:40 -08004747 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004748 bnx2_setup_msix_tbl(bp);
4749
Michael Chanb6016b72005-05-26 13:03:09 -07004750 return rc;
4751}
4752
4753static int
4754bnx2_init_chip(struct bnx2 *bp)
4755{
Michael Chand8026d92008-11-12 16:02:20 -08004756 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004757 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004758
4759 /* Make sure the interrupt is not active. */
4760 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4761
4762 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4763 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4764#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004765 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004766#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004767 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004768 DMA_READ_CHANS << 12 |
4769 DMA_WRITE_CHANS << 16;
4770
4771 val |= (0x2 << 20) | (1 << 11);
4772
David S. Millerf86e82f2008-01-21 17:15:40 -08004773 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004774 val |= (1 << 23);
4775
4776 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004777 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004778 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4779
4780 REG_WR(bp, BNX2_DMA_CONFIG, val);
4781
4782 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4783 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4784 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4785 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4786 }
4787
David S. Millerf86e82f2008-01-21 17:15:40 -08004788 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004789 u16 val16;
4790
4791 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4792 &val16);
4793 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4794 val16 & ~PCI_X_CMD_ERO);
4795 }
4796
4797 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4798 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4799 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4800 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4801
4802 /* Initialize context mapping and zero out the quick contexts. The
4803 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004804 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4805 rc = bnx2_init_5709_context(bp);
4806 if (rc)
4807 return rc;
4808 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004809 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004810
Michael Chanfba9fe92006-06-12 22:21:25 -07004811 if ((rc = bnx2_init_cpus(bp)) != 0)
4812 return rc;
4813
Michael Chanb6016b72005-05-26 13:03:09 -07004814 bnx2_init_nvram(bp);
4815
Benjamin Li5fcaed02008-07-14 22:39:52 -07004816 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004817
4818 val = REG_RD(bp, BNX2_MQ_CONFIG);
4819 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4820 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004821 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4822 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4823 if (CHIP_REV(bp) == CHIP_REV_Ax)
4824 val |= BNX2_MQ_CONFIG_HALT_DIS;
4825 }
Michael Chan68c9f752007-04-24 15:35:53 -07004826
Michael Chanb6016b72005-05-26 13:03:09 -07004827 REG_WR(bp, BNX2_MQ_CONFIG, val);
4828
4829 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4830 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4831 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4832
4833 val = (BCM_PAGE_BITS - 8) << 24;
4834 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4835
4836 /* Configure page size. */
4837 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4838 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4839 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4840 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4841
4842 val = bp->mac_addr[0] +
4843 (bp->mac_addr[1] << 8) +
4844 (bp->mac_addr[2] << 16) +
4845 bp->mac_addr[3] +
4846 (bp->mac_addr[4] << 8) +
4847 (bp->mac_addr[5] << 16);
4848 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4849
4850 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004851 mtu = bp->dev->mtu;
4852 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004853 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4854 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4855 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4856
Michael Chand8026d92008-11-12 16:02:20 -08004857 if (mtu < 1500)
4858 mtu = 1500;
4859
4860 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4861 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4862 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4863
Michael Chan155d5562009-08-21 16:20:43 +00004864 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004865 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4866 bp->bnx2_napi[i].last_status_idx = 0;
4867
Michael Chanefba0182008-12-03 00:36:15 -08004868 bp->idle_chk_status_idx = 0xffff;
4869
Michael Chanb6016b72005-05-26 13:03:09 -07004870 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4871
4872 /* Set up how to generate a link change interrupt. */
4873 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4874
4875 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4876 (u64) bp->status_blk_mapping & 0xffffffff);
4877 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4878
4879 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4880 (u64) bp->stats_blk_mapping & 0xffffffff);
4881 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4882 (u64) bp->stats_blk_mapping >> 32);
4883
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004884 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004885 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4886
4887 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4888 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4889
4890 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4891 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4892
4893 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4894
4895 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4896
4897 REG_WR(bp, BNX2_HC_COM_TICKS,
4898 (bp->com_ticks_int << 16) | bp->com_ticks);
4899
4900 REG_WR(bp, BNX2_HC_CMD_TICKS,
4901 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4902
Michael Chan61d9e3f2009-08-21 16:20:46 +00004903 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004904 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4905 else
Michael Chan7ea69202007-07-16 18:27:10 -07004906 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004907 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4908
4909 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004910 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004911 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004912 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4913 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004914 }
4915
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004916 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004917 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4918 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4919
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004920 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4921 }
4922
4923 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4924 val |= BNX2_HC_CONFIG_ONE_SHOT;
4925
4926 REG_WR(bp, BNX2_HC_CONFIG, val);
4927
4928 for (i = 1; i < bp->irq_nvecs; i++) {
4929 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4930 BNX2_HC_SB_CONFIG_1;
4931
Michael Chan6f743ca2008-01-29 21:34:08 -08004932 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004933 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004934 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004935 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4936
Michael Chan6f743ca2008-01-29 21:34:08 -08004937 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004938 (bp->tx_quick_cons_trip_int << 16) |
4939 bp->tx_quick_cons_trip);
4940
Michael Chan6f743ca2008-01-29 21:34:08 -08004941 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004942 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4943
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004944 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4945 (bp->rx_quick_cons_trip_int << 16) |
4946 bp->rx_quick_cons_trip);
4947
4948 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4949 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004950 }
4951
Michael Chanb6016b72005-05-26 13:03:09 -07004952 /* Clear internal stats counters. */
4953 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4954
Michael Chanda3e4fb2007-05-03 13:24:23 -07004955 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004956
4957 /* Initialize the receive filter. */
4958 bnx2_set_rx_mode(bp->dev);
4959
Michael Chan0aa38df2007-06-04 21:23:06 -07004960 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4961 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4962 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4963 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4964 }
Michael Chanb090ae22006-01-23 16:07:10 -08004965 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004966 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004967
Michael Chandf149d72007-07-07 22:51:36 -07004968 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004969 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4970
4971 udelay(20);
4972
Michael Chanbf5295b2006-03-23 01:11:56 -08004973 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4974
Michael Chanb090ae22006-01-23 16:07:10 -08004975 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004976}
4977
Michael Chan59b47d82006-11-19 14:10:45 -08004978static void
Michael Chanc76c0472007-12-20 20:01:19 -08004979bnx2_clear_ring_states(struct bnx2 *bp)
4980{
4981 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004982 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004983 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004984 int i;
4985
4986 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4987 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004988 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004989 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004990
Michael Chan35e90102008-06-19 16:37:42 -07004991 txr->tx_cons = 0;
4992 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004993 rxr->rx_prod_bseq = 0;
4994 rxr->rx_prod = 0;
4995 rxr->rx_cons = 0;
4996 rxr->rx_pg_prod = 0;
4997 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004998 }
4999}
5000
5001static void
Michael Chan35e90102008-06-19 16:37:42 -07005002bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005003{
5004 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005005 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005006
5007 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5008 offset0 = BNX2_L2CTX_TYPE_XI;
5009 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5010 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5011 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5012 } else {
5013 offset0 = BNX2_L2CTX_TYPE;
5014 offset1 = BNX2_L2CTX_CMD_TYPE;
5015 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5016 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5017 }
5018 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005019 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005020
5021 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005022 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005023
Michael Chan35e90102008-06-19 16:37:42 -07005024 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005025 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005026
Michael Chan35e90102008-06-19 16:37:42 -07005027 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005028 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005029}
Michael Chanb6016b72005-05-26 13:03:09 -07005030
5031static void
Michael Chan35e90102008-06-19 16:37:42 -07005032bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005033{
5034 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005035 u32 cid = TX_CID;
5036 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005037 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005038
Michael Chan35e90102008-06-19 16:37:42 -07005039 bnapi = &bp->bnx2_napi[ring_num];
5040 txr = &bnapi->tx_ring;
5041
5042 if (ring_num == 0)
5043 cid = TX_CID;
5044 else
5045 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005046
Michael Chan2f8af122006-08-15 01:39:10 -07005047 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5048
Michael Chan35e90102008-06-19 16:37:42 -07005049 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005050
Michael Chan35e90102008-06-19 16:37:42 -07005051 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5052 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005053
Michael Chan35e90102008-06-19 16:37:42 -07005054 txr->tx_prod = 0;
5055 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005056
Michael Chan35e90102008-06-19 16:37:42 -07005057 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5058 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005059
Michael Chan35e90102008-06-19 16:37:42 -07005060 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005061}
5062
5063static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005064bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5065 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005066{
Michael Chanb6016b72005-05-26 13:03:09 -07005067 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005068 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005069
Michael Chan5d5d0012007-12-12 11:17:43 -08005070 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005071 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005072
Michael Chan5d5d0012007-12-12 11:17:43 -08005073 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005074 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005075 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005076 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5077 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005078 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005079 j = 0;
5080 else
5081 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005082 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5083 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005084 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005085}
5086
5087static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005088bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005089{
5090 int i;
5091 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005092 u32 cid, rx_cid_addr, val;
5093 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5094 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005095
Michael Chanbb4f98a2008-06-19 16:38:19 -07005096 if (ring_num == 0)
5097 cid = RX_CID;
5098 else
5099 cid = RX_RSS_CID + ring_num - 1;
5100
5101 rx_cid_addr = GET_CID_ADDR(cid);
5102
5103 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005104 bp->rx_buf_use_size, bp->rx_max_ring);
5105
Michael Chanbb4f98a2008-06-19 16:38:19 -07005106 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005107
5108 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5109 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5110 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5111 }
5112
Michael Chan62a83132008-01-29 21:35:40 -08005113 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005114 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005115 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5116 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005117 PAGE_SIZE, bp->rx_max_pg_ring);
5118 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005119 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5120 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005121 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005122
Michael Chanbb4f98a2008-06-19 16:38:19 -07005123 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005124 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005125
Michael Chanbb4f98a2008-06-19 16:38:19 -07005126 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005127 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005128
5129 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5130 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5131 }
Michael Chanb6016b72005-05-26 13:03:09 -07005132
Michael Chanbb4f98a2008-06-19 16:38:19 -07005133 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005134 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005135
Michael Chanbb4f98a2008-06-19 16:38:19 -07005136 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005137 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005138
Michael Chanbb4f98a2008-06-19 16:38:19 -07005139 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005140 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005141 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08005142 break;
5143 prod = NEXT_RX_BD(prod);
5144 ring_prod = RX_PG_RING_IDX(prod);
5145 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005146 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005147
Michael Chanbb4f98a2008-06-19 16:38:19 -07005148 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005149 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005150 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07005151 break;
Michael Chanb6016b72005-05-26 13:03:09 -07005152 prod = NEXT_RX_BD(prod);
5153 ring_prod = RX_RING_IDX(prod);
5154 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005155 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005156
Michael Chanbb4f98a2008-06-19 16:38:19 -07005157 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5158 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5159 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005160
Michael Chanbb4f98a2008-06-19 16:38:19 -07005161 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5162 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5163
5164 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005165}
5166
Michael Chan35e90102008-06-19 16:37:42 -07005167static void
5168bnx2_init_all_rings(struct bnx2 *bp)
5169{
5170 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005171 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005172
5173 bnx2_clear_ring_states(bp);
5174
5175 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5176 for (i = 0; i < bp->num_tx_rings; i++)
5177 bnx2_init_tx_ring(bp, i);
5178
5179 if (bp->num_tx_rings > 1)
5180 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5181 (TX_TSS_CID << 7));
5182
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005183 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5184 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5185
Michael Chanbb4f98a2008-06-19 16:38:19 -07005186 for (i = 0; i < bp->num_rx_rings; i++)
5187 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005188
5189 if (bp->num_rx_rings > 1) {
5190 u32 tbl_32;
5191 u8 *tbl = (u8 *) &tbl_32;
5192
5193 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5194 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5195
5196 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5197 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5198 if ((i % 4) == 3)
5199 bnx2_reg_wr_ind(bp,
5200 BNX2_RXP_SCRATCH_RSS_TBL + i,
5201 cpu_to_be32(tbl_32));
5202 }
5203
5204 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5205 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5206
5207 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5208
5209 }
Michael Chan35e90102008-06-19 16:37:42 -07005210}
5211
Michael Chan5d5d0012007-12-12 11:17:43 -08005212static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005213{
Michael Chan5d5d0012007-12-12 11:17:43 -08005214 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005215
Michael Chan5d5d0012007-12-12 11:17:43 -08005216 while (ring_size > MAX_RX_DESC_CNT) {
5217 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005218 num_rings++;
5219 }
5220 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005221 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005222 while ((max & num_rings) == 0)
5223 max >>= 1;
5224
5225 if (num_rings != max)
5226 max <<= 1;
5227
Michael Chan5d5d0012007-12-12 11:17:43 -08005228 return max;
5229}
5230
5231static void
5232bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5233{
Michael Chan84eaa182007-12-12 11:19:57 -08005234 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005235
5236 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005237 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005238
Michael Chan84eaa182007-12-12 11:19:57 -08005239 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5240 sizeof(struct skb_shared_info);
5241
Benjamin Li601d3d12008-05-16 22:19:35 -07005242 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005243 bp->rx_pg_ring_size = 0;
5244 bp->rx_max_pg_ring = 0;
5245 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005246 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005247 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5248
5249 jumbo_size = size * pages;
5250 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5251 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5252
5253 bp->rx_pg_ring_size = jumbo_size;
5254 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5255 MAX_RX_PG_RINGS);
5256 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005257 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005258 bp->rx_copy_thresh = 0;
5259 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005260
5261 bp->rx_buf_use_size = rx_size;
5262 /* hw alignment */
5263 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005264 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005265 bp->rx_ring_size = size;
5266 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005267 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5268}
5269
5270static void
Michael Chanb6016b72005-05-26 13:03:09 -07005271bnx2_free_tx_skbs(struct bnx2 *bp)
5272{
5273 int i;
5274
Michael Chan35e90102008-06-19 16:37:42 -07005275 for (i = 0; i < bp->num_tx_rings; i++) {
5276 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5277 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5278 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005279
Michael Chan35e90102008-06-19 16:37:42 -07005280 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005281 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005282
Michael Chan35e90102008-06-19 16:37:42 -07005283 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005284 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005285 struct sk_buff *skb = tx_buf->skb;
Michael Chan35e90102008-06-19 16:37:42 -07005286
5287 if (skb == NULL) {
5288 j++;
5289 continue;
5290 }
5291
Benjamin Li3d16af82008-10-09 12:26:41 -07005292 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005293
Michael Chan35e90102008-06-19 16:37:42 -07005294 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005295
Benjamin Li3d16af82008-10-09 12:26:41 -07005296 j += skb_shinfo(skb)->nr_frags + 1;
Michael Chan35e90102008-06-19 16:37:42 -07005297 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005298 }
Michael Chanb6016b72005-05-26 13:03:09 -07005299 }
Michael Chanb6016b72005-05-26 13:03:09 -07005300}
5301
5302static void
5303bnx2_free_rx_skbs(struct bnx2 *bp)
5304{
5305 int i;
5306
Michael Chanbb4f98a2008-06-19 16:38:19 -07005307 for (i = 0; i < bp->num_rx_rings; i++) {
5308 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5309 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5310 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005311
Michael Chanbb4f98a2008-06-19 16:38:19 -07005312 if (rxr->rx_buf_ring == NULL)
5313 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005314
Michael Chanbb4f98a2008-06-19 16:38:19 -07005315 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5316 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5317 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005318
Michael Chanbb4f98a2008-06-19 16:38:19 -07005319 if (skb == NULL)
5320 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005321
Michael Chanbb4f98a2008-06-19 16:38:19 -07005322 pci_unmap_single(bp->pdev,
5323 pci_unmap_addr(rx_buf, mapping),
5324 bp->rx_buf_use_size,
5325 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005326
Michael Chanbb4f98a2008-06-19 16:38:19 -07005327 rx_buf->skb = NULL;
5328
5329 dev_kfree_skb(skb);
5330 }
5331 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5332 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005333 }
5334}
5335
5336static void
5337bnx2_free_skbs(struct bnx2 *bp)
5338{
5339 bnx2_free_tx_skbs(bp);
5340 bnx2_free_rx_skbs(bp);
5341}
5342
5343static int
5344bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5345{
5346 int rc;
5347
5348 rc = bnx2_reset_chip(bp, reset_code);
5349 bnx2_free_skbs(bp);
5350 if (rc)
5351 return rc;
5352
Michael Chanfba9fe92006-06-12 22:21:25 -07005353 if ((rc = bnx2_init_chip(bp)) != 0)
5354 return rc;
5355
Michael Chan35e90102008-06-19 16:37:42 -07005356 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005357 return 0;
5358}
5359
5360static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005361bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005362{
5363 int rc;
5364
5365 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5366 return rc;
5367
Michael Chan80be4432006-11-19 14:07:28 -08005368 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005369 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005370 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005371 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5372 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005373 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005374 return 0;
5375}
5376
5377static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005378bnx2_shutdown_chip(struct bnx2 *bp)
5379{
5380 u32 reset_code;
5381
5382 if (bp->flags & BNX2_FLAG_NO_WOL)
5383 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5384 else if (bp->wol)
5385 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5386 else
5387 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5388
5389 return bnx2_reset_chip(bp, reset_code);
5390}
5391
5392static int
Michael Chanb6016b72005-05-26 13:03:09 -07005393bnx2_test_registers(struct bnx2 *bp)
5394{
5395 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005396 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005397 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005398 u16 offset;
5399 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005400#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005401 u32 rw_mask;
5402 u32 ro_mask;
5403 } reg_tbl[] = {
5404 { 0x006c, 0, 0x00000000, 0x0000003f },
5405 { 0x0090, 0, 0xffffffff, 0x00000000 },
5406 { 0x0094, 0, 0x00000000, 0x00000000 },
5407
Michael Chan5bae30c2007-05-03 13:18:46 -07005408 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5409 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5410 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5411 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5412 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5413 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5414 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5415 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5416 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005417
Michael Chan5bae30c2007-05-03 13:18:46 -07005418 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5419 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5420 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5421 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5422 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5423 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005424
Michael Chan5bae30c2007-05-03 13:18:46 -07005425 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5426 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5427 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005428
5429 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005430 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005431
5432 { 0x1408, 0, 0x01c00800, 0x00000000 },
5433 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5434 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005435 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005436 { 0x14b0, 0, 0x00000002, 0x00000001 },
5437 { 0x14b8, 0, 0x00000000, 0x00000000 },
5438 { 0x14c0, 0, 0x00000000, 0x00000009 },
5439 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5440 { 0x14cc, 0, 0x00000000, 0x00000001 },
5441 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005442
5443 { 0x1800, 0, 0x00000000, 0x00000001 },
5444 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005445
5446 { 0x2800, 0, 0x00000000, 0x00000001 },
5447 { 0x2804, 0, 0x00000000, 0x00003f01 },
5448 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5449 { 0x2810, 0, 0xffff0000, 0x00000000 },
5450 { 0x2814, 0, 0xffff0000, 0x00000000 },
5451 { 0x2818, 0, 0xffff0000, 0x00000000 },
5452 { 0x281c, 0, 0xffff0000, 0x00000000 },
5453 { 0x2834, 0, 0xffffffff, 0x00000000 },
5454 { 0x2840, 0, 0x00000000, 0xffffffff },
5455 { 0x2844, 0, 0x00000000, 0xffffffff },
5456 { 0x2848, 0, 0xffffffff, 0x00000000 },
5457 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5458
5459 { 0x2c00, 0, 0x00000000, 0x00000011 },
5460 { 0x2c04, 0, 0x00000000, 0x00030007 },
5461
Michael Chanb6016b72005-05-26 13:03:09 -07005462 { 0x3c00, 0, 0x00000000, 0x00000001 },
5463 { 0x3c04, 0, 0x00000000, 0x00070000 },
5464 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5465 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5466 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5467 { 0x3c14, 0, 0x00000000, 0xffffffff },
5468 { 0x3c18, 0, 0x00000000, 0xffffffff },
5469 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5470 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005471
5472 { 0x5004, 0, 0x00000000, 0x0000007f },
5473 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005474
Michael Chanb6016b72005-05-26 13:03:09 -07005475 { 0x5c00, 0, 0x00000000, 0x00000001 },
5476 { 0x5c04, 0, 0x00000000, 0x0003000f },
5477 { 0x5c08, 0, 0x00000003, 0x00000000 },
5478 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5479 { 0x5c10, 0, 0x00000000, 0xffffffff },
5480 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5481 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5482 { 0x5c88, 0, 0x00000000, 0x00077373 },
5483 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5484
5485 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5486 { 0x680c, 0, 0xffffffff, 0x00000000 },
5487 { 0x6810, 0, 0xffffffff, 0x00000000 },
5488 { 0x6814, 0, 0xffffffff, 0x00000000 },
5489 { 0x6818, 0, 0xffffffff, 0x00000000 },
5490 { 0x681c, 0, 0xffffffff, 0x00000000 },
5491 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5492 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5493 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5494 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5495 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5496 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5497 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5498 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5499 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5500 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5501 { 0x684c, 0, 0xffffffff, 0x00000000 },
5502 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5503 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5504 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5505 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5506 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5507 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5508
5509 { 0xffff, 0, 0x00000000, 0x00000000 },
5510 };
5511
5512 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005513 is_5709 = 0;
5514 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5515 is_5709 = 1;
5516
Michael Chanb6016b72005-05-26 13:03:09 -07005517 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5518 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005519 u16 flags = reg_tbl[i].flags;
5520
5521 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5522 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005523
5524 offset = (u32) reg_tbl[i].offset;
5525 rw_mask = reg_tbl[i].rw_mask;
5526 ro_mask = reg_tbl[i].ro_mask;
5527
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005528 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005529
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005530 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005531
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005532 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005533 if ((val & rw_mask) != 0) {
5534 goto reg_test_err;
5535 }
5536
5537 if ((val & ro_mask) != (save_val & ro_mask)) {
5538 goto reg_test_err;
5539 }
5540
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005541 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005542
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005543 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005544 if ((val & rw_mask) != rw_mask) {
5545 goto reg_test_err;
5546 }
5547
5548 if ((val & ro_mask) != (save_val & ro_mask)) {
5549 goto reg_test_err;
5550 }
5551
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005552 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005553 continue;
5554
5555reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005556 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005557 ret = -ENODEV;
5558 break;
5559 }
5560 return ret;
5561}
5562
5563static int
5564bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5565{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005566 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005567 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5568 int i;
5569
5570 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5571 u32 offset;
5572
5573 for (offset = 0; offset < size; offset += 4) {
5574
Michael Chan2726d6e2008-01-29 21:35:05 -08005575 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005576
Michael Chan2726d6e2008-01-29 21:35:05 -08005577 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005578 test_pattern[i]) {
5579 return -ENODEV;
5580 }
5581 }
5582 }
5583 return 0;
5584}
5585
5586static int
5587bnx2_test_memory(struct bnx2 *bp)
5588{
5589 int ret = 0;
5590 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005591 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005592 u32 offset;
5593 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005594 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005595 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005596 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005597 { 0xe0000, 0x4000 },
5598 { 0x120000, 0x4000 },
5599 { 0x1a0000, 0x4000 },
5600 { 0x160000, 0x4000 },
5601 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005602 },
5603 mem_tbl_5709[] = {
5604 { 0x60000, 0x4000 },
5605 { 0xa0000, 0x3000 },
5606 { 0xe0000, 0x4000 },
5607 { 0x120000, 0x4000 },
5608 { 0x1a0000, 0x4000 },
5609 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005610 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005611 struct mem_entry *mem_tbl;
5612
5613 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5614 mem_tbl = mem_tbl_5709;
5615 else
5616 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005617
5618 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5619 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5620 mem_tbl[i].len)) != 0) {
5621 return ret;
5622 }
5623 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005624
Michael Chanb6016b72005-05-26 13:03:09 -07005625 return ret;
5626}
5627
Michael Chanbc5a0692006-01-23 16:13:22 -08005628#define BNX2_MAC_LOOPBACK 0
5629#define BNX2_PHY_LOOPBACK 1
5630
Michael Chanb6016b72005-05-26 13:03:09 -07005631static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005632bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005633{
5634 unsigned int pkt_size, num_pkts, i;
5635 struct sk_buff *skb, *rx_skb;
5636 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005637 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005638 dma_addr_t map;
5639 struct tx_bd *txbd;
5640 struct sw_bd *rx_buf;
5641 struct l2_fhdr *rx_hdr;
5642 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005643 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005644 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005645 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005646
5647 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005648
Michael Chan35e90102008-06-19 16:37:42 -07005649 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005650 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005651 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5652 bp->loopback = MAC_LOOPBACK;
5653 bnx2_set_mac_loopback(bp);
5654 }
5655 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005656 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005657 return 0;
5658
Michael Chan80be4432006-11-19 14:07:28 -08005659 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005660 bnx2_set_phy_loopback(bp);
5661 }
5662 else
5663 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005664
Michael Chan84eaa182007-12-12 11:19:57 -08005665 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005666 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005667 if (!skb)
5668 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005669 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005670 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005671 memset(packet + 6, 0x0, 8);
5672 for (i = 14; i < pkt_size; i++)
5673 packet[i] = (unsigned char) (i & 0xff);
5674
Benjamin Li3d16af82008-10-09 12:26:41 -07005675 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
5676 dev_kfree_skb(skb);
5677 return -EIO;
5678 }
Eric Dumazet042a53a2009-06-05 04:04:16 +00005679 map = skb_shinfo(skb)->dma_head;
Michael Chanb6016b72005-05-26 13:03:09 -07005680
Michael Chanbf5295b2006-03-23 01:11:56 -08005681 REG_WR(bp, BNX2_HC_COMMAND,
5682 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5683
Michael Chanb6016b72005-05-26 13:03:09 -07005684 REG_RD(bp, BNX2_HC_COMMAND);
5685
5686 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005687 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005688
Michael Chanb6016b72005-05-26 13:03:09 -07005689 num_pkts = 0;
5690
Michael Chan35e90102008-06-19 16:37:42 -07005691 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005692
5693 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5694 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5695 txbd->tx_bd_mss_nbytes = pkt_size;
5696 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5697
5698 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005699 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5700 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005701
Michael Chan35e90102008-06-19 16:37:42 -07005702 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5703 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005704
5705 udelay(100);
5706
Michael Chanbf5295b2006-03-23 01:11:56 -08005707 REG_WR(bp, BNX2_HC_COMMAND,
5708 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5709
Michael Chanb6016b72005-05-26 13:03:09 -07005710 REG_RD(bp, BNX2_HC_COMMAND);
5711
5712 udelay(5);
5713
Benjamin Li3d16af82008-10-09 12:26:41 -07005714 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005715 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005716
Michael Chan35e90102008-06-19 16:37:42 -07005717 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005718 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005719
Michael Chan35efa7c2007-12-20 19:56:37 -08005720 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005721 if (rx_idx != rx_start_idx + num_pkts) {
5722 goto loopback_test_done;
5723 }
5724
Michael Chanbb4f98a2008-06-19 16:38:19 -07005725 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005726 rx_skb = rx_buf->skb;
5727
5728 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005729 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005730
5731 pci_dma_sync_single_for_cpu(bp->pdev,
5732 pci_unmap_addr(rx_buf, mapping),
5733 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5734
Michael Chanade2bfe2006-01-23 16:09:51 -08005735 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005736 (L2_FHDR_ERRORS_BAD_CRC |
5737 L2_FHDR_ERRORS_PHY_DECODE |
5738 L2_FHDR_ERRORS_ALIGNMENT |
5739 L2_FHDR_ERRORS_TOO_SHORT |
5740 L2_FHDR_ERRORS_GIANT_FRAME)) {
5741
5742 goto loopback_test_done;
5743 }
5744
5745 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5746 goto loopback_test_done;
5747 }
5748
5749 for (i = 14; i < pkt_size; i++) {
5750 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5751 goto loopback_test_done;
5752 }
5753 }
5754
5755 ret = 0;
5756
5757loopback_test_done:
5758 bp->loopback = 0;
5759 return ret;
5760}
5761
Michael Chanbc5a0692006-01-23 16:13:22 -08005762#define BNX2_MAC_LOOPBACK_FAILED 1
5763#define BNX2_PHY_LOOPBACK_FAILED 2
5764#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5765 BNX2_PHY_LOOPBACK_FAILED)
5766
5767static int
5768bnx2_test_loopback(struct bnx2 *bp)
5769{
5770 int rc = 0;
5771
5772 if (!netif_running(bp->dev))
5773 return BNX2_LOOPBACK_FAILED;
5774
5775 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5776 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005777 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005778 spin_unlock_bh(&bp->phy_lock);
5779 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5780 rc |= BNX2_MAC_LOOPBACK_FAILED;
5781 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5782 rc |= BNX2_PHY_LOOPBACK_FAILED;
5783 return rc;
5784}
5785
Michael Chanb6016b72005-05-26 13:03:09 -07005786#define NVRAM_SIZE 0x200
5787#define CRC32_RESIDUAL 0xdebb20e3
5788
5789static int
5790bnx2_test_nvram(struct bnx2 *bp)
5791{
Al Virob491edd2007-12-22 19:44:51 +00005792 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005793 u8 *data = (u8 *) buf;
5794 int rc = 0;
5795 u32 magic, csum;
5796
5797 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5798 goto test_nvram_done;
5799
5800 magic = be32_to_cpu(buf[0]);
5801 if (magic != 0x669955aa) {
5802 rc = -ENODEV;
5803 goto test_nvram_done;
5804 }
5805
5806 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5807 goto test_nvram_done;
5808
5809 csum = ether_crc_le(0x100, data);
5810 if (csum != CRC32_RESIDUAL) {
5811 rc = -ENODEV;
5812 goto test_nvram_done;
5813 }
5814
5815 csum = ether_crc_le(0x100, data + 0x100);
5816 if (csum != CRC32_RESIDUAL) {
5817 rc = -ENODEV;
5818 }
5819
5820test_nvram_done:
5821 return rc;
5822}
5823
5824static int
5825bnx2_test_link(struct bnx2 *bp)
5826{
5827 u32 bmsr;
5828
Michael Chan9f52b562008-10-09 12:21:46 -07005829 if (!netif_running(bp->dev))
5830 return -ENODEV;
5831
Michael Chan583c28e2008-01-21 19:51:35 -08005832 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005833 if (bp->link_up)
5834 return 0;
5835 return -ENODEV;
5836 }
Michael Chanc770a652005-08-25 15:38:39 -07005837 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005838 bnx2_enable_bmsr1(bp);
5839 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5840 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5841 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005842 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005843
Michael Chanb6016b72005-05-26 13:03:09 -07005844 if (bmsr & BMSR_LSTATUS) {
5845 return 0;
5846 }
5847 return -ENODEV;
5848}
5849
5850static int
5851bnx2_test_intr(struct bnx2 *bp)
5852{
5853 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005854 u16 status_idx;
5855
5856 if (!netif_running(bp->dev))
5857 return -ENODEV;
5858
5859 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5860
5861 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005862 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005863 REG_RD(bp, BNX2_HC_COMMAND);
5864
5865 for (i = 0; i < 10; i++) {
5866 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5867 status_idx) {
5868
5869 break;
5870 }
5871
5872 msleep_interruptible(10);
5873 }
5874 if (i < 10)
5875 return 0;
5876
5877 return -ENODEV;
5878}
5879
Michael Chan38ea3682008-02-23 19:48:57 -08005880/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005881static int
5882bnx2_5706_serdes_has_link(struct bnx2 *bp)
5883{
5884 u32 mode_ctl, an_dbg, exp;
5885
Michael Chan38ea3682008-02-23 19:48:57 -08005886 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5887 return 0;
5888
Michael Chanb2fadea2008-01-21 17:07:06 -08005889 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5890 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5891
5892 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5893 return 0;
5894
5895 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5896 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5897 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5898
Michael Chanf3014c02008-01-29 21:33:03 -08005899 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005900 return 0;
5901
5902 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5903 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5904 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5905
5906 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5907 return 0;
5908
5909 return 1;
5910}
5911
Michael Chanb6016b72005-05-26 13:03:09 -07005912static void
Michael Chan48b01e22006-11-19 14:08:00 -08005913bnx2_5706_serdes_timer(struct bnx2 *bp)
5914{
Michael Chanb2fadea2008-01-21 17:07:06 -08005915 int check_link = 1;
5916
Michael Chan48b01e22006-11-19 14:08:00 -08005917 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005918 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005919 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005920 check_link = 0;
5921 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005922 u32 bmcr;
5923
Benjamin Liac392ab2008-09-18 16:40:49 -07005924 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005925
Michael Chanca58c3a2007-05-03 13:22:52 -07005926 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005927
5928 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005929 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005930 bmcr &= ~BMCR_ANENABLE;
5931 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005932 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005933 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005934 }
5935 }
5936 }
5937 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005938 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005939 u32 phy2;
5940
5941 bnx2_write_phy(bp, 0x17, 0x0f01);
5942 bnx2_read_phy(bp, 0x15, &phy2);
5943 if (phy2 & 0x20) {
5944 u32 bmcr;
5945
Michael Chanca58c3a2007-05-03 13:22:52 -07005946 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005947 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005948 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005949
Michael Chan583c28e2008-01-21 19:51:35 -08005950 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005951 }
5952 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005953 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005954
Michael Chana2724e22008-02-23 19:47:44 -08005955 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005956 u32 val;
5957
5958 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5959 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5960 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5961
Michael Chana2724e22008-02-23 19:47:44 -08005962 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5963 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5964 bnx2_5706s_force_link_dn(bp, 1);
5965 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5966 } else
5967 bnx2_set_link(bp);
5968 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5969 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005970 }
Michael Chan48b01e22006-11-19 14:08:00 -08005971 spin_unlock(&bp->phy_lock);
5972}
5973
5974static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005975bnx2_5708_serdes_timer(struct bnx2 *bp)
5976{
Michael Chan583c28e2008-01-21 19:51:35 -08005977 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005978 return;
5979
Michael Chan583c28e2008-01-21 19:51:35 -08005980 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005981 bp->serdes_an_pending = 0;
5982 return;
5983 }
5984
5985 spin_lock(&bp->phy_lock);
5986 if (bp->serdes_an_pending)
5987 bp->serdes_an_pending--;
5988 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5989 u32 bmcr;
5990
Michael Chanca58c3a2007-05-03 13:22:52 -07005991 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005992 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005993 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08005994 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08005995 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005996 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005997 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07005998 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005999 }
6000
6001 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006002 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006003
6004 spin_unlock(&bp->phy_lock);
6005}
6006
6007static void
Michael Chanb6016b72005-05-26 13:03:09 -07006008bnx2_timer(unsigned long data)
6009{
6010 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006011
Michael Chancd339a02005-08-25 15:35:24 -07006012 if (!netif_running(bp->dev))
6013 return;
6014
Michael Chanb6016b72005-05-26 13:03:09 -07006015 if (atomic_read(&bp->intr_sem) != 0)
6016 goto bnx2_restart_timer;
6017
Michael Chanefba0182008-12-03 00:36:15 -08006018 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6019 BNX2_FLAG_USING_MSI)
6020 bnx2_chk_missed_msi(bp);
6021
Michael Chandf149d72007-07-07 22:51:36 -07006022 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006023
Michael Chan2726d6e2008-01-29 21:35:05 -08006024 bp->stats_blk->stat_FwRxDrop =
6025 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006026
Michael Chan02537b062007-06-04 21:24:07 -07006027 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006028 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006029 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6030 BNX2_HC_COMMAND_STATS_NOW);
6031
Michael Chan583c28e2008-01-21 19:51:35 -08006032 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006033 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6034 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006035 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006036 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006037 }
6038
6039bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006040 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006041}
6042
Michael Chan8e6a72c2007-05-03 13:24:48 -07006043static int
6044bnx2_request_irq(struct bnx2 *bp)
6045{
Michael Chan6d866ff2007-12-20 19:56:09 -08006046 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006047 struct bnx2_irq *irq;
6048 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006049
David S. Millerf86e82f2008-01-21 17:15:40 -08006050 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006051 flags = 0;
6052 else
6053 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006054
6055 for (i = 0; i < bp->irq_nvecs; i++) {
6056 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006057 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006058 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006059 if (rc)
6060 break;
6061 irq->requested = 1;
6062 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006063 return rc;
6064}
6065
6066static void
6067bnx2_free_irq(struct bnx2 *bp)
6068{
Michael Chanb4b36042007-12-20 19:59:30 -08006069 struct bnx2_irq *irq;
6070 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006071
Michael Chanb4b36042007-12-20 19:59:30 -08006072 for (i = 0; i < bp->irq_nvecs; i++) {
6073 irq = &bp->irq_tbl[i];
6074 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006075 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006076 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006077 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006078 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006079 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006080 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006081 pci_disable_msix(bp->pdev);
6082
David S. Millerf86e82f2008-01-21 17:15:40 -08006083 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006084}
6085
6086static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006087bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006088{
Michael Chan57851d82007-12-20 20:01:44 -08006089 int i, rc;
6090 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006091 struct net_device *dev = bp->dev;
6092 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006093
Michael Chanb4b36042007-12-20 19:59:30 -08006094 bnx2_setup_msix_tbl(bp);
6095 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6096 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6097 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006098
6099 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6100 msix_ent[i].entry = i;
6101 msix_ent[i].vector = 0;
6102 }
6103
6104 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
6105 if (rc != 0)
6106 return;
6107
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006108 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006109 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan69010312009-03-18 18:11:51 -07006110 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006111 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006112 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6113 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6114 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006115}
6116
6117static void
6118bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6119{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006120 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006121 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006122
Michael Chan6d866ff2007-12-20 19:56:09 -08006123 bp->irq_tbl[0].handler = bnx2_interrupt;
6124 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006125 bp->irq_nvecs = 1;
6126 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006127
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006128 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
6129 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006130
David S. Millerf86e82f2008-01-21 17:15:40 -08006131 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6132 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006133 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006134 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006135 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006136 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006137 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6138 } else
6139 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006140
6141 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006142 }
6143 }
Benjamin Li706bf242008-07-18 17:55:11 -07006144
6145 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6146 bp->dev->real_num_tx_queues = bp->num_tx_rings;
6147
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006148 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006149}
6150
Michael Chanb6016b72005-05-26 13:03:09 -07006151/* Called with rtnl_lock */
6152static int
6153bnx2_open(struct net_device *dev)
6154{
Michael Chan972ec0d2006-01-23 16:12:43 -08006155 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006156 int rc;
6157
Michael Chan1b2f9222007-05-03 13:20:19 -07006158 netif_carrier_off(dev);
6159
Pavel Machek829ca9a2005-09-03 15:56:56 -07006160 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006161 bnx2_disable_int(bp);
6162
Michael Chan6d866ff2007-12-20 19:56:09 -08006163 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08006164 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006165 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006166 if (rc)
6167 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006168
Michael Chan8e6a72c2007-05-03 13:24:48 -07006169 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006170 if (rc)
6171 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006172
Michael Chan9a120bc2008-05-16 22:17:45 -07006173 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006174 if (rc)
6175 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006176
Michael Chancd339a02005-08-25 15:35:24 -07006177 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006178
6179 atomic_set(&bp->intr_sem, 0);
6180
6181 bnx2_enable_int(bp);
6182
David S. Millerf86e82f2008-01-21 17:15:40 -08006183 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006184 /* Test MSI to make sure it is working
6185 * If MSI test fails, go back to INTx mode
6186 */
6187 if (bnx2_test_intr(bp) != 0) {
6188 printk(KERN_WARNING PFX "%s: No interrupt was generated"
6189 " using MSI, switching to INTx mode. Please"
6190 " report this failure to the PCI maintainer"
6191 " and include system chipset information.\n",
6192 bp->dev->name);
6193
6194 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006195 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006196
Michael Chan6d866ff2007-12-20 19:56:09 -08006197 bnx2_setup_int_mode(bp, 1);
6198
Michael Chan9a120bc2008-05-16 22:17:45 -07006199 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006200
Michael Chan8e6a72c2007-05-03 13:24:48 -07006201 if (!rc)
6202 rc = bnx2_request_irq(bp);
6203
Michael Chanb6016b72005-05-26 13:03:09 -07006204 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006205 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006206 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006207 }
6208 bnx2_enable_int(bp);
6209 }
6210 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006211 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07006212 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08006213 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08006214 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07006215
Benjamin Li706bf242008-07-18 17:55:11 -07006216 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006217
6218 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006219
6220open_err:
6221 bnx2_napi_disable(bp);
6222 bnx2_free_skbs(bp);
6223 bnx2_free_irq(bp);
6224 bnx2_free_mem(bp);
6225 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006226}
6227
6228static void
David Howellsc4028952006-11-22 14:57:56 +00006229bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006230{
David Howellsc4028952006-11-22 14:57:56 +00006231 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006232
Michael Chanafdc08b2005-08-25 15:34:29 -07006233 if (!netif_running(bp->dev))
6234 return;
6235
Michael Chanb6016b72005-05-26 13:03:09 -07006236 bnx2_netif_stop(bp);
6237
Michael Chan9a120bc2008-05-16 22:17:45 -07006238 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006239
6240 atomic_set(&bp->intr_sem, 1);
6241 bnx2_netif_start(bp);
6242}
6243
6244static void
6245bnx2_tx_timeout(struct net_device *dev)
6246{
Michael Chan972ec0d2006-01-23 16:12:43 -08006247 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006248
6249 /* This allows the netif to be shutdown gracefully before resetting */
6250 schedule_work(&bp->reset_task);
6251}
6252
6253#ifdef BCM_VLAN
6254/* Called with rtnl_lock */
6255static void
6256bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6257{
Michael Chan972ec0d2006-01-23 16:12:43 -08006258 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006259
Michael Chan37675462009-08-21 16:20:44 +00006260 if (netif_running(dev))
6261 bnx2_netif_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006262
6263 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006264
6265 if (!netif_running(dev))
6266 return;
6267
Michael Chanb6016b72005-05-26 13:03:09 -07006268 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006269 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6270 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006271
6272 bnx2_netif_start(bp);
6273}
Michael Chanb6016b72005-05-26 13:03:09 -07006274#endif
6275
Herbert Xu932ff272006-06-09 12:20:56 -07006276/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006277 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6278 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006279 */
6280static int
6281bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6282{
Michael Chan972ec0d2006-01-23 16:12:43 -08006283 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006284 dma_addr_t mapping;
6285 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006286 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006287 u32 len, vlan_tag_flags, last_frag, mss;
6288 u16 prod, ring_prod;
6289 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006290 struct bnx2_napi *bnapi;
6291 struct bnx2_tx_ring_info *txr;
6292 struct netdev_queue *txq;
Benjamin Li3d16af82008-10-09 12:26:41 -07006293 struct skb_shared_info *sp;
Benjamin Li706bf242008-07-18 17:55:11 -07006294
6295 /* Determine which tx ring we will be placed on */
6296 i = skb_get_queue_mapping(skb);
6297 bnapi = &bp->bnx2_napi[i];
6298 txr = &bnapi->tx_ring;
6299 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006300
Michael Chan35e90102008-06-19 16:37:42 -07006301 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006302 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006303 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006304 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
6305 dev->name);
6306
6307 return NETDEV_TX_BUSY;
6308 }
6309 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006310 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006311 ring_prod = TX_RING_IDX(prod);
6312
6313 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006314 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006315 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6316 }
6317
Michael Chan729b85c2008-08-14 15:29:39 -07006318#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006319 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006320 vlan_tag_flags |=
6321 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6322 }
Michael Chan729b85c2008-08-14 15:29:39 -07006323#endif
Michael Chanfde82052007-05-03 17:23:35 -07006324 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006325 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006326 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006327
Michael Chanb6016b72005-05-26 13:03:09 -07006328 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6329
Michael Chan4666f872007-05-03 13:22:28 -07006330 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006331
Michael Chan4666f872007-05-03 13:22:28 -07006332 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6333 u32 tcp_off = skb_transport_offset(skb) -
6334 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006335
Michael Chan4666f872007-05-03 13:22:28 -07006336 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6337 TX_BD_FLAGS_SW_FLAGS;
6338 if (likely(tcp_off == 0))
6339 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6340 else {
6341 tcp_off >>= 3;
6342 vlan_tag_flags |= ((tcp_off & 0x3) <<
6343 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6344 ((tcp_off & 0x10) <<
6345 TX_BD_FLAGS_TCP6_OFF4_SHL);
6346 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6347 }
6348 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006349 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006350 if (tcp_opt_len || (iph->ihl > 5)) {
6351 vlan_tag_flags |= ((iph->ihl - 5) +
6352 (tcp_opt_len >> 2)) << 8;
6353 }
Michael Chanb6016b72005-05-26 13:03:09 -07006354 }
Michael Chan4666f872007-05-03 13:22:28 -07006355 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006356 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006357
Benjamin Li3d16af82008-10-09 12:26:41 -07006358 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
6359 dev_kfree_skb(skb);
6360 return NETDEV_TX_OK;
6361 }
6362
6363 sp = skb_shinfo(skb);
Eric Dumazet042a53a2009-06-05 04:04:16 +00006364 mapping = sp->dma_head;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006365
Michael Chan35e90102008-06-19 16:37:42 -07006366 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006367 tx_buf->skb = skb;
Michael Chanb6016b72005-05-26 13:03:09 -07006368
Michael Chan35e90102008-06-19 16:37:42 -07006369 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006370
6371 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6372 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6373 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6374 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6375
6376 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006377 tx_buf->nr_frags = last_frag;
6378 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006379
6380 for (i = 0; i < last_frag; i++) {
6381 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6382
6383 prod = NEXT_TX_BD(prod);
6384 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006385 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006386
6387 len = frag->size;
Eric Dumazet042a53a2009-06-05 04:04:16 +00006388 mapping = sp->dma_maps[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006389
6390 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6391 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6392 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6393 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6394
6395 }
6396 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6397
6398 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006399 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006400
Michael Chan35e90102008-06-19 16:37:42 -07006401 REG_WR16(bp, txr->tx_bidx_addr, prod);
6402 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006403
6404 mmiowb();
6405
Michael Chan35e90102008-06-19 16:37:42 -07006406 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006407
Michael Chan35e90102008-06-19 16:37:42 -07006408 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006409 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006410 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006411 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006412 }
6413
6414 return NETDEV_TX_OK;
6415}
6416
6417/* Called with rtnl_lock */
6418static int
6419bnx2_close(struct net_device *dev)
6420{
Michael Chan972ec0d2006-01-23 16:12:43 -08006421 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006422
David S. Miller4bb073c2008-06-12 02:22:02 -07006423 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006424
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006425 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006426 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006427 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006428 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006429 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006430 bnx2_free_skbs(bp);
6431 bnx2_free_mem(bp);
6432 bp->link_up = 0;
6433 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006434 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006435 return 0;
6436}
6437
6438#define GET_NET_STATS64(ctr) \
6439 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6440 (unsigned long) (ctr##_lo)
6441
6442#define GET_NET_STATS32(ctr) \
6443 (ctr##_lo)
6444
6445#if (BITS_PER_LONG == 64)
6446#define GET_NET_STATS GET_NET_STATS64
6447#else
6448#define GET_NET_STATS GET_NET_STATS32
6449#endif
6450
6451static struct net_device_stats *
6452bnx2_get_stats(struct net_device *dev)
6453{
Michael Chan972ec0d2006-01-23 16:12:43 -08006454 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006455 struct statistics_block *stats_blk = bp->stats_blk;
Ilpo Järvinend8e80342008-11-28 15:52:43 -08006456 struct net_device_stats *net_stats = &dev->stats;
Michael Chanb6016b72005-05-26 13:03:09 -07006457
6458 if (bp->stats_blk == NULL) {
6459 return net_stats;
6460 }
6461 net_stats->rx_packets =
6462 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6463 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6464 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6465
6466 net_stats->tx_packets =
6467 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6468 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6469 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6470
6471 net_stats->rx_bytes =
6472 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6473
6474 net_stats->tx_bytes =
6475 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6476
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006477 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006478 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6479
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006480 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006481 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6482
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006483 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006484 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6485 stats_blk->stat_EtherStatsOverrsizePkts);
6486
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006487 net_stats->rx_over_errors =
Michael Chan790dab22009-08-21 16:20:47 +00006488 (unsigned long) (stats_blk->stat_IfInFTQDiscards +
6489 stats_blk->stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006490
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006491 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006492 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6493
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006494 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006495 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6496
6497 net_stats->rx_errors = net_stats->rx_length_errors +
6498 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6499 net_stats->rx_crc_errors;
6500
6501 net_stats->tx_aborted_errors =
6502 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6503 stats_blk->stat_Dot3StatsLateCollisions);
6504
Michael Chan5b0c76a2005-11-04 08:45:49 -08006505 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6506 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006507 net_stats->tx_carrier_errors = 0;
6508 else {
6509 net_stats->tx_carrier_errors =
6510 (unsigned long)
6511 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6512 }
6513
6514 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006515 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006516 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6517 +
6518 net_stats->tx_aborted_errors +
6519 net_stats->tx_carrier_errors;
6520
Michael Chancea94db2006-06-12 22:16:13 -07006521 net_stats->rx_missed_errors =
Michael Chan790dab22009-08-21 16:20:47 +00006522 (unsigned long) (stats_blk->stat_IfInFTQDiscards +
6523 stats_blk->stat_IfInMBUFDiscards + stats_blk->stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006524
Michael Chanb6016b72005-05-26 13:03:09 -07006525 return net_stats;
6526}
6527
6528/* All ethtool functions called with rtnl_lock */
6529
6530static int
6531bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6532{
Michael Chan972ec0d2006-01-23 16:12:43 -08006533 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006534 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006535
6536 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006537 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006538 support_serdes = 1;
6539 support_copper = 1;
6540 } else if (bp->phy_port == PORT_FIBRE)
6541 support_serdes = 1;
6542 else
6543 support_copper = 1;
6544
6545 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006546 cmd->supported |= SUPPORTED_1000baseT_Full |
6547 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006548 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006549 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006550
Michael Chanb6016b72005-05-26 13:03:09 -07006551 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006552 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006553 cmd->supported |= SUPPORTED_10baseT_Half |
6554 SUPPORTED_10baseT_Full |
6555 SUPPORTED_100baseT_Half |
6556 SUPPORTED_100baseT_Full |
6557 SUPPORTED_1000baseT_Full |
6558 SUPPORTED_TP;
6559
Michael Chanb6016b72005-05-26 13:03:09 -07006560 }
6561
Michael Chan7b6b8342007-07-07 22:50:15 -07006562 spin_lock_bh(&bp->phy_lock);
6563 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006564 cmd->advertising = bp->advertising;
6565
6566 if (bp->autoneg & AUTONEG_SPEED) {
6567 cmd->autoneg = AUTONEG_ENABLE;
6568 }
6569 else {
6570 cmd->autoneg = AUTONEG_DISABLE;
6571 }
6572
6573 if (netif_carrier_ok(dev)) {
6574 cmd->speed = bp->line_speed;
6575 cmd->duplex = bp->duplex;
6576 }
6577 else {
6578 cmd->speed = -1;
6579 cmd->duplex = -1;
6580 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006581 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006582
6583 cmd->transceiver = XCVR_INTERNAL;
6584 cmd->phy_address = bp->phy_addr;
6585
6586 return 0;
6587}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006588
Michael Chanb6016b72005-05-26 13:03:09 -07006589static int
6590bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6591{
Michael Chan972ec0d2006-01-23 16:12:43 -08006592 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006593 u8 autoneg = bp->autoneg;
6594 u8 req_duplex = bp->req_duplex;
6595 u16 req_line_speed = bp->req_line_speed;
6596 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006597 int err = -EINVAL;
6598
6599 spin_lock_bh(&bp->phy_lock);
6600
6601 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6602 goto err_out_unlock;
6603
Michael Chan583c28e2008-01-21 19:51:35 -08006604 if (cmd->port != bp->phy_port &&
6605 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006606 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006607
Michael Chand6b14482008-07-14 22:37:21 -07006608 /* If device is down, we can store the settings only if the user
6609 * is setting the currently active port.
6610 */
6611 if (!netif_running(dev) && cmd->port != bp->phy_port)
6612 goto err_out_unlock;
6613
Michael Chanb6016b72005-05-26 13:03:09 -07006614 if (cmd->autoneg == AUTONEG_ENABLE) {
6615 autoneg |= AUTONEG_SPEED;
6616
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006617 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006618
6619 /* allow advertising 1 speed */
6620 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6621 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6622 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6623 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6624
Michael Chan7b6b8342007-07-07 22:50:15 -07006625 if (cmd->port == PORT_FIBRE)
6626 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006627
6628 advertising = cmd->advertising;
6629
Michael Chan27a005b2007-05-03 13:23:41 -07006630 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006631 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006632 (cmd->port == PORT_TP))
6633 goto err_out_unlock;
6634 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006635 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006636 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6637 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006638 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006639 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006640 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006641 else
Michael Chanb6016b72005-05-26 13:03:09 -07006642 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006643 }
6644 advertising |= ADVERTISED_Autoneg;
6645 }
6646 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006647 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006648 if ((cmd->speed != SPEED_1000 &&
6649 cmd->speed != SPEED_2500) ||
6650 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006651 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006652
6653 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006654 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006655 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006656 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006657 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6658 goto err_out_unlock;
6659
Michael Chanb6016b72005-05-26 13:03:09 -07006660 autoneg &= ~AUTONEG_SPEED;
6661 req_line_speed = cmd->speed;
6662 req_duplex = cmd->duplex;
6663 advertising = 0;
6664 }
6665
6666 bp->autoneg = autoneg;
6667 bp->advertising = advertising;
6668 bp->req_line_speed = req_line_speed;
6669 bp->req_duplex = req_duplex;
6670
Michael Chand6b14482008-07-14 22:37:21 -07006671 err = 0;
6672 /* If device is down, the new settings will be picked up when it is
6673 * brought up.
6674 */
6675 if (netif_running(dev))
6676 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006677
Michael Chan7b6b8342007-07-07 22:50:15 -07006678err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006679 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006680
Michael Chan7b6b8342007-07-07 22:50:15 -07006681 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006682}
6683
6684static void
6685bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6686{
Michael Chan972ec0d2006-01-23 16:12:43 -08006687 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006688
6689 strcpy(info->driver, DRV_MODULE_NAME);
6690 strcpy(info->version, DRV_MODULE_VERSION);
6691 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006692 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006693}
6694
Michael Chan244ac4f2006-03-20 17:48:46 -08006695#define BNX2_REGDUMP_LEN (32 * 1024)
6696
6697static int
6698bnx2_get_regs_len(struct net_device *dev)
6699{
6700 return BNX2_REGDUMP_LEN;
6701}
6702
6703static void
6704bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6705{
6706 u32 *p = _p, i, offset;
6707 u8 *orig_p = _p;
6708 struct bnx2 *bp = netdev_priv(dev);
6709 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6710 0x0800, 0x0880, 0x0c00, 0x0c10,
6711 0x0c30, 0x0d08, 0x1000, 0x101c,
6712 0x1040, 0x1048, 0x1080, 0x10a4,
6713 0x1400, 0x1490, 0x1498, 0x14f0,
6714 0x1500, 0x155c, 0x1580, 0x15dc,
6715 0x1600, 0x1658, 0x1680, 0x16d8,
6716 0x1800, 0x1820, 0x1840, 0x1854,
6717 0x1880, 0x1894, 0x1900, 0x1984,
6718 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6719 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6720 0x2000, 0x2030, 0x23c0, 0x2400,
6721 0x2800, 0x2820, 0x2830, 0x2850,
6722 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6723 0x3c00, 0x3c94, 0x4000, 0x4010,
6724 0x4080, 0x4090, 0x43c0, 0x4458,
6725 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6726 0x4fc0, 0x5010, 0x53c0, 0x5444,
6727 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6728 0x5fc0, 0x6000, 0x6400, 0x6428,
6729 0x6800, 0x6848, 0x684c, 0x6860,
6730 0x6888, 0x6910, 0x8000 };
6731
6732 regs->version = 0;
6733
6734 memset(p, 0, BNX2_REGDUMP_LEN);
6735
6736 if (!netif_running(bp->dev))
6737 return;
6738
6739 i = 0;
6740 offset = reg_boundaries[0];
6741 p += offset;
6742 while (offset < BNX2_REGDUMP_LEN) {
6743 *p++ = REG_RD(bp, offset);
6744 offset += 4;
6745 if (offset == reg_boundaries[i + 1]) {
6746 offset = reg_boundaries[i + 2];
6747 p = (u32 *) (orig_p + offset);
6748 i += 2;
6749 }
6750 }
6751}
6752
Michael Chanb6016b72005-05-26 13:03:09 -07006753static void
6754bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6755{
Michael Chan972ec0d2006-01-23 16:12:43 -08006756 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006757
David S. Millerf86e82f2008-01-21 17:15:40 -08006758 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006759 wol->supported = 0;
6760 wol->wolopts = 0;
6761 }
6762 else {
6763 wol->supported = WAKE_MAGIC;
6764 if (bp->wol)
6765 wol->wolopts = WAKE_MAGIC;
6766 else
6767 wol->wolopts = 0;
6768 }
6769 memset(&wol->sopass, 0, sizeof(wol->sopass));
6770}
6771
6772static int
6773bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6774{
Michael Chan972ec0d2006-01-23 16:12:43 -08006775 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006776
6777 if (wol->wolopts & ~WAKE_MAGIC)
6778 return -EINVAL;
6779
6780 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006781 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006782 return -EINVAL;
6783
6784 bp->wol = 1;
6785 }
6786 else {
6787 bp->wol = 0;
6788 }
6789 return 0;
6790}
6791
6792static int
6793bnx2_nway_reset(struct net_device *dev)
6794{
Michael Chan972ec0d2006-01-23 16:12:43 -08006795 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006796 u32 bmcr;
6797
Michael Chan9f52b562008-10-09 12:21:46 -07006798 if (!netif_running(dev))
6799 return -EAGAIN;
6800
Michael Chanb6016b72005-05-26 13:03:09 -07006801 if (!(bp->autoneg & AUTONEG_SPEED)) {
6802 return -EINVAL;
6803 }
6804
Michael Chanc770a652005-08-25 15:38:39 -07006805 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006806
Michael Chan583c28e2008-01-21 19:51:35 -08006807 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006808 int rc;
6809
6810 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6811 spin_unlock_bh(&bp->phy_lock);
6812 return rc;
6813 }
6814
Michael Chanb6016b72005-05-26 13:03:09 -07006815 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006816 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006817 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006818 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006819
6820 msleep(20);
6821
Michael Chanc770a652005-08-25 15:38:39 -07006822 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006823
Michael Chan40105c02008-11-12 16:02:45 -08006824 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006825 bp->serdes_an_pending = 1;
6826 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006827 }
6828
Michael Chanca58c3a2007-05-03 13:22:52 -07006829 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006830 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006831 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006832
Michael Chanc770a652005-08-25 15:38:39 -07006833 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006834
6835 return 0;
6836}
6837
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07006838static u32
6839bnx2_get_link(struct net_device *dev)
6840{
6841 struct bnx2 *bp = netdev_priv(dev);
6842
6843 return bp->link_up;
6844}
6845
Michael Chanb6016b72005-05-26 13:03:09 -07006846static int
6847bnx2_get_eeprom_len(struct net_device *dev)
6848{
Michael Chan972ec0d2006-01-23 16:12:43 -08006849 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006850
Michael Chan1122db72006-01-23 16:11:42 -08006851 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006852 return 0;
6853
Michael Chan1122db72006-01-23 16:11:42 -08006854 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006855}
6856
6857static int
6858bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6859 u8 *eebuf)
6860{
Michael Chan972ec0d2006-01-23 16:12:43 -08006861 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006862 int rc;
6863
Michael Chan9f52b562008-10-09 12:21:46 -07006864 if (!netif_running(dev))
6865 return -EAGAIN;
6866
John W. Linville1064e942005-11-10 12:58:24 -08006867 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006868
6869 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6870
6871 return rc;
6872}
6873
6874static int
6875bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6876 u8 *eebuf)
6877{
Michael Chan972ec0d2006-01-23 16:12:43 -08006878 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006879 int rc;
6880
Michael Chan9f52b562008-10-09 12:21:46 -07006881 if (!netif_running(dev))
6882 return -EAGAIN;
6883
John W. Linville1064e942005-11-10 12:58:24 -08006884 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006885
6886 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6887
6888 return rc;
6889}
6890
6891static int
6892bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6893{
Michael Chan972ec0d2006-01-23 16:12:43 -08006894 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006895
6896 memset(coal, 0, sizeof(struct ethtool_coalesce));
6897
6898 coal->rx_coalesce_usecs = bp->rx_ticks;
6899 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6900 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6901 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6902
6903 coal->tx_coalesce_usecs = bp->tx_ticks;
6904 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6905 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6906 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6907
6908 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6909
6910 return 0;
6911}
6912
6913static int
6914bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6915{
Michael Chan972ec0d2006-01-23 16:12:43 -08006916 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006917
6918 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6919 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6920
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006921 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006922 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6923
6924 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6925 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6926
6927 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6928 if (bp->rx_quick_cons_trip_int > 0xff)
6929 bp->rx_quick_cons_trip_int = 0xff;
6930
6931 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6932 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6933
6934 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6935 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6936
6937 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6938 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6939
6940 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6941 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6942 0xff;
6943
6944 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00006945 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07006946 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6947 bp->stats_ticks = USEC_PER_SEC;
6948 }
Michael Chan7ea69202007-07-16 18:27:10 -07006949 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6950 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6951 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006952
6953 if (netif_running(bp->dev)) {
6954 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006955 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006956 bnx2_netif_start(bp);
6957 }
6958
6959 return 0;
6960}
6961
6962static void
6963bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6964{
Michael Chan972ec0d2006-01-23 16:12:43 -08006965 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006966
Michael Chan13daffa2006-03-20 17:49:20 -08006967 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006968 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006969 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006970
6971 ering->rx_pending = bp->rx_ring_size;
6972 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006973 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006974
6975 ering->tx_max_pending = MAX_TX_DESC_CNT;
6976 ering->tx_pending = bp->tx_ring_size;
6977}
6978
6979static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006980bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006981{
Michael Chan13daffa2006-03-20 17:49:20 -08006982 if (netif_running(bp->dev)) {
6983 bnx2_netif_stop(bp);
6984 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6985 bnx2_free_skbs(bp);
6986 bnx2_free_mem(bp);
6987 }
6988
Michael Chan5d5d0012007-12-12 11:17:43 -08006989 bnx2_set_rx_ring_size(bp, rx);
6990 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006991
6992 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006993 int rc;
6994
6995 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb65e2009-08-21 16:20:45 +00006996 if (!rc)
6997 rc = bnx2_init_nic(bp, 0);
6998
6999 if (rc) {
7000 bnx2_napi_enable(bp);
7001 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007002 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007003 }
Michael Chanb6016b72005-05-26 13:03:09 -07007004 bnx2_netif_start(bp);
7005 }
Michael Chanb6016b72005-05-26 13:03:09 -07007006 return 0;
7007}
7008
Michael Chan5d5d0012007-12-12 11:17:43 -08007009static int
7010bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7011{
7012 struct bnx2 *bp = netdev_priv(dev);
7013 int rc;
7014
7015 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7016 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7017 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7018
7019 return -EINVAL;
7020 }
7021 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7022 return rc;
7023}
7024
Michael Chanb6016b72005-05-26 13:03:09 -07007025static void
7026bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7027{
Michael Chan972ec0d2006-01-23 16:12:43 -08007028 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007029
7030 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7031 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7032 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7033}
7034
7035static int
7036bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7037{
Michael Chan972ec0d2006-01-23 16:12:43 -08007038 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007039
7040 bp->req_flow_ctrl = 0;
7041 if (epause->rx_pause)
7042 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7043 if (epause->tx_pause)
7044 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7045
7046 if (epause->autoneg) {
7047 bp->autoneg |= AUTONEG_FLOW_CTRL;
7048 }
7049 else {
7050 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7051 }
7052
Michael Chan9f52b562008-10-09 12:21:46 -07007053 if (netif_running(dev)) {
7054 spin_lock_bh(&bp->phy_lock);
7055 bnx2_setup_phy(bp, bp->phy_port);
7056 spin_unlock_bh(&bp->phy_lock);
7057 }
Michael Chanb6016b72005-05-26 13:03:09 -07007058
7059 return 0;
7060}
7061
7062static u32
7063bnx2_get_rx_csum(struct net_device *dev)
7064{
Michael Chan972ec0d2006-01-23 16:12:43 -08007065 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007066
7067 return bp->rx_csum;
7068}
7069
7070static int
7071bnx2_set_rx_csum(struct net_device *dev, u32 data)
7072{
Michael Chan972ec0d2006-01-23 16:12:43 -08007073 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007074
7075 bp->rx_csum = data;
7076 return 0;
7077}
7078
Michael Chanb11d6212006-06-29 12:31:21 -07007079static int
7080bnx2_set_tso(struct net_device *dev, u32 data)
7081{
Michael Chan4666f872007-05-03 13:22:28 -07007082 struct bnx2 *bp = netdev_priv(dev);
7083
7084 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007085 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007086 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7087 dev->features |= NETIF_F_TSO6;
7088 } else
7089 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7090 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007091 return 0;
7092}
7093
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007094static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007095 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007096} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007097 { "rx_bytes" },
7098 { "rx_error_bytes" },
7099 { "tx_bytes" },
7100 { "tx_error_bytes" },
7101 { "rx_ucast_packets" },
7102 { "rx_mcast_packets" },
7103 { "rx_bcast_packets" },
7104 { "tx_ucast_packets" },
7105 { "tx_mcast_packets" },
7106 { "tx_bcast_packets" },
7107 { "tx_mac_errors" },
7108 { "tx_carrier_errors" },
7109 { "rx_crc_errors" },
7110 { "rx_align_errors" },
7111 { "tx_single_collisions" },
7112 { "tx_multi_collisions" },
7113 { "tx_deferred" },
7114 { "tx_excess_collisions" },
7115 { "tx_late_collisions" },
7116 { "tx_total_collisions" },
7117 { "rx_fragments" },
7118 { "rx_jabbers" },
7119 { "rx_undersize_packets" },
7120 { "rx_oversize_packets" },
7121 { "rx_64_byte_packets" },
7122 { "rx_65_to_127_byte_packets" },
7123 { "rx_128_to_255_byte_packets" },
7124 { "rx_256_to_511_byte_packets" },
7125 { "rx_512_to_1023_byte_packets" },
7126 { "rx_1024_to_1522_byte_packets" },
7127 { "rx_1523_to_9022_byte_packets" },
7128 { "tx_64_byte_packets" },
7129 { "tx_65_to_127_byte_packets" },
7130 { "tx_128_to_255_byte_packets" },
7131 { "tx_256_to_511_byte_packets" },
7132 { "tx_512_to_1023_byte_packets" },
7133 { "tx_1024_to_1522_byte_packets" },
7134 { "tx_1523_to_9022_byte_packets" },
7135 { "rx_xon_frames" },
7136 { "rx_xoff_frames" },
7137 { "tx_xon_frames" },
7138 { "tx_xoff_frames" },
7139 { "rx_mac_ctrl_frames" },
7140 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007141 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007142 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007143 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007144};
7145
Michael Chan790dab22009-08-21 16:20:47 +00007146#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7147 sizeof(bnx2_stats_str_arr[0]))
7148
Michael Chanb6016b72005-05-26 13:03:09 -07007149#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7150
Arjan van de Venf71e1302006-03-03 21:33:57 -05007151static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007152 STATS_OFFSET32(stat_IfHCInOctets_hi),
7153 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7154 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7155 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7156 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7157 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7158 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7159 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7160 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7161 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7162 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007163 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7164 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7165 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7166 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7167 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7168 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7169 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7170 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7171 STATS_OFFSET32(stat_EtherStatsCollisions),
7172 STATS_OFFSET32(stat_EtherStatsFragments),
7173 STATS_OFFSET32(stat_EtherStatsJabbers),
7174 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7175 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7176 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7177 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7178 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7179 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7180 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7181 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7182 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7183 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7184 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7185 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7186 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7187 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7188 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7189 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7190 STATS_OFFSET32(stat_XonPauseFramesReceived),
7191 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7192 STATS_OFFSET32(stat_OutXonSent),
7193 STATS_OFFSET32(stat_OutXoffSent),
7194 STATS_OFFSET32(stat_MacControlFramesReceived),
7195 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007196 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007197 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007198 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007199};
7200
7201/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7202 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007203 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007204static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007205 8,0,8,8,8,8,8,8,8,8,
7206 4,0,4,4,4,4,4,4,4,4,
7207 4,4,4,4,4,4,4,4,4,4,
7208 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007209 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007210};
7211
Michael Chan5b0c76a2005-11-04 08:45:49 -08007212static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7213 8,0,8,8,8,8,8,8,8,8,
7214 4,4,4,4,4,4,4,4,4,4,
7215 4,4,4,4,4,4,4,4,4,4,
7216 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007217 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007218};
7219
Michael Chanb6016b72005-05-26 13:03:09 -07007220#define BNX2_NUM_TESTS 6
7221
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007222static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007223 char string[ETH_GSTRING_LEN];
7224} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7225 { "register_test (offline)" },
7226 { "memory_test (offline)" },
7227 { "loopback_test (offline)" },
7228 { "nvram_test (online)" },
7229 { "interrupt_test (online)" },
7230 { "link_test (online)" },
7231};
7232
7233static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007234bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007235{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007236 switch (sset) {
7237 case ETH_SS_TEST:
7238 return BNX2_NUM_TESTS;
7239 case ETH_SS_STATS:
7240 return BNX2_NUM_STATS;
7241 default:
7242 return -EOPNOTSUPP;
7243 }
Michael Chanb6016b72005-05-26 13:03:09 -07007244}
7245
7246static void
7247bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7248{
Michael Chan972ec0d2006-01-23 16:12:43 -08007249 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007250
Michael Chan9f52b562008-10-09 12:21:46 -07007251 bnx2_set_power_state(bp, PCI_D0);
7252
Michael Chanb6016b72005-05-26 13:03:09 -07007253 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7254 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007255 int i;
7256
Michael Chanb6016b72005-05-26 13:03:09 -07007257 bnx2_netif_stop(bp);
7258 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7259 bnx2_free_skbs(bp);
7260
7261 if (bnx2_test_registers(bp) != 0) {
7262 buf[0] = 1;
7263 etest->flags |= ETH_TEST_FL_FAILED;
7264 }
7265 if (bnx2_test_memory(bp) != 0) {
7266 buf[1] = 1;
7267 etest->flags |= ETH_TEST_FL_FAILED;
7268 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007269 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007270 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007271
Michael Chan9f52b562008-10-09 12:21:46 -07007272 if (!netif_running(bp->dev))
7273 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007274 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007275 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007276 bnx2_netif_start(bp);
7277 }
7278
7279 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007280 for (i = 0; i < 7; i++) {
7281 if (bp->link_up)
7282 break;
7283 msleep_interruptible(1000);
7284 }
Michael Chanb6016b72005-05-26 13:03:09 -07007285 }
7286
7287 if (bnx2_test_nvram(bp) != 0) {
7288 buf[3] = 1;
7289 etest->flags |= ETH_TEST_FL_FAILED;
7290 }
7291 if (bnx2_test_intr(bp) != 0) {
7292 buf[4] = 1;
7293 etest->flags |= ETH_TEST_FL_FAILED;
7294 }
7295
7296 if (bnx2_test_link(bp) != 0) {
7297 buf[5] = 1;
7298 etest->flags |= ETH_TEST_FL_FAILED;
7299
7300 }
Michael Chan9f52b562008-10-09 12:21:46 -07007301 if (!netif_running(bp->dev))
7302 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007303}
7304
7305static void
7306bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7307{
7308 switch (stringset) {
7309 case ETH_SS_STATS:
7310 memcpy(buf, bnx2_stats_str_arr,
7311 sizeof(bnx2_stats_str_arr));
7312 break;
7313 case ETH_SS_TEST:
7314 memcpy(buf, bnx2_tests_str_arr,
7315 sizeof(bnx2_tests_str_arr));
7316 break;
7317 }
7318}
7319
Michael Chanb6016b72005-05-26 13:03:09 -07007320static void
7321bnx2_get_ethtool_stats(struct net_device *dev,
7322 struct ethtool_stats *stats, u64 *buf)
7323{
Michael Chan972ec0d2006-01-23 16:12:43 -08007324 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007325 int i;
7326 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007327 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007328
7329 if (hw_stats == NULL) {
7330 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7331 return;
7332 }
7333
Michael Chan5b0c76a2005-11-04 08:45:49 -08007334 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7335 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7336 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7337 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007338 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007339 else
7340 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007341
7342 for (i = 0; i < BNX2_NUM_STATS; i++) {
7343 if (stats_len_arr[i] == 0) {
7344 /* skip this counter */
7345 buf[i] = 0;
7346 continue;
7347 }
7348 if (stats_len_arr[i] == 4) {
7349 /* 4-byte counter */
7350 buf[i] = (u64)
7351 *(hw_stats + bnx2_stats_offset_arr[i]);
7352 continue;
7353 }
7354 /* 8-byte counter */
7355 buf[i] = (((u64) *(hw_stats +
7356 bnx2_stats_offset_arr[i])) << 32) +
7357 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7358 }
7359}
7360
7361static int
7362bnx2_phys_id(struct net_device *dev, u32 data)
7363{
Michael Chan972ec0d2006-01-23 16:12:43 -08007364 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007365 int i;
7366 u32 save;
7367
Michael Chan9f52b562008-10-09 12:21:46 -07007368 bnx2_set_power_state(bp, PCI_D0);
7369
Michael Chanb6016b72005-05-26 13:03:09 -07007370 if (data == 0)
7371 data = 2;
7372
7373 save = REG_RD(bp, BNX2_MISC_CFG);
7374 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7375
7376 for (i = 0; i < (data * 2); i++) {
7377 if ((i % 2) == 0) {
7378 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7379 }
7380 else {
7381 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7382 BNX2_EMAC_LED_1000MB_OVERRIDE |
7383 BNX2_EMAC_LED_100MB_OVERRIDE |
7384 BNX2_EMAC_LED_10MB_OVERRIDE |
7385 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7386 BNX2_EMAC_LED_TRAFFIC);
7387 }
7388 msleep_interruptible(500);
7389 if (signal_pending(current))
7390 break;
7391 }
7392 REG_WR(bp, BNX2_EMAC_LED, 0);
7393 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007394
7395 if (!netif_running(dev))
7396 bnx2_set_power_state(bp, PCI_D3hot);
7397
Michael Chanb6016b72005-05-26 13:03:09 -07007398 return 0;
7399}
7400
Michael Chan4666f872007-05-03 13:22:28 -07007401static int
7402bnx2_set_tx_csum(struct net_device *dev, u32 data)
7403{
7404 struct bnx2 *bp = netdev_priv(dev);
7405
7406 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007407 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007408 else
7409 return (ethtool_op_set_tx_csum(dev, data));
7410}
7411
Jeff Garzik7282d492006-09-13 14:30:00 -04007412static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007413 .get_settings = bnx2_get_settings,
7414 .set_settings = bnx2_set_settings,
7415 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007416 .get_regs_len = bnx2_get_regs_len,
7417 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007418 .get_wol = bnx2_get_wol,
7419 .set_wol = bnx2_set_wol,
7420 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007421 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007422 .get_eeprom_len = bnx2_get_eeprom_len,
7423 .get_eeprom = bnx2_get_eeprom,
7424 .set_eeprom = bnx2_set_eeprom,
7425 .get_coalesce = bnx2_get_coalesce,
7426 .set_coalesce = bnx2_set_coalesce,
7427 .get_ringparam = bnx2_get_ringparam,
7428 .set_ringparam = bnx2_set_ringparam,
7429 .get_pauseparam = bnx2_get_pauseparam,
7430 .set_pauseparam = bnx2_set_pauseparam,
7431 .get_rx_csum = bnx2_get_rx_csum,
7432 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007433 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007434 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007435 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007436 .self_test = bnx2_self_test,
7437 .get_strings = bnx2_get_strings,
7438 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007439 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007440 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007441};
7442
7443/* Called with rtnl_lock */
7444static int
7445bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7446{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007447 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007448 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007449 int err;
7450
7451 switch(cmd) {
7452 case SIOCGMIIPHY:
7453 data->phy_id = bp->phy_addr;
7454
7455 /* fallthru */
7456 case SIOCGMIIREG: {
7457 u32 mii_regval;
7458
Michael Chan583c28e2008-01-21 19:51:35 -08007459 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007460 return -EOPNOTSUPP;
7461
Michael Chandad3e452007-05-03 13:18:03 -07007462 if (!netif_running(dev))
7463 return -EAGAIN;
7464
Michael Chanc770a652005-08-25 15:38:39 -07007465 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007466 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007467 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007468
7469 data->val_out = mii_regval;
7470
7471 return err;
7472 }
7473
7474 case SIOCSMIIREG:
7475 if (!capable(CAP_NET_ADMIN))
7476 return -EPERM;
7477
Michael Chan583c28e2008-01-21 19:51:35 -08007478 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007479 return -EOPNOTSUPP;
7480
Michael Chandad3e452007-05-03 13:18:03 -07007481 if (!netif_running(dev))
7482 return -EAGAIN;
7483
Michael Chanc770a652005-08-25 15:38:39 -07007484 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007485 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007486 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007487
7488 return err;
7489
7490 default:
7491 /* do nothing */
7492 break;
7493 }
7494 return -EOPNOTSUPP;
7495}
7496
7497/* Called with rtnl_lock */
7498static int
7499bnx2_change_mac_addr(struct net_device *dev, void *p)
7500{
7501 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007502 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007503
Michael Chan73eef4c2005-08-25 15:39:15 -07007504 if (!is_valid_ether_addr(addr->sa_data))
7505 return -EINVAL;
7506
Michael Chanb6016b72005-05-26 13:03:09 -07007507 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7508 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007509 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007510
7511 return 0;
7512}
7513
7514/* Called with rtnl_lock */
7515static int
7516bnx2_change_mtu(struct net_device *dev, int new_mtu)
7517{
Michael Chan972ec0d2006-01-23 16:12:43 -08007518 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007519
7520 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7521 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7522 return -EINVAL;
7523
7524 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007525 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007526}
7527
7528#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7529static void
7530poll_bnx2(struct net_device *dev)
7531{
Michael Chan972ec0d2006-01-23 16:12:43 -08007532 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007533 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007534
Neil Hormanb2af2c12008-11-12 16:23:44 -08007535 for (i = 0; i < bp->irq_nvecs; i++) {
7536 disable_irq(bp->irq_tbl[i].vector);
7537 bnx2_interrupt(bp->irq_tbl[i].vector, &bp->bnx2_napi[i]);
7538 enable_irq(bp->irq_tbl[i].vector);
7539 }
Michael Chanb6016b72005-05-26 13:03:09 -07007540}
7541#endif
7542
Michael Chan253c8b72007-01-08 19:56:01 -08007543static void __devinit
7544bnx2_get_5709_media(struct bnx2 *bp)
7545{
7546 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7547 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7548 u32 strap;
7549
7550 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7551 return;
7552 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007553 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007554 return;
7555 }
7556
7557 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7558 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7559 else
7560 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7561
7562 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7563 switch (strap) {
7564 case 0x4:
7565 case 0x5:
7566 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007567 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007568 return;
7569 }
7570 } else {
7571 switch (strap) {
7572 case 0x1:
7573 case 0x2:
7574 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007575 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007576 return;
7577 }
7578 }
7579}
7580
Michael Chan883e5152007-05-03 13:25:11 -07007581static void __devinit
7582bnx2_get_pci_speed(struct bnx2 *bp)
7583{
7584 u32 reg;
7585
7586 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7587 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7588 u32 clkreg;
7589
David S. Millerf86e82f2008-01-21 17:15:40 -08007590 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007591
7592 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7593
7594 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7595 switch (clkreg) {
7596 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7597 bp->bus_speed_mhz = 133;
7598 break;
7599
7600 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7601 bp->bus_speed_mhz = 100;
7602 break;
7603
7604 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7605 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7606 bp->bus_speed_mhz = 66;
7607 break;
7608
7609 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7610 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7611 bp->bus_speed_mhz = 50;
7612 break;
7613
7614 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7615 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7616 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7617 bp->bus_speed_mhz = 33;
7618 break;
7619 }
7620 }
7621 else {
7622 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7623 bp->bus_speed_mhz = 66;
7624 else
7625 bp->bus_speed_mhz = 33;
7626 }
7627
7628 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007629 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007630
7631}
7632
Michael Chanb6016b72005-05-26 13:03:09 -07007633static int __devinit
7634bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7635{
7636 struct bnx2 *bp;
7637 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007638 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007639 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007640 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007641
Michael Chanb6016b72005-05-26 13:03:09 -07007642 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007643 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007644
7645 bp->flags = 0;
7646 bp->phy_flags = 0;
7647
7648 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7649 rc = pci_enable_device(pdev);
7650 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007651 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007652 goto err_out;
7653 }
7654
7655 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007656 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007657 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007658 rc = -ENODEV;
7659 goto err_out_disable;
7660 }
7661
7662 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7663 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007664 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007665 goto err_out_disable;
7666 }
7667
7668 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007669 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007670
7671 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7672 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007673 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007674 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007675 rc = -EIO;
7676 goto err_out_release;
7677 }
7678
Michael Chanb6016b72005-05-26 13:03:09 -07007679 bp->dev = dev;
7680 bp->pdev = pdev;
7681
7682 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007683 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007684 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007685
7686 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007687 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007688 dev->mem_end = dev->mem_start + mem_len;
7689 dev->irq = pdev->irq;
7690
7691 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7692
7693 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007694 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007695 rc = -ENOMEM;
7696 goto err_out_release;
7697 }
7698
7699 /* Configure byte swap and enable write to the reg_window registers.
7700 * Rely on CPU to do target byte swapping on big endian systems
7701 * The chip's target access swapping will not swap all accesses
7702 */
7703 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7704 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7705 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7706
Pavel Machek829ca9a2005-09-03 15:56:56 -07007707 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007708
7709 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7710
Michael Chan883e5152007-05-03 13:25:11 -07007711 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7712 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7713 dev_err(&pdev->dev,
7714 "Cannot find PCIE capability, aborting.\n");
7715 rc = -EIO;
7716 goto err_out_unmap;
7717 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007718 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007719 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007720 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007721 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007722 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7723 if (bp->pcix_cap == 0) {
7724 dev_err(&pdev->dev,
7725 "Cannot find PCIX capability, aborting.\n");
7726 rc = -EIO;
7727 goto err_out_unmap;
7728 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007729 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007730 }
7731
Michael Chanb4b36042007-12-20 19:59:30 -08007732 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7733 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007734 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007735 }
7736
Michael Chan8e6a72c2007-05-03 13:24:48 -07007737 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7738 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007739 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007740 }
7741
Michael Chan40453c82007-05-03 13:19:18 -07007742 /* 5708 cannot support DMA addresses > 40-bit. */
7743 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007744 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07007745 else
Yang Hongyang6a355282009-04-06 19:01:13 -07007746 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07007747
7748 /* Configure DMA attributes. */
7749 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7750 dev->features |= NETIF_F_HIGHDMA;
7751 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7752 if (rc) {
7753 dev_err(&pdev->dev,
7754 "pci_set_consistent_dma_mask failed, aborting.\n");
7755 goto err_out_unmap;
7756 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007757 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Michael Chan40453c82007-05-03 13:19:18 -07007758 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7759 goto err_out_unmap;
7760 }
7761
David S. Millerf86e82f2008-01-21 17:15:40 -08007762 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007763 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007764
7765 /* 5706A0 may falsely detect SERR and PERR. */
7766 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7767 reg = REG_RD(bp, PCI_COMMAND);
7768 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7769 REG_WR(bp, PCI_COMMAND, reg);
7770 }
7771 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007772 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007773
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007774 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007775 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007776 goto err_out_unmap;
7777 }
7778
7779 bnx2_init_nvram(bp);
7780
Michael Chan2726d6e2008-01-29 21:35:05 -08007781 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007782
7783 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007784 BNX2_SHM_HDR_SIGNATURE_SIG) {
7785 u32 off = PCI_FUNC(pdev->devfn) << 2;
7786
Michael Chan2726d6e2008-01-29 21:35:05 -08007787 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007788 } else
Michael Chane3648b32005-11-04 08:51:21 -08007789 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7790
Michael Chanb6016b72005-05-26 13:03:09 -07007791 /* Get the permanent MAC address. First we need to make sure the
7792 * firmware is actually running.
7793 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007794 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007795
7796 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7797 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007798 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007799 rc = -ENODEV;
7800 goto err_out_unmap;
7801 }
7802
Michael Chan2726d6e2008-01-29 21:35:05 -08007803 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007804 for (i = 0, j = 0; i < 3; i++) {
7805 u8 num, k, skip0;
7806
7807 num = (u8) (reg >> (24 - (i * 8)));
7808 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7809 if (num >= k || !skip0 || k == 1) {
7810 bp->fw_version[j++] = (num / k) + '0';
7811 skip0 = 0;
7812 }
7813 }
7814 if (i != 2)
7815 bp->fw_version[j++] = '.';
7816 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007817 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007818 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7819 bp->wol = 1;
7820
7821 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007822 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007823
7824 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007825 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007826 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7827 break;
7828 msleep(10);
7829 }
7830 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007831 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007832 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7833 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7834 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007835 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007836
7837 bp->fw_version[j++] = ' ';
7838 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007839 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007840 reg = swab32(reg);
7841 memcpy(&bp->fw_version[j], &reg, 4);
7842 j += 4;
7843 }
7844 }
Michael Chanb6016b72005-05-26 13:03:09 -07007845
Michael Chan2726d6e2008-01-29 21:35:05 -08007846 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007847 bp->mac_addr[0] = (u8) (reg >> 8);
7848 bp->mac_addr[1] = (u8) reg;
7849
Michael Chan2726d6e2008-01-29 21:35:05 -08007850 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007851 bp->mac_addr[2] = (u8) (reg >> 24);
7852 bp->mac_addr[3] = (u8) (reg >> 16);
7853 bp->mac_addr[4] = (u8) (reg >> 8);
7854 bp->mac_addr[5] = (u8) reg;
7855
7856 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007857 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007858
7859 bp->rx_csum = 1;
7860
Michael Chanb6016b72005-05-26 13:03:09 -07007861 bp->tx_quick_cons_trip_int = 20;
7862 bp->tx_quick_cons_trip = 20;
7863 bp->tx_ticks_int = 80;
7864 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007865
Michael Chanb6016b72005-05-26 13:03:09 -07007866 bp->rx_quick_cons_trip_int = 6;
7867 bp->rx_quick_cons_trip = 6;
7868 bp->rx_ticks_int = 18;
7869 bp->rx_ticks = 18;
7870
Michael Chan7ea69202007-07-16 18:27:10 -07007871 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007872
Benjamin Liac392ab2008-09-18 16:40:49 -07007873 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07007874
Michael Chan5b0c76a2005-11-04 08:45:49 -08007875 bp->phy_addr = 1;
7876
Michael Chanb6016b72005-05-26 13:03:09 -07007877 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007878 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7879 bnx2_get_5709_media(bp);
7880 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007881 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007882
Michael Chan0d8a6572007-07-07 22:49:43 -07007883 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007884 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007885 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007886 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007887 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007888 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007889 bp->wol = 0;
7890 }
Michael Chan38ea3682008-02-23 19:48:57 -08007891 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7892 /* Don't do parallel detect on this board because of
7893 * some board problems. The link will not go down
7894 * if we do parallel detect.
7895 */
7896 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7897 pdev->subsystem_device == 0x310c)
7898 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7899 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007900 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007901 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007902 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007903 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007904 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7905 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007906 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007907 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7908 (CHIP_REV(bp) == CHIP_REV_Ax ||
7909 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007910 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007911
Michael Chan7c62e832008-07-14 22:39:03 -07007912 bnx2_init_fw_cap(bp);
7913
Michael Chan16088272006-06-12 22:16:43 -07007914 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7915 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08007916 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
7917 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007918 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007919 bp->wol = 0;
7920 }
Michael Chandda1e392006-01-23 16:08:14 -08007921
Michael Chanb6016b72005-05-26 13:03:09 -07007922 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7923 bp->tx_quick_cons_trip_int =
7924 bp->tx_quick_cons_trip;
7925 bp->tx_ticks_int = bp->tx_ticks;
7926 bp->rx_quick_cons_trip_int =
7927 bp->rx_quick_cons_trip;
7928 bp->rx_ticks_int = bp->rx_ticks;
7929 bp->comp_prod_trip_int = bp->comp_prod_trip;
7930 bp->com_ticks_int = bp->com_ticks;
7931 bp->cmd_ticks_int = bp->cmd_ticks;
7932 }
7933
Michael Chanf9317a42006-09-29 17:06:23 -07007934 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7935 *
7936 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7937 * with byte enables disabled on the unused 32-bit word. This is legal
7938 * but causes problems on the AMD 8132 which will eventually stop
7939 * responding after a while.
7940 *
7941 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007942 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007943 */
7944 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7945 struct pci_dev *amd_8132 = NULL;
7946
7947 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7948 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7949 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007950
Auke Kok44c10132007-06-08 15:46:36 -07007951 if (amd_8132->revision >= 0x10 &&
7952 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007953 disable_msi = 1;
7954 pci_dev_put(amd_8132);
7955 break;
7956 }
7957 }
7958 }
7959
Michael Chandeaf3912007-07-07 22:48:00 -07007960 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007961 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7962
Michael Chancd339a02005-08-25 15:35:24 -07007963 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07007964 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07007965 bp->timer.data = (unsigned long) bp;
7966 bp->timer.function = bnx2_timer;
7967
Michael Chanb6016b72005-05-26 13:03:09 -07007968 return 0;
7969
7970err_out_unmap:
7971 if (bp->regview) {
7972 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007973 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007974 }
7975
7976err_out_release:
7977 pci_release_regions(pdev);
7978
7979err_out_disable:
7980 pci_disable_device(pdev);
7981 pci_set_drvdata(pdev, NULL);
7982
7983err_out:
7984 return rc;
7985}
7986
Michael Chan883e5152007-05-03 13:25:11 -07007987static char * __devinit
7988bnx2_bus_string(struct bnx2 *bp, char *str)
7989{
7990 char *s = str;
7991
David S. Millerf86e82f2008-01-21 17:15:40 -08007992 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007993 s += sprintf(s, "PCI Express");
7994 } else {
7995 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007996 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007997 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007998 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007999 s += sprintf(s, " 32-bit");
8000 else
8001 s += sprintf(s, " 64-bit");
8002 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8003 }
8004 return str;
8005}
8006
Michael Chan2ba582b2007-12-21 15:04:49 -08008007static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08008008bnx2_init_napi(struct bnx2 *bp)
8009{
Michael Chanb4b36042007-12-20 19:59:30 -08008010 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008011
Michael Chanb4b36042007-12-20 19:59:30 -08008012 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008013 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8014 int (*poll)(struct napi_struct *, int);
8015
8016 if (i == 0)
8017 poll = bnx2_poll;
8018 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008019 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008020
8021 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008022 bnapi->bp = bp;
8023 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008024}
8025
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008026static const struct net_device_ops bnx2_netdev_ops = {
8027 .ndo_open = bnx2_open,
8028 .ndo_start_xmit = bnx2_start_xmit,
8029 .ndo_stop = bnx2_close,
8030 .ndo_get_stats = bnx2_get_stats,
8031 .ndo_set_rx_mode = bnx2_set_rx_mode,
8032 .ndo_do_ioctl = bnx2_ioctl,
8033 .ndo_validate_addr = eth_validate_addr,
8034 .ndo_set_mac_address = bnx2_change_mac_addr,
8035 .ndo_change_mtu = bnx2_change_mtu,
8036 .ndo_tx_timeout = bnx2_tx_timeout,
8037#ifdef BCM_VLAN
8038 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8039#endif
8040#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
8041 .ndo_poll_controller = poll_bnx2,
8042#endif
8043};
8044
Eric Dumazet72dccb02009-07-23 02:01:38 +00008045static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8046{
8047#ifdef BCM_VLAN
8048 dev->vlan_features |= flags;
8049#endif
8050}
8051
Michael Chan35efa7c2007-12-20 19:56:37 -08008052static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008053bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8054{
8055 static int version_printed = 0;
8056 struct net_device *dev = NULL;
8057 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008058 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008059 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008060
8061 if (version_printed++ == 0)
8062 printk(KERN_INFO "%s", version);
8063
8064 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008065 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008066
8067 if (!dev)
8068 return -ENOMEM;
8069
8070 rc = bnx2_init_board(pdev, dev);
8071 if (rc < 0) {
8072 free_netdev(dev);
8073 return rc;
8074 }
8075
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008076 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008077 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008078 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008079
Michael Chan972ec0d2006-01-23 16:12:43 -08008080 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08008081 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008082
Michael Chan1b2f9222007-05-03 13:20:19 -07008083 pci_set_drvdata(pdev, dev);
8084
Michael Chan57579f72009-04-04 16:51:14 -07008085 rc = bnx2_request_firmware(bp);
8086 if (rc)
8087 goto error;
8088
Michael Chan1b2f9222007-05-03 13:20:19 -07008089 memcpy(dev->dev_addr, bp->mac_addr, 6);
8090 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008091
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008092 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008093 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8094 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008095 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008096 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8097 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008098#ifdef BCM_VLAN
8099 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8100#endif
8101 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008102 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8103 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008104 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008105 vlan_features_add(dev, NETIF_F_TSO6);
8106 }
Michael Chanb6016b72005-05-26 13:03:09 -07008107 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008108 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008109 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008110 }
8111
Michael Chan883e5152007-05-03 13:25:11 -07008112 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Johannes Berge1749612008-10-27 15:59:26 -07008113 "IRQ %d, node addr %pM\n",
Michael Chanb6016b72005-05-26 13:03:09 -07008114 dev->name,
Benjamin Lifbbf68b2008-09-18 16:40:03 -07008115 board_info[ent->driver_data].name,
Michael Chanb6016b72005-05-26 13:03:09 -07008116 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8117 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07008118 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07008119 dev->base_addr,
Johannes Berge1749612008-10-27 15:59:26 -07008120 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008121
Michael Chanb6016b72005-05-26 13:03:09 -07008122 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008123
8124error:
8125 if (bp->mips_firmware)
8126 release_firmware(bp->mips_firmware);
8127 if (bp->rv2p_firmware)
8128 release_firmware(bp->rv2p_firmware);
8129
8130 if (bp->regview)
8131 iounmap(bp->regview);
8132 pci_release_regions(pdev);
8133 pci_disable_device(pdev);
8134 pci_set_drvdata(pdev, NULL);
8135 free_netdev(dev);
8136 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008137}
8138
8139static void __devexit
8140bnx2_remove_one(struct pci_dev *pdev)
8141{
8142 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008143 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008144
Michael Chanafdc08b2005-08-25 15:34:29 -07008145 flush_scheduled_work();
8146
Michael Chanb6016b72005-05-26 13:03:09 -07008147 unregister_netdev(dev);
8148
Michael Chan57579f72009-04-04 16:51:14 -07008149 if (bp->mips_firmware)
8150 release_firmware(bp->mips_firmware);
8151 if (bp->rv2p_firmware)
8152 release_firmware(bp->rv2p_firmware);
8153
Michael Chanb6016b72005-05-26 13:03:09 -07008154 if (bp->regview)
8155 iounmap(bp->regview);
8156
8157 free_netdev(dev);
8158 pci_release_regions(pdev);
8159 pci_disable_device(pdev);
8160 pci_set_drvdata(pdev, NULL);
8161}
8162
8163static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008164bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008165{
8166 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008167 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008168
Michael Chan6caebb02007-08-03 20:57:25 -07008169 /* PCI register 4 needs to be saved whether netif_running() or not.
8170 * MSI address and data need to be saved if using MSI and
8171 * netif_running().
8172 */
8173 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008174 if (!netif_running(dev))
8175 return 0;
8176
Michael Chan1d60290f2006-03-20 17:50:08 -08008177 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07008178 bnx2_netif_stop(bp);
8179 netif_device_detach(dev);
8180 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008181 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008182 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008183 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008184 return 0;
8185}
8186
8187static int
8188bnx2_resume(struct pci_dev *pdev)
8189{
8190 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008191 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008192
Michael Chan6caebb02007-08-03 20:57:25 -07008193 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008194 if (!netif_running(dev))
8195 return 0;
8196
Pavel Machek829ca9a2005-09-03 15:56:56 -07008197 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008198 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008199 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07008200 bnx2_netif_start(bp);
8201 return 0;
8202}
8203
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008204/**
8205 * bnx2_io_error_detected - called when PCI error is detected
8206 * @pdev: Pointer to PCI device
8207 * @state: The current pci connection state
8208 *
8209 * This function is called after a PCI bus error affecting
8210 * this device has been detected.
8211 */
8212static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8213 pci_channel_state_t state)
8214{
8215 struct net_device *dev = pci_get_drvdata(pdev);
8216 struct bnx2 *bp = netdev_priv(dev);
8217
8218 rtnl_lock();
8219 netif_device_detach(dev);
8220
Dean Nelson2ec3de22009-07-31 09:13:18 +00008221 if (state == pci_channel_io_perm_failure) {
8222 rtnl_unlock();
8223 return PCI_ERS_RESULT_DISCONNECT;
8224 }
8225
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008226 if (netif_running(dev)) {
8227 bnx2_netif_stop(bp);
8228 del_timer_sync(&bp->timer);
8229 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8230 }
8231
8232 pci_disable_device(pdev);
8233 rtnl_unlock();
8234
8235 /* Request a slot slot reset. */
8236 return PCI_ERS_RESULT_NEED_RESET;
8237}
8238
8239/**
8240 * bnx2_io_slot_reset - called after the pci bus has been reset.
8241 * @pdev: Pointer to PCI device
8242 *
8243 * Restart the card from scratch, as if from a cold-boot.
8244 */
8245static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8246{
8247 struct net_device *dev = pci_get_drvdata(pdev);
8248 struct bnx2 *bp = netdev_priv(dev);
8249
8250 rtnl_lock();
8251 if (pci_enable_device(pdev)) {
8252 dev_err(&pdev->dev,
8253 "Cannot re-enable PCI device after reset.\n");
8254 rtnl_unlock();
8255 return PCI_ERS_RESULT_DISCONNECT;
8256 }
8257 pci_set_master(pdev);
8258 pci_restore_state(pdev);
8259
8260 if (netif_running(dev)) {
8261 bnx2_set_power_state(bp, PCI_D0);
8262 bnx2_init_nic(bp, 1);
8263 }
8264
8265 rtnl_unlock();
8266 return PCI_ERS_RESULT_RECOVERED;
8267}
8268
8269/**
8270 * bnx2_io_resume - called when traffic can start flowing again.
8271 * @pdev: Pointer to PCI device
8272 *
8273 * This callback is called when the error recovery driver tells us that
8274 * its OK to resume normal operation.
8275 */
8276static void bnx2_io_resume(struct pci_dev *pdev)
8277{
8278 struct net_device *dev = pci_get_drvdata(pdev);
8279 struct bnx2 *bp = netdev_priv(dev);
8280
8281 rtnl_lock();
8282 if (netif_running(dev))
8283 bnx2_netif_start(bp);
8284
8285 netif_device_attach(dev);
8286 rtnl_unlock();
8287}
8288
8289static struct pci_error_handlers bnx2_err_handler = {
8290 .error_detected = bnx2_io_error_detected,
8291 .slot_reset = bnx2_io_slot_reset,
8292 .resume = bnx2_io_resume,
8293};
8294
Michael Chanb6016b72005-05-26 13:03:09 -07008295static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008296 .name = DRV_MODULE_NAME,
8297 .id_table = bnx2_pci_tbl,
8298 .probe = bnx2_init_one,
8299 .remove = __devexit_p(bnx2_remove_one),
8300 .suspend = bnx2_suspend,
8301 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008302 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008303};
8304
8305static int __init bnx2_init(void)
8306{
Jeff Garzik29917622006-08-19 17:48:59 -04008307 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008308}
8309
8310static void __exit bnx2_cleanup(void)
8311{
8312 pci_unregister_driver(&bnx2_pci_driver);
8313}
8314
8315module_init(bnx2_init);
8316module_exit(bnx2_cleanup);
8317
8318
8319