blob: 713e1d9ac0ec31ee6e4a18676224510391237290 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030039#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020042#include <plat/clock.h>
43
44#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053045#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47/*#define VERBOSE_IRQ*/
48#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
134 DSI_IRQ_TA_TIMEOUT)
135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
201#define DSI_DT_DCS_SHORT_WRITE_0 0x05
202#define DSI_DT_DCS_SHORT_WRITE_1 0x15
203#define DSI_DT_DCS_READ 0x06
204#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
205#define DSI_DT_NULL_PACKET 0x09
206#define DSI_DT_DCS_LONG_WRITE 0x39
207
208#define DSI_DT_RX_ACK_WITH_ERR 0x02
209#define DSI_DT_RX_DCS_LONG_READ 0x1c
210#define DSI_DT_RX_SHORT_READ_1 0x21
211#define DSI_DT_RX_SHORT_READ_2 0x22
212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
215#define DSI_MAX_NR_ISRS 2
216
217struct dsi_isr_data {
218 omap_dsi_isr_t isr;
219 void *arg;
220 u32 mask;
221};
222
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200223enum fifo_size {
224 DSI_FIFO_SIZE_0 = 0,
225 DSI_FIFO_SIZE_32 = 1,
226 DSI_FIFO_SIZE_64 = 2,
227 DSI_FIFO_SIZE_96 = 3,
228 DSI_FIFO_SIZE_128 = 4,
229};
230
231enum dsi_vc_mode {
232 DSI_VC_MODE_L4 = 0,
233 DSI_VC_MODE_VP,
234};
235
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300236enum dsi_lane {
237 DSI_CLK_P = 1 << 0,
238 DSI_CLK_N = 1 << 1,
239 DSI_DATA1_P = 1 << 2,
240 DSI_DATA1_N = 1 << 3,
241 DSI_DATA2_P = 1 << 4,
242 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530243 DSI_DATA3_P = 1 << 6,
244 DSI_DATA3_N = 1 << 7,
245 DSI_DATA4_P = 1 << 8,
246 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300247};
248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 u16 x, y, w, h;
251 struct omap_dss_device *device;
252};
253
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200254struct dsi_irq_stats {
255 unsigned long last_reset;
256 unsigned irq_count;
257 unsigned dsi_irqs[32];
258 unsigned vc_irqs[4][32];
259 unsigned cio_irqs[32];
260};
261
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200262struct dsi_isr_tables {
263 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
264 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
265 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
266};
267
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530268struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000269 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300271
archit tanejaaffe3602011-02-23 08:41:03 +0000272 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 struct clk *dss_clk;
275 struct clk *sys_clk;
276
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300277 void (*dsi_mux_pads)(bool enable);
278
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct dsi_clock_info current_cinfo;
280
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300281 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282 struct regulator *vdds_dsi_reg;
283
284 struct {
285 enum dsi_vc_mode mode;
286 struct omap_dss_device *dssdev;
287 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530288 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200289 } vc[4];
290
291 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200292 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
294 unsigned pll_locked;
295
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200296 spinlock_t irq_lock;
297 struct dsi_isr_tables isr_tables;
298 /* space for a copy used by the interrupt handler */
299 struct dsi_isr_tables isr_tables_copy;
300
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200301 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300305 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200306
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200307 void (*framedone_callback)(int, void *);
308 void *framedone_data;
309
310 struct delayed_work framedone_timeout_work;
311
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200312#ifdef DSI_CATCH_MISSING_TE
313 struct timer_list te_timer;
314#endif
315
316 unsigned long cache_req_pck;
317 unsigned long cache_clk_freq;
318 struct dsi_clock_info cache_cinfo;
319
320 u32 errors;
321 spinlock_t errors_lock;
322#ifdef DEBUG
323 ktime_t perf_setup_time;
324 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200325#endif
326 int debug_read;
327 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200328
329#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
330 spinlock_t irq_stats_lock;
331 struct dsi_irq_stats irq_stats;
332#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500333 /* DSI PLL Parameter Ranges */
334 unsigned long regm_max, regn_max;
335 unsigned long regm_dispc_max, regm_dsi_max;
336 unsigned long fint_min, fint_max;
337 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300338
Archit Taneja75d72472011-05-16 15:17:08 +0530339 int num_data_lanes;
340
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300341 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530342};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343
Archit Taneja2e868db2011-05-12 17:26:28 +0530344struct dsi_packet_sent_handler_data {
345 struct platform_device *dsidev;
346 struct completion *completion;
347};
348
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530349static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
350
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#ifdef DEBUG
352static unsigned int dsi_perf;
353module_param_named(dsi_perf, dsi_perf, bool, 0644);
354#endif
355
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530356static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
357{
358 return dev_get_drvdata(&dsidev->dev);
359}
360
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530361static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
362{
363 return dsi_pdev_map[dssdev->phy.dsi.module];
364}
365
366struct platform_device *dsi_get_dsidev_from_id(int module)
367{
368 return dsi_pdev_map[module];
369}
370
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300371static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300373 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline void dsi_write_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530384static inline u32 dsi_read_reg(struct platform_device *dsidev,
385 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391
Archit Taneja1ffefe72011-05-12 17:26:24 +0530392void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
395 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
396
397 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398}
399EXPORT_SYMBOL(dsi_bus_lock);
400
Archit Taneja1ffefe72011-05-12 17:26:24 +0530401void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407}
408EXPORT_SYMBOL(dsi_bus_unlock);
409
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530410static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
413
414 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200415}
416
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200417static void dsi_completion_handler(void *data, u32 mask)
418{
419 complete((struct completion *)data);
420}
421
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530422static inline int wait_for_bit_change(struct platform_device *dsidev,
423 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200424{
425 int t = 100000;
426
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530427 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200428 if (--t == 0)
429 return !value;
430 }
431
432 return value;
433}
434
435#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530438 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
439 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440}
441
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530442static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
445 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200446}
447
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530448static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200449{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530450 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200451 ktime_t t, setup_time, trans_time;
452 u32 total_bytes;
453 u32 setup_us, trans_us, total_us;
454
455 if (!dsi_perf)
456 return;
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458 t = ktime_get();
459
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530460 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461 setup_us = (u32)ktime_to_us(setup_time);
462 if (setup_us == 0)
463 setup_us = 1;
464
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530465 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466 trans_us = (u32)ktime_to_us(trans_time);
467 if (trans_us == 0)
468 trans_us = 1;
469
470 total_us = setup_us + trans_us;
471
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530472 total_bytes = dsi->update_region.w *
473 dsi->update_region.h *
474 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200476 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
477 "%u bytes, %u kbytes/sec\n",
478 name,
479 setup_us,
480 trans_us,
481 total_us,
482 1000*1000 / total_us,
483 total_bytes,
484 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485}
486#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300487static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
488{
489}
490
491static inline void dsi_perf_mark_start(struct platform_device *dsidev)
492{
493}
494
495static inline void dsi_perf_show(struct platform_device *dsidev,
496 const char *name)
497{
498}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499#endif
500
501static void print_irq_status(u32 status)
502{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200503 if (status == 0)
504 return;
505
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506#ifndef VERBOSE_IRQ
507 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
508 return;
509#endif
510 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
511
512#define PIS(x) \
513 if (status & DSI_IRQ_##x) \
514 printk(#x " ");
515#ifdef VERBOSE_IRQ
516 PIS(VC0);
517 PIS(VC1);
518 PIS(VC2);
519 PIS(VC3);
520#endif
521 PIS(WAKEUP);
522 PIS(RESYNC);
523 PIS(PLL_LOCK);
524 PIS(PLL_UNLOCK);
525 PIS(PLL_RECALL);
526 PIS(COMPLEXIO_ERR);
527 PIS(HS_TX_TIMEOUT);
528 PIS(LP_RX_TIMEOUT);
529 PIS(TE_TRIGGER);
530 PIS(ACK_TRIGGER);
531 PIS(SYNC_LOST);
532 PIS(LDO_POWER_GOOD);
533 PIS(TA_TIMEOUT);
534#undef PIS
535
536 printk("\n");
537}
538
539static void print_irq_status_vc(int channel, u32 status)
540{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200541 if (status == 0)
542 return;
543
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200544#ifndef VERBOSE_IRQ
545 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
546 return;
547#endif
548 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
549
550#define PIS(x) \
551 if (status & DSI_VC_IRQ_##x) \
552 printk(#x " ");
553 PIS(CS);
554 PIS(ECC_CORR);
555#ifdef VERBOSE_IRQ
556 PIS(PACKET_SENT);
557#endif
558 PIS(FIFO_TX_OVF);
559 PIS(FIFO_RX_OVF);
560 PIS(BTA);
561 PIS(ECC_NO_CORR);
562 PIS(FIFO_TX_UDF);
563 PIS(PP_BUSY_CHANGE);
564#undef PIS
565 printk("\n");
566}
567
568static void print_irq_status_cio(u32 status)
569{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200570 if (status == 0)
571 return;
572
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
574
575#define PIS(x) \
576 if (status & DSI_CIO_IRQ_##x) \
577 printk(#x " ");
578 PIS(ERRSYNCESC1);
579 PIS(ERRSYNCESC2);
580 PIS(ERRSYNCESC3);
581 PIS(ERRESC1);
582 PIS(ERRESC2);
583 PIS(ERRESC3);
584 PIS(ERRCONTROL1);
585 PIS(ERRCONTROL2);
586 PIS(ERRCONTROL3);
587 PIS(STATEULPS1);
588 PIS(STATEULPS2);
589 PIS(STATEULPS3);
590 PIS(ERRCONTENTIONLP0_1);
591 PIS(ERRCONTENTIONLP1_1);
592 PIS(ERRCONTENTIONLP0_2);
593 PIS(ERRCONTENTIONLP1_2);
594 PIS(ERRCONTENTIONLP0_3);
595 PIS(ERRCONTENTIONLP1_3);
596 PIS(ULPSACTIVENOT_ALL0);
597 PIS(ULPSACTIVENOT_ALL1);
598#undef PIS
599
600 printk("\n");
601}
602
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200603#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530604static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
605 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530607 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200608 int i;
609
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530610 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200611
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530612 dsi->irq_stats.irq_count++;
613 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200614
615 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530616 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200617
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530618 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200619
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530620 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200621}
622#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530623#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200624#endif
625
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200626static int debug_irq;
627
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530628static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
629 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632 int i;
633
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634 if (irqstatus & DSI_IRQ_ERROR_MASK) {
635 DSSERR("DSI error, irqstatus %x\n", irqstatus);
636 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 spin_lock(&dsi->errors_lock);
638 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
639 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 } else if (debug_irq) {
641 print_irq_status(irqstatus);
642 }
643
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644 for (i = 0; i < 4; ++i) {
645 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
646 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
647 i, vcstatus[i]);
648 print_irq_status_vc(i, vcstatus[i]);
649 } else if (debug_irq) {
650 print_irq_status_vc(i, vcstatus[i]);
651 }
652 }
653
654 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
655 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
656 print_irq_status_cio(ciostatus);
657 } else if (debug_irq) {
658 print_irq_status_cio(ciostatus);
659 }
660}
661
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200662static void dsi_call_isrs(struct dsi_isr_data *isr_array,
663 unsigned isr_array_size, u32 irqstatus)
664{
665 struct dsi_isr_data *isr_data;
666 int i;
667
668 for (i = 0; i < isr_array_size; i++) {
669 isr_data = &isr_array[i];
670 if (isr_data->isr && isr_data->mask & irqstatus)
671 isr_data->isr(isr_data->arg, irqstatus);
672 }
673}
674
675static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
676 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
677{
678 int i;
679
680 dsi_call_isrs(isr_tables->isr_table,
681 ARRAY_SIZE(isr_tables->isr_table),
682 irqstatus);
683
684 for (i = 0; i < 4; ++i) {
685 if (vcstatus[i] == 0)
686 continue;
687 dsi_call_isrs(isr_tables->isr_table_vc[i],
688 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
689 vcstatus[i]);
690 }
691
692 if (ciostatus != 0)
693 dsi_call_isrs(isr_tables->isr_table_cio,
694 ARRAY_SIZE(isr_tables->isr_table_cio),
695 ciostatus);
696}
697
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200698static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
699{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530700 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530701 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200702 u32 irqstatus, vcstatus[4], ciostatus;
703 int i;
704
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530705 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530706 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200709
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530710 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
712 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200713 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200716 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530718 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200721
722 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 if ((irqstatus & (1 << i)) == 0) {
724 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300726 }
727
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200731 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200733 }
734
735 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530736 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530738 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200739 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530740 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741 } else {
742 ciostatus = 0;
743 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200744
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745#ifdef DSI_CATCH_MISSING_TE
746 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530747 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748#endif
749
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 /* make a copy and unlock, so that isrs can unregister
751 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530752 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
753 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530755 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200756
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530757 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200760
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762
archit tanejaaffe3602011-02-23 08:41:03 +0000763 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764}
765
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530766/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
768 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200769 unsigned isr_array_size, u32 default_mask,
770 const struct dsi_reg enable_reg,
771 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200772{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773 struct dsi_isr_data *isr_data;
774 u32 mask;
775 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776 int i;
777
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200779
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200780 for (i = 0; i < isr_array_size; i++) {
781 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200782
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783 if (isr_data->isr == NULL)
784 continue;
785
786 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200787 }
788
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
792 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795 dsi_read_reg(dsidev, enable_reg);
796 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200797}
798
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530802 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530807 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
808 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809 DSI_IRQENABLE, DSI_IRQSTATUS);
810}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530812/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
816
817 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
818 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 DSI_VC_IRQ_ERROR_MASK,
820 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
821}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530824static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530826 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
827
828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
829 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_CIO_IRQ_ERROR_MASK,
831 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
832}
833
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 unsigned long flags;
838 int vc;
839
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530844 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846 _omap_dsi_set_irqs_vc(dsidev, vc);
847 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200848
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850}
851
852static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
853 struct dsi_isr_data *isr_array, unsigned isr_array_size)
854{
855 struct dsi_isr_data *isr_data;
856 int free_idx;
857 int i;
858
859 BUG_ON(isr == NULL);
860
861 /* check for duplicate entry and find a free slot */
862 free_idx = -1;
863 for (i = 0; i < isr_array_size; i++) {
864 isr_data = &isr_array[i];
865
866 if (isr_data->isr == isr && isr_data->arg == arg &&
867 isr_data->mask == mask) {
868 return -EINVAL;
869 }
870
871 if (isr_data->isr == NULL && free_idx == -1)
872 free_idx = i;
873 }
874
875 if (free_idx == -1)
876 return -EBUSY;
877
878 isr_data = &isr_array[free_idx];
879 isr_data->isr = isr;
880 isr_data->arg = arg;
881 isr_data->mask = mask;
882
883 return 0;
884}
885
886static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
887 struct dsi_isr_data *isr_array, unsigned isr_array_size)
888{
889 struct dsi_isr_data *isr_data;
890 int i;
891
892 for (i = 0; i < isr_array_size; i++) {
893 isr_data = &isr_array[i];
894 if (isr_data->isr != isr || isr_data->arg != arg ||
895 isr_data->mask != mask)
896 continue;
897
898 isr_data->isr = NULL;
899 isr_data->arg = NULL;
900 isr_data->mask = 0;
901
902 return 0;
903 }
904
905 return -EINVAL;
906}
907
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530908static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
909 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530911 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200912 unsigned long flags;
913 int r;
914
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530915 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200916
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530917 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
918 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919
920 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530921 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530923 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924
925 return r;
926}
927
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530928static int dsi_unregister_isr(struct platform_device *dsidev,
929 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 unsigned long flags;
933 int r;
934
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530935 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
938 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939
940 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 return r;
946}
947
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530948static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
949 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952 unsigned long flags;
953 int r;
954
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530955 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 dsi->isr_tables.isr_table_vc[channel],
959 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_register_isr_cio(struct platform_device *dsidev,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530999 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1000 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001
1002 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001004
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301005 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 return r;
1008}
1009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301010static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1011 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014 unsigned long flags;
1015 int r;
1016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1020 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
1022 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301023 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001028}
1029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301030static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001033 unsigned long flags;
1034 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 spin_lock_irqsave(&dsi->errors_lock, flags);
1036 e = dsi->errors;
1037 dsi->errors = 0;
1038 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001039 return e;
1040}
1041
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001042int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001044 int r;
1045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1046
1047 DSSDBG("dsi_runtime_get\n");
1048
1049 r = pm_runtime_get_sync(&dsi->pdev->dev);
1050 WARN_ON(r < 0);
1051 return r < 0 ? r : 0;
1052}
1053
1054void dsi_runtime_put(struct platform_device *dsidev)
1055{
1056 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1057 int r;
1058
1059 DSSDBG("dsi_runtime_put\n");
1060
1061 r = pm_runtime_put(&dsi->pdev->dev);
1062 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001063}
1064
1065/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301066static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1067 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1070
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001071 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001072 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001073 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001074 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001075
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301076 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301077 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001078 DSSERR("cannot lock PLL when enabling clocks\n");
1079 }
1080}
1081
1082#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301083static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084{
1085 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001086 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001087
1088 if (!dss_debug)
1089 return;
1090
1091 /* A dummy read using the SCP interface to any DSIPHY register is
1092 * required after DSIPHY reset to complete the reset of the DSI complex
1093 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301094 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095
1096 printk(KERN_DEBUG "DSI resets: ");
1097
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301101 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001102 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1103
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001104 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1105 b0 = 28;
1106 b1 = 27;
1107 b2 = 26;
1108 } else {
1109 b0 = 24;
1110 b1 = 25;
1111 b2 = 26;
1112 }
1113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001115 printk("PHY (%x%x%x, %d, %d, %d)\n",
1116 FLD_GET(l, b0, b0),
1117 FLD_GET(l, b1, b1),
1118 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001119 FLD_GET(l, 29, 29),
1120 FLD_GET(l, 30, 30),
1121 FLD_GET(l, 31, 31));
1122}
1123#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125#endif
1126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301127static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128{
1129 DSSDBG("dsi_if_enable(%d)\n", enable);
1130
1131 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301132 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301134 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001135 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1136 return -EIO;
1137 }
1138
1139 return 0;
1140}
1141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301144 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1145
1146 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147}
1148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1152
1153 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154}
1155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301156static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301158 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1159
1160 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
1165 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301166 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168
Archit Taneja5a8b5722011-05-12 17:26:29 +05301169 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301170 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001171 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301173 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301174 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175 }
1176
1177 return r;
1178}
1179
1180static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1181{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301182 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184 unsigned long dsi_fclk;
1185 unsigned lp_clk_div;
1186 unsigned long lp_clk;
1187
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001188 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301190 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191 return -EINVAL;
1192
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301193 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194
1195 lp_clk = dsi_fclk / 2 / lp_clk_div;
1196
1197 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301198 dsi->current_cinfo.lp_clk = lp_clk;
1199 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301201 /* LP_CLK_DIVISOR */
1202 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301204 /* LP_RX_SYNCHRO_ENABLE */
1205 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206
1207 return 0;
1208}
1209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301210static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001211{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301212 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1213
1214 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301215 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001216}
1217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001219{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301220 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1221
1222 WARN_ON(dsi->scp_clk_refcount == 0);
1223 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001225}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
1227enum dsi_pll_power_state {
1228 DSI_PLL_POWER_OFF = 0x0,
1229 DSI_PLL_POWER_ON_HSCLK = 0x1,
1230 DSI_PLL_POWER_ON_ALL = 0x2,
1231 DSI_PLL_POWER_ON_DIV = 0x3,
1232};
1233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301234static int dsi_pll_power(struct platform_device *dsidev,
1235 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001236{
1237 int t = 0;
1238
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001239 /* DSI-PLL power command 0x3 is not working */
1240 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1241 state == DSI_PLL_POWER_ON_DIV)
1242 state = DSI_PLL_POWER_ON_ALL;
1243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244 /* PLL_PWR_CMD */
1245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246
1247 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301248 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001249 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250 DSSERR("Failed to set DSI PLL power mode to %d\n",
1251 state);
1252 return -ENODEV;
1253 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001254 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001255 }
1256
1257 return 0;
1258}
1259
1260/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001261static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1262 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301264 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1265 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1266
1267 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268 return -EINVAL;
1269
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301270 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 return -EINVAL;
1272
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301273 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274 return -EINVAL;
1275
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301276 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 return -EINVAL;
1278
Archit Taneja1bb47832011-02-24 14:17:30 +05301279 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001280 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301282 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283 cinfo->highfreq = 0;
1284 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001285 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286
1287 if (cinfo->clkin < 32000000)
1288 cinfo->highfreq = 0;
1289 else
1290 cinfo->highfreq = 1;
1291 }
1292
1293 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
1298 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1299
1300 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1301 return -EINVAL;
1302
Archit Taneja1bb47832011-02-24 14:17:30 +05301303 if (cinfo->regm_dispc > 0)
1304 cinfo->dsi_pll_hsdiv_dispc_clk =
1305 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 if (cinfo->regm_dsi > 0)
1310 cinfo->dsi_pll_hsdiv_dsi_clk =
1311 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
1315 return 0;
1316}
1317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301318int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1319 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320 struct dispc_clock_info *dispc_cinfo)
1321{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323 struct dsi_clock_info cur, best;
1324 struct dispc_clock_info best_dispc;
1325 int min_fck_per_pck;
1326 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301327 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001329 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330
Taneja, Archit31ef8232011-03-14 23:28:22 -05001331 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301332
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301333 if (req_pck == dsi->cache_req_pck &&
1334 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301336 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301337 dispc_find_clk_divs(is_tft, req_pck,
1338 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339 return 0;
1340 }
1341
1342 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1343
1344 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301345 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 DSSERR("Requested pixel clock not possible with the current "
1347 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1348 "the constraint off.\n");
1349 min_fck_per_pck = 0;
1350 }
1351
1352 DSSDBG("dsi_pll_calc\n");
1353
1354retry:
1355 memset(&best, 0, sizeof(best));
1356 memset(&best_dispc, 0, sizeof(best_dispc));
1357
1358 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301359 cur.clkin = dss_sys_clk;
1360 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361 cur.highfreq = 0;
1362
1363 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1364 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1365 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301366 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 if (cur.highfreq == 0)
1368 cur.fint = cur.clkin / cur.regn;
1369 else
1370 cur.fint = cur.clkin / (2 * cur.regn);
1371
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301372 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373 continue;
1374
1375 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377 unsigned long a, b;
1378
1379 a = 2 * cur.regm * (cur.clkin/1000);
1380 b = cur.regn * (cur.highfreq + 1);
1381 cur.clkin4ddr = a / b * 1000;
1382
1383 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1384 break;
1385
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1387 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301388 for (cur.regm_dispc = 1; cur.regm_dispc <
1389 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cur.dsi_pll_hsdiv_dispc_clk =
1392 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393
1394 /* this will narrow down the search a bit,
1395 * but still give pixclocks below what was
1396 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 break;
1399
Archit Taneja1bb47832011-02-24 14:17:30 +05301400 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 continue;
1402
1403 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 req_pck * min_fck_per_pck)
1406 continue;
1407
1408 match = 1;
1409
1410 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 &cur_dispc);
1413
1414 if (abs(cur_dispc.pck - req_pck) <
1415 abs(best_dispc.pck - req_pck)) {
1416 best = cur;
1417 best_dispc = cur_dispc;
1418
1419 if (cur_dispc.pck == req_pck)
1420 goto found;
1421 }
1422 }
1423 }
1424 }
1425found:
1426 if (!match) {
1427 if (min_fck_per_pck) {
1428 DSSERR("Could not find suitable clock settings.\n"
1429 "Turning FCK/PCK constraint off and"
1430 "trying again.\n");
1431 min_fck_per_pck = 0;
1432 goto retry;
1433 }
1434
1435 DSSERR("Could not find suitable clock settings.\n");
1436
1437 return -EINVAL;
1438 }
1439
Archit Taneja1bb47832011-02-24 14:17:30 +05301440 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1441 best.regm_dsi = 0;
1442 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 if (dsi_cinfo)
1445 *dsi_cinfo = best;
1446 if (dispc_cinfo)
1447 *dispc_cinfo = best_dispc;
1448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->cache_req_pck = req_pck;
1450 dsi->cache_clk_freq = 0;
1451 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452
1453 return 0;
1454}
1455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301456int dsi_pll_set_clock_div(struct platform_device *dsidev,
1457 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460 int r = 0;
1461 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001462 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001463 u8 regn_start, regn_end, regm_start, regm_end;
1464 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001465
1466 DSSDBGF();
1467
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301468 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1469 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001470
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301471 dsi->current_cinfo.fint = cinfo->fint;
1472 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1473 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301474 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301476 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 dsi->current_cinfo.regn = cinfo->regn;
1479 dsi->current_cinfo.regm = cinfo->regm;
1480 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1481 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482
1483 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1484
1485 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301486 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487 cinfo->clkin,
1488 cinfo->highfreq);
1489
1490 /* DSIPHY == CLKIN4DDR */
1491 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1492 cinfo->regm,
1493 cinfo->regn,
1494 cinfo->clkin,
1495 cinfo->highfreq + 1,
1496 cinfo->clkin4ddr);
1497
1498 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1499 cinfo->clkin4ddr / 1000 / 1000 / 2);
1500
1501 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1502
Archit Taneja1bb47832011-02-24 14:17:30 +05301503 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301504 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1505 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301506 cinfo->dsi_pll_hsdiv_dispc_clk);
1507 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301508 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1509 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301510 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001511
Taneja, Archit49641112011-03-14 23:28:23 -05001512 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1513 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1514 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1515 &regm_dispc_end);
1516 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1517 &regm_dsi_end);
1518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301519 /* DSI_PLL_AUTOMODE = manual */
1520 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301522 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001524 /* DSI_PLL_REGN */
1525 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1526 /* DSI_PLL_REGM */
1527 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1528 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301529 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001530 regm_dispc_start, regm_dispc_end);
1531 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301532 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001533 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301534 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001535
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301536 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001537
1538 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1539 f = cinfo->fint < 1000000 ? 0x3 :
1540 cinfo->fint < 1250000 ? 0x4 :
1541 cinfo->fint < 1500000 ? 0x5 :
1542 cinfo->fint < 1750000 ? 0x6 :
1543 0x7;
1544 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301546 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001547
1548 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1549 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301550 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551 11, 11); /* DSI_PLL_CLKSEL */
1552 l = FLD_MOD(l, cinfo->highfreq,
1553 12, 12); /* DSI_PLL_HIGHFREQ */
1554 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1555 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1556 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301557 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301559 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301561 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562 DSSERR("dsi pll go bit not going down.\n");
1563 r = -EIO;
1564 goto err;
1565 }
1566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301567 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001568 DSSERR("cannot lock PLL\n");
1569 r = -EIO;
1570 goto err;
1571 }
1572
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301573 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1577 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1578 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1579 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1580 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1581 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1582 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1583 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1584 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1585 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1586 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1587 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1588 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1589 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301590 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001591
1592 DSSDBG("PLL config done\n");
1593err:
1594 return r;
1595}
1596
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301597int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1598 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001599{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601 int r = 0;
1602 enum dsi_pll_power_state pwstate;
1603
1604 DSSDBG("PLL init\n");
1605
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301606 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001607 struct regulator *vdds_dsi;
1608
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301609 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001610
1611 if (IS_ERR(vdds_dsi)) {
1612 DSSERR("can't get VDDS_DSI regulator\n");
1613 return PTR_ERR(vdds_dsi);
1614 }
1615
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301616 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001617 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301619 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001620 /*
1621 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1622 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301623 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 if (!dsi->vdds_dsi_enabled) {
1626 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001627 if (r)
1628 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301629 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001630 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631
1632 /* XXX PLL does not come out of reset without this... */
1633 dispc_pck_free_enable(1);
1634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301635 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001636 DSSERR("PLL not coming out of reset.\n");
1637 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001638 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639 goto err1;
1640 }
1641
1642 /* XXX ... but if left on, we get problems when planes do not
1643 * fill the whole display. No idea about this */
1644 dispc_pck_free_enable(0);
1645
1646 if (enable_hsclk && enable_hsdiv)
1647 pwstate = DSI_PLL_POWER_ON_ALL;
1648 else if (enable_hsclk)
1649 pwstate = DSI_PLL_POWER_ON_HSCLK;
1650 else if (enable_hsdiv)
1651 pwstate = DSI_PLL_POWER_ON_DIV;
1652 else
1653 pwstate = DSI_PLL_POWER_OFF;
1654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656
1657 if (r)
1658 goto err1;
1659
1660 DSSDBG("PLL init done\n");
1661
1662 return 0;
1663err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301664 if (dsi->vdds_dsi_enabled) {
1665 regulator_disable(dsi->vdds_dsi_reg);
1666 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001667 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001668err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301669 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671 return r;
1672}
1673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301674void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001675{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301676 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1677
1678 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301679 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001680 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301681 WARN_ON(!dsi->vdds_dsi_enabled);
1682 regulator_disable(dsi->vdds_dsi_reg);
1683 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001684 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301686 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301687 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001688
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689 DSSDBG("PLL uninit done\n");
1690}
1691
Archit Taneja5a8b5722011-05-12 17:26:29 +05301692static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1693 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301695 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1696 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301697 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301698 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301699
1700 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301701 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001702
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001703 if (dsi_runtime_get(dsidev))
1704 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
Archit Taneja5a8b5722011-05-12 17:26:29 +05301706 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707
1708 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001709 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710
1711 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1712
1713 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1714 cinfo->clkin4ddr, cinfo->regm);
1715
Archit Taneja1bb47832011-02-24 14:17:30 +05301716 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301717 dss_get_generic_clk_source_name(dispc_clk_src),
1718 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301719 cinfo->dsi_pll_hsdiv_dispc_clk,
1720 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301721 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001722 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Archit Taneja1bb47832011-02-24 14:17:30 +05301724 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301725 dss_get_generic_clk_source_name(dsi_clk_src),
1726 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301727 cinfo->dsi_pll_hsdiv_dsi_clk,
1728 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301729 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001730 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
Archit Taneja5a8b5722011-05-12 17:26:29 +05301732 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733
Archit Taneja067a57e2011-03-02 11:57:25 +05301734 seq_printf(s, "dsi fclk source = %s (%s)\n",
1735 dss_get_generic_clk_source_name(dsi_clk_src),
1736 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301738 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739
1740 seq_printf(s, "DDR_CLK\t\t%lu\n",
1741 cinfo->clkin4ddr / 4);
1742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301743 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744
1745 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1746
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001747 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748}
1749
Archit Taneja5a8b5722011-05-12 17:26:29 +05301750void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001751{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301752 struct platform_device *dsidev;
1753 int i;
1754
1755 for (i = 0; i < MAX_NUM_DSI; i++) {
1756 dsidev = dsi_get_dsidev_from_id(i);
1757 if (dsidev)
1758 dsi_dump_dsidev_clocks(dsidev, s);
1759 }
1760}
1761
1762#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1763static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1764 struct seq_file *s)
1765{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301766 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001767 unsigned long flags;
1768 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301769 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001770
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301771 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001772
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301773 stats = dsi->irq_stats;
1774 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1775 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001776
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301777 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001778
1779 seq_printf(s, "period %u ms\n",
1780 jiffies_to_msecs(jiffies - stats.last_reset));
1781
1782 seq_printf(s, "irqs %d\n", stats.irq_count);
1783#define PIS(x) \
1784 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1785
Archit Taneja5a8b5722011-05-12 17:26:29 +05301786 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001787 PIS(VC0);
1788 PIS(VC1);
1789 PIS(VC2);
1790 PIS(VC3);
1791 PIS(WAKEUP);
1792 PIS(RESYNC);
1793 PIS(PLL_LOCK);
1794 PIS(PLL_UNLOCK);
1795 PIS(PLL_RECALL);
1796 PIS(COMPLEXIO_ERR);
1797 PIS(HS_TX_TIMEOUT);
1798 PIS(LP_RX_TIMEOUT);
1799 PIS(TE_TRIGGER);
1800 PIS(ACK_TRIGGER);
1801 PIS(SYNC_LOST);
1802 PIS(LDO_POWER_GOOD);
1803 PIS(TA_TIMEOUT);
1804#undef PIS
1805
1806#define PIS(x) \
1807 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1808 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1809 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1810 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1811 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1812
1813 seq_printf(s, "-- VC interrupts --\n");
1814 PIS(CS);
1815 PIS(ECC_CORR);
1816 PIS(PACKET_SENT);
1817 PIS(FIFO_TX_OVF);
1818 PIS(FIFO_RX_OVF);
1819 PIS(BTA);
1820 PIS(ECC_NO_CORR);
1821 PIS(FIFO_TX_UDF);
1822 PIS(PP_BUSY_CHANGE);
1823#undef PIS
1824
1825#define PIS(x) \
1826 seq_printf(s, "%-20s %10d\n", #x, \
1827 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1828
1829 seq_printf(s, "-- CIO interrupts --\n");
1830 PIS(ERRSYNCESC1);
1831 PIS(ERRSYNCESC2);
1832 PIS(ERRSYNCESC3);
1833 PIS(ERRESC1);
1834 PIS(ERRESC2);
1835 PIS(ERRESC3);
1836 PIS(ERRCONTROL1);
1837 PIS(ERRCONTROL2);
1838 PIS(ERRCONTROL3);
1839 PIS(STATEULPS1);
1840 PIS(STATEULPS2);
1841 PIS(STATEULPS3);
1842 PIS(ERRCONTENTIONLP0_1);
1843 PIS(ERRCONTENTIONLP1_1);
1844 PIS(ERRCONTENTIONLP0_2);
1845 PIS(ERRCONTENTIONLP1_2);
1846 PIS(ERRCONTENTIONLP0_3);
1847 PIS(ERRCONTENTIONLP1_3);
1848 PIS(ULPSACTIVENOT_ALL0);
1849 PIS(ULPSACTIVENOT_ALL1);
1850#undef PIS
1851}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001852
Archit Taneja5a8b5722011-05-12 17:26:29 +05301853static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301855 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1856
Archit Taneja5a8b5722011-05-12 17:26:29 +05301857 dsi_dump_dsidev_irqs(dsidev, s);
1858}
1859
1860static void dsi2_dump_irqs(struct seq_file *s)
1861{
1862 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1863
1864 dsi_dump_dsidev_irqs(dsidev, s);
1865}
1866
1867void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1868 const struct file_operations *debug_fops)
1869{
1870 struct platform_device *dsidev;
1871
1872 dsidev = dsi_get_dsidev_from_id(0);
1873 if (dsidev)
1874 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1875 &dsi1_dump_irqs, debug_fops);
1876
1877 dsidev = dsi_get_dsidev_from_id(1);
1878 if (dsidev)
1879 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1880 &dsi2_dump_irqs, debug_fops);
1881}
1882#endif
1883
1884static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1885 struct seq_file *s)
1886{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301887#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001889 if (dsi_runtime_get(dsidev))
1890 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301891 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
1893 DUMPREG(DSI_REVISION);
1894 DUMPREG(DSI_SYSCONFIG);
1895 DUMPREG(DSI_SYSSTATUS);
1896 DUMPREG(DSI_IRQSTATUS);
1897 DUMPREG(DSI_IRQENABLE);
1898 DUMPREG(DSI_CTRL);
1899 DUMPREG(DSI_COMPLEXIO_CFG1);
1900 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1901 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1902 DUMPREG(DSI_CLK_CTRL);
1903 DUMPREG(DSI_TIMING1);
1904 DUMPREG(DSI_TIMING2);
1905 DUMPREG(DSI_VM_TIMING1);
1906 DUMPREG(DSI_VM_TIMING2);
1907 DUMPREG(DSI_VM_TIMING3);
1908 DUMPREG(DSI_CLK_TIMING);
1909 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1910 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1911 DUMPREG(DSI_COMPLEXIO_CFG2);
1912 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1913 DUMPREG(DSI_VM_TIMING4);
1914 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1915 DUMPREG(DSI_VM_TIMING5);
1916 DUMPREG(DSI_VM_TIMING6);
1917 DUMPREG(DSI_VM_TIMING7);
1918 DUMPREG(DSI_STOPCLK_TIMING);
1919
1920 DUMPREG(DSI_VC_CTRL(0));
1921 DUMPREG(DSI_VC_TE(0));
1922 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1923 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1924 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1925 DUMPREG(DSI_VC_IRQSTATUS(0));
1926 DUMPREG(DSI_VC_IRQENABLE(0));
1927
1928 DUMPREG(DSI_VC_CTRL(1));
1929 DUMPREG(DSI_VC_TE(1));
1930 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1931 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1932 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1933 DUMPREG(DSI_VC_IRQSTATUS(1));
1934 DUMPREG(DSI_VC_IRQENABLE(1));
1935
1936 DUMPREG(DSI_VC_CTRL(2));
1937 DUMPREG(DSI_VC_TE(2));
1938 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1939 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1940 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1941 DUMPREG(DSI_VC_IRQSTATUS(2));
1942 DUMPREG(DSI_VC_IRQENABLE(2));
1943
1944 DUMPREG(DSI_VC_CTRL(3));
1945 DUMPREG(DSI_VC_TE(3));
1946 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1947 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1948 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1949 DUMPREG(DSI_VC_IRQSTATUS(3));
1950 DUMPREG(DSI_VC_IRQENABLE(3));
1951
1952 DUMPREG(DSI_DSIPHY_CFG0);
1953 DUMPREG(DSI_DSIPHY_CFG1);
1954 DUMPREG(DSI_DSIPHY_CFG2);
1955 DUMPREG(DSI_DSIPHY_CFG5);
1956
1957 DUMPREG(DSI_PLL_CONTROL);
1958 DUMPREG(DSI_PLL_STATUS);
1959 DUMPREG(DSI_PLL_GO);
1960 DUMPREG(DSI_PLL_CONFIGURATION1);
1961 DUMPREG(DSI_PLL_CONFIGURATION2);
1962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301963 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001964 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965#undef DUMPREG
1966}
1967
Archit Taneja5a8b5722011-05-12 17:26:29 +05301968static void dsi1_dump_regs(struct seq_file *s)
1969{
1970 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1971
1972 dsi_dump_dsidev_regs(dsidev, s);
1973}
1974
1975static void dsi2_dump_regs(struct seq_file *s)
1976{
1977 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1978
1979 dsi_dump_dsidev_regs(dsidev, s);
1980}
1981
1982void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1983 const struct file_operations *debug_fops)
1984{
1985 struct platform_device *dsidev;
1986
1987 dsidev = dsi_get_dsidev_from_id(0);
1988 if (dsidev)
1989 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1990 &dsi1_dump_regs, debug_fops);
1991
1992 dsidev = dsi_get_dsidev_from_id(1);
1993 if (dsidev)
1994 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1995 &dsi2_dump_regs, debug_fops);
1996}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001997enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001998 DSI_COMPLEXIO_POWER_OFF = 0x0,
1999 DSI_COMPLEXIO_POWER_ON = 0x1,
2000 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2001};
2002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302003static int dsi_cio_power(struct platform_device *dsidev,
2004 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002005{
2006 int t = 0;
2007
2008 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302009 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002010
2011 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302012 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2013 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002014 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002015 DSSERR("failed to set complexio power state to "
2016 "%d\n", state);
2017 return -ENODEV;
2018 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002019 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002020 }
2021
2022 return 0;
2023}
2024
Archit Taneja75d72472011-05-16 15:17:08 +05302025/* Number of data lanes present on DSI interface */
2026static inline int dsi_get_num_data_lanes(struct platform_device *dsidev)
2027{
2028 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
2029 * of data lanes as 2 by default */
2030 if (dss_has_feature(FEAT_DSI_GNQ))
2031 return REG_GET(dsidev, DSI_GNQ, 11, 9); /* NB_DATA_LANES */
2032 else
2033 return 2;
2034}
2035
2036/* Number of data lanes used by the dss device */
2037static inline int dsi_get_num_data_lanes_dssdev(struct omap_dss_device *dssdev)
2038{
2039 int num_data_lanes = 0;
2040
2041 if (dssdev->phy.dsi.data1_lane != 0)
2042 num_data_lanes++;
2043 if (dssdev->phy.dsi.data2_lane != 0)
2044 num_data_lanes++;
2045 if (dssdev->phy.dsi.data3_lane != 0)
2046 num_data_lanes++;
2047 if (dssdev->phy.dsi.data4_lane != 0)
2048 num_data_lanes++;
2049
2050 return num_data_lanes;
2051}
2052
Archit Taneja0c656222011-05-16 15:17:09 +05302053static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2054{
2055 int val;
2056
2057 /* line buffer on OMAP3 is 1024 x 24bits */
2058 /* XXX: for some reason using full buffer size causes
2059 * considerable TX slowdown with update sizes that fill the
2060 * whole buffer */
2061 if (!dss_has_feature(FEAT_DSI_GNQ))
2062 return 1023 * 3;
2063
2064 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2065
2066 switch (val) {
2067 case 1:
2068 return 512 * 3; /* 512x24 bits */
2069 case 2:
2070 return 682 * 3; /* 682x24 bits */
2071 case 3:
2072 return 853 * 3; /* 853x24 bits */
2073 case 4:
2074 return 1024 * 3; /* 1024x24 bits */
2075 case 5:
2076 return 1194 * 3; /* 1194x24 bits */
2077 case 6:
2078 return 1365 * 3; /* 1365x24 bits */
2079 default:
2080 BUG();
2081 }
2082}
2083
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002084static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002085{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302086 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002087 u32 r;
Archit Taneja75d72472011-05-16 15:17:08 +05302088 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002089
2090 int clk_lane = dssdev->phy.dsi.clk_lane;
2091 int data1_lane = dssdev->phy.dsi.data1_lane;
2092 int data2_lane = dssdev->phy.dsi.data2_lane;
2093 int clk_pol = dssdev->phy.dsi.clk_pol;
2094 int data1_pol = dssdev->phy.dsi.data1_pol;
2095 int data2_pol = dssdev->phy.dsi.data2_pol;
2096
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302097 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002098 r = FLD_MOD(r, clk_lane, 2, 0);
2099 r = FLD_MOD(r, clk_pol, 3, 3);
2100 r = FLD_MOD(r, data1_lane, 6, 4);
2101 r = FLD_MOD(r, data1_pol, 7, 7);
2102 r = FLD_MOD(r, data2_lane, 10, 8);
2103 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Taneja75d72472011-05-16 15:17:08 +05302104 if (num_data_lanes_dssdev > 2) {
2105 int data3_lane = dssdev->phy.dsi.data3_lane;
2106 int data3_pol = dssdev->phy.dsi.data3_pol;
2107
2108 r = FLD_MOD(r, data3_lane, 14, 12);
2109 r = FLD_MOD(r, data3_pol, 15, 15);
2110 }
2111 if (num_data_lanes_dssdev > 3) {
2112 int data4_lane = dssdev->phy.dsi.data4_lane;
2113 int data4_pol = dssdev->phy.dsi.data4_pol;
2114
2115 r = FLD_MOD(r, data4_lane, 18, 16);
2116 r = FLD_MOD(r, data4_pol, 19, 19);
2117 }
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302118 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119
2120 /* The configuration of the DSI complex I/O (number of data lanes,
2121 position, differential order) should not be changed while
2122 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2123 the hardware to take into account a new configuration of the complex
2124 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2125 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2126 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2127 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2128 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2129 DSI complex I/O configuration is unknown. */
2130
2131 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2133 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2134 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2135 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136 */
2137}
2138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302139static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2142
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302144 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2146}
2147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302148static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302150 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2151
2152 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002153 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2154}
2155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157{
2158 u32 r;
2159 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2160 u32 tlpx_half, tclk_trail, tclk_zero;
2161 u32 tclk_prepare;
2162
2163 /* calculate timings */
2164
2165 /* 1 * DDR_CLK = 2 * UI */
2166
2167 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
2170 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
2173 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
2176 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
2179 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184
2185 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002187
2188 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190
2191 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 ths_prepare, ddr2ns(dsidev, ths_prepare),
2193 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 ths_trail, ddr2ns(dsidev, ths_trail),
2196 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197
2198 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2199 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 tlpx_half, ddr2ns(dsidev, tlpx_half),
2201 tclk_trail, ddr2ns(dsidev, tclk_trail),
2202 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205
2206 /* program timings */
2207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209 r = FLD_MOD(r, ths_prepare, 31, 24);
2210 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2211 r = FLD_MOD(r, ths_trail, 15, 8);
2212 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302213 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302215 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002216 r = FLD_MOD(r, tlpx_half, 22, 16);
2217 r = FLD_MOD(r, tclk_trail, 15, 8);
2218 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002222 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302223 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224}
2225
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002226static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002227 enum dsi_lane lanes)
2228{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302230 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002231 int clk_lane = dssdev->phy.dsi.clk_lane;
2232 int data1_lane = dssdev->phy.dsi.data1_lane;
2233 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302234 int data3_lane = dssdev->phy.dsi.data3_lane;
2235 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002236 int clk_pol = dssdev->phy.dsi.clk_pol;
2237 int data1_pol = dssdev->phy.dsi.data1_pol;
2238 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302239 int data3_pol = dssdev->phy.dsi.data3_pol;
2240 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002241
2242 u32 l = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302243 u8 lptxscp_start = dsi->num_data_lanes == 2 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244
2245 if (lanes & DSI_CLK_P)
2246 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2247 if (lanes & DSI_CLK_N)
2248 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2249
2250 if (lanes & DSI_DATA1_P)
2251 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2252 if (lanes & DSI_DATA1_N)
2253 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2254
2255 if (lanes & DSI_DATA2_P)
2256 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2257 if (lanes & DSI_DATA2_N)
2258 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2259
Archit Taneja75d72472011-05-16 15:17:08 +05302260 if (lanes & DSI_DATA3_P)
2261 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2262 if (lanes & DSI_DATA3_N)
2263 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2264
2265 if (lanes & DSI_DATA4_P)
2266 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2267 if (lanes & DSI_DATA4_N)
2268 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002269 /*
2270 * Bits in REGLPTXSCPDAT4TO0DXDY:
2271 * 17: DY0 18: DX0
2272 * 19: DY1 20: DX1
2273 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302274 * 23: DY3 24: DX3
2275 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002276 */
2277
2278 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279
2280 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302281 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002282
2283 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302284
2285 /* ENLPTXSCPDAT */
2286 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002287}
2288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002290{
2291 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002293 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302294 /* REGLPTXSCPDAT4TO0DXDY */
2295 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002296}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002298static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2299{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002301 int t;
2302 int bits[3];
2303 bool in_use[3];
2304
2305 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2306 bits[0] = 28;
2307 bits[1] = 27;
2308 bits[2] = 26;
2309 } else {
2310 bits[0] = 24;
2311 bits[1] = 25;
2312 bits[2] = 26;
2313 }
2314
2315 in_use[0] = false;
2316 in_use[1] = false;
2317 in_use[2] = false;
2318
2319 if (dssdev->phy.dsi.clk_lane != 0)
2320 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2321 if (dssdev->phy.dsi.data1_lane != 0)
2322 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2323 if (dssdev->phy.dsi.data2_lane != 0)
2324 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2325
2326 t = 100000;
2327 while (true) {
2328 u32 l;
2329 int i;
2330 int ok;
2331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002333
2334 ok = 0;
2335 for (i = 0; i < 3; ++i) {
2336 if (!in_use[i] || (l & (1 << bits[i])))
2337 ok++;
2338 }
2339
2340 if (ok == 3)
2341 break;
2342
2343 if (--t == 0) {
2344 for (i = 0; i < 3; ++i) {
2345 if (!in_use[i] || (l & (1 << bits[i])))
2346 continue;
2347
2348 DSSERR("CIO TXCLKESC%d domain not coming " \
2349 "out of reset\n", i);
2350 }
2351 return -EIO;
2352 }
2353 }
2354
2355 return 0;
2356}
2357
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002358static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302361 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002362 int r;
Archit Taneja75d72472011-05-16 15:17:08 +05302363 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002364 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002366 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002367
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302368 if (dsi->dsi_mux_pads)
2369 dsi->dsi_mux_pads(true);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002372
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373 /* A dummy read using the SCP interface to any DSIPHY register is
2374 * required after DSIPHY reset to complete the reset of the DSI complex
2375 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302376 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302378 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002379 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2380 r = -EIO;
2381 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002382 }
2383
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002384 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002385
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002386 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002388 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2389 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2390 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2391 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302392 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002393
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302394 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302395 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2396
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002397 DSSDBG("manual ulps exit\n");
2398
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002399 /* ULPS is exited by Mark-1 state for 1ms, followed by
2400 * stop state. DSS HW cannot do this via the normal
2401 * ULPS exit sequence, as after reset the DSS HW thinks
2402 * that we are not in ULPS mode, and refuses to send the
2403 * sequence. So we need to send the ULPS exit sequence
2404 * manually.
2405 */
2406
Archit Taneja75d72472011-05-16 15:17:08 +05302407 if (num_data_lanes_dssdev > 2)
2408 lane_mask |= DSI_DATA3_P;
2409
2410 if (num_data_lanes_dssdev > 3)
2411 lane_mask |= DSI_DATA4_P;
2412
2413 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002414 }
2415
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302416 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002417 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002418 goto err_cio_pwr;
2419
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302420 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002421 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2422 r = -ENODEV;
2423 goto err_cio_pwr_dom;
2424 }
2425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 dsi_if_enable(dsidev, true);
2427 dsi_if_enable(dsidev, false);
2428 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002430 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2431 if (r)
2432 goto err_tx_clk_esc_rst;
2433
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302434 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002435 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2436 ktime_t wait = ns_to_ktime(1000 * 1000);
2437 set_current_state(TASK_UNINTERRUPTIBLE);
2438 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2439
2440 /* Disable the override. The lanes should be set to Mark-11
2441 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002443 }
2444
2445 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002447
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302448 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302450 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451
2452 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002453
2454 return 0;
2455
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002456err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002458err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002460err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302461 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002463err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302465 if (dsi->dsi_mux_pads)
2466 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002467 return r;
2468}
2469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302470static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302472 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2475 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302476 if (dsi->dsi_mux_pads)
2477 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478}
2479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302480static void dsi_config_tx_fifo(struct platform_device *dsidev,
2481 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002482 enum fifo_size size3, enum fifo_size size4)
2483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302484 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485 u32 r = 0;
2486 int add = 0;
2487 int i;
2488
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302489 dsi->vc[0].fifo_size = size1;
2490 dsi->vc[1].fifo_size = size2;
2491 dsi->vc[2].fifo_size = size3;
2492 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493
2494 for (i = 0; i < 4; i++) {
2495 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302496 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497
2498 if (add + size > 4) {
2499 DSSERR("Illegal FIFO configuration\n");
2500 BUG();
2501 }
2502
2503 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2504 r |= v << (8 * i);
2505 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2506 add += size;
2507 }
2508
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302509 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002510}
2511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512static void dsi_config_rx_fifo(struct platform_device *dsidev,
2513 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514 enum fifo_size size3, enum fifo_size size4)
2515{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302516 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002517 u32 r = 0;
2518 int add = 0;
2519 int i;
2520
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302521 dsi->vc[0].fifo_size = size1;
2522 dsi->vc[1].fifo_size = size2;
2523 dsi->vc[2].fifo_size = size3;
2524 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002525
2526 for (i = 0; i < 4; i++) {
2527 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302528 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529
2530 if (add + size > 4) {
2531 DSSERR("Illegal FIFO configuration\n");
2532 BUG();
2533 }
2534
2535 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2536 r |= v << (8 * i);
2537 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2538 add += size;
2539 }
2540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542}
2543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302544static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002545{
2546 u32 r;
2547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002553 DSSERR("TX_STOP bit not going down\n");
2554 return -EIO;
2555 }
2556
2557 return 0;
2558}
2559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002561{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563}
2564
2565static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2566{
Archit Taneja2e868db2011-05-12 17:26:28 +05302567 struct dsi_packet_sent_handler_data *vp_data =
2568 (struct dsi_packet_sent_handler_data *) data;
2569 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302570 const int channel = dsi->update_channel;
2571 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572
Archit Taneja2e868db2011-05-12 17:26:28 +05302573 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2574 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575}
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302580 DECLARE_COMPLETION_ONSTACK(completion);
2581 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582 int r = 0;
2583 u8 bit;
2584
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302585 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302588 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002589 if (r)
2590 goto err0;
2591
2592 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302593 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002594 if (wait_for_completion_timeout(&completion,
2595 msecs_to_jiffies(10)) == 0) {
2596 DSSERR("Failed to complete previous frame transfer\n");
2597 r = -EIO;
2598 goto err1;
2599 }
2600 }
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302603 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002604
2605 return 0;
2606err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302608 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609err0:
2610 return r;
2611}
2612
2613static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2614{
Archit Taneja2e868db2011-05-12 17:26:28 +05302615 struct dsi_packet_sent_handler_data *l4_data =
2616 (struct dsi_packet_sent_handler_data *) data;
2617 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302618 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002619
Archit Taneja2e868db2011-05-12 17:26:28 +05302620 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2621 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002622}
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625{
Archit Taneja2e868db2011-05-12 17:26:28 +05302626 DECLARE_COMPLETION_ONSTACK(completion);
2627 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002628 int r = 0;
2629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302631 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002632 if (r)
2633 goto err0;
2634
2635 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302636 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002637 if (wait_for_completion_timeout(&completion,
2638 msecs_to_jiffies(10)) == 0) {
2639 DSSERR("Failed to complete previous l4 transfer\n");
2640 r = -EIO;
2641 goto err1;
2642 }
2643 }
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302646 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647
2648 return 0;
2649err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302650 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302651 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002652err0:
2653 return r;
2654}
2655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002657{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302658 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661
2662 WARN_ON(in_interrupt());
2663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665 return 0;
2666
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302667 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302669 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002670 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672 default:
2673 BUG();
2674 }
2675}
2676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2678 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002680 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2681 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002682
2683 enable = enable ? 1 : 0;
2684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2688 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2690 return -EIO;
2691 }
2692
2693 return 0;
2694}
2695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697{
2698 u32 r;
2699
2700 DSSDBGF("%d", channel);
2701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703
2704 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2705 DSSERR("VC(%d) busy when trying to configure it!\n",
2706 channel);
2707
2708 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2709 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2710 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2711 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2712 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2713 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2714 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002715 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2716 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717
2718 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2719 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722}
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302726 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2727
2728 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002729 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
2731 DSSDBGF("%d", channel);
2732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002737 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302738 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002740 return -EIO;
2741 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002744
Archit Taneja9613c022011-03-22 06:33:36 -05002745 /* DCS_CMD_ENABLE */
2746 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002750
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302751 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002752
2753 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754}
2755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002757{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302758 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2759
2760 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002761 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762
2763 DSSDBGF("%d", channel);
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002769 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002772 return -EIO;
2773 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775 /* SOURCE, 1 = video port */
2776 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777
Archit Taneja9613c022011-03-22 06:33:36 -05002778 /* DCS_CMD_ENABLE */
2779 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302784 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002785
2786 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787}
2788
2789
Archit Taneja1ffefe72011-05-12 17:26:24 +05302790void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2791 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302793 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2794
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 dsi_vc_enable(dsidev, channel, 0);
2800 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 dsi_vc_enable(dsidev, channel, 1);
2805 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002809EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302811static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302813 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2817 (val >> 0) & 0xff,
2818 (val >> 8) & 0xff,
2819 (val >> 16) & 0xff,
2820 (val >> 24) & 0xff);
2821 }
2822}
2823
2824static void dsi_show_rx_ack_with_err(u16 err)
2825{
2826 DSSERR("\tACK with ERROR (%#x):\n", err);
2827 if (err & (1 << 0))
2828 DSSERR("\t\tSoT Error\n");
2829 if (err & (1 << 1))
2830 DSSERR("\t\tSoT Sync Error\n");
2831 if (err & (1 << 2))
2832 DSSERR("\t\tEoT Sync Error\n");
2833 if (err & (1 << 3))
2834 DSSERR("\t\tEscape Mode Entry Command Error\n");
2835 if (err & (1 << 4))
2836 DSSERR("\t\tLP Transmit Sync Error\n");
2837 if (err & (1 << 5))
2838 DSSERR("\t\tHS Receive Timeout Error\n");
2839 if (err & (1 << 6))
2840 DSSERR("\t\tFalse Control Error\n");
2841 if (err & (1 << 7))
2842 DSSERR("\t\t(reserved7)\n");
2843 if (err & (1 << 8))
2844 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2845 if (err & (1 << 9))
2846 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2847 if (err & (1 << 10))
2848 DSSERR("\t\tChecksum Error\n");
2849 if (err & (1 << 11))
2850 DSSERR("\t\tData type not recognized\n");
2851 if (err & (1 << 12))
2852 DSSERR("\t\tInvalid VC ID\n");
2853 if (err & (1 << 13))
2854 DSSERR("\t\tInvalid Transmission Length\n");
2855 if (err & (1 << 14))
2856 DSSERR("\t\t(reserved14)\n");
2857 if (err & (1 << 15))
2858 DSSERR("\t\tDSI Protocol Violation\n");
2859}
2860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302861static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2862 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863{
2864 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866 u32 val;
2867 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002869 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870 dt = FLD_GET(val, 5, 0);
2871 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2872 u16 err = FLD_GET(val, 23, 8);
2873 dsi_show_rx_ack_with_err(err);
2874 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002875 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876 FLD_GET(val, 23, 8));
2877 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002878 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879 FLD_GET(val, 23, 8));
2880 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002881 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302883 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884 } else {
2885 DSSERR("\tunknown datatype 0x%02x\n", dt);
2886 }
2887 }
2888 return 0;
2889}
2890
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302891static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302893 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2894
2895 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 DSSDBG("dsi_vc_send_bta %d\n", channel);
2897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302898 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302900 /* RX_FIFO_NOT_EMPTY */
2901 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302903 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904 }
2905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302906 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907
2908 return 0;
2909}
2910
Archit Taneja1ffefe72011-05-12 17:26:24 +05302911int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002914 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 int r = 0;
2916 u32 err;
2917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002919 &completion, DSI_VC_IRQ_BTA);
2920 if (r)
2921 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002924 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002926 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302928 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002929 if (r)
2930 goto err2;
2931
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002932 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 msecs_to_jiffies(500)) == 0) {
2934 DSSERR("Failed to receive BTA\n");
2935 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002936 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937 }
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940 if (err) {
2941 DSSERR("Error while sending BTA: %x\n", err);
2942 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002943 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002945err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002947 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002948err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302949 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002950 &completion, DSI_VC_IRQ_BTA);
2951err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 return r;
2953}
2954EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2957 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302959 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 u32 val;
2961 u8 data_id;
2962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302965 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
2967 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2968 FLD_VAL(ecc, 31, 24);
2969
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971}
2972
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2974 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
2976 u32 val;
2977
2978 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2979
2980/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2981 b1, b2, b3, b4, val); */
2982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984}
2985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2987 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988{
2989 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302990 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 int i;
2992 u8 *p;
2993 int r = 0;
2994 u8 b1, b2, b3, b4;
2995
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302996 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2998
2999 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303000 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 DSSERR("unable to send long packet: packet too long.\n");
3002 return -EINVAL;
3003 }
3004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303005 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 p = data;
3010 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303011 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013
3014 b1 = *p++;
3015 b2 = *p++;
3016 b3 = *p++;
3017 b4 = *p++;
3018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 }
3021
3022 i = len % 4;
3023 if (i) {
3024 b1 = 0; b2 = 0; b3 = 0;
3025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303026 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 DSSDBG("\tsending remainder bytes %d\n", i);
3028
3029 switch (i) {
3030 case 3:
3031 b1 = *p++;
3032 b2 = *p++;
3033 b3 = *p++;
3034 break;
3035 case 2:
3036 b1 = *p++;
3037 b2 = *p++;
3038 break;
3039 case 1:
3040 b1 = *p++;
3041 break;
3042 }
3043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 }
3046
3047 return r;
3048}
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3051 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054 u32 r;
3055 u8 data_id;
3056
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303059 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3061 channel,
3062 data_type, data & 0xff, (data >> 8) & 0xff);
3063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303064 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303066 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3068 return -EINVAL;
3069 }
3070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303071 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072
3073 r = (data_id << 0) | (data << 8) | (ecc << 24);
3074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303075 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076
3077 return 0;
3078}
3079
Archit Taneja1ffefe72011-05-12 17:26:24 +05303080int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303082 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303084
3085 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
3086 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087}
3088EXPORT_SYMBOL(dsi_vc_send_null);
3089
Archit Taneja1ffefe72011-05-12 17:26:24 +05303090int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3091 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303093 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094 int r;
3095
3096 BUG_ON(len == 0);
3097
3098 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303099 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100 data[0], 0);
3101 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303102 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003103 data[0] | (data[1] << 8), 0);
3104 } else {
3105 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303106 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 data, len, 0);
3108 }
3109
3110 return r;
3111}
3112EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3113
Archit Taneja1ffefe72011-05-12 17:26:24 +05303114int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3115 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118 int r;
3119
Archit Taneja1ffefe72011-05-12 17:26:24 +05303120 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003122 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003123
Archit Taneja1ffefe72011-05-12 17:26:24 +05303124 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003125 if (r)
3126 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303128 /* RX_FIFO_NOT_EMPTY */
3129 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003130 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303131 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003132 r = -EIO;
3133 goto err;
3134 }
3135
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003136 return 0;
3137err:
3138 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3139 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 return r;
3141}
3142EXPORT_SYMBOL(dsi_vc_dcs_write);
3143
Archit Taneja1ffefe72011-05-12 17:26:24 +05303144int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003145{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303146 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003147}
3148EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3149
Archit Taneja1ffefe72011-05-12 17:26:24 +05303150int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3151 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003152{
3153 u8 buf[2];
3154 buf[0] = dcs_cmd;
3155 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303156 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003157}
3158EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3159
Archit Taneja1ffefe72011-05-12 17:26:24 +05303160int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3161 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303163 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303164 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165 u32 val;
3166 u8 dt;
3167 int r;
3168
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303169 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003170 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303172 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003173 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003174 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003175
Archit Taneja1ffefe72011-05-12 17:26:24 +05303176 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003177 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003178 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179
3180 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303181 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003182 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003183 r = -EIO;
3184 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003185 }
3186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303187 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303188 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189 DSSDBG("\theader: %08x\n", val);
3190 dt = FLD_GET(val, 5, 0);
3191 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3192 u16 err = FLD_GET(val, 23, 8);
3193 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003194 r = -EIO;
3195 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196
3197 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3198 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303199 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003200 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3201
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003202 if (buflen < 1) {
3203 r = -EIO;
3204 goto err;
3205 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206
3207 buf[0] = data;
3208
3209 return 1;
3210 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3211 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303212 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3214
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003215 if (buflen < 2) {
3216 r = -EIO;
3217 goto err;
3218 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219
3220 buf[0] = data & 0xff;
3221 buf[1] = (data >> 8) & 0xff;
3222
3223 return 2;
3224 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3225 int w;
3226 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303227 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228 DSSDBG("\tDCS long response, len %d\n", len);
3229
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003230 if (len > buflen) {
3231 r = -EIO;
3232 goto err;
3233 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234
3235 /* two byte checksum ends the packet, not included in len */
3236 for (w = 0; w < len + 2;) {
3237 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303238 val = dsi_read_reg(dsidev,
3239 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303240 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241 DSSDBG("\t\t%02x %02x %02x %02x\n",
3242 (val >> 0) & 0xff,
3243 (val >> 8) & 0xff,
3244 (val >> 16) & 0xff,
3245 (val >> 24) & 0xff);
3246
3247 for (b = 0; b < 4; ++b) {
3248 if (w < len)
3249 buf[w] = (val >> (b * 8)) & 0xff;
3250 /* we discard the 2 byte checksum */
3251 ++w;
3252 }
3253 }
3254
3255 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256 } else {
3257 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003258 r = -EIO;
3259 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003260 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003261
3262 BUG();
3263err:
3264 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3265 channel, dcs_cmd);
3266 return r;
3267
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003268}
3269EXPORT_SYMBOL(dsi_vc_dcs_read);
3270
Archit Taneja1ffefe72011-05-12 17:26:24 +05303271int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3272 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003273{
3274 int r;
3275
Archit Taneja1ffefe72011-05-12 17:26:24 +05303276 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003277
3278 if (r < 0)
3279 return r;
3280
3281 if (r != 1)
3282 return -EIO;
3283
3284 return 0;
3285}
3286EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287
Archit Taneja1ffefe72011-05-12 17:26:24 +05303288int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3289 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003290{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003291 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003292 int r;
3293
Archit Taneja1ffefe72011-05-12 17:26:24 +05303294 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003295
3296 if (r < 0)
3297 return r;
3298
3299 if (r != 2)
3300 return -EIO;
3301
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003302 *data1 = buf[0];
3303 *data2 = buf[1];
3304
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003305 return 0;
3306}
3307EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3308
Archit Taneja1ffefe72011-05-12 17:26:24 +05303309int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3310 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003311{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303312 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3313
3314 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003316}
3317EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303319static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003320{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303321 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003322 DECLARE_COMPLETION_ONSTACK(completion);
3323 int r;
3324
3325 DSSDBGF();
3326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303327 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003328
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303329 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003330
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303331 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003332 return 0;
3333
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303334 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003335 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3336 return -EIO;
3337 }
3338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303339 dsi_sync_vc(dsidev, 0);
3340 dsi_sync_vc(dsidev, 1);
3341 dsi_sync_vc(dsidev, 2);
3342 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303344 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303346 dsi_vc_enable(dsidev, 0, false);
3347 dsi_vc_enable(dsidev, 1, false);
3348 dsi_vc_enable(dsidev, 2, false);
3349 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003352 DSSERR("HS busy when enabling ULPS\n");
3353 return -EIO;
3354 }
3355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303356 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003357 DSSERR("LP busy when enabling ULPS\n");
3358 return -EIO;
3359 }
3360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303361 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003362 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3363 if (r)
3364 return r;
3365
3366 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3367 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3369 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003370
3371 if (wait_for_completion_timeout(&completion,
3372 msecs_to_jiffies(1000)) == 0) {
3373 DSSERR("ULPS enable timeout\n");
3374 r = -EIO;
3375 goto err;
3376 }
3377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303378 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003379 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3380
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003381 /* Reset LANEx_ULPS_SIG2 */
3382 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2),
3383 7, 5);
3384
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303385 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303387 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003388
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303389 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003390
3391 return 0;
3392
3393err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303394 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003395 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3396 return r;
3397}
3398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303399static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3400 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003402 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003403 unsigned long total_ticks;
3404 u32 r;
3405
3406 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407
3408 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303409 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003412 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003413 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3414 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303416 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003417
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003418 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3419
3420 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3421 total_ticks,
3422 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3423 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003424}
3425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303426static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3427 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003428{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003430 unsigned long total_ticks;
3431 u32 r;
3432
3433 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003434
3435 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003439 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003440 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3441 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003444
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003445 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3446
3447 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3448 total_ticks,
3449 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3450 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003451}
3452
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303453static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3454 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003457 unsigned long total_ticks;
3458 u32 r;
3459
3460 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
3462 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303463 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303465 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003466 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003467 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3468 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003472 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3473
3474 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3475 total_ticks,
3476 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3477 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478}
3479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303480static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3481 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003482{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003483 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003484 unsigned long total_ticks;
3485 u32 r;
3486
3487 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488
3489 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303492 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003494 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3495 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303497 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003499 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3500
3501 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3502 total_ticks,
3503 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3504 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003505}
3506static int dsi_proto_config(struct omap_dss_device *dssdev)
3507{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 u32 r;
3510 int buswidth = 0;
3511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003513 DSI_FIFO_SIZE_32,
3514 DSI_FIFO_SIZE_32,
3515 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003518 DSI_FIFO_SIZE_32,
3519 DSI_FIFO_SIZE_32,
3520 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521
3522 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303523 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3524 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3525 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3526 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003527
3528 switch (dssdev->ctrl.pixel_size) {
3529 case 16:
3530 buswidth = 0;
3531 break;
3532 case 18:
3533 buswidth = 1;
3534 break;
3535 case 24:
3536 buswidth = 2;
3537 break;
3538 default:
3539 BUG();
3540 }
3541
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3544 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3545 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3546 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3547 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3548 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3549 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3550 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3551 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003552 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3553 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3554 /* DCS_CMD_CODE, 1=start, 0=continue */
3555 r = FLD_MOD(r, 0, 25, 25);
3556 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303558 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 dsi_vc_initial_config(dsidev, 0);
3561 dsi_vc_initial_config(dsidev, 1);
3562 dsi_vc_initial_config(dsidev, 2);
3563 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564
3565 return 0;
3566}
3567
3568static void dsi_proto_timings(struct omap_dss_device *dssdev)
3569{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003571 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3572 unsigned tclk_pre, tclk_post;
3573 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3574 unsigned ths_trail, ths_exit;
3575 unsigned ddr_clk_pre, ddr_clk_post;
3576 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3577 unsigned ths_eot;
3578 u32 r;
3579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303580 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003581 ths_prepare = FLD_GET(r, 31, 24);
3582 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3583 ths_zero = ths_prepare_ths_zero - ths_prepare;
3584 ths_trail = FLD_GET(r, 15, 8);
3585 ths_exit = FLD_GET(r, 7, 0);
3586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303587 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 tlpx = FLD_GET(r, 22, 16) * 2;
3589 tclk_trail = FLD_GET(r, 15, 8);
3590 tclk_zero = FLD_GET(r, 7, 0);
3591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303592 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003593 tclk_prepare = FLD_GET(r, 7, 0);
3594
3595 /* min 8*UI */
3596 tclk_pre = 20;
3597 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599
Archit Taneja75d72472011-05-16 15:17:08 +05303600 ths_eot = DIV_ROUND_UP(4, dsi_get_num_data_lanes_dssdev(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601
3602 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3603 4);
3604 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3605
3606 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3607 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3611 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003613
3614 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3615 ddr_clk_pre,
3616 ddr_clk_post);
3617
3618 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3619 DIV_ROUND_UP(ths_prepare, 4) +
3620 DIV_ROUND_UP(ths_zero + 3, 4);
3621
3622 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3623
3624 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3625 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003627
3628 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3629 enter_hs_mode_lat, exit_hs_mode_lat);
3630}
3631
3632
3633#define DSI_DECL_VARS \
3634 int __dsi_cb = 0; u32 __dsi_cv = 0;
3635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303636#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003637 if (__dsi_cb > 0) { \
3638 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003640 __dsi_cb = __dsi_cv = 0; \
3641 }
3642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303643#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644 do { \
3645 __dsi_cv |= (data) << (__dsi_cb * 8); \
3646 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3647 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303648 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003649 } while (0)
3650
3651static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3652 int x, int y, int w, int h)
3653{
3654 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 int first = 1;
3658 int fifo_stalls = 0;
3659 int max_dsi_packet_size;
3660 int max_data_per_packet;
3661 int max_pixels_per_packet;
3662 int pixels_left;
3663 int bytespp = dssdev->ctrl.pixel_size / 8;
3664 int scr_width;
3665 u32 __iomem *data;
3666 int start_offset;
3667 int horiz_inc;
3668 int current_x;
3669 struct omap_overlay *ovl;
3670
3671 debug_irq = 0;
3672
3673 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3674 x, y, w, h);
3675
3676 ovl = dssdev->manager->overlays[0];
3677
3678 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3679 return -EINVAL;
3680
3681 if (dssdev->ctrl.pixel_size != 24)
3682 return -EINVAL;
3683
3684 scr_width = ovl->info.screen_width;
3685 data = ovl->info.vaddr;
3686
3687 start_offset = scr_width * y + x;
3688 horiz_inc = scr_width - w;
3689 current_x = x;
3690
3691 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3692 * in fifo */
3693
3694 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303695 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696
3697 /* we seem to get better perf if we divide the tx fifo to half,
3698 and while the other half is being sent, we fill the other half
3699 max_dsi_packet_size /= 2; */
3700
3701 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3702
3703 max_pixels_per_packet = max_data_per_packet / bytespp;
3704
3705 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3706
3707 pixels_left = w * h;
3708
3709 DSSDBG("total pixels %d\n", pixels_left);
3710
3711 data += start_offset;
3712
3713 while (pixels_left > 0) {
3714 /* 0x2c = write_memory_start */
3715 /* 0x3c = write_memory_continue */
3716 u8 dcs_cmd = first ? 0x2c : 0x3c;
3717 int pixels;
3718 DSI_DECL_VARS;
3719 first = 0;
3720
3721#if 1
3722 /* using fifo not empty */
3723 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303724 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725 fifo_stalls++;
3726 if (fifo_stalls > 0xfffff) {
3727 DSSERR("fifo stalls overflow, pixels left %d\n",
3728 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303729 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730 return -EIO;
3731 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003732 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003733 }
3734#elif 1
3735 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303736 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 max_dsi_packet_size) {
3738 fifo_stalls++;
3739 if (fifo_stalls > 0xfffff) {
3740 DSSERR("fifo stalls overflow, pixels left %d\n",
3741 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303742 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743 return -EIO;
3744 }
3745 }
3746#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303747 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3748 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749 fifo_stalls++;
3750 if (fifo_stalls > 0xfffff) {
3751 DSSERR("fifo stalls overflow, pixels left %d\n",
3752 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303753 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754 return -EIO;
3755 }
3756 }
3757#endif
3758 pixels = min(max_pixels_per_packet, pixels_left);
3759
3760 pixels_left -= pixels;
3761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303762 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003763 1 + pixels * bytespp, 0);
3764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766
3767 while (pixels-- > 0) {
3768 u32 pix = __raw_readl(data++);
3769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303770 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3771 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3772 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773
3774 current_x++;
3775 if (current_x == x+w) {
3776 current_x = x;
3777 data += horiz_inc;
3778 }
3779 }
3780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303781 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782 }
3783
3784 return 0;
3785}
3786
3787static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3788 u16 x, u16 y, u16 w, u16 h)
3789{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303790 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303791 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003792 unsigned bytespp;
3793 unsigned bytespl;
3794 unsigned bytespf;
3795 unsigned total_len;
3796 unsigned packet_payload;
3797 unsigned packet_len;
3798 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003799 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303800 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05303801 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003802
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003803 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3804 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303806 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003807
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003808 bytespp = dssdev->ctrl.pixel_size / 8;
3809 bytespl = w * bytespp;
3810 bytespf = bytespl * h;
3811
3812 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3813 * number of lines in a packet. See errata about VP_CLK_RATIO */
3814
3815 if (bytespf < line_buf_size)
3816 packet_payload = bytespf;
3817 else
3818 packet_payload = (line_buf_size) / bytespl * bytespl;
3819
3820 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3821 total_len = (bytespf / packet_payload) * packet_len;
3822
3823 if (bytespf % packet_payload)
3824 total_len += (bytespf % packet_payload) + 1;
3825
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003826 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303827 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303829 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3830 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003831
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303832 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3834 else
3835 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303836 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003837
3838 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3839 * because DSS interrupts are not capable of waking up the CPU and the
3840 * framedone interrupt could be delayed for quite a long time. I think
3841 * the same goes for any DSS interrupts, but for some reason I have not
3842 * seen the problem anywhere else than here.
3843 */
3844 dispc_disable_sidle();
3845
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303846 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003847
Archit Taneja49dbf582011-05-16 15:17:07 +05303848 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3849 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003850 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003851
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003852 dss_start_update(dssdev);
3853
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303854 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003855 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3856 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303857 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303859 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860
3861#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303862 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003863#endif
3864 }
3865}
3866
3867#ifdef DSI_CATCH_MISSING_TE
3868static void dsi_te_timeout(unsigned long arg)
3869{
3870 DSSERR("TE not received for 250ms!\n");
3871}
3872#endif
3873
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303874static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003875{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303876 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3877
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003878 /* SIDLEMODE back to smart-idle */
3879 dispc_enable_sidle();
3880
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303881 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003882 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303883 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003884 }
3885
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303886 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003887
3888 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303889 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003890}
3891
3892static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3893{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303894 struct dsi_data *dsi = container_of(work, struct dsi_data,
3895 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003896 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3897 * 250ms which would conflict with this timeout work. What should be
3898 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003899 * possibly scheduled framedone work. However, cancelling the transfer
3900 * on the HW is buggy, and would probably require resetting the whole
3901 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003902
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003903 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003904
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303905 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003906}
3907
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003908static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303910 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3911 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303912 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3913
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003914 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3915 * turns itself off. However, DSI still has the pixels in its buffers,
3916 * and is sending the data.
3917 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003918
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303919 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303921 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003922
Archit Tanejacf398fb2011-03-23 09:59:34 +00003923#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3924 dispc_fake_vsync_irq();
3925#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003926}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003927
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003928int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003929 u16 *x, u16 *y, u16 *w, u16 *h,
3930 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003931{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003933 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003935 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003937 if (*x > dw || *y > dh)
3938 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003940 if (*x + *w > dw)
3941 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003942
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003943 if (*y + *h > dh)
3944 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003946 if (*w == 1)
3947 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003948
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003949 if (*w == 0 || *h == 0)
3950 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303952 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003953
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003954 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003955 dss_setup_partial_planes(dssdev, x, y, w, h,
3956 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003957 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958 }
3959
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003960 return 0;
3961}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003962EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003963
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003964int omap_dsi_update(struct omap_dss_device *dssdev,
3965 int channel,
3966 u16 x, u16 y, u16 w, u16 h,
3967 void (*callback)(int, void *), void *data)
3968{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303969 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303970 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303971
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303972 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003973
Tomi Valkeinena6027712010-05-25 17:01:28 +03003974 /* OMAP DSS cannot send updates of odd widths.
3975 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3976 * here to make sure we catch erroneous updates. Otherwise we'll only
3977 * see rather obscure HW error happening, as DSS halts. */
3978 BUG_ON(x % 2 == 1);
3979
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003980 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303981 dsi->framedone_callback = callback;
3982 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003983
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303984 dsi->update_region.x = x;
3985 dsi->update_region.y = y;
3986 dsi->update_region.w = w;
3987 dsi->update_region.h = h;
3988 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003989
3990 dsi_update_screen_dispc(dssdev, x, y, w, h);
3991 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003992 int r;
3993
3994 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3995 if (r)
3996 return r;
3997
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303998 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003999 callback(0, data);
4000 }
4001
4002 return 0;
4003}
4004EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005
4006/* Display funcs */
4007
4008static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4009{
4010 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304011 u32 irq;
4012
4013 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4014 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304016 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304017 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004018 if (r) {
4019 DSSERR("can't get FRAMEDONE irq\n");
4020 return r;
4021 }
4022
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004023 dispc_set_lcd_display_type(dssdev->manager->id,
4024 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004025
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004026 dispc_set_parallel_interface_mode(dssdev->manager->id,
4027 OMAP_DSS_PARALLELMODE_DSI);
4028 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004029
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004030 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031
4032 {
4033 struct omap_video_timings timings = {
4034 .hsw = 1,
4035 .hfp = 1,
4036 .hbp = 1,
4037 .vsw = 1,
4038 .vfp = 0,
4039 .vbp = 0,
4040 };
4041
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004042 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004043 }
4044
4045 return 0;
4046}
4047
4048static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4049{
Archit Taneja5a8b5722011-05-12 17:26:29 +05304050 u32 irq;
4051
4052 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4053 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304055 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304056 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057}
4058
4059static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4060{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304061 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004062 struct dsi_clock_info cinfo;
4063 int r;
4064
Archit Taneja1bb47832011-02-24 14:17:30 +05304065 /* we always use DSS_CLK_SYSCK as input clock */
4066 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004067 cinfo.regn = dssdev->clocks.dsi.regn;
4068 cinfo.regm = dssdev->clocks.dsi.regm;
4069 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4070 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004071 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004072 if (r) {
4073 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004075 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304077 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004078 if (r) {
4079 DSSERR("Failed to set dsi clocks\n");
4080 return r;
4081 }
4082
4083 return 0;
4084}
4085
4086static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4087{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304088 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004089 struct dispc_clock_info dispc_cinfo;
4090 int r;
4091 unsigned long long fck;
4092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304093 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004094
Archit Tanejae8881662011-04-12 13:52:24 +05304095 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4096 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097
4098 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4099 if (r) {
4100 DSSERR("Failed to calc dispc clocks\n");
4101 return r;
4102 }
4103
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004104 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004105 if (r) {
4106 DSSERR("Failed to set dispc clocks\n");
4107 return r;
4108 }
4109
4110 return 0;
4111}
4112
4113static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4114{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304115 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304116 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117 int r;
4118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120 if (r)
4121 goto err0;
4122
4123 r = dsi_configure_dsi_clocks(dssdev);
4124 if (r)
4125 goto err1;
4126
Archit Tanejae8881662011-04-12 13:52:24 +05304127 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304128 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004129 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304130 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004131
4132 DSSDBG("PLL OK\n");
4133
4134 r = dsi_configure_dispc_clocks(dssdev);
4135 if (r)
4136 goto err2;
4137
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004138 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139 if (r)
4140 goto err2;
4141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304142 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004143
4144 dsi_proto_timings(dssdev);
4145 dsi_set_lp_clk_divisor(dssdev);
4146
4147 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304148 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004149
4150 r = dsi_proto_config(dssdev);
4151 if (r)
4152 goto err3;
4153
4154 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304155 dsi_vc_enable(dsidev, 0, 1);
4156 dsi_vc_enable(dsidev, 1, 1);
4157 dsi_vc_enable(dsidev, 2, 1);
4158 dsi_vc_enable(dsidev, 3, 1);
4159 dsi_if_enable(dsidev, 1);
4160 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004163err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304164 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004165err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304166 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304167 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004168err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304169 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170err0:
4171 return r;
4172}
4173
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004174static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004175 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304177 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304178 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304179 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304180
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304181 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304182 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004183
Ville Syrjäläd7370102010-04-22 22:50:09 +02004184 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304185 dsi_if_enable(dsidev, 0);
4186 dsi_vc_enable(dsidev, 0, 0);
4187 dsi_vc_enable(dsidev, 1, 0);
4188 dsi_vc_enable(dsidev, 2, 0);
4189 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004190
Archit Taneja89a35e52011-04-12 13:52:23 +05304191 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304192 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304193 dsi_cio_uninit(dsidev);
4194 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195}
4196
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004197int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004198{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304199 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304200 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201 int r = 0;
4202
4203 DSSDBG("dsi_display_enable\n");
4204
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304205 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004206
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304207 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004209 if (dssdev->manager == NULL) {
4210 DSSERR("failed to enable display: no manager\n");
4211 r = -ENODEV;
4212 goto err_start_dev;
4213 }
4214
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215 r = omap_dss_start_device(dssdev);
4216 if (r) {
4217 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004218 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219 }
4220
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004221 r = dsi_runtime_get(dsidev);
4222 if (r)
4223 goto err_get_dsi;
4224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304225 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004227 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228
4229 r = dsi_display_init_dispc(dssdev);
4230 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004231 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232
4233 r = dsi_display_init_dsi(dssdev);
4234 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004235 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304237 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238
4239 return 0;
4240
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004241err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004242 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004243err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304244 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004245 dsi_runtime_put(dsidev);
4246err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004247 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004248err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304249 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250 DSSDBG("dsi_display_enable FAILED\n");
4251 return r;
4252}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004253EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004254
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004255void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004256 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004257{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304258 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304260
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261 DSSDBG("dsi_display_disable\n");
4262
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304263 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004264
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304265 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004267 dsi_sync_vc(dsidev, 0);
4268 dsi_sync_vc(dsidev, 1);
4269 dsi_sync_vc(dsidev, 2);
4270 dsi_sync_vc(dsidev, 3);
4271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 dsi_display_uninit_dispc(dssdev);
4273
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004274 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004276 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304277 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004278
4279 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004280
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304281 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004283EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004284
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004285int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004286{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4288 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4289
4290 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004291 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004292}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004293EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004294
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004296 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297 u32 *fifo_low, u32 *fifo_high)
4298{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004299 *fifo_high = fifo_size - burst_size;
4300 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004301}
4302
4303int dsi_init_display(struct omap_dss_device *dssdev)
4304{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304305 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4306 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304307 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304308
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309 DSSDBG("DSI init\n");
4310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311 /* XXX these should be figured out dynamically */
4312 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4313 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4314
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304315 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004316 struct regulator *vdds_dsi;
4317
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304318 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004319
4320 if (IS_ERR(vdds_dsi)) {
4321 DSSERR("can't get VDDS_DSI regulator\n");
4322 return PTR_ERR(vdds_dsi);
4323 }
4324
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304325 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004326 }
4327
Archit Taneja75d72472011-05-16 15:17:08 +05304328 if (dsi_get_num_data_lanes_dssdev(dssdev) > dsi->num_data_lanes) {
4329 DSSERR("DSI%d can't support more than %d data lanes\n",
4330 dsi_module + 1, dsi->num_data_lanes);
4331 return -EINVAL;
4332 }
4333
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334 return 0;
4335}
4336
Archit Taneja5ee3c142011-03-02 12:35:53 +05304337int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4338{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304339 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4340 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304341 int i;
4342
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304343 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4344 if (!dsi->vc[i].dssdev) {
4345 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304346 *channel = i;
4347 return 0;
4348 }
4349 }
4350
4351 DSSERR("cannot get VC for display %s", dssdev->name);
4352 return -ENOSPC;
4353}
4354EXPORT_SYMBOL(omap_dsi_request_vc);
4355
4356int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4357{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304358 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4359 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4360
Archit Taneja5ee3c142011-03-02 12:35:53 +05304361 if (vc_id < 0 || vc_id > 3) {
4362 DSSERR("VC ID out of range\n");
4363 return -EINVAL;
4364 }
4365
4366 if (channel < 0 || channel > 3) {
4367 DSSERR("Virtual Channel out of range\n");
4368 return -EINVAL;
4369 }
4370
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304371 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304372 DSSERR("Virtual Channel not allocated to display %s\n",
4373 dssdev->name);
4374 return -EINVAL;
4375 }
4376
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304377 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304378
4379 return 0;
4380}
4381EXPORT_SYMBOL(omap_dsi_set_vc_id);
4382
4383void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4384{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304385 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4387
Archit Taneja5ee3c142011-03-02 12:35:53 +05304388 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304389 dsi->vc[channel].dssdev == dssdev) {
4390 dsi->vc[channel].dssdev = NULL;
4391 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304392 }
4393}
4394EXPORT_SYMBOL(omap_dsi_release_vc);
4395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304396void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004397{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304398 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304399 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304400 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4401 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004402}
4403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304404void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004405{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304406 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304407 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304408 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4409 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004410}
4411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304412static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004413{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304414 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4415
4416 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4417 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4418 dsi->regm_dispc_max =
4419 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4420 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4421 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4422 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4423 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004424}
4425
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004426static int dsi_get_clocks(struct platform_device *dsidev)
4427{
4428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4429 struct clk *clk;
4430
4431 clk = clk_get(&dsidev->dev, "fck");
4432 if (IS_ERR(clk)) {
4433 DSSERR("can't get fck\n");
4434 return PTR_ERR(clk);
4435 }
4436
4437 dsi->dss_clk = clk;
4438
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004439 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004440 if (IS_ERR(clk)) {
4441 DSSERR("can't get sys_clk\n");
4442 clk_put(dsi->dss_clk);
4443 dsi->dss_clk = NULL;
4444 return PTR_ERR(clk);
4445 }
4446
4447 dsi->sys_clk = clk;
4448
4449 return 0;
4450}
4451
4452static void dsi_put_clocks(struct platform_device *dsidev)
4453{
4454 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4455
4456 if (dsi->dss_clk)
4457 clk_put(dsi->dss_clk);
4458 if (dsi->sys_clk)
4459 clk_put(dsi->sys_clk);
4460}
4461
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004462/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004463static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004465 struct omap_display_platform_data *dss_plat_data;
4466 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304468 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004469 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304470 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304472 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4473 if (!dsi) {
4474 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004475 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304476 }
4477
4478 dsi->pdev = dsidev;
4479 dsi_pdev_map[dsi_module] = dsidev;
4480 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304481
4482 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004483 board_info = dss_plat_data->board_data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304484 dsi->dsi_mux_pads = board_info->dsi_mux_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304486 spin_lock_init(&dsi->irq_lock);
4487 spin_lock_init(&dsi->errors_lock);
4488 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004490#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304491 spin_lock_init(&dsi->irq_stats_lock);
4492 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004493#endif
4494
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304495 mutex_init(&dsi->lock);
4496 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004497
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004498 r = dsi_get_clocks(dsidev);
4499 if (r)
4500 goto err_get_clk;
4501
4502 pm_runtime_enable(&dsidev->dev);
4503
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304504 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4505 dsi_framedone_timeout_work_callback);
4506
4507#ifdef DSI_CATCH_MISSING_TE
4508 init_timer(&dsi->te_timer);
4509 dsi->te_timer.function = dsi_te_timeout;
4510 dsi->te_timer.data = 0;
4511#endif
4512 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4513 if (!dsi_mem) {
4514 DSSERR("can't get IORESOURCE_MEM DSI\n");
4515 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004516 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004517 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304518 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4519 if (!dsi->base) {
4520 DSSERR("can't ioremap DSI\n");
4521 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004522 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304523 }
4524 dsi->irq = platform_get_irq(dsi->pdev, 0);
4525 if (dsi->irq < 0) {
4526 DSSERR("platform_get_irq failed\n");
4527 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004528 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304529 }
archit tanejaaffe3602011-02-23 08:41:03 +00004530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4532 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004533 if (r < 0) {
4534 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004535 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004536 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004537
Archit Taneja5ee3c142011-03-02 12:35:53 +05304538 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304539 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4540 dsi->vc[i].mode = DSI_VC_MODE_L4;
4541 dsi->vc[i].dssdev = NULL;
4542 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304543 }
4544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304545 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004546
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004547 r = dsi_runtime_get(dsidev);
4548 if (r)
4549 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304551 rev = dsi_read_reg(dsidev, DSI_REVISION);
4552 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4554
Archit Taneja75d72472011-05-16 15:17:08 +05304555 dsi->num_data_lanes = dsi_get_num_data_lanes(dsidev);
4556
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004557 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004558
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004560
4561err_get_dsi:
4562 free_irq(dsi->irq, dsi->pdev);
4563err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304564 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004565err_ioremap:
4566 pm_runtime_disable(&dsidev->dev);
4567err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004569err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570 return r;
4571}
4572
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004573static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4576
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004577 WARN_ON(dsi->scp_clk_refcount > 0);
4578
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004579 pm_runtime_disable(&dsidev->dev);
4580
4581 dsi_put_clocks(dsidev);
4582
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304583 if (dsi->vdds_dsi_reg != NULL) {
4584 if (dsi->vdds_dsi_enabled) {
4585 regulator_disable(dsi->vdds_dsi_reg);
4586 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004587 }
4588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304589 regulator_put(dsi->vdds_dsi_reg);
4590 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004591 }
4592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304593 free_irq(dsi->irq, dsi->pdev);
4594 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004595
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304596 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004597
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004598 return 0;
4599}
4600
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004601static int dsi_runtime_suspend(struct device *dev)
4602{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004603 dispc_runtime_put();
4604 dss_runtime_put();
4605
4606 return 0;
4607}
4608
4609static int dsi_runtime_resume(struct device *dev)
4610{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004611 int r;
4612
4613 r = dss_runtime_get();
4614 if (r)
4615 goto err_get_dss;
4616
4617 r = dispc_runtime_get();
4618 if (r)
4619 goto err_get_dispc;
4620
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004621 return 0;
4622
4623err_get_dispc:
4624 dss_runtime_put();
4625err_get_dss:
4626 return r;
4627}
4628
4629static const struct dev_pm_ops dsi_pm_ops = {
4630 .runtime_suspend = dsi_runtime_suspend,
4631 .runtime_resume = dsi_runtime_resume,
4632};
4633
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004634static struct platform_driver omap_dsihw_driver = {
4635 .probe = omap_dsihw_probe,
4636 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004637 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004638 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004639 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004640 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004641 },
4642};
4643
4644int dsi_init_platform_driver(void)
4645{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004646 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004647}
4648
4649void dsi_uninit_platform_driver(void)
4650{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004651 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004652}