blob: b697da483b70266490021a7256a3e4448fcadbe0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090049#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090080 board_ahci_vt8251 = 1,
81 board_ahci_ign_iferr = 2,
82 board_ahci_sb600 = 3,
83 board_ahci_mv = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +090099 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900100 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900101 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900102 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900103 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900104 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 /* registers for each SATA port */
107 PORT_LST_ADDR = 0x00, /* command list DMA addr */
108 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
109 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
110 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
111 PORT_IRQ_STAT = 0x10, /* interrupt status */
112 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
113 PORT_CMD = 0x18, /* port command */
114 PORT_TFDATA = 0x20, /* taskfile data */
115 PORT_SIG = 0x24, /* device TF signature */
116 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
118 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
119 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
120 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900121 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* PORT_IRQ_{STAT,MASK} bits */
124 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
125 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
126 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
127 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
128 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
129 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
130 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
131 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
132
133 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
134 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
135 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
136 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
137 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
138 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
139 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
140 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
141 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
142
Tejun Heo78cd52d2006-05-15 20:58:29 +0900143 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
144 PORT_IRQ_IF_ERR |
145 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900146 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900147 PORT_IRQ_UNK_FIS |
148 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900149 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
150 PORT_IRQ_TF_ERR |
151 PORT_IRQ_HBUS_DATA_ERR,
152 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
153 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
154 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500157 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900158 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
160 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
161 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900162 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
164 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
165 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
166
Tejun Heo0be0aa92006-07-26 15:59:26 +0900167 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
169 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
170 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400171
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200172 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900173 AHCI_FLAG_NO_NCQ = (1 << 24),
174 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Conke Hu55a61602007-03-27 18:33:05 +0800175 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200176 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400177 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
178 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700179 AHCI_FLAG_NO_HOTPLUG = (1 << 31), /* ignore PxSERR.DIAG.N */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900180
181 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
182 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900183 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
Tejun Heo0c887582007-08-06 18:36:23 +0900184 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185};
186
187struct ahci_cmd_hdr {
188 u32 opts;
189 u32 status;
190 u32 tbl_addr;
191 u32 tbl_addr_hi;
192 u32 reserved[4];
193};
194
195struct ahci_sg {
196 u32 addr;
197 u32 addr_hi;
198 u32 reserved;
199 u32 flags_size;
200};
201
202struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900203 u32 cap; /* cap to use */
204 u32 port_map; /* port map to use */
205 u32 saved_cap; /* saved initial cap */
206 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
208
209struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900210 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 struct ahci_cmd_hdr *cmd_slot;
212 dma_addr_t cmd_slot_dma;
213 void *cmd_tbl;
214 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 void *rx_fis;
216 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900217 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900218 unsigned int ncq_saw_d2h:1;
219 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900220 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700221 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Tejun Heoda3dbb12007-07-16 14:29:40 +0900224static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
225static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900227static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229static int ahci_port_start(struct ata_port *ap);
230static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
232static void ahci_qc_prep(struct ata_queued_cmd *qc);
233static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900234static void ahci_freeze(struct ata_port *ap);
235static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900236static void ahci_pmp_attach(struct ata_port *ap);
237static void ahci_pmp_detach(struct ata_port *ap);
238static int ahci_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val);
239static int ahci_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900240static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900241static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900242static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400243static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400244static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
245static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
246 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900247#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900248static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900249static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
250static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900251#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Jeff Garzik193515d2005-11-07 00:59:37 -0500253static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .module = THIS_MODULE,
255 .name = DRV_NAME,
256 .ioctl = ata_scsi_ioctl,
257 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900258 .change_queue_depth = ata_scsi_change_queue_depth,
259 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .this_id = ATA_SHT_THIS_ID,
261 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
263 .emulated = ATA_SHT_EMULATED,
264 .use_clustering = AHCI_USE_CLUSTERING,
265 .proc_name = DRV_NAME,
266 .dma_boundary = AHCI_DMA_BOUNDARY,
267 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900268 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270};
271
Jeff Garzik057ace52005-10-22 14:27:05 -0400272static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 .check_status = ahci_check_status,
274 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .dev_select = ata_noop_dev_select,
276
277 .tf_read = ahci_tf_read,
278
Tejun Heo7d50b602007-09-23 13:19:54 +0900279 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 .qc_prep = ahci_qc_prep,
281 .qc_issue = ahci_qc_issue,
282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 .irq_clear = ahci_irq_clear,
284
285 .scr_read = ahci_scr_read,
286 .scr_write = ahci_scr_write,
287
Tejun Heo78cd52d2006-05-15 20:58:29 +0900288 .freeze = ahci_freeze,
289 .thaw = ahci_thaw,
290
291 .error_handler = ahci_error_handler,
292 .post_internal_cmd = ahci_post_internal_cmd,
293
Tejun Heo7d50b602007-09-23 13:19:54 +0900294 .pmp_attach = ahci_pmp_attach,
295 .pmp_detach = ahci_pmp_detach,
296 .pmp_read = ahci_pmp_read,
297 .pmp_write = ahci_pmp_write,
298
Tejun Heo438ac6d2007-03-02 17:31:26 +0900299#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900300 .port_suspend = ahci_port_suspend,
301 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900302#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .port_start = ahci_port_start,
305 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306};
307
Tejun Heoad616ff2006-11-01 18:00:24 +0900308static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900309 .check_status = ahci_check_status,
310 .check_altstatus = ahci_check_status,
311 .dev_select = ata_noop_dev_select,
312
313 .tf_read = ahci_tf_read,
314
Tejun Heo7d50b602007-09-23 13:19:54 +0900315 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Tejun Heoad616ff2006-11-01 18:00:24 +0900316 .qc_prep = ahci_qc_prep,
317 .qc_issue = ahci_qc_issue,
318
Tejun Heoad616ff2006-11-01 18:00:24 +0900319 .irq_clear = ahci_irq_clear,
320
321 .scr_read = ahci_scr_read,
322 .scr_write = ahci_scr_write,
323
324 .freeze = ahci_freeze,
325 .thaw = ahci_thaw,
326
327 .error_handler = ahci_vt8251_error_handler,
328 .post_internal_cmd = ahci_post_internal_cmd,
329
Tejun Heo7d50b602007-09-23 13:19:54 +0900330 .pmp_attach = ahci_pmp_attach,
331 .pmp_detach = ahci_pmp_detach,
332 .pmp_read = ahci_pmp_read,
333 .pmp_write = ahci_pmp_write,
334
Tejun Heo438ac6d2007-03-02 17:31:26 +0900335#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900336 .port_suspend = ahci_port_suspend,
337 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900338#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900339
340 .port_start = ahci_port_start,
341 .port_stop = ahci_port_stop,
342};
343
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100344static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /* board_ahci */
346 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900347 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900348 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400349 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400350 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 .port_ops = &ahci_ops,
352 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200353 /* board_ahci_vt8251 */
354 {
Tejun Heo0c887582007-08-06 18:36:23 +0900355 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
356 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200357 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400358 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900359 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200360 },
Tejun Heo41669552006-11-29 11:33:14 +0900361 /* board_ahci_ign_iferr */
362 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900363 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo0c887582007-08-06 18:36:23 +0900364 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900365 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400366 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900367 .port_ops = &ahci_ops,
368 },
Conke Hu55a61602007-03-27 18:33:05 +0800369 /* board_ahci_sb600 */
370 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900371 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200372 AHCI_FLAG_IGN_SERR_INTERNAL |
373 AHCI_FLAG_32BIT_ONLY,
Tejun Heo0c887582007-08-06 18:36:23 +0900374 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800375 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400376 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800377 .port_ops = &ahci_ops,
378 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379 /* board_ahci_mv */
380 {
381 .sht = &ahci_sht,
382 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
383 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo7a234af2007-09-03 12:44:57 +0900384 AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
385 AHCI_FLAG_MV_PATA,
Tejun Heo0c887582007-08-06 18:36:23 +0900386 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400387 .pio_mask = 0x1f, /* pio0-4 */
388 .udma_mask = ATA_UDMA6,
389 .port_ops = &ahci_ops,
390 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391};
392
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500393static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400394 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400395 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
396 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
397 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
398 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
399 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900400 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400401 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
402 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
403 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
404 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900405 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
406 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
407 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
408 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
409 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
410 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
411 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
412 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
413 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
414 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
415 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
416 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
417 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
418 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
419 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
420 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
421 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400422 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
423 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400424
Tejun Heoe34bb372007-02-26 20:24:03 +0900425 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
426 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
427 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428
429 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800430 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400431 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
432 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
433 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
434 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
435 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
436 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400437
438 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400439 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900440 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400441
442 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400443 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
444 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
445 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
446 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500447 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
448 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
449 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
450 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
451 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
453 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
454 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500455 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
456 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
457 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
458 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
459 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
460 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
461 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
462 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800463 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
467 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
468 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
469 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
470 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
471 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
472 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
473 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
474 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
479 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
480 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
481 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
482 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
483 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
484 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
485 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
486 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400487
Jeff Garzik95916ed2006-07-29 04:10:14 -0400488 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400489 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
490 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
491 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400492
Jeff Garzikcd70c262007-07-08 02:29:42 -0400493 /* Marvell */
494 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
495
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500496 /* Generic, PCI class code for AHCI */
497 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500498 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 { } /* terminate list */
501};
502
503
504static struct pci_driver ahci_pci_driver = {
505 .name = DRV_NAME,
506 .id_table = ahci_pci_tbl,
507 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900508 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900509#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900510 .suspend = ahci_pci_device_suspend,
511 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900512#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513};
514
515
Tejun Heo98fa4b62006-11-02 12:17:23 +0900516static inline int ahci_nr_ports(u32 cap)
517{
518 return (cap & 0x1f) + 1;
519}
520
Jeff Garzikdab632e2007-05-28 08:33:01 -0400521static inline void __iomem *__ahci_port_base(struct ata_host *host,
522 unsigned int port_no)
523{
524 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
525
526 return mmio + 0x100 + (port_no * 0x80);
527}
528
Tejun Heo4447d352007-04-17 23:44:08 +0900529static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400531 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532}
533
Tejun Heod447df12007-03-18 22:15:33 +0900534/**
535 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900536 * @pdev: target PCI device
537 * @pi: associated ATA port info
538 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900539 *
540 * Some registers containing configuration info might be setup by
541 * BIOS and might be cleared on reset. This function saves the
542 * initial values of those registers into @hpriv such that they
543 * can be restored after controller reset.
544 *
545 * If inconsistent, config values are fixed up by this function.
546 *
547 * LOCKING:
548 * None.
549 */
Tejun Heo4447d352007-04-17 23:44:08 +0900550static void ahci_save_initial_config(struct pci_dev *pdev,
551 const struct ata_port_info *pi,
552 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900553{
Tejun Heo4447d352007-04-17 23:44:08 +0900554 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900555 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900556 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900557
558 /* Values prefixed with saved_ are written back to host after
559 * reset. Values without are used for driver operation.
560 */
561 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
562 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
563
Tejun Heo274c1fd2007-07-16 14:29:40 +0900564 /* some chips have errata preventing 64bit use */
Tejun Heoc7a42152007-05-18 16:23:19 +0200565 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
566 dev_printk(KERN_INFO, &pdev->dev,
567 "controller can't do 64bit DMA, forcing 32bit\n");
568 cap &= ~HOST_CAP_64;
569 }
570
Tejun Heo274c1fd2007-07-16 14:29:40 +0900571 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
572 dev_printk(KERN_INFO, &pdev->dev,
573 "controller can't do NCQ, turning off CAP_NCQ\n");
574 cap &= ~HOST_CAP_NCQ;
575 }
576
Jeff Garzikcd70c262007-07-08 02:29:42 -0400577 /*
578 * Temporary Marvell 6145 hack: PATA port presence
579 * is asserted through the standard AHCI port
580 * presence register, as bit 4 (counting from 0)
581 */
582 if (pi->flags & AHCI_FLAG_MV_PATA) {
583 dev_printk(KERN_ERR, &pdev->dev,
584 "MV_AHCI HACK: port_map %x -> %x\n",
585 hpriv->port_map,
586 hpriv->port_map & 0xf);
587
588 port_map &= 0xf;
589 }
590
Tejun Heo17199b12007-03-18 22:26:53 +0900591 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900592 if (port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900593 u32 tmp_port_map = port_map;
594 int n_ports = ahci_nr_ports(cap);
595
596 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
597 if (tmp_port_map & (1 << i)) {
598 n_ports--;
599 tmp_port_map &= ~(1 << i);
600 }
601 }
602
Tejun Heo7a234af2007-09-03 12:44:57 +0900603 /* If n_ports and port_map are inconsistent, whine and
604 * clear port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900605 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900606 if (n_ports || tmp_port_map) {
Tejun Heo4447d352007-04-17 23:44:08 +0900607 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900608 "nr_ports (%u) and implemented port map "
Tejun Heo7a234af2007-09-03 12:44:57 +0900609 "(0x%x) don't match, using nr_ports\n",
Tejun Heo17199b12007-03-18 22:26:53 +0900610 ahci_nr_ports(cap), port_map);
Tejun Heo7a234af2007-09-03 12:44:57 +0900611 port_map = 0;
612 }
613 }
614
615 /* fabricate port_map from cap.nr_ports */
616 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900617 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900618 dev_printk(KERN_WARNING, &pdev->dev,
619 "forcing PORTS_IMPL to 0x%x\n", port_map);
620
621 /* write the fixed up value to the PI register */
622 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900623 }
624
Tejun Heod447df12007-03-18 22:15:33 +0900625 /* record values to use during operation */
626 hpriv->cap = cap;
627 hpriv->port_map = port_map;
628}
629
630/**
631 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900632 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900633 *
634 * Restore initial config stored by ahci_save_initial_config().
635 *
636 * LOCKING:
637 * None.
638 */
Tejun Heo4447d352007-04-17 23:44:08 +0900639static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900640{
Tejun Heo4447d352007-04-17 23:44:08 +0900641 struct ahci_host_priv *hpriv = host->private_data;
642 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
643
Tejun Heod447df12007-03-18 22:15:33 +0900644 writel(hpriv->saved_cap, mmio + HOST_CAP);
645 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
646 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
647}
648
Tejun Heo203ef6c2007-07-16 14:29:40 +0900649static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900651 static const int offset[] = {
652 [SCR_STATUS] = PORT_SCR_STAT,
653 [SCR_CONTROL] = PORT_SCR_CTL,
654 [SCR_ERROR] = PORT_SCR_ERR,
655 [SCR_ACTIVE] = PORT_SCR_ACT,
656 [SCR_NOTIFICATION] = PORT_SCR_NTF,
657 };
658 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Tejun Heo203ef6c2007-07-16 14:29:40 +0900660 if (sc_reg < ARRAY_SIZE(offset) &&
661 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
662 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900663 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664}
665
Tejun Heo203ef6c2007-07-16 14:29:40 +0900666static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900668 void __iomem *port_mmio = ahci_port_base(ap);
669 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Tejun Heo203ef6c2007-07-16 14:29:40 +0900671 if (offset) {
672 *val = readl(port_mmio + offset);
673 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900675 return -EINVAL;
676}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Tejun Heo203ef6c2007-07-16 14:29:40 +0900678static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
679{
680 void __iomem *port_mmio = ahci_port_base(ap);
681 int offset = ahci_scr_offset(ap, sc_reg);
682
683 if (offset) {
684 writel(val, port_mmio + offset);
685 return 0;
686 }
687 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688}
689
Tejun Heo4447d352007-04-17 23:44:08 +0900690static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900691{
Tejun Heo4447d352007-04-17 23:44:08 +0900692 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900693 u32 tmp;
694
Tejun Heod8fcd112006-07-26 15:59:25 +0900695 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900696 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900697 tmp |= PORT_CMD_START;
698 writel(tmp, port_mmio + PORT_CMD);
699 readl(port_mmio + PORT_CMD); /* flush */
700}
701
Tejun Heo4447d352007-04-17 23:44:08 +0900702static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900703{
Tejun Heo4447d352007-04-17 23:44:08 +0900704 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900705 u32 tmp;
706
707 tmp = readl(port_mmio + PORT_CMD);
708
Tejun Heod8fcd112006-07-26 15:59:25 +0900709 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900710 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
711 return 0;
712
Tejun Heod8fcd112006-07-26 15:59:25 +0900713 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900714 tmp &= ~PORT_CMD_START;
715 writel(tmp, port_mmio + PORT_CMD);
716
Tejun Heod8fcd112006-07-26 15:59:25 +0900717 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900718 tmp = ata_wait_register(port_mmio + PORT_CMD,
719 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900720 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900721 return -EIO;
722
723 return 0;
724}
725
Tejun Heo4447d352007-04-17 23:44:08 +0900726static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900727{
Tejun Heo4447d352007-04-17 23:44:08 +0900728 void __iomem *port_mmio = ahci_port_base(ap);
729 struct ahci_host_priv *hpriv = ap->host->private_data;
730 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900731 u32 tmp;
732
733 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900734 if (hpriv->cap & HOST_CAP_64)
735 writel((pp->cmd_slot_dma >> 16) >> 16,
736 port_mmio + PORT_LST_ADDR_HI);
737 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900738
Tejun Heo4447d352007-04-17 23:44:08 +0900739 if (hpriv->cap & HOST_CAP_64)
740 writel((pp->rx_fis_dma >> 16) >> 16,
741 port_mmio + PORT_FIS_ADDR_HI);
742 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900743
744 /* enable FIS reception */
745 tmp = readl(port_mmio + PORT_CMD);
746 tmp |= PORT_CMD_FIS_RX;
747 writel(tmp, port_mmio + PORT_CMD);
748
749 /* flush */
750 readl(port_mmio + PORT_CMD);
751}
752
Tejun Heo4447d352007-04-17 23:44:08 +0900753static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900754{
Tejun Heo4447d352007-04-17 23:44:08 +0900755 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900756 u32 tmp;
757
758 /* disable FIS reception */
759 tmp = readl(port_mmio + PORT_CMD);
760 tmp &= ~PORT_CMD_FIS_RX;
761 writel(tmp, port_mmio + PORT_CMD);
762
763 /* wait for completion, spec says 500ms, give it 1000 */
764 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
765 PORT_CMD_FIS_ON, 10, 1000);
766 if (tmp & PORT_CMD_FIS_ON)
767 return -EBUSY;
768
769 return 0;
770}
771
Tejun Heo4447d352007-04-17 23:44:08 +0900772static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900773{
Tejun Heo4447d352007-04-17 23:44:08 +0900774 struct ahci_host_priv *hpriv = ap->host->private_data;
775 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900776 u32 cmd;
777
778 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
779
780 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900781 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900782 cmd |= PORT_CMD_SPIN_UP;
783 writel(cmd, port_mmio + PORT_CMD);
784 }
785
786 /* wake up link */
787 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
788}
789
Tejun Heo438ac6d2007-03-02 17:31:26 +0900790#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900791static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900792{
Tejun Heo4447d352007-04-17 23:44:08 +0900793 struct ahci_host_priv *hpriv = ap->host->private_data;
794 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900795 u32 cmd, scontrol;
796
Tejun Heo4447d352007-04-17 23:44:08 +0900797 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900798 return;
799
800 /* put device into listen mode, first set PxSCTL.DET to 0 */
801 scontrol = readl(port_mmio + PORT_SCR_CTL);
802 scontrol &= ~0xf;
803 writel(scontrol, port_mmio + PORT_SCR_CTL);
804
805 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900806 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900807 cmd &= ~PORT_CMD_SPIN_UP;
808 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900809}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900810#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900811
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400812static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900813{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900814 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900815 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900816
817 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900818 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900819}
820
Tejun Heo4447d352007-04-17 23:44:08 +0900821static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900822{
823 int rc;
824
825 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900826 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900827 if (rc) {
828 *emsg = "failed to stop engine";
829 return rc;
830 }
831
832 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900833 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900834 if (rc) {
835 *emsg = "failed stop FIS RX";
836 return rc;
837 }
838
Tejun Heo0be0aa92006-07-26 15:59:26 +0900839 return 0;
840}
841
Tejun Heo4447d352007-04-17 23:44:08 +0900842static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900843{
Tejun Heo4447d352007-04-17 23:44:08 +0900844 struct pci_dev *pdev = to_pci_dev(host->dev);
845 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900846 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900847
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400848 /* we must be in AHCI mode, before using anything
849 * AHCI-specific, such as HOST_RESET.
850 */
Tejun Heod91542c2006-07-26 15:59:26 +0900851 tmp = readl(mmio + HOST_CTL);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400852 if (!(tmp & HOST_AHCI_EN))
853 writel(tmp | HOST_AHCI_EN, mmio + HOST_CTL);
854
855 /* global controller reset */
Tejun Heod91542c2006-07-26 15:59:26 +0900856 if ((tmp & HOST_RESET) == 0) {
857 writel(tmp | HOST_RESET, mmio + HOST_CTL);
858 readl(mmio + HOST_CTL); /* flush */
859 }
860
861 /* reset must complete within 1 second, or
862 * the hardware should be considered fried.
863 */
864 ssleep(1);
865
866 tmp = readl(mmio + HOST_CTL);
867 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900868 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900869 "controller reset failed (0x%x)\n", tmp);
870 return -EIO;
871 }
872
Tejun Heo98fa4b62006-11-02 12:17:23 +0900873 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900874 writel(HOST_AHCI_EN, mmio + HOST_CTL);
875 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900876
Tejun Heod447df12007-03-18 22:15:33 +0900877 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900878 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900879
880 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
881 u16 tmp16;
882
883 /* configure PCS */
884 pci_read_config_word(pdev, 0x92, &tmp16);
885 tmp16 |= 0xf;
886 pci_write_config_word(pdev, 0x92, tmp16);
887 }
888
889 return 0;
890}
891
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400892static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
893 int port_no, void __iomem *mmio,
894 void __iomem *port_mmio)
895{
896 const char *emsg = NULL;
897 int rc;
898 u32 tmp;
899
900 /* make sure port is not active */
901 rc = ahci_deinit_port(ap, &emsg);
902 if (rc)
903 dev_printk(KERN_WARNING, &pdev->dev,
904 "%s (%d)\n", emsg, rc);
905
906 /* clear SError */
907 tmp = readl(port_mmio + PORT_SCR_ERR);
908 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
909 writel(tmp, port_mmio + PORT_SCR_ERR);
910
911 /* clear port IRQ */
912 tmp = readl(port_mmio + PORT_IRQ_STAT);
913 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
914 if (tmp)
915 writel(tmp, port_mmio + PORT_IRQ_STAT);
916
917 writel(1 << port_no, mmio + HOST_IRQ_STAT);
918}
919
Tejun Heo4447d352007-04-17 23:44:08 +0900920static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900921{
Tejun Heo4447d352007-04-17 23:44:08 +0900922 struct pci_dev *pdev = to_pci_dev(host->dev);
923 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400924 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400925 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900926 u32 tmp;
927
Jeff Garzikcd70c262007-07-08 02:29:42 -0400928 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
929 port_mmio = __ahci_port_base(host, 4);
930
931 writel(0, port_mmio + PORT_IRQ_MASK);
932
933 /* clear port IRQ */
934 tmp = readl(port_mmio + PORT_IRQ_STAT);
935 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
936 if (tmp)
937 writel(tmp, port_mmio + PORT_IRQ_STAT);
938 }
939
Tejun Heo4447d352007-04-17 23:44:08 +0900940 for (i = 0; i < host->n_ports; i++) {
941 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900942
Jeff Garzikcd70c262007-07-08 02:29:42 -0400943 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900944 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900945 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900946
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400947 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900948 }
949
950 tmp = readl(mmio + HOST_CTL);
951 VPRINTK("HOST_CTL 0x%x\n", tmp);
952 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
953 tmp = readl(mmio + HOST_CTL);
954 VPRINTK("HOST_CTL 0x%x\n", tmp);
955}
956
Tejun Heo422b7592005-12-19 22:37:17 +0900957static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958{
Tejun Heo4447d352007-04-17 23:44:08 +0900959 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900961 u32 tmp;
962
963 tmp = readl(port_mmio + PORT_SIG);
964 tf.lbah = (tmp >> 24) & 0xff;
965 tf.lbam = (tmp >> 16) & 0xff;
966 tf.lbal = (tmp >> 8) & 0xff;
967 tf.nsect = (tmp) & 0xff;
968
969 return ata_dev_classify(&tf);
970}
971
Tejun Heo12fad3f2006-05-15 21:03:55 +0900972static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
973 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900974{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900975 dma_addr_t cmd_tbl_dma;
976
977 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
978
979 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
980 pp->cmd_slot[tag].status = 0;
981 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
982 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900983}
984
Tejun Heod2e75df2007-07-16 14:29:39 +0900985static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200986{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900987 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400988 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200989 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +0900990 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200991
Tejun Heod2e75df2007-07-16 14:29:39 +0900992 /* do we need to kick the port? */
993 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
994 if (!busy && !force_restart)
995 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200996
Tejun Heod2e75df2007-07-16 14:29:39 +0900997 /* stop engine */
998 rc = ahci_stop_engine(ap);
999 if (rc)
1000 goto out_restart;
1001
1002 /* need to do CLO? */
1003 if (!busy) {
1004 rc = 0;
1005 goto out_restart;
1006 }
1007
1008 if (!(hpriv->cap & HOST_CAP_CLO)) {
1009 rc = -EOPNOTSUPP;
1010 goto out_restart;
1011 }
1012
1013 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001014 tmp = readl(port_mmio + PORT_CMD);
1015 tmp |= PORT_CMD_CLO;
1016 writel(tmp, port_mmio + PORT_CMD);
1017
Tejun Heod2e75df2007-07-16 14:29:39 +09001018 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001019 tmp = ata_wait_register(port_mmio + PORT_CMD,
1020 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1021 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001022 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001023
Tejun Heod2e75df2007-07-16 14:29:39 +09001024 /* restart engine */
1025 out_restart:
1026 ahci_start_engine(ap);
1027 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001028}
1029
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001030static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1031 struct ata_taskfile *tf, int is_cmd, u16 flags,
1032 unsigned long timeout_msec)
1033{
1034 const u32 cmd_fis_len = 5; /* five dwords */
1035 struct ahci_port_priv *pp = ap->private_data;
1036 void __iomem *port_mmio = ahci_port_base(ap);
1037 u8 *fis = pp->cmd_tbl;
1038 u32 tmp;
1039
1040 /* prep the command */
1041 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1042 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1043
1044 /* issue & wait */
1045 writel(1, port_mmio + PORT_CMD_ISSUE);
1046
1047 if (timeout_msec) {
1048 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1049 1, timeout_msec);
1050 if (tmp & 0x1) {
1051 ahci_kick_engine(ap, 1);
1052 return -EBUSY;
1053 }
1054 } else
1055 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1056
1057 return 0;
1058}
1059
Tejun Heocc0680a2007-08-06 18:36:23 +09001060static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001061 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001062{
Tejun Heocc0680a2007-08-06 18:36:23 +09001063 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001064 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001065 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001066 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001067 int rc;
1068
1069 DPRINTK("ENTER\n");
1070
Tejun Heocc0680a2007-08-06 18:36:23 +09001071 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001072 DPRINTK("PHY reports no device\n");
1073 *class = ATA_DEV_NONE;
1074 return 0;
1075 }
1076
Tejun Heo4658f792006-03-22 21:07:03 +09001077 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001078 rc = ahci_kick_engine(ap, 1);
1079 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001080 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001081 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001082
Tejun Heocc0680a2007-08-06 18:36:23 +09001083 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001084
1085 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001086 msecs = 0;
1087 now = jiffies;
1088 if (time_after(now, deadline))
1089 msecs = jiffies_to_msecs(deadline - now);
1090
Tejun Heo4658f792006-03-22 21:07:03 +09001091 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001092 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001093 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001094 rc = -EIO;
1095 reason = "1st FIS failed";
1096 goto fail;
1097 }
1098
1099 /* spec says at least 5us, but be generous and sleep for 1ms */
1100 msleep(1);
1101
1102 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001103 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001104 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001105
1106 /* spec mandates ">= 2ms" before checking status.
1107 * We wait 150ms, because that was the magic delay used for
1108 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1109 * between when the ATA command register is written, and then
1110 * status is checked. Because waiting for "a while" before
1111 * checking status is fine, post SRST, we perform this magic
1112 * delay here as well.
1113 */
1114 msleep(150);
1115
Tejun Heo9b893912007-02-02 16:50:52 +09001116 rc = ata_wait_ready(ap, deadline);
1117 /* link occupied, -ENODEV too is an error */
1118 if (rc) {
1119 reason = "device not ready";
1120 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001121 }
Tejun Heo9b893912007-02-02 16:50:52 +09001122 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001123
1124 DPRINTK("EXIT, class=%u\n", *class);
1125 return 0;
1126
Tejun Heo4658f792006-03-22 21:07:03 +09001127 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001128 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001129 return rc;
1130}
1131
Tejun Heocc0680a2007-08-06 18:36:23 +09001132static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001133 unsigned long deadline)
1134{
Tejun Heo7d50b602007-09-23 13:19:54 +09001135 int pmp = 0;
1136
1137 if (link->ap->flags & ATA_FLAG_PMP)
1138 pmp = SATA_PMP_CTRL_PORT;
1139
1140 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001141}
1142
Tejun Heocc0680a2007-08-06 18:36:23 +09001143static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001144 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001145{
Tejun Heocc0680a2007-08-06 18:36:23 +09001146 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001147 struct ahci_port_priv *pp = ap->private_data;
1148 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1149 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001150 int rc;
1151
1152 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Tejun Heo4447d352007-04-17 23:44:08 +09001154 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001155
1156 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001157 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001158 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001159 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001160
Tejun Heocc0680a2007-08-06 18:36:23 +09001161 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001162
Tejun Heo4447d352007-04-17 23:44:08 +09001163 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Tejun Heocc0680a2007-08-06 18:36:23 +09001165 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001166 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001167 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001168 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Tejun Heo4bd00f62006-02-11 16:26:02 +09001170 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1171 return rc;
1172}
1173
Tejun Heocc0680a2007-08-06 18:36:23 +09001174static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001175 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001176{
Tejun Heocc0680a2007-08-06 18:36:23 +09001177 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001178 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001179 int rc;
1180
1181 DPRINTK("ENTER\n");
1182
Tejun Heo4447d352007-04-17 23:44:08 +09001183 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001184
Tejun Heocc0680a2007-08-06 18:36:23 +09001185 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001186 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001187
1188 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001189 ahci_scr_read(ap, SCR_ERROR, &serror);
1190 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001191
Tejun Heo4447d352007-04-17 23:44:08 +09001192 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001193
1194 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1195
1196 /* vt8251 doesn't clear BSY on signature FIS reception,
1197 * request follow-up softreset.
1198 */
1199 return rc ?: -EAGAIN;
1200}
1201
Tejun Heocc0680a2007-08-06 18:36:23 +09001202static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001203{
Tejun Heocc0680a2007-08-06 18:36:23 +09001204 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001205 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001206 u32 new_tmp, tmp;
1207
Tejun Heocc0680a2007-08-06 18:36:23 +09001208 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001209
1210 /* Make sure port's ATAPI bit is set appropriately */
1211 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001212 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001213 new_tmp |= PORT_CMD_ATAPI;
1214 else
1215 new_tmp &= ~PORT_CMD_ATAPI;
1216 if (new_tmp != tmp) {
1217 writel(new_tmp, port_mmio + PORT_CMD);
1218 readl(port_mmio + PORT_CMD); /* flush */
1219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
Tejun Heo7d50b602007-09-23 13:19:54 +09001222static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1223 unsigned long deadline)
1224{
1225 return ahci_do_softreset(link, class, link->pmp, deadline);
1226}
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228static u8 ahci_check_status(struct ata_port *ap)
1229{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001230 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 return readl(mmio + PORT_TFDATA) & 0xFF;
1233}
1234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1236{
1237 struct ahci_port_priv *pp = ap->private_data;
1238 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1239
1240 ata_tf_from_fis(d2h_fis, tf);
1241}
1242
Tejun Heo12fad3f2006-05-15 21:03:55 +09001243static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001245 struct scatterlist *sg;
1246 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001247 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
1249 VPRINTK("ENTER\n");
1250
1251 /*
1252 * Next, the S/G list.
1253 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001254 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001255 ata_for_each_sg(sg, qc) {
1256 dma_addr_t addr = sg_dma_address(sg);
1257 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001259 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1260 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1261 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001262
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001263 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001264 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001266
1267 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268}
1269
1270static void ahci_qc_prep(struct ata_queued_cmd *qc)
1271{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001272 struct ata_port *ap = qc->ap;
1273 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001274 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001275 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 u32 opts;
1277 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001278 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
1280 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 * Fill in command table information. First, the header,
1282 * a SATA Register - Host to Device command FIS.
1283 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001284 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1285
Tejun Heo7d50b602007-09-23 13:19:54 +09001286 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001287 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001288 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1289 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Tejun Heocc9278e2006-02-10 17:25:47 +09001292 n_elem = 0;
1293 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001294 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Tejun Heocc9278e2006-02-10 17:25:47 +09001296 /*
1297 * Fill in command slot information.
1298 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001299 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001300 if (qc->tf.flags & ATA_TFLAG_WRITE)
1301 opts |= AHCI_CMD_WRITE;
1302 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001303 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001304
Tejun Heo12fad3f2006-05-15 21:03:55 +09001305 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306}
1307
Tejun Heo78cd52d2006-05-15 20:58:29 +09001308static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001310 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001311 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1312 struct ata_link *link = NULL;
1313 struct ata_queued_cmd *active_qc;
1314 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001315 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Tejun Heo7d50b602007-09-23 13:19:54 +09001317 /* determine active link */
1318 ata_port_for_each_link(link, ap)
1319 if (ata_link_active(link))
1320 break;
1321 if (!link)
1322 link = &ap->link;
1323
1324 active_qc = ata_qc_from_tag(ap, link->active_tag);
1325 active_ehi = &link->eh_info;
1326
1327 /* record irq stat */
1328 ata_ehi_clear_desc(host_ehi);
1329 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001330
Tejun Heo78cd52d2006-05-15 20:58:29 +09001331 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001332 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001333 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001334 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
Tejun Heo41669552006-11-29 11:33:14 +09001336 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1337 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1338 irq_stat &= ~PORT_IRQ_IF_ERR;
1339
Conke Hu55a61602007-03-27 18:33:05 +08001340 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001341 /* If qc is active, charge it; otherwise, the active
1342 * link. There's no active qc on NCQ errors. It will
1343 * be determined by EH by reading log page 10h.
1344 */
1345 if (active_qc)
1346 active_qc->err_mask |= AC_ERR_DEV;
1347 else
1348 active_ehi->err_mask |= AC_ERR_DEV;
1349
Conke Hu55a61602007-03-27 18:33:05 +08001350 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001351 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Tejun Heo78cd52d2006-05-15 20:58:29 +09001354 if (irq_stat & PORT_IRQ_UNK_FIS) {
1355 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
Tejun Heo7d50b602007-09-23 13:19:54 +09001357 active_ehi->err_mask |= AC_ERR_HSM;
1358 active_ehi->action |= ATA_EH_SOFTRESET;
1359 ata_ehi_push_desc(active_ehi,
1360 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001361 unk[0], unk[1], unk[2], unk[3]);
1362 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001363
Tejun Heo7d50b602007-09-23 13:19:54 +09001364 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1365 active_ehi->err_mask |= AC_ERR_HSM;
1366 active_ehi->action |= ATA_EH_SOFTRESET;
1367 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1368 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001369
Tejun Heo7d50b602007-09-23 13:19:54 +09001370 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1371 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1372 host_ehi->action |= ATA_EH_SOFTRESET;
1373 ata_ehi_push_desc(host_ehi, "host bus error");
1374 }
1375
1376 if (irq_stat & PORT_IRQ_IF_ERR) {
1377 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1378 host_ehi->action |= ATA_EH_SOFTRESET;
1379 ata_ehi_push_desc(host_ehi, "interface fatal error");
1380 }
1381
1382 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1383 ata_ehi_hotplugged(host_ehi);
1384 ata_ehi_push_desc(host_ehi, "%s",
1385 irq_stat & PORT_IRQ_CONNECT ?
1386 "connection status changed" : "PHY RDY changed");
1387 }
1388
1389 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Tejun Heo78cd52d2006-05-15 20:58:29 +09001391 if (irq_stat & PORT_IRQ_FREEZE)
1392 ata_port_freeze(ap);
1393 else
1394 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395}
1396
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001397static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398{
Tejun Heo4447d352007-04-17 23:44:08 +09001399 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001400 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001401 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001402 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001403 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 status = readl(port_mmio + PORT_IRQ_STAT);
1406 writel(status, port_mmio + PORT_IRQ_STAT);
1407
Tejun Heo78cd52d2006-05-15 20:58:29 +09001408 if (unlikely(status & PORT_IRQ_ERROR)) {
1409 ahci_error_intr(ap, status);
1410 return;
1411 }
1412
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001413 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo7d77b242007-09-23 13:14:13 +09001414 /* If the 'N' bit in word 0 of the FIS is set, we just
1415 * received asynchronous notification. Tell libata
1416 * about it. Note that as the SDB FIS itself is
1417 * accessible, SNotification can be emulated by the
1418 * driver but don't bother for the time being.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001419 */
1420 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1421 u32 f0 = le32_to_cpu(f[0]);
1422
Tejun Heo7d77b242007-09-23 13:14:13 +09001423 if (f0 & (1 << 15))
1424 sata_async_notification(ap);
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001425 }
1426
Tejun Heo7d50b602007-09-23 13:19:54 +09001427 /* pp->active_link is valid iff any command is in flight */
1428 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001429 qc_active = readl(port_mmio + PORT_SCR_ACT);
1430 else
1431 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1432
1433 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1434 if (rc > 0)
1435 return;
1436 if (rc < 0) {
1437 ehi->err_mask |= AC_ERR_HSM;
1438 ehi->action |= ATA_EH_SOFTRESET;
1439 ata_port_freeze(ap);
1440 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 }
1442
Tejun Heo2a3917a2006-05-15 20:58:30 +09001443 /* hmmm... a spurious interupt */
1444
Tejun Heo0291f952007-01-25 19:16:28 +09001445 /* if !NCQ, ignore. No modern ATA device has broken HSM
1446 * implementation for non-NCQ commands.
1447 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001448 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001449 return;
1450
Tejun Heo0291f952007-01-25 19:16:28 +09001451 if (status & PORT_IRQ_D2H_REG_FIS) {
1452 if (!pp->ncq_saw_d2h)
1453 ata_port_printk(ap, KERN_INFO,
1454 "D2H reg with I during NCQ, "
1455 "this message won't be printed again\n");
1456 pp->ncq_saw_d2h = 1;
1457 known_irq = 1;
1458 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001459
Tejun Heo0291f952007-01-25 19:16:28 +09001460 if (status & PORT_IRQ_DMAS_FIS) {
1461 if (!pp->ncq_saw_dmas)
1462 ata_port_printk(ap, KERN_INFO,
1463 "DMAS FIS during NCQ, "
1464 "this message won't be printed again\n");
1465 pp->ncq_saw_dmas = 1;
1466 known_irq = 1;
1467 }
1468
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001469 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001470 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001471
Tejun Heoafb2d552007-02-27 13:24:19 +09001472 if (le32_to_cpu(f[1])) {
1473 /* SDB FIS containing spurious completions
1474 * might be dangerous, whine and fail commands
1475 * with HSM violation. EH will turn off NCQ
1476 * after several such failures.
1477 */
1478 ata_ehi_push_desc(ehi,
1479 "spurious completions during NCQ "
1480 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1481 readl(port_mmio + PORT_CMD_ISSUE),
1482 readl(port_mmio + PORT_SCR_ACT),
1483 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1484 ehi->err_mask |= AC_ERR_HSM;
1485 ehi->action |= ATA_EH_SOFTRESET;
1486 ata_port_freeze(ap);
1487 } else {
1488 if (!pp->ncq_saw_sdb)
1489 ata_port_printk(ap, KERN_INFO,
1490 "spurious SDB FIS %08x:%08x during NCQ, "
1491 "this message won't be printed again\n",
1492 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1493 pp->ncq_saw_sdb = 1;
1494 }
Tejun Heo0291f952007-01-25 19:16:28 +09001495 known_irq = 1;
1496 }
1497
1498 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001499 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001500 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001501 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}
1503
1504static void ahci_irq_clear(struct ata_port *ap)
1505{
1506 /* TODO */
1507}
1508
David Howells7d12e782006-10-05 14:55:46 +01001509static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510{
Jeff Garzikcca39742006-08-24 03:19:22 -04001511 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 struct ahci_host_priv *hpriv;
1513 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001514 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 u32 irq_stat, irq_ack = 0;
1516
1517 VPRINTK("ENTER\n");
1518
Jeff Garzikcca39742006-08-24 03:19:22 -04001519 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001520 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 /* sigh. 0xffffffff is a valid return from h/w */
1523 irq_stat = readl(mmio + HOST_IRQ_STAT);
1524 irq_stat &= hpriv->port_map;
1525 if (!irq_stat)
1526 return IRQ_NONE;
1527
Jeff Garzikcca39742006-08-24 03:19:22 -04001528 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Jeff Garzikcca39742006-08-24 03:19:22 -04001530 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Jeff Garzik67846b32005-10-05 02:58:32 -04001533 if (!(irq_stat & (1 << i)))
1534 continue;
1535
Jeff Garzikcca39742006-08-24 03:19:22 -04001536 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001537 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001538 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001539 VPRINTK("port %u\n", i);
1540 } else {
1541 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001542 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001543 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001544 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001546
1547 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 }
1549
1550 if (irq_ack) {
1551 writel(irq_ack, mmio + HOST_IRQ_STAT);
1552 handled = 1;
1553 }
1554
Jeff Garzikcca39742006-08-24 03:19:22 -04001555 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
1557 VPRINTK("EXIT\n");
1558
1559 return IRQ_RETVAL(handled);
1560}
1561
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001562static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563{
1564 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001565 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001566 struct ahci_port_priv *pp = ap->private_data;
1567
1568 /* Keep track of the currently active link. It will be used
1569 * in completion path to determine whether NCQ phase is in
1570 * progress.
1571 */
1572 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Tejun Heo12fad3f2006-05-15 21:03:55 +09001574 if (qc->tf.protocol == ATA_PROT_NCQ)
1575 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1576 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1578
1579 return 0;
1580}
1581
Tejun Heo78cd52d2006-05-15 20:58:29 +09001582static void ahci_freeze(struct ata_port *ap)
1583{
Tejun Heo4447d352007-04-17 23:44:08 +09001584 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001585
1586 /* turn IRQ off */
1587 writel(0, port_mmio + PORT_IRQ_MASK);
1588}
1589
1590static void ahci_thaw(struct ata_port *ap)
1591{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001592 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001593 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001594 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001595 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001596
1597 /* clear IRQ */
1598 tmp = readl(port_mmio + PORT_IRQ_STAT);
1599 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001600 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001601
Tejun Heo7d50b602007-09-23 13:19:54 +09001602 /* turn IRQ back on, ignore BAD_PMP if PMP isn't attached */
1603 tmp = pp->intr_mask;
1604 if (!ap->nr_pmp_links)
1605 tmp &= ~PORT_IRQ_BAD_PMP;
1606 writel(tmp, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001607}
1608
1609static void ahci_error_handler(struct ata_port *ap)
1610{
Tejun Heob51e9e52006-06-29 01:29:30 +09001611 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001612 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001613 ahci_stop_engine(ap);
1614 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001615 }
1616
1617 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001618 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1619 ahci_hardreset, ahci_postreset,
1620 sata_pmp_std_prereset, ahci_pmp_softreset,
1621 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001622}
1623
Tejun Heoad616ff2006-11-01 18:00:24 +09001624static void ahci_vt8251_error_handler(struct ata_port *ap)
1625{
Tejun Heoad616ff2006-11-01 18:00:24 +09001626 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1627 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001628 ahci_stop_engine(ap);
1629 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001630 }
1631
1632 /* perform recovery */
1633 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1634 ahci_postreset);
1635}
1636
Tejun Heo78cd52d2006-05-15 20:58:29 +09001637static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1638{
1639 struct ata_port *ap = qc->ap;
1640
Tejun Heod2e75df2007-07-16 14:29:39 +09001641 /* make DMA engine forget about the failed command */
1642 if (qc->flags & ATA_QCFLAG_FAILED)
1643 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001644}
1645
Tejun Heo7d50b602007-09-23 13:19:54 +09001646static void ahci_pmp_attach(struct ata_port *ap)
1647{
1648 void __iomem *port_mmio = ahci_port_base(ap);
1649 u32 cmd;
1650
1651 cmd = readl(port_mmio + PORT_CMD);
1652 cmd |= PORT_CMD_PMP;
1653 writel(cmd, port_mmio + PORT_CMD);
1654}
1655
1656static void ahci_pmp_detach(struct ata_port *ap)
1657{
1658 void __iomem *port_mmio = ahci_port_base(ap);
1659 struct ahci_host_priv *hpriv = ap->host->private_data;
1660 unsigned long flags;
1661 u32 cmd;
1662
1663 cmd = readl(port_mmio + PORT_CMD);
1664 cmd &= ~PORT_CMD_PMP;
1665 writel(cmd, port_mmio + PORT_CMD);
1666
1667 if (hpriv->cap & HOST_CAP_NCQ) {
1668 spin_lock_irqsave(ap->lock, flags);
1669 ap->flags |= ATA_FLAG_NCQ;
1670 spin_unlock_irqrestore(ap->lock, flags);
1671 }
1672}
1673
1674static int ahci_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val)
1675{
1676 struct ata_port *ap = dev->link->ap;
1677 struct ata_taskfile tf;
1678 int rc;
1679
1680 ahci_kick_engine(ap, 0);
1681
1682 sata_pmp_read_init_tf(&tf, dev, pmp, reg);
1683 rc = ahci_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
1684 SATA_PMP_SCR_TIMEOUT);
1685 if (rc == 0) {
1686 ahci_tf_read(ap, &tf);
1687 *r_val = sata_pmp_read_val(&tf);
1688 }
1689 return rc;
1690}
1691
1692static int ahci_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val)
1693{
1694 struct ata_port *ap = dev->link->ap;
1695 struct ata_taskfile tf;
1696
1697 ahci_kick_engine(ap, 0);
1698
1699 sata_pmp_write_init_tf(&tf, dev, pmp, reg, val);
1700 return ahci_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
1701 SATA_PMP_SCR_TIMEOUT);
1702}
1703
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001704static int ahci_port_resume(struct ata_port *ap)
1705{
1706 ahci_power_up(ap);
1707 ahci_start_port(ap);
1708
Tejun Heo7d50b602007-09-23 13:19:54 +09001709 if (ap->nr_pmp_links)
1710 ahci_pmp_attach(ap);
1711 else
1712 ahci_pmp_detach(ap);
1713
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001714 return 0;
1715}
1716
Tejun Heo438ac6d2007-03-02 17:31:26 +09001717#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001718static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1719{
Tejun Heoc1332872006-07-26 15:59:26 +09001720 const char *emsg = NULL;
1721 int rc;
1722
Tejun Heo4447d352007-04-17 23:44:08 +09001723 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001724 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001725 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001726 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001727 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001728 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001729 }
1730
1731 return rc;
1732}
1733
Tejun Heoc1332872006-07-26 15:59:26 +09001734static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1735{
Jeff Garzikcca39742006-08-24 03:19:22 -04001736 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001737 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001738 u32 ctl;
1739
1740 if (mesg.event == PM_EVENT_SUSPEND) {
1741 /* AHCI spec rev1.1 section 8.3.3:
1742 * Software must disable interrupts prior to requesting a
1743 * transition of the HBA to D3 state.
1744 */
1745 ctl = readl(mmio + HOST_CTL);
1746 ctl &= ~HOST_IRQ_EN;
1747 writel(ctl, mmio + HOST_CTL);
1748 readl(mmio + HOST_CTL); /* flush */
1749 }
1750
1751 return ata_pci_device_suspend(pdev, mesg);
1752}
1753
1754static int ahci_pci_device_resume(struct pci_dev *pdev)
1755{
Jeff Garzikcca39742006-08-24 03:19:22 -04001756 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001757 int rc;
1758
Tejun Heo553c4aa2006-12-26 19:39:50 +09001759 rc = ata_pci_device_do_resume(pdev);
1760 if (rc)
1761 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001762
1763 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001764 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001765 if (rc)
1766 return rc;
1767
Tejun Heo4447d352007-04-17 23:44:08 +09001768 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001769 }
1770
Jeff Garzikcca39742006-08-24 03:19:22 -04001771 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001772
1773 return 0;
1774}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001775#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001776
Tejun Heo254950c2006-07-26 15:59:25 +09001777static int ahci_port_start(struct ata_port *ap)
1778{
Jeff Garzikcca39742006-08-24 03:19:22 -04001779 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001780 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001781 void *mem;
1782 dma_addr_t mem_dma;
1783 int rc;
1784
Tejun Heo24dc5f32007-01-20 16:00:28 +09001785 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001786 if (!pp)
1787 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001788
1789 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001790 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001791 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001792
Tejun Heo24dc5f32007-01-20 16:00:28 +09001793 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1794 GFP_KERNEL);
1795 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001796 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001797 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1798
1799 /*
1800 * First item in chunk of DMA memory: 32-slot command table,
1801 * 32 bytes each in size
1802 */
1803 pp->cmd_slot = mem;
1804 pp->cmd_slot_dma = mem_dma;
1805
1806 mem += AHCI_CMD_SLOT_SZ;
1807 mem_dma += AHCI_CMD_SLOT_SZ;
1808
1809 /*
1810 * Second item: Received-FIS area
1811 */
1812 pp->rx_fis = mem;
1813 pp->rx_fis_dma = mem_dma;
1814
1815 mem += AHCI_RX_FIS_SZ;
1816 mem_dma += AHCI_RX_FIS_SZ;
1817
1818 /*
1819 * Third item: data area for storing a single command
1820 * and its scatter-gather table
1821 */
1822 pp->cmd_tbl = mem;
1823 pp->cmd_tbl_dma = mem_dma;
1824
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001825 /*
1826 * Save off initial list of interrupts to be enabled.
1827 * This could be changed later
1828 */
1829 pp->intr_mask = DEF_PORT_IRQ;
1830
Tejun Heo254950c2006-07-26 15:59:25 +09001831 ap->private_data = pp;
1832
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001833 /* engage engines, captain */
1834 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001835}
1836
1837static void ahci_port_stop(struct ata_port *ap)
1838{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001839 const char *emsg = NULL;
1840 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001841
Tejun Heo0be0aa92006-07-26 15:59:26 +09001842 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001843 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001844 if (rc)
1845 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001846}
1847
Tejun Heo4447d352007-04-17 23:44:08 +09001848static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 if (using_dac &&
1853 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1854 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1855 if (rc) {
1856 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1857 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001858 dev_printk(KERN_ERR, &pdev->dev,
1859 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 return rc;
1861 }
1862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 } else {
1864 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1865 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001866 dev_printk(KERN_ERR, &pdev->dev,
1867 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 return rc;
1869 }
1870 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1871 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001872 dev_printk(KERN_ERR, &pdev->dev,
1873 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 return rc;
1875 }
1876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 return 0;
1878}
1879
Tejun Heo4447d352007-04-17 23:44:08 +09001880static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881{
Tejun Heo4447d352007-04-17 23:44:08 +09001882 struct ahci_host_priv *hpriv = host->private_data;
1883 struct pci_dev *pdev = to_pci_dev(host->dev);
1884 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 u32 vers, cap, impl, speed;
1886 const char *speed_s;
1887 u16 cc;
1888 const char *scc_s;
1889
1890 vers = readl(mmio + HOST_VERSION);
1891 cap = hpriv->cap;
1892 impl = hpriv->port_map;
1893
1894 speed = (cap >> 20) & 0xf;
1895 if (speed == 1)
1896 speed_s = "1.5";
1897 else if (speed == 2)
1898 speed_s = "3";
1899 else
1900 speed_s = "?";
1901
1902 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001903 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001905 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001907 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 scc_s = "RAID";
1909 else
1910 scc_s = "unknown";
1911
Jeff Garzika9524a72005-10-30 14:39:11 -05001912 dev_printk(KERN_INFO, &pdev->dev,
1913 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1915 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916
1917 (vers >> 24) & 0xff,
1918 (vers >> 16) & 0xff,
1919 (vers >> 8) & 0xff,
1920 vers & 0xff,
1921
1922 ((cap >> 8) & 0x1f) + 1,
1923 (cap & 0x1f) + 1,
1924 speed_s,
1925 impl,
1926 scc_s);
1927
Jeff Garzika9524a72005-10-30 14:39:11 -05001928 dev_printk(KERN_INFO, &pdev->dev,
1929 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09001930 "%s%s%s%s%s%s%s"
1931 "%s%s%s%s%s%s%s\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
1934 cap & (1 << 31) ? "64bit " : "",
1935 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09001936 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 cap & (1 << 28) ? "ilck " : "",
1938 cap & (1 << 27) ? "stag " : "",
1939 cap & (1 << 26) ? "pm " : "",
1940 cap & (1 << 25) ? "led " : "",
1941
1942 cap & (1 << 24) ? "clo " : "",
1943 cap & (1 << 19) ? "nz " : "",
1944 cap & (1 << 18) ? "only " : "",
1945 cap & (1 << 17) ? "pmp " : "",
1946 cap & (1 << 15) ? "pio " : "",
1947 cap & (1 << 14) ? "slum " : "",
1948 cap & (1 << 13) ? "part " : ""
1949 );
1950}
1951
Tejun Heo24dc5f32007-01-20 16:00:28 +09001952static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953{
1954 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001955 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1956 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001957 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001959 struct ata_host *host;
1960 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
1962 VPRINTK("ENTER\n");
1963
Tejun Heo12fad3f2006-05-15 21:03:55 +09001964 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1965
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001967 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Tejun Heo4447d352007-04-17 23:44:08 +09001969 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001970 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 if (rc)
1972 return rc;
1973
Tejun Heo0d5ff562007-02-01 15:06:36 +09001974 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1975 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001976 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001977 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001978 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
Jeff Garzikcd70c262007-07-08 02:29:42 -04001980 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001981 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Tejun Heo24dc5f32007-01-20 16:00:28 +09001983 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1984 if (!hpriv)
1985 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Tejun Heo4447d352007-04-17 23:44:08 +09001987 /* save initial config */
1988 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Tejun Heo4447d352007-04-17 23:44:08 +09001990 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09001991 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09001992 pi.flags |= ATA_FLAG_NCQ;
1993
Tejun Heo7d50b602007-09-23 13:19:54 +09001994 if (hpriv->cap & HOST_CAP_PMP)
1995 pi.flags |= ATA_FLAG_PMP;
1996
Tejun Heo4447d352007-04-17 23:44:08 +09001997 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1998 if (!host)
1999 return -ENOMEM;
2000 host->iomap = pcim_iomap_table(pdev);
2001 host->private_data = hpriv;
2002
2003 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002004 struct ata_port *ap = host->ports[i];
2005 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002006
Tejun Heocbcdd872007-08-18 13:14:55 +09002007 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2008 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2009 0x100 + ap->port_no * 0x80, "port");
2010
Jeff Garzikdab632e2007-05-28 08:33:01 -04002011 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002012 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002013 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002014
2015 /* disabled/not-implemented port */
2016 else
2017 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002018 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
2020 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002021 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002023 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
Tejun Heo4447d352007-04-17 23:44:08 +09002025 rc = ahci_reset_controller(host);
2026 if (rc)
2027 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002028
Tejun Heo4447d352007-04-17 23:44:08 +09002029 ahci_init_controller(host);
2030 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
Tejun Heo4447d352007-04-17 23:44:08 +09002032 pci_set_master(pdev);
2033 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2034 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002035}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
2037static int __init ahci_init(void)
2038{
Pavel Roskinb7887192006-08-10 18:13:18 +09002039 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040}
2041
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042static void __exit ahci_exit(void)
2043{
2044 pci_unregister_driver(&ahci_pci_driver);
2045}
2046
2047
2048MODULE_AUTHOR("Jeff Garzik");
2049MODULE_DESCRIPTION("AHCI SATA low-level driver");
2050MODULE_LICENSE("GPL");
2051MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002052MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
2054module_init(ahci_init);
2055module_exit(ahci_exit);