blob: 506f8efeb519c2def42db6fd181aaff96d068870 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Ben Gamari20172632009-02-17 20:08:50 -050043#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
Damien Lespiau497666d2013-10-15 18:55:39 +010056/* As the drm_debugfs_init() routines are called before dev->dev_private is
57 * allocated we need to hook into the minor for release. */
58static int
59drm_add_fake_info_node(struct drm_minor *minor,
60 struct dentry *ent,
61 const void *key)
62{
63 struct drm_info_node *node;
64
65 node = kmalloc(sizeof(*node), GFP_KERNEL);
66 if (node == NULL) {
67 debugfs_remove(ent);
68 return -ENOMEM;
69 }
70
71 node->minor = minor;
72 node->dent = ent;
73 node->info_ent = (void *) key;
74
75 mutex_lock(&minor->debugfs_lock);
76 list_add(&node->list, &minor->debugfs_list);
77 mutex_unlock(&minor->debugfs_lock);
78
79 return 0;
80}
81
Chris Wilson70d39fe2010-08-25 16:03:34 +010082static int i915_capabilities(struct seq_file *m, void *data)
83{
84 struct drm_info_node *node = (struct drm_info_node *) m->private;
85 struct drm_device *dev = node->minor->dev;
86 const struct intel_device_info *info = INTEL_INFO(dev);
87
88 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030089 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
91#define SEP_SEMICOLON ;
92 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
93#undef PRINT_FLAG
94#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010095
96 return 0;
97}
Ben Gamari433e12f2009-02-17 20:08:51 -050098
Chris Wilson05394f32010-11-08 19:18:58 +000099static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson05394f32010-11-08 19:18:58 +0000101 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +0000103 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000104 return "p";
105 else
106 return " ";
107}
108
Chris Wilson05394f32010-11-08 19:18:58 +0000109static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000110{
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 switch (obj->tiling_mode) {
112 default:
113 case I915_TILING_NONE: return " ";
114 case I915_TILING_X: return "X";
115 case I915_TILING_Y: return "Y";
116 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000117}
118
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700119static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
120{
121 return obj->has_global_gtt_mapping ? "g" : " ";
122}
123
Chris Wilson37811fc2010-08-25 22:45:57 +0100124static void
125describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
126{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700127 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100144 if (obj->pin_count)
145 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
155 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
156 vma->node.start, vma->node.size);
157 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000158 if (obj->stolen)
159 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000160 if (obj->pin_mappable || obj->fault_mappable) {
161 char s[3], *t = s;
162 if (obj->pin_mappable)
163 *t++ = 'p';
164 if (obj->fault_mappable)
165 *t++ = 'f';
166 *t = '\0';
167 seq_printf(m, " (%s mappable)", s);
168 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100169 if (obj->ring != NULL)
170 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100171}
172
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700173static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
174{
175 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
176 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
177 seq_putc(m, ' ');
178}
179
Ben Gamari433e12f2009-02-17 20:08:51 -0500180static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500181{
182 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500183 uintptr_t list = (uintptr_t) node->info_ent->data;
184 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500185 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700188 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100189 size_t total_obj_size, total_gtt_size;
190 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100191
192 ret = mutex_lock_interruptible(&dev->struct_mutex);
193 if (ret)
194 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500195
Ben Widawskyca191b12013-07-31 17:00:14 -0700196 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500197 switch (list) {
198 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100199 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700200 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 break;
202 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500206 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100207 mutex_unlock(&dev->struct_mutex);
208 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 }
210
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700212 list_for_each_entry(vma, head, mm_list) {
213 seq_printf(m, " ");
214 describe_obj(m, vma->obj);
215 seq_printf(m, "\n");
216 total_obj_size += vma->obj->base.size;
217 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100218 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500219 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100220 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700221
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
223 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500224 return 0;
225}
226
Chris Wilson6d2b8882013-08-07 18:30:54 +0100227static int obj_rank_by_stolen(void *priv,
228 struct list_head *A, struct list_head *B)
229{
230 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200231 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234
235 return a->stolen->start - b->stolen->start;
236}
237
238static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
239{
240 struct drm_info_node *node = (struct drm_info_node *) m->private;
241 struct drm_device *dev = node->minor->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
243 struct drm_i915_gem_object *obj;
244 size_t total_obj_size, total_gtt_size;
245 LIST_HEAD(stolen);
246 int count, ret;
247
248 ret = mutex_lock_interruptible(&dev->struct_mutex);
249 if (ret)
250 return ret;
251
252 total_obj_size = total_gtt_size = count = 0;
253 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
254 if (obj->stolen == NULL)
255 continue;
256
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200257 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100258
259 total_obj_size += obj->base.size;
260 total_gtt_size += i915_gem_obj_ggtt_size(obj);
261 count++;
262 }
263 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
264 if (obj->stolen == NULL)
265 continue;
266
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200267 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100268
269 total_obj_size += obj->base.size;
270 count++;
271 }
272 list_sort(NULL, &stolen, obj_rank_by_stolen);
273 seq_puts(m, "Stolen:\n");
274 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200275 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100276 seq_puts(m, " ");
277 describe_obj(m, obj);
278 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 }
281 mutex_unlock(&dev->struct_mutex);
282
283 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
284 count, total_obj_size, total_gtt_size);
285 return 0;
286}
287
Chris Wilson6299f992010-11-24 12:23:44 +0000288#define count_objects(list, member) do { \
289 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700290 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000291 ++count; \
292 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700293 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000294 ++mappable_count; \
295 } \
296 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400297} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
300 int count;
301 size_t total, active, inactive, unbound;
302};
303
304static int per_file_stats(int id, void *ptr, void *data)
305{
306 struct drm_i915_gem_object *obj = ptr;
307 struct file_stats *stats = data;
308
309 stats->count++;
310 stats->total += obj->base.size;
311
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700312 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 if (!list_empty(&obj->ring_list))
314 stats->active += obj->base.size;
315 else
316 stats->inactive += obj->base.size;
317 } else {
318 if (!list_empty(&obj->global_list))
319 stats->unbound += obj->base.size;
320 }
321
322 return 0;
323}
324
Ben Widawskyca191b12013-07-31 17:00:14 -0700325#define count_vmas(list, member) do { \
326 list_for_each_entry(vma, list, member) { \
327 size += i915_gem_obj_ggtt_size(vma->obj); \
328 ++count; \
329 if (vma->obj->map_and_fenceable) { \
330 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
331 ++mappable_count; \
332 } \
333 } \
334} while (0)
335
336static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100337{
338 struct drm_info_node *node = (struct drm_info_node *) m->private;
339 struct drm_device *dev = node->minor->dev;
340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200341 u32 count, mappable_count, purgeable_count;
342 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000343 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700344 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100345 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700346 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100347 int ret;
348
349 ret = mutex_lock_interruptible(&dev->struct_mutex);
350 if (ret)
351 return ret;
352
Chris Wilson6299f992010-11-24 12:23:44 +0000353 seq_printf(m, "%u objects, %zu bytes\n",
354 dev_priv->mm.object_count,
355 dev_priv->mm.object_memory);
356
357 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700358 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000359 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
360 count, mappable_count, size, mappable_size);
361
362 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700363 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000364 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
365 count, mappable_count, size, mappable_size);
366
367 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700368 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000369 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
370 count, mappable_count, size, mappable_size);
371
Chris Wilsonb7abb712012-08-20 11:33:30 +0200372 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700373 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200374 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200375 if (obj->madv == I915_MADV_DONTNEED)
376 purgeable_size += obj->base.size, ++purgeable_count;
377 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200378 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
379
Chris Wilson6299f992010-11-24 12:23:44 +0000380 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700381 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000382 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700383 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000384 ++count;
385 }
386 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700387 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000388 ++mappable_count;
389 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200390 if (obj->madv == I915_MADV_DONTNEED) {
391 purgeable_size += obj->base.size;
392 ++purgeable_count;
393 }
Chris Wilson6299f992010-11-24 12:23:44 +0000394 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200395 seq_printf(m, "%u purgeable objects, %zu bytes\n",
396 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
398 mappable_count, mappable_size);
399 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
400 count, size);
401
Ben Widawsky93d18792013-01-17 12:45:17 -0800402 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700403 dev_priv->gtt.base.total,
404 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100405
Damien Lespiau267f0c92013-06-24 22:59:48 +0100406 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100407 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
408 struct file_stats stats;
409
410 memset(&stats, 0, sizeof(stats));
411 idr_for_each(&file->object_idr, per_file_stats, &stats);
412 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
413 get_pid_task(file->pid, PIDTYPE_PID)->comm,
414 stats.count,
415 stats.total,
416 stats.active,
417 stats.inactive,
418 stats.unbound);
419 }
420
Chris Wilson73aa8082010-09-30 11:46:12 +0100421 mutex_unlock(&dev->struct_mutex);
422
423 return 0;
424}
425
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100426static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000427{
428 struct drm_info_node *node = (struct drm_info_node *) m->private;
429 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100430 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000431 struct drm_i915_private *dev_priv = dev->dev_private;
432 struct drm_i915_gem_object *obj;
433 size_t total_obj_size, total_gtt_size;
434 int count, ret;
435
436 ret = mutex_lock_interruptible(&dev->struct_mutex);
437 if (ret)
438 return ret;
439
440 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700441 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100442 if (list == PINNED_LIST && obj->pin_count == 0)
443 continue;
444
Damien Lespiau267f0c92013-06-24 22:59:48 +0100445 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000446 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100447 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000448 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700449 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000450 count++;
451 }
452
453 mutex_unlock(&dev->struct_mutex);
454
455 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
456 count, total_obj_size, total_gtt_size);
457
458 return 0;
459}
460
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100461static int i915_gem_pageflip_info(struct seq_file *m, void *data)
462{
463 struct drm_info_node *node = (struct drm_info_node *) m->private;
464 struct drm_device *dev = node->minor->dev;
465 unsigned long flags;
466 struct intel_crtc *crtc;
467
468 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800469 const char pipe = pipe_name(crtc->pipe);
470 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100471 struct intel_unpin_work *work;
472
473 spin_lock_irqsave(&dev->event_lock, flags);
474 work = crtc->unpin_work;
475 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800476 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100477 pipe, plane);
478 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000479 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800480 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100481 pipe, plane);
482 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100484 pipe, plane);
485 }
486 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100488 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100489 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000490 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100491
492 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_i915_gem_object *obj = work->old_fb_obj;
494 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700495 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
496 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100497 }
498 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000499 struct drm_i915_gem_object *obj = work->pending_flip_obj;
500 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700501 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
502 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100503 }
504 }
505 spin_unlock_irqrestore(&dev->event_lock, flags);
506 }
507
508 return 0;
509}
510
Ben Gamari20172632009-02-17 20:08:50 -0500511static int i915_gem_request_info(struct seq_file *m, void *data)
512{
513 struct drm_info_node *node = (struct drm_info_node *) m->private;
514 struct drm_device *dev = node->minor->dev;
515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100516 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500517 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100518 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500523
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100524 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100525 for_each_ring(ring, dev_priv, i) {
526 if (list_empty(&ring->request_list))
527 continue;
528
529 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100530 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100531 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 list) {
533 seq_printf(m, " %d @ %d\n",
534 gem_request->seqno,
535 (int) (jiffies - gem_request->emitted_jiffies));
536 }
537 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500538 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100539 mutex_unlock(&dev->struct_mutex);
540
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100541 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100543
Ben Gamari20172632009-02-17 20:08:50 -0500544 return 0;
545}
546
Chris Wilsonb2223492010-10-27 15:27:33 +0100547static void i915_ring_seqno_info(struct seq_file *m,
548 struct intel_ring_buffer *ring)
549{
550 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200551 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100552 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100553 }
554}
555
Ben Gamari20172632009-02-17 20:08:50 -0500556static int i915_gem_seqno_info(struct seq_file *m, void *data)
557{
558 struct drm_info_node *node = (struct drm_info_node *) m->private;
559 struct drm_device *dev = node->minor->dev;
560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100561 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100563
564 ret = mutex_lock_interruptible(&dev->struct_mutex);
565 if (ret)
566 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500567
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100568 for_each_ring(ring, dev_priv, i)
569 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100570
571 mutex_unlock(&dev->struct_mutex);
572
Ben Gamari20172632009-02-17 20:08:50 -0500573 return 0;
574}
575
576
577static int i915_interrupt_info(struct seq_file *m, void *data)
578{
579 struct drm_info_node *node = (struct drm_info_node *) m->private;
580 struct drm_device *dev = node->minor->dev;
581 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100582 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100584
585 ret = mutex_lock_interruptible(&dev->struct_mutex);
586 if (ret)
587 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500588
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700589 if (IS_VALLEYVIEW(dev)) {
590 seq_printf(m, "Display IER:\t%08x\n",
591 I915_READ(VLV_IER));
592 seq_printf(m, "Display IIR:\t%08x\n",
593 I915_READ(VLV_IIR));
594 seq_printf(m, "Display IIR_RW:\t%08x\n",
595 I915_READ(VLV_IIR_RW));
596 seq_printf(m, "Display IMR:\t%08x\n",
597 I915_READ(VLV_IMR));
598 for_each_pipe(pipe)
599 seq_printf(m, "Pipe %c stat:\t%08x\n",
600 pipe_name(pipe),
601 I915_READ(PIPESTAT(pipe)));
602
603 seq_printf(m, "Master IER:\t%08x\n",
604 I915_READ(VLV_MASTER_IER));
605
606 seq_printf(m, "Render IER:\t%08x\n",
607 I915_READ(GTIER));
608 seq_printf(m, "Render IIR:\t%08x\n",
609 I915_READ(GTIIR));
610 seq_printf(m, "Render IMR:\t%08x\n",
611 I915_READ(GTIMR));
612
613 seq_printf(m, "PM IER:\t\t%08x\n",
614 I915_READ(GEN6_PMIER));
615 seq_printf(m, "PM IIR:\t\t%08x\n",
616 I915_READ(GEN6_PMIIR));
617 seq_printf(m, "PM IMR:\t\t%08x\n",
618 I915_READ(GEN6_PMIMR));
619
620 seq_printf(m, "Port hotplug:\t%08x\n",
621 I915_READ(PORT_HOTPLUG_EN));
622 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
623 I915_READ(VLV_DPFLIPSTAT));
624 seq_printf(m, "DPINVGTT:\t%08x\n",
625 I915_READ(DPINVGTT));
626
627 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800628 seq_printf(m, "Interrupt enable: %08x\n",
629 I915_READ(IER));
630 seq_printf(m, "Interrupt identity: %08x\n",
631 I915_READ(IIR));
632 seq_printf(m, "Interrupt mask: %08x\n",
633 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800634 for_each_pipe(pipe)
635 seq_printf(m, "Pipe %c stat: %08x\n",
636 pipe_name(pipe),
637 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800638 } else {
639 seq_printf(m, "North Display Interrupt enable: %08x\n",
640 I915_READ(DEIER));
641 seq_printf(m, "North Display Interrupt identity: %08x\n",
642 I915_READ(DEIIR));
643 seq_printf(m, "North Display Interrupt mask: %08x\n",
644 I915_READ(DEIMR));
645 seq_printf(m, "South Display Interrupt enable: %08x\n",
646 I915_READ(SDEIER));
647 seq_printf(m, "South Display Interrupt identity: %08x\n",
648 I915_READ(SDEIIR));
649 seq_printf(m, "South Display Interrupt mask: %08x\n",
650 I915_READ(SDEIMR));
651 seq_printf(m, "Graphics Interrupt enable: %08x\n",
652 I915_READ(GTIER));
653 seq_printf(m, "Graphics Interrupt identity: %08x\n",
654 I915_READ(GTIIR));
655 seq_printf(m, "Graphics Interrupt mask: %08x\n",
656 I915_READ(GTIMR));
657 }
Ben Gamari20172632009-02-17 20:08:50 -0500658 seq_printf(m, "Interrupts received: %d\n",
659 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100660 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700661 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100662 seq_printf(m,
663 "Graphics Interrupt mask (%s): %08x\n",
664 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000665 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100666 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000667 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100668 mutex_unlock(&dev->struct_mutex);
669
Ben Gamari20172632009-02-17 20:08:50 -0500670 return 0;
671}
672
Chris Wilsona6172a82009-02-11 14:26:38 +0000673static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
674{
675 struct drm_info_node *node = (struct drm_info_node *) m->private;
676 struct drm_device *dev = node->minor->dev;
677 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100678 int i, ret;
679
680 ret = mutex_lock_interruptible(&dev->struct_mutex);
681 if (ret)
682 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000683
684 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
685 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
686 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000687 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000688
Chris Wilson6c085a72012-08-20 11:40:46 +0200689 seq_printf(m, "Fence %d, pin count = %d, object = ",
690 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100692 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100693 else
Chris Wilson05394f32010-11-08 19:18:58 +0000694 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100695 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000696 }
697
Chris Wilson05394f32010-11-08 19:18:58 +0000698 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000699 return 0;
700}
701
Ben Gamari20172632009-02-17 20:08:50 -0500702static int i915_hws_info(struct seq_file *m, void *data)
703{
704 struct drm_info_node *node = (struct drm_info_node *) m->private;
705 struct drm_device *dev = node->minor->dev;
706 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100707 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100708 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100709 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500710
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100712 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500713 if (hws == NULL)
714 return 0;
715
716 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
717 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
718 i * 4,
719 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
720 }
721 return 0;
722}
723
Daniel Vetterd5442302012-04-27 15:17:40 +0200724static ssize_t
725i915_error_state_write(struct file *filp,
726 const char __user *ubuf,
727 size_t cnt,
728 loff_t *ppos)
729{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300730 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200731 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200732 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200733
734 DRM_DEBUG_DRIVER("Resetting error state\n");
735
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200736 ret = mutex_lock_interruptible(&dev->struct_mutex);
737 if (ret)
738 return ret;
739
Daniel Vetterd5442302012-04-27 15:17:40 +0200740 i915_destroy_error_state(dev);
741 mutex_unlock(&dev->struct_mutex);
742
743 return cnt;
744}
745
746static int i915_error_state_open(struct inode *inode, struct file *file)
747{
748 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200749 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200750
751 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
752 if (!error_priv)
753 return -ENOMEM;
754
755 error_priv->dev = dev;
756
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300757 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200758
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300759 file->private_data = error_priv;
760
761 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200762}
763
764static int i915_error_state_release(struct inode *inode, struct file *file)
765{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300766 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200767
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300768 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200769 kfree(error_priv);
770
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300771 return 0;
772}
773
774static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
775 size_t count, loff_t *pos)
776{
777 struct i915_error_state_file_priv *error_priv = file->private_data;
778 struct drm_i915_error_state_buf error_str;
779 loff_t tmp_pos = 0;
780 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300781 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300782
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300783 ret = i915_error_state_buf_init(&error_str, count, *pos);
784 if (ret)
785 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300786
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300787 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300788 if (ret)
789 goto out;
790
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300791 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
792 error_str.buf,
793 error_str.bytes);
794
795 if (ret_count < 0)
796 ret = ret_count;
797 else
798 *pos = error_str.start + ret_count;
799out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300800 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300801 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200802}
803
804static const struct file_operations i915_error_state_fops = {
805 .owner = THIS_MODULE,
806 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300807 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200808 .write = i915_error_state_write,
809 .llseek = default_llseek,
810 .release = i915_error_state_release,
811};
812
Kees Cook647416f2013-03-10 14:10:06 -0700813static int
814i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200815{
Kees Cook647416f2013-03-10 14:10:06 -0700816 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200817 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200818 int ret;
819
820 ret = mutex_lock_interruptible(&dev->struct_mutex);
821 if (ret)
822 return ret;
823
Kees Cook647416f2013-03-10 14:10:06 -0700824 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200825 mutex_unlock(&dev->struct_mutex);
826
Kees Cook647416f2013-03-10 14:10:06 -0700827 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200828}
829
Kees Cook647416f2013-03-10 14:10:06 -0700830static int
831i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200832{
Kees Cook647416f2013-03-10 14:10:06 -0700833 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200834 int ret;
835
Mika Kuoppala40633212012-12-04 15:12:00 +0200836 ret = mutex_lock_interruptible(&dev->struct_mutex);
837 if (ret)
838 return ret;
839
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200840 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200841 mutex_unlock(&dev->struct_mutex);
842
Kees Cook647416f2013-03-10 14:10:06 -0700843 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200844}
845
Kees Cook647416f2013-03-10 14:10:06 -0700846DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
847 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300848 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200849
Jesse Barnesf97108d2010-01-29 11:27:07 -0800850static int i915_rstdby_delays(struct seq_file *m, void *unused)
851{
852 struct drm_info_node *node = (struct drm_info_node *) m->private;
853 struct drm_device *dev = node->minor->dev;
854 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700855 u16 crstanddelay;
856 int ret;
857
858 ret = mutex_lock_interruptible(&dev->struct_mutex);
859 if (ret)
860 return ret;
861
862 crstanddelay = I915_READ16(CRSTANDVID);
863
864 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800865
866 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
867
868 return 0;
869}
870
871static int i915_cur_delayinfo(struct seq_file *m, void *unused)
872{
873 struct drm_info_node *node = (struct drm_info_node *) m->private;
874 struct drm_device *dev = node->minor->dev;
875 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100876 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800877
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700878 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
879
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800880 if (IS_GEN5(dev)) {
881 u16 rgvswctl = I915_READ16(MEMSWCTL);
882 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
883
884 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
885 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
886 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
887 MEMSTAT_VID_SHIFT);
888 seq_printf(m, "Current P-state: %d\n",
889 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700890 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800891 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
892 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
893 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300894 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800895 u32 rpupei, rpcurup, rpprevup;
896 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800897 int max_freq;
898
899 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100900 ret = mutex_lock_interruptible(&dev->struct_mutex);
901 if (ret)
902 return ret;
903
Ben Widawskyfcca7922011-04-25 11:23:07 -0700904 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800905
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300906 reqf = I915_READ(GEN6_RPNSWREQ);
907 reqf &= ~GEN6_TURBO_DISABLE;
908 if (IS_HASWELL(dev))
909 reqf >>= 24;
910 else
911 reqf >>= 25;
912 reqf *= GT_FREQUENCY_MULTIPLIER;
913
Jesse Barnesccab5c82011-01-18 15:49:25 -0800914 rpstat = I915_READ(GEN6_RPSTAT1);
915 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
916 rpcurup = I915_READ(GEN6_RP_CUR_UP);
917 rpprevup = I915_READ(GEN6_RP_PREV_UP);
918 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
919 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
920 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800921 if (IS_HASWELL(dev))
922 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
923 else
924 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
925 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800926
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100927 gen6_gt_force_wake_put(dev_priv);
928 mutex_unlock(&dev->struct_mutex);
929
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800930 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800931 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800932 seq_printf(m, "Render p-state ratio: %d\n",
933 (gt_perf_status & 0xff00) >> 8);
934 seq_printf(m, "Render p-state VID: %d\n",
935 gt_perf_status & 0xff);
936 seq_printf(m, "Render p-state limit: %d\n",
937 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300938 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800939 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800940 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
941 GEN6_CURICONT_MASK);
942 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
943 GEN6_CURBSYTAVG_MASK);
944 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
945 GEN6_CURBSYTAVG_MASK);
946 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
947 GEN6_CURIAVG_MASK);
948 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
949 GEN6_CURBSYTAVG_MASK);
950 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
951 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800952
953 max_freq = (rp_state_cap & 0xff0000) >> 16;
954 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700955 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800956
957 max_freq = (rp_state_cap & 0xff00) >> 8;
958 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700959 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800960
961 max_freq = rp_state_cap & 0xff;
962 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700963 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700964
965 seq_printf(m, "Max overclocked frequency: %dMHz\n",
966 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700967 } else if (IS_VALLEYVIEW(dev)) {
968 u32 freq_sts, val;
969
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700970 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300971 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700972 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
973 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
974
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +0800975 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700976 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200977 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -0700978
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +0800979 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700980 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200981 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -0700982
983 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +0200984 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700985 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800986 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100987 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800988 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800989
990 return 0;
991}
992
993static int i915_delayfreq_table(struct seq_file *m, void *unused)
994{
995 struct drm_info_node *node = (struct drm_info_node *) m->private;
996 struct drm_device *dev = node->minor->dev;
997 drm_i915_private_t *dev_priv = dev->dev_private;
998 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700999 int ret, i;
1000
1001 ret = mutex_lock_interruptible(&dev->struct_mutex);
1002 if (ret)
1003 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001004
1005 for (i = 0; i < 16; i++) {
1006 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1008 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001009 }
1010
Ben Widawsky616fdb52011-10-05 11:44:54 -07001011 mutex_unlock(&dev->struct_mutex);
1012
Jesse Barnesf97108d2010-01-29 11:27:07 -08001013 return 0;
1014}
1015
1016static inline int MAP_TO_MV(int map)
1017{
1018 return 1250 - (map * 25);
1019}
1020
1021static int i915_inttoext_table(struct seq_file *m, void *unused)
1022{
1023 struct drm_info_node *node = (struct drm_info_node *) m->private;
1024 struct drm_device *dev = node->minor->dev;
1025 drm_i915_private_t *dev_priv = dev->dev_private;
1026 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001027 int ret, i;
1028
1029 ret = mutex_lock_interruptible(&dev->struct_mutex);
1030 if (ret)
1031 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001032
1033 for (i = 1; i <= 32; i++) {
1034 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1035 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1036 }
1037
Ben Widawsky616fdb52011-10-05 11:44:54 -07001038 mutex_unlock(&dev->struct_mutex);
1039
Jesse Barnesf97108d2010-01-29 11:27:07 -08001040 return 0;
1041}
1042
Ben Widawsky4d855292011-12-12 19:34:16 -08001043static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001044{
1045 struct drm_info_node *node = (struct drm_info_node *) m->private;
1046 struct drm_device *dev = node->minor->dev;
1047 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001048 u32 rgvmodectl, rstdbyctl;
1049 u16 crstandvid;
1050 int ret;
1051
1052 ret = mutex_lock_interruptible(&dev->struct_mutex);
1053 if (ret)
1054 return ret;
1055
1056 rgvmodectl = I915_READ(MEMMODECTL);
1057 rstdbyctl = I915_READ(RSTDBYCTL);
1058 crstandvid = I915_READ16(CRSTANDVID);
1059
1060 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001061
1062 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1063 "yes" : "no");
1064 seq_printf(m, "Boost freq: %d\n",
1065 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1066 MEMMODE_BOOST_FREQ_SHIFT);
1067 seq_printf(m, "HW control enabled: %s\n",
1068 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1069 seq_printf(m, "SW control enabled: %s\n",
1070 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1071 seq_printf(m, "Gated voltage change: %s\n",
1072 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1073 seq_printf(m, "Starting frequency: P%d\n",
1074 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001075 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001076 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001077 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1078 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1079 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1080 seq_printf(m, "Render standby enabled: %s\n",
1081 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001082 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001083 switch (rstdbyctl & RSX_STATUS_MASK) {
1084 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001085 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001086 break;
1087 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001088 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001089 break;
1090 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001091 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001092 break;
1093 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001094 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001095 break;
1096 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001097 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001098 break;
1099 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001100 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001101 break;
1102 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001103 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001104 break;
1105 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001106
1107 return 0;
1108}
1109
Ben Widawsky4d855292011-12-12 19:34:16 -08001110static int gen6_drpc_info(struct seq_file *m)
1111{
1112
1113 struct drm_info_node *node = (struct drm_info_node *) m->private;
1114 struct drm_device *dev = node->minor->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001116 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001117 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001118 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001119
1120 ret = mutex_lock_interruptible(&dev->struct_mutex);
1121 if (ret)
1122 return ret;
1123
Chris Wilson907b28c2013-07-19 20:36:52 +01001124 spin_lock_irq(&dev_priv->uncore.lock);
1125 forcewake_count = dev_priv->uncore.forcewake_count;
1126 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001127
1128 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001129 seq_puts(m, "RC information inaccurate because somebody "
1130 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001131 } else {
1132 /* NB: we cannot use forcewake, else we read the wrong values */
1133 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1134 udelay(10);
1135 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1136 }
1137
1138 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001139 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001140
1141 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1142 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1143 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001144 mutex_lock(&dev_priv->rps.hw_lock);
1145 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1146 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001147
1148 seq_printf(m, "Video Turbo Mode: %s\n",
1149 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1150 seq_printf(m, "HW control enabled: %s\n",
1151 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1152 seq_printf(m, "SW control enabled: %s\n",
1153 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1154 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001155 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001156 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1157 seq_printf(m, "RC6 Enabled: %s\n",
1158 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1159 seq_printf(m, "Deep RC6 Enabled: %s\n",
1160 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1161 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1162 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001163 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001164 switch (gt_core_status & GEN6_RCn_MASK) {
1165 case GEN6_RC0:
1166 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001167 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001168 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001169 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001170 break;
1171 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001172 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001173 break;
1174 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001175 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001176 break;
1177 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001178 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001179 break;
1180 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001181 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001182 break;
1183 }
1184
1185 seq_printf(m, "Core Power Down: %s\n",
1186 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001187
1188 /* Not exactly sure what this is */
1189 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1190 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1191 seq_printf(m, "RC6 residency since boot: %u\n",
1192 I915_READ(GEN6_GT_GFX_RC6));
1193 seq_printf(m, "RC6+ residency since boot: %u\n",
1194 I915_READ(GEN6_GT_GFX_RC6p));
1195 seq_printf(m, "RC6++ residency since boot: %u\n",
1196 I915_READ(GEN6_GT_GFX_RC6pp));
1197
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001198 seq_printf(m, "RC6 voltage: %dmV\n",
1199 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1200 seq_printf(m, "RC6+ voltage: %dmV\n",
1201 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1202 seq_printf(m, "RC6++ voltage: %dmV\n",
1203 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001204 return 0;
1205}
1206
1207static int i915_drpc_info(struct seq_file *m, void *unused)
1208{
1209 struct drm_info_node *node = (struct drm_info_node *) m->private;
1210 struct drm_device *dev = node->minor->dev;
1211
1212 if (IS_GEN6(dev) || IS_GEN7(dev))
1213 return gen6_drpc_info(m);
1214 else
1215 return ironlake_drpc_info(m);
1216}
1217
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001218static int i915_fbc_status(struct seq_file *m, void *unused)
1219{
1220 struct drm_info_node *node = (struct drm_info_node *) m->private;
1221 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001222 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001223
Adam Jacksonee5382a2010-04-23 11:17:39 -04001224 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001225 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001226 return 0;
1227 }
1228
Adam Jacksonee5382a2010-04-23 11:17:39 -04001229 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001230 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001231 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001232 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001233 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001234 case FBC_OK:
1235 seq_puts(m, "FBC actived, but currently disabled in hardware");
1236 break;
1237 case FBC_UNSUPPORTED:
1238 seq_puts(m, "unsupported by this chipset");
1239 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001240 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001241 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001242 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001243 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001244 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001245 break;
1246 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001247 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001248 break;
1249 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001250 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001251 break;
1252 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001253 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001254 break;
1255 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001256 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001257 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001258 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001259 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001260 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001261 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001262 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001263 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001264 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001265 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001266 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001267 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001268 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001269 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001270 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001271 }
1272 return 0;
1273}
1274
Paulo Zanoni92d44622013-05-31 16:33:24 -03001275static int i915_ips_status(struct seq_file *m, void *unused)
1276{
1277 struct drm_info_node *node = (struct drm_info_node *) m->private;
1278 struct drm_device *dev = node->minor->dev;
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280
Damien Lespiauf5adf942013-06-24 18:29:34 +01001281 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001282 seq_puts(m, "not supported\n");
1283 return 0;
1284 }
1285
1286 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1287 seq_puts(m, "enabled\n");
1288 else
1289 seq_puts(m, "disabled\n");
1290
1291 return 0;
1292}
1293
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001294static int i915_sr_status(struct seq_file *m, void *unused)
1295{
1296 struct drm_info_node *node = (struct drm_info_node *) m->private;
1297 struct drm_device *dev = node->minor->dev;
1298 drm_i915_private_t *dev_priv = dev->dev_private;
1299 bool sr_enabled = false;
1300
Yuanhan Liu13982612010-12-15 15:42:31 +08001301 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001302 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001303 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001304 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1305 else if (IS_I915GM(dev))
1306 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1307 else if (IS_PINEVIEW(dev))
1308 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1309
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001310 seq_printf(m, "self-refresh: %s\n",
1311 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001312
1313 return 0;
1314}
1315
Jesse Barnes7648fa92010-05-20 14:28:11 -07001316static int i915_emon_status(struct seq_file *m, void *unused)
1317{
1318 struct drm_info_node *node = (struct drm_info_node *) m->private;
1319 struct drm_device *dev = node->minor->dev;
1320 drm_i915_private_t *dev_priv = dev->dev_private;
1321 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001322 int ret;
1323
Chris Wilson582be6b2012-04-30 19:35:02 +01001324 if (!IS_GEN5(dev))
1325 return -ENODEV;
1326
Chris Wilsonde227ef2010-07-03 07:58:38 +01001327 ret = mutex_lock_interruptible(&dev->struct_mutex);
1328 if (ret)
1329 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001330
1331 temp = i915_mch_val(dev_priv);
1332 chipset = i915_chipset_val(dev_priv);
1333 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001334 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001335
1336 seq_printf(m, "GMCH temp: %ld\n", temp);
1337 seq_printf(m, "Chipset power: %ld\n", chipset);
1338 seq_printf(m, "GFX power: %ld\n", gfx);
1339 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1340
1341 return 0;
1342}
1343
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001344static int i915_ring_freq_table(struct seq_file *m, void *unused)
1345{
1346 struct drm_info_node *node = (struct drm_info_node *) m->private;
1347 struct drm_device *dev = node->minor->dev;
1348 drm_i915_private_t *dev_priv = dev->dev_private;
1349 int ret;
1350 int gpu_freq, ia_freq;
1351
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001352 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001353 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001354 return 0;
1355 }
1356
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001357 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1358
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001359 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001360 if (ret)
1361 return ret;
1362
Damien Lespiau267f0c92013-06-24 22:59:48 +01001363 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001364
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001365 for (gpu_freq = dev_priv->rps.min_delay;
1366 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001367 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001368 ia_freq = gpu_freq;
1369 sandybridge_pcode_read(dev_priv,
1370 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1371 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001372 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1373 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1374 ((ia_freq >> 0) & 0xff) * 100,
1375 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001376 }
1377
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001378 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001379
1380 return 0;
1381}
1382
Jesse Barnes7648fa92010-05-20 14:28:11 -07001383static int i915_gfxec(struct seq_file *m, void *unused)
1384{
1385 struct drm_info_node *node = (struct drm_info_node *) m->private;
1386 struct drm_device *dev = node->minor->dev;
1387 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001388 int ret;
1389
1390 ret = mutex_lock_interruptible(&dev->struct_mutex);
1391 if (ret)
1392 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001393
1394 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1395
Ben Widawsky616fdb52011-10-05 11:44:54 -07001396 mutex_unlock(&dev->struct_mutex);
1397
Jesse Barnes7648fa92010-05-20 14:28:11 -07001398 return 0;
1399}
1400
Chris Wilson44834a62010-08-19 16:09:23 +01001401static int i915_opregion(struct seq_file *m, void *unused)
1402{
1403 struct drm_info_node *node = (struct drm_info_node *) m->private;
1404 struct drm_device *dev = node->minor->dev;
1405 drm_i915_private_t *dev_priv = dev->dev_private;
1406 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001407 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001408 int ret;
1409
Daniel Vetter0d38f002012-04-21 22:49:10 +02001410 if (data == NULL)
1411 return -ENOMEM;
1412
Chris Wilson44834a62010-08-19 16:09:23 +01001413 ret = mutex_lock_interruptible(&dev->struct_mutex);
1414 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001415 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001416
Daniel Vetter0d38f002012-04-21 22:49:10 +02001417 if (opregion->header) {
1418 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1419 seq_write(m, data, OPREGION_SIZE);
1420 }
Chris Wilson44834a62010-08-19 16:09:23 +01001421
1422 mutex_unlock(&dev->struct_mutex);
1423
Daniel Vetter0d38f002012-04-21 22:49:10 +02001424out:
1425 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001426 return 0;
1427}
1428
Chris Wilson37811fc2010-08-25 22:45:57 +01001429static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1430{
1431 struct drm_info_node *node = (struct drm_info_node *) m->private;
1432 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001433 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001434 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001435
Daniel Vetter4520f532013-10-09 09:18:51 +02001436#ifdef CONFIG_DRM_I915_FBDEV
1437 struct drm_i915_private *dev_priv = dev->dev_private;
1438 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001439 if (ret)
1440 return ret;
1441
1442 ifbdev = dev_priv->fbdev;
1443 fb = to_intel_framebuffer(ifbdev->helper.fb);
1444
Daniel Vetter623f9782012-12-11 16:21:38 +01001445 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001446 fb->base.width,
1447 fb->base.height,
1448 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001449 fb->base.bits_per_pixel,
1450 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001451 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001452 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001453 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001454#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001455
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001456 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001457 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001458 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001459 continue;
1460
Daniel Vetter623f9782012-12-11 16:21:38 +01001461 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001462 fb->base.width,
1463 fb->base.height,
1464 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001465 fb->base.bits_per_pixel,
1466 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001467 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001468 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001469 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001470 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001471
1472 return 0;
1473}
1474
Ben Widawskye76d3632011-03-19 18:14:29 -07001475static int i915_context_status(struct seq_file *m, void *unused)
1476{
1477 struct drm_info_node *node = (struct drm_info_node *) m->private;
1478 struct drm_device *dev = node->minor->dev;
1479 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001480 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001481 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001482 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001483
1484 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1485 if (ret)
1486 return ret;
1487
Daniel Vetter3e373942012-11-02 19:55:04 +01001488 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001489 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001490 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001492 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001493
Daniel Vetter3e373942012-11-02 19:55:04 +01001494 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001495 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001496 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001497 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001498 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001499
Ben Widawskya33afea2013-09-17 21:12:45 -07001500 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1501 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001502 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001503 for_each_ring(ring, dev_priv, i)
1504 if (ring->default_context == ctx)
1505 seq_printf(m, "(default context %s) ", ring->name);
1506
1507 describe_obj(m, ctx->obj);
1508 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001509 }
1510
Ben Widawskye76d3632011-03-19 18:14:29 -07001511 mutex_unlock(&dev->mode_config.mutex);
1512
1513 return 0;
1514}
1515
Ben Widawsky6d794d42011-04-25 11:25:56 -07001516static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1517{
1518 struct drm_info_node *node = (struct drm_info_node *) m->private;
1519 struct drm_device *dev = node->minor->dev;
1520 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001521 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001522
Chris Wilson907b28c2013-07-19 20:36:52 +01001523 spin_lock_irq(&dev_priv->uncore.lock);
1524 forcewake_count = dev_priv->uncore.forcewake_count;
1525 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001526
1527 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001528
1529 return 0;
1530}
1531
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001532static const char *swizzle_string(unsigned swizzle)
1533{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001534 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001535 case I915_BIT_6_SWIZZLE_NONE:
1536 return "none";
1537 case I915_BIT_6_SWIZZLE_9:
1538 return "bit9";
1539 case I915_BIT_6_SWIZZLE_9_10:
1540 return "bit9/bit10";
1541 case I915_BIT_6_SWIZZLE_9_11:
1542 return "bit9/bit11";
1543 case I915_BIT_6_SWIZZLE_9_10_11:
1544 return "bit9/bit10/bit11";
1545 case I915_BIT_6_SWIZZLE_9_17:
1546 return "bit9/bit17";
1547 case I915_BIT_6_SWIZZLE_9_10_17:
1548 return "bit9/bit10/bit17";
1549 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001550 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001551 }
1552
1553 return "bug";
1554}
1555
1556static int i915_swizzle_info(struct seq_file *m, void *data)
1557{
1558 struct drm_info_node *node = (struct drm_info_node *) m->private;
1559 struct drm_device *dev = node->minor->dev;
1560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001561 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001562
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001563 ret = mutex_lock_interruptible(&dev->struct_mutex);
1564 if (ret)
1565 return ret;
1566
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001567 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1568 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1569 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1570 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1571
1572 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1573 seq_printf(m, "DDC = 0x%08x\n",
1574 I915_READ(DCC));
1575 seq_printf(m, "C0DRB3 = 0x%04x\n",
1576 I915_READ16(C0DRB3));
1577 seq_printf(m, "C1DRB3 = 0x%04x\n",
1578 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001579 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1580 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1581 I915_READ(MAD_DIMM_C0));
1582 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1583 I915_READ(MAD_DIMM_C1));
1584 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1585 I915_READ(MAD_DIMM_C2));
1586 seq_printf(m, "TILECTL = 0x%08x\n",
1587 I915_READ(TILECTL));
1588 seq_printf(m, "ARB_MODE = 0x%08x\n",
1589 I915_READ(ARB_MODE));
1590 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1591 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001592 }
1593 mutex_unlock(&dev->struct_mutex);
1594
1595 return 0;
1596}
1597
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001598static int i915_ppgtt_info(struct seq_file *m, void *data)
1599{
1600 struct drm_info_node *node = (struct drm_info_node *) m->private;
1601 struct drm_device *dev = node->minor->dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 struct intel_ring_buffer *ring;
1604 int i, ret;
1605
1606
1607 ret = mutex_lock_interruptible(&dev->struct_mutex);
1608 if (ret)
1609 return ret;
1610 if (INTEL_INFO(dev)->gen == 6)
1611 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1612
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001613 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001614 seq_printf(m, "%s\n", ring->name);
1615 if (INTEL_INFO(dev)->gen == 7)
1616 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1617 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1618 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1619 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1620 }
1621 if (dev_priv->mm.aliasing_ppgtt) {
1622 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1623
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001625 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1626 }
1627 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1628 mutex_unlock(&dev->struct_mutex);
1629
1630 return 0;
1631}
1632
Jesse Barnes57f350b2012-03-28 13:39:25 -07001633static int i915_dpio_info(struct seq_file *m, void *data)
1634{
1635 struct drm_info_node *node = (struct drm_info_node *) m->private;
1636 struct drm_device *dev = node->minor->dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 int ret;
1639
1640
1641 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001642 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001643 return 0;
1644 }
1645
Daniel Vetter09153002012-12-12 14:06:44 +01001646 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001647 if (ret)
1648 return ret;
1649
1650 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1651
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001652 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1653 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1654 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1655 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001656
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001657 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1658 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1659 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1660 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001661
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001662 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1663 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1664 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1665 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001666
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001667 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1668 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1669 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1670 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001671
1672 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001673 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001674
Daniel Vetter09153002012-12-12 14:06:44 +01001675 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001676
1677 return 0;
1678}
1679
Ben Widawsky63573eb2013-07-04 11:02:07 -07001680static int i915_llc(struct seq_file *m, void *data)
1681{
1682 struct drm_info_node *node = (struct drm_info_node *) m->private;
1683 struct drm_device *dev = node->minor->dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685
1686 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1687 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1688 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1689
1690 return 0;
1691}
1692
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001693static int i915_edp_psr_status(struct seq_file *m, void *data)
1694{
1695 struct drm_info_node *node = m->private;
1696 struct drm_device *dev = node->minor->dev;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001698 u32 psrperf = 0;
1699 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001700
Rodrigo Vivia031d702013-10-03 16:15:06 -03001701 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1702 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001703
Rodrigo Vivia031d702013-10-03 16:15:06 -03001704 enabled = HAS_PSR(dev) &&
1705 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1706 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001707
Rodrigo Vivia031d702013-10-03 16:15:06 -03001708 if (HAS_PSR(dev))
1709 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1710 EDP_PSR_PERF_CNT_MASK;
1711 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001712
1713 return 0;
1714}
1715
Jesse Barnesec013e72013-08-20 10:29:23 +01001716static int i915_energy_uJ(struct seq_file *m, void *data)
1717{
1718 struct drm_info_node *node = m->private;
1719 struct drm_device *dev = node->minor->dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721 u64 power;
1722 u32 units;
1723
1724 if (INTEL_INFO(dev)->gen < 6)
1725 return -ENODEV;
1726
1727 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1728 power = (power & 0x1f00) >> 8;
1729 units = 1000000 / (1 << power); /* convert to uJ */
1730 power = I915_READ(MCH_SECP_NRG_STTS);
1731 power *= units;
1732
1733 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001734
1735 return 0;
1736}
1737
1738static int i915_pc8_status(struct seq_file *m, void *unused)
1739{
1740 struct drm_info_node *node = (struct drm_info_node *) m->private;
1741 struct drm_device *dev = node->minor->dev;
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743
1744 if (!IS_HASWELL(dev)) {
1745 seq_puts(m, "not supported\n");
1746 return 0;
1747 }
1748
1749 mutex_lock(&dev_priv->pc8.lock);
1750 seq_printf(m, "Requirements met: %s\n",
1751 yesno(dev_priv->pc8.requirements_met));
1752 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1753 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1754 seq_printf(m, "IRQs disabled: %s\n",
1755 yesno(dev_priv->pc8.irqs_disabled));
1756 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1757 mutex_unlock(&dev_priv->pc8.lock);
1758
Jesse Barnesec013e72013-08-20 10:29:23 +01001759 return 0;
1760}
1761
Damien Lespiau07144422013-10-15 18:55:40 +01001762struct pipe_crc_info {
1763 const char *name;
1764 struct drm_device *dev;
1765 enum pipe pipe;
1766};
1767
1768static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001769{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001770 struct pipe_crc_info *info = inode->i_private;
1771 struct drm_i915_private *dev_priv = info->dev->dev_private;
1772 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1773
Daniel Vetter7eb1c492013-11-14 11:30:43 +01001774 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
1775 return -ENODEV;
1776
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001777 spin_lock_irq(&pipe_crc->lock);
1778
1779 if (pipe_crc->opened) {
1780 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001781 return -EBUSY; /* already open */
1782 }
1783
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001784 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01001785 filep->private_data = inode->i_private;
1786
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001787 spin_unlock_irq(&pipe_crc->lock);
1788
Damien Lespiau07144422013-10-15 18:55:40 +01001789 return 0;
1790}
1791
1792static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
1793{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001794 struct pipe_crc_info *info = inode->i_private;
1795 struct drm_i915_private *dev_priv = info->dev->dev_private;
1796 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1797
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001798 spin_lock_irq(&pipe_crc->lock);
1799 pipe_crc->opened = false;
1800 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001801
Damien Lespiau07144422013-10-15 18:55:40 +01001802 return 0;
1803}
1804
1805/* (6 fields, 8 chars each, space separated (5) + '\n') */
1806#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
1807/* account for \'0' */
1808#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
1809
1810static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
1811{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001812 assert_spin_locked(&pipe_crc->lock);
1813 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
1814 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01001815}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001816
Damien Lespiau07144422013-10-15 18:55:40 +01001817static ssize_t
1818i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
1819 loff_t *pos)
1820{
1821 struct pipe_crc_info *info = filep->private_data;
1822 struct drm_device *dev = info->dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1825 char buf[PIPE_CRC_BUFFER_LEN];
1826 int head, tail, n_entries, n;
1827 ssize_t bytes_read;
1828
1829 /*
1830 * Don't allow user space to provide buffers not big enough to hold
1831 * a line of data.
1832 */
1833 if (count < PIPE_CRC_LINE_LEN)
1834 return -EINVAL;
1835
1836 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
1837 return 0;
1838
1839 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001840 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001841 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001842 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01001843
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001844 if (filep->f_flags & O_NONBLOCK) {
1845 spin_unlock_irq(&pipe_crc->lock);
1846 return -EAGAIN;
1847 }
1848
1849 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
1850 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
1851 if (ret) {
1852 spin_unlock_irq(&pipe_crc->lock);
1853 return ret;
1854 }
Damien Lespiau07144422013-10-15 18:55:40 +01001855 }
1856
1857 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001858 head = pipe_crc->head;
1859 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001860 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
1861 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001862 spin_unlock_irq(&pipe_crc->lock);
1863
Damien Lespiau07144422013-10-15 18:55:40 +01001864 bytes_read = 0;
1865 n = 0;
1866 do {
1867 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
1868 int ret;
1869
1870 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
1871 "%8u %8x %8x %8x %8x %8x\n",
1872 entry->frame, entry->crc[0],
1873 entry->crc[1], entry->crc[2],
1874 entry->crc[3], entry->crc[4]);
1875
1876 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
1877 buf, PIPE_CRC_LINE_LEN);
1878 if (ret == PIPE_CRC_LINE_LEN)
1879 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001880
1881 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
1882 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01001883 n++;
1884 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001885
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001886 spin_lock_irq(&pipe_crc->lock);
1887 pipe_crc->tail = tail;
1888 spin_unlock_irq(&pipe_crc->lock);
1889
Damien Lespiau07144422013-10-15 18:55:40 +01001890 return bytes_read;
1891}
1892
1893static const struct file_operations i915_pipe_crc_fops = {
1894 .owner = THIS_MODULE,
1895 .open = i915_pipe_crc_open,
1896 .read = i915_pipe_crc_read,
1897 .release = i915_pipe_crc_release,
1898};
1899
1900static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
1901 {
1902 .name = "i915_pipe_A_crc",
1903 .pipe = PIPE_A,
1904 },
1905 {
1906 .name = "i915_pipe_B_crc",
1907 .pipe = PIPE_B,
1908 },
1909 {
1910 .name = "i915_pipe_C_crc",
1911 .pipe = PIPE_C,
1912 },
1913};
1914
1915static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
1916 enum pipe pipe)
1917{
1918 struct drm_device *dev = minor->dev;
1919 struct dentry *ent;
1920 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
1921
1922 info->dev = dev;
1923 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
1924 &i915_pipe_crc_fops);
1925 if (IS_ERR(ent))
1926 return PTR_ERR(ent);
1927
1928 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001929}
1930
Daniel Vettere8dfcf72013-10-16 11:51:54 +02001931static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02001932 "none",
1933 "plane1",
1934 "plane2",
1935 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001936 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02001937 "TV",
1938 "DP-B",
1939 "DP-C",
1940 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01001941 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02001942};
1943
1944static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
1945{
1946 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
1947 return pipe_crc_sources[source];
1948}
1949
Damien Lespiaubd9db022013-10-15 18:55:36 +01001950static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02001951{
1952 struct drm_device *dev = m->private;
1953 struct drm_i915_private *dev_priv = dev->dev_private;
1954 int i;
1955
1956 for (i = 0; i < I915_MAX_PIPES; i++)
1957 seq_printf(m, "%c %s\n", pipe_name(i),
1958 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
1959
1960 return 0;
1961}
1962
Damien Lespiaubd9db022013-10-15 18:55:36 +01001963static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02001964{
1965 struct drm_device *dev = inode->i_private;
1966
Damien Lespiaubd9db022013-10-15 18:55:36 +01001967 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02001968}
1969
Daniel Vetter46a19182013-11-01 10:50:20 +01001970static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02001971 uint32_t *val)
1972{
Daniel Vetter46a19182013-11-01 10:50:20 +01001973 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
1974 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
1975
1976 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02001977 case INTEL_PIPE_CRC_SOURCE_PIPE:
1978 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
1979 break;
1980 case INTEL_PIPE_CRC_SOURCE_NONE:
1981 *val = 0;
1982 break;
1983 default:
1984 return -EINVAL;
1985 }
1986
1987 return 0;
1988}
1989
Daniel Vetter46a19182013-11-01 10:50:20 +01001990static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
1991 enum intel_pipe_crc_source *source)
1992{
1993 struct intel_encoder *encoder;
1994 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01001995 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01001996 int ret = 0;
1997
1998 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
1999
2000 mutex_lock(&dev->mode_config.mutex);
2001 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2002 base.head) {
2003 if (!encoder->base.crtc)
2004 continue;
2005
2006 crtc = to_intel_crtc(encoder->base.crtc);
2007
2008 if (crtc->pipe != pipe)
2009 continue;
2010
2011 switch (encoder->type) {
2012 case INTEL_OUTPUT_TVOUT:
2013 *source = INTEL_PIPE_CRC_SOURCE_TV;
2014 break;
2015 case INTEL_OUTPUT_DISPLAYPORT:
2016 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002017 dig_port = enc_to_dig_port(&encoder->base);
2018 switch (dig_port->port) {
2019 case PORT_B:
2020 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2021 break;
2022 case PORT_C:
2023 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2024 break;
2025 case PORT_D:
2026 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2027 break;
2028 default:
2029 WARN(1, "nonexisting DP port %c\n",
2030 port_name(dig_port->port));
2031 break;
2032 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002033 break;
2034 }
2035 }
2036 mutex_unlock(&dev->mode_config.mutex);
2037
2038 return ret;
2039}
2040
2041static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2042 enum pipe pipe,
2043 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002044 uint32_t *val)
2045{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002046 struct drm_i915_private *dev_priv = dev->dev_private;
2047 bool need_stable_symbols = false;
2048
Daniel Vetter46a19182013-11-01 10:50:20 +01002049 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2050 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2051 if (ret)
2052 return ret;
2053 }
2054
2055 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002056 case INTEL_PIPE_CRC_SOURCE_PIPE:
2057 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2058 break;
2059 case INTEL_PIPE_CRC_SOURCE_DP_B:
2060 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002061 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002062 break;
2063 case INTEL_PIPE_CRC_SOURCE_DP_C:
2064 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002065 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002066 break;
2067 case INTEL_PIPE_CRC_SOURCE_NONE:
2068 *val = 0;
2069 break;
2070 default:
2071 return -EINVAL;
2072 }
2073
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002074 /*
2075 * When the pipe CRC tap point is after the transcoders we need
2076 * to tweak symbol-level features to produce a deterministic series of
2077 * symbols for a given frame. We need to reset those features only once
2078 * a frame (instead of every nth symbol):
2079 * - DC-balance: used to ensure a better clock recovery from the data
2080 * link (SDVO)
2081 * - DisplayPort scrambling: used for EMI reduction
2082 */
2083 if (need_stable_symbols) {
2084 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2085
2086 WARN_ON(!IS_G4X(dev));
2087
2088 tmp |= DC_BALANCE_RESET_VLV;
2089 if (pipe == PIPE_A)
2090 tmp |= PIPE_A_SCRAMBLE_RESET;
2091 else
2092 tmp |= PIPE_B_SCRAMBLE_RESET;
2093
2094 I915_WRITE(PORT_DFT2_G4X, tmp);
2095 }
2096
Daniel Vetter7ac01292013-10-18 16:37:06 +02002097 return 0;
2098}
2099
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002100static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002101 enum pipe pipe,
2102 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002103 uint32_t *val)
2104{
Daniel Vetter84093602013-11-01 10:50:21 +01002105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 bool need_stable_symbols = false;
2107
Daniel Vetter46a19182013-11-01 10:50:20 +01002108 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2109 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2110 if (ret)
2111 return ret;
2112 }
2113
2114 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002115 case INTEL_PIPE_CRC_SOURCE_PIPE:
2116 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2117 break;
2118 case INTEL_PIPE_CRC_SOURCE_TV:
2119 if (!SUPPORTS_TV(dev))
2120 return -EINVAL;
2121 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2122 break;
2123 case INTEL_PIPE_CRC_SOURCE_DP_B:
2124 if (!IS_G4X(dev))
2125 return -EINVAL;
2126 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002127 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002128 break;
2129 case INTEL_PIPE_CRC_SOURCE_DP_C:
2130 if (!IS_G4X(dev))
2131 return -EINVAL;
2132 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002133 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002134 break;
2135 case INTEL_PIPE_CRC_SOURCE_DP_D:
2136 if (!IS_G4X(dev))
2137 return -EINVAL;
2138 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002139 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002140 break;
2141 case INTEL_PIPE_CRC_SOURCE_NONE:
2142 *val = 0;
2143 break;
2144 default:
2145 return -EINVAL;
2146 }
2147
Daniel Vetter84093602013-11-01 10:50:21 +01002148 /*
2149 * When the pipe CRC tap point is after the transcoders we need
2150 * to tweak symbol-level features to produce a deterministic series of
2151 * symbols for a given frame. We need to reset those features only once
2152 * a frame (instead of every nth symbol):
2153 * - DC-balance: used to ensure a better clock recovery from the data
2154 * link (SDVO)
2155 * - DisplayPort scrambling: used for EMI reduction
2156 */
2157 if (need_stable_symbols) {
2158 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2159
2160 WARN_ON(!IS_G4X(dev));
2161
2162 I915_WRITE(PORT_DFT_I9XX,
2163 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2164
2165 if (pipe == PIPE_A)
2166 tmp |= PIPE_A_SCRAMBLE_RESET;
2167 else
2168 tmp |= PIPE_B_SCRAMBLE_RESET;
2169
2170 I915_WRITE(PORT_DFT2_G4X, tmp);
2171 }
2172
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002173 return 0;
2174}
2175
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002176static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2177 enum pipe pipe)
2178{
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2181
2182 if (pipe == PIPE_A)
2183 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2184 else
2185 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2186 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2187 tmp &= ~DC_BALANCE_RESET_VLV;
2188 I915_WRITE(PORT_DFT2_G4X, tmp);
2189
2190}
2191
Daniel Vetter84093602013-11-01 10:50:21 +01002192static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2193 enum pipe pipe)
2194{
2195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2197
2198 if (pipe == PIPE_A)
2199 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2200 else
2201 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2202 I915_WRITE(PORT_DFT2_G4X, tmp);
2203
2204 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2205 I915_WRITE(PORT_DFT_I9XX,
2206 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2207 }
2208}
2209
Daniel Vetter46a19182013-11-01 10:50:20 +01002210static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002211 uint32_t *val)
2212{
Daniel Vetter46a19182013-11-01 10:50:20 +01002213 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2214 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2215
2216 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002217 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2218 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2219 break;
2220 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2221 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2222 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002223 case INTEL_PIPE_CRC_SOURCE_PIPE:
2224 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2225 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002226 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002227 *val = 0;
2228 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002229 default:
2230 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002231 }
2232
2233 return 0;
2234}
2235
Daniel Vetter46a19182013-11-01 10:50:20 +01002236static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002237 uint32_t *val)
2238{
Daniel Vetter46a19182013-11-01 10:50:20 +01002239 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2240 *source = INTEL_PIPE_CRC_SOURCE_PF;
2241
2242 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002243 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2244 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2245 break;
2246 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2247 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2248 break;
2249 case INTEL_PIPE_CRC_SOURCE_PF:
2250 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2251 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002252 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002253 *val = 0;
2254 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002255 default:
2256 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002257 }
2258
2259 return 0;
2260}
2261
Daniel Vetter926321d2013-10-16 13:30:34 +02002262static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2263 enum intel_pipe_crc_source source)
2264{
2265 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002266 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Daniel Vetter926321d2013-10-16 13:30:34 +02002267 u32 val;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002268 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002269
Damien Lespiaucc3da172013-10-15 18:55:31 +01002270 if (pipe_crc->source == source)
2271 return 0;
2272
Damien Lespiauae676fc2013-10-15 18:55:32 +01002273 /* forbid changing the source without going back to 'none' */
2274 if (pipe_crc->source && source)
2275 return -EINVAL;
2276
Daniel Vetter52f843f2013-10-21 17:26:38 +02002277 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002278 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002279 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002280 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002281 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002282 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002283 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002284 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002285 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002286 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002287
2288 if (ret != 0)
2289 return ret;
2290
Damien Lespiau4b584362013-10-15 18:55:33 +01002291 /* none -> real source transition */
2292 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002293 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2294 pipe_name(pipe), pipe_crc_source_name(source));
2295
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002296 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2297 INTEL_PIPE_CRC_ENTRIES_NR,
2298 GFP_KERNEL);
2299 if (!pipe_crc->entries)
2300 return -ENOMEM;
2301
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002302 spin_lock_irq(&pipe_crc->lock);
2303 pipe_crc->head = 0;
2304 pipe_crc->tail = 0;
2305 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002306 }
2307
Damien Lespiaucc3da172013-10-15 18:55:31 +01002308 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002309
Daniel Vetter926321d2013-10-16 13:30:34 +02002310 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2311 POSTING_READ(PIPE_CRC_CTL(pipe));
2312
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002313 /* real source -> none transition */
2314 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002315 struct intel_pipe_crc_entry *entries;
2316
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002317 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2318 pipe_name(pipe));
2319
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002320 intel_wait_for_vblank(dev, pipe);
2321
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002322 spin_lock_irq(&pipe_crc->lock);
2323 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002324 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002325 spin_unlock_irq(&pipe_crc->lock);
2326
2327 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002328
2329 if (IS_G4X(dev))
2330 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002331 else if (IS_VALLEYVIEW(dev))
2332 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002333 }
2334
Daniel Vetter926321d2013-10-16 13:30:34 +02002335 return 0;
2336}
2337
2338/*
2339 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002340 * command: wsp* object wsp+ name wsp+ source wsp*
2341 * object: 'pipe'
2342 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002343 * source: (none | plane1 | plane2 | pf)
2344 * wsp: (#0x20 | #0x9 | #0xA)+
2345 *
2346 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002347 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2348 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002349 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002350static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002351{
2352 int n_words = 0;
2353
2354 while (*buf) {
2355 char *end;
2356
2357 /* skip leading white space */
2358 buf = skip_spaces(buf);
2359 if (!*buf)
2360 break; /* end of buffer */
2361
2362 /* find end of word */
2363 for (end = buf; *end && !isspace(*end); end++)
2364 ;
2365
2366 if (n_words == max_words) {
2367 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2368 max_words);
2369 return -EINVAL; /* ran out of words[] before bytes */
2370 }
2371
2372 if (*end)
2373 *end++ = '\0';
2374 words[n_words++] = buf;
2375 buf = end;
2376 }
2377
2378 return n_words;
2379}
2380
Damien Lespiaub94dec82013-10-15 18:55:35 +01002381enum intel_pipe_crc_object {
2382 PIPE_CRC_OBJECT_PIPE,
2383};
2384
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002385static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002386 "pipe",
2387};
2388
2389static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002390display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002391{
2392 int i;
2393
2394 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2395 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002396 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002397 return 0;
2398 }
2399
2400 return -EINVAL;
2401}
2402
Damien Lespiaubd9db022013-10-15 18:55:36 +01002403static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002404{
2405 const char name = buf[0];
2406
2407 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2408 return -EINVAL;
2409
2410 *pipe = name - 'A';
2411
2412 return 0;
2413}
2414
2415static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002416display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002417{
2418 int i;
2419
2420 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2421 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002422 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002423 return 0;
2424 }
2425
2426 return -EINVAL;
2427}
2428
Damien Lespiaubd9db022013-10-15 18:55:36 +01002429static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02002430{
Damien Lespiaub94dec82013-10-15 18:55:35 +01002431#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02002432 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002433 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02002434 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002435 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02002436 enum intel_pipe_crc_source source;
2437
Damien Lespiaubd9db022013-10-15 18:55:36 +01002438 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01002439 if (n_words != N_WORDS) {
2440 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
2441 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02002442 return -EINVAL;
2443 }
2444
Damien Lespiaubd9db022013-10-15 18:55:36 +01002445 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002446 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002447 return -EINVAL;
2448 }
2449
Damien Lespiaubd9db022013-10-15 18:55:36 +01002450 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002451 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2452 return -EINVAL;
2453 }
2454
Damien Lespiaubd9db022013-10-15 18:55:36 +01002455 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002456 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002457 return -EINVAL;
2458 }
2459
2460 return pipe_crc_set_source(dev, pipe, source);
2461}
2462
Damien Lespiaubd9db022013-10-15 18:55:36 +01002463static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
2464 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02002465{
2466 struct seq_file *m = file->private_data;
2467 struct drm_device *dev = m->private;
2468 char *tmpbuf;
2469 int ret;
2470
2471 if (len == 0)
2472 return 0;
2473
2474 if (len > PAGE_SIZE - 1) {
2475 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
2476 PAGE_SIZE);
2477 return -E2BIG;
2478 }
2479
2480 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
2481 if (!tmpbuf)
2482 return -ENOMEM;
2483
2484 if (copy_from_user(tmpbuf, ubuf, len)) {
2485 ret = -EFAULT;
2486 goto out;
2487 }
2488 tmpbuf[len] = '\0';
2489
Damien Lespiaubd9db022013-10-15 18:55:36 +01002490 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02002491
2492out:
2493 kfree(tmpbuf);
2494 if (ret < 0)
2495 return ret;
2496
2497 *offp += len;
2498 return len;
2499}
2500
Damien Lespiaubd9db022013-10-15 18:55:36 +01002501static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002502 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002503 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02002504 .read = seq_read,
2505 .llseek = seq_lseek,
2506 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002507 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02002508};
2509
Kees Cook647416f2013-03-10 14:10:06 -07002510static int
2511i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002512{
Kees Cook647416f2013-03-10 14:10:06 -07002513 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002514 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002515
Kees Cook647416f2013-03-10 14:10:06 -07002516 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002517
Kees Cook647416f2013-03-10 14:10:06 -07002518 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002519}
2520
Kees Cook647416f2013-03-10 14:10:06 -07002521static int
2522i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002523{
Kees Cook647416f2013-03-10 14:10:06 -07002524 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002525
Kees Cook647416f2013-03-10 14:10:06 -07002526 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00002527 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002528
Kees Cook647416f2013-03-10 14:10:06 -07002529 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002530}
2531
Kees Cook647416f2013-03-10 14:10:06 -07002532DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
2533 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002534 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002535
Kees Cook647416f2013-03-10 14:10:06 -07002536static int
2537i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002538{
Kees Cook647416f2013-03-10 14:10:06 -07002539 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002540 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002541
Kees Cook647416f2013-03-10 14:10:06 -07002542 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002543
Kees Cook647416f2013-03-10 14:10:06 -07002544 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002545}
2546
Kees Cook647416f2013-03-10 14:10:06 -07002547static int
2548i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002549{
Kees Cook647416f2013-03-10 14:10:06 -07002550 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002551 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002552 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002553
Kees Cook647416f2013-03-10 14:10:06 -07002554 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002555
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002556 ret = mutex_lock_interruptible(&dev->struct_mutex);
2557 if (ret)
2558 return ret;
2559
Daniel Vetter99584db2012-11-14 17:14:04 +01002560 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002561 mutex_unlock(&dev->struct_mutex);
2562
Kees Cook647416f2013-03-10 14:10:06 -07002563 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002564}
2565
Kees Cook647416f2013-03-10 14:10:06 -07002566DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2567 i915_ring_stop_get, i915_ring_stop_set,
2568 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02002569
Chris Wilson094f9a52013-09-25 17:34:55 +01002570static int
2571i915_ring_missed_irq_get(void *data, u64 *val)
2572{
2573 struct drm_device *dev = data;
2574 struct drm_i915_private *dev_priv = dev->dev_private;
2575
2576 *val = dev_priv->gpu_error.missed_irq_rings;
2577 return 0;
2578}
2579
2580static int
2581i915_ring_missed_irq_set(void *data, u64 val)
2582{
2583 struct drm_device *dev = data;
2584 struct drm_i915_private *dev_priv = dev->dev_private;
2585 int ret;
2586
2587 /* Lock against concurrent debugfs callers */
2588 ret = mutex_lock_interruptible(&dev->struct_mutex);
2589 if (ret)
2590 return ret;
2591 dev_priv->gpu_error.missed_irq_rings = val;
2592 mutex_unlock(&dev->struct_mutex);
2593
2594 return 0;
2595}
2596
2597DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
2598 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
2599 "0x%08llx\n");
2600
2601static int
2602i915_ring_test_irq_get(void *data, u64 *val)
2603{
2604 struct drm_device *dev = data;
2605 struct drm_i915_private *dev_priv = dev->dev_private;
2606
2607 *val = dev_priv->gpu_error.test_irq_rings;
2608
2609 return 0;
2610}
2611
2612static int
2613i915_ring_test_irq_set(void *data, u64 val)
2614{
2615 struct drm_device *dev = data;
2616 struct drm_i915_private *dev_priv = dev->dev_private;
2617 int ret;
2618
2619 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
2620
2621 /* Lock against concurrent debugfs callers */
2622 ret = mutex_lock_interruptible(&dev->struct_mutex);
2623 if (ret)
2624 return ret;
2625
2626 dev_priv->gpu_error.test_irq_rings = val;
2627 mutex_unlock(&dev->struct_mutex);
2628
2629 return 0;
2630}
2631
2632DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
2633 i915_ring_test_irq_get, i915_ring_test_irq_set,
2634 "0x%08llx\n");
2635
Chris Wilsondd624af2013-01-15 12:39:35 +00002636#define DROP_UNBOUND 0x1
2637#define DROP_BOUND 0x2
2638#define DROP_RETIRE 0x4
2639#define DROP_ACTIVE 0x8
2640#define DROP_ALL (DROP_UNBOUND | \
2641 DROP_BOUND | \
2642 DROP_RETIRE | \
2643 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07002644static int
2645i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002646{
Kees Cook647416f2013-03-10 14:10:06 -07002647 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00002648
Kees Cook647416f2013-03-10 14:10:06 -07002649 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00002650}
2651
Kees Cook647416f2013-03-10 14:10:06 -07002652static int
2653i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002654{
Kees Cook647416f2013-03-10 14:10:06 -07002655 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00002656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07002658 struct i915_address_space *vm;
2659 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07002660 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002661
Kees Cook647416f2013-03-10 14:10:06 -07002662 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00002663
2664 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2665 * on ioctls on -EAGAIN. */
2666 ret = mutex_lock_interruptible(&dev->struct_mutex);
2667 if (ret)
2668 return ret;
2669
2670 if (val & DROP_ACTIVE) {
2671 ret = i915_gpu_idle(dev);
2672 if (ret)
2673 goto unlock;
2674 }
2675
2676 if (val & (DROP_RETIRE | DROP_ACTIVE))
2677 i915_gem_retire_requests(dev);
2678
2679 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07002680 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2681 list_for_each_entry_safe(vma, x, &vm->inactive_list,
2682 mm_list) {
2683 if (vma->obj->pin_count)
2684 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07002685
Ben Widawskyca191b12013-07-31 17:00:14 -07002686 ret = i915_vma_unbind(vma);
2687 if (ret)
2688 goto unlock;
2689 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07002690 }
Chris Wilsondd624af2013-01-15 12:39:35 +00002691 }
2692
2693 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07002694 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2695 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00002696 if (obj->pages_pin_count == 0) {
2697 ret = i915_gem_object_put_pages(obj);
2698 if (ret)
2699 goto unlock;
2700 }
2701 }
2702
2703unlock:
2704 mutex_unlock(&dev->struct_mutex);
2705
Kees Cook647416f2013-03-10 14:10:06 -07002706 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002707}
2708
Kees Cook647416f2013-03-10 14:10:06 -07002709DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2710 i915_drop_caches_get, i915_drop_caches_set,
2711 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00002712
Kees Cook647416f2013-03-10 14:10:06 -07002713static int
2714i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002715{
Kees Cook647416f2013-03-10 14:10:06 -07002716 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002717 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002718 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002719
2720 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2721 return -ENODEV;
2722
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002723 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2724
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002725 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002726 if (ret)
2727 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07002728
Jesse Barnes0a073b82013-04-17 15:54:58 -07002729 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002730 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002731 else
2732 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002733 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002734
Kees Cook647416f2013-03-10 14:10:06 -07002735 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002736}
2737
Kees Cook647416f2013-03-10 14:10:06 -07002738static int
2739i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002740{
Kees Cook647416f2013-03-10 14:10:06 -07002741 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002742 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002743 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002744
2745 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2746 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002747
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002748 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2749
Kees Cook647416f2013-03-10 14:10:06 -07002750 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002751
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002752 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002753 if (ret)
2754 return ret;
2755
Jesse Barnes358733e2011-07-27 11:53:01 -07002756 /*
2757 * Turbo will still be enabled, but won't go above the set value.
2758 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002759 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002760 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002761 dev_priv->rps.max_delay = val;
Chris Wilson6917c7b2013-11-06 13:56:26 -02002762 valleyview_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002763 } else {
2764 do_div(val, GT_FREQUENCY_MULTIPLIER);
2765 dev_priv->rps.max_delay = val;
2766 gen6_set_rps(dev, val);
2767 }
2768
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002769 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002770
Kees Cook647416f2013-03-10 14:10:06 -07002771 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002772}
2773
Kees Cook647416f2013-03-10 14:10:06 -07002774DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2775 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002776 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002777
Kees Cook647416f2013-03-10 14:10:06 -07002778static int
2779i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002780{
Kees Cook647416f2013-03-10 14:10:06 -07002781 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002782 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002783 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002784
2785 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2786 return -ENODEV;
2787
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002788 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2789
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002790 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002791 if (ret)
2792 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002793
Jesse Barnes0a073b82013-04-17 15:54:58 -07002794 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002795 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002796 else
2797 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002798 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002799
Kees Cook647416f2013-03-10 14:10:06 -07002800 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002801}
2802
Kees Cook647416f2013-03-10 14:10:06 -07002803static int
2804i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002805{
Kees Cook647416f2013-03-10 14:10:06 -07002806 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002807 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002808 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002809
2810 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2811 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002812
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002813 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2814
Kees Cook647416f2013-03-10 14:10:06 -07002815 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002816
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002817 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002818 if (ret)
2819 return ret;
2820
Jesse Barnes1523c312012-05-25 12:34:54 -07002821 /*
2822 * Turbo will still be enabled, but won't go below the set value.
2823 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002824 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002825 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002826 dev_priv->rps.min_delay = val;
2827 valleyview_set_rps(dev, val);
2828 } else {
2829 do_div(val, GT_FREQUENCY_MULTIPLIER);
2830 dev_priv->rps.min_delay = val;
2831 gen6_set_rps(dev, val);
2832 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002833 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002834
Kees Cook647416f2013-03-10 14:10:06 -07002835 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002836}
2837
Kees Cook647416f2013-03-10 14:10:06 -07002838DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2839 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002840 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002841
Kees Cook647416f2013-03-10 14:10:06 -07002842static int
2843i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002844{
Kees Cook647416f2013-03-10 14:10:06 -07002845 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002846 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002847 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002848 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002849
Daniel Vetter004777c2012-08-09 15:07:01 +02002850 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2851 return -ENODEV;
2852
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002853 ret = mutex_lock_interruptible(&dev->struct_mutex);
2854 if (ret)
2855 return ret;
2856
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002857 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2858 mutex_unlock(&dev_priv->dev->struct_mutex);
2859
Kees Cook647416f2013-03-10 14:10:06 -07002860 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002861
Kees Cook647416f2013-03-10 14:10:06 -07002862 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002863}
2864
Kees Cook647416f2013-03-10 14:10:06 -07002865static int
2866i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002867{
Kees Cook647416f2013-03-10 14:10:06 -07002868 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002869 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002870 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002871
Daniel Vetter004777c2012-08-09 15:07:01 +02002872 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2873 return -ENODEV;
2874
Kees Cook647416f2013-03-10 14:10:06 -07002875 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002876 return -EINVAL;
2877
Kees Cook647416f2013-03-10 14:10:06 -07002878 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002879
2880 /* Update the cache sharing policy here as well */
2881 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2882 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2883 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2884 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2885
Kees Cook647416f2013-03-10 14:10:06 -07002886 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002887}
2888
Kees Cook647416f2013-03-10 14:10:06 -07002889DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2890 i915_cache_sharing_get, i915_cache_sharing_set,
2891 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002892
Ben Widawsky6d794d42011-04-25 11:25:56 -07002893static int i915_forcewake_open(struct inode *inode, struct file *file)
2894{
2895 struct drm_device *dev = inode->i_private;
2896 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002897
Daniel Vetter075edca2012-01-24 09:44:28 +01002898 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002899 return 0;
2900
Ben Widawsky6d794d42011-04-25 11:25:56 -07002901 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002902
2903 return 0;
2904}
2905
Ben Widawskyc43b5632012-04-16 14:07:40 -07002906static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002907{
2908 struct drm_device *dev = inode->i_private;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910
Daniel Vetter075edca2012-01-24 09:44:28 +01002911 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002912 return 0;
2913
Ben Widawsky6d794d42011-04-25 11:25:56 -07002914 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002915
2916 return 0;
2917}
2918
2919static const struct file_operations i915_forcewake_fops = {
2920 .owner = THIS_MODULE,
2921 .open = i915_forcewake_open,
2922 .release = i915_forcewake_release,
2923};
2924
2925static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2926{
2927 struct drm_device *dev = minor->dev;
2928 struct dentry *ent;
2929
2930 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002931 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002932 root, dev,
2933 &i915_forcewake_fops);
2934 if (IS_ERR(ent))
2935 return PTR_ERR(ent);
2936
Ben Widawsky8eb57292011-05-11 15:10:58 -07002937 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002938}
2939
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002940static int i915_debugfs_create(struct dentry *root,
2941 struct drm_minor *minor,
2942 const char *name,
2943 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002944{
2945 struct drm_device *dev = minor->dev;
2946 struct dentry *ent;
2947
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002948 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002949 S_IRUGO | S_IWUSR,
2950 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002951 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002952 if (IS_ERR(ent))
2953 return PTR_ERR(ent);
2954
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002955 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002956}
2957
Ben Gamari27c202a2009-07-01 22:26:52 -04002958static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002959 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002960 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002961 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002962 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002963 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002964 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01002965 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002966 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002967 {"i915_gem_request", i915_gem_request_info, 0},
2968 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002969 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002970 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002971 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2972 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2973 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002974 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002975 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2976 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2977 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2978 {"i915_inttoext_table", i915_inttoext_table, 0},
2979 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002980 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002981 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002982 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002983 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002984 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002985 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002986 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002987 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002988 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002989 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002990 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002991 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002992 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07002993 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002994 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01002995 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03002996 {"i915_pc8_status", i915_pc8_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002997};
Ben Gamari27c202a2009-07-01 22:26:52 -04002998#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002999
Ville Syrjälä2b4bd0e2013-08-07 15:11:52 +03003000static struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003001 const char *name;
3002 const struct file_operations *fops;
3003} i915_debugfs_files[] = {
3004 {"i915_wedged", &i915_wedged_fops},
3005 {"i915_max_freq", &i915_max_freq_fops},
3006 {"i915_min_freq", &i915_min_freq_fops},
3007 {"i915_cache_sharing", &i915_cache_sharing_fops},
3008 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003009 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3010 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003011 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3012 {"i915_error_state", &i915_error_state_fops},
3013 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003014 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003015};
3016
Damien Lespiau07144422013-10-15 18:55:40 +01003017void intel_display_crc_init(struct drm_device *dev)
3018{
3019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003020 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003021
Daniel Vetterb3783602013-11-14 11:30:42 +01003022 for_each_pipe(pipe) {
3023 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003024
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003025 pipe_crc->opened = false;
3026 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003027 init_waitqueue_head(&pipe_crc->wq);
3028 }
3029}
3030
Ben Gamari27c202a2009-07-01 22:26:52 -04003031int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003032{
Daniel Vetter34b96742013-07-04 20:49:44 +02003033 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003034
Ben Widawsky6d794d42011-04-25 11:25:56 -07003035 ret = i915_forcewake_create(minor->debugfs_root, minor);
3036 if (ret)
3037 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003038
Damien Lespiau07144422013-10-15 18:55:40 +01003039 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3040 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3041 if (ret)
3042 return ret;
3043 }
3044
Daniel Vetter34b96742013-07-04 20:49:44 +02003045 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3046 ret = i915_debugfs_create(minor->debugfs_root, minor,
3047 i915_debugfs_files[i].name,
3048 i915_debugfs_files[i].fops);
3049 if (ret)
3050 return ret;
3051 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003052
Ben Gamari27c202a2009-07-01 22:26:52 -04003053 return drm_debugfs_create_files(i915_debugfs_list,
3054 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003055 minor->debugfs_root, minor);
3056}
3057
Ben Gamari27c202a2009-07-01 22:26:52 -04003058void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003059{
Daniel Vetter34b96742013-07-04 20:49:44 +02003060 int i;
3061
Ben Gamari27c202a2009-07-01 22:26:52 -04003062 drm_debugfs_remove_files(i915_debugfs_list,
3063 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003064
Ben Widawsky6d794d42011-04-25 11:25:56 -07003065 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3066 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003067
Daniel Vettere309a992013-10-16 22:55:51 +02003068 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003069 struct drm_info_list *info_list =
3070 (struct drm_info_list *)&i915_pipe_crc_data[i];
3071
3072 drm_debugfs_remove_files(info_list, 1, minor);
3073 }
3074
Daniel Vetter34b96742013-07-04 20:49:44 +02003075 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3076 struct drm_info_list *info_list =
3077 (struct drm_info_list *) i915_debugfs_files[i].fops;
3078
3079 drm_debugfs_remove_files(info_list, 1, minor);
3080 }
Ben Gamari20172632009-02-17 20:08:50 -05003081}
3082
3083#endif /* CONFIG_DEBUG_FS */