blob: e1d45aaf6881ac0ff325e5562c8f64307e737971 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010033#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010034#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010036#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000037#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050039#include "i915_drv.h"
40
Ben Gamari20172632009-02-17 20:08:50 -050041#if defined(CONFIG_DEBUG_FS)
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
54static int i915_capabilities(struct seq_file *m, void *data)
55{
56 struct drm_info_node *node = (struct drm_info_node *) m->private;
57 struct drm_device *dev = node->minor->dev;
58 const struct intel_device_info *info = INTEL_INFO(dev);
59
60 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030061 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010062#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
63#define SEP_SEMICOLON ;
64 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
65#undef PRINT_FLAG
66#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010067
68 return 0;
69}
Ben Gamari433e12f2009-02-17 20:08:51 -050070
Chris Wilson05394f32010-11-08 19:18:58 +000071static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000072{
Chris Wilson05394f32010-11-08 19:18:58 +000073 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000074 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000075 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000076 return "p";
77 else
78 return " ";
79}
80
Chris Wilson05394f32010-11-08 19:18:58 +000081static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000082{
Akshay Joshi0206e352011-08-16 15:34:10 -040083 switch (obj->tiling_mode) {
84 default:
85 case I915_TILING_NONE: return " ";
86 case I915_TILING_X: return "X";
87 case I915_TILING_Y: return "Y";
88 }
Chris Wilsona6172a82009-02-11 14:26:38 +000089}
90
Ben Widawsky1d693bc2013-07-31 17:00:00 -070091static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
92{
93 return obj->has_global_gtt_mapping ? "g" : " ";
94}
95
Chris Wilson37811fc2010-08-25 22:45:57 +010096static void
97describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
98{
Ben Widawsky1d693bc2013-07-31 17:00:00 -070099 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300100 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100101 &obj->base,
102 get_pin_flag(obj),
103 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700104 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800105 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100106 obj->base.read_domains,
107 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100108 obj->last_read_seqno,
109 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000110 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300111 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100112 obj->dirty ? " dirty" : "",
113 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
114 if (obj->base.name)
115 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100116 if (obj->pin_count)
117 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100118 if (obj->pin_display)
119 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100120 if (obj->fence_reg != I915_FENCE_REG_NONE)
121 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700122 list_for_each_entry(vma, &obj->vma_list, vma_link) {
123 if (!i915_is_ggtt(vma->vm))
124 seq_puts(m, " (pp");
125 else
126 seq_puts(m, " (g");
127 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
128 vma->node.start, vma->node.size);
129 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000130 if (obj->stolen)
131 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000132 if (obj->pin_mappable || obj->fault_mappable) {
133 char s[3], *t = s;
134 if (obj->pin_mappable)
135 *t++ = 'p';
136 if (obj->fault_mappable)
137 *t++ = 'f';
138 *t = '\0';
139 seq_printf(m, " (%s mappable)", s);
140 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100141 if (obj->ring != NULL)
142 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100143}
144
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700145static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
146{
147 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
148 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
149 seq_putc(m, ' ');
150}
151
Ben Gamari433e12f2009-02-17 20:08:51 -0500152static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500153{
154 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500155 uintptr_t list = (uintptr_t) node->info_ent->data;
156 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500157 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700158 struct drm_i915_private *dev_priv = dev->dev_private;
159 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700160 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100161 size_t total_obj_size, total_gtt_size;
162 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100163
164 ret = mutex_lock_interruptible(&dev->struct_mutex);
165 if (ret)
166 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500167
Ben Widawskyca191b12013-07-31 17:00:14 -0700168 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500169 switch (list) {
170 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100171 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700172 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500173 break;
174 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100175 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700176 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500177 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500178 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100179 mutex_unlock(&dev->struct_mutex);
180 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500181 }
182
Chris Wilson8f2480f2010-09-26 11:44:19 +0100183 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700184 list_for_each_entry(vma, head, mm_list) {
185 seq_printf(m, " ");
186 describe_obj(m, vma->obj);
187 seq_printf(m, "\n");
188 total_obj_size += vma->obj->base.size;
189 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100190 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500191 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100192 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700193
Chris Wilson8f2480f2010-09-26 11:44:19 +0100194 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
195 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500196 return 0;
197}
198
Chris Wilson6d2b8882013-08-07 18:30:54 +0100199static int obj_rank_by_stolen(void *priv,
200 struct list_head *A, struct list_head *B)
201{
202 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200203 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100204 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200205 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100206
207 return a->stolen->start - b->stolen->start;
208}
209
210static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
211{
212 struct drm_info_node *node = (struct drm_info_node *) m->private;
213 struct drm_device *dev = node->minor->dev;
214 struct drm_i915_private *dev_priv = dev->dev_private;
215 struct drm_i915_gem_object *obj;
216 size_t total_obj_size, total_gtt_size;
217 LIST_HEAD(stolen);
218 int count, ret;
219
220 ret = mutex_lock_interruptible(&dev->struct_mutex);
221 if (ret)
222 return ret;
223
224 total_obj_size = total_gtt_size = count = 0;
225 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
226 if (obj->stolen == NULL)
227 continue;
228
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200229 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100230
231 total_obj_size += obj->base.size;
232 total_gtt_size += i915_gem_obj_ggtt_size(obj);
233 count++;
234 }
235 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
236 if (obj->stolen == NULL)
237 continue;
238
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200239 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100240
241 total_obj_size += obj->base.size;
242 count++;
243 }
244 list_sort(NULL, &stolen, obj_rank_by_stolen);
245 seq_puts(m, "Stolen:\n");
246 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200247 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100248 seq_puts(m, " ");
249 describe_obj(m, obj);
250 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200251 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100252 }
253 mutex_unlock(&dev->struct_mutex);
254
255 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
256 count, total_obj_size, total_gtt_size);
257 return 0;
258}
259
Chris Wilson6299f992010-11-24 12:23:44 +0000260#define count_objects(list, member) do { \
261 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700262 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000263 ++count; \
264 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700265 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000266 ++mappable_count; \
267 } \
268 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400269} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000270
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100271struct file_stats {
272 int count;
273 size_t total, active, inactive, unbound;
274};
275
276static int per_file_stats(int id, void *ptr, void *data)
277{
278 struct drm_i915_gem_object *obj = ptr;
279 struct file_stats *stats = data;
280
281 stats->count++;
282 stats->total += obj->base.size;
283
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700284 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100285 if (!list_empty(&obj->ring_list))
286 stats->active += obj->base.size;
287 else
288 stats->inactive += obj->base.size;
289 } else {
290 if (!list_empty(&obj->global_list))
291 stats->unbound += obj->base.size;
292 }
293
294 return 0;
295}
296
Ben Widawskyca191b12013-07-31 17:00:14 -0700297#define count_vmas(list, member) do { \
298 list_for_each_entry(vma, list, member) { \
299 size += i915_gem_obj_ggtt_size(vma->obj); \
300 ++count; \
301 if (vma->obj->map_and_fenceable) { \
302 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
303 ++mappable_count; \
304 } \
305 } \
306} while (0)
307
308static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100309{
310 struct drm_info_node *node = (struct drm_info_node *) m->private;
311 struct drm_device *dev = node->minor->dev;
312 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200313 u32 count, mappable_count, purgeable_count;
314 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000315 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700316 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700318 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100319 int ret;
320
321 ret = mutex_lock_interruptible(&dev->struct_mutex);
322 if (ret)
323 return ret;
324
Chris Wilson6299f992010-11-24 12:23:44 +0000325 seq_printf(m, "%u objects, %zu bytes\n",
326 dev_priv->mm.object_count,
327 dev_priv->mm.object_memory);
328
329 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700330 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000331 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
332 count, mappable_count, size, mappable_size);
333
334 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700335 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000336 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
337 count, mappable_count, size, mappable_size);
338
339 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700340 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000341 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
342 count, mappable_count, size, mappable_size);
343
Chris Wilsonb7abb712012-08-20 11:33:30 +0200344 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700345 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200346 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200347 if (obj->madv == I915_MADV_DONTNEED)
348 purgeable_size += obj->base.size, ++purgeable_count;
349 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200350 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
351
Chris Wilson6299f992010-11-24 12:23:44 +0000352 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700353 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000354 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700355 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000356 ++count;
357 }
358 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700359 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000360 ++mappable_count;
361 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200362 if (obj->madv == I915_MADV_DONTNEED) {
363 purgeable_size += obj->base.size;
364 ++purgeable_count;
365 }
Chris Wilson6299f992010-11-24 12:23:44 +0000366 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200367 seq_printf(m, "%u purgeable objects, %zu bytes\n",
368 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000369 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
370 mappable_count, mappable_size);
371 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
372 count, size);
373
Ben Widawsky93d18792013-01-17 12:45:17 -0800374 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700375 dev_priv->gtt.base.total,
376 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100377
Damien Lespiau267f0c92013-06-24 22:59:48 +0100378 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100379 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
380 struct file_stats stats;
381
382 memset(&stats, 0, sizeof(stats));
383 idr_for_each(&file->object_idr, per_file_stats, &stats);
384 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
385 get_pid_task(file->pid, PIDTYPE_PID)->comm,
386 stats.count,
387 stats.total,
388 stats.active,
389 stats.inactive,
390 stats.unbound);
391 }
392
Chris Wilson73aa8082010-09-30 11:46:12 +0100393 mutex_unlock(&dev->struct_mutex);
394
395 return 0;
396}
397
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100398static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000399{
400 struct drm_info_node *node = (struct drm_info_node *) m->private;
401 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100402 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000403 struct drm_i915_private *dev_priv = dev->dev_private;
404 struct drm_i915_gem_object *obj;
405 size_t total_obj_size, total_gtt_size;
406 int count, ret;
407
408 ret = mutex_lock_interruptible(&dev->struct_mutex);
409 if (ret)
410 return ret;
411
412 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700413 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100414 if (list == PINNED_LIST && obj->pin_count == 0)
415 continue;
416
Damien Lespiau267f0c92013-06-24 22:59:48 +0100417 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000418 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100419 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000420 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700421 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000422 count++;
423 }
424
425 mutex_unlock(&dev->struct_mutex);
426
427 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
428 count, total_obj_size, total_gtt_size);
429
430 return 0;
431}
432
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100433static int i915_gem_pageflip_info(struct seq_file *m, void *data)
434{
435 struct drm_info_node *node = (struct drm_info_node *) m->private;
436 struct drm_device *dev = node->minor->dev;
437 unsigned long flags;
438 struct intel_crtc *crtc;
439
440 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800441 const char pipe = pipe_name(crtc->pipe);
442 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100443 struct intel_unpin_work *work;
444
445 spin_lock_irqsave(&dev->event_lock, flags);
446 work = crtc->unpin_work;
447 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800448 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100449 pipe, plane);
450 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000451 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800452 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100453 pipe, plane);
454 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800455 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100456 pipe, plane);
457 }
458 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100459 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100460 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100461 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000462 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100463
464 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000465 struct drm_i915_gem_object *obj = work->old_fb_obj;
466 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700467 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
468 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100469 }
470 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000471 struct drm_i915_gem_object *obj = work->pending_flip_obj;
472 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700473 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
474 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100475 }
476 }
477 spin_unlock_irqrestore(&dev->event_lock, flags);
478 }
479
480 return 0;
481}
482
Ben Gamari20172632009-02-17 20:08:50 -0500483static int i915_gem_request_info(struct seq_file *m, void *data)
484{
485 struct drm_info_node *node = (struct drm_info_node *) m->private;
486 struct drm_device *dev = node->minor->dev;
487 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100488 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500489 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100490 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100491
492 ret = mutex_lock_interruptible(&dev->struct_mutex);
493 if (ret)
494 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500495
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100496 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100497 for_each_ring(ring, dev_priv, i) {
498 if (list_empty(&ring->request_list))
499 continue;
500
501 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100502 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100503 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100504 list) {
505 seq_printf(m, " %d @ %d\n",
506 gem_request->seqno,
507 (int) (jiffies - gem_request->emitted_jiffies));
508 }
509 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500510 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100511 mutex_unlock(&dev->struct_mutex);
512
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100513 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100514 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100515
Ben Gamari20172632009-02-17 20:08:50 -0500516 return 0;
517}
518
Chris Wilsonb2223492010-10-27 15:27:33 +0100519static void i915_ring_seqno_info(struct seq_file *m,
520 struct intel_ring_buffer *ring)
521{
522 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200523 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100524 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100525 }
526}
527
Ben Gamari20172632009-02-17 20:08:50 -0500528static int i915_gem_seqno_info(struct seq_file *m, void *data)
529{
530 struct drm_info_node *node = (struct drm_info_node *) m->private;
531 struct drm_device *dev = node->minor->dev;
532 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100533 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000534 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100535
536 ret = mutex_lock_interruptible(&dev->struct_mutex);
537 if (ret)
538 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500539
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100540 for_each_ring(ring, dev_priv, i)
541 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100542
543 mutex_unlock(&dev->struct_mutex);
544
Ben Gamari20172632009-02-17 20:08:50 -0500545 return 0;
546}
547
548
549static int i915_interrupt_info(struct seq_file *m, void *data)
550{
551 struct drm_info_node *node = (struct drm_info_node *) m->private;
552 struct drm_device *dev = node->minor->dev;
553 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100554 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800555 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100556
557 ret = mutex_lock_interruptible(&dev->struct_mutex);
558 if (ret)
559 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500560
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700561 if (IS_VALLEYVIEW(dev)) {
562 seq_printf(m, "Display IER:\t%08x\n",
563 I915_READ(VLV_IER));
564 seq_printf(m, "Display IIR:\t%08x\n",
565 I915_READ(VLV_IIR));
566 seq_printf(m, "Display IIR_RW:\t%08x\n",
567 I915_READ(VLV_IIR_RW));
568 seq_printf(m, "Display IMR:\t%08x\n",
569 I915_READ(VLV_IMR));
570 for_each_pipe(pipe)
571 seq_printf(m, "Pipe %c stat:\t%08x\n",
572 pipe_name(pipe),
573 I915_READ(PIPESTAT(pipe)));
574
575 seq_printf(m, "Master IER:\t%08x\n",
576 I915_READ(VLV_MASTER_IER));
577
578 seq_printf(m, "Render IER:\t%08x\n",
579 I915_READ(GTIER));
580 seq_printf(m, "Render IIR:\t%08x\n",
581 I915_READ(GTIIR));
582 seq_printf(m, "Render IMR:\t%08x\n",
583 I915_READ(GTIMR));
584
585 seq_printf(m, "PM IER:\t\t%08x\n",
586 I915_READ(GEN6_PMIER));
587 seq_printf(m, "PM IIR:\t\t%08x\n",
588 I915_READ(GEN6_PMIIR));
589 seq_printf(m, "PM IMR:\t\t%08x\n",
590 I915_READ(GEN6_PMIMR));
591
592 seq_printf(m, "Port hotplug:\t%08x\n",
593 I915_READ(PORT_HOTPLUG_EN));
594 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
595 I915_READ(VLV_DPFLIPSTAT));
596 seq_printf(m, "DPINVGTT:\t%08x\n",
597 I915_READ(DPINVGTT));
598
599 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800600 seq_printf(m, "Interrupt enable: %08x\n",
601 I915_READ(IER));
602 seq_printf(m, "Interrupt identity: %08x\n",
603 I915_READ(IIR));
604 seq_printf(m, "Interrupt mask: %08x\n",
605 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800606 for_each_pipe(pipe)
607 seq_printf(m, "Pipe %c stat: %08x\n",
608 pipe_name(pipe),
609 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800610 } else {
611 seq_printf(m, "North Display Interrupt enable: %08x\n",
612 I915_READ(DEIER));
613 seq_printf(m, "North Display Interrupt identity: %08x\n",
614 I915_READ(DEIIR));
615 seq_printf(m, "North Display Interrupt mask: %08x\n",
616 I915_READ(DEIMR));
617 seq_printf(m, "South Display Interrupt enable: %08x\n",
618 I915_READ(SDEIER));
619 seq_printf(m, "South Display Interrupt identity: %08x\n",
620 I915_READ(SDEIIR));
621 seq_printf(m, "South Display Interrupt mask: %08x\n",
622 I915_READ(SDEIMR));
623 seq_printf(m, "Graphics Interrupt enable: %08x\n",
624 I915_READ(GTIER));
625 seq_printf(m, "Graphics Interrupt identity: %08x\n",
626 I915_READ(GTIIR));
627 seq_printf(m, "Graphics Interrupt mask: %08x\n",
628 I915_READ(GTIMR));
629 }
Ben Gamari20172632009-02-17 20:08:50 -0500630 seq_printf(m, "Interrupts received: %d\n",
631 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100632 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700633 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100634 seq_printf(m,
635 "Graphics Interrupt mask (%s): %08x\n",
636 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000637 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100638 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000639 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100640 mutex_unlock(&dev->struct_mutex);
641
Ben Gamari20172632009-02-17 20:08:50 -0500642 return 0;
643}
644
Chris Wilsona6172a82009-02-11 14:26:38 +0000645static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
646{
647 struct drm_info_node *node = (struct drm_info_node *) m->private;
648 struct drm_device *dev = node->minor->dev;
649 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100650 int i, ret;
651
652 ret = mutex_lock_interruptible(&dev->struct_mutex);
653 if (ret)
654 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000655
656 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
657 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
658 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000660
Chris Wilson6c085a72012-08-20 11:40:46 +0200661 seq_printf(m, "Fence %d, pin count = %d, object = ",
662 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100663 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100664 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100665 else
Chris Wilson05394f32010-11-08 19:18:58 +0000666 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100667 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000668 }
669
Chris Wilson05394f32010-11-08 19:18:58 +0000670 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000671 return 0;
672}
673
Ben Gamari20172632009-02-17 20:08:50 -0500674static int i915_hws_info(struct seq_file *m, void *data)
675{
676 struct drm_info_node *node = (struct drm_info_node *) m->private;
677 struct drm_device *dev = node->minor->dev;
678 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100679 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100680 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100681 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500682
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100684 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500685 if (hws == NULL)
686 return 0;
687
688 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
689 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
690 i * 4,
691 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
692 }
693 return 0;
694}
695
Daniel Vetterd5442302012-04-27 15:17:40 +0200696static ssize_t
697i915_error_state_write(struct file *filp,
698 const char __user *ubuf,
699 size_t cnt,
700 loff_t *ppos)
701{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300702 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200703 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200704 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200705
706 DRM_DEBUG_DRIVER("Resetting error state\n");
707
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200708 ret = mutex_lock_interruptible(&dev->struct_mutex);
709 if (ret)
710 return ret;
711
Daniel Vetterd5442302012-04-27 15:17:40 +0200712 i915_destroy_error_state(dev);
713 mutex_unlock(&dev->struct_mutex);
714
715 return cnt;
716}
717
718static int i915_error_state_open(struct inode *inode, struct file *file)
719{
720 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200721 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200722
723 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
724 if (!error_priv)
725 return -ENOMEM;
726
727 error_priv->dev = dev;
728
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300729 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200730
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300731 file->private_data = error_priv;
732
733 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200734}
735
736static int i915_error_state_release(struct inode *inode, struct file *file)
737{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300738 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200739
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300740 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200741 kfree(error_priv);
742
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300743 return 0;
744}
745
746static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
747 size_t count, loff_t *pos)
748{
749 struct i915_error_state_file_priv *error_priv = file->private_data;
750 struct drm_i915_error_state_buf error_str;
751 loff_t tmp_pos = 0;
752 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300753 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300754
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300755 ret = i915_error_state_buf_init(&error_str, count, *pos);
756 if (ret)
757 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300758
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300759 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300760 if (ret)
761 goto out;
762
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300763 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
764 error_str.buf,
765 error_str.bytes);
766
767 if (ret_count < 0)
768 ret = ret_count;
769 else
770 *pos = error_str.start + ret_count;
771out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300772 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300773 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200774}
775
776static const struct file_operations i915_error_state_fops = {
777 .owner = THIS_MODULE,
778 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300779 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200780 .write = i915_error_state_write,
781 .llseek = default_llseek,
782 .release = i915_error_state_release,
783};
784
Kees Cook647416f2013-03-10 14:10:06 -0700785static int
786i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200787{
Kees Cook647416f2013-03-10 14:10:06 -0700788 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200789 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200790 int ret;
791
792 ret = mutex_lock_interruptible(&dev->struct_mutex);
793 if (ret)
794 return ret;
795
Kees Cook647416f2013-03-10 14:10:06 -0700796 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200797 mutex_unlock(&dev->struct_mutex);
798
Kees Cook647416f2013-03-10 14:10:06 -0700799 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200800}
801
Kees Cook647416f2013-03-10 14:10:06 -0700802static int
803i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200804{
Kees Cook647416f2013-03-10 14:10:06 -0700805 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200806 int ret;
807
Mika Kuoppala40633212012-12-04 15:12:00 +0200808 ret = mutex_lock_interruptible(&dev->struct_mutex);
809 if (ret)
810 return ret;
811
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200812 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200813 mutex_unlock(&dev->struct_mutex);
814
Kees Cook647416f2013-03-10 14:10:06 -0700815 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200816}
817
Kees Cook647416f2013-03-10 14:10:06 -0700818DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
819 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300820 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200821
Jesse Barnesf97108d2010-01-29 11:27:07 -0800822static int i915_rstdby_delays(struct seq_file *m, void *unused)
823{
824 struct drm_info_node *node = (struct drm_info_node *) m->private;
825 struct drm_device *dev = node->minor->dev;
826 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700827 u16 crstanddelay;
828 int ret;
829
830 ret = mutex_lock_interruptible(&dev->struct_mutex);
831 if (ret)
832 return ret;
833
834 crstanddelay = I915_READ16(CRSTANDVID);
835
836 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800837
838 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
839
840 return 0;
841}
842
843static int i915_cur_delayinfo(struct seq_file *m, void *unused)
844{
845 struct drm_info_node *node = (struct drm_info_node *) m->private;
846 struct drm_device *dev = node->minor->dev;
847 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100848 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800849
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700850 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
851
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800852 if (IS_GEN5(dev)) {
853 u16 rgvswctl = I915_READ16(MEMSWCTL);
854 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
855
856 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
857 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
858 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
859 MEMSTAT_VID_SHIFT);
860 seq_printf(m, "Current P-state: %d\n",
861 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700862 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800863 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
864 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
865 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300866 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800867 u32 rpupei, rpcurup, rpprevup;
868 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800869 int max_freq;
870
871 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100872 ret = mutex_lock_interruptible(&dev->struct_mutex);
873 if (ret)
874 return ret;
875
Ben Widawskyfcca7922011-04-25 11:23:07 -0700876 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800877
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300878 reqf = I915_READ(GEN6_RPNSWREQ);
879 reqf &= ~GEN6_TURBO_DISABLE;
880 if (IS_HASWELL(dev))
881 reqf >>= 24;
882 else
883 reqf >>= 25;
884 reqf *= GT_FREQUENCY_MULTIPLIER;
885
Jesse Barnesccab5c82011-01-18 15:49:25 -0800886 rpstat = I915_READ(GEN6_RPSTAT1);
887 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
888 rpcurup = I915_READ(GEN6_RP_CUR_UP);
889 rpprevup = I915_READ(GEN6_RP_PREV_UP);
890 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
891 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
892 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800893 if (IS_HASWELL(dev))
894 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
895 else
896 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
897 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800898
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100899 gen6_gt_force_wake_put(dev_priv);
900 mutex_unlock(&dev->struct_mutex);
901
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800902 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800903 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800904 seq_printf(m, "Render p-state ratio: %d\n",
905 (gt_perf_status & 0xff00) >> 8);
906 seq_printf(m, "Render p-state VID: %d\n",
907 gt_perf_status & 0xff);
908 seq_printf(m, "Render p-state limit: %d\n",
909 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300910 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800911 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800912 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
913 GEN6_CURICONT_MASK);
914 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
915 GEN6_CURBSYTAVG_MASK);
916 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
917 GEN6_CURBSYTAVG_MASK);
918 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
919 GEN6_CURIAVG_MASK);
920 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
921 GEN6_CURBSYTAVG_MASK);
922 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
923 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800924
925 max_freq = (rp_state_cap & 0xff0000) >> 16;
926 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700927 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800928
929 max_freq = (rp_state_cap & 0xff00) >> 8;
930 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700931 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800932
933 max_freq = rp_state_cap & 0xff;
934 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700935 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700936
937 seq_printf(m, "Max overclocked frequency: %dMHz\n",
938 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700939 } else if (IS_VALLEYVIEW(dev)) {
940 u32 freq_sts, val;
941
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700942 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300943 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700944 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
945 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
946
Jani Nikula64936252013-05-22 15:36:20 +0300947 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700948 seq_printf(m, "max GPU freq: %d MHz\n",
949 vlv_gpu_freq(dev_priv->mem_freq, val));
950
Jani Nikula64936252013-05-22 15:36:20 +0300951 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700952 seq_printf(m, "min GPU freq: %d MHz\n",
953 vlv_gpu_freq(dev_priv->mem_freq, val));
954
955 seq_printf(m, "current GPU freq: %d MHz\n",
956 vlv_gpu_freq(dev_priv->mem_freq,
957 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700958 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800959 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100960 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800961 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800962
963 return 0;
964}
965
966static int i915_delayfreq_table(struct seq_file *m, void *unused)
967{
968 struct drm_info_node *node = (struct drm_info_node *) m->private;
969 struct drm_device *dev = node->minor->dev;
970 drm_i915_private_t *dev_priv = dev->dev_private;
971 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700972 int ret, i;
973
974 ret = mutex_lock_interruptible(&dev->struct_mutex);
975 if (ret)
976 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800977
978 for (i = 0; i < 16; i++) {
979 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700980 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
981 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800982 }
983
Ben Widawsky616fdb52011-10-05 11:44:54 -0700984 mutex_unlock(&dev->struct_mutex);
985
Jesse Barnesf97108d2010-01-29 11:27:07 -0800986 return 0;
987}
988
989static inline int MAP_TO_MV(int map)
990{
991 return 1250 - (map * 25);
992}
993
994static int i915_inttoext_table(struct seq_file *m, void *unused)
995{
996 struct drm_info_node *node = (struct drm_info_node *) m->private;
997 struct drm_device *dev = node->minor->dev;
998 drm_i915_private_t *dev_priv = dev->dev_private;
999 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001000 int ret, i;
1001
1002 ret = mutex_lock_interruptible(&dev->struct_mutex);
1003 if (ret)
1004 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001005
1006 for (i = 1; i <= 32; i++) {
1007 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1008 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1009 }
1010
Ben Widawsky616fdb52011-10-05 11:44:54 -07001011 mutex_unlock(&dev->struct_mutex);
1012
Jesse Barnesf97108d2010-01-29 11:27:07 -08001013 return 0;
1014}
1015
Ben Widawsky4d855292011-12-12 19:34:16 -08001016static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001017{
1018 struct drm_info_node *node = (struct drm_info_node *) m->private;
1019 struct drm_device *dev = node->minor->dev;
1020 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001021 u32 rgvmodectl, rstdbyctl;
1022 u16 crstandvid;
1023 int ret;
1024
1025 ret = mutex_lock_interruptible(&dev->struct_mutex);
1026 if (ret)
1027 return ret;
1028
1029 rgvmodectl = I915_READ(MEMMODECTL);
1030 rstdbyctl = I915_READ(RSTDBYCTL);
1031 crstandvid = I915_READ16(CRSTANDVID);
1032
1033 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001034
1035 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1036 "yes" : "no");
1037 seq_printf(m, "Boost freq: %d\n",
1038 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1039 MEMMODE_BOOST_FREQ_SHIFT);
1040 seq_printf(m, "HW control enabled: %s\n",
1041 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1042 seq_printf(m, "SW control enabled: %s\n",
1043 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1044 seq_printf(m, "Gated voltage change: %s\n",
1045 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1046 seq_printf(m, "Starting frequency: P%d\n",
1047 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001048 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001049 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001050 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1051 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1052 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1053 seq_printf(m, "Render standby enabled: %s\n",
1054 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001055 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001056 switch (rstdbyctl & RSX_STATUS_MASK) {
1057 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001058 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001059 break;
1060 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001061 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001062 break;
1063 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001064 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001065 break;
1066 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001067 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001068 break;
1069 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001070 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001071 break;
1072 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001073 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001074 break;
1075 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001076 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001077 break;
1078 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079
1080 return 0;
1081}
1082
Ben Widawsky4d855292011-12-12 19:34:16 -08001083static int gen6_drpc_info(struct seq_file *m)
1084{
1085
1086 struct drm_info_node *node = (struct drm_info_node *) m->private;
1087 struct drm_device *dev = node->minor->dev;
1088 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001089 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001090 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001091 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001092
1093 ret = mutex_lock_interruptible(&dev->struct_mutex);
1094 if (ret)
1095 return ret;
1096
Chris Wilson907b28c2013-07-19 20:36:52 +01001097 spin_lock_irq(&dev_priv->uncore.lock);
1098 forcewake_count = dev_priv->uncore.forcewake_count;
1099 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001100
1101 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001102 seq_puts(m, "RC information inaccurate because somebody "
1103 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001104 } else {
1105 /* NB: we cannot use forcewake, else we read the wrong values */
1106 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1107 udelay(10);
1108 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1109 }
1110
1111 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001112 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001113
1114 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1115 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1116 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001117 mutex_lock(&dev_priv->rps.hw_lock);
1118 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1119 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001120
1121 seq_printf(m, "Video Turbo Mode: %s\n",
1122 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1123 seq_printf(m, "HW control enabled: %s\n",
1124 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1125 seq_printf(m, "SW control enabled: %s\n",
1126 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1127 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001128 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001129 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1130 seq_printf(m, "RC6 Enabled: %s\n",
1131 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1132 seq_printf(m, "Deep RC6 Enabled: %s\n",
1133 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1134 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1135 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001136 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001137 switch (gt_core_status & GEN6_RCn_MASK) {
1138 case GEN6_RC0:
1139 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001140 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001141 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001142 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001143 break;
1144 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001145 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001146 break;
1147 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001148 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001149 break;
1150 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001151 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001152 break;
1153 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001154 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001155 break;
1156 }
1157
1158 seq_printf(m, "Core Power Down: %s\n",
1159 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001160
1161 /* Not exactly sure what this is */
1162 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1163 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1164 seq_printf(m, "RC6 residency since boot: %u\n",
1165 I915_READ(GEN6_GT_GFX_RC6));
1166 seq_printf(m, "RC6+ residency since boot: %u\n",
1167 I915_READ(GEN6_GT_GFX_RC6p));
1168 seq_printf(m, "RC6++ residency since boot: %u\n",
1169 I915_READ(GEN6_GT_GFX_RC6pp));
1170
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001171 seq_printf(m, "RC6 voltage: %dmV\n",
1172 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1173 seq_printf(m, "RC6+ voltage: %dmV\n",
1174 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1175 seq_printf(m, "RC6++ voltage: %dmV\n",
1176 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001177 return 0;
1178}
1179
1180static int i915_drpc_info(struct seq_file *m, void *unused)
1181{
1182 struct drm_info_node *node = (struct drm_info_node *) m->private;
1183 struct drm_device *dev = node->minor->dev;
1184
1185 if (IS_GEN6(dev) || IS_GEN7(dev))
1186 return gen6_drpc_info(m);
1187 else
1188 return ironlake_drpc_info(m);
1189}
1190
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001191static int i915_fbc_status(struct seq_file *m, void *unused)
1192{
1193 struct drm_info_node *node = (struct drm_info_node *) m->private;
1194 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001195 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001196
Adam Jacksonee5382a2010-04-23 11:17:39 -04001197 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001198 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001199 return 0;
1200 }
1201
Adam Jacksonee5382a2010-04-23 11:17:39 -04001202 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001203 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001204 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001205 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001206 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001207 case FBC_OK:
1208 seq_puts(m, "FBC actived, but currently disabled in hardware");
1209 break;
1210 case FBC_UNSUPPORTED:
1211 seq_puts(m, "unsupported by this chipset");
1212 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001213 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001215 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001216 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001217 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001218 break;
1219 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001220 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001221 break;
1222 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001223 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001224 break;
1225 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001226 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001227 break;
1228 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001229 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001230 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001231 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001232 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001233 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001234 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001235 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001236 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001237 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001238 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001239 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001240 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001241 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001242 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001243 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001244 }
1245 return 0;
1246}
1247
Paulo Zanoni92d44622013-05-31 16:33:24 -03001248static int i915_ips_status(struct seq_file *m, void *unused)
1249{
1250 struct drm_info_node *node = (struct drm_info_node *) m->private;
1251 struct drm_device *dev = node->minor->dev;
1252 struct drm_i915_private *dev_priv = dev->dev_private;
1253
Damien Lespiauf5adf942013-06-24 18:29:34 +01001254 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001255 seq_puts(m, "not supported\n");
1256 return 0;
1257 }
1258
1259 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1260 seq_puts(m, "enabled\n");
1261 else
1262 seq_puts(m, "disabled\n");
1263
1264 return 0;
1265}
1266
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001267static int i915_sr_status(struct seq_file *m, void *unused)
1268{
1269 struct drm_info_node *node = (struct drm_info_node *) m->private;
1270 struct drm_device *dev = node->minor->dev;
1271 drm_i915_private_t *dev_priv = dev->dev_private;
1272 bool sr_enabled = false;
1273
Yuanhan Liu13982612010-12-15 15:42:31 +08001274 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001275 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001276 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001277 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1278 else if (IS_I915GM(dev))
1279 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1280 else if (IS_PINEVIEW(dev))
1281 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1282
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001283 seq_printf(m, "self-refresh: %s\n",
1284 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001285
1286 return 0;
1287}
1288
Jesse Barnes7648fa92010-05-20 14:28:11 -07001289static int i915_emon_status(struct seq_file *m, void *unused)
1290{
1291 struct drm_info_node *node = (struct drm_info_node *) m->private;
1292 struct drm_device *dev = node->minor->dev;
1293 drm_i915_private_t *dev_priv = dev->dev_private;
1294 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001295 int ret;
1296
Chris Wilson582be6b2012-04-30 19:35:02 +01001297 if (!IS_GEN5(dev))
1298 return -ENODEV;
1299
Chris Wilsonde227ef2010-07-03 07:58:38 +01001300 ret = mutex_lock_interruptible(&dev->struct_mutex);
1301 if (ret)
1302 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001303
1304 temp = i915_mch_val(dev_priv);
1305 chipset = i915_chipset_val(dev_priv);
1306 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001307 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001308
1309 seq_printf(m, "GMCH temp: %ld\n", temp);
1310 seq_printf(m, "Chipset power: %ld\n", chipset);
1311 seq_printf(m, "GFX power: %ld\n", gfx);
1312 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1313
1314 return 0;
1315}
1316
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001317static int i915_ring_freq_table(struct seq_file *m, void *unused)
1318{
1319 struct drm_info_node *node = (struct drm_info_node *) m->private;
1320 struct drm_device *dev = node->minor->dev;
1321 drm_i915_private_t *dev_priv = dev->dev_private;
1322 int ret;
1323 int gpu_freq, ia_freq;
1324
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001325 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001326 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001327 return 0;
1328 }
1329
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001330 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1331
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001332 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001333 if (ret)
1334 return ret;
1335
Damien Lespiau267f0c92013-06-24 22:59:48 +01001336 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001337
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001338 for (gpu_freq = dev_priv->rps.min_delay;
1339 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001340 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001341 ia_freq = gpu_freq;
1342 sandybridge_pcode_read(dev_priv,
1343 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1344 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001345 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1346 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1347 ((ia_freq >> 0) & 0xff) * 100,
1348 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001349 }
1350
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001351 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001352
1353 return 0;
1354}
1355
Jesse Barnes7648fa92010-05-20 14:28:11 -07001356static int i915_gfxec(struct seq_file *m, void *unused)
1357{
1358 struct drm_info_node *node = (struct drm_info_node *) m->private;
1359 struct drm_device *dev = node->minor->dev;
1360 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001361 int ret;
1362
1363 ret = mutex_lock_interruptible(&dev->struct_mutex);
1364 if (ret)
1365 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001366
1367 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1368
Ben Widawsky616fdb52011-10-05 11:44:54 -07001369 mutex_unlock(&dev->struct_mutex);
1370
Jesse Barnes7648fa92010-05-20 14:28:11 -07001371 return 0;
1372}
1373
Chris Wilson44834a62010-08-19 16:09:23 +01001374static int i915_opregion(struct seq_file *m, void *unused)
1375{
1376 struct drm_info_node *node = (struct drm_info_node *) m->private;
1377 struct drm_device *dev = node->minor->dev;
1378 drm_i915_private_t *dev_priv = dev->dev_private;
1379 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001380 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001381 int ret;
1382
Daniel Vetter0d38f002012-04-21 22:49:10 +02001383 if (data == NULL)
1384 return -ENOMEM;
1385
Chris Wilson44834a62010-08-19 16:09:23 +01001386 ret = mutex_lock_interruptible(&dev->struct_mutex);
1387 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001388 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001389
Daniel Vetter0d38f002012-04-21 22:49:10 +02001390 if (opregion->header) {
1391 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1392 seq_write(m, data, OPREGION_SIZE);
1393 }
Chris Wilson44834a62010-08-19 16:09:23 +01001394
1395 mutex_unlock(&dev->struct_mutex);
1396
Daniel Vetter0d38f002012-04-21 22:49:10 +02001397out:
1398 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001399 return 0;
1400}
1401
Chris Wilson37811fc2010-08-25 22:45:57 +01001402static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1403{
1404 struct drm_info_node *node = (struct drm_info_node *) m->private;
1405 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001406 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001407 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001408
Daniel Vetter4520f532013-10-09 09:18:51 +02001409#ifdef CONFIG_DRM_I915_FBDEV
1410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001412 if (ret)
1413 return ret;
1414
1415 ifbdev = dev_priv->fbdev;
1416 fb = to_intel_framebuffer(ifbdev->helper.fb);
1417
Daniel Vetter623f9782012-12-11 16:21:38 +01001418 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001419 fb->base.width,
1420 fb->base.height,
1421 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001422 fb->base.bits_per_pixel,
1423 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001424 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001425 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001426 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001427#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001428
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001429 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001430 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1431 if (&fb->base == ifbdev->helper.fb)
1432 continue;
1433
Daniel Vetter623f9782012-12-11 16:21:38 +01001434 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001435 fb->base.width,
1436 fb->base.height,
1437 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001438 fb->base.bits_per_pixel,
1439 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001440 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001442 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001443 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001444
1445 return 0;
1446}
1447
Ben Widawskye76d3632011-03-19 18:14:29 -07001448static int i915_context_status(struct seq_file *m, void *unused)
1449{
1450 struct drm_info_node *node = (struct drm_info_node *) m->private;
1451 struct drm_device *dev = node->minor->dev;
1452 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001453 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001454 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001455 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001456
1457 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1458 if (ret)
1459 return ret;
1460
Daniel Vetter3e373942012-11-02 19:55:04 +01001461 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001462 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001463 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001464 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001465 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001466
Daniel Vetter3e373942012-11-02 19:55:04 +01001467 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001468 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001469 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001471 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001472
Ben Widawskya33afea2013-09-17 21:12:45 -07001473 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1474 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001475 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001476 for_each_ring(ring, dev_priv, i)
1477 if (ring->default_context == ctx)
1478 seq_printf(m, "(default context %s) ", ring->name);
1479
1480 describe_obj(m, ctx->obj);
1481 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001482 }
1483
Ben Widawskye76d3632011-03-19 18:14:29 -07001484 mutex_unlock(&dev->mode_config.mutex);
1485
1486 return 0;
1487}
1488
Ben Widawsky6d794d42011-04-25 11:25:56 -07001489static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1490{
1491 struct drm_info_node *node = (struct drm_info_node *) m->private;
1492 struct drm_device *dev = node->minor->dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001494 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001495
Chris Wilson907b28c2013-07-19 20:36:52 +01001496 spin_lock_irq(&dev_priv->uncore.lock);
1497 forcewake_count = dev_priv->uncore.forcewake_count;
1498 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001499
1500 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001501
1502 return 0;
1503}
1504
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001505static const char *swizzle_string(unsigned swizzle)
1506{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001507 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001508 case I915_BIT_6_SWIZZLE_NONE:
1509 return "none";
1510 case I915_BIT_6_SWIZZLE_9:
1511 return "bit9";
1512 case I915_BIT_6_SWIZZLE_9_10:
1513 return "bit9/bit10";
1514 case I915_BIT_6_SWIZZLE_9_11:
1515 return "bit9/bit11";
1516 case I915_BIT_6_SWIZZLE_9_10_11:
1517 return "bit9/bit10/bit11";
1518 case I915_BIT_6_SWIZZLE_9_17:
1519 return "bit9/bit17";
1520 case I915_BIT_6_SWIZZLE_9_10_17:
1521 return "bit9/bit10/bit17";
1522 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001523 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001524 }
1525
1526 return "bug";
1527}
1528
1529static int i915_swizzle_info(struct seq_file *m, void *data)
1530{
1531 struct drm_info_node *node = (struct drm_info_node *) m->private;
1532 struct drm_device *dev = node->minor->dev;
1533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001534 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001535
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001536 ret = mutex_lock_interruptible(&dev->struct_mutex);
1537 if (ret)
1538 return ret;
1539
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001540 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1541 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1542 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1543 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1544
1545 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1546 seq_printf(m, "DDC = 0x%08x\n",
1547 I915_READ(DCC));
1548 seq_printf(m, "C0DRB3 = 0x%04x\n",
1549 I915_READ16(C0DRB3));
1550 seq_printf(m, "C1DRB3 = 0x%04x\n",
1551 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001552 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1553 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1554 I915_READ(MAD_DIMM_C0));
1555 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1556 I915_READ(MAD_DIMM_C1));
1557 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1558 I915_READ(MAD_DIMM_C2));
1559 seq_printf(m, "TILECTL = 0x%08x\n",
1560 I915_READ(TILECTL));
1561 seq_printf(m, "ARB_MODE = 0x%08x\n",
1562 I915_READ(ARB_MODE));
1563 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1564 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001565 }
1566 mutex_unlock(&dev->struct_mutex);
1567
1568 return 0;
1569}
1570
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001571static int i915_ppgtt_info(struct seq_file *m, void *data)
1572{
1573 struct drm_info_node *node = (struct drm_info_node *) m->private;
1574 struct drm_device *dev = node->minor->dev;
1575 struct drm_i915_private *dev_priv = dev->dev_private;
1576 struct intel_ring_buffer *ring;
1577 int i, ret;
1578
1579
1580 ret = mutex_lock_interruptible(&dev->struct_mutex);
1581 if (ret)
1582 return ret;
1583 if (INTEL_INFO(dev)->gen == 6)
1584 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1585
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001586 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001587 seq_printf(m, "%s\n", ring->name);
1588 if (INTEL_INFO(dev)->gen == 7)
1589 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1590 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1591 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1592 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1593 }
1594 if (dev_priv->mm.aliasing_ppgtt) {
1595 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1596
Damien Lespiau267f0c92013-06-24 22:59:48 +01001597 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001598 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1599 }
1600 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1601 mutex_unlock(&dev->struct_mutex);
1602
1603 return 0;
1604}
1605
Jesse Barnes57f350b2012-03-28 13:39:25 -07001606static int i915_dpio_info(struct seq_file *m, void *data)
1607{
1608 struct drm_info_node *node = (struct drm_info_node *) m->private;
1609 struct drm_device *dev = node->minor->dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int ret;
1612
1613
1614 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001616 return 0;
1617 }
1618
Daniel Vetter09153002012-12-12 14:06:44 +01001619 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001620 if (ret)
1621 return ret;
1622
1623 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1624
1625 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001626 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001627 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001628 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001629
1630 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001631 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001632 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001633 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001634
1635 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001636 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001637 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001638 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001639
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001640 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001641 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001642 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001643 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001644
1645 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001646 vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001647
Daniel Vetter09153002012-12-12 14:06:44 +01001648 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001649
1650 return 0;
1651}
1652
Ben Widawsky63573eb2013-07-04 11:02:07 -07001653static int i915_llc(struct seq_file *m, void *data)
1654{
1655 struct drm_info_node *node = (struct drm_info_node *) m->private;
1656 struct drm_device *dev = node->minor->dev;
1657 struct drm_i915_private *dev_priv = dev->dev_private;
1658
1659 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1660 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1661 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1662
1663 return 0;
1664}
1665
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001666static int i915_edp_psr_status(struct seq_file *m, void *data)
1667{
1668 struct drm_info_node *node = m->private;
1669 struct drm_device *dev = node->minor->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001671 u32 psrperf = 0;
1672 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001673
Rodrigo Vivia031d702013-10-03 16:15:06 -03001674 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1675 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001676
Rodrigo Vivia031d702013-10-03 16:15:06 -03001677 enabled = HAS_PSR(dev) &&
1678 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1679 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001680
Rodrigo Vivia031d702013-10-03 16:15:06 -03001681 if (HAS_PSR(dev))
1682 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1683 EDP_PSR_PERF_CNT_MASK;
1684 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001685
1686 return 0;
1687}
1688
Jesse Barnesec013e72013-08-20 10:29:23 +01001689static int i915_energy_uJ(struct seq_file *m, void *data)
1690{
1691 struct drm_info_node *node = m->private;
1692 struct drm_device *dev = node->minor->dev;
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 u64 power;
1695 u32 units;
1696
1697 if (INTEL_INFO(dev)->gen < 6)
1698 return -ENODEV;
1699
1700 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1701 power = (power & 0x1f00) >> 8;
1702 units = 1000000 / (1 << power); /* convert to uJ */
1703 power = I915_READ(MCH_SECP_NRG_STTS);
1704 power *= units;
1705
1706 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001707
1708 return 0;
1709}
1710
1711static int i915_pc8_status(struct seq_file *m, void *unused)
1712{
1713 struct drm_info_node *node = (struct drm_info_node *) m->private;
1714 struct drm_device *dev = node->minor->dev;
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716
1717 if (!IS_HASWELL(dev)) {
1718 seq_puts(m, "not supported\n");
1719 return 0;
1720 }
1721
1722 mutex_lock(&dev_priv->pc8.lock);
1723 seq_printf(m, "Requirements met: %s\n",
1724 yesno(dev_priv->pc8.requirements_met));
1725 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1726 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1727 seq_printf(m, "IRQs disabled: %s\n",
1728 yesno(dev_priv->pc8.irqs_disabled));
1729 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1730 mutex_unlock(&dev_priv->pc8.lock);
1731
Jesse Barnesec013e72013-08-20 10:29:23 +01001732 return 0;
1733}
1734
Shuang He8bf1e9f2013-10-15 18:55:27 +01001735static int i915_pipe_crc(struct seq_file *m, void *data)
1736{
1737 struct drm_info_node *node = (struct drm_info_node *) m->private;
1738 struct drm_device *dev = node->minor->dev;
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 enum pipe pipe = (enum pipe)node->info_ent->data;
1741 const struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1742 int i;
1743 int start;
1744
1745 if (!IS_IVYBRIDGE(dev)) {
1746 seq_puts(m, "unsupported\n");
1747 return 0;
1748 }
1749
1750 start = atomic_read(&pipe_crc->slot) + 1;
1751 seq_puts(m, " timestamp CRC1 CRC2 CRC3 CRC4 CRC5\n");
1752 for (i = 0; i < INTEL_PIPE_CRC_ENTRIES_NR; i++) {
1753 const struct intel_pipe_crc_entry *entry =
1754 &pipe_crc->entries[(start + i) %
1755 INTEL_PIPE_CRC_ENTRIES_NR];
1756
1757 seq_printf(m, "%12u %8x %8x %8x %8x %8x\n", entry->timestamp,
1758 entry->crc[0], entry->crc[1], entry->crc[2],
1759 entry->crc[3], entry->crc[4]);
1760 }
1761
1762 return 0;
1763}
1764
Kees Cook647416f2013-03-10 14:10:06 -07001765static int
1766i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001767{
Kees Cook647416f2013-03-10 14:10:06 -07001768 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001769 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001770
Kees Cook647416f2013-03-10 14:10:06 -07001771 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001772
Kees Cook647416f2013-03-10 14:10:06 -07001773 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001774}
1775
Kees Cook647416f2013-03-10 14:10:06 -07001776static int
1777i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001778{
Kees Cook647416f2013-03-10 14:10:06 -07001779 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001780
Kees Cook647416f2013-03-10 14:10:06 -07001781 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001782 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001783
Kees Cook647416f2013-03-10 14:10:06 -07001784 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001785}
1786
Kees Cook647416f2013-03-10 14:10:06 -07001787DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1788 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001789 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001790
Kees Cook647416f2013-03-10 14:10:06 -07001791static int
1792i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001793{
Kees Cook647416f2013-03-10 14:10:06 -07001794 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001795 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001796
Kees Cook647416f2013-03-10 14:10:06 -07001797 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001798
Kees Cook647416f2013-03-10 14:10:06 -07001799 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001800}
1801
Kees Cook647416f2013-03-10 14:10:06 -07001802static int
1803i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001804{
Kees Cook647416f2013-03-10 14:10:06 -07001805 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001806 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001807 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001808
Kees Cook647416f2013-03-10 14:10:06 -07001809 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001810
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001811 ret = mutex_lock_interruptible(&dev->struct_mutex);
1812 if (ret)
1813 return ret;
1814
Daniel Vetter99584db2012-11-14 17:14:04 +01001815 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001816 mutex_unlock(&dev->struct_mutex);
1817
Kees Cook647416f2013-03-10 14:10:06 -07001818 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001819}
1820
Kees Cook647416f2013-03-10 14:10:06 -07001821DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1822 i915_ring_stop_get, i915_ring_stop_set,
1823 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001824
Chris Wilson094f9a52013-09-25 17:34:55 +01001825static int
1826i915_ring_missed_irq_get(void *data, u64 *val)
1827{
1828 struct drm_device *dev = data;
1829 struct drm_i915_private *dev_priv = dev->dev_private;
1830
1831 *val = dev_priv->gpu_error.missed_irq_rings;
1832 return 0;
1833}
1834
1835static int
1836i915_ring_missed_irq_set(void *data, u64 val)
1837{
1838 struct drm_device *dev = data;
1839 struct drm_i915_private *dev_priv = dev->dev_private;
1840 int ret;
1841
1842 /* Lock against concurrent debugfs callers */
1843 ret = mutex_lock_interruptible(&dev->struct_mutex);
1844 if (ret)
1845 return ret;
1846 dev_priv->gpu_error.missed_irq_rings = val;
1847 mutex_unlock(&dev->struct_mutex);
1848
1849 return 0;
1850}
1851
1852DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
1853 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
1854 "0x%08llx\n");
1855
1856static int
1857i915_ring_test_irq_get(void *data, u64 *val)
1858{
1859 struct drm_device *dev = data;
1860 struct drm_i915_private *dev_priv = dev->dev_private;
1861
1862 *val = dev_priv->gpu_error.test_irq_rings;
1863
1864 return 0;
1865}
1866
1867static int
1868i915_ring_test_irq_set(void *data, u64 val)
1869{
1870 struct drm_device *dev = data;
1871 struct drm_i915_private *dev_priv = dev->dev_private;
1872 int ret;
1873
1874 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
1875
1876 /* Lock against concurrent debugfs callers */
1877 ret = mutex_lock_interruptible(&dev->struct_mutex);
1878 if (ret)
1879 return ret;
1880
1881 dev_priv->gpu_error.test_irq_rings = val;
1882 mutex_unlock(&dev->struct_mutex);
1883
1884 return 0;
1885}
1886
1887DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
1888 i915_ring_test_irq_get, i915_ring_test_irq_set,
1889 "0x%08llx\n");
1890
Chris Wilsondd624af2013-01-15 12:39:35 +00001891#define DROP_UNBOUND 0x1
1892#define DROP_BOUND 0x2
1893#define DROP_RETIRE 0x4
1894#define DROP_ACTIVE 0x8
1895#define DROP_ALL (DROP_UNBOUND | \
1896 DROP_BOUND | \
1897 DROP_RETIRE | \
1898 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001899static int
1900i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001901{
Kees Cook647416f2013-03-10 14:10:06 -07001902 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001903
Kees Cook647416f2013-03-10 14:10:06 -07001904 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001905}
1906
Kees Cook647416f2013-03-10 14:10:06 -07001907static int
1908i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001909{
Kees Cook647416f2013-03-10 14:10:06 -07001910 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001911 struct drm_i915_private *dev_priv = dev->dev_private;
1912 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07001913 struct i915_address_space *vm;
1914 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07001915 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001916
Kees Cook647416f2013-03-10 14:10:06 -07001917 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001918
1919 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1920 * on ioctls on -EAGAIN. */
1921 ret = mutex_lock_interruptible(&dev->struct_mutex);
1922 if (ret)
1923 return ret;
1924
1925 if (val & DROP_ACTIVE) {
1926 ret = i915_gpu_idle(dev);
1927 if (ret)
1928 goto unlock;
1929 }
1930
1931 if (val & (DROP_RETIRE | DROP_ACTIVE))
1932 i915_gem_retire_requests(dev);
1933
1934 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07001935 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1936 list_for_each_entry_safe(vma, x, &vm->inactive_list,
1937 mm_list) {
1938 if (vma->obj->pin_count)
1939 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07001940
Ben Widawskyca191b12013-07-31 17:00:14 -07001941 ret = i915_vma_unbind(vma);
1942 if (ret)
1943 goto unlock;
1944 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07001945 }
Chris Wilsondd624af2013-01-15 12:39:35 +00001946 }
1947
1948 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07001949 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1950 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00001951 if (obj->pages_pin_count == 0) {
1952 ret = i915_gem_object_put_pages(obj);
1953 if (ret)
1954 goto unlock;
1955 }
1956 }
1957
1958unlock:
1959 mutex_unlock(&dev->struct_mutex);
1960
Kees Cook647416f2013-03-10 14:10:06 -07001961 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001962}
1963
Kees Cook647416f2013-03-10 14:10:06 -07001964DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1965 i915_drop_caches_get, i915_drop_caches_set,
1966 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001967
Kees Cook647416f2013-03-10 14:10:06 -07001968static int
1969i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001970{
Kees Cook647416f2013-03-10 14:10:06 -07001971 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001972 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001973 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001974
1975 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1976 return -ENODEV;
1977
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001978 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1979
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001980 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001981 if (ret)
1982 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001983
Jesse Barnes0a073b82013-04-17 15:54:58 -07001984 if (IS_VALLEYVIEW(dev))
1985 *val = vlv_gpu_freq(dev_priv->mem_freq,
1986 dev_priv->rps.max_delay);
1987 else
1988 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001989 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001990
Kees Cook647416f2013-03-10 14:10:06 -07001991 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001992}
1993
Kees Cook647416f2013-03-10 14:10:06 -07001994static int
1995i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001996{
Kees Cook647416f2013-03-10 14:10:06 -07001997 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001998 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001999 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002000
2001 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2002 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002003
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002004 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2005
Kees Cook647416f2013-03-10 14:10:06 -07002006 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002007
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002008 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002009 if (ret)
2010 return ret;
2011
Jesse Barnes358733e2011-07-27 11:53:01 -07002012 /*
2013 * Turbo will still be enabled, but won't go above the set value.
2014 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002015 if (IS_VALLEYVIEW(dev)) {
2016 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2017 dev_priv->rps.max_delay = val;
2018 gen6_set_rps(dev, val);
2019 } else {
2020 do_div(val, GT_FREQUENCY_MULTIPLIER);
2021 dev_priv->rps.max_delay = val;
2022 gen6_set_rps(dev, val);
2023 }
2024
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002025 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002026
Kees Cook647416f2013-03-10 14:10:06 -07002027 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002028}
2029
Kees Cook647416f2013-03-10 14:10:06 -07002030DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2031 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002032 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002033
Kees Cook647416f2013-03-10 14:10:06 -07002034static int
2035i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002036{
Kees Cook647416f2013-03-10 14:10:06 -07002037 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002038 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002039 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002040
2041 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2042 return -ENODEV;
2043
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002044 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2045
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002046 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002047 if (ret)
2048 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002049
Jesse Barnes0a073b82013-04-17 15:54:58 -07002050 if (IS_VALLEYVIEW(dev))
2051 *val = vlv_gpu_freq(dev_priv->mem_freq,
2052 dev_priv->rps.min_delay);
2053 else
2054 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002055 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002056
Kees Cook647416f2013-03-10 14:10:06 -07002057 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002058}
2059
Kees Cook647416f2013-03-10 14:10:06 -07002060static int
2061i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002062{
Kees Cook647416f2013-03-10 14:10:06 -07002063 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002064 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002065 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002066
2067 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2068 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002069
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002070 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2071
Kees Cook647416f2013-03-10 14:10:06 -07002072 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002073
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002074 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002075 if (ret)
2076 return ret;
2077
Jesse Barnes1523c312012-05-25 12:34:54 -07002078 /*
2079 * Turbo will still be enabled, but won't go below the set value.
2080 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002081 if (IS_VALLEYVIEW(dev)) {
2082 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2083 dev_priv->rps.min_delay = val;
2084 valleyview_set_rps(dev, val);
2085 } else {
2086 do_div(val, GT_FREQUENCY_MULTIPLIER);
2087 dev_priv->rps.min_delay = val;
2088 gen6_set_rps(dev, val);
2089 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002090 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002091
Kees Cook647416f2013-03-10 14:10:06 -07002092 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002093}
2094
Kees Cook647416f2013-03-10 14:10:06 -07002095DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2096 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002097 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002098
Kees Cook647416f2013-03-10 14:10:06 -07002099static int
2100i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002101{
Kees Cook647416f2013-03-10 14:10:06 -07002102 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002103 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002104 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002105 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002106
Daniel Vetter004777c2012-08-09 15:07:01 +02002107 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2108 return -ENODEV;
2109
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002110 ret = mutex_lock_interruptible(&dev->struct_mutex);
2111 if (ret)
2112 return ret;
2113
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002114 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2115 mutex_unlock(&dev_priv->dev->struct_mutex);
2116
Kees Cook647416f2013-03-10 14:10:06 -07002117 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002118
Kees Cook647416f2013-03-10 14:10:06 -07002119 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002120}
2121
Kees Cook647416f2013-03-10 14:10:06 -07002122static int
2123i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002124{
Kees Cook647416f2013-03-10 14:10:06 -07002125 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002126 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002127 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002128
Daniel Vetter004777c2012-08-09 15:07:01 +02002129 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2130 return -ENODEV;
2131
Kees Cook647416f2013-03-10 14:10:06 -07002132 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002133 return -EINVAL;
2134
Kees Cook647416f2013-03-10 14:10:06 -07002135 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002136
2137 /* Update the cache sharing policy here as well */
2138 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2139 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2140 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2141 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2142
Kees Cook647416f2013-03-10 14:10:06 -07002143 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002144}
2145
Kees Cook647416f2013-03-10 14:10:06 -07002146DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2147 i915_cache_sharing_get, i915_cache_sharing_set,
2148 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002149
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002150/* As the drm_debugfs_init() routines are called before dev->dev_private is
2151 * allocated we need to hook into the minor for release. */
2152static int
2153drm_add_fake_info_node(struct drm_minor *minor,
2154 struct dentry *ent,
2155 const void *key)
2156{
2157 struct drm_info_node *node;
2158
Daniel Vetterb14c5672013-09-19 12:18:32 +02002159 node = kmalloc(sizeof(*node), GFP_KERNEL);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002160 if (node == NULL) {
2161 debugfs_remove(ent);
2162 return -ENOMEM;
2163 }
2164
2165 node->minor = minor;
2166 node->dent = ent;
2167 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01002168
2169 mutex_lock(&minor->debugfs_lock);
2170 list_add(&node->list, &minor->debugfs_list);
2171 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002172
2173 return 0;
2174}
2175
Ben Widawsky6d794d42011-04-25 11:25:56 -07002176static int i915_forcewake_open(struct inode *inode, struct file *file)
2177{
2178 struct drm_device *dev = inode->i_private;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002180
Daniel Vetter075edca2012-01-24 09:44:28 +01002181 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002182 return 0;
2183
Ben Widawsky6d794d42011-04-25 11:25:56 -07002184 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002185
2186 return 0;
2187}
2188
Ben Widawskyc43b5632012-04-16 14:07:40 -07002189static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002190{
2191 struct drm_device *dev = inode->i_private;
2192 struct drm_i915_private *dev_priv = dev->dev_private;
2193
Daniel Vetter075edca2012-01-24 09:44:28 +01002194 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002195 return 0;
2196
Ben Widawsky6d794d42011-04-25 11:25:56 -07002197 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002198
2199 return 0;
2200}
2201
2202static const struct file_operations i915_forcewake_fops = {
2203 .owner = THIS_MODULE,
2204 .open = i915_forcewake_open,
2205 .release = i915_forcewake_release,
2206};
2207
2208static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2209{
2210 struct drm_device *dev = minor->dev;
2211 struct dentry *ent;
2212
2213 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002214 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002215 root, dev,
2216 &i915_forcewake_fops);
2217 if (IS_ERR(ent))
2218 return PTR_ERR(ent);
2219
Ben Widawsky8eb57292011-05-11 15:10:58 -07002220 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002221}
2222
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002223static int i915_debugfs_create(struct dentry *root,
2224 struct drm_minor *minor,
2225 const char *name,
2226 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002227{
2228 struct drm_device *dev = minor->dev;
2229 struct dentry *ent;
2230
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002231 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002232 S_IRUGO | S_IWUSR,
2233 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002234 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002235 if (IS_ERR(ent))
2236 return PTR_ERR(ent);
2237
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002238 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002239}
2240
Ben Gamari27c202a2009-07-01 22:26:52 -04002241static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002242 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002243 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002244 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002245 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002246 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002247 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01002248 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002249 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002250 {"i915_gem_request", i915_gem_request_info, 0},
2251 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002252 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002253 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002254 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2255 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2256 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002257 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002258 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2259 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2260 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2261 {"i915_inttoext_table", i915_inttoext_table, 0},
2262 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002263 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002264 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002265 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002266 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002267 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002268 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002269 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002270 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002271 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002272 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002273 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002274 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002275 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07002276 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002277 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01002278 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03002279 {"i915_pc8_status", i915_pc8_status, 0},
Shuang He8bf1e9f2013-10-15 18:55:27 +01002280 {"i915_pipe_A_crc", i915_pipe_crc, 0, (void *)PIPE_A},
2281 {"i915_pipe_B_crc", i915_pipe_crc, 0, (void *)PIPE_B},
2282 {"i915_pipe_C_crc", i915_pipe_crc, 0, (void *)PIPE_C},
Ben Gamari20172632009-02-17 20:08:50 -05002283};
Ben Gamari27c202a2009-07-01 22:26:52 -04002284#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002285
Ville Syrjälä2b4bd0e2013-08-07 15:11:52 +03002286static struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02002287 const char *name;
2288 const struct file_operations *fops;
2289} i915_debugfs_files[] = {
2290 {"i915_wedged", &i915_wedged_fops},
2291 {"i915_max_freq", &i915_max_freq_fops},
2292 {"i915_min_freq", &i915_min_freq_fops},
2293 {"i915_cache_sharing", &i915_cache_sharing_fops},
2294 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01002295 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
2296 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02002297 {"i915_gem_drop_caches", &i915_drop_caches_fops},
2298 {"i915_error_state", &i915_error_state_fops},
2299 {"i915_next_seqno", &i915_next_seqno_fops},
2300};
2301
Ben Gamari27c202a2009-07-01 22:26:52 -04002302int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002303{
Daniel Vetter34b96742013-07-04 20:49:44 +02002304 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002305
Ben Widawsky6d794d42011-04-25 11:25:56 -07002306 ret = i915_forcewake_create(minor->debugfs_root, minor);
2307 if (ret)
2308 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002309
Daniel Vetter34b96742013-07-04 20:49:44 +02002310 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2311 ret = i915_debugfs_create(minor->debugfs_root, minor,
2312 i915_debugfs_files[i].name,
2313 i915_debugfs_files[i].fops);
2314 if (ret)
2315 return ret;
2316 }
Mika Kuoppala40633212012-12-04 15:12:00 +02002317
Ben Gamari27c202a2009-07-01 22:26:52 -04002318 return drm_debugfs_create_files(i915_debugfs_list,
2319 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002320 minor->debugfs_root, minor);
2321}
2322
Ben Gamari27c202a2009-07-01 22:26:52 -04002323void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002324{
Daniel Vetter34b96742013-07-04 20:49:44 +02002325 int i;
2326
Ben Gamari27c202a2009-07-01 22:26:52 -04002327 drm_debugfs_remove_files(i915_debugfs_list,
2328 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002329 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2330 1, minor);
Daniel Vetter34b96742013-07-04 20:49:44 +02002331 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2332 struct drm_info_list *info_list =
2333 (struct drm_info_list *) i915_debugfs_files[i].fops;
2334
2335 drm_debugfs_remove_files(info_list, 1, minor);
2336 }
Ben Gamari20172632009-02-17 20:08:50 -05002337}
2338
2339#endif /* CONFIG_DEBUG_FS */