blob: 29d76b06e7de6b063e209c4e50b8a452792d980f [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Mika Kuoppalac114f762015-06-25 18:35:13 +0300304static int __setup_page_dma(struct drm_device *dev,
305 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000306{
307 struct device *device = &dev->pdev->dev;
308
Mika Kuoppalac114f762015-06-25 18:35:13 +0300309 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300310 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000311 return -ENOMEM;
312
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300313 p->daddr = dma_map_page(device,
314 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
315
316 if (dma_mapping_error(device, p->daddr)) {
317 __free_page(p->page);
318 return -EINVAL;
319 }
320
Michel Thierry1266cdb2015-03-24 17:06:33 +0000321 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000322}
323
Mika Kuoppalac114f762015-06-25 18:35:13 +0300324static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
325{
326 return __setup_page_dma(dev, p, GFP_KERNEL);
327}
328
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300329static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
330{
331 if (WARN_ON(!p->page))
332 return;
333
334 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
335 __free_page(p->page);
336 memset(p, 0, sizeof(*p));
337}
338
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300339static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300340{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300341 return kmap_atomic(p->page);
342}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300343
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300344/* We use the flushing unmap only with ppgtt structures:
345 * page directories, page tables and scratch pages.
346 */
347static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
348{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300349 /* There are only few exceptions for gen >=6. chv and bxt.
350 * And we are not sure about the latter so play safe for now.
351 */
352 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
353 drm_clflush_virt_range(vaddr, PAGE_SIZE);
354
355 kunmap_atomic(vaddr);
356}
357
Mika Kuoppala567047b2015-06-25 18:35:12 +0300358#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300359#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
360
Mika Kuoppala567047b2015-06-25 18:35:12 +0300361#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
362#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
363#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
364#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
365
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300366static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
367 const uint64_t val)
368{
369 int i;
370 uint64_t * const vaddr = kmap_page_dma(p);
371
372 for (i = 0; i < 512; i++)
373 vaddr[i] = val;
374
375 kunmap_page_dma(dev, vaddr);
376}
377
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300378static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
379 const uint32_t val32)
380{
381 uint64_t v = val32;
382
383 v = v << 32 | val32;
384
385 fill_page_dma(dev, p, v);
386}
387
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300388static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000389{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300390 cleanup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000391 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000392 kfree(pt);
393}
394
Michel Thierry5a8e9942015-04-08 12:13:25 +0100395static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100396 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100397{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300398 gen8_pte_t scratch_pte;
Michel Thierry5a8e9942015-04-08 12:13:25 +0100399
Mika Kuoppalac114f762015-06-25 18:35:13 +0300400 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
401 I915_CACHE_LLC, true);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100402
Mika Kuoppala567047b2015-06-25 18:35:12 +0300403 fill_px(vm->dev, pt, scratch_pte);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100404}
405
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300406static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000407{
Michel Thierryec565b32015-04-08 12:13:23 +0100408 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000409 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
410 GEN8_PTES : GEN6_PTES;
411 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000412
413 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
414 if (!pt)
415 return ERR_PTR(-ENOMEM);
416
Ben Widawsky678d96f2015-03-16 16:00:56 +0000417 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
418 GFP_KERNEL);
419
420 if (!pt->used_ptes)
421 goto fail_bitmap;
422
Mika Kuoppala567047b2015-06-25 18:35:12 +0300423 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000424 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300425 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000426
427 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000428
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300429fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430 kfree(pt->used_ptes);
431fail_bitmap:
432 kfree(pt);
433
434 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000435}
436
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300437static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000438{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300439 if (px_page(pd)) {
440 cleanup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100441 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000442 kfree(pd);
443 }
444}
445
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300446static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000447{
Michel Thierryec565b32015-04-08 12:13:23 +0100448 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100449 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000450
451 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
452 if (!pd)
453 return ERR_PTR(-ENOMEM);
454
Michel Thierry33c88192015-04-08 12:13:33 +0100455 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
456 sizeof(*pd->used_pdes), GFP_KERNEL);
457 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300458 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100459
Mika Kuoppala567047b2015-06-25 18:35:12 +0300460 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100461 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300462 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100463
Ben Widawsky06fda602015-02-24 16:22:36 +0000464 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100465
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300466fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100467 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300468fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100469 kfree(pd);
470
471 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000472}
473
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100475static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100476 unsigned entry,
477 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800478{
John Harrisone85b26d2015-05-29 17:43:56 +0100479 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800480 int ret;
481
482 BUG_ON(entry >= 4);
483
John Harrison5fb9de12015-05-29 17:44:07 +0100484 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800485 if (ret)
486 return ret;
487
488 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
489 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100490 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800491 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
492 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100493 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800494 intel_ring_advance(ring);
495
496 return 0;
497}
498
Ben Widawskyeeb94882013-12-06 14:11:10 -0800499static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100500 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800501{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800502 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800503
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100504 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300505 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
506
John Harrisone85b26d2015-05-29 17:43:56 +0100507 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800508 if (ret)
509 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800510 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800511
Ben Widawskyeeb94882013-12-06 14:11:10 -0800512 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800513}
514
Ben Widawsky459108b2013-11-02 21:07:23 -0700515static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800516 uint64_t start,
517 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700518 bool use_scratch)
519{
520 struct i915_hw_ppgtt *ppgtt =
521 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000522 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800523 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
524 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
525 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800526 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700527 unsigned last_pte, i;
528
Mika Kuoppalac114f762015-06-25 18:35:13 +0300529 scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page),
Ben Widawsky459108b2013-11-02 21:07:23 -0700530 I915_CACHE_LLC, use_scratch);
531
532 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100533 struct i915_page_directory *pd;
534 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000535
536 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
537 continue;
538
539 pd = ppgtt->pdp.page_directory[pdpe];
540
541 if (WARN_ON(!pd->page_table[pde]))
542 continue;
543
544 pt = pd->page_table[pde];
545
Mika Kuoppala567047b2015-06-25 18:35:12 +0300546 if (WARN_ON(!px_page(pt)))
Ben Widawsky06fda602015-02-24 16:22:36 +0000547 continue;
548
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800549 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000550 if (last_pte > GEN8_PTES)
551 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700552
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300553 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700554
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700556 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800557 num_entries--;
558 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700559
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300560 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700561
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800562 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000563 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800564 pdpe++;
565 pde = 0;
566 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700567 }
568}
569
Ben Widawsky9df15b42013-11-02 21:07:24 -0700570static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
571 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800572 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530573 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700574{
575 struct i915_hw_ppgtt *ppgtt =
576 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000577 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800578 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
579 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
580 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700581 struct sg_page_iter sg_iter;
582
Chris Wilson6f1cc992013-12-31 15:50:31 +0000583 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700584
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800585 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000586 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800587 break;
588
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000589 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100590 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
591 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300592 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000593 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800594
595 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000596 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
597 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000598 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300599 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000600 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000601 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800602 pdpe++;
603 pde = 0;
604 }
605 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700606 }
607 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300608
609 if (pt_vaddr)
610 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700611}
612
Michel Thierry69876be2015-04-08 12:13:27 +0100613static void __gen8_do_map_pt(gen8_pde_t * const pde,
614 struct i915_page_table *pt,
615 struct drm_device *dev)
616{
617 gen8_pde_t entry =
Mika Kuoppala567047b2015-06-25 18:35:12 +0300618 gen8_pde_encode(dev, px_dma(pt), I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100619 *pde = entry;
620}
621
622static void gen8_initialize_pd(struct i915_address_space *vm,
623 struct i915_page_directory *pd)
624{
625 struct i915_hw_ppgtt *ppgtt =
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300626 container_of(vm, struct i915_hw_ppgtt, base);
627 gen8_pde_t scratch_pde;
Michel Thierry69876be2015-04-08 12:13:27 +0100628
Mika Kuoppala567047b2015-06-25 18:35:12 +0300629 scratch_pde = gen8_pde_encode(vm->dev, px_dma(ppgtt->scratch_pt),
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300630 I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100631
Mika Kuoppala567047b2015-06-25 18:35:12 +0300632 fill_px(vm->dev, pd, scratch_pde);
Michel Thierrye5815a22015-04-08 12:13:32 +0100633}
634
Michel Thierryec565b32015-04-08 12:13:23 +0100635static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800636{
637 int i;
638
Mika Kuoppala567047b2015-06-25 18:35:12 +0300639 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800640 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641
Michel Thierry33c88192015-04-08 12:13:33 +0100642 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000643 if (WARN_ON(!pd->page_table[i]))
644 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300646 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000647 pd->page_table[i] = NULL;
648 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000649}
650
Daniel Vetter061dd492015-04-14 17:35:13 +0200651static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800652{
Daniel Vetter061dd492015-04-14 17:35:13 +0200653 struct i915_hw_ppgtt *ppgtt =
654 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800655 int i;
656
Michel Thierry33c88192015-04-08 12:13:33 +0100657 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000658 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
659 continue;
660
Michel Thierry06dc68d2015-02-24 16:22:37 +0000661 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300662 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800663 }
Michel Thierry69876be2015-04-08 12:13:27 +0100664
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300665 free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
666 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800667}
668
Michel Thierryd7b26332015-04-08 12:13:34 +0100669/**
670 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
671 * @ppgtt: Master ppgtt structure.
672 * @pd: Page directory for this address range.
673 * @start: Starting virtual address to begin allocations.
674 * @length Size of the allocations.
675 * @new_pts: Bitmap set by function with new allocations. Likely used by the
676 * caller to free on error.
677 *
678 * Allocate the required number of page tables. Extremely similar to
679 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
680 * the page directory boundary (instead of the page directory pointer). That
681 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
682 * possible, and likely that the caller will need to use multiple calls of this
683 * function to achieve the appropriate allocation.
684 *
685 * Return: 0 if success; negative error code otherwise.
686 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100687static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
688 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 uint64_t length,
691 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000692{
Michel Thierrye5815a22015-04-08 12:13:32 +0100693 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100694 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100695 uint64_t temp;
696 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
Michel Thierryd7b26332015-04-08 12:13:34 +0100698 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
699 /* Don't reallocate page tables */
700 if (pt) {
701 /* Scratch is never allocated this way */
702 WARN_ON(pt == ppgtt->scratch_pt);
703 continue;
704 }
705
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300706 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100707 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000708 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100709
Michel Thierryd7b26332015-04-08 12:13:34 +0100710 gen8_initialize_pt(&ppgtt->base, pt);
711 pd->page_table[pde] = pt;
712 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000713 }
714
715 return 0;
716
717unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100718 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300719 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000720
721 return -ENOMEM;
722}
723
Michel Thierryd7b26332015-04-08 12:13:34 +0100724/**
725 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
726 * @ppgtt: Master ppgtt structure.
727 * @pdp: Page directory pointer for this address range.
728 * @start: Starting virtual address to begin allocations.
729 * @length Size of the allocations.
730 * @new_pds Bitmap set by function with new allocations. Likely used by the
731 * caller to free on error.
732 *
733 * Allocate the required number of page directories starting at the pde index of
734 * @start, and ending at the pde index @start + @length. This function will skip
735 * over already allocated page directories within the range, and only allocate
736 * new ones, setting the appropriate pointer within the pdp as well as the
737 * correct position in the bitmap @new_pds.
738 *
739 * The function will only allocate the pages within the range for a give page
740 * directory pointer. In other words, if @start + @length straddles a virtually
741 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
742 * required by the caller, This is not currently possible, and the BUG in the
743 * code will prevent it.
744 *
745 * Return: 0 if success; negative error code otherwise.
746 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100747static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
748 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100749 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100750 uint64_t length,
751 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752{
Michel Thierrye5815a22015-04-08 12:13:32 +0100753 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100754 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100755 uint64_t temp;
756 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800757
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
759
Michel Thierryd7b26332015-04-08 12:13:34 +0100760 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
761 if (pd)
762 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100763
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300764 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100765 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000766 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100767
Michel Thierryd7b26332015-04-08 12:13:34 +0100768 gen8_initialize_pd(&ppgtt->base, pd);
769 pdp->page_directory[pdpe] = pd;
770 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000771 }
772
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800773 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000774
775unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100776 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300777 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000778
779 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800780}
781
Michel Thierryd7b26332015-04-08 12:13:34 +0100782static void
783free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
784{
785 int i;
786
787 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
788 kfree(new_pts[i]);
789 kfree(new_pts);
790 kfree(new_pds);
791}
792
793/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
794 * of these are based on the number of PDPEs in the system.
795 */
796static
797int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
798 unsigned long ***new_pts)
799{
800 int i;
801 unsigned long *pds;
802 unsigned long **pts;
803
804 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
805 if (!pds)
806 return -ENOMEM;
807
808 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
809 if (!pts) {
810 kfree(pds);
811 return -ENOMEM;
812 }
813
814 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
815 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
816 sizeof(unsigned long), GFP_KERNEL);
817 if (!pts[i])
818 goto err_out;
819 }
820
821 *new_pds = pds;
822 *new_pts = pts;
823
824 return 0;
825
826err_out:
827 free_gen8_temp_bitmaps(pds, pts);
828 return -ENOMEM;
829}
830
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300831/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
832 * the page table structures, we mark them dirty so that
833 * context switching/execlist queuing code takes extra steps
834 * to ensure that tlbs are flushed.
835 */
836static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
837{
838 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
839}
840
Michel Thierrye5815a22015-04-08 12:13:32 +0100841static int gen8_alloc_va_range(struct i915_address_space *vm,
842 uint64_t start,
843 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800844{
Michel Thierrye5815a22015-04-08 12:13:32 +0100845 struct i915_hw_ppgtt *ppgtt =
846 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100847 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100848 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100849 const uint64_t orig_start = start;
850 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100851 uint64_t temp;
852 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800853 int ret;
854
Michel Thierryd7b26332015-04-08 12:13:34 +0100855 /* Wrap is never okay since we can only represent 48b, and we don't
856 * actually use the other side of the canonical address space.
857 */
858 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300859 return -ENODEV;
860
861 if (WARN_ON(start + length > ppgtt->base.total))
862 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100863
864 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800865 if (ret)
866 return ret;
867
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 /* Do the allocations first so we can easily bail out */
869 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
870 new_page_dirs);
871 if (ret) {
872 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
873 return ret;
874 }
875
876 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100877 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100878 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
879 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100880 if (ret)
881 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100882 }
883
Michel Thierry33c88192015-04-08 12:13:33 +0100884 start = orig_start;
885 length = orig_length;
886
Michel Thierryd7b26332015-04-08 12:13:34 +0100887 /* Allocations have completed successfully, so set the bitmaps, and do
888 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100889 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300890 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100891 struct i915_page_table *pt;
892 uint64_t pd_len = gen8_clamp_pd(start, length);
893 uint64_t pd_start = start;
894 uint32_t pde;
895
Michel Thierryd7b26332015-04-08 12:13:34 +0100896 /* Every pd should be allocated, we just did that above. */
897 WARN_ON(!pd);
898
899 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
900 /* Same reasoning as pd */
901 WARN_ON(!pt);
902 WARN_ON(!pd_len);
903 WARN_ON(!gen8_pte_count(pd_start, pd_len));
904
905 /* Set our used ptes within the page table */
906 bitmap_set(pt->used_ptes,
907 gen8_pte_index(pd_start),
908 gen8_pte_count(pd_start, pd_len));
909
910 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100911 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100912
913 /* Map the PDE to the page table */
914 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
915
916 /* NB: We haven't yet mapped ptes to pages. At this
917 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100918 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100919
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300920 kunmap_px(ppgtt, page_directory);
Michel Thierryd7b26332015-04-08 12:13:34 +0100921
Michel Thierry33c88192015-04-08 12:13:33 +0100922 set_bit(pdpe, ppgtt->pdp.used_pdpes);
923 }
924
Michel Thierryd7b26332015-04-08 12:13:34 +0100925 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300926 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000927 return 0;
928
929err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100930 while (pdpe--) {
931 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300932 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100933 }
934
935 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300936 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100937
938 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300939 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800940 return ret;
941}
942
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100943/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800944 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
945 * with a net effect resembling a 2-level page table in normal x86 terms. Each
946 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
947 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800948 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800949 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200950static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800951{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300952 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100953 if (IS_ERR(ppgtt->scratch_pt))
954 return PTR_ERR(ppgtt->scratch_pt);
955
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300956 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100957 if (IS_ERR(ppgtt->scratch_pd))
958 return PTR_ERR(ppgtt->scratch_pd);
959
Michel Thierry69876be2015-04-08 12:13:27 +0100960 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100961 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100962
Michel Thierryd7b26332015-04-08 12:13:34 +0100963 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200964 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100965 if (IS_ENABLED(CONFIG_X86_32))
966 /* While we have a proliferation of size_t variables
967 * we cannot represent the full ppgtt size on 32bit,
968 * so limit it to the same size as the GGTT (currently
969 * 2GiB).
970 */
971 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100972 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200973 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100974 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200975 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200976 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
977 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100978
979 ppgtt->switch_mm = gen8_mm_switch;
980
981 return 0;
982}
983
Ben Widawsky87d60b62013-12-06 14:11:29 -0800984static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
985{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800986 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100987 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000988 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800989 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100990 uint32_t pte, pde, temp;
991 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800992
Mika Kuoppalac114f762015-06-25 18:35:13 +0300993 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800994
Michel Thierry09942c62015-04-08 12:13:30 +0100995 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800996 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000997 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +0300998 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +0100999 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001000 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1001
1002 if (pd_entry != expected)
1003 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1004 pde,
1005 pd_entry,
1006 expected);
1007 seq_printf(m, "\tPDE: %x\n", pd_entry);
1008
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001009 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1010
Michel Thierry07749ef2015-03-16 16:00:54 +00001011 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001012 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001013 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001014 (pte * PAGE_SIZE);
1015 int i;
1016 bool found = false;
1017 for (i = 0; i < 4; i++)
1018 if (pt_vaddr[pte + i] != scratch_pte)
1019 found = true;
1020 if (!found)
1021 continue;
1022
1023 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1024 for (i = 0; i < 4; i++) {
1025 if (pt_vaddr[pte + i] != scratch_pte)
1026 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1027 else
1028 seq_puts(m, " SCRATCH ");
1029 }
1030 seq_puts(m, "\n");
1031 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001032 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001033 }
1034}
1035
Ben Widawsky678d96f2015-03-16 16:00:56 +00001036/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001037static void gen6_write_pde(struct i915_page_directory *pd,
1038 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001039{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001040 /* Caller needs to make sure the write completes if necessary */
1041 struct i915_hw_ppgtt *ppgtt =
1042 container_of(pd, struct i915_hw_ppgtt, pd);
1043 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001044
Mika Kuoppala567047b2015-06-25 18:35:12 +03001045 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001046 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001047
Ben Widawsky678d96f2015-03-16 16:00:56 +00001048 writel(pd_entry, ppgtt->pd_addr + pde);
1049}
Ben Widawsky61973492013-04-08 18:43:54 -07001050
Ben Widawsky678d96f2015-03-16 16:00:56 +00001051/* Write all the page tables found in the ppgtt structure to incrementing page
1052 * directories. */
1053static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001054 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001055 uint32_t start, uint32_t length)
1056{
Michel Thierryec565b32015-04-08 12:13:23 +01001057 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001058 uint32_t pde, temp;
1059
1060 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1061 gen6_write_pde(pd, pde, pt);
1062
1063 /* Make sure write is complete before other code can use this page
1064 * table. Also require for WC mapped PTEs */
1065 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001066}
1067
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001068static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001069{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001070 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001071
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001072 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001073}
Ben Widawsky61973492013-04-08 18:43:54 -07001074
Ben Widawsky90252e52013-12-06 14:11:12 -08001075static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001076 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001077{
John Harrisone85b26d2015-05-29 17:43:56 +01001078 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001079 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001080
Ben Widawsky90252e52013-12-06 14:11:12 -08001081 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001082 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001083 if (ret)
1084 return ret;
1085
John Harrison5fb9de12015-05-29 17:44:07 +01001086 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001087 if (ret)
1088 return ret;
1089
1090 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1091 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1092 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1093 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1094 intel_ring_emit(ring, get_pd_offset(ppgtt));
1095 intel_ring_emit(ring, MI_NOOP);
1096 intel_ring_advance(ring);
1097
1098 return 0;
1099}
1100
Yu Zhang71ba2d62015-02-10 19:05:54 +08001101static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001102 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001103{
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001105 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1106
1107 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1108 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1109 return 0;
1110}
1111
Ben Widawsky48a10382013-12-06 14:11:11 -08001112static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001113 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001114{
John Harrisone85b26d2015-05-29 17:43:56 +01001115 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001116 int ret;
1117
Ben Widawsky48a10382013-12-06 14:11:11 -08001118 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001119 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 if (ret)
1121 return ret;
1122
John Harrison5fb9de12015-05-29 17:44:07 +01001123 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001124 if (ret)
1125 return ret;
1126
1127 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1128 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1129 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1130 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1131 intel_ring_emit(ring, get_pd_offset(ppgtt));
1132 intel_ring_emit(ring, MI_NOOP);
1133 intel_ring_advance(ring);
1134
Ben Widawsky90252e52013-12-06 14:11:12 -08001135 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1136 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001137 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001138 if (ret)
1139 return ret;
1140 }
1141
Ben Widawsky48a10382013-12-06 14:11:11 -08001142 return 0;
1143}
1144
Ben Widawskyeeb94882013-12-06 14:11:10 -08001145static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001146 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147{
John Harrisone85b26d2015-05-29 17:43:56 +01001148 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001149 struct drm_device *dev = ppgtt->base.dev;
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151
Ben Widawsky48a10382013-12-06 14:11:11 -08001152
Ben Widawskyeeb94882013-12-06 14:11:10 -08001153 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1154 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1155
1156 POSTING_READ(RING_PP_DIR_DCLV(ring));
1157
1158 return 0;
1159}
1160
Daniel Vetter82460d92014-08-06 20:19:53 +02001161static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001162{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001163 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001164 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001165 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001166
1167 for_each_ring(ring, dev_priv, j) {
1168 I915_WRITE(RING_MODE_GEN7(ring),
1169 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001170 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001171}
1172
Daniel Vetter82460d92014-08-06 20:19:53 +02001173static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001174{
Jani Nikula50227e12014-03-31 14:27:21 +03001175 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001177 uint32_t ecochk, ecobits;
1178 int i;
1179
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001180 ecobits = I915_READ(GAC_ECO_BITS);
1181 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1182
1183 ecochk = I915_READ(GAM_ECOCHK);
1184 if (IS_HASWELL(dev)) {
1185 ecochk |= ECOCHK_PPGTT_WB_HSW;
1186 } else {
1187 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1188 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1189 }
1190 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001191
Ben Widawsky61973492013-04-08 18:43:54 -07001192 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001193 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001194 I915_WRITE(RING_MODE_GEN7(ring),
1195 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001196 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001197}
1198
Daniel Vetter82460d92014-08-06 20:19:53 +02001199static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001200{
Jani Nikula50227e12014-03-31 14:27:21 +03001201 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001202 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001203
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001204 ecobits = I915_READ(GAC_ECO_BITS);
1205 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1206 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001207
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001208 gab_ctl = I915_READ(GAB_CTL);
1209 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001210
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001211 ecochk = I915_READ(GAM_ECOCHK);
1212 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001213
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001214 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001215}
1216
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001217/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001218static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001219 uint64_t start,
1220 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001221 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001222{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001223 struct i915_hw_ppgtt *ppgtt =
1224 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001225 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001226 unsigned first_entry = start >> PAGE_SHIFT;
1227 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001228 unsigned act_pt = first_entry / GEN6_PTES;
1229 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001230 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001231
Mika Kuoppalac114f762015-06-25 18:35:13 +03001232 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1233 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001234
Daniel Vetter7bddb012012-02-09 17:15:47 +01001235 while (num_entries) {
1236 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001237 if (last_pte > GEN6_PTES)
1238 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001239
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001240 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001241
1242 for (i = first_pte; i < last_pte; i++)
1243 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001244
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001245 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001246
Daniel Vetter7bddb012012-02-09 17:15:47 +01001247 num_entries -= last_pte - first_pte;
1248 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001249 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001250 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001251}
1252
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001253static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001254 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001255 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301256 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001257{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001258 struct i915_hw_ppgtt *ppgtt =
1259 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001260 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001261 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001262 unsigned act_pt = first_entry / GEN6_PTES;
1263 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001264 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001265
Chris Wilsoncc797142013-12-31 15:50:30 +00001266 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001267 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001268 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001269 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001270
Chris Wilsoncc797142013-12-31 15:50:30 +00001271 pt_vaddr[act_pte] =
1272 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301273 cache_level, true, flags);
1274
Michel Thierry07749ef2015-03-16 16:00:54 +00001275 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001276 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001277 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001278 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001279 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001280 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001281 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001282 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001283 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001284}
1285
Michel Thierry4933d512015-03-24 15:46:22 +00001286static void gen6_initialize_pt(struct i915_address_space *vm,
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001287 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001288{
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001289 gen6_pte_t scratch_pte;
Michel Thierry4933d512015-03-24 15:46:22 +00001290
Mika Kuoppalac114f762015-06-25 18:35:13 +03001291 WARN_ON(px_dma(vm->scratch_page) == 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001292
Mika Kuoppalac114f762015-06-25 18:35:13 +03001293 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1294 I915_CACHE_LLC, true, 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001295
Mika Kuoppala567047b2015-06-25 18:35:12 +03001296 fill32_px(vm->dev, pt, scratch_pte);
Michel Thierry4933d512015-03-24 15:46:22 +00001297}
1298
Ben Widawsky678d96f2015-03-16 16:00:56 +00001299static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001300 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001301{
Michel Thierry4933d512015-03-24 15:46:22 +00001302 DECLARE_BITMAP(new_page_tables, I915_PDES);
1303 struct drm_device *dev = vm->dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001305 struct i915_hw_ppgtt *ppgtt =
1306 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001307 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001308 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001309 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001310 int ret;
1311
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001312 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1313 return -ENODEV;
1314
1315 start = start_save = start_in;
1316 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001317
1318 bitmap_zero(new_page_tables, I915_PDES);
1319
1320 /* The allocation is done in two stages so that we can bail out with
1321 * minimal amount of pain. The first stage finds new page tables that
1322 * need allocation. The second stage marks use ptes within the page
1323 * tables.
1324 */
1325 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1326 if (pt != ppgtt->scratch_pt) {
1327 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1328 continue;
1329 }
1330
1331 /* We've already allocated a page table */
1332 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1333
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001334 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001335 if (IS_ERR(pt)) {
1336 ret = PTR_ERR(pt);
1337 goto unwind_out;
1338 }
1339
1340 gen6_initialize_pt(vm, pt);
1341
1342 ppgtt->pd.page_table[pde] = pt;
1343 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001344 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001345 }
1346
1347 start = start_save;
1348 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001349
1350 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1351 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1352
1353 bitmap_zero(tmp_bitmap, GEN6_PTES);
1354 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1355 gen6_pte_count(start, length));
1356
Michel Thierry4933d512015-03-24 15:46:22 +00001357 if (test_and_clear_bit(pde, new_page_tables))
1358 gen6_write_pde(&ppgtt->pd, pde, pt);
1359
Michel Thierry72744cb2015-03-24 15:46:23 +00001360 trace_i915_page_table_entry_map(vm, pde, pt,
1361 gen6_pte_index(start),
1362 gen6_pte_count(start, length),
1363 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001364 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001365 GEN6_PTES);
1366 }
1367
Michel Thierry4933d512015-03-24 15:46:22 +00001368 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1369
1370 /* Make sure write is complete before other code can use this page
1371 * table. Also require for WC mapped PTEs */
1372 readl(dev_priv->gtt.gsm);
1373
Ben Widawsky563222a2015-03-19 12:53:28 +00001374 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001375 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001376
1377unwind_out:
1378 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001379 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001380
1381 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001382 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001383 }
1384
1385 mark_tlbs_dirty(ppgtt);
1386 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001387}
1388
Daniel Vetter061dd492015-04-14 17:35:13 +02001389static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001390{
Daniel Vetter061dd492015-04-14 17:35:13 +02001391 struct i915_hw_ppgtt *ppgtt =
1392 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001393 struct i915_page_table *pt;
1394 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001395
Daniel Vetter061dd492015-04-14 17:35:13 +02001396
1397 drm_mm_remove_node(&ppgtt->node);
1398
Michel Thierry09942c62015-04-08 12:13:30 +01001399 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001400 if (pt != ppgtt->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001401 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001402 }
1403
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001404 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Daniel Vetter3440d262013-01-24 13:49:56 -08001405}
1406
Ben Widawskyb1465202014-02-19 22:05:49 -08001407static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001408{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001409 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001410 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001411 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001412 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001413
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001414 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1415 * allocator works in address space sizes, so it's multiplied by page
1416 * size. We allocate at the top of the GTT to avoid fragmentation.
1417 */
1418 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001419 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001420 if (IS_ERR(ppgtt->scratch_pt))
1421 return PTR_ERR(ppgtt->scratch_pt);
1422
1423 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1424
Ben Widawskye3cc1992013-12-06 14:11:08 -08001425alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001426 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1427 &ppgtt->node, GEN6_PD_SIZE,
1428 GEN6_PD_ALIGN, 0,
1429 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001430 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001431 if (ret == -ENOSPC && !retried) {
1432 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1433 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001434 I915_CACHE_NONE,
1435 0, dev_priv->gtt.base.total,
1436 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001437 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001438 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001439
1440 retried = true;
1441 goto alloc;
1442 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001443
Ben Widawskyc8c26622015-01-22 17:01:25 +00001444 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001445 goto err_out;
1446
Ben Widawskyc8c26622015-01-22 17:01:25 +00001447
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001448 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1449 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001450
Ben Widawskyc8c26622015-01-22 17:01:25 +00001451 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001452
1453err_out:
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001454 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001455 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001456}
1457
Ben Widawskyb1465202014-02-19 22:05:49 -08001458static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1459{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001460 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001461}
1462
Michel Thierry4933d512015-03-24 15:46:22 +00001463static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1464 uint64_t start, uint64_t length)
1465{
Michel Thierryec565b32015-04-08 12:13:23 +01001466 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001467 uint32_t pde, temp;
1468
1469 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1470 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1471}
1472
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001473static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001474{
1475 struct drm_device *dev = ppgtt->base.dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
1477 int ret;
1478
1479 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001480 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001481 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001482 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001483 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001484 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001485 ppgtt->switch_mm = gen7_mm_switch;
1486 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001487 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001488
Yu Zhang71ba2d62015-02-10 19:05:54 +08001489 if (intel_vgpu_active(dev))
1490 ppgtt->switch_mm = vgpu_mm_switch;
1491
Ben Widawskyb1465202014-02-19 22:05:49 -08001492 ret = gen6_ppgtt_alloc(ppgtt);
1493 if (ret)
1494 return ret;
1495
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001496 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001497 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1498 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001499 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1500 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001501 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001502 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001503 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001504 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001505
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001506 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001507 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001508
Ben Widawsky678d96f2015-03-16 16:00:56 +00001509 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001510 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001511
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001512 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001513
Ben Widawsky678d96f2015-03-16 16:00:56 +00001514 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1515
Thierry Reding440fd522015-01-23 09:05:06 +01001516 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001517 ppgtt->node.size >> 20,
1518 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001519
Daniel Vetterfa76da32014-08-06 20:19:54 +02001520 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001521 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001522
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001523 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001524}
1525
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001526static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001527{
1528 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001529
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001530 ppgtt->base.dev = dev;
Mika Kuoppalac114f762015-06-25 18:35:13 +03001531 ppgtt->base.scratch_page = dev_priv->gtt.base.scratch_page;
Daniel Vetter3440d262013-01-24 13:49:56 -08001532
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001533 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001534 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001535 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001536 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001537}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001538
Daniel Vetterfa76da32014-08-06 20:19:54 +02001539int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1540{
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001543
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001544 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001545 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001546 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001547 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1548 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001549 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001550 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001551
1552 return ret;
1553}
1554
Daniel Vetter82460d92014-08-06 20:19:53 +02001555int i915_ppgtt_init_hw(struct drm_device *dev)
1556{
Thomas Daniel671b50132014-08-20 16:24:50 +01001557 /* In the case of execlists, PPGTT is enabled by the context descriptor
1558 * and the PDPs are contained within the context itself. We don't
1559 * need to do anything here. */
1560 if (i915.enable_execlists)
1561 return 0;
1562
Daniel Vetter82460d92014-08-06 20:19:53 +02001563 if (!USES_PPGTT(dev))
1564 return 0;
1565
1566 if (IS_GEN6(dev))
1567 gen6_ppgtt_enable(dev);
1568 else if (IS_GEN7(dev))
1569 gen7_ppgtt_enable(dev);
1570 else if (INTEL_INFO(dev)->gen >= 8)
1571 gen8_ppgtt_enable(dev);
1572 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001573 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001574
John Harrison4ad2fd82015-06-18 13:11:20 +01001575 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001576}
John Harrison4ad2fd82015-06-18 13:11:20 +01001577
John Harrisonb3dd6b92015-05-29 17:43:40 +01001578int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001579{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001580 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001581 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1582
1583 if (i915.enable_execlists)
1584 return 0;
1585
1586 if (!ppgtt)
1587 return 0;
1588
John Harrisone85b26d2015-05-29 17:43:56 +01001589 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001590}
1591
Daniel Vetter4d884702014-08-06 15:04:47 +02001592struct i915_hw_ppgtt *
1593i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1594{
1595 struct i915_hw_ppgtt *ppgtt;
1596 int ret;
1597
1598 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1599 if (!ppgtt)
1600 return ERR_PTR(-ENOMEM);
1601
1602 ret = i915_ppgtt_init(dev, ppgtt);
1603 if (ret) {
1604 kfree(ppgtt);
1605 return ERR_PTR(ret);
1606 }
1607
1608 ppgtt->file_priv = fpriv;
1609
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001610 trace_i915_ppgtt_create(&ppgtt->base);
1611
Daniel Vetter4d884702014-08-06 15:04:47 +02001612 return ppgtt;
1613}
1614
Daniel Vetteree960be2014-08-06 15:04:45 +02001615void i915_ppgtt_release(struct kref *kref)
1616{
1617 struct i915_hw_ppgtt *ppgtt =
1618 container_of(kref, struct i915_hw_ppgtt, ref);
1619
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001620 trace_i915_ppgtt_release(&ppgtt->base);
1621
Daniel Vetteree960be2014-08-06 15:04:45 +02001622 /* vmas should already be unbound */
1623 WARN_ON(!list_empty(&ppgtt->base.active_list));
1624 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1625
Daniel Vetter19dd1202014-08-06 15:04:55 +02001626 list_del(&ppgtt->base.global_link);
1627 drm_mm_takedown(&ppgtt->base.mm);
1628
Daniel Vetteree960be2014-08-06 15:04:45 +02001629 ppgtt->base.cleanup(&ppgtt->base);
1630 kfree(ppgtt);
1631}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001632
Ben Widawskya81cc002013-01-18 12:30:31 -08001633extern int intel_iommu_gfx_mapped;
1634/* Certain Gen5 chipsets require require idling the GPU before
1635 * unmapping anything from the GTT when VT-d is enabled.
1636 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001637static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001638{
1639#ifdef CONFIG_INTEL_IOMMU
1640 /* Query intel_iommu to see if we need the workaround. Presumably that
1641 * was loaded first.
1642 */
1643 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1644 return true;
1645#endif
1646 return false;
1647}
1648
Ben Widawsky5c042282011-10-17 15:51:55 -07001649static bool do_idling(struct drm_i915_private *dev_priv)
1650{
1651 bool ret = dev_priv->mm.interruptible;
1652
Ben Widawskya81cc002013-01-18 12:30:31 -08001653 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001654 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001655 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001656 DRM_ERROR("Couldn't idle GPU\n");
1657 /* Wait a bit, in hopes it avoids the hang */
1658 udelay(10);
1659 }
1660 }
1661
1662 return ret;
1663}
1664
1665static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1666{
Ben Widawskya81cc002013-01-18 12:30:31 -08001667 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001668 dev_priv->mm.interruptible = interruptible;
1669}
1670
Ben Widawsky828c7902013-10-16 09:21:30 -07001671void i915_check_and_clear_faults(struct drm_device *dev)
1672{
1673 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001674 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001675 int i;
1676
1677 if (INTEL_INFO(dev)->gen < 6)
1678 return;
1679
1680 for_each_ring(ring, dev_priv, i) {
1681 u32 fault_reg;
1682 fault_reg = I915_READ(RING_FAULT_REG(ring));
1683 if (fault_reg & RING_FAULT_VALID) {
1684 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001685 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001686 "\tAddress space: %s\n"
1687 "\tSource ID: %d\n"
1688 "\tType: %d\n",
1689 fault_reg & PAGE_MASK,
1690 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1691 RING_FAULT_SRCID(fault_reg),
1692 RING_FAULT_FAULT_TYPE(fault_reg));
1693 I915_WRITE(RING_FAULT_REG(ring),
1694 fault_reg & ~RING_FAULT_VALID);
1695 }
1696 }
1697 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1698}
1699
Chris Wilson91e56492014-09-25 10:13:12 +01001700static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1701{
1702 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1703 intel_gtt_chipset_flush();
1704 } else {
1705 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1706 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1707 }
1708}
1709
Ben Widawsky828c7902013-10-16 09:21:30 -07001710void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713
1714 /* Don't bother messing with faults pre GEN6 as we have little
1715 * documentation supporting that it's a good idea.
1716 */
1717 if (INTEL_INFO(dev)->gen < 6)
1718 return;
1719
1720 i915_check_and_clear_faults(dev);
1721
1722 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001723 dev_priv->gtt.base.start,
1724 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001725 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001726
1727 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001728}
1729
Daniel Vetter74163902012-02-15 23:50:21 +01001730int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001731{
Chris Wilson9da3da62012-06-01 15:20:22 +01001732 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001733 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001734
1735 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1736 obj->pages->sgl, obj->pages->nents,
1737 PCI_DMA_BIDIRECTIONAL))
1738 return -ENOSPC;
1739
1740 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001741}
1742
Daniel Vetter2c642b02015-04-14 17:35:26 +02001743static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001744{
1745#ifdef writeq
1746 writeq(pte, addr);
1747#else
1748 iowrite32((u32)pte, addr);
1749 iowrite32(pte >> 32, addr + 4);
1750#endif
1751}
1752
1753static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1754 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001755 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301756 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001757{
1758 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001759 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001760 gen8_pte_t __iomem *gtt_entries =
1761 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001762 int i = 0;
1763 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001764 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001765
1766 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1767 addr = sg_dma_address(sg_iter.sg) +
1768 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1769 gen8_set_pte(&gtt_entries[i],
1770 gen8_pte_encode(addr, level, true));
1771 i++;
1772 }
1773
1774 /*
1775 * XXX: This serves as a posting read to make sure that the PTE has
1776 * actually been updated. There is some concern that even though
1777 * registers and PTEs are within the same BAR that they are potentially
1778 * of NUMA access patterns. Therefore, even with the way we assume
1779 * hardware should work, we must keep this posting read for paranoia.
1780 */
1781 if (i != 0)
1782 WARN_ON(readq(&gtt_entries[i-1])
1783 != gen8_pte_encode(addr, level, true));
1784
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001785 /* This next bit makes the above posting read even more important. We
1786 * want to flush the TLBs only after we're certain all the PTE updates
1787 * have finished.
1788 */
1789 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1790 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001791}
1792
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001793/*
1794 * Binds an object into the global gtt with the specified cache level. The object
1795 * will be accessible to the GPU via commands whose operands reference offsets
1796 * within the global GTT as well as accessible by the GPU through the GMADR
1797 * mapped BAR (dev_priv->mm.gtt->gtt).
1798 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001799static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001800 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001801 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301802 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001803{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001804 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001805 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001806 gen6_pte_t __iomem *gtt_entries =
1807 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001808 int i = 0;
1809 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001810 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001811
Imre Deak6e995e22013-02-18 19:28:04 +02001812 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001813 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301814 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001815 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001816 }
1817
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001818 /* XXX: This serves as a posting read to make sure that the PTE has
1819 * actually been updated. There is some concern that even though
1820 * registers and PTEs are within the same BAR that they are potentially
1821 * of NUMA access patterns. Therefore, even with the way we assume
1822 * hardware should work, we must keep this posting read for paranoia.
1823 */
Pavel Machek57007df2014-07-28 13:20:58 +02001824 if (i != 0) {
1825 unsigned long gtt = readl(&gtt_entries[i-1]);
1826 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1827 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001828
1829 /* This next bit makes the above posting read even more important. We
1830 * want to flush the TLBs only after we're certain all the PTE updates
1831 * have finished.
1832 */
1833 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1834 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001835}
1836
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001837static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001838 uint64_t start,
1839 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001840 bool use_scratch)
1841{
1842 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 unsigned first_entry = start >> PAGE_SHIFT;
1844 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001845 gen8_pte_t scratch_pte, __iomem *gtt_base =
1846 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001847 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1848 int i;
1849
1850 if (WARN(num_entries > max_entries,
1851 "First entry = %d; Num entries = %d (max=%d)\n",
1852 first_entry, num_entries, max_entries))
1853 num_entries = max_entries;
1854
Mika Kuoppalac114f762015-06-25 18:35:13 +03001855 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001856 I915_CACHE_LLC,
1857 use_scratch);
1858 for (i = 0; i < num_entries; i++)
1859 gen8_set_pte(&gtt_base[i], scratch_pte);
1860 readl(gtt_base);
1861}
1862
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001863static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001864 uint64_t start,
1865 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001866 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001867{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001868 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001869 unsigned first_entry = start >> PAGE_SHIFT;
1870 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001871 gen6_pte_t scratch_pte, __iomem *gtt_base =
1872 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001873 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001874 int i;
1875
1876 if (WARN(num_entries > max_entries,
1877 "First entry = %d; Num entries = %d (max=%d)\n",
1878 first_entry, num_entries, max_entries))
1879 num_entries = max_entries;
1880
Mika Kuoppalac114f762015-06-25 18:35:13 +03001881 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1882 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001883
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001884 for (i = 0; i < num_entries; i++)
1885 iowrite32(scratch_pte, &gtt_base[i]);
1886 readl(gtt_base);
1887}
1888
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001889static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1890 struct sg_table *pages,
1891 uint64_t start,
1892 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001893{
1894 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1895 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1896
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001897 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001898
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001899}
1900
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001901static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001902 uint64_t start,
1903 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001904 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001905{
Ben Widawsky782f1492014-02-20 11:50:33 -08001906 unsigned first_entry = start >> PAGE_SHIFT;
1907 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001908 intel_gtt_clear_range(first_entry, num_entries);
1909}
1910
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001911static int ggtt_bind_vma(struct i915_vma *vma,
1912 enum i915_cache_level cache_level,
1913 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001914{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001915 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001916 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001917 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001918 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001919 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001920 int ret;
1921
1922 ret = i915_get_ggtt_vma_pages(vma);
1923 if (ret)
1924 return ret;
1925 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001926
Akash Goel24f3a8c2014-06-17 10:59:42 +05301927 /* Currently applicable only to VLV */
1928 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001929 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301930
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001931
Ben Widawsky6f65e292013-12-06 14:10:56 -08001932 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001933 vma->vm->insert_entries(vma->vm, pages,
1934 vma->node.start,
1935 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001936 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001937
Daniel Vetter08755462015-04-20 09:04:05 -07001938 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001939 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001940 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001941 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001942 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001943 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001944
1945 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001946}
1947
1948static void ggtt_unbind_vma(struct i915_vma *vma)
1949{
1950 struct drm_device *dev = vma->vm->dev;
1951 struct drm_i915_private *dev_priv = dev->dev_private;
1952 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001953 const uint64_t size = min_t(uint64_t,
1954 obj->base.size,
1955 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001956
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001957 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001958 vma->vm->clear_range(vma->vm,
1959 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001960 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001961 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001962 }
1963
Daniel Vetter08755462015-04-20 09:04:05 -07001964 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001965 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001966
Ben Widawsky6f65e292013-12-06 14:10:56 -08001967 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001968 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001969 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001970 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001971 }
Daniel Vetter74163902012-02-15 23:50:21 +01001972}
1973
1974void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1975{
Ben Widawsky5c042282011-10-17 15:51:55 -07001976 struct drm_device *dev = obj->base.dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
1978 bool interruptible;
1979
1980 interruptible = do_idling(dev_priv);
1981
Chris Wilson9da3da62012-06-01 15:20:22 +01001982 if (!obj->has_dma_mapping)
1983 dma_unmap_sg(&dev->pdev->dev,
1984 obj->pages->sgl, obj->pages->nents,
1985 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001986
1987 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001988}
Daniel Vetter644ec022012-03-26 09:45:40 +02001989
Chris Wilson42d6ab42012-07-26 11:49:32 +01001990static void i915_gtt_color_adjust(struct drm_mm_node *node,
1991 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001992 u64 *start,
1993 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001994{
1995 if (node->color != color)
1996 *start += 4096;
1997
1998 if (!list_empty(&node->node_list)) {
1999 node = list_entry(node->node_list.next,
2000 struct drm_mm_node,
2001 node_list);
2002 if (node->allocated && node->color != color)
2003 *end -= 4096;
2004 }
2005}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002006
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002007static int i915_gem_setup_global_gtt(struct drm_device *dev,
2008 unsigned long start,
2009 unsigned long mappable_end,
2010 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002011{
Ben Widawskye78891c2013-01-25 16:41:04 -08002012 /* Let GEM Manage all of the aperture.
2013 *
2014 * However, leave one page at the end still bound to the scratch page.
2015 * There are a number of places where the hardware apparently prefetches
2016 * past the end of the object, and we've seen multiple hangs with the
2017 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2018 * aperture. One page should be enough to keep any prefetching inside
2019 * of the aperture.
2020 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002021 struct drm_i915_private *dev_priv = dev->dev_private;
2022 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002023 struct drm_mm_node *entry;
2024 struct drm_i915_gem_object *obj;
2025 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002026 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002027
Ben Widawsky35451cb2013-01-17 12:45:13 -08002028 BUG_ON(mappable_end > end);
2029
Chris Wilsoned2f3452012-11-15 11:32:19 +00002030 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002031 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002032
2033 dev_priv->gtt.base.start = start;
2034 dev_priv->gtt.base.total = end - start;
2035
2036 if (intel_vgpu_active(dev)) {
2037 ret = intel_vgt_balloon(dev);
2038 if (ret)
2039 return ret;
2040 }
2041
Chris Wilson42d6ab42012-07-26 11:49:32 +01002042 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002043 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002044
Chris Wilsoned2f3452012-11-15 11:32:19 +00002045 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002046 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002047 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002048
Ben Widawskyedd41a82013-07-05 14:41:05 -07002049 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002050 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002051
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002052 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002053 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002054 if (ret) {
2055 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2056 return ret;
2057 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002058 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002059 }
2060
Chris Wilsoned2f3452012-11-15 11:32:19 +00002061 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002062 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002063 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2064 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002065 ggtt_vm->clear_range(ggtt_vm, hole_start,
2066 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002067 }
2068
2069 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002070 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002071
Daniel Vetterfa76da32014-08-06 20:19:54 +02002072 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2073 struct i915_hw_ppgtt *ppgtt;
2074
2075 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2076 if (!ppgtt)
2077 return -ENOMEM;
2078
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002079 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002080 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002081 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002082 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002083 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002084 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002085
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002086 if (ppgtt->base.allocate_va_range)
2087 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2088 ppgtt->base.total);
2089 if (ret) {
2090 ppgtt->base.cleanup(&ppgtt->base);
2091 kfree(ppgtt);
2092 return ret;
2093 }
2094
2095 ppgtt->base.clear_range(&ppgtt->base,
2096 ppgtt->base.start,
2097 ppgtt->base.total,
2098 true);
2099
Daniel Vetterfa76da32014-08-06 20:19:54 +02002100 dev_priv->mm.aliasing_ppgtt = ppgtt;
2101 }
2102
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002103 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002104}
2105
Ben Widawskyd7e50082012-12-18 10:31:25 -08002106void i915_gem_init_global_gtt(struct drm_device *dev)
2107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002109 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002110
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002111 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002112 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002113
Ben Widawskye78891c2013-01-25 16:41:04 -08002114 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002115}
2116
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002117void i915_global_gtt_cleanup(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct i915_address_space *vm = &dev_priv->gtt.base;
2121
Daniel Vetter70e32542014-08-06 15:04:57 +02002122 if (dev_priv->mm.aliasing_ppgtt) {
2123 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2124
2125 ppgtt->base.cleanup(&ppgtt->base);
2126 }
2127
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002128 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002129 if (intel_vgpu_active(dev))
2130 intel_vgt_deballoon();
2131
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002132 drm_mm_takedown(&vm->mm);
2133 list_del(&vm->global_link);
2134 }
2135
2136 vm->cleanup(vm);
2137}
Daniel Vetter70e32542014-08-06 15:04:57 +02002138
Mika Kuoppalac114f762015-06-25 18:35:13 +03002139static int alloc_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002140{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002141 struct i915_page_scratch *sp;
2142 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002143
Mika Kuoppalac114f762015-06-25 18:35:13 +03002144 WARN_ON(vm->scratch_page);
2145
2146 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
2147 if (sp == NULL)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002148 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002149
Mika Kuoppalac114f762015-06-25 18:35:13 +03002150 ret = __setup_page_dma(vm->dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
2151 if (ret) {
2152 kfree(sp);
2153 return ret;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002154 }
Mika Kuoppalac114f762015-06-25 18:35:13 +03002155
2156 set_pages_uc(px_page(sp), 1);
2157
2158 vm->scratch_page = sp;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002159
2160 return 0;
2161}
2162
Mika Kuoppalac114f762015-06-25 18:35:13 +03002163static void free_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002165 struct i915_page_scratch *sp = vm->scratch_page;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002166
Mika Kuoppalac114f762015-06-25 18:35:13 +03002167 set_pages_wb(px_page(sp), 1);
2168
2169 cleanup_px(vm->dev, sp);
2170 kfree(sp);
2171
2172 vm->scratch_page = NULL;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002173}
2174
Daniel Vetter2c642b02015-04-14 17:35:26 +02002175static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002176{
2177 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2178 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2179 return snb_gmch_ctl << 20;
2180}
2181
Daniel Vetter2c642b02015-04-14 17:35:26 +02002182static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002183{
2184 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2185 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2186 if (bdw_gmch_ctl)
2187 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002188
2189#ifdef CONFIG_X86_32
2190 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2191 if (bdw_gmch_ctl > 4)
2192 bdw_gmch_ctl = 4;
2193#endif
2194
Ben Widawsky9459d252013-11-03 16:53:55 -08002195 return bdw_gmch_ctl << 20;
2196}
2197
Daniel Vetter2c642b02015-04-14 17:35:26 +02002198static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002199{
2200 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2201 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2202
2203 if (gmch_ctrl)
2204 return 1 << (20 + gmch_ctrl);
2205
2206 return 0;
2207}
2208
Daniel Vetter2c642b02015-04-14 17:35:26 +02002209static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002210{
2211 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2212 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2213 return snb_gmch_ctl << 25; /* 32 MB units */
2214}
2215
Daniel Vetter2c642b02015-04-14 17:35:26 +02002216static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002217{
2218 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2219 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2220 return bdw_gmch_ctl << 25; /* 32 MB units */
2221}
2222
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002223static size_t chv_get_stolen_size(u16 gmch_ctrl)
2224{
2225 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2226 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2227
2228 /*
2229 * 0x0 to 0x10: 32MB increments starting at 0MB
2230 * 0x11 to 0x16: 4MB increments starting at 8MB
2231 * 0x17 to 0x1d: 4MB increments start at 36MB
2232 */
2233 if (gmch_ctrl < 0x11)
2234 return gmch_ctrl << 25;
2235 else if (gmch_ctrl < 0x17)
2236 return (gmch_ctrl - 0x11 + 2) << 22;
2237 else
2238 return (gmch_ctrl - 0x17 + 9) << 22;
2239}
2240
Damien Lespiau66375012014-01-09 18:02:46 +00002241static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2242{
2243 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2244 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2245
2246 if (gen9_gmch_ctl < 0xf0)
2247 return gen9_gmch_ctl << 25; /* 32 MB units */
2248 else
2249 /* 4MB increments starting at 0xf0 for 4MB */
2250 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2251}
2252
Ben Widawsky63340132013-11-04 19:32:22 -08002253static int ggtt_probe_common(struct drm_device *dev,
2254 size_t gtt_size)
2255{
2256 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002257 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002258 int ret;
2259
2260 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002261 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002262 (pci_resource_len(dev->pdev, 0) / 2);
2263
Imre Deak2a073f892015-03-27 13:07:33 +02002264 /*
2265 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2266 * dropped. For WC mappings in general we have 64 byte burst writes
2267 * when the WC buffer is flushed, so we can't use it, but have to
2268 * resort to an uncached mapping. The WC issue is easily caught by the
2269 * readback check when writing GTT PTE entries.
2270 */
2271 if (IS_BROXTON(dev))
2272 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2273 else
2274 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002275 if (!dev_priv->gtt.gsm) {
2276 DRM_ERROR("Failed to map the gtt page table\n");
2277 return -ENOMEM;
2278 }
2279
Mika Kuoppalac114f762015-06-25 18:35:13 +03002280 ret = alloc_scratch_page(&dev_priv->gtt.base);
Ben Widawsky63340132013-11-04 19:32:22 -08002281 if (ret) {
2282 DRM_ERROR("Scratch setup failed\n");
2283 /* iounmap will also get called at remove, but meh */
2284 iounmap(dev_priv->gtt.gsm);
2285 }
2286
2287 return ret;
2288}
2289
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002290/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2291 * bits. When using advanced contexts each context stores its own PAT, but
2292 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002293static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002294{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002295 uint64_t pat;
2296
2297 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2298 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2299 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2300 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2301 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2302 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2303 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2304 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2305
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002306 if (!USES_PPGTT(dev_priv->dev))
2307 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2308 * so RTL will always use the value corresponding to
2309 * pat_sel = 000".
2310 * So let's disable cache for GGTT to avoid screen corruptions.
2311 * MOCS still can be used though.
2312 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2313 * before this patch, i.e. the same uncached + snooping access
2314 * like on gen6/7 seems to be in effect.
2315 * - So this just fixes blitter/render access. Again it looks
2316 * like it's not just uncached access, but uncached + snooping.
2317 * So we can still hold onto all our assumptions wrt cpu
2318 * clflushing on LLC machines.
2319 */
2320 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2321
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002322 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2323 * write would work. */
2324 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2325 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2326}
2327
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002328static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2329{
2330 uint64_t pat;
2331
2332 /*
2333 * Map WB on BDW to snooped on CHV.
2334 *
2335 * Only the snoop bit has meaning for CHV, the rest is
2336 * ignored.
2337 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002338 * The hardware will never snoop for certain types of accesses:
2339 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2340 * - PPGTT page tables
2341 * - some other special cycles
2342 *
2343 * As with BDW, we also need to consider the following for GT accesses:
2344 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2345 * so RTL will always use the value corresponding to
2346 * pat_sel = 000".
2347 * Which means we must set the snoop bit in PAT entry 0
2348 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002349 */
2350 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2351 GEN8_PPAT(1, 0) |
2352 GEN8_PPAT(2, 0) |
2353 GEN8_PPAT(3, 0) |
2354 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2355 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2356 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2357 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2358
2359 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2360 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2361}
2362
Ben Widawsky63340132013-11-04 19:32:22 -08002363static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002364 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002365 size_t *stolen,
2366 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002367 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002370 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002371 u16 snb_gmch_ctl;
2372 int ret;
2373
2374 /* TODO: We're not aware of mappable constraints on gen8 yet */
2375 *mappable_base = pci_resource_start(dev->pdev, 2);
2376 *mappable_end = pci_resource_len(dev->pdev, 2);
2377
2378 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2379 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2380
2381 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2382
Damien Lespiau66375012014-01-09 18:02:46 +00002383 if (INTEL_INFO(dev)->gen >= 9) {
2384 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2385 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2386 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002387 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2388 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2389 } else {
2390 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2391 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2392 }
Ben Widawsky63340132013-11-04 19:32:22 -08002393
Michel Thierry07749ef2015-03-16 16:00:54 +00002394 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002395
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002396 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002397 chv_setup_private_ppat(dev_priv);
2398 else
2399 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002400
Ben Widawsky63340132013-11-04 19:32:22 -08002401 ret = ggtt_probe_common(dev, gtt_size);
2402
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002403 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2404 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002405 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2406 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002407
2408 return ret;
2409}
2410
Ben Widawskybaa09f52013-01-24 13:49:57 -08002411static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002412 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002413 size_t *stolen,
2414 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002415 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002418 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002419 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002420 int ret;
2421
Ben Widawsky41907dd2013-02-08 11:32:47 -08002422 *mappable_base = pci_resource_start(dev->pdev, 2);
2423 *mappable_end = pci_resource_len(dev->pdev, 2);
2424
Ben Widawskybaa09f52013-01-24 13:49:57 -08002425 /* 64/512MB is the current min/max we actually know of, but this is just
2426 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002427 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002428 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002429 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002430 dev_priv->gtt.mappable_end);
2431 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002432 }
2433
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002434 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2435 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002436 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002437
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002438 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002439
Ben Widawsky63340132013-11-04 19:32:22 -08002440 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002441 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002442
Ben Widawsky63340132013-11-04 19:32:22 -08002443 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002444
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002445 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2446 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002447 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2448 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002449
2450 return ret;
2451}
2452
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002453static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002454{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002455
2456 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002457
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002458 iounmap(gtt->gsm);
Mika Kuoppalac114f762015-06-25 18:35:13 +03002459 free_scratch_page(vm);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002460}
2461
2462static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002463 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002464 size_t *stolen,
2465 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002466 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002467{
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 int ret;
2470
Ben Widawskybaa09f52013-01-24 13:49:57 -08002471 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2472 if (!ret) {
2473 DRM_ERROR("failed to set up gmch\n");
2474 return -EIO;
2475 }
2476
Ben Widawsky41907dd2013-02-08 11:32:47 -08002477 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002478
2479 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002480 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002481 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002482 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2483 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002484
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002485 if (unlikely(dev_priv->gtt.do_idle_maps))
2486 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2487
Ben Widawskybaa09f52013-01-24 13:49:57 -08002488 return 0;
2489}
2490
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002491static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002492{
2493 intel_gmch_remove();
2494}
2495
2496int i915_gem_gtt_init(struct drm_device *dev)
2497{
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002500 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002501
Ben Widawskybaa09f52013-01-24 13:49:57 -08002502 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002503 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002505 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002506 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002507 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002508 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002509 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002510 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002511 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002512 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002513 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002514 else if (INTEL_INFO(dev)->gen >= 7)
2515 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002516 else
Chris Wilson350ec882013-08-06 13:17:02 +01002517 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002518 } else {
2519 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2520 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002521 }
2522
Mika Kuoppalac114f762015-06-25 18:35:13 +03002523 gtt->base.dev = dev;
2524
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002525 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002526 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002527 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002528 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002529
Ben Widawskybaa09f52013-01-24 13:49:57 -08002530 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002531 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002532 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002533 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002534 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002535#ifdef CONFIG_INTEL_IOMMU
2536 if (intel_iommu_gfx_mapped)
2537 DRM_INFO("VT-d active for gfx access\n");
2538#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002539 /*
2540 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2541 * user's requested state against the hardware/driver capabilities. We
2542 * do this now so that we can print out any log messages once rather
2543 * than every time we check intel_enable_ppgtt().
2544 */
2545 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2546 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002547
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002548 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002549}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002550
Daniel Vetterfa423312015-04-14 17:35:23 +02002551void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2552{
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554 struct drm_i915_gem_object *obj;
2555 struct i915_address_space *vm;
2556
2557 i915_check_and_clear_faults(dev);
2558
2559 /* First fill our portion of the GTT with scratch pages */
2560 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2561 dev_priv->gtt.base.start,
2562 dev_priv->gtt.base.total,
2563 true);
2564
2565 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2566 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2567 &dev_priv->gtt.base);
2568 if (!vma)
2569 continue;
2570
2571 i915_gem_clflush_object(obj, obj->pin_display);
2572 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2573 }
2574
2575
2576 if (INTEL_INFO(dev)->gen >= 8) {
2577 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2578 chv_setup_private_ppat(dev_priv);
2579 else
2580 bdw_setup_private_ppat(dev_priv);
2581
2582 return;
2583 }
2584
2585 if (USES_PPGTT(dev)) {
2586 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2587 /* TODO: Perhaps it shouldn't be gen6 specific */
2588
2589 struct i915_hw_ppgtt *ppgtt =
2590 container_of(vm, struct i915_hw_ppgtt,
2591 base);
2592
2593 if (i915_is_ggtt(vm))
2594 ppgtt = dev_priv->mm.aliasing_ppgtt;
2595
2596 gen6_write_page_range(dev_priv, &ppgtt->pd,
2597 0, ppgtt->base.total);
2598 }
2599 }
2600
2601 i915_ggtt_flush(dev_priv);
2602}
2603
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002604static struct i915_vma *
2605__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2606 struct i915_address_space *vm,
2607 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002608{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002609 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002610
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002611 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2612 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002613
2614 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002615 if (vma == NULL)
2616 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002617
Ben Widawsky6f65e292013-12-06 14:10:56 -08002618 INIT_LIST_HEAD(&vma->vma_link);
2619 INIT_LIST_HEAD(&vma->mm_list);
2620 INIT_LIST_HEAD(&vma->exec_list);
2621 vma->vm = vm;
2622 vma->obj = obj;
2623
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002624 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002625 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002626
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002627 list_add_tail(&vma->vma_link, &obj->vma_list);
2628 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002629 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002630
2631 return vma;
2632}
2633
2634struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002635i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2636 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002637{
2638 struct i915_vma *vma;
2639
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002640 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002641 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002642 vma = __i915_gem_vma_create(obj, vm,
2643 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002644
2645 return vma;
2646}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002647
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002648struct i915_vma *
2649i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2650 const struct i915_ggtt_view *view)
2651{
2652 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2653 struct i915_vma *vma;
2654
2655 if (WARN_ON(!view))
2656 return ERR_PTR(-EINVAL);
2657
2658 vma = i915_gem_obj_to_ggtt_view(obj, view);
2659
2660 if (IS_ERR(vma))
2661 return vma;
2662
2663 if (!vma)
2664 vma = __i915_gem_vma_create(obj, ggtt, view);
2665
2666 return vma;
2667
2668}
2669
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002670static void
2671rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2672 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002673{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002674 unsigned int column, row;
2675 unsigned int src_idx;
2676 struct scatterlist *sg = st->sgl;
2677
2678 st->nents = 0;
2679
2680 for (column = 0; column < width; column++) {
2681 src_idx = width * (height - 1) + column;
2682 for (row = 0; row < height; row++) {
2683 st->nents++;
2684 /* We don't need the pages, but need to initialize
2685 * the entries so the sg list can be happily traversed.
2686 * The only thing we need are DMA addresses.
2687 */
2688 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2689 sg_dma_address(sg) = in[src_idx];
2690 sg_dma_len(sg) = PAGE_SIZE;
2691 sg = sg_next(sg);
2692 src_idx -= width;
2693 }
2694 }
2695}
2696
2697static struct sg_table *
2698intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2699 struct drm_i915_gem_object *obj)
2700{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002701 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002702 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002703 struct sg_page_iter sg_iter;
2704 unsigned long i;
2705 dma_addr_t *page_addr_list;
2706 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002707 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002708
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002709 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002710 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2711 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002712 if (!page_addr_list)
2713 return ERR_PTR(ret);
2714
2715 /* Allocate target SG list. */
2716 st = kmalloc(sizeof(*st), GFP_KERNEL);
2717 if (!st)
2718 goto err_st_alloc;
2719
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002720 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002721 if (ret)
2722 goto err_sg_alloc;
2723
2724 /* Populate source page list from the object. */
2725 i = 0;
2726 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2727 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2728 i++;
2729 }
2730
2731 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002732 rotate_pages(page_addr_list,
2733 rot_info->width_pages, rot_info->height_pages,
2734 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002735
2736 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002737 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002738 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002739 rot_info->pixel_format, rot_info->width_pages,
2740 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002741
2742 drm_free_large(page_addr_list);
2743
2744 return st;
2745
2746err_sg_alloc:
2747 kfree(st);
2748err_st_alloc:
2749 drm_free_large(page_addr_list);
2750
2751 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002752 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002753 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002754 rot_info->pixel_format, rot_info->width_pages,
2755 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002756 return ERR_PTR(ret);
2757}
2758
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002759static struct sg_table *
2760intel_partial_pages(const struct i915_ggtt_view *view,
2761 struct drm_i915_gem_object *obj)
2762{
2763 struct sg_table *st;
2764 struct scatterlist *sg;
2765 struct sg_page_iter obj_sg_iter;
2766 int ret = -ENOMEM;
2767
2768 st = kmalloc(sizeof(*st), GFP_KERNEL);
2769 if (!st)
2770 goto err_st_alloc;
2771
2772 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2773 if (ret)
2774 goto err_sg_alloc;
2775
2776 sg = st->sgl;
2777 st->nents = 0;
2778 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2779 view->params.partial.offset)
2780 {
2781 if (st->nents >= view->params.partial.size)
2782 break;
2783
2784 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2785 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2786 sg_dma_len(sg) = PAGE_SIZE;
2787
2788 sg = sg_next(sg);
2789 st->nents++;
2790 }
2791
2792 return st;
2793
2794err_sg_alloc:
2795 kfree(st);
2796err_st_alloc:
2797 return ERR_PTR(ret);
2798}
2799
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002800static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002801i915_get_ggtt_vma_pages(struct i915_vma *vma)
2802{
2803 int ret = 0;
2804
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002805 if (vma->ggtt_view.pages)
2806 return 0;
2807
2808 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2809 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002810 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2811 vma->ggtt_view.pages =
2812 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002813 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2814 vma->ggtt_view.pages =
2815 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002816 else
2817 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2818 vma->ggtt_view.type);
2819
2820 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002821 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002822 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002823 ret = -EINVAL;
2824 } else if (IS_ERR(vma->ggtt_view.pages)) {
2825 ret = PTR_ERR(vma->ggtt_view.pages);
2826 vma->ggtt_view.pages = NULL;
2827 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2828 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002829 }
2830
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002831 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002832}
2833
2834/**
2835 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2836 * @vma: VMA to map
2837 * @cache_level: mapping cache level
2838 * @flags: flags like global or local mapping
2839 *
2840 * DMA addresses are taken from the scatter-gather table of this object (or of
2841 * this VMA in case of non-default GGTT views) and PTE entries set up.
2842 * Note that DMA addresses are also the only part of the SG table we care about.
2843 */
2844int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2845 u32 flags)
2846{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002847 int ret;
2848 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002849
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002850 if (WARN_ON(flags == 0))
2851 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002852
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002853 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002854 if (flags & PIN_GLOBAL)
2855 bind_flags |= GLOBAL_BIND;
2856 if (flags & PIN_USER)
2857 bind_flags |= LOCAL_BIND;
2858
2859 if (flags & PIN_UPDATE)
2860 bind_flags |= vma->bound;
2861 else
2862 bind_flags &= ~vma->bound;
2863
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002864 if (bind_flags == 0)
2865 return 0;
2866
2867 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2868 trace_i915_va_alloc(vma->vm,
2869 vma->node.start,
2870 vma->node.size,
2871 VM_TO_TRACE_NAME(vma->vm));
2872
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002873 /* XXX: i915_vma_pin() will fix this +- hack */
2874 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002875 ret = vma->vm->allocate_va_range(vma->vm,
2876 vma->node.start,
2877 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002878 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002879 if (ret)
2880 return ret;
2881 }
2882
2883 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002884 if (ret)
2885 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002886
2887 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002888
2889 return 0;
2890}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002891
2892/**
2893 * i915_ggtt_view_size - Get the size of a GGTT view.
2894 * @obj: Object the view is of.
2895 * @view: The view in question.
2896 *
2897 * @return The size of the GGTT view in bytes.
2898 */
2899size_t
2900i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2901 const struct i915_ggtt_view *view)
2902{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002903 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002904 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002905 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2906 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002907 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2908 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002909 } else {
2910 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2911 return obj->base.size;
2912 }
2913}