blob: 43fbb884859573ad66b396b723ada21e9aebd726 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki89604002013-06-26 09:55:54 +0200116static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
117module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
118MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
119
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120#ifdef CONFIG_B43_BCMA
121static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200122 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
124 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
125 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
126 BCMA_CORETABLE_END
127};
128MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
129#endif
130
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200131#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400132static const struct ssb_device_id b43_ssb_tbl[] = {
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100141 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100142 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400143 SSB_DEVTABLE_END
144};
Michael Buesche4d6b792007-09-18 15:39:42 -0400145MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200146#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400147
148/* Channel and ratetables are shared for all devices.
149 * They can't be const, because ieee80211 puts some precalculated
150 * data in there. This data is the same for all devices, so we don't
151 * get concurrency issues */
152#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100153 { \
154 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
155 .hw_value = (_rateid), \
156 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400157 }
Johannes Berg8318d782008-01-24 19:38:38 +0100158
159/*
160 * NOTE: When changing this, sync with xmit.c's
161 * b43_plcp_get_bitrate_idx_* functions!
162 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400163static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100164 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
165 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
167 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
168 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
174 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
175 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400176};
177
178#define b43_a_ratetable (__b43_ratetable + 4)
179#define b43_a_ratetable_size 8
180#define b43_b_ratetable (__b43_ratetable + 0)
181#define b43_b_ratetable_size 4
182#define b43_g_ratetable (__b43_ratetable + 0)
183#define b43_g_ratetable_size 12
184
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100185#define CHAN4G(_channel, _freq, _flags) { \
186 .band = IEEE80211_BAND_2GHZ, \
187 .center_freq = (_freq), \
188 .hw_value = (_channel), \
189 .flags = (_flags), \
190 .max_antenna_gain = 0, \
191 .max_power = 30, \
192}
Michael Buesch96c755a2008-01-06 00:09:46 +0100193static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100194 CHAN4G(1, 2412, 0),
195 CHAN4G(2, 2417, 0),
196 CHAN4G(3, 2422, 0),
197 CHAN4G(4, 2427, 0),
198 CHAN4G(5, 2432, 0),
199 CHAN4G(6, 2437, 0),
200 CHAN4G(7, 2442, 0),
201 CHAN4G(8, 2447, 0),
202 CHAN4G(9, 2452, 0),
203 CHAN4G(10, 2457, 0),
204 CHAN4G(11, 2462, 0),
205 CHAN4G(12, 2467, 0),
206 CHAN4G(13, 2472, 0),
207 CHAN4G(14, 2484, 0),
208};
209#undef CHAN4G
210
211#define CHAN5G(_channel, _flags) { \
212 .band = IEEE80211_BAND_5GHZ, \
213 .center_freq = 5000 + (5 * (_channel)), \
214 .hw_value = (_channel), \
215 .flags = (_flags), \
216 .max_antenna_gain = 0, \
217 .max_power = 30, \
218}
219static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
220 CHAN5G(32, 0), CHAN5G(34, 0),
221 CHAN5G(36, 0), CHAN5G(38, 0),
222 CHAN5G(40, 0), CHAN5G(42, 0),
223 CHAN5G(44, 0), CHAN5G(46, 0),
224 CHAN5G(48, 0), CHAN5G(50, 0),
225 CHAN5G(52, 0), CHAN5G(54, 0),
226 CHAN5G(56, 0), CHAN5G(58, 0),
227 CHAN5G(60, 0), CHAN5G(62, 0),
228 CHAN5G(64, 0), CHAN5G(66, 0),
229 CHAN5G(68, 0), CHAN5G(70, 0),
230 CHAN5G(72, 0), CHAN5G(74, 0),
231 CHAN5G(76, 0), CHAN5G(78, 0),
232 CHAN5G(80, 0), CHAN5G(82, 0),
233 CHAN5G(84, 0), CHAN5G(86, 0),
234 CHAN5G(88, 0), CHAN5G(90, 0),
235 CHAN5G(92, 0), CHAN5G(94, 0),
236 CHAN5G(96, 0), CHAN5G(98, 0),
237 CHAN5G(100, 0), CHAN5G(102, 0),
238 CHAN5G(104, 0), CHAN5G(106, 0),
239 CHAN5G(108, 0), CHAN5G(110, 0),
240 CHAN5G(112, 0), CHAN5G(114, 0),
241 CHAN5G(116, 0), CHAN5G(118, 0),
242 CHAN5G(120, 0), CHAN5G(122, 0),
243 CHAN5G(124, 0), CHAN5G(126, 0),
244 CHAN5G(128, 0), CHAN5G(130, 0),
245 CHAN5G(132, 0), CHAN5G(134, 0),
246 CHAN5G(136, 0), CHAN5G(138, 0),
247 CHAN5G(140, 0), CHAN5G(142, 0),
248 CHAN5G(144, 0), CHAN5G(145, 0),
249 CHAN5G(146, 0), CHAN5G(147, 0),
250 CHAN5G(148, 0), CHAN5G(149, 0),
251 CHAN5G(150, 0), CHAN5G(151, 0),
252 CHAN5G(152, 0), CHAN5G(153, 0),
253 CHAN5G(154, 0), CHAN5G(155, 0),
254 CHAN5G(156, 0), CHAN5G(157, 0),
255 CHAN5G(158, 0), CHAN5G(159, 0),
256 CHAN5G(160, 0), CHAN5G(161, 0),
257 CHAN5G(162, 0), CHAN5G(163, 0),
258 CHAN5G(164, 0), CHAN5G(165, 0),
259 CHAN5G(166, 0), CHAN5G(168, 0),
260 CHAN5G(170, 0), CHAN5G(172, 0),
261 CHAN5G(174, 0), CHAN5G(176, 0),
262 CHAN5G(178, 0), CHAN5G(180, 0),
263 CHAN5G(182, 0), CHAN5G(184, 0),
264 CHAN5G(186, 0), CHAN5G(188, 0),
265 CHAN5G(190, 0), CHAN5G(192, 0),
266 CHAN5G(194, 0), CHAN5G(196, 0),
267 CHAN5G(198, 0), CHAN5G(200, 0),
268 CHAN5G(202, 0), CHAN5G(204, 0),
269 CHAN5G(206, 0), CHAN5G(208, 0),
270 CHAN5G(210, 0), CHAN5G(212, 0),
271 CHAN5G(214, 0), CHAN5G(216, 0),
272 CHAN5G(218, 0), CHAN5G(220, 0),
273 CHAN5G(222, 0), CHAN5G(224, 0),
274 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400275};
276
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100277static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
278 CHAN5G(34, 0), CHAN5G(36, 0),
279 CHAN5G(38, 0), CHAN5G(40, 0),
280 CHAN5G(42, 0), CHAN5G(44, 0),
281 CHAN5G(46, 0), CHAN5G(48, 0),
282 CHAN5G(52, 0), CHAN5G(56, 0),
283 CHAN5G(60, 0), CHAN5G(64, 0),
284 CHAN5G(100, 0), CHAN5G(104, 0),
285 CHAN5G(108, 0), CHAN5G(112, 0),
286 CHAN5G(116, 0), CHAN5G(120, 0),
287 CHAN5G(124, 0), CHAN5G(128, 0),
288 CHAN5G(132, 0), CHAN5G(136, 0),
289 CHAN5G(140, 0), CHAN5G(149, 0),
290 CHAN5G(153, 0), CHAN5G(157, 0),
291 CHAN5G(161, 0), CHAN5G(165, 0),
292 CHAN5G(184, 0), CHAN5G(188, 0),
293 CHAN5G(192, 0), CHAN5G(196, 0),
294 CHAN5G(200, 0), CHAN5G(204, 0),
295 CHAN5G(208, 0), CHAN5G(212, 0),
296 CHAN5G(216, 0),
297};
298#undef CHAN5G
299
300static struct ieee80211_supported_band b43_band_5GHz_nphy = {
301 .band = IEEE80211_BAND_5GHZ,
302 .channels = b43_5ghz_nphy_chantable,
303 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
304 .bitrates = b43_a_ratetable,
305 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400306};
Johannes Berg8318d782008-01-24 19:38:38 +0100307
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100308static struct ieee80211_supported_band b43_band_5GHz_aphy = {
309 .band = IEEE80211_BAND_5GHZ,
310 .channels = b43_5ghz_aphy_chantable,
311 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
312 .bitrates = b43_a_ratetable,
313 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100314};
Michael Buesche4d6b792007-09-18 15:39:42 -0400315
Johannes Berg8318d782008-01-24 19:38:38 +0100316static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100317 .band = IEEE80211_BAND_2GHZ,
318 .channels = b43_2ghz_chantable,
319 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
320 .bitrates = b43_g_ratetable,
321 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100322};
323
Michael Buesche4d6b792007-09-18 15:39:42 -0400324static void b43_wireless_core_exit(struct b43_wldev *dev);
325static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200326static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400327static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600328static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
329 struct ieee80211_vif *vif,
330 struct ieee80211_bss_conf *conf,
331 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400332
333static int b43_ratelimit(struct b43_wl *wl)
334{
335 if (!wl || !wl->current_dev)
336 return 1;
337 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
338 return 1;
339 /* We are up and running.
340 * Ratelimit the messages to avoid DoS over the net. */
341 return net_ratelimit();
342}
343
344void b43info(struct b43_wl *wl, const char *fmt, ...)
345{
Joe Perches5b736d42010-11-09 16:35:18 -0800346 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400347 va_list args;
348
Michael Buesch060210f2009-01-25 15:49:59 +0100349 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
350 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400351 if (!b43_ratelimit(wl))
352 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800353
Michael Buesche4d6b792007-09-18 15:39:42 -0400354 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800355
356 vaf.fmt = fmt;
357 vaf.va = &args;
358
359 printk(KERN_INFO "b43-%s: %pV",
360 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
361
Michael Buesche4d6b792007-09-18 15:39:42 -0400362 va_end(args);
363}
364
365void b43err(struct b43_wl *wl, const char *fmt, ...)
366{
Joe Perches5b736d42010-11-09 16:35:18 -0800367 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400368 va_list args;
369
Michael Buesch060210f2009-01-25 15:49:59 +0100370 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
371 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400372 if (!b43_ratelimit(wl))
373 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800374
Michael Buesche4d6b792007-09-18 15:39:42 -0400375 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800376
377 vaf.fmt = fmt;
378 vaf.va = &args;
379
380 printk(KERN_ERR "b43-%s ERROR: %pV",
381 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
382
Michael Buesche4d6b792007-09-18 15:39:42 -0400383 va_end(args);
384}
385
386void b43warn(struct b43_wl *wl, const char *fmt, ...)
387{
Joe Perches5b736d42010-11-09 16:35:18 -0800388 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400389 va_list args;
390
Michael Buesch060210f2009-01-25 15:49:59 +0100391 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
392 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400393 if (!b43_ratelimit(wl))
394 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800395
Michael Buesche4d6b792007-09-18 15:39:42 -0400396 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800397
398 vaf.fmt = fmt;
399 vaf.va = &args;
400
401 printk(KERN_WARNING "b43-%s warning: %pV",
402 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
403
Michael Buesche4d6b792007-09-18 15:39:42 -0400404 va_end(args);
405}
406
Michael Buesche4d6b792007-09-18 15:39:42 -0400407void b43dbg(struct b43_wl *wl, const char *fmt, ...)
408{
Joe Perches5b736d42010-11-09 16:35:18 -0800409 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410 va_list args;
411
Michael Buesch060210f2009-01-25 15:49:59 +0100412 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
413 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800414
Michael Buesche4d6b792007-09-18 15:39:42 -0400415 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800416
417 vaf.fmt = fmt;
418 vaf.va = &args;
419
420 printk(KERN_DEBUG "b43-%s debug: %pV",
421 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
422
Michael Buesche4d6b792007-09-18 15:39:42 -0400423 va_end(args);
424}
Michael Buesche4d6b792007-09-18 15:39:42 -0400425
426static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
427{
428 u32 macctl;
429
430 B43_WARN_ON(offset % 4 != 0);
431
432 macctl = b43_read32(dev, B43_MMIO_MACCTL);
433 if (macctl & B43_MACCTL_BE)
434 val = swab32(val);
435
436 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
437 mmiowb();
438 b43_write32(dev, B43_MMIO_RAM_DATA, val);
439}
440
Michael Buesch280d0e12007-12-26 18:26:17 +0100441static inline void b43_shm_control_word(struct b43_wldev *dev,
442 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 u32 control;
445
446 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400447 control = routing;
448 control <<= 16;
449 control |= offset;
450 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
451}
452
Michael Buesch69eddc82009-09-04 22:57:26 +0200453u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400454{
455 u32 ret;
456
457 if (routing == B43_SHM_SHARED) {
458 B43_WARN_ON(offset & 0x0001);
459 if (offset & 0x0003) {
460 /* Unaligned access */
461 b43_shm_control_word(dev, routing, offset >> 2);
462 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400463 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200464 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465
Michael Buesch280d0e12007-12-26 18:26:17 +0100466 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400467 }
468 offset >>= 2;
469 }
470 b43_shm_control_word(dev, routing, offset);
471 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100472out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200473 return ret;
474}
475
Michael Buesch69eddc82009-09-04 22:57:26 +0200476u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400477{
478 u16 ret;
479
480 if (routing == B43_SHM_SHARED) {
481 B43_WARN_ON(offset & 0x0001);
482 if (offset & 0x0003) {
483 /* Unaligned access */
484 b43_shm_control_word(dev, routing, offset >> 2);
485 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
486
Michael Buesch280d0e12007-12-26 18:26:17 +0100487 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400488 }
489 offset >>= 2;
490 }
491 b43_shm_control_word(dev, routing, offset);
492 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100493out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200494 return ret;
495}
496
Michael Buesch69eddc82009-09-04 22:57:26 +0200497void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400498{
499 if (routing == B43_SHM_SHARED) {
500 B43_WARN_ON(offset & 0x0001);
501 if (offset & 0x0003) {
502 /* Unaligned access */
503 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400506 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200507 b43_write16(dev, B43_MMIO_SHM_DATA,
508 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200509 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400510 }
511 offset >>= 2;
512 }
513 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400514 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200515}
516
Michael Buesch69eddc82009-09-04 22:57:26 +0200517void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200518{
519 if (routing == B43_SHM_SHARED) {
520 B43_WARN_ON(offset & 0x0001);
521 if (offset & 0x0003) {
522 /* Unaligned access */
523 b43_shm_control_word(dev, routing, offset >> 2);
524 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
525 return;
526 }
527 offset >>= 2;
528 }
529 b43_shm_control_word(dev, routing, offset);
530 b43_write16(dev, B43_MMIO_SHM_DATA, value);
531}
532
Michael Buesche4d6b792007-09-18 15:39:42 -0400533/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800534u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400535{
Michael Buesch35f0d352008-02-13 14:31:08 +0100536 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400537
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200538 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400539 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
Michael Buesch35f0d352008-02-13 14:31:08 +0100541 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200542 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400543
544 return ret;
545}
546
547/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100548void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400549{
Michael Buesch35f0d352008-02-13 14:31:08 +0100550 u16 lo, mi, hi;
551
552 lo = (value & 0x00000000FFFFULL);
553 mi = (value & 0x0000FFFF0000ULL) >> 16;
554 hi = (value & 0xFFFF00000000ULL) >> 32;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
556 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
557 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400558}
559
Michael Buesch403a3a12009-06-08 21:04:57 +0200560/* Read the firmware capabilities bitmask (Opensource firmware only) */
561static u16 b43_fwcapa_read(struct b43_wldev *dev)
562{
563 B43_WARN_ON(!dev->fw.opensource);
564 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
565}
566
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400568{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100569 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200571 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400572
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100573 /* The hardware guarantees us an atomic read, if we
574 * read the low register first. */
575 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
576 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400577
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100578 *tsf = high;
579 *tsf <<= 32;
580 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400581}
582
583static void b43_time_lock(struct b43_wldev *dev)
584{
Rafał Miłecki50566352012-01-02 19:31:21 +0100585 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400586 /* Commit the write */
587 b43_read32(dev, B43_MMIO_MACCTL);
588}
589
590static void b43_time_unlock(struct b43_wldev *dev)
591{
Rafał Miłecki50566352012-01-02 19:31:21 +0100592 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400593 /* Commit the write */
594 b43_read32(dev, B43_MMIO_MACCTL);
595}
596
597static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
598{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100599 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200601 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400602
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100603 low = tsf;
604 high = (tsf >> 32);
605 /* The hardware guarantees us an atomic write, if we
606 * write the low register first. */
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
608 mmiowb();
609 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
610 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400611}
612
613void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
614{
615 b43_time_lock(dev);
616 b43_tsf_write_locked(dev, tsf);
617 b43_time_unlock(dev);
618}
619
620static
John Daiker99da1852009-02-24 02:16:42 -0800621void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400622{
623 static const u8 zero_addr[ETH_ALEN] = { 0 };
624 u16 data;
625
626 if (!mac)
627 mac = zero_addr;
628
629 offset |= 0x0020;
630 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
631
632 data = mac[0];
633 data |= mac[1] << 8;
634 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
635 data = mac[2];
636 data |= mac[3] << 8;
637 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
638 data = mac[4];
639 data |= mac[5] << 8;
640 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
641}
642
643static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
644{
645 const u8 *mac;
646 const u8 *bssid;
647 u8 mac_bssid[ETH_ALEN * 2];
648 int i;
649 u32 tmp;
650
651 bssid = dev->wl->bssid;
652 mac = dev->wl->mac_addr;
653
654 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
655
656 memcpy(mac_bssid, mac, ETH_ALEN);
657 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
658
659 /* Write our MAC address and BSSID to template ram */
660 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
661 tmp = (u32) (mac_bssid[i + 0]);
662 tmp |= (u32) (mac_bssid[i + 1]) << 8;
663 tmp |= (u32) (mac_bssid[i + 2]) << 16;
664 tmp |= (u32) (mac_bssid[i + 3]) << 24;
665 b43_ram_write(dev, 0x20 + i, tmp);
666 }
667}
668
Johannes Berg4150c572007-09-17 01:29:23 -0400669static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400670{
Michael Buesche4d6b792007-09-18 15:39:42 -0400671 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400672 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400673}
674
675static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
676{
677 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600678 /* This test used to exit for all but a G PHY. */
679 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600681 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
682 /* Shared memory location 0x0010 is the slot time and should be
683 * set to slot_time; however, this register is initially 0 and changing
684 * the value adversely affects the transmit rate for BCM4311
685 * devices. Until this behavior is unterstood, delete this step
686 *
687 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
688 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400689}
690
691static void b43_short_slot_timing_enable(struct b43_wldev *dev)
692{
693 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400694}
695
696static void b43_short_slot_timing_disable(struct b43_wldev *dev)
697{
698 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400699}
700
Michael Buesche4d6b792007-09-18 15:39:42 -0400701/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400703 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200704void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400705{
706 struct b43_phy *phy = &dev->phy;
707 unsigned int i, max_loop;
708 u16 value;
709 u32 buffer[5] = {
710 0x00000000,
711 0x00D40000,
712 0x00000000,
713 0x01000000,
714 0x00000000,
715 };
716
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200717 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400718 max_loop = 0x1E;
719 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200720 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 max_loop = 0xFA;
722 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400723 }
724
725 for (i = 0; i < 5; i++)
726 b43_ram_write(dev, i * 4, buffer[i]);
727
Rafał Miłecki7955d872011-09-21 21:44:13 +0200728 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
729
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200730 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200732 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200733 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
734
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200735 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200736 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200737 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
738 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200739 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
740
741 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
742 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
743
744 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
745 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
746 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
747 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200748
749 if (!pa_on && phy->type == B43_PHYTYPE_N)
750 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200751
752 switch (phy->type) {
753 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200754 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200755 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200756 break;
757 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200758 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200759 break;
760 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200761 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200762 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200763 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400764
765 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
766 b43_radio_write16(dev, 0x0051, 0x0017);
767 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200768 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400769 if (value & 0x0080)
770 break;
771 udelay(10);
772 }
773 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200774 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400775 if (value & 0x0400)
776 break;
777 udelay(10);
778 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500779 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200780 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400781 if (!(value & 0x0100))
782 break;
783 udelay(10);
784 }
785 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
786 b43_radio_write16(dev, 0x0051, 0x0037);
787}
788
789static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800790 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400791{
792 unsigned int i;
793 u32 offset;
794 u16 value;
795 u16 kidx;
796
797 /* Key index/algo block */
798 kidx = b43_kidx_to_fw(dev, index);
799 value = ((kidx << 4) | algorithm);
800 b43_shm_write16(dev, B43_SHM_SHARED,
801 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
802
803 /* Write the key to the Key Table Pointer offset */
804 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
805 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
806 value = key[i];
807 value |= (u16) (key[i + 1]) << 8;
808 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
809 }
810}
811
John Daiker99da1852009-02-24 02:16:42 -0800812static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400813{
814 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200815 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400816
817 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400819
Michael Buesch66d2d082009-08-06 10:36:50 +0200820 B43_WARN_ON(index < pairwise_keys_start);
821 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400822 * Physical mac 0 is mapped to physical key 4 or 8, depending
823 * on the firmware version.
824 * So we must adjust the index here.
825 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200826 index -= pairwise_keys_start;
827 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400828
829 if (addr) {
830 addrtmp[0] = addr[0];
831 addrtmp[0] |= ((u32) (addr[1]) << 8);
832 addrtmp[0] |= ((u32) (addr[2]) << 16);
833 addrtmp[0] |= ((u32) (addr[3]) << 24);
834 addrtmp[1] = addr[4];
835 addrtmp[1] |= ((u32) (addr[5]) << 8);
836 }
837
Michael Buesch66d2d082009-08-06 10:36:50 +0200838 /* Receive match transmitter address (RCMTA) mechanism */
839 b43_shm_write32(dev, B43_SHM_RCMTA,
840 (index * 2) + 0, addrtmp[0]);
841 b43_shm_write16(dev, B43_SHM_RCMTA,
842 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400843}
844
gregor kowski035d0242009-08-19 22:35:45 +0200845/* The ucode will use phase1 key with TEK key to decrypt rx packets.
846 * When a packet is received, the iv32 is checked.
847 * - if it doesn't the packet is returned without modification (and software
848 * decryption can be done). That's what happen when iv16 wrap.
849 * - if it does, the rc4 key is computed, and decryption is tried.
850 * Either it will success and B43_RX_MAC_DEC is returned,
851 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
852 * and the packet is not usable (it got modified by the ucode).
853 * So in order to never have B43_RX_MAC_DECERR, we should provide
854 * a iv32 and phase1key that match. Because we drop packets in case of
855 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
856 * packets will be lost without higher layer knowing (ie no resync possible
857 * until next wrap).
858 *
859 * NOTE : this should support 50 key like RCMTA because
860 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
861 */
862static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
863 u16 *phase1key)
864{
865 unsigned int i;
866 u32 offset;
867 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
868
869 if (!modparam_hwtkip)
870 return;
871
872 if (b43_new_kidx_api(dev))
873 pairwise_keys_start = B43_NR_GROUP_KEYS;
874
875 B43_WARN_ON(index < pairwise_keys_start);
876 /* We have four default TX keys and possibly four default RX keys.
877 * Physical mac 0 is mapped to physical key 4 or 8, depending
878 * on the firmware version.
879 * So we must adjust the index here.
880 */
881 index -= pairwise_keys_start;
882 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
883
884 if (b43_debug(dev, B43_DBG_KEYS)) {
885 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
886 index, iv32);
887 }
888 /* Write the key to the RX tkip shared mem */
889 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
890 for (i = 0; i < 10; i += 2) {
891 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
892 phase1key ? phase1key[i / 2] : 0);
893 }
894 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
895 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
896}
897
898static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100899 struct ieee80211_vif *vif,
900 struct ieee80211_key_conf *keyconf,
901 struct ieee80211_sta *sta,
902 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200903{
904 struct b43_wl *wl = hw_to_b43_wl(hw);
905 struct b43_wldev *dev;
906 int index = keyconf->hw_key_idx;
907
908 if (B43_WARN_ON(!modparam_hwtkip))
909 return;
910
Michael Buesch96869a32010-01-24 13:13:32 +0100911 /* This is only called from the RX path through mac80211, where
912 * our mutex is already locked. */
913 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200914 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100915 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200916
917 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
918
919 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100920 /* only pairwise TKIP keys are supported right now */
921 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100922 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100923 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200924}
925
Michael Buesche4d6b792007-09-18 15:39:42 -0400926static void do_key_write(struct b43_wldev *dev,
927 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800928 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400929{
930 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200931 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400932
933 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400935
Michael Buesch66d2d082009-08-06 10:36:50 +0200936 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400937 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
938
Michael Buesch66d2d082009-08-06 10:36:50 +0200939 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400940 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200941 if (algorithm == B43_SEC_ALGO_TKIP) {
942 /*
943 * We should provide an initial iv32, phase1key pair.
944 * We could start with iv32=0 and compute the corresponding
945 * phase1key, but this means calling ieee80211_get_tkip_key
946 * with a fake skb (or export other tkip function).
947 * Because we are lazy we hope iv32 won't start with
948 * 0xffffffff and let's b43_op_update_tkip_key provide a
949 * correct pair.
950 */
951 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
952 } else if (index >= pairwise_keys_start) /* clear it */
953 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400954 if (key)
955 memcpy(buf, key, key_len);
956 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200957 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400958 keymac_write(dev, index, mac_addr);
959
960 dev->key[index].algorithm = algorithm;
961}
962
963static int b43_key_write(struct b43_wldev *dev,
964 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800965 const u8 *key, size_t key_len,
966 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400967 struct ieee80211_key_conf *keyconf)
968{
969 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200970 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400971
gregor kowski035d0242009-08-19 22:35:45 +0200972 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
973 * - Temporal Encryption Key (128 bits)
974 * - Temporal Authenticator Tx MIC Key (64 bits)
975 * - Temporal Authenticator Rx MIC Key (64 bits)
976 *
977 * Hardware only store TEK
978 */
979 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
980 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400981 if (key_len > B43_SEC_KEYSIZE)
982 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200983 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400984 /* Check that we don't already have this key. */
985 B43_WARN_ON(dev->key[i].keyconf == keyconf);
986 }
987 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100988 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400991 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200992 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
993 for (i = pairwise_keys_start;
994 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
995 i++) {
996 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400997 if (!dev->key[i].keyconf) {
998 /* found empty */
999 index = i;
1000 break;
1001 }
1002 }
1003 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001004 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001005 return -ENOSPC;
1006 }
1007 } else
1008 B43_WARN_ON(index > 3);
1009
1010 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1011 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1012 /* Default RX key */
1013 B43_WARN_ON(mac_addr);
1014 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1015 }
1016 keyconf->hw_key_idx = index;
1017 dev->key[index].keyconf = keyconf;
1018
1019 return 0;
1020}
1021
1022static int b43_key_clear(struct b43_wldev *dev, int index)
1023{
Michael Buesch66d2d082009-08-06 10:36:50 +02001024 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001025 return -EINVAL;
1026 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1027 NULL, B43_SEC_KEYSIZE, NULL);
1028 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1029 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1030 NULL, B43_SEC_KEYSIZE, NULL);
1031 }
1032 dev->key[index].keyconf = NULL;
1033
1034 return 0;
1035}
1036
1037static void b43_clear_keys(struct b43_wldev *dev)
1038{
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001040
Michael Buesch66d2d082009-08-06 10:36:50 +02001041 if (b43_new_kidx_api(dev))
1042 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1043 else
1044 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1045 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001046 b43_key_clear(dev, i);
1047}
1048
Michael Buesch9cf7f242008-12-19 20:24:30 +01001049static void b43_dump_keymemory(struct b43_wldev *dev)
1050{
Michael Buesch66d2d082009-08-06 10:36:50 +02001051 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001052 u8 mac[ETH_ALEN];
1053 u16 algo;
1054 u32 rcmta0;
1055 u16 rcmta1;
1056 u64 hf;
1057 struct b43_key *key;
1058
1059 if (!b43_debug(dev, B43_DBG_KEYS))
1060 return;
1061
1062 hf = b43_hf_read(dev);
1063 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1064 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001065 if (b43_new_kidx_api(dev)) {
1066 pairwise_keys_start = B43_NR_GROUP_KEYS;
1067 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1068 } else {
1069 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1070 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1071 }
1072 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001073 key = &(dev->key[index]);
1074 printk(KERN_DEBUG "Key slot %02u: %s",
1075 index, (key->keyconf == NULL) ? " " : "*");
1076 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1077 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1078 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1079 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1080 }
1081
1082 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1083 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1084 printk(" Algo: %04X/%02X", algo, key->algorithm);
1085
Michael Buesch66d2d082009-08-06 10:36:50 +02001086 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001087 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1088 printk(" TKIP: ");
1089 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1090 for (i = 0; i < 14; i += 2) {
1091 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1092 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1093 }
1094 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001098 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001099 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1100 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001101 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001102 } else
1103 printk(" DEFAULT KEY");
1104 printk("\n");
1105 }
1106}
1107
Michael Buesche4d6b792007-09-18 15:39:42 -04001108void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1109{
1110 u32 macctl;
1111 u16 ucstat;
1112 bool hwps;
1113 bool awake;
1114 int i;
1115
1116 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1117 (ps_flags & B43_PS_DISABLED));
1118 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1119
1120 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001123 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001124 } else {
1125 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1126 // and thus is not an AP and we are associated, set bit 25
1127 }
1128 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001131 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001132 } else {
1133 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1134 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1135 // successful, set bit26
1136 }
1137
1138/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001139 hwps = false;
1140 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001141
1142 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1143 if (hwps)
1144 macctl |= B43_MACCTL_HWPS;
1145 else
1146 macctl &= ~B43_MACCTL_HWPS;
1147 if (awake)
1148 macctl |= B43_MACCTL_AWAKE;
1149 else
1150 macctl &= ~B43_MACCTL_AWAKE;
1151 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1152 /* Commit write */
1153 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001154 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001155 /* Wait for the microcode to wake up. */
1156 for (i = 0; i < 100; i++) {
1157 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1158 B43_SHM_SH_UCODESTAT);
1159 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1160 break;
1161 udelay(10);
1162 }
1163 }
1164}
1165
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001166#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001167static void b43_bcma_phy_reset(struct b43_wldev *dev)
1168{
1169 u32 flags;
1170
1171 /* Put PHY into reset */
1172 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1173 flags |= B43_BCMA_IOCTL_PHY_RESET;
1174 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1175 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1176 udelay(2);
1177
1178 /* Take PHY out of reset */
1179 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1180 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1181 flags |= BCMA_IOCTL_FGC;
1182 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1183 udelay(1);
1184
1185 /* Do not force clock anymore */
1186 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1187 flags &= ~BCMA_IOCTL_FGC;
1188 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1189 udelay(1);
1190}
1191
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001192static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1193{
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001194 u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
1195 B43_BCMA_CLKCTLST_PHY_PLL_REQ;
1196 u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
1197 B43_BCMA_CLKCTLST_PHY_PLL_ST;
Rafał Miłecki6b9e03e2014-04-22 13:54:35 +02001198 u32 flags;
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001199
Rafał Miłecki6b9e03e2014-04-22 13:54:35 +02001200 flags = B43_BCMA_IOCTL_PHY_CLKEN;
1201 if (gmode)
1202 flags |= B43_BCMA_IOCTL_GMODE;
1203 b43_device_enable(dev, flags);
1204
Rafał Miłecki49173592011-07-17 01:06:06 +02001205 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1206 b43_bcma_phy_reset(dev);
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001207 bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001208}
1209#endif
1210
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02001211#ifdef CONFIG_B43_SSB
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001212static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001213{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001214 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001215 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001216 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001217
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001218 if (gmode)
1219 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001220 flags |= B43_TMSLOW_PHYCLKEN;
1221 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001222 if (dev->phy.type == B43_PHYTYPE_N)
1223 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001224 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001225 msleep(2); /* Wait for the PLL to turn on. */
1226
1227 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001228 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001229 tmslow |= SSB_TMSLOW_FGC;
1230 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001231 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1232 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001233 msleep(1);
1234 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001235 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1236 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001237 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001238}
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02001239#endif
Rafał Miłecki14952982011-05-17 18:57:28 +02001240
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001241void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001242{
1243 u32 macctl;
1244
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001245 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001246#ifdef CONFIG_B43_BCMA
1247 case B43_BUS_BCMA:
1248 b43_bcma_wireless_core_reset(dev, gmode);
1249 break;
1250#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001251#ifdef CONFIG_B43_SSB
1252 case B43_BUS_SSB:
1253 b43_ssb_wireless_core_reset(dev, gmode);
1254 break;
1255#endif
1256 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001257
Michael Bueschfb111372008-09-02 13:00:34 +02001258 /* Turn Analog ON, but only if we already know the PHY-type.
1259 * This protects against very early setup where we don't know the
1260 * PHY-type, yet. wireless_core_reset will be called once again later,
1261 * when we know the PHY-type. */
1262 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001263 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001264
1265 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1266 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001267 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001268 macctl |= B43_MACCTL_GMODE;
1269 macctl |= B43_MACCTL_IHR_ENABLED;
1270 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1271}
1272
1273static void handle_irq_transmit_status(struct b43_wldev *dev)
1274{
1275 u32 v0, v1;
1276 u16 tmp;
1277 struct b43_txstatus stat;
1278
1279 while (1) {
1280 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1281 if (!(v0 & 0x00000001))
1282 break;
1283 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1284
1285 stat.cookie = (v0 >> 16);
1286 stat.seq = (v1 & 0x0000FFFF);
1287 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1288 tmp = (v0 & 0x0000FFFF);
1289 stat.frame_count = ((tmp & 0xF000) >> 12);
1290 stat.rts_count = ((tmp & 0x0F00) >> 8);
1291 stat.supp_reason = ((tmp & 0x001C) >> 2);
1292 stat.pm_indicated = !!(tmp & 0x0080);
1293 stat.intermediate = !!(tmp & 0x0040);
1294 stat.for_ampdu = !!(tmp & 0x0020);
1295 stat.acked = !!(tmp & 0x0002);
1296
1297 b43_handle_txstatus(dev, &stat);
1298 }
1299}
1300
1301static void drain_txstatus_queue(struct b43_wldev *dev)
1302{
1303 u32 dummy;
1304
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001305 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001306 return;
1307 /* Read all entries from the microcode TXstatus FIFO
1308 * and throw them away.
1309 */
1310 while (1) {
1311 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1312 if (!(dummy & 0x00000001))
1313 break;
1314 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1315 }
1316}
1317
1318static u32 b43_jssi_read(struct b43_wldev *dev)
1319{
1320 u32 val = 0;
1321
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001322 val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001323 val <<= 16;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001324 val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
Michael Buesche4d6b792007-09-18 15:39:42 -04001325
1326 return val;
1327}
1328
1329static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1330{
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001331 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
1332 (jssi & 0x0000FFFF));
1333 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
1334 (jssi & 0xFFFF0000) >> 16);
Michael Buesche4d6b792007-09-18 15:39:42 -04001335}
1336
1337static void b43_generate_noise_sample(struct b43_wldev *dev)
1338{
1339 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001340 b43_write32(dev, B43_MMIO_MACCMD,
1341 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001342}
1343
1344static void b43_calculate_link_quality(struct b43_wldev *dev)
1345{
1346 /* Top half of Link Quality calculation. */
1347
Michael Bueschef1a6282008-08-27 18:53:02 +02001348 if (dev->phy.type != B43_PHYTYPE_G)
1349 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001350 if (dev->noisecalc.calculation_running)
1351 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001352 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001353 dev->noisecalc.nr_samples = 0;
1354
1355 b43_generate_noise_sample(dev);
1356}
1357
1358static void handle_irq_noise(struct b43_wldev *dev)
1359{
Michael Bueschef1a6282008-08-27 18:53:02 +02001360 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001361 u16 tmp;
1362 u8 noise[4];
1363 u8 i, j;
1364 s32 average;
1365
1366 /* Bottom half of Link Quality calculation. */
1367
Michael Bueschef1a6282008-08-27 18:53:02 +02001368 if (dev->phy.type != B43_PHYTYPE_G)
1369 return;
1370
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001371 /* Possible race condition: It might be possible that the user
1372 * changed to a different channel in the meantime since we
1373 * started the calculation. We ignore that fact, since it's
1374 * not really that much of a problem. The background noise is
1375 * an estimation only anyway. Slightly wrong results will get damped
1376 * by the averaging of the 8 sample rounds. Additionally the
1377 * value is shortlived. So it will be replaced by the next noise
1378 * calculation round soon. */
1379
Michael Buesche4d6b792007-09-18 15:39:42 -04001380 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001381 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001382 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1383 noise[2] == 0x7F || noise[3] == 0x7F)
1384 goto generate_new;
1385
1386 /* Get the noise samples. */
1387 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1388 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001389 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1390 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1391 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1392 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001393 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1394 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1395 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1396 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1397 dev->noisecalc.nr_samples++;
1398 if (dev->noisecalc.nr_samples == 8) {
1399 /* Calculate the Link Quality by the noise samples. */
1400 average = 0;
1401 for (i = 0; i < 8; i++) {
1402 for (j = 0; j < 4; j++)
1403 average += dev->noisecalc.samples[i][j];
1404 }
1405 average /= (8 * 4);
1406 average *= 125;
1407 average += 64;
1408 average /= 128;
1409 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1410 tmp = (tmp / 128) & 0x1F;
1411 if (tmp >= 8)
1412 average += 2;
1413 else
1414 average -= 25;
1415 if (tmp == 8)
1416 average -= 72;
1417 else
1418 average -= 48;
1419
1420 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001421 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001422 return;
1423 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001424generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001425 b43_generate_noise_sample(dev);
1426}
1427
1428static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1429{
Johannes Berg05c914f2008-09-11 00:01:58 +02001430 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001431 ///TODO: PS TBTT
1432 } else {
1433 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1434 b43_power_saving_ctl_bits(dev, 0);
1435 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001436 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001437 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001438}
1439
1440static void handle_irq_atim_end(struct b43_wldev *dev)
1441{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001442 if (dev->dfq_valid) {
1443 b43_write32(dev, B43_MMIO_MACCMD,
1444 b43_read32(dev, B43_MMIO_MACCMD)
1445 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001446 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001447 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001448}
1449
1450static void handle_irq_pmq(struct b43_wldev *dev)
1451{
1452 u32 tmp;
1453
1454 //TODO: AP mode.
1455
1456 while (1) {
1457 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1458 if (!(tmp & 0x00000008))
1459 break;
1460 }
1461 /* 16bit write is odd, but correct. */
1462 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1463}
1464
1465static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001466 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001467 u16 ram_offset,
1468 u16 shm_size_offset, u8 rate)
1469{
1470 u32 i, tmp;
1471 struct b43_plcp_hdr4 plcp;
1472
1473 plcp.data = 0;
1474 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1475 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1476 ram_offset += sizeof(u32);
1477 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1478 * So leave the first two bytes of the next write blank.
1479 */
1480 tmp = (u32) (data[0]) << 16;
1481 tmp |= (u32) (data[1]) << 24;
1482 b43_ram_write(dev, ram_offset, tmp);
1483 ram_offset += sizeof(u32);
1484 for (i = 2; i < size; i += sizeof(u32)) {
1485 tmp = (u32) (data[i + 0]);
1486 if (i + 1 < size)
1487 tmp |= (u32) (data[i + 1]) << 8;
1488 if (i + 2 < size)
1489 tmp |= (u32) (data[i + 2]) << 16;
1490 if (i + 3 < size)
1491 tmp |= (u32) (data[i + 3]) << 24;
1492 b43_ram_write(dev, ram_offset + i - 2, tmp);
1493 }
1494 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1495 size + sizeof(struct b43_plcp_hdr6));
1496}
1497
Michael Buesch5042c502008-04-05 15:05:00 +02001498/* Check if the use of the antenna that ieee80211 told us to
1499 * use is possible. This will fall back to DEFAULT.
1500 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1501u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1502 u8 antenna_nr)
1503{
1504 u8 antenna_mask;
1505
1506 if (antenna_nr == 0) {
1507 /* Zero means "use default antenna". That's always OK. */
1508 return 0;
1509 }
1510
1511 /* Get the mask of available antennas. */
1512 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001513 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001514 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001515 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001516
1517 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1518 /* This antenna is not available. Fall back to default. */
1519 return 0;
1520 }
1521
1522 return antenna_nr;
1523}
1524
Michael Buesch5042c502008-04-05 15:05:00 +02001525/* Convert a b43 antenna number value to the PHY TX control value. */
1526static u16 b43_antenna_to_phyctl(int antenna)
1527{
1528 switch (antenna) {
1529 case B43_ANTENNA0:
1530 return B43_TXH_PHY_ANT0;
1531 case B43_ANTENNA1:
1532 return B43_TXH_PHY_ANT1;
1533 case B43_ANTENNA2:
1534 return B43_TXH_PHY_ANT2;
1535 case B43_ANTENNA3:
1536 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001537 case B43_ANTENNA_AUTO0:
1538 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001539 return B43_TXH_PHY_ANT01AUTO;
1540 }
1541 B43_WARN_ON(1);
1542 return 0;
1543}
1544
Michael Buesche4d6b792007-09-18 15:39:42 -04001545static void b43_write_beacon_template(struct b43_wldev *dev,
1546 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001547 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001548{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001549 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001550 const struct ieee80211_mgmt *bcn;
1551 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001552 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001553 unsigned int rate;
1554 u16 ctl;
1555 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001556 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001557
Michael Buesche66fee62007-12-26 17:47:10 +01001558 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
Silvan Jegenc8e49552014-02-25 18:12:52 +01001559 len = min_t(size_t, dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001560 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001561 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001562
1563 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001564 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001565
Michael Buesch5042c502008-04-05 15:05:00 +02001566 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001567 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001568 antenna = b43_antenna_to_phyctl(antenna);
1569 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1570 /* We can't send beacons with short preamble. Would get PHY errors. */
1571 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1572 ctl &= ~B43_TXH_PHY_ANT;
1573 ctl &= ~B43_TXH_PHY_ENC;
1574 ctl |= antenna;
1575 if (b43_is_cck_rate(rate))
1576 ctl |= B43_TXH_PHY_ENC_CCK;
1577 else
1578 ctl |= B43_TXH_PHY_ENC_OFDM;
1579 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1580
Michael Buesche66fee62007-12-26 17:47:10 +01001581 /* Find the position of the TIM and the DTIM_period value
1582 * and write them to SHM. */
1583 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001584 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1585 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001586 uint8_t ie_id, ie_len;
1587
1588 ie_id = ie[i];
1589 ie_len = ie[i + 1];
1590 if (ie_id == 5) {
1591 u16 tim_position;
1592 u16 dtim_period;
1593 /* This is the TIM Information Element */
1594
1595 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001596 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001597 break;
1598 /* A valid TIM is at least 4 bytes long. */
1599 if (ie_len < 4)
1600 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001601 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001602
1603 tim_position = sizeof(struct b43_plcp_hdr6);
1604 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1605 tim_position += i;
1606
1607 dtim_period = ie[i + 3];
1608
1609 b43_shm_write16(dev, B43_SHM_SHARED,
1610 B43_SHM_SH_TIMBPOS, tim_position);
1611 b43_shm_write16(dev, B43_SHM_SHARED,
1612 B43_SHM_SH_DTIMPER, dtim_period);
1613 break;
1614 }
1615 i += ie_len + 2;
1616 }
1617 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001618 /*
1619 * If ucode wants to modify TIM do it behind the beacon, this
1620 * will happen, for example, when doing mesh networking.
1621 */
1622 b43_shm_write16(dev, B43_SHM_SHARED,
1623 B43_SHM_SH_TIMBPOS,
1624 len + sizeof(struct b43_plcp_hdr6));
1625 b43_shm_write16(dev, B43_SHM_SHARED,
1626 B43_SHM_SH_DTIMPER, 0);
1627 }
1628 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001629}
1630
Michael Buesch6b4bec012008-05-20 12:16:28 +02001631static void b43_upload_beacon0(struct b43_wldev *dev)
1632{
1633 struct b43_wl *wl = dev->wl;
1634
1635 if (wl->beacon0_uploaded)
1636 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001637 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001638 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001639}
1640
1641static void b43_upload_beacon1(struct b43_wldev *dev)
1642{
1643 struct b43_wl *wl = dev->wl;
1644
1645 if (wl->beacon1_uploaded)
1646 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001647 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001648 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001649}
1650
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001651static void handle_irq_beacon(struct b43_wldev *dev)
1652{
1653 struct b43_wl *wl = dev->wl;
1654 u32 cmd, beacon0_valid, beacon1_valid;
1655
Johannes Berg05c914f2008-09-11 00:01:58 +02001656 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001657 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1658 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001659 return;
1660
1661 /* This is the bottom half of the asynchronous beacon update. */
1662
1663 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001664 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001665
1666 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1667 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1668 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1669
1670 /* Schedule interrupt manually, if busy. */
1671 if (beacon0_valid && beacon1_valid) {
1672 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001673 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001674 return;
1675 }
1676
Michael Buesch6b4bec012008-05-20 12:16:28 +02001677 if (unlikely(wl->beacon_templates_virgin)) {
1678 /* We never uploaded a beacon before.
1679 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001680 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001681 b43_upload_beacon0(dev);
1682 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001683 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1684 cmd |= B43_MACCMD_BEACON0_VALID;
1685 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001686 } else {
1687 if (!beacon0_valid) {
1688 b43_upload_beacon0(dev);
1689 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1690 cmd |= B43_MACCMD_BEACON0_VALID;
1691 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1692 } else if (!beacon1_valid) {
1693 b43_upload_beacon1(dev);
1694 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1695 cmd |= B43_MACCMD_BEACON1_VALID;
1696 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001697 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001698 }
1699}
1700
Michael Buesch36dbd952009-09-04 22:51:29 +02001701static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1702{
1703 u32 old_irq_mask = dev->irq_mask;
1704
1705 /* update beacon right away or defer to irq */
1706 handle_irq_beacon(dev);
1707 if (old_irq_mask != dev->irq_mask) {
1708 /* The handler updated the IRQ mask. */
1709 B43_WARN_ON(!dev->irq_mask);
1710 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1711 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1712 } else {
1713 /* Device interrupts are currently disabled. That means
1714 * we just ran the hardirq handler and scheduled the
1715 * IRQ thread. The thread will write the IRQ mask when
1716 * it finished, so there's nothing to do here. Writing
1717 * the mask _here_ would incorrectly re-enable IRQs. */
1718 }
1719 }
1720}
1721
Michael Buescha82d9922008-04-04 21:40:06 +02001722static void b43_beacon_update_trigger_work(struct work_struct *work)
1723{
1724 struct b43_wl *wl = container_of(work, struct b43_wl,
1725 beacon_update_trigger);
1726 struct b43_wldev *dev;
1727
1728 mutex_lock(&wl->mutex);
1729 dev = wl->current_dev;
1730 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001731 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001732 /* wl->mutex is enough. */
1733 b43_do_beacon_update_trigger_work(dev);
1734 mmiowb();
1735 } else {
1736 spin_lock_irq(&wl->hardirq_lock);
1737 b43_do_beacon_update_trigger_work(dev);
1738 mmiowb();
1739 spin_unlock_irq(&wl->hardirq_lock);
1740 }
Michael Buescha82d9922008-04-04 21:40:06 +02001741 }
1742 mutex_unlock(&wl->mutex);
1743}
1744
Michael Bueschd4df6f12007-12-26 18:04:14 +01001745/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001746 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001747static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001748{
Johannes Berg9d139c82008-07-09 14:40:37 +02001749 struct sk_buff *beacon;
1750
Michael Buesche66fee62007-12-26 17:47:10 +01001751 /* This is the top half of the ansynchronous beacon update.
1752 * The bottom half is the beacon IRQ.
1753 * Beacon update must be asynchronous to avoid sending an
1754 * invalid beacon. This can happen for example, if the firmware
1755 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001756
Johannes Berg9d139c82008-07-09 14:40:37 +02001757 /* We could modify the existing beacon and set the aid bit in
1758 * the TIM field, but that would probably require resizing and
1759 * moving of data within the beacon template.
1760 * Simply request a new beacon and let mac80211 do the hard work. */
1761 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1762 if (unlikely(!beacon))
1763 return;
1764
Michael Buesche66fee62007-12-26 17:47:10 +01001765 if (wl->current_beacon)
1766 dev_kfree_skb_any(wl->current_beacon);
1767 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001768 wl->beacon0_uploaded = false;
1769 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001770 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001771}
1772
Michael Buesche4d6b792007-09-18 15:39:42 -04001773static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1774{
1775 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001776 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001777 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1778 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001779 } else {
1780 b43_write16(dev, 0x606, (beacon_int >> 6));
1781 b43_write16(dev, 0x610, beacon_int);
1782 }
1783 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001784 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001785}
1786
Michael Bueschafa83e22008-05-19 23:51:37 +02001787static void b43_handle_firmware_panic(struct b43_wldev *dev)
1788{
1789 u16 reason;
1790
1791 /* Read the register that contains the reason code for the panic. */
1792 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1793 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1794
1795 switch (reason) {
1796 default:
1797 b43dbg(dev->wl, "The panic reason is unknown.\n");
1798 /* fallthrough */
1799 case B43_FWPANIC_DIE:
1800 /* Do not restart the controller or firmware.
1801 * The device is nonfunctional from now on.
1802 * Restarting would result in this panic to trigger again,
1803 * so we avoid that recursion. */
1804 break;
1805 case B43_FWPANIC_RESTART:
1806 b43_controller_restart(dev, "Microcode panic");
1807 break;
1808 }
1809}
1810
Michael Buesche4d6b792007-09-18 15:39:42 -04001811static void handle_irq_ucode_debug(struct b43_wldev *dev)
1812{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001813 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001814 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001815 __le16 *buf;
1816
1817 /* The proprietary firmware doesn't have this IRQ. */
1818 if (!dev->fw.opensource)
1819 return;
1820
Michael Bueschafa83e22008-05-19 23:51:37 +02001821 /* Read the register that contains the reason code for this IRQ. */
1822 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1823
Michael Buesche48b0ee2008-05-17 22:44:35 +02001824 switch (reason) {
1825 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001826 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001827 break;
1828 case B43_DEBUGIRQ_DUMP_SHM:
1829 if (!B43_DEBUG)
1830 break; /* Only with driver debugging enabled. */
1831 buf = kmalloc(4096, GFP_ATOMIC);
1832 if (!buf) {
1833 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1834 goto out;
1835 }
1836 for (i = 0; i < 4096; i += 2) {
1837 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1838 buf[i / 2] = cpu_to_le16(tmp);
1839 }
1840 b43info(dev->wl, "Shared memory dump:\n");
1841 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1842 16, 2, buf, 4096, 1);
1843 kfree(buf);
1844 break;
1845 case B43_DEBUGIRQ_DUMP_REGS:
1846 if (!B43_DEBUG)
1847 break; /* Only with driver debugging enabled. */
1848 b43info(dev->wl, "Microcode register dump:\n");
1849 for (i = 0, cnt = 0; i < 64; i++) {
1850 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1851 if (cnt == 0)
1852 printk(KERN_INFO);
1853 printk("r%02u: 0x%04X ", i, tmp);
1854 cnt++;
1855 if (cnt == 6) {
1856 printk("\n");
1857 cnt = 0;
1858 }
1859 }
1860 printk("\n");
1861 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001862 case B43_DEBUGIRQ_MARKER:
1863 if (!B43_DEBUG)
1864 break; /* Only with driver debugging enabled. */
1865 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1866 B43_MARKER_ID_REG);
1867 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1868 B43_MARKER_LINE_REG);
1869 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1870 "at line number %u\n",
1871 marker_id, marker_line);
1872 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001873 default:
1874 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1875 reason);
1876 }
1877out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001878 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1879 b43_shm_write16(dev, B43_SHM_SCRATCH,
1880 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001881}
1882
Michael Buesch36dbd952009-09-04 22:51:29 +02001883static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001884{
1885 u32 reason;
1886 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1887 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001888 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001889
Michael Buesch36dbd952009-09-04 22:51:29 +02001890 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1891 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001892
1893 reason = dev->irq_reason;
1894 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1895 dma_reason[i] = dev->dma_reason[i];
1896 merged_dma_reason |= dma_reason[i];
1897 }
1898
1899 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1900 b43err(dev->wl, "MAC transmission error\n");
1901
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001902 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001903 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001904 rmb();
1905 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1906 atomic_set(&dev->phy.txerr_cnt,
1907 B43_PHY_TX_BADNESS_LIMIT);
1908 b43err(dev->wl, "Too many PHY TX errors, "
1909 "restarting the controller\n");
1910 b43_controller_restart(dev, "PHY TX errors");
1911 }
1912 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001913
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001914 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
1915 b43err(dev->wl,
1916 "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
1917 dma_reason[0], dma_reason[1],
1918 dma_reason[2], dma_reason[3],
1919 dma_reason[4], dma_reason[5]);
1920 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001921 "on your system. It will now be switched to PIO.\n");
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001922 /* Fall back to PIO transfers if we get fatal DMA errors! */
1923 dev->use_pio = true;
1924 b43_controller_restart(dev, "DMA error");
1925 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001926 }
1927
1928 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1929 handle_irq_ucode_debug(dev);
1930 if (reason & B43_IRQ_TBTT_INDI)
1931 handle_irq_tbtt_indication(dev);
1932 if (reason & B43_IRQ_ATIM_END)
1933 handle_irq_atim_end(dev);
1934 if (reason & B43_IRQ_BEACON)
1935 handle_irq_beacon(dev);
1936 if (reason & B43_IRQ_PMQ)
1937 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001938 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1939 ;/* TODO */
1940 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001941 handle_irq_noise(dev);
1942
1943 /* Check the DMA reason registers for received data. */
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001944 if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
1945 if (B43_DEBUG)
1946 b43warn(dev->wl, "RX descriptor underrun\n");
1947 b43_dma_handle_rx_overflow(dev->dma.rx_ring);
1948 }
Michael Buesch5100d5a2008-03-29 21:01:16 +01001949 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1950 if (b43_using_pio_transfers(dev))
1951 b43_pio_rx(dev->pio.rx_queue);
1952 else
1953 b43_dma_rx(dev->dma.rx_ring);
1954 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001955 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1956 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001957 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001958 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1959 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1960
Michael Buesch21954c32007-09-27 15:31:40 +02001961 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001962 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001963
Michael Buesch36dbd952009-09-04 22:51:29 +02001964 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001965 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001966
1967#if B43_DEBUG
1968 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1969 dev->irq_count++;
1970 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1971 if (reason & (1 << i))
1972 dev->irq_bit_count[i]++;
1973 }
1974 }
1975#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001976}
1977
Michael Buesch36dbd952009-09-04 22:51:29 +02001978/* Interrupt thread handler. Handles device interrupts in thread context. */
1979static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001980{
Michael Buesche4d6b792007-09-18 15:39:42 -04001981 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001982
1983 mutex_lock(&dev->wl->mutex);
1984 b43_do_interrupt_thread(dev);
1985 mmiowb();
1986 mutex_unlock(&dev->wl->mutex);
1987
1988 return IRQ_HANDLED;
1989}
1990
1991static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1992{
Michael Buesche4d6b792007-09-18 15:39:42 -04001993 u32 reason;
1994
Michael Buesch36dbd952009-09-04 22:51:29 +02001995 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1996 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001997
Michael Buesche4d6b792007-09-18 15:39:42 -04001998 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1999 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02002000 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02002001 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04002002 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02002003 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04002004
2005 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02002006 & 0x0001FC00;
Michael Buesche4d6b792007-09-18 15:39:42 -04002007 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
2008 & 0x0000DC00;
2009 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2010 & 0x0000DC00;
2011 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2012 & 0x0001DC00;
2013 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2014 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002015/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002016 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2017 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002018*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002019
Michael Buesch36dbd952009-09-04 22:51:29 +02002020 /* ACK the interrupt. */
2021 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2022 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2023 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2024 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2025 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2026 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2027/* Unused ring
2028 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2029*/
2030
2031 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002032 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002033 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002034 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002035
2036 return IRQ_WAKE_THREAD;
2037}
2038
2039/* Interrupt handler top-half. This runs with interrupts disabled. */
2040static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2041{
2042 struct b43_wldev *dev = dev_id;
2043 irqreturn_t ret;
2044
2045 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2046 return IRQ_NONE;
2047
2048 spin_lock(&dev->wl->hardirq_lock);
2049 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002050 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002051 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002052
2053 return ret;
2054}
2055
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002056/* SDIO interrupt handler. This runs in process context. */
2057static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2058{
2059 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002060 irqreturn_t ret;
2061
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002062 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002063
2064 ret = b43_do_interrupt(dev);
2065 if (ret == IRQ_WAKE_THREAD)
2066 b43_do_interrupt_thread(dev);
2067
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002068 mutex_unlock(&wl->mutex);
2069}
2070
Michael Buesch1a9f5092009-01-23 21:21:51 +01002071void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002072{
2073 release_firmware(fw->data);
2074 fw->data = NULL;
2075 fw->filename = NULL;
2076}
2077
Michael Buesche4d6b792007-09-18 15:39:42 -04002078static void b43_release_firmware(struct b43_wldev *dev)
2079{
Larry Finger0673eff2014-01-12 15:11:38 -06002080 complete(&dev->fw_load_complete);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002081 b43_do_release_fw(&dev->fw.ucode);
2082 b43_do_release_fw(&dev->fw.pcm);
2083 b43_do_release_fw(&dev->fw.initvals);
2084 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002085}
2086
Michael Buescheb189d8b2008-01-28 14:47:41 -08002087static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002088{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002089 const char text[] =
2090 "You must go to " \
2091 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2092 "and download the correct firmware for this driver version. " \
2093 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002094
Michael Buescheb189d8b2008-01-28 14:47:41 -08002095 if (error)
2096 b43err(wl, text);
2097 else
2098 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002099}
2100
Larry Finger5e20a4b2012-12-20 15:55:01 -06002101static void b43_fw_cb(const struct firmware *firmware, void *context)
2102{
2103 struct b43_request_fw_context *ctx = context;
2104
2105 ctx->blob = firmware;
Larry Finger0673eff2014-01-12 15:11:38 -06002106 complete(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002107}
2108
Michael Buesch1a9f5092009-01-23 21:21:51 +01002109int b43_do_request_fw(struct b43_request_fw_context *ctx,
2110 const char *name,
Larry Finger5e20a4b2012-12-20 15:55:01 -06002111 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002112{
Michael Buesche4d6b792007-09-18 15:39:42 -04002113 struct b43_fw_header *hdr;
2114 u32 size;
2115 int err;
2116
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 if (!name) {
2118 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002119 /* FIXME: We should probably keep it anyway, to save some headache
2120 * on suspend/resume with multiband devices. */
2121 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002122 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002123 }
2124 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002125 if ((fw->type == ctx->req_type) &&
2126 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002127 return 0; /* Already have this fw. */
2128 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002129 /* FIXME: We should probably do this later after we successfully
2130 * got the new fw. This could reduce headache with multiband devices.
2131 * We could also redesign this to cache the firmware for all possible
2132 * bands all the time. */
2133 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002134 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002135
Michael Buesch1a9f5092009-01-23 21:21:51 +01002136 switch (ctx->req_type) {
2137 case B43_FWTYPE_PROPRIETARY:
2138 snprintf(ctx->fwname, sizeof(ctx->fwname),
2139 "b43%s/%s.fw",
2140 modparam_fwpostfix, name);
2141 break;
2142 case B43_FWTYPE_OPENSOURCE:
2143 snprintf(ctx->fwname, sizeof(ctx->fwname),
2144 "b43-open%s/%s.fw",
2145 modparam_fwpostfix, name);
2146 break;
2147 default:
2148 B43_WARN_ON(1);
2149 return -ENOSYS;
2150 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002151 if (async) {
2152 /* do this part asynchronously */
Larry Finger0673eff2014-01-12 15:11:38 -06002153 init_completion(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002154 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2155 ctx->dev->dev->dev, GFP_KERNEL,
2156 ctx, b43_fw_cb);
2157 if (err < 0) {
2158 pr_err("Unable to load firmware\n");
2159 return err;
2160 }
Larry Finger0673eff2014-01-12 15:11:38 -06002161 wait_for_completion(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002162 if (ctx->blob)
2163 goto fw_ready;
2164 /* On some ARM systems, the async request will fail, but the next sync
Larry Finger0673eff2014-01-12 15:11:38 -06002165 * request works. For this reason, we fall through here
Larry Finger5e20a4b2012-12-20 15:55:01 -06002166 */
2167 }
2168 err = request_firmware(&ctx->blob, ctx->fwname,
2169 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002170 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002171 snprintf(ctx->errors[ctx->req_type],
2172 sizeof(ctx->errors[ctx->req_type]),
Larry Finger5e20a4b2012-12-20 15:55:01 -06002173 "Firmware file \"%s\" not found\n",
2174 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002175 return err;
2176 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002177 snprintf(ctx->errors[ctx->req_type],
2178 sizeof(ctx->errors[ctx->req_type]),
2179 "Firmware file \"%s\" request failed (err=%d)\n",
2180 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002181 return err;
2182 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002183fw_ready:
2184 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002185 goto err_format;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002186 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002187 switch (hdr->type) {
2188 case B43_FW_TYPE_UCODE:
2189 case B43_FW_TYPE_PCM:
2190 size = be32_to_cpu(hdr->size);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002191 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002192 goto err_format;
2193 /* fallthrough */
2194 case B43_FW_TYPE_IV:
2195 if (hdr->ver != 1)
2196 goto err_format;
2197 break;
2198 default:
2199 goto err_format;
2200 }
2201
Larry Finger5e20a4b2012-12-20 15:55:01 -06002202 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002203 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002204 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002205
2206 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002207
2208err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002209 snprintf(ctx->errors[ctx->req_type],
2210 sizeof(ctx->errors[ctx->req_type]),
2211 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002212 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002213
Michael Buesche4d6b792007-09-18 15:39:42 -04002214 return -EPROTO;
2215}
2216
Michael Buesch1a9f5092009-01-23 21:21:51 +01002217static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002218{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002219 struct b43_wldev *dev = ctx->dev;
2220 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002221 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002222 const char *filename;
2223 u32 tmshigh;
2224 int err;
2225
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002226 /* Files for HT and LCN were found by trying one by one */
2227
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002228 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002229 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002230 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002231 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002232 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002233 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002234 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002235 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002236 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002237 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002238 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002239 } else {
2240 switch (dev->phy.type) {
2241 case B43_PHYTYPE_N:
2242 if (rev >= 16)
2243 filename = "ucode16_mimo";
2244 else
2245 goto err_no_ucode;
2246 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002247 case B43_PHYTYPE_HT:
2248 if (rev == 29)
2249 filename = "ucode29_mimo";
2250 else
2251 goto err_no_ucode;
2252 break;
2253 case B43_PHYTYPE_LCN:
2254 if (rev == 24)
2255 filename = "ucode24_mimo";
2256 else
2257 goto err_no_ucode;
2258 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002259 default:
2260 goto err_no_ucode;
2261 }
2262 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002263 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002264 if (err)
2265 goto err_load;
2266
2267 /* Get PCM code */
2268 if ((rev >= 5) && (rev <= 10))
2269 filename = "pcm5";
2270 else if (rev >= 11)
2271 filename = NULL;
2272 else
2273 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002274 fw->pcm_request_failed = false;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002275 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002276 if (err == -ENOENT) {
2277 /* We did not find a PCM file? Not fatal, but
2278 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002279 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002280 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002281 goto err_load;
2282
2283 /* Get initvals */
2284 switch (dev->phy.type) {
2285 case B43_PHYTYPE_A:
2286 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002287 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002288 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2289 filename = "a0g1initvals5";
2290 else
2291 filename = "a0g0initvals5";
2292 } else
2293 goto err_no_initvals;
2294 break;
2295 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002296 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002297 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002298 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002299 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002300 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002301 goto err_no_initvals;
2302 break;
2303 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002304 if (rev >= 16)
2305 filename = "n0initvals16";
2306 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002307 filename = "n0initvals11";
2308 else
2309 goto err_no_initvals;
2310 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002311 case B43_PHYTYPE_LP:
2312 if (rev == 13)
2313 filename = "lp0initvals13";
2314 else if (rev == 14)
2315 filename = "lp0initvals14";
2316 else if (rev >= 15)
2317 filename = "lp0initvals15";
2318 else
2319 goto err_no_initvals;
2320 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002321 case B43_PHYTYPE_HT:
2322 if (rev == 29)
2323 filename = "ht0initvals29";
2324 else
2325 goto err_no_initvals;
2326 break;
2327 case B43_PHYTYPE_LCN:
2328 if (rev == 24)
2329 filename = "lcn0initvals24";
2330 else
2331 goto err_no_initvals;
2332 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002333 default:
2334 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002335 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002336 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002337 if (err)
2338 goto err_load;
2339
2340 /* Get bandswitch initvals */
2341 switch (dev->phy.type) {
2342 case B43_PHYTYPE_A:
2343 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002344 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002345 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2346 filename = "a0g1bsinitvals5";
2347 else
2348 filename = "a0g0bsinitvals5";
2349 } else if (rev >= 11)
2350 filename = NULL;
2351 else
2352 goto err_no_initvals;
2353 break;
2354 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002355 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002356 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002357 else if (rev >= 11)
2358 filename = NULL;
2359 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002360 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002361 break;
2362 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002363 if (rev >= 16)
2364 filename = "n0bsinitvals16";
2365 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002366 filename = "n0bsinitvals11";
2367 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002368 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002369 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002370 case B43_PHYTYPE_LP:
2371 if (rev == 13)
2372 filename = "lp0bsinitvals13";
2373 else if (rev == 14)
2374 filename = "lp0bsinitvals14";
2375 else if (rev >= 15)
2376 filename = "lp0bsinitvals15";
2377 else
2378 goto err_no_initvals;
2379 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002380 case B43_PHYTYPE_HT:
2381 if (rev == 29)
2382 filename = "ht0bsinitvals29";
2383 else
2384 goto err_no_initvals;
2385 break;
2386 case B43_PHYTYPE_LCN:
2387 if (rev == 24)
2388 filename = "lcn0bsinitvals24";
2389 else
2390 goto err_no_initvals;
2391 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002392 default:
2393 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002394 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002395 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002396 if (err)
2397 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002398
Johannes Berg097b0e12012-07-17 17:12:29 +02002399 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2400
Michael Buesche4d6b792007-09-18 15:39:42 -04002401 return 0;
2402
Michael Buesche4d6b792007-09-18 15:39:42 -04002403err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002404 err = ctx->fatal_failure = -EOPNOTSUPP;
2405 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2406 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002407 goto error;
2408
2409err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002410 err = ctx->fatal_failure = -EOPNOTSUPP;
2411 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2412 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002413 goto error;
2414
2415err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002416 err = ctx->fatal_failure = -EOPNOTSUPP;
2417 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2418 "is required for your device (wl-core rev %u)\n", rev);
2419 goto error;
2420
2421err_load:
2422 /* We failed to load this firmware image. The error message
2423 * already is in ctx->errors. Return and let our caller decide
2424 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002425 goto error;
2426
2427error:
2428 b43_release_firmware(dev);
2429 return err;
2430}
2431
Larry Finger6b6fa582012-03-08 22:27:46 -06002432static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2433static void b43_one_core_detach(struct b43_bus_dev *dev);
Larry Finger09164042014-01-12 15:11:37 -06002434static int b43_rng_init(struct b43_wl *wl);
Larry Finger6b6fa582012-03-08 22:27:46 -06002435
2436static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002437{
Larry Finger6b6fa582012-03-08 22:27:46 -06002438 struct b43_wl *wl = container_of(work,
2439 struct b43_wl, firmware_load);
2440 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002441 struct b43_request_fw_context *ctx;
2442 unsigned int i;
2443 int err;
2444 const char *errmsg;
2445
2446 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2447 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002448 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002449 ctx->dev = dev;
2450
2451 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2452 err = b43_try_request_fw(ctx);
2453 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002454 goto start_ieee80211; /* Successfully loaded it. */
2455 /* Was fw version known? */
2456 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002457 goto out;
2458
Larry Finger6b6fa582012-03-08 22:27:46 -06002459 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002460 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2461 err = b43_try_request_fw(ctx);
2462 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002463 goto start_ieee80211; /* Successfully loaded it. */
2464 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002465 goto out;
2466
2467 /* Could not find a usable firmware. Print the errors. */
2468 for (i = 0; i < B43_NR_FWTYPES; i++) {
2469 errmsg = ctx->errors[i];
2470 if (strlen(errmsg))
Kees Cooke0e29b62013-05-10 14:48:21 -07002471 b43err(dev->wl, "%s", errmsg);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002472 }
2473 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002474 goto out;
2475
2476start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002477 wl->hw->queues = B43_QOS_QUEUE_NUM;
2478 if (!modparam_qos || dev->fw.opensource)
2479 wl->hw->queues = 1;
2480
Larry Finger6b6fa582012-03-08 22:27:46 -06002481 err = ieee80211_register_hw(wl->hw);
2482 if (err)
2483 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002484 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002485 b43_leds_register(wl->current_dev);
Larry Finger09164042014-01-12 15:11:37 -06002486
2487 /* Register HW RNG driver */
2488 b43_rng_init(wl);
2489
Larry Finger6b6fa582012-03-08 22:27:46 -06002490 goto out;
2491
2492err_one_core_detach:
2493 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002494
2495out:
2496 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002497}
2498
Michael Buesche4d6b792007-09-18 15:39:42 -04002499static int b43_upload_microcode(struct b43_wldev *dev)
2500{
John W. Linville652caa52010-07-29 13:27:28 -04002501 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002502 const size_t hdr_len = sizeof(struct b43_fw_header);
2503 const __be32 *data;
2504 unsigned int i, len;
2505 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002506 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002507 int err = 0;
2508
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002509 /* Jump the microcode PSM to offset 0 */
2510 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2511 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2512 macctl |= B43_MACCTL_PSM_JMP0;
2513 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2514 /* Zero out all microcode PSM registers and shared memory. */
2515 for (i = 0; i < 64; i++)
2516 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2517 for (i = 0; i < 4096; i += 2)
2518 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2519
Michael Buesche4d6b792007-09-18 15:39:42 -04002520 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002521 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2522 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002523 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2524 for (i = 0; i < len; i++) {
2525 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2526 udelay(10);
2527 }
2528
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002529 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002530 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002531 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2532 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002533 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2534 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2535 /* No need for autoinc bit in SHM_HW */
2536 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2537 for (i = 0; i < len; i++) {
2538 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2539 udelay(10);
2540 }
2541 }
2542
2543 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002544
2545 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002546 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2547 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002548
2549 /* Wait for the microcode to load and respond */
2550 i = 0;
2551 while (1) {
2552 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2553 if (tmp == B43_IRQ_MAC_SUSPENDED)
2554 break;
2555 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002556 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002557 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002558 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002559 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002560 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002561 }
Michael Buesche175e992009-09-11 18:31:32 +02002562 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002563 }
2564 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2565
2566 /* Get and check the revisions. */
2567 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2568 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2569 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2570 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2571
2572 if (fwrev <= 0x128) {
2573 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2574 "binary drivers older than version 4.x is unsupported. "
2575 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002576 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002577 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002578 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002579 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002580 dev->fw.rev = fwrev;
2581 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002582 if (dev->fw.rev >= 598)
2583 dev->fw.hdr_format = B43_FW_HDR_598;
2584 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002585 dev->fw.hdr_format = B43_FW_HDR_410;
2586 else
2587 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002588 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002589
Johannes Berg097b0e12012-07-17 17:12:29 +02002590 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002591 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002592 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002593
Michael Buesche48b0ee2008-05-17 22:44:35 +02002594 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002595 u16 fwcapa;
2596
Michael Buesche48b0ee2008-05-17 22:44:35 +02002597 /* Patchlevel info is encoded in the "time" field. */
2598 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002599 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2600 dev->fw.rev, dev->fw.patch);
2601
2602 fwcapa = b43_fwcapa_read(dev);
2603 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2604 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2605 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002606 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002607 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002608 /* adding QoS support should use an offline discovery mechanism */
2609 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002610 } else {
2611 b43info(dev->wl, "Loading firmware version %u.%u "
2612 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2613 fwrev, fwpatch,
2614 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2615 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002616 if (dev->fw.pcm_request_failed) {
2617 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2618 "Hardware accelerated cryptography is disabled.\n");
2619 b43_print_fw_helptext(dev->wl, 0);
2620 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002621 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002622
John W. Linville652caa52010-07-29 13:27:28 -04002623 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2624 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002625 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002626
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002627 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002628 /* We're over the deadline, but we keep support for old fw
2629 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002630 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002631 "Support for old firmware will be removed soon "
2632 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002633 b43_print_fw_helptext(dev->wl, 0);
2634 }
2635
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002636 return 0;
2637
2638error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002639 /* Stop the microcode PSM. */
2640 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2641 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002642
Michael Buesche4d6b792007-09-18 15:39:42 -04002643 return err;
2644}
2645
2646static int b43_write_initvals(struct b43_wldev *dev,
2647 const struct b43_iv *ivals,
2648 size_t count,
2649 size_t array_size)
2650{
2651 const struct b43_iv *iv;
2652 u16 offset;
2653 size_t i;
2654 bool bit32;
2655
2656 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2657 iv = ivals;
2658 for (i = 0; i < count; i++) {
2659 if (array_size < sizeof(iv->offset_size))
2660 goto err_format;
2661 array_size -= sizeof(iv->offset_size);
2662 offset = be16_to_cpu(iv->offset_size);
2663 bit32 = !!(offset & B43_IV_32BIT);
2664 offset &= B43_IV_OFFSET_MASK;
2665 if (offset >= 0x1000)
2666 goto err_format;
2667 if (bit32) {
2668 u32 value;
2669
2670 if (array_size < sizeof(iv->data.d32))
2671 goto err_format;
2672 array_size -= sizeof(iv->data.d32);
2673
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002674 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002675 b43_write32(dev, offset, value);
2676
2677 iv = (const struct b43_iv *)((const uint8_t *)iv +
2678 sizeof(__be16) +
2679 sizeof(__be32));
2680 } else {
2681 u16 value;
2682
2683 if (array_size < sizeof(iv->data.d16))
2684 goto err_format;
2685 array_size -= sizeof(iv->data.d16);
2686
2687 value = be16_to_cpu(iv->data.d16);
2688 b43_write16(dev, offset, value);
2689
2690 iv = (const struct b43_iv *)((const uint8_t *)iv +
2691 sizeof(__be16) +
2692 sizeof(__be16));
2693 }
2694 }
2695 if (array_size)
2696 goto err_format;
2697
2698 return 0;
2699
2700err_format:
2701 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002702 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002703
2704 return -EPROTO;
2705}
2706
2707static int b43_upload_initvals(struct b43_wldev *dev)
2708{
2709 const size_t hdr_len = sizeof(struct b43_fw_header);
2710 const struct b43_fw_header *hdr;
2711 struct b43_firmware *fw = &dev->fw;
2712 const struct b43_iv *ivals;
2713 size_t count;
Michael Buesche4d6b792007-09-18 15:39:42 -04002714
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002715 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2716 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002717 count = be32_to_cpu(hdr->size);
Rafał Miłecki0f684232014-05-17 23:24:53 +02002718 return b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002719 fw->initvals.data->size - hdr_len);
Rafał Miłecki0f684232014-05-17 23:24:53 +02002720}
Michael Buesche4d6b792007-09-18 15:39:42 -04002721
Rafał Miłecki0f684232014-05-17 23:24:53 +02002722static int b43_upload_initvals_band(struct b43_wldev *dev)
2723{
2724 const size_t hdr_len = sizeof(struct b43_fw_header);
2725 const struct b43_fw_header *hdr;
2726 struct b43_firmware *fw = &dev->fw;
2727 const struct b43_iv *ivals;
2728 size_t count;
2729
2730 if (!fw->initvals_band.data)
2731 return 0;
2732
2733 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2734 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
2735 count = be32_to_cpu(hdr->size);
2736 return b43_write_initvals(dev, ivals, count,
2737 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002738}
2739
2740/* Initialize the GPIOs
2741 * http://bcm-specs.sipsolutions.net/GPIO
2742 */
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002743
2744#ifdef CONFIG_B43_SSB
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002745static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002746{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002747 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002748
2749#ifdef CONFIG_SSB_DRIVER_PCICORE
2750 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2751#else
2752 return bus->chipco.dev;
2753#endif
2754}
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002755#endif
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002756
Michael Buesche4d6b792007-09-18 15:39:42 -04002757static int b43_gpio_init(struct b43_wldev *dev)
2758{
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002759#ifdef CONFIG_B43_SSB
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002760 struct ssb_device *gpiodev;
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002761#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04002762 u32 mask, set;
2763
Rafał Miłecki50566352012-01-02 19:31:21 +01002764 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2765 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002766
2767 mask = 0x0000001F;
2768 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002769 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002770 mask |= 0x0060;
2771 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002772 } else if (dev->dev->chip_id == 0x5354) {
2773 /* Don't allow overtaking buttons GPIOs */
2774 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002775 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002776
Michael Buesche4d6b792007-09-18 15:39:42 -04002777 if (0 /* FIXME: conditional unknown */ ) {
2778 b43_write16(dev, B43_MMIO_GPIO_MASK,
2779 b43_read16(dev, B43_MMIO_GPIO_MASK)
2780 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002781 /* BT Coexistance Input */
2782 mask |= 0x0080;
2783 set |= 0x0080;
2784 /* BT Coexistance Out */
2785 mask |= 0x0100;
2786 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002787 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002788 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002789 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002790 b43_write16(dev, B43_MMIO_GPIO_MASK,
2791 b43_read16(dev, B43_MMIO_GPIO_MASK)
2792 | 0x0200);
2793 mask |= 0x0200;
2794 set |= 0x0200;
2795 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002796
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002797 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002798#ifdef CONFIG_B43_BCMA
2799 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002800 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002801 break;
2802#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002803#ifdef CONFIG_B43_SSB
2804 case B43_BUS_SSB:
2805 gpiodev = b43_ssb_gpio_dev(dev);
2806 if (gpiodev)
2807 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2808 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002809 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002810 break;
2811#endif
2812 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002813
2814 return 0;
2815}
2816
2817/* Turn off all GPIO stuff. Call this on module unload, for example. */
2818static void b43_gpio_cleanup(struct b43_wldev *dev)
2819{
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002820#ifdef CONFIG_B43_SSB
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002821 struct ssb_device *gpiodev;
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02002822#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04002823
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002824 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002825#ifdef CONFIG_B43_BCMA
2826 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002827 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002828 break;
2829#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002830#ifdef CONFIG_B43_SSB
2831 case B43_BUS_SSB:
2832 gpiodev = b43_ssb_gpio_dev(dev);
2833 if (gpiodev)
2834 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2835 break;
2836#endif
2837 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002838}
2839
2840/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002841void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002842{
Michael Buesch923fd702008-06-20 18:02:08 +02002843 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2844 u16 fwstate;
2845
2846 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2847 B43_SHM_SH_UCODESTAT);
2848 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2849 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2850 b43err(dev->wl, "b43_mac_enable(): The firmware "
2851 "should be suspended, but current state is %u\n",
2852 fwstate);
2853 }
2854 }
2855
Michael Buesche4d6b792007-09-18 15:39:42 -04002856 dev->mac_suspended--;
2857 B43_WARN_ON(dev->mac_suspended < 0);
2858 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002859 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002860 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2861 B43_IRQ_MAC_SUSPENDED);
2862 /* Commit writes */
2863 b43_read32(dev, B43_MMIO_MACCTL);
2864 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2865 b43_power_saving_ctl_bits(dev, 0);
2866 }
2867}
2868
2869/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002870void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002871{
2872 int i;
2873 u32 tmp;
2874
Michael Buesch05b64b32007-09-28 16:19:03 +02002875 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002876 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002877
Michael Buesche4d6b792007-09-18 15:39:42 -04002878 if (dev->mac_suspended == 0) {
2879 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002880 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002881 /* force pci to flush the write */
2882 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002883 for (i = 35; i; i--) {
2884 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2885 if (tmp & B43_IRQ_MAC_SUSPENDED)
2886 goto out;
2887 udelay(10);
2888 }
2889 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002890 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002891 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2892 if (tmp & B43_IRQ_MAC_SUSPENDED)
2893 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002894 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002895 }
2896 b43err(dev->wl, "MAC suspend failed\n");
2897 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002898out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002899 dev->mac_suspended++;
2900}
2901
Rafał Miłecki858a1652011-05-10 16:05:33 +02002902/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2903void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2904{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002905 u32 tmp;
2906
2907 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002908#ifdef CONFIG_B43_BCMA
2909 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002910 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002911 if (on)
2912 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2913 else
2914 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002915 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002916 break;
2917#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002918#ifdef CONFIG_B43_SSB
2919 case B43_BUS_SSB:
2920 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2921 if (on)
2922 tmp |= B43_TMSLOW_MACPHYCLKEN;
2923 else
2924 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2925 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2926 break;
2927#endif
2928 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002929}
2930
Michael Buesche4d6b792007-09-18 15:39:42 -04002931static void b43_adjust_opmode(struct b43_wldev *dev)
2932{
2933 struct b43_wl *wl = dev->wl;
2934 u32 ctl;
2935 u16 cfp_pretbtt;
2936
2937 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2938 /* Reset status to STA infrastructure mode. */
2939 ctl &= ~B43_MACCTL_AP;
2940 ctl &= ~B43_MACCTL_KEEP_CTL;
2941 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2942 ctl &= ~B43_MACCTL_KEEP_BAD;
2943 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002944 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002945 ctl |= B43_MACCTL_INFRA;
2946
Johannes Berg05c914f2008-09-11 00:01:58 +02002947 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2948 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002949 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002950 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002951 ctl &= ~B43_MACCTL_INFRA;
2952
2953 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002954 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002955 if (wl->filter_flags & FIF_FCSFAIL)
2956 ctl |= B43_MACCTL_KEEP_BAD;
2957 if (wl->filter_flags & FIF_PLCPFAIL)
2958 ctl |= B43_MACCTL_KEEP_BADPLCP;
2959 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002960 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002961 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2962 ctl |= B43_MACCTL_BEACPROMISC;
2963
Michael Buesche4d6b792007-09-18 15:39:42 -04002964 /* Workaround: On old hardware the HW-MAC-address-filter
2965 * doesn't work properly, so always run promisc in filter
2966 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002967 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002968 ctl |= B43_MACCTL_PROMISC;
2969
2970 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2971
2972 cfp_pretbtt = 2;
2973 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002974 if (dev->dev->chip_id == 0x4306 &&
2975 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002976 cfp_pretbtt = 100;
2977 else
2978 cfp_pretbtt = 50;
2979 }
2980 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002981
2982 /* FIXME: We don't currently implement the PMQ mechanism,
2983 * so always disable it. If we want to implement PMQ,
2984 * we need to enable it here (clear DISCPMQ) in AP mode.
2985 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002986 if (0 /* ctl & B43_MACCTL_AP */)
2987 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2988 else
2989 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002990}
2991
2992static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2993{
2994 u16 offset;
2995
2996 if (is_ofdm) {
2997 offset = 0x480;
2998 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2999 } else {
3000 offset = 0x4C0;
3001 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
3002 }
3003 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
3004 b43_shm_read16(dev, B43_SHM_SHARED, offset));
3005}
3006
3007static void b43_rate_memory_init(struct b43_wldev *dev)
3008{
3009 switch (dev->phy.type) {
3010 case B43_PHYTYPE_A:
3011 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01003012 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02003013 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02003014 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02003015 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04003016 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
3017 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
3018 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
3019 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
3020 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
3021 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
3022 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
3023 if (dev->phy.type == B43_PHYTYPE_A)
3024 break;
3025 /* fallthrough */
3026 case B43_PHYTYPE_B:
3027 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3028 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3029 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3030 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3031 break;
3032 default:
3033 B43_WARN_ON(1);
3034 }
3035}
3036
Michael Buesch5042c502008-04-05 15:05:00 +02003037/* Set the default values for the PHY TX Control Words. */
3038static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3039{
3040 u16 ctl = 0;
3041
3042 ctl |= B43_TXH_PHY_ENC_CCK;
3043 ctl |= B43_TXH_PHY_ANT01AUTO;
3044 ctl |= B43_TXH_PHY_TXPWR;
3045
3046 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3047 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3048 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3049}
3050
Michael Buesche4d6b792007-09-18 15:39:42 -04003051/* Set the TX-Antenna for management frames sent by firmware. */
3052static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3053{
Michael Buesch5042c502008-04-05 15:05:00 +02003054 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003055 u16 tmp;
3056
Michael Buesch5042c502008-04-05 15:05:00 +02003057 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003058
Michael Buesche4d6b792007-09-18 15:39:42 -04003059 /* For ACK/CTS */
3060 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003061 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003062 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3063 /* For Probe Resposes */
3064 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003065 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003066 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3067}
3068
3069/* This is the opposite of b43_chip_init() */
3070static void b43_chip_exit(struct b43_wldev *dev)
3071{
Michael Bueschfb111372008-09-02 13:00:34 +02003072 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003073 b43_gpio_cleanup(dev);
3074 /* firmware is released later */
3075}
3076
3077/* Initialize the chip
3078 * http://bcm-specs.sipsolutions.net/ChipInit
3079 */
3080static int b43_chip_init(struct b43_wldev *dev)
3081{
3082 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003083 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003084 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003085 u16 value16;
3086
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003087 /* Initialize the MAC control */
3088 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3089 if (dev->phy.gmode)
3090 macctl |= B43_MACCTL_GMODE;
3091 macctl |= B43_MACCTL_INFRA;
3092 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003093
Michael Buesche4d6b792007-09-18 15:39:42 -04003094 err = b43_upload_microcode(dev);
3095 if (err)
3096 goto out; /* firmware is released later */
3097
3098 err = b43_gpio_init(dev);
3099 if (err)
3100 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003101
Michael Buesche4d6b792007-09-18 15:39:42 -04003102 err = b43_upload_initvals(dev);
3103 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003104 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003105
Rafał Miłecki0f684232014-05-17 23:24:53 +02003106 err = b43_upload_initvals_band(dev);
3107 if (err)
3108 goto err_gpio_clean;
3109
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003110 /* Turn the Analog on and initialize the PHY. */
3111 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003112 err = b43_phy_init(dev);
3113 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003114 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003115
Michael Bueschef1a6282008-08-27 18:53:02 +02003116 /* Disable Interference Mitigation. */
3117 if (phy->ops->interf_mitigation)
3118 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003119
Michael Bueschef1a6282008-08-27 18:53:02 +02003120 /* Select the antennae */
3121 if (phy->ops->set_rx_antenna)
3122 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003123 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3124
3125 if (phy->type == B43_PHYTYPE_B) {
3126 value16 = b43_read16(dev, 0x005E);
3127 value16 |= 0x0004;
3128 b43_write16(dev, 0x005E, value16);
3129 }
3130 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003131 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003132 b43_write32(dev, 0x010C, 0x01000000);
3133
Rafał Miłecki50566352012-01-02 19:31:21 +01003134 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3135 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003136
Michael Buesche4d6b792007-09-18 15:39:42 -04003137 /* Probe Response Timeout value */
3138 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01003139 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003140
3141 /* Initially set the wireless operation mode. */
3142 b43_adjust_opmode(dev);
3143
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003144 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003145 b43_write16(dev, 0x060E, 0x0000);
3146 b43_write16(dev, 0x0610, 0x8000);
3147 b43_write16(dev, 0x0604, 0x0000);
3148 b43_write16(dev, 0x0606, 0x0200);
3149 } else {
3150 b43_write32(dev, 0x0188, 0x80000000);
3151 b43_write32(dev, 0x018C, 0x02000000);
3152 }
3153 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02003154 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
Michael Buesche4d6b792007-09-18 15:39:42 -04003155 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3156 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3157 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3158 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3159 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3160
Rafał Miłecki858a1652011-05-10 16:05:33 +02003161 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003162
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003163 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003164#ifdef CONFIG_B43_BCMA
3165 case B43_BUS_BCMA:
3166 /* FIXME: 0xE74 is quite common, but should be read from CC */
3167 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3168 break;
3169#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003170#ifdef CONFIG_B43_SSB
3171 case B43_BUS_SSB:
3172 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3173 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3174 break;
3175#endif
3176 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003177
3178 err = 0;
3179 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003180out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003181 return err;
3182
Larry Finger1a8d1222007-12-14 13:59:11 +01003183err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003184 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003185 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003186}
3187
Michael Buesche4d6b792007-09-18 15:39:42 -04003188static void b43_periodic_every60sec(struct b43_wldev *dev)
3189{
Michael Bueschef1a6282008-08-27 18:53:02 +02003190 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003191
Michael Bueschef1a6282008-08-27 18:53:02 +02003192 if (ops->pwork_60sec)
3193 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003194
3195 /* Force check the TX power emission now. */
3196 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003197}
3198
3199static void b43_periodic_every30sec(struct b43_wldev *dev)
3200{
3201 /* Update device statistics. */
3202 b43_calculate_link_quality(dev);
3203}
3204
3205static void b43_periodic_every15sec(struct b43_wldev *dev)
3206{
3207 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003208 u16 wdr;
3209
3210 if (dev->fw.opensource) {
3211 /* Check if the firmware is still alive.
3212 * It will reset the watchdog counter to 0 in its idle loop. */
3213 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3214 if (unlikely(wdr)) {
3215 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3216 b43_controller_restart(dev, "Firmware watchdog");
3217 return;
3218 } else {
3219 b43_shm_write16(dev, B43_SHM_SCRATCH,
3220 B43_WATCHDOG_REG, 1);
3221 }
3222 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003223
Michael Bueschef1a6282008-08-27 18:53:02 +02003224 if (phy->ops->pwork_15sec)
3225 phy->ops->pwork_15sec(dev);
3226
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003227 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3228 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003229
3230#if B43_DEBUG
3231 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3232 unsigned int i;
3233
3234 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3235 dev->irq_count / 15,
3236 dev->tx_count / 15,
3237 dev->rx_count / 15);
3238 dev->irq_count = 0;
3239 dev->tx_count = 0;
3240 dev->rx_count = 0;
3241 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3242 if (dev->irq_bit_count[i]) {
3243 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3244 dev->irq_bit_count[i] / 15, i, (1 << i));
3245 dev->irq_bit_count[i] = 0;
3246 }
3247 }
3248 }
3249#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003250}
3251
Michael Buesche4d6b792007-09-18 15:39:42 -04003252static void do_periodic_work(struct b43_wldev *dev)
3253{
3254 unsigned int state;
3255
3256 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003257 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003258 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003259 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003260 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003261 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003262}
3263
Michael Buesch05b64b32007-09-28 16:19:03 +02003264/* Periodic work locking policy:
3265 * The whole periodic work handler is protected by
3266 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003267 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003268 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003269static void b43_periodic_work_handler(struct work_struct *work)
3270{
Michael Buesch05b64b32007-09-28 16:19:03 +02003271 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3272 periodic_work.work);
3273 struct b43_wl *wl = dev->wl;
3274 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003275
Michael Buesch05b64b32007-09-28 16:19:03 +02003276 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003277
3278 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3279 goto out;
3280 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3281 goto out_requeue;
3282
Michael Buesch05b64b32007-09-28 16:19:03 +02003283 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003284
Michael Buesche4d6b792007-09-18 15:39:42 -04003285 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003286out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003287 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3288 delay = msecs_to_jiffies(50);
3289 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003290 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003291 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003292out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003293 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003294}
3295
3296static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3297{
3298 struct delayed_work *work = &dev->periodic_work;
3299
3300 dev->periodic_state = 0;
3301 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003302 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003303}
3304
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003305/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003306static int b43_validate_chipaccess(struct b43_wldev *dev)
3307{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003308 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003309
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003310 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3311 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003312
3313 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003314 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3315 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3316 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003317 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3318 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003319 goto error;
3320
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003321 /* Check if unaligned 32bit SHM_SHARED access works properly.
3322 * However, don't bail out on failure, because it's noncritical. */
3323 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3324 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3325 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3326 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3327 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3328 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3329 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3330 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3331 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3332 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3333 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3334 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3335
3336 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3337 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003338
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003339 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003340 /* The 32bit register shadows the two 16bit registers
3341 * with update sideeffects. Validate this. */
3342 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3343 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3344 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3345 goto error;
3346 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3347 goto error;
3348 }
3349 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3350
3351 v = b43_read32(dev, B43_MMIO_MACCTL);
3352 v |= B43_MACCTL_GMODE;
3353 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003354 goto error;
3355
3356 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003357error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003358 b43err(dev->wl, "Failed to validate the chipaccess\n");
3359 return -ENODEV;
3360}
3361
3362static void b43_security_init(struct b43_wldev *dev)
3363{
Michael Buesche4d6b792007-09-18 15:39:42 -04003364 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3365 /* KTP is a word address, but we address SHM bytewise.
3366 * So multiply by two.
3367 */
3368 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003369 /* Number of RCMTA address slots */
3370 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3371 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003372 b43_clear_keys(dev);
3373}
3374
Michael Buesch616de352009-03-29 13:19:31 +02003375#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003376static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003377{
3378 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003379 struct b43_wldev *dev;
3380 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003381
Michael Buescha78b3bb2009-09-11 21:44:05 +02003382 mutex_lock(&wl->mutex);
3383 dev = wl->current_dev;
3384 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3385 *data = b43_read16(dev, B43_MMIO_RNG);
3386 count = sizeof(u16);
3387 }
3388 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003389
Michael Buescha78b3bb2009-09-11 21:44:05 +02003390 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003391}
Michael Buesch616de352009-03-29 13:19:31 +02003392#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003393
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003394static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003395{
Michael Buesch616de352009-03-29 13:19:31 +02003396#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003397 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003398 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003399#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003400}
3401
3402static int b43_rng_init(struct b43_wl *wl)
3403{
Michael Buesch616de352009-03-29 13:19:31 +02003404 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003405
Michael Buesch616de352009-03-29 13:19:31 +02003406#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003407 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3408 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3409 wl->rng.name = wl->rng_name;
3410 wl->rng.data_read = b43_rng_read;
3411 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003412 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003413 err = hwrng_register(&wl->rng);
3414 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003415 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003416 b43err(wl, "Failed to register the random "
3417 "number generator (%d)\n", err);
3418 }
Michael Buesch616de352009-03-29 13:19:31 +02003419#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003420
3421 return err;
3422}
3423
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003424static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003425{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003426 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3427 struct b43_wldev *dev;
3428 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003429 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003430 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003431
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003432 mutex_lock(&wl->mutex);
3433 dev = wl->current_dev;
3434 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3435 mutex_unlock(&wl->mutex);
3436 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003437 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003438
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003439 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3440 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3441 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3442 if (b43_using_pio_transfers(dev))
3443 err = b43_pio_tx(dev, skb);
3444 else
3445 err = b43_dma_tx(dev, skb);
3446 if (err == -ENOSPC) {
3447 wl->tx_queue_stopped[queue_num] = 1;
3448 ieee80211_stop_queue(wl->hw, queue_num);
3449 skb_queue_head(&wl->tx_queue[queue_num], skb);
3450 break;
3451 }
3452 if (unlikely(err))
Felix Fietkau78f18df2012-12-10 17:40:21 +01003453 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003454 err = 0;
3455 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003456
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003457 if (!err)
3458 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003459 }
3460
Michael Buesch990b86f2009-09-12 00:48:03 +02003461#if B43_DEBUG
3462 dev->tx_count++;
3463#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003464 mutex_unlock(&wl->mutex);
3465}
Michael Buesch21a75d72008-04-25 19:29:08 +02003466
Johannes Berg7bb45682011-02-24 14:42:06 +01003467static void b43_op_tx(struct ieee80211_hw *hw,
Thomas Huehn36323f82012-07-23 21:33:42 +02003468 struct ieee80211_tx_control *control,
3469 struct sk_buff *skb)
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003470{
3471 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003472
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003473 if (unlikely(skb->len < 2 + 2 + 6)) {
3474 /* Too short, this can't be a valid frame. */
Felix Fietkau78f18df2012-12-10 17:40:21 +01003475 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003476 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003477 }
3478 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3479
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003480 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3481 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3482 ieee80211_queue_work(wl->hw, &wl->tx_work);
3483 } else {
3484 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3485 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003486}
3487
Michael Buesche6f5b932008-03-05 21:18:49 +01003488static void b43_qos_params_upload(struct b43_wldev *dev,
3489 const struct ieee80211_tx_queue_params *p,
3490 u16 shm_offset)
3491{
3492 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003493 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003494 unsigned int i;
3495
Michael Bueschb0544eb2009-09-06 15:42:45 +02003496 if (!dev->qos_enabled)
3497 return;
3498
Johannes Berg0b576642008-07-15 02:08:24 -07003499 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003500
3501 memset(&params, 0, sizeof(params));
3502
3503 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003504 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3505 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3506 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3507 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003508 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003509 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003510
3511 for (i = 0; i < ARRAY_SIZE(params); i++) {
3512 if (i == B43_QOSPARAM_STATUS) {
3513 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3514 shm_offset + (i * 2));
3515 /* Mark the parameters as updated. */
3516 tmp |= 0x100;
3517 b43_shm_write16(dev, B43_SHM_SHARED,
3518 shm_offset + (i * 2),
3519 tmp);
3520 } else {
3521 b43_shm_write16(dev, B43_SHM_SHARED,
3522 shm_offset + (i * 2),
3523 params[i]);
3524 }
3525 }
3526}
3527
Michael Bueschc40c1122008-09-06 16:21:47 +02003528/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3529static const u16 b43_qos_shm_offsets[] = {
3530 /* [mac80211-queue-nr] = SHM_OFFSET, */
3531 [0] = B43_QOS_VOICE,
3532 [1] = B43_QOS_VIDEO,
3533 [2] = B43_QOS_BESTEFFORT,
3534 [3] = B43_QOS_BACKGROUND,
3535};
3536
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003537/* Update all QOS parameters in hardware. */
3538static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003539{
3540 struct b43_wl *wl = dev->wl;
3541 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003542 unsigned int i;
3543
Michael Bueschb0544eb2009-09-06 15:42:45 +02003544 if (!dev->qos_enabled)
3545 return;
3546
Michael Bueschc40c1122008-09-06 16:21:47 +02003547 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3548 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003549
3550 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003551 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3552 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003553 b43_qos_params_upload(dev, &(params->p),
3554 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003555 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003556 b43_mac_enable(dev);
3557}
3558
3559static void b43_qos_clear(struct b43_wl *wl)
3560{
3561 struct b43_qos_params *params;
3562 unsigned int i;
3563
Michael Bueschc40c1122008-09-06 16:21:47 +02003564 /* Initialize QoS parameters to sane defaults. */
3565
3566 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3567 ARRAY_SIZE(wl->qos_params));
3568
Michael Buesche6f5b932008-03-05 21:18:49 +01003569 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3570 params = &(wl->qos_params[i]);
3571
Michael Bueschc40c1122008-09-06 16:21:47 +02003572 switch (b43_qos_shm_offsets[i]) {
3573 case B43_QOS_VOICE:
3574 params->p.txop = 0;
3575 params->p.aifs = 2;
3576 params->p.cw_min = 0x0001;
3577 params->p.cw_max = 0x0001;
3578 break;
3579 case B43_QOS_VIDEO:
3580 params->p.txop = 0;
3581 params->p.aifs = 2;
3582 params->p.cw_min = 0x0001;
3583 params->p.cw_max = 0x0001;
3584 break;
3585 case B43_QOS_BESTEFFORT:
3586 params->p.txop = 0;
3587 params->p.aifs = 3;
3588 params->p.cw_min = 0x0001;
3589 params->p.cw_max = 0x03FF;
3590 break;
3591 case B43_QOS_BACKGROUND:
3592 params->p.txop = 0;
3593 params->p.aifs = 7;
3594 params->p.cw_min = 0x0001;
3595 params->p.cw_max = 0x03FF;
3596 break;
3597 default:
3598 B43_WARN_ON(1);
3599 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003600 }
3601}
3602
3603/* Initialize the core's QOS capabilities */
3604static void b43_qos_init(struct b43_wldev *dev)
3605{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003606 if (!dev->qos_enabled) {
3607 /* Disable QOS support. */
3608 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3609 b43_write16(dev, B43_MMIO_IFSCTL,
3610 b43_read16(dev, B43_MMIO_IFSCTL)
3611 & ~B43_MMIO_IFSCTL_USE_EDCF);
3612 b43dbg(dev->wl, "QoS disabled\n");
3613 return;
3614 }
3615
Michael Buesche6f5b932008-03-05 21:18:49 +01003616 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003617 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003618
3619 /* Enable QOS support. */
3620 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3621 b43_write16(dev, B43_MMIO_IFSCTL,
3622 b43_read16(dev, B43_MMIO_IFSCTL)
3623 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003624 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003625}
3626
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003627static int b43_op_conf_tx(struct ieee80211_hw *hw,
3628 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003629 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003630{
Michael Buesche6f5b932008-03-05 21:18:49 +01003631 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003632 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003633 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003634 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003635
3636 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3637 /* Queue not available or don't support setting
3638 * params on this queue. Return success to not
3639 * confuse mac80211. */
3640 return 0;
3641 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003642 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3643 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003644
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003645 mutex_lock(&wl->mutex);
3646 dev = wl->current_dev;
3647 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3648 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003649
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003650 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3651 b43_mac_suspend(dev);
3652 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3653 b43_qos_shm_offsets[queue]);
3654 b43_mac_enable(dev);
3655 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003656
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003657out_unlock:
3658 mutex_unlock(&wl->mutex);
3659
3660 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003661}
3662
Michael Buesch40faacc2007-10-28 16:29:32 +01003663static int b43_op_get_stats(struct ieee80211_hw *hw,
3664 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003665{
3666 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003667
Michael Buesch36dbd952009-09-04 22:51:29 +02003668 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003669 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003670 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003671
3672 return 0;
3673}
3674
Eliad Peller37a41b42011-09-21 14:06:11 +03003675static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003676{
3677 struct b43_wl *wl = hw_to_b43_wl(hw);
3678 struct b43_wldev *dev;
3679 u64 tsf;
3680
3681 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003682 dev = wl->current_dev;
3683
3684 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3685 b43_tsf_read(dev, &tsf);
3686 else
3687 tsf = 0;
3688
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003689 mutex_unlock(&wl->mutex);
3690
3691 return tsf;
3692}
3693
Eliad Peller37a41b42011-09-21 14:06:11 +03003694static void b43_op_set_tsf(struct ieee80211_hw *hw,
3695 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003696{
3697 struct b43_wl *wl = hw_to_b43_wl(hw);
3698 struct b43_wldev *dev;
3699
3700 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003701 dev = wl->current_dev;
3702
3703 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3704 b43_tsf_write(dev, tsf);
3705
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003706 mutex_unlock(&wl->mutex);
3707}
3708
John Daiker99da1852009-02-24 02:16:42 -08003709static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003710{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003711 switch (band) {
3712 case IEEE80211_BAND_5GHZ:
3713 return "5";
3714 case IEEE80211_BAND_2GHZ:
3715 return "2.4";
3716 default:
3717 break;
3718 }
3719 B43_WARN_ON(1);
3720 return "";
3721}
3722
3723/* Expects wl->mutex locked */
3724static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3725{
3726 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003727 struct b43_wldev *down_dev;
3728 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003729 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003730 int prev_status;
3731
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003732 /* Find a device and PHY which supports the band. */
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003733 switch (chan->band) {
3734 case IEEE80211_BAND_5GHZ:
3735 if (wl->current_dev->phy.supports_5ghz) {
3736 up_dev = wl->current_dev;
3737 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003738 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003739 break;
3740 case IEEE80211_BAND_2GHZ:
3741 if (wl->current_dev->phy.supports_2ghz) {
3742 up_dev = wl->current_dev;
3743 gmode = true;
3744 }
3745 break;
3746 default:
3747 B43_WARN_ON(1);
3748 return -EINVAL;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003749 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003750
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003751 if (!up_dev) {
3752 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3753 band_to_string(chan->band));
3754 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003755 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003756 if (!!wl->current_dev->phy.gmode == !!gmode) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003757 /* This device is already running. */
3758 return 0;
3759 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003760 b43dbg(wl, "Switching to %s-GHz band\n",
3761 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003762 down_dev = wl->current_dev;
3763
3764 prev_status = b43_status(down_dev);
3765 /* Shutdown the currently running core. */
3766 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003767 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003768 if (prev_status >= B43_STAT_INITIALIZED)
3769 b43_wireless_core_exit(down_dev);
3770
3771 if (down_dev != up_dev) {
3772 /* We switch to a different core, so we put PHY into
3773 * RESET on the old core. */
Rafał Miłeckib60c3c22014-05-17 23:24:54 +02003774 b43_phy_put_into_reset(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003775 }
3776
3777 /* Now start the new core. */
3778 up_dev->phy.gmode = gmode;
3779 if (prev_status >= B43_STAT_INITIALIZED) {
3780 err = b43_wireless_core_init(up_dev);
3781 if (err) {
3782 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003783 "selected %s-GHz band\n",
3784 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003785 goto init_failure;
3786 }
3787 }
3788 if (prev_status >= B43_STAT_STARTED) {
3789 err = b43_wireless_core_start(up_dev);
3790 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003791 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003792 "selected %s-GHz band\n",
3793 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003794 b43_wireless_core_exit(up_dev);
3795 goto init_failure;
3796 }
3797 }
3798 B43_WARN_ON(b43_status(up_dev) != prev_status);
3799
3800 wl->current_dev = up_dev;
3801
3802 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003803init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003804 /* Whoops, failed to init the new core. No core is operating now. */
3805 wl->current_dev = NULL;
3806 return err;
3807}
3808
Johannes Berg9124b072008-10-14 19:17:54 +02003809/* Write the short and long frame retry limit values. */
3810static void b43_set_retry_limits(struct b43_wldev *dev,
3811 unsigned int short_retry,
3812 unsigned int long_retry)
3813{
3814 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3815 * the chip-internal counter. */
3816 short_retry = min(short_retry, (unsigned int)0xF);
3817 long_retry = min(long_retry, (unsigned int)0xF);
3818
3819 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3820 short_retry);
3821 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3822 long_retry);
3823}
3824
Johannes Berge8975582008-10-09 12:18:51 +02003825static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003826{
3827 struct b43_wl *wl = hw_to_b43_wl(hw);
3828 struct b43_wldev *dev;
3829 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003830 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003831 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003832 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003833 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003834
Michael Buesche4d6b792007-09-18 15:39:42 -04003835 mutex_lock(&wl->mutex);
3836
Felix Fietkau2a190322011-08-10 13:50:30 -06003837 dev = wl->current_dev;
3838
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003839 /* Switch the band (if necessary). This might change the active core. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003840 err = b43_switch_band(wl, conf->chandef.chan);
Michael Buesche4d6b792007-09-18 15:39:42 -04003841 if (err)
3842 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003843
3844 /* Need to reload all settings if the core changed */
3845 if (dev != wl->current_dev) {
3846 dev = wl->current_dev;
3847 changed = ~0;
3848 reload_bss = true;
3849 }
3850
Michael Buesche4d6b792007-09-18 15:39:42 -04003851 phy = &dev->phy;
3852
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003853 if (conf_is_ht(conf))
3854 phy->is_40mhz =
3855 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3856 else
3857 phy->is_40mhz = false;
3858
Michael Bueschd10d0e52008-12-18 22:13:39 +01003859 b43_mac_suspend(dev);
3860
Johannes Berg9124b072008-10-14 19:17:54 +02003861 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3862 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3863 conf->long_frame_max_tx_count);
3864 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3865 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003866 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003867
3868 /* Switch to the requested channel.
3869 * The firmware takes care of races with the TX handler. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003870 if (conf->chandef.chan->hw_value != phy->channel)
3871 b43_switch_channel(dev, conf->chandef.chan->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003872
Johannes Berg0869aea2009-10-28 10:03:35 +01003873 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003874
Michael Buesche4d6b792007-09-18 15:39:42 -04003875 /* Adjust the desired TX power level. */
3876 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003877 if (conf->power_level != phy->desired_txpower) {
3878 phy->desired_txpower = conf->power_level;
3879 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3880 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003881 }
3882 }
3883
3884 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003885 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003886 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003887 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003888 if (phy->ops->set_rx_antenna)
3889 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003890
Larry Fingerfd4973c2009-06-20 12:58:11 -05003891 if (wl->radio_enabled != phy->radio_on) {
3892 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003893 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003894 b43info(dev->wl, "Radio turned on by software\n");
3895 if (!dev->radio_hw_enable) {
3896 b43info(dev->wl, "The hardware RF-kill button "
3897 "still turns the radio physically off. "
3898 "Press the button to turn it on.\n");
3899 }
3900 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003901 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003902 b43info(dev->wl, "Radio turned off by software\n");
3903 }
3904 }
3905
Michael Bueschd10d0e52008-12-18 22:13:39 +01003906out_mac_enable:
3907 b43_mac_enable(dev);
3908out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003909 mutex_unlock(&wl->mutex);
3910
Felix Fietkau2a190322011-08-10 13:50:30 -06003911 if (wl->vif && reload_bss)
3912 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3913
Michael Buesche4d6b792007-09-18 15:39:42 -04003914 return err;
3915}
3916
Johannes Berg881d9482009-01-21 15:13:48 +01003917static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003918{
3919 struct ieee80211_supported_band *sband =
3920 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3921 struct ieee80211_rate *rate;
3922 int i;
3923 u16 basic, direct, offset, basic_offset, rateptr;
3924
3925 for (i = 0; i < sband->n_bitrates; i++) {
3926 rate = &sband->bitrates[i];
3927
3928 if (b43_is_cck_rate(rate->hw_value)) {
3929 direct = B43_SHM_SH_CCKDIRECT;
3930 basic = B43_SHM_SH_CCKBASIC;
3931 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3932 offset &= 0xF;
3933 } else {
3934 direct = B43_SHM_SH_OFDMDIRECT;
3935 basic = B43_SHM_SH_OFDMBASIC;
3936 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3937 offset &= 0xF;
3938 }
3939
3940 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3941
3942 if (b43_is_cck_rate(rate->hw_value)) {
3943 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3944 basic_offset &= 0xF;
3945 } else {
3946 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3947 basic_offset &= 0xF;
3948 }
3949
3950 /*
3951 * Get the pointer that we need to point to
3952 * from the direct map
3953 */
3954 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3955 direct + 2 * basic_offset);
3956 /* and write it to the basic map */
3957 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3958 rateptr);
3959 }
3960}
3961
3962static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3963 struct ieee80211_vif *vif,
3964 struct ieee80211_bss_conf *conf,
3965 u32 changed)
3966{
3967 struct b43_wl *wl = hw_to_b43_wl(hw);
3968 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003969
3970 mutex_lock(&wl->mutex);
3971
3972 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003973 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003974 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003975
3976 B43_WARN_ON(wl->vif != vif);
3977
3978 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003979 if (conf->bssid)
3980 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3981 else
3982 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003983 }
3984
Johannes Berg3f0d8432009-05-18 10:53:18 +02003985 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3986 if (changed & BSS_CHANGED_BEACON &&
3987 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3988 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3989 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3990 b43_update_templates(wl);
3991
3992 if (changed & BSS_CHANGED_BSSID)
3993 b43_write_mac_bssid_templates(dev);
3994 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003995
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003996 b43_mac_suspend(dev);
3997
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003998 /* Update templates for AP/mesh mode. */
3999 if (changed & BSS_CHANGED_BEACON_INT &&
4000 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4001 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004002 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4003 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004004 b43_set_beacon_int(dev, conf->beacon_int);
4005
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004006 if (changed & BSS_CHANGED_BASIC_RATES)
4007 b43_update_basic_rates(dev, conf->basic_rates);
4008
4009 if (changed & BSS_CHANGED_ERP_SLOT) {
4010 if (conf->use_short_slot)
4011 b43_short_slot_timing_enable(dev);
4012 else
4013 b43_short_slot_timing_disable(dev);
4014 }
4015
4016 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004017out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004018 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004019}
4020
Michael Buesch40faacc2007-10-28 16:29:32 +01004021static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004022 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4023 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004024{
4025 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004026 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004027 u8 algorithm;
4028 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004029 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004030 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004031
4032 if (modparam_nohwcrypt)
4033 return -ENOSPC; /* User disabled HW-crypto */
4034
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004035 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4036 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4037 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4038 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4039 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4040 /*
4041 * For now, disable hw crypto for the RSN IBSS group keys. This
4042 * could be optimized in the future, but until that gets
4043 * implemented, use of software crypto for group addressed
4044 * frames is a acceptable to allow RSN IBSS to be used.
4045 */
4046 return -EOPNOTSUPP;
4047 }
4048
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004049 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004050
4051 dev = wl->current_dev;
4052 err = -ENODEV;
4053 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4054 goto out_unlock;
4055
Michael Buesch403a3a12009-06-08 21:04:57 +02004056 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004057 /* We don't have firmware for the crypto engine.
4058 * Must use software-crypto. */
4059 err = -EOPNOTSUPP;
4060 goto out_unlock;
4061 }
4062
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004063 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004064 switch (key->cipher) {
4065 case WLAN_CIPHER_SUITE_WEP40:
4066 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004067 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004068 case WLAN_CIPHER_SUITE_WEP104:
4069 algorithm = B43_SEC_ALGO_WEP104;
4070 break;
4071 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004072 algorithm = B43_SEC_ALGO_TKIP;
4073 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004074 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004075 algorithm = B43_SEC_ALGO_AES;
4076 break;
4077 default:
4078 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004079 goto out_unlock;
4080 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004081 index = (u8) (key->keyidx);
4082 if (index > 3)
4083 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004084
4085 switch (cmd) {
4086 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004087 if (algorithm == B43_SEC_ALGO_TKIP &&
4088 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4089 !modparam_hwtkip)) {
4090 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004091 err = -EOPNOTSUPP;
4092 goto out_unlock;
4093 }
4094
Michael Buesche808e582008-12-19 21:30:52 +01004095 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004096 if (WARN_ON(!sta)) {
4097 err = -EOPNOTSUPP;
4098 goto out_unlock;
4099 }
Michael Buesche808e582008-12-19 21:30:52 +01004100 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004101 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004102 key->key, key->keylen,
4103 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004104 } else {
4105 /* Group key */
4106 err = b43_key_write(dev, index, algorithm,
4107 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004108 }
4109 if (err)
4110 goto out_unlock;
4111
4112 if (algorithm == B43_SEC_ALGO_WEP40 ||
4113 algorithm == B43_SEC_ALGO_WEP104) {
4114 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4115 } else {
4116 b43_hf_write(dev,
4117 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4118 }
4119 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004120 if (algorithm == B43_SEC_ALGO_TKIP)
4121 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004122 break;
4123 case DISABLE_KEY: {
4124 err = b43_key_clear(dev, key->hw_key_idx);
4125 if (err)
4126 goto out_unlock;
4127 break;
4128 }
4129 default:
4130 B43_WARN_ON(1);
4131 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004132
Michael Buesche4d6b792007-09-18 15:39:42 -04004133out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004134 if (!err) {
4135 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004136 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004137 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004138 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004139 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004140 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004141 mutex_unlock(&wl->mutex);
4142
Michael Buesche4d6b792007-09-18 15:39:42 -04004143 return err;
4144}
4145
Michael Buesch40faacc2007-10-28 16:29:32 +01004146static void b43_op_configure_filter(struct ieee80211_hw *hw,
4147 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004148 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004149{
4150 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004151 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004152
Michael Buesch36dbd952009-09-04 22:51:29 +02004153 mutex_lock(&wl->mutex);
4154 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004155 if (!dev) {
4156 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004157 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004158 }
Johannes Berg4150c572007-09-17 01:29:23 -04004159
Johannes Berg4150c572007-09-17 01:29:23 -04004160 *fflags &= FIF_PROMISC_IN_BSS |
4161 FIF_ALLMULTI |
4162 FIF_FCSFAIL |
4163 FIF_PLCPFAIL |
4164 FIF_CONTROL |
4165 FIF_OTHER_BSS |
4166 FIF_BCN_PRBRESP_PROMISC;
4167
4168 changed &= FIF_PROMISC_IN_BSS |
4169 FIF_ALLMULTI |
4170 FIF_FCSFAIL |
4171 FIF_PLCPFAIL |
4172 FIF_CONTROL |
4173 FIF_OTHER_BSS |
4174 FIF_BCN_PRBRESP_PROMISC;
4175
4176 wl->filter_flags = *fflags;
4177
4178 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4179 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004180
4181out_unlock:
4182 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004183}
4184
Michael Buesch36dbd952009-09-04 22:51:29 +02004185/* Locking: wl->mutex
4186 * Returns the current dev. This might be different from the passed in dev,
4187 * because the core might be gone away while we unlocked the mutex. */
4188static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004189{
Larry Finger9a53bf52011-08-27 15:53:42 -05004190 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004191 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004192 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004193 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004194
Larry Finger9a53bf52011-08-27 15:53:42 -05004195 if (!dev)
4196 return NULL;
4197 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004198redo:
4199 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4200 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004201
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004202 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004203 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004204 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004205 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004206 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004207 dev = wl->current_dev;
4208 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4209 /* Whoops, aliens ate up the device while we were unlocked. */
4210 return dev;
4211 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004212
Michael Buesch36dbd952009-09-04 22:51:29 +02004213 /* Disable interrupts on the device. */
4214 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004215 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004216 /* wl->mutex is locked. That is enough. */
4217 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4218 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4219 } else {
4220 spin_lock_irq(&wl->hardirq_lock);
4221 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4222 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4223 spin_unlock_irq(&wl->hardirq_lock);
4224 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004225 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004226 orig_dev = dev;
4227 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004228 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004229 b43_sdio_free_irq(dev);
4230 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004231 synchronize_irq(dev->dev->irq);
4232 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004233 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004234 mutex_lock(&wl->mutex);
4235 dev = wl->current_dev;
4236 if (!dev)
4237 return dev;
4238 if (dev != orig_dev) {
4239 if (b43_status(dev) >= B43_STAT_STARTED)
4240 goto redo;
4241 return dev;
4242 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004243 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4244 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004245
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004246 /* Drain all TX queues. */
4247 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau78f18df2012-12-10 17:40:21 +01004248 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4249 struct sk_buff *skb;
4250
4251 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4252 ieee80211_free_txskb(wl->hw, skb);
4253 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004254 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004255
Michael Buesche4d6b792007-09-18 15:39:42 -04004256 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004257 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004258 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004259
4260 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004261}
4262
4263/* Locking: wl->mutex */
4264static int b43_wireless_core_start(struct b43_wldev *dev)
4265{
4266 int err;
4267
4268 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4269
4270 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004271 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004272 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4273 if (err) {
4274 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4275 goto out;
4276 }
4277 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004278 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004279 b43_interrupt_thread_handler,
4280 IRQF_SHARED, KBUILD_MODNAME, dev);
4281 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004282 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004283 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004284 goto out;
4285 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004286 }
4287
4288 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004289 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004290 b43_set_status(dev, B43_STAT_STARTED);
4291
4292 /* Start data flow (TX/RX). */
4293 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004294 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004295
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004296 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004297 b43_periodic_tasks_setup(dev);
4298
Michael Buescha78b3bb2009-09-11 21:44:05 +02004299 b43_leds_init(dev);
4300
Michael Buesche4d6b792007-09-18 15:39:42 -04004301 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004302out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004303 return err;
4304}
4305
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004306static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
4307{
4308 switch (phy_type) {
4309 case B43_PHYTYPE_A:
4310 return "A";
4311 case B43_PHYTYPE_B:
4312 return "B";
4313 case B43_PHYTYPE_G:
4314 return "G";
4315 case B43_PHYTYPE_N:
4316 return "N";
4317 case B43_PHYTYPE_LP:
4318 return "LP";
4319 case B43_PHYTYPE_SSLPN:
4320 return "SSLPN";
4321 case B43_PHYTYPE_HT:
4322 return "HT";
4323 case B43_PHYTYPE_LCN:
4324 return "LCN";
4325 case B43_PHYTYPE_LCNXN:
4326 return "LCNXN";
4327 case B43_PHYTYPE_LCN40:
4328 return "LCN40";
4329 case B43_PHYTYPE_AC:
4330 return "AC";
4331 }
4332 return "UNKNOWN";
4333}
4334
Michael Buesche4d6b792007-09-18 15:39:42 -04004335/* Get PHY and RADIO versioning numbers */
4336static int b43_phy_versioning(struct b43_wldev *dev)
4337{
4338 struct b43_phy *phy = &dev->phy;
4339 u32 tmp;
4340 u8 analog_type;
4341 u8 phy_type;
4342 u8 phy_rev;
4343 u16 radio_manuf;
4344 u16 radio_ver;
4345 u16 radio_rev;
4346 int unsupported = 0;
4347
4348 /* Get PHY versioning */
4349 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4350 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4351 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4352 phy_rev = (tmp & B43_PHYVER_VERSION);
4353 switch (phy_type) {
4354 case B43_PHYTYPE_A:
4355 if (phy_rev >= 4)
4356 unsupported = 1;
4357 break;
4358 case B43_PHYTYPE_B:
4359 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4360 && phy_rev != 7)
4361 unsupported = 1;
4362 break;
4363 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004364 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004365 unsupported = 1;
4366 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004367#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004368 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004369 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004370 unsupported = 1;
4371 break;
4372#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004373#ifdef CONFIG_B43_PHY_LP
4374 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004375 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004376 unsupported = 1;
4377 break;
4378#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004379#ifdef CONFIG_B43_PHY_HT
4380 case B43_PHYTYPE_HT:
4381 if (phy_rev > 1)
4382 unsupported = 1;
4383 break;
4384#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004385#ifdef CONFIG_B43_PHY_LCN
4386 case B43_PHYTYPE_LCN:
4387 if (phy_rev > 1)
4388 unsupported = 1;
4389 break;
4390#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004391 default:
4392 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004393 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004394 if (unsupported) {
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004395 b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
4396 analog_type, phy_type, b43_phy_name(dev, phy_type),
4397 phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004398 return -EOPNOTSUPP;
4399 }
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004400 b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
4401 analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004402
4403 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004404 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004405 u16 radio24[3];
4406
4407 for (tmp = 0; tmp < 3; tmp++) {
4408 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4409 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4410 }
4411
4412 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4413 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4414
4415 radio_manuf = 0x17F;
4416 radio_ver = (radio24[2] << 8) | radio24[1];
4417 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004418 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004419 if (dev->dev->chip_id == 0x4317) {
4420 if (dev->dev->chip_rev == 0)
4421 tmp = 0x3205017F;
4422 else if (dev->dev->chip_rev == 1)
4423 tmp = 0x4205017F;
4424 else
4425 tmp = 0x5205017F;
4426 } else {
4427 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4428 B43_RADIOCTL_ID);
4429 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4430 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4431 B43_RADIOCTL_ID);
4432 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4433 << 16;
4434 }
4435 radio_manuf = (tmp & 0x00000FFF);
4436 radio_ver = (tmp & 0x0FFFF000) >> 12;
4437 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004438 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004439
Michael Buesch96c755a2008-01-06 00:09:46 +01004440 if (radio_manuf != 0x17F /* Broadcom */)
4441 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004442 switch (phy_type) {
4443 case B43_PHYTYPE_A:
4444 if (radio_ver != 0x2060)
4445 unsupported = 1;
4446 if (radio_rev != 1)
4447 unsupported = 1;
4448 if (radio_manuf != 0x17F)
4449 unsupported = 1;
4450 break;
4451 case B43_PHYTYPE_B:
4452 if ((radio_ver & 0xFFF0) != 0x2050)
4453 unsupported = 1;
4454 break;
4455 case B43_PHYTYPE_G:
4456 if (radio_ver != 0x2050)
4457 unsupported = 1;
4458 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004459 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004460 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004461 unsupported = 1;
4462 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004463 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004464 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004465 unsupported = 1;
4466 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004467 case B43_PHYTYPE_HT:
4468 if (radio_ver != 0x2059)
4469 unsupported = 1;
4470 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004471 case B43_PHYTYPE_LCN:
4472 if (radio_ver != 0x2064)
4473 unsupported = 1;
4474 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004475 default:
4476 B43_WARN_ON(1);
4477 }
4478 if (unsupported) {
4479 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4480 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4481 radio_manuf, radio_ver, radio_rev);
4482 return -EOPNOTSUPP;
4483 }
4484 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4485 radio_manuf, radio_ver, radio_rev);
4486
4487 phy->radio_manuf = radio_manuf;
4488 phy->radio_ver = radio_ver;
4489 phy->radio_rev = radio_rev;
4490
4491 phy->analog = analog_type;
4492 phy->type = phy_type;
4493 phy->rev = phy_rev;
4494
4495 return 0;
4496}
4497
4498static void setup_struct_phy_for_init(struct b43_wldev *dev,
4499 struct b43_phy *phy)
4500{
Michael Buesche4d6b792007-09-18 15:39:42 -04004501 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004502 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004503 /* PHY TX errors counter. */
4504 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004505
4506#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004507 phy->phy_locked = false;
4508 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004509#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004510}
4511
4512static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4513{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004514 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004515
Michael Buesch6a724d62007-09-20 22:12:58 +02004516 /* Assume the radio is enabled. If it's not enabled, the state will
4517 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004518 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004519
4520 /* Stats */
4521 memset(&dev->stats, 0, sizeof(dev->stats));
4522
4523 setup_struct_phy_for_init(dev, &dev->phy);
4524
4525 /* IRQ related flags */
4526 dev->irq_reason = 0;
4527 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004528 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004529 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004530 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004531
4532 dev->mac_suspended = 1;
4533
4534 /* Noise calculation context */
4535 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4536}
4537
4538static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4539{
Rafał Miłecki05814832011-05-18 02:06:39 +02004540 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004541 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004542
Michael Buesch1855ba72008-04-18 20:51:41 +02004543 if (!modparam_btcoex)
4544 return;
Larry Finger95de2842007-11-09 16:57:18 -06004545 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004546 return;
4547 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4548 return;
4549
4550 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004551 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004552 hf |= B43_HF_BTCOEXALT;
4553 else
4554 hf |= B43_HF_BTCOEX;
4555 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004556}
4557
4558static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004559{
4560 if (!modparam_btcoex)
4561 return;
4562 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004563}
4564
4565static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4566{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004567 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004568 u32 tmp;
4569
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02004570#ifdef CONFIG_B43_SSB
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004571 if (dev->dev->bus_type != B43_BUS_SSB)
4572 return;
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02004573#else
4574 return;
4575#endif
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004576
4577 bus = dev->dev->sdev->bus;
4578
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004579 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4580 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004581 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004582 tmp &= ~SSB_IMCFGLO_REQTO;
4583 tmp &= ~SSB_IMCFGLO_SERTO;
4584 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004585 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004586 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004587 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004588}
4589
Michael Bueschd59f7202008-04-03 18:56:19 +02004590static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4591{
4592 u16 pu_delay;
4593
4594 /* The time value is in microseconds. */
4595 if (dev->phy.type == B43_PHYTYPE_A)
4596 pu_delay = 3700;
4597 else
4598 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004599 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004600 pu_delay = 500;
4601 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4602 pu_delay = max(pu_delay, (u16)2400);
4603
4604 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4605}
4606
4607/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4608static void b43_set_pretbtt(struct b43_wldev *dev)
4609{
4610 u16 pretbtt;
4611
4612 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004613 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004614 pretbtt = 2;
4615 } else {
4616 if (dev->phy.type == B43_PHYTYPE_A)
4617 pretbtt = 120;
4618 else
4619 pretbtt = 250;
4620 }
4621 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4622 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4623}
4624
Michael Buesche4d6b792007-09-18 15:39:42 -04004625/* Shutdown a wireless core */
4626/* Locking: wl->mutex */
4627static void b43_wireless_core_exit(struct b43_wldev *dev)
4628{
Michael Buesch36dbd952009-09-04 22:51:29 +02004629 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4630 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004631 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004632
Michael Buesche4d6b792007-09-18 15:39:42 -04004633 b43_set_status(dev, B43_STAT_UNINIT);
4634
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004635 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004636 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4637 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004638
Hauke Mehrtens50023002013-08-24 00:32:34 +02004639 switch (dev->dev->bus_type) {
4640#ifdef CONFIG_B43_BCMA
4641 case B43_BUS_BCMA:
4642 bcma_core_pci_down(dev->dev->bdev->bus);
4643 break;
4644#endif
4645#ifdef CONFIG_B43_SSB
4646 case B43_BUS_SSB:
4647 /* TODO */
4648 break;
4649#endif
4650 }
4651
Michael Buesche4d6b792007-09-18 15:39:42 -04004652 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004653 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004654 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004655 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004656 if (dev->wl->current_beacon) {
4657 dev_kfree_skb_any(dev->wl->current_beacon);
4658 dev->wl->current_beacon = NULL;
4659 }
4660
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004661 b43_device_disable(dev, 0);
4662 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004663}
4664
4665/* Initialize a wireless core */
4666static int b43_wireless_core_init(struct b43_wldev *dev)
4667{
Rafał Miłecki05814832011-05-18 02:06:39 +02004668 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004669 struct b43_phy *phy = &dev->phy;
4670 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004671 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004672
4673 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4674
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004675 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 if (err)
4677 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004678 if (!b43_device_is_enabled(dev))
4679 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004680
Michael Bueschfb111372008-09-02 13:00:34 +02004681 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004682 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004683 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004684
4685 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004686 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004687#ifdef CONFIG_B43_BCMA
4688 case B43_BUS_BCMA:
Hauke Mehrtensdfae7142012-09-29 20:40:18 +02004689 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004690 dev->dev->bdev, true);
Hauke Mehrtens50023002013-08-24 00:32:34 +02004691 bcma_core_pci_up(dev->dev->bdev->bus);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004692 break;
4693#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004694#ifdef CONFIG_B43_SSB
4695 case B43_BUS_SSB:
4696 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4697 dev->dev->sdev);
4698 break;
4699#endif
4700 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004701
4702 b43_imcfglo_timeouts_workaround(dev);
4703 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004704 if (phy->ops->prepare_hardware) {
4705 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004706 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004707 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004708 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004709 err = b43_chip_init(dev);
4710 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004711 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004712 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004713 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004714 hf = b43_hf_read(dev);
4715 if (phy->type == B43_PHYTYPE_G) {
4716 hf |= B43_HF_SYMW;
4717 if (phy->rev == 1)
4718 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004719 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004721 }
4722 if (phy->radio_ver == 0x2050) {
4723 if (phy->radio_rev == 6)
4724 hf |= B43_HF_4318TSSI;
4725 if (phy->radio_rev < 6)
4726 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004727 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004728 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4729 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02004730#if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004731 if (dev->dev->bus_type == B43_BUS_SSB &&
4732 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4733 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004734 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004735#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004736 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004737 b43_hf_write(dev, hf);
4738
Michael Buesch74cfdba2007-10-28 16:19:44 +01004739 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4740 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004741 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4742 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4743
4744 /* Disable sending probe responses from firmware.
4745 * Setting the MaxTime to one usec will always trigger
4746 * a timeout, so we never send any probe resp.
4747 * A timeout of zero is infinite. */
4748 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4749
4750 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004751 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004752
4753 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004754 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004755 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004756 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004757 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004758 /* Maximum Contention Window */
4759 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4760
Rafał Miłecki505fb012011-05-19 15:11:27 +02004761 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004762 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004763 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004764 err = b43_pio_init(dev);
4765 } else if (dev->use_pio) {
4766 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4767 "This should not be needed and will result in lower "
4768 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004769 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004770 err = b43_pio_init(dev);
4771 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004772 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004773 err = b43_dma_init(dev);
4774 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004775 if (err)
4776 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004777 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004778 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004779 b43_bluetooth_coext_enable(dev);
4780
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004781 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004782 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004783 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004784
Michael Buesch5ab95492009-09-10 20:31:46 +02004785 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004786
4787 b43_set_status(dev, B43_STAT_INITIALIZED);
4788
Larry Finger1a8d1222007-12-14 13:59:11 +01004789out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004790 return err;
4791
Michael Bueschef1a6282008-08-27 18:53:02 +02004792err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004793 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004794err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004795 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004796 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4797 return err;
4798}
4799
Michael Buesch40faacc2007-10-28 16:29:32 +01004800static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004801 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004802{
4803 struct b43_wl *wl = hw_to_b43_wl(hw);
4804 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004805 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004806
4807 /* TODO: allow WDS/AP devices to coexist */
4808
Johannes Berg1ed32e42009-12-23 13:15:45 +01004809 if (vif->type != NL80211_IFTYPE_AP &&
4810 vif->type != NL80211_IFTYPE_MESH_POINT &&
4811 vif->type != NL80211_IFTYPE_STATION &&
4812 vif->type != NL80211_IFTYPE_WDS &&
4813 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004814 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004815
4816 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004817 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004818 goto out_mutex_unlock;
4819
Johannes Berg1ed32e42009-12-23 13:15:45 +01004820 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004821
4822 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004823 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004824 wl->vif = vif;
4825 wl->if_type = vif->type;
4826 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004827
Michael Buesche4d6b792007-09-18 15:39:42 -04004828 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004829 b43_set_pretbtt(dev);
4830 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004831 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004832
4833 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004834 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004835 mutex_unlock(&wl->mutex);
4836
Felix Fietkau2a190322011-08-10 13:50:30 -06004837 if (err == 0)
4838 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4839
Michael Buesche4d6b792007-09-18 15:39:42 -04004840 return err;
4841}
4842
Michael Buesch40faacc2007-10-28 16:29:32 +01004843static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004844 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004845{
4846 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004847 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004848
Johannes Berg1ed32e42009-12-23 13:15:45 +01004849 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004850
4851 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004852
4853 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004854 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004855 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004856
Rusty Russell3db1cd52011-12-19 13:56:45 +00004857 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004858
Johannes Berg4150c572007-09-17 01:29:23 -04004859 b43_adjust_opmode(dev);
4860 memset(wl->mac_addr, 0, ETH_ALEN);
4861 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004862
4863 mutex_unlock(&wl->mutex);
4864}
4865
Michael Buesch40faacc2007-10-28 16:29:32 +01004866static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004867{
4868 struct b43_wl *wl = hw_to_b43_wl(hw);
4869 struct b43_wldev *dev = wl->current_dev;
4870 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004871 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004872
Michael Buesch7be1bb62008-01-23 21:10:56 +01004873 /* Kill all old instance specific information to make sure
4874 * the card won't use it in the short timeframe between start
4875 * and mac80211 reconfiguring it. */
4876 memset(wl->bssid, 0, ETH_ALEN);
4877 memset(wl->mac_addr, 0, ETH_ALEN);
4878 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004879 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004880 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004881 wl->beacon0_uploaded = false;
4882 wl->beacon1_uploaded = false;
4883 wl->beacon_templates_virgin = true;
4884 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004885
Johannes Berg4150c572007-09-17 01:29:23 -04004886 mutex_lock(&wl->mutex);
4887
4888 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4889 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004890 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004891 goto out_mutex_unlock;
4892 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004893 }
4894
Johannes Berg4150c572007-09-17 01:29:23 -04004895 if (b43_status(dev) < B43_STAT_STARTED) {
4896 err = b43_wireless_core_start(dev);
4897 if (err) {
4898 if (did_init)
4899 b43_wireless_core_exit(dev);
4900 goto out_mutex_unlock;
4901 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004902 }
Johannes Berg4150c572007-09-17 01:29:23 -04004903
Johannes Bergf41f3f32009-06-07 12:30:34 -05004904 /* XXX: only do if device doesn't support rfkill irq */
4905 wiphy_rfkill_start_polling(hw->wiphy);
4906
Johannes Berg4150c572007-09-17 01:29:23 -04004907 out_mutex_unlock:
4908 mutex_unlock(&wl->mutex);
4909
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004910 /*
4911 * Configuration may have been overwritten during initialization.
4912 * Reload the configuration, but only if initialization was
4913 * successful. Reloading the configuration after a failed init
4914 * may hang the system.
4915 */
4916 if (!err)
4917 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004918
Johannes Berg4150c572007-09-17 01:29:23 -04004919 return err;
4920}
4921
Michael Buesch40faacc2007-10-28 16:29:32 +01004922static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004923{
4924 struct b43_wl *wl = hw_to_b43_wl(hw);
4925 struct b43_wldev *dev = wl->current_dev;
4926
Michael Buescha82d9922008-04-04 21:40:06 +02004927 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004928
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004929 if (!dev)
4930 goto out;
4931
Johannes Berg4150c572007-09-17 01:29:23 -04004932 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004933 if (b43_status(dev) >= B43_STAT_STARTED) {
4934 dev = b43_wireless_core_stop(dev);
4935 if (!dev)
4936 goto out_unlock;
4937 }
Johannes Berg4150c572007-09-17 01:29:23 -04004938 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004939 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004940
4941out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004942 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004943out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004944 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004945}
4946
Johannes Berg17741cd2008-09-11 00:02:02 +02004947static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4948 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004949{
4950 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004951
Felix Fietkau8f611282009-11-07 18:37:37 +01004952 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004953 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004954
4955 return 0;
4956}
4957
Johannes Berg38968d02008-02-25 16:27:50 +01004958static void b43_op_sta_notify(struct ieee80211_hw *hw,
4959 struct ieee80211_vif *vif,
4960 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004961 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004962{
4963 struct b43_wl *wl = hw_to_b43_wl(hw);
4964
4965 B43_WARN_ON(!vif || wl->vif != vif);
4966}
4967
Michael Buesch25d3ef52009-02-20 15:39:21 +01004968static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4969{
4970 struct b43_wl *wl = hw_to_b43_wl(hw);
4971 struct b43_wldev *dev;
4972
4973 mutex_lock(&wl->mutex);
4974 dev = wl->current_dev;
4975 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4976 /* Disable CFP update during scan on other channels. */
4977 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4978 }
4979 mutex_unlock(&wl->mutex);
4980}
4981
4982static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4983{
4984 struct b43_wl *wl = hw_to_b43_wl(hw);
4985 struct b43_wldev *dev;
4986
4987 mutex_lock(&wl->mutex);
4988 dev = wl->current_dev;
4989 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4990 /* Re-enable CFP update. */
4991 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4992 }
4993 mutex_unlock(&wl->mutex);
4994}
4995
John W. Linville354b4f02010-04-29 15:56:06 -04004996static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4997 struct survey_info *survey)
4998{
4999 struct b43_wl *wl = hw_to_b43_wl(hw);
5000 struct b43_wldev *dev = wl->current_dev;
5001 struct ieee80211_conf *conf = &hw->conf;
5002
5003 if (idx != 0)
5004 return -ENOENT;
5005
Karl Beldan675a0b02013-03-25 16:26:57 +01005006 survey->channel = conf->chandef.chan;
John W. Linville354b4f02010-04-29 15:56:06 -04005007 survey->filled = SURVEY_INFO_NOISE_DBM;
5008 survey->noise = dev->stats.link_noise;
5009
5010 return 0;
5011}
5012
Michael Buesche4d6b792007-09-18 15:39:42 -04005013static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01005014 .tx = b43_op_tx,
5015 .conf_tx = b43_op_conf_tx,
5016 .add_interface = b43_op_add_interface,
5017 .remove_interface = b43_op_remove_interface,
5018 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01005019 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01005020 .configure_filter = b43_op_configure_filter,
5021 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02005022 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01005023 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01005024 .get_tsf = b43_op_get_tsf,
5025 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01005026 .start = b43_op_start,
5027 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01005028 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01005029 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01005030 .sw_scan_start = b43_op_sw_scan_start_notifier,
5031 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04005032 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05005033 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04005034};
5035
5036/* Hard-reset the chip. Do not call this directly.
5037 * Use b43_controller_restart()
5038 */
5039static void b43_chip_reset(struct work_struct *work)
5040{
5041 struct b43_wldev *dev =
5042 container_of(work, struct b43_wldev, restart_work);
5043 struct b43_wl *wl = dev->wl;
5044 int err = 0;
5045 int prev_status;
5046
5047 mutex_lock(&wl->mutex);
5048
5049 prev_status = b43_status(dev);
5050 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005051 if (prev_status >= B43_STAT_STARTED) {
5052 dev = b43_wireless_core_stop(dev);
5053 if (!dev) {
5054 err = -ENODEV;
5055 goto out;
5056 }
5057 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005058 if (prev_status >= B43_STAT_INITIALIZED)
5059 b43_wireless_core_exit(dev);
5060
5061 /* ...and up again. */
5062 if (prev_status >= B43_STAT_INITIALIZED) {
5063 err = b43_wireless_core_init(dev);
5064 if (err)
5065 goto out;
5066 }
5067 if (prev_status >= B43_STAT_STARTED) {
5068 err = b43_wireless_core_start(dev);
5069 if (err) {
5070 b43_wireless_core_exit(dev);
5071 goto out;
5072 }
5073 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005074out:
5075 if (err)
5076 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005077 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005078
5079 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005080 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005081 return;
5082 }
5083
5084 /* reload configuration */
5085 b43_op_config(wl->hw, ~0);
5086 if (wl->vif)
5087 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5088
5089 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005090}
5091
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005092static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005093 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005094{
5095 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005096
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005097 if (have_2ghz_phy)
5098 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5099 if (dev->phy.type == B43_PHYTYPE_N) {
5100 if (have_5ghz_phy)
5101 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5102 } else {
5103 if (have_5ghz_phy)
5104 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5105 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005106
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005107 dev->phy.supports_2ghz = have_2ghz_phy;
5108 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005109
5110 return 0;
5111}
5112
5113static void b43_wireless_core_detach(struct b43_wldev *dev)
5114{
5115 /* We release firmware that late to not be required to re-request
5116 * is all the time when we reinit the core. */
5117 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005118 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005119}
5120
5121static int b43_wireless_core_attach(struct b43_wldev *dev)
5122{
5123 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005124 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005125 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005126 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005127 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005128
5129 /* Do NOT do any device initialization here.
5130 * Do it in wireless_core_init() instead.
5131 * This function is for gathering basic information about the HW, only.
5132 * Also some structs may be set up here. But most likely you want to have
5133 * that in core_init(), too.
5134 */
5135
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005136#ifdef CONFIG_B43_SSB
5137 if (dev->dev->bus_type == B43_BUS_SSB &&
5138 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5139 pdev = dev->dev->sdev->bus->host_pci;
5140#endif
5141
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005142 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005143 if (err) {
5144 b43err(wl, "Bus powerup failed\n");
5145 goto out;
5146 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005147
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005148 /* Get the PHY type. */
5149 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005150#ifdef CONFIG_B43_BCMA
5151 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005152 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5153 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5154 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005155 break;
5156#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005157#ifdef CONFIG_B43_SSB
5158 case B43_BUS_SSB:
5159 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005160 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5161 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5162 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005163 } else
5164 B43_WARN_ON(1);
5165 break;
5166#endif
5167 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005168
Michael Buesch96c755a2008-01-06 00:09:46 +01005169 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005170 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005171
5172 err = b43_phy_versioning(dev);
5173 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005174 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005175 /* Check if this device supports multiband. */
5176 if (!pdev ||
5177 (pdev->device != 0x4312 &&
5178 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5179 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005180 have_2ghz_phy = false;
5181 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005182 switch (dev->phy.type) {
5183 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005184 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005185 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005186 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005187#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005188 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005189#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005190 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005191 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005192 case B43_PHYTYPE_HT:
5193 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005194 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005195 break;
5196 default:
5197 B43_WARN_ON(1);
5198 }
5199 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005200 if (dev->phy.type == B43_PHYTYPE_A) {
5201 /* FIXME */
5202 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5203 err = -EOPNOTSUPP;
5204 goto err_powerdown;
5205 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005206 if (1 /* disable A-PHY */) {
5207 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005208 if (dev->phy.type != B43_PHYTYPE_N &&
5209 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005210 have_2ghz_phy = true;
5211 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005212 }
5213 }
5214
Michael Bueschfb111372008-09-02 13:00:34 +02005215 err = b43_phy_allocate(dev);
5216 if (err)
5217 goto err_powerdown;
5218
Michael Buesch96c755a2008-01-06 00:09:46 +01005219 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005220 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005221
5222 err = b43_validate_chipaccess(dev);
5223 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005224 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005225 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005226 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005227 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005228
5229 /* Now set some default "current_dev" */
5230 if (!wl->current_dev)
5231 wl->current_dev = dev;
5232 INIT_WORK(&dev->restart_work, b43_chip_reset);
5233
Michael Bueschcb24f572008-09-03 12:12:20 +02005234 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005235 b43_device_disable(dev, 0);
5236 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005237
5238out:
5239 return err;
5240
Michael Bueschfb111372008-09-02 13:00:34 +02005241err_phy_free:
5242 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005243err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005244 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005245 return err;
5246}
5247
Rafał Miłecki482f0532011-05-18 02:06:36 +02005248static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005249{
5250 struct b43_wldev *wldev;
5251 struct b43_wl *wl;
5252
Michael Buesch3bf0a322008-05-22 16:32:16 +02005253 /* Do not cancel ieee80211-workqueue based work here.
5254 * See comment in b43_remove(). */
5255
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005256 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005257 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005258 b43_debugfs_remove_device(wldev);
5259 b43_wireless_core_detach(wldev);
5260 list_del(&wldev->list);
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005261 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005262 kfree(wldev);
5263}
5264
Rafał Miłecki482f0532011-05-18 02:06:36 +02005265static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005266{
5267 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005268 int err = -ENOMEM;
5269
Michael Buesche4d6b792007-09-18 15:39:42 -04005270 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5271 if (!wldev)
5272 goto out;
5273
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005274 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005275 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005276 wldev->wl = wl;
5277 b43_set_status(wldev, B43_STAT_UNINIT);
5278 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005279 INIT_LIST_HEAD(&wldev->list);
5280
5281 err = b43_wireless_core_attach(wldev);
5282 if (err)
5283 goto err_kfree_wldev;
5284
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005285 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005286 b43_debugfs_add_device(wldev);
5287
5288 out:
5289 return err;
5290
5291 err_kfree_wldev:
5292 kfree(wldev);
5293 return err;
5294}
5295
Michael Buesch9fc38452008-04-19 16:53:00 +02005296#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5297 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5298 (pdev->device == _device) && \
5299 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5300 (pdev->subsystem_device == _subdevice) )
5301
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02005302#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005303static void b43_sprom_fixup(struct ssb_bus *bus)
5304{
Michael Buesch1855ba72008-04-18 20:51:41 +02005305 struct pci_dev *pdev;
5306
Michael Buesche4d6b792007-09-18 15:39:42 -04005307 /* boardflags workarounds */
5308 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005309 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005310 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005311 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005312 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005313 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005314 if (bus->bustype == SSB_BUSTYPE_PCI) {
5315 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005316 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005317 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005318 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005319 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005320 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005321 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5322 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005323 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5324 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005325}
5326
Rafał Miłecki482f0532011-05-18 02:06:36 +02005327static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005328{
5329 struct ieee80211_hw *hw = wl->hw;
5330
Rafał Miłecki482f0532011-05-18 02:06:36 +02005331 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005332 ieee80211_free_hw(hw);
5333}
Rafał Miłeckibd7c8a52014-05-10 19:52:18 +02005334#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005335
Rafał Miłeckid1507052011-07-05 23:54:07 +02005336static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005337{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005338 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005339 struct ieee80211_hw *hw;
5340 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005341 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005342 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005343
5344 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5345 if (!hw) {
5346 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005347 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005348 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005349 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005350
5351 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005352 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005353 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005354
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005355 hw->wiphy->interface_modes =
5356 BIT(NL80211_IFTYPE_AP) |
5357 BIT(NL80211_IFTYPE_MESH_POINT) |
5358 BIT(NL80211_IFTYPE_STATION) |
5359 BIT(NL80211_IFTYPE_WDS) |
5360 BIT(NL80211_IFTYPE_ADHOC);
5361
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005362 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5363
Oleksij Rempele64add22012-06-05 20:39:32 +02005364 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005365 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005366 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005367 if (is_valid_ether_addr(sprom->et1mac))
5368 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005369 else
Larry Finger95de2842007-11-09 16:57:18 -06005370 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005371
Michael Buesch403a3a12009-06-08 21:04:57 +02005372 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005373 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005374 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005375 spin_lock_init(&wl->hardirq_lock);
Michael Buescha82d9922008-04-04 21:40:06 +02005376 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005377 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005378 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005379
5380 /* Initialize queues and flags. */
5381 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5382 skb_queue_head_init(&wl->tx_queue[queue_num]);
5383 wl->tx_queue_stopped[queue_num] = 0;
5384 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005385
Rafał Miłecki2729df22011-07-18 22:45:58 +02005386 snprintf(chip_name, ARRAY_SIZE(chip_name),
5387 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5388 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5389 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005390 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005391}
5392
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005393#ifdef CONFIG_B43_BCMA
5394static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005395{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005396 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005397 struct b43_wl *wl;
5398 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005399
Rafał Miłecki89604002013-06-26 09:55:54 +02005400 if (!modparam_allhwsupport &&
5401 (core->id.rev == 0x17 || core->id.rev == 0x18)) {
5402 pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
5403 return -ENOTSUPP;
5404 }
5405
Rafał Miłecki397915c2011-07-06 19:03:46 +02005406 dev = b43_bus_dev_bcma_init(core);
5407 if (!dev)
5408 return -ENODEV;
5409
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005410 wl = b43_wireless_init(dev);
5411 if (IS_ERR(wl)) {
5412 err = PTR_ERR(wl);
5413 goto bcma_out;
5414 }
5415
5416 err = b43_one_core_attach(dev, wl);
5417 if (err)
5418 goto bcma_err_wireless_exit;
5419
Larry Finger6b6fa582012-03-08 22:27:46 -06005420 /* setup and start work to load firmware */
5421 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5422 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005423
5424bcma_out:
5425 return err;
5426
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005427bcma_err_wireless_exit:
5428 ieee80211_free_hw(wl->hw);
5429 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005430}
5431
5432static void b43_bcma_remove(struct bcma_device *core)
5433{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005434 struct b43_wldev *wldev = bcma_get_drvdata(core);
5435 struct b43_wl *wl = wldev->wl;
5436
5437 /* We must cancel any work here before unregistering from ieee80211,
5438 * as the ieee80211 unreg will destroy the workqueue. */
5439 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005440 cancel_work_sync(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005441
Oleksij Rempele64add22012-06-05 20:39:32 +02005442 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005443 if (!wldev->fw.ucode.data)
5444 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005445 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005446 b43_leds_stop(wldev);
5447 ieee80211_unregister_hw(wl->hw);
5448 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005449
5450 b43_one_core_detach(wldev->dev);
5451
Larry Finger09164042014-01-12 15:11:37 -06005452 /* Unregister HW RNG driver */
5453 b43_rng_exit(wl);
5454
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005455 b43_leds_unregister(wl);
5456
5457 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005458}
5459
5460static struct bcma_driver b43_bcma_driver = {
5461 .name = KBUILD_MODNAME,
5462 .id_table = b43_bcma_tbl,
5463 .probe = b43_bcma_probe,
5464 .remove = b43_bcma_remove,
5465};
5466#endif
5467
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005468#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005469static
5470int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005471{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005472 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005473 struct b43_wl *wl;
5474 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04005475
Rafał Miłecki482f0532011-05-18 02:06:36 +02005476 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005477 if (!dev)
5478 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005479
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005480 wl = ssb_get_devtypedata(sdev);
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005481 if (wl) {
5482 b43err(NULL, "Dual-core devices are not supported\n");
5483 err = -ENOTSUPP;
5484 goto err_ssb_kfree_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005485 }
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005486
5487 b43_sprom_fixup(sdev->bus);
5488
5489 wl = b43_wireless_init(dev);
5490 if (IS_ERR(wl)) {
5491 err = PTR_ERR(wl);
5492 goto err_ssb_kfree_dev;
5493 }
5494 ssb_set_devtypedata(sdev, wl);
5495 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
5496
Michael Buesche4d6b792007-09-18 15:39:42 -04005497 err = b43_one_core_attach(dev, wl);
5498 if (err)
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005499 goto err_ssb_wireless_exit;
Michael Buesche4d6b792007-09-18 15:39:42 -04005500
Larry Finger6b6fa582012-03-08 22:27:46 -06005501 /* setup and start work to load firmware */
5502 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5503 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005504
Michael Buesche4d6b792007-09-18 15:39:42 -04005505 return err;
5506
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005507err_ssb_wireless_exit:
5508 b43_wireless_exit(dev, wl);
5509err_ssb_kfree_dev:
5510 kfree(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005511 return err;
5512}
5513
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005514static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005515{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005516 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5517 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005518 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005519
Michael Buesch3bf0a322008-05-22 16:32:16 +02005520 /* We must cancel any work here before unregistering from ieee80211,
5521 * as the ieee80211 unreg will destroy the workqueue. */
5522 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005523 cancel_work_sync(&wl->firmware_load);
Michael Buesch3bf0a322008-05-22 16:32:16 +02005524
Michael Buesche4d6b792007-09-18 15:39:42 -04005525 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005526 if (!wldev->fw.ucode.data)
5527 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005528 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005529 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005530 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005531 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005532
Pavel Roskine61b52d2011-07-22 18:07:13 -04005533 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005534
Larry Finger09164042014-01-12 15:11:37 -06005535 /* Unregister HW RNG driver */
5536 b43_rng_exit(wl);
5537
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02005538 b43_leds_unregister(wl);
5539 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005540}
5541
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005542static struct ssb_driver b43_ssb_driver = {
5543 .name = KBUILD_MODNAME,
5544 .id_table = b43_ssb_tbl,
5545 .probe = b43_ssb_probe,
5546 .remove = b43_ssb_remove,
5547};
5548#endif /* CONFIG_B43_SSB */
5549
Michael Buesche4d6b792007-09-18 15:39:42 -04005550/* Perform a hardware reset. This can be called from any context. */
5551void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5552{
5553 /* Must avoid requeueing, if we are in shutdown. */
5554 if (b43_status(dev) < B43_STAT_INITIALIZED)
5555 return;
5556 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005557 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005558}
5559
Michael Buesch26bc7832008-02-09 00:18:35 +01005560static void b43_print_driverinfo(void)
5561{
5562 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005563 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005564
5565#ifdef CONFIG_B43_PCI_AUTOSELECT
5566 feat_pci = "P";
5567#endif
5568#ifdef CONFIG_B43_PCMCIA
5569 feat_pcmcia = "M";
5570#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005571#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005572 feat_nphy = "N";
5573#endif
5574#ifdef CONFIG_B43_LEDS
5575 feat_leds = "L";
5576#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005577#ifdef CONFIG_B43_SDIO
5578 feat_sdio = "S";
5579#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005580 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005581 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005582 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005583 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005584}
5585
Michael Buesche4d6b792007-09-18 15:39:42 -04005586static int __init b43_init(void)
5587{
5588 int err;
5589
5590 b43_debugfs_init();
5591 err = b43_pcmcia_init();
5592 if (err)
5593 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005594 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005595 if (err)
5596 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005597#ifdef CONFIG_B43_BCMA
5598 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005599 if (err)
5600 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005601#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005602#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005603 err = ssb_driver_register(&b43_ssb_driver);
5604 if (err)
5605 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005606#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005607 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005608
5609 return err;
5610
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005611#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005612err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005613#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005614#ifdef CONFIG_B43_BCMA
5615 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005616err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005617#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005618 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005619err_pcmcia_exit:
5620 b43_pcmcia_exit();
5621err_dfs_exit:
5622 b43_debugfs_exit();
5623 return err;
5624}
5625
5626static void __exit b43_exit(void)
5627{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005628#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005629 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005630#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005631#ifdef CONFIG_B43_BCMA
5632 bcma_driver_unregister(&b43_bcma_driver);
5633#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005634 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005635 b43_pcmcia_exit();
5636 b43_debugfs_exit();
5637}
5638
5639module_init(b43_init)
5640module_exit(b43_exit)