blob: 453ebe46b065d01d0afa272528220f9e73aede52 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04002 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07003
4config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04005 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07006
7config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -04008 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -07009
10config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040011 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070012
13config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040014 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000015 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000016 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040017 select HAVE_DYNAMIC_FTRACE
18 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040019 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040020 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050021 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010022 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000023 select HAVE_KERNEL_GZIP if RAMKERNEL
24 select HAVE_KERNEL_BZIP2 if RAMKERNEL
25 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000026 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050027 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040028 select HAVE_PERF_EVENTS
Mark Brown7563bbf2012-04-15 10:52:54 +010029 select ARCH_HAVE_CUSTOM_GPIO_H
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080030 select ARCH_WANT_OPTIONAL_GPIOLIB
Catalin Marinasaf1839e2012-10-08 16:28:08 -070031 select HAVE_UID16
Rusty Russellb92021b2013-03-15 15:04:17 +103032 select HAVE_UNDERSCORE_SYMBOL_PREFIX
Stephen Rothwell4febd952013-03-07 15:48:16 +110033 select VIRT_TO_BUS
Will Deaconc1d7e012012-07-30 14:42:46 -070034 select ARCH_WANT_IPC_PARSE_VERSION
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040036 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010037 select GENERIC_IRQ_PROBE
Steven Miao50888462012-07-31 17:28:10 +080038 select USE_GENERIC_SMP_HELPERS if SMP
Cong Wangd314d742012-03-23 15:01:51 -070039 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000040 select GENERIC_SMP_IDLE_THREAD
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +000041 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
David Howells786d35d2012-09-28 14:31:03 +093042 select HAVE_MOD_ARCH_SPECIFIC
43 select MODULES_USE_ELF_RELA
Bryan Wu1394f032007-05-06 14:50:22 -070044
Mike Frysingerddf9dda2009-06-13 07:42:58 -040045config GENERIC_CSUM
46 def_bool y
47
Mike Frysinger70f12562009-06-07 17:18:25 -040048config GENERIC_BUG
49 def_bool y
50 depends on BUG
51
Aubrey Lie3defff2007-05-21 18:09:11 +080052config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040053 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080054
Michael Hennerichb2d15832007-07-24 15:46:36 +080055config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040056 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070057
58config FORCE_MAX_ZONEORDER
59 int
60 default "14"
61
62config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040063 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070064
Mike Frysinger6fa68e72009-06-08 18:45:01 -040065config LOCKDEP_SUPPORT
66 def_bool y
67
Mike Frysingerc7b412f2009-06-08 18:44:45 -040068config STACKTRACE_SUPPORT
69 def_bool y
70
Mike Frysinger8f860012009-06-08 12:49:48 -040071config TRACE_IRQFLAGS_SUPPORT
72 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070073
Bryan Wu1394f032007-05-06 14:50:22 -070074source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070075
Bryan Wu1394f032007-05-06 14:50:22 -070076source "kernel/Kconfig.preempt"
77
Matt Helsleydc52ddc2008-10-18 20:27:21 -070078source "kernel/Kconfig.freezer"
79
Bryan Wu1394f032007-05-06 14:50:22 -070080menu "Blackfin Processor Options"
81
82comment "Processor and Board Settings"
83
84choice
85 prompt "CPU"
86 default BF533
87
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080088config BF512
89 bool "BF512"
90 help
91 BF512 Processor Support.
92
93config BF514
94 bool "BF514"
95 help
96 BF514 Processor Support.
97
98config BF516
99 bool "BF516"
100 help
101 BF516 Processor Support.
102
103config BF518
104 bool "BF518"
105 help
106 BF518 Processor Support.
107
Michael Hennerich59003142007-10-21 16:54:27 +0800108config BF522
109 bool "BF522"
110 help
111 BF522 Processor Support.
112
Mike Frysinger1545a112007-12-24 16:54:48 +0800113config BF523
114 bool "BF523"
115 help
116 BF523 Processor Support.
117
118config BF524
119 bool "BF524"
120 help
121 BF524 Processor Support.
122
Michael Hennerich59003142007-10-21 16:54:27 +0800123config BF525
124 bool "BF525"
125 help
126 BF525 Processor Support.
127
Mike Frysinger1545a112007-12-24 16:54:48 +0800128config BF526
129 bool "BF526"
130 help
131 BF526 Processor Support.
132
Michael Hennerich59003142007-10-21 16:54:27 +0800133config BF527
134 bool "BF527"
135 help
136 BF527 Processor Support.
137
Bryan Wu1394f032007-05-06 14:50:22 -0700138config BF531
139 bool "BF531"
140 help
141 BF531 Processor Support.
142
143config BF532
144 bool "BF532"
145 help
146 BF532 Processor Support.
147
148config BF533
149 bool "BF533"
150 help
151 BF533 Processor Support.
152
153config BF534
154 bool "BF534"
155 help
156 BF534 Processor Support.
157
158config BF536
159 bool "BF536"
160 help
161 BF536 Processor Support.
162
163config BF537
164 bool "BF537"
165 help
166 BF537 Processor Support.
167
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800168config BF538
169 bool "BF538"
170 help
171 BF538 Processor Support.
172
173config BF539
174 bool "BF539"
175 help
176 BF539 Processor Support.
177
Mike Frysinger5df326a2009-11-16 23:49:41 +0000178config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800179 bool "BF542"
180 help
181 BF542 Processor Support.
182
Mike Frysinger2f89c062009-02-04 16:49:45 +0800183config BF542M
184 bool "BF542m"
185 help
186 BF542 Processor Support.
187
Mike Frysinger5df326a2009-11-16 23:49:41 +0000188config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800189 bool "BF544"
190 help
191 BF544 Processor Support.
192
Mike Frysinger2f89c062009-02-04 16:49:45 +0800193config BF544M
194 bool "BF544m"
195 help
196 BF544 Processor Support.
197
Mike Frysinger5df326a2009-11-16 23:49:41 +0000198config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800199 bool "BF547"
200 help
201 BF547 Processor Support.
202
Mike Frysinger2f89c062009-02-04 16:49:45 +0800203config BF547M
204 bool "BF547m"
205 help
206 BF547 Processor Support.
207
Mike Frysinger5df326a2009-11-16 23:49:41 +0000208config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800209 bool "BF548"
210 help
211 BF548 Processor Support.
212
Mike Frysinger2f89c062009-02-04 16:49:45 +0800213config BF548M
214 bool "BF548m"
215 help
216 BF548 Processor Support.
217
Mike Frysinger5df326a2009-11-16 23:49:41 +0000218config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800219 bool "BF549"
220 help
221 BF549 Processor Support.
222
Mike Frysinger2f89c062009-02-04 16:49:45 +0800223config BF549M
224 bool "BF549m"
225 help
226 BF549 Processor Support.
227
Bryan Wu1394f032007-05-06 14:50:22 -0700228config BF561
229 bool "BF561"
230 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800231 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700232
Bob Liub5affb02012-05-16 17:37:24 +0800233config BF609
234 bool "BF609"
235 select CLKDEV_LOOKUP
236 help
237 BF609 Processor Support.
238
Bryan Wu1394f032007-05-06 14:50:22 -0700239endchoice
240
Graf Yang46fa5ee2009-01-07 23:14:39 +0800241config SMP
242 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000243 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800244 bool "Symmetric multi-processing support"
245 ---help---
246 This enables support for systems with more than one CPU,
247 like the dual core BF561. If you have a system with only one
248 CPU, say N. If you have a system with more than one CPU, say Y.
249
250 If you don't know what to do here, say N.
251
252config NR_CPUS
253 int
254 depends on SMP
255 default 2 if BF561
256
Graf Yang0b39db22009-12-28 11:13:51 +0000257config HOTPLUG_CPU
258 bool "Support for hot-pluggable CPUs"
259 depends on SMP && HOTPLUG
260 default y
261
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800262config BF_REV_MIN
263 int
Bob Liub5affb02012-05-16 17:37:24 +0800264 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800265 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800266 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800267 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800268
269config BF_REV_MAX
270 int
Bob Liub5affb02012-05-16 17:37:24 +0800271 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800272 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800273 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800274 default 6 if (BF533 || BF532 || BF531)
275
Bryan Wu1394f032007-05-06 14:50:22 -0700276choice
277 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800278 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000279 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800280 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800281
282config BF_REV_0_0
283 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800284 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800285
286config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800287 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000288 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700289
290config BF_REV_0_2
291 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000292 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700293
294config BF_REV_0_3
295 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800296 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700297
298config BF_REV_0_4
299 bool "0.4"
Sonic Zhangee5124e32012-08-31 11:13:31 +0800300 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
Bryan Wu1394f032007-05-06 14:50:22 -0700301
302config BF_REV_0_5
303 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800304 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700305
Mike Frysinger49f72532008-10-09 12:06:27 +0800306config BF_REV_0_6
307 bool "0.6"
308 depends on (BF533 || BF532 || BF531)
309
Jie Zhangde3025f2007-06-25 18:04:12 +0800310config BF_REV_ANY
311 bool "any"
312
313config BF_REV_NONE
314 bool "none"
315
Bryan Wu1394f032007-05-06 14:50:22 -0700316endchoice
317
Roy Huang24a07a12007-07-12 22:41:45 +0800318config BF53x
319 bool
320 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
321 default y
322
Bryan Wu1394f032007-05-06 14:50:22 -0700323config MEM_MT48LC64M4A2FB_7E
324 bool
325 depends on (BFIN533_STAMP)
326 default y
327
328config MEM_MT48LC16M16A2TG_75
329 bool
330 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000331 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
332 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
333 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700334 default y
335
336config MEM_MT48LC32M8A2_75
337 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000338 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700339 default y
340
341config MEM_MT48LC8M32B2B5_7
342 bool
343 depends on (BFIN561_BLUETECHNIX_CM)
344 default y
345
Michael Hennerich59003142007-10-21 16:54:27 +0800346config MEM_MT48LC32M16A2TG_75
347 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000348 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800349 default y
350
Graf Yangee48efb2009-06-18 04:32:04 +0000351config MEM_MT48H32M16LFCJ_75
352 bool
353 depends on (BFIN526_EZBRD)
354 default y
355
Bob Liuf82f16d2012-07-23 10:47:48 +0800356config MEM_MT47H64M16
357 bool
358 depends on (BFIN609_EZKIT)
359 default y
360
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800361source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800362source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700363source "arch/blackfin/mach-bf533/Kconfig"
364source "arch/blackfin/mach-bf561/Kconfig"
365source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800366source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800367source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800368source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700369
370menu "Board customizations"
371
372config CMDLINE_BOOL
373 bool "Default bootloader kernel arguments"
374
375config CMDLINE
376 string "Initial kernel command string"
377 depends on CMDLINE_BOOL
378 default "console=ttyBF0,57600"
379 help
380 If you don't have a boot loader capable of passing a command line string
381 to the kernel, you may specify one here. As a minimum, you should specify
382 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
383
Mike Frysinger5f004c22008-04-25 02:11:24 +0800384config BOOT_LOAD
385 hex "Kernel load address for booting"
386 default "0x1000"
387 range 0x1000 0x20000000
388 help
389 This option allows you to set the load address of the kernel.
390 This can be useful if you are on a board which has a small amount
391 of memory or you wish to reserve some memory at the beginning of
392 the address space.
393
394 Note that you need to keep this value above 4k (0x1000) as this
395 memory region is used to capture NULL pointer references as well
396 as some core kernel functions.
397
Bob Liub5affb02012-05-16 17:37:24 +0800398config PHY_RAM_BASE_ADDRESS
399 hex "Physical RAM Base"
400 default 0x0
401 help
402 set BF609 FPGA physical SRAM base address
403
Michael Hennerich8cc71172008-10-13 14:45:06 +0800404config ROM_BASE
405 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800406 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000407 default "0x20040040"
Bob Liu30036682012-05-30 15:30:27 +0800408 range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800409 range 0x20000000 0x30000000 if (BF54x || BF561)
Bob Liu30036682012-05-30 15:30:27 +0800410 range 0xB0000000 0xC0000000 if (BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800411 help
Barry Songd86bfb12010-01-07 04:11:17 +0000412 Make sure your ROM base does not include any file-header
413 information that is prepended to the kernel.
414
415 For example, the bootable U-Boot format (created with
416 mkimage) has a 64 byte header (0x40). So while the image
417 you write to flash might start at say 0x20080000, you have
418 to add 0x40 to get the kernel's ROM base as it will come
419 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800420
Robin Getzf16295e2007-08-03 18:07:17 +0800421comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700422
423config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800424 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800425 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000426 default "11059200" if BFIN533_STAMP
427 default "24576000" if PNAV10
428 default "25000000" # most people use this
429 default "27000000" if BFIN533_EZKIT
430 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000431 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700432 help
433 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800434 Warning: This value should match the crystal on the board. Otherwise,
435 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700436
Robin Getzf16295e2007-08-03 18:07:17 +0800437config BFIN_KERNEL_CLOCK
438 bool "Re-program Clocks while Kernel boots?"
439 default n
440 help
441 This option decides if kernel clocks are re-programed from the
442 bootloader settings. If the clocks are not set, the SDRAM settings
443 are also not changed, and the Bootloader does 100% of the hardware
444 configuration.
445
446config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800447 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800448 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800449 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800450
451config CLKIN_HALF
452 bool "Half Clock In"
453 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
454 default n
455 help
456 If this is set the clock will be divided by 2, before it goes to the PLL.
457
458config VCO_MULT
459 int "VCO Multiplier"
460 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
461 range 1 64
462 default "22" if BFIN533_EZKIT
463 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000464 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800465 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000466 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800467 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800468 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000469 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800470 help
471 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
472 PLL Frequency = (Crystal Frequency) * (this setting)
473
474choice
475 prompt "Core Clock Divider"
476 depends on BFIN_KERNEL_CLOCK
477 default CCLK_DIV_1
478 help
479 This sets the frequency of the core. It can be 1, 2, 4 or 8
480 Core Frequency = (PLL frequency) / (this setting)
481
482config CCLK_DIV_1
483 bool "1"
484
485config CCLK_DIV_2
486 bool "2"
487
488config CCLK_DIV_4
489 bool "4"
490
491config CCLK_DIV_8
492 bool "8"
493endchoice
494
495config SCLK_DIV
496 int "System Clock Divider"
497 depends on BFIN_KERNEL_CLOCK
498 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800499 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800500 help
Bob Liu7c141c12012-05-17 17:15:40 +0800501 This sets the frequency of the system clock (including SDRAM or DDR) on
502 !BF60x else it set the clock for system buses and provides the
503 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800504 This can be between 1 and 15
505 System Clock = (PLL frequency) / (this setting)
506
Bob Liu7c141c12012-05-17 17:15:40 +0800507config SCLK0_DIV
508 int "System Clock0 Divider"
509 depends on BFIN_KERNEL_CLOCK && BF60x
510 range 1 15
511 default 1
512 help
513 This sets the frequency of the system clock0 for PVP and all other
514 peripherals not clocked by SCLK1.
515 This can be between 1 and 15
516 System Clock0 = (System Clock) / (this setting)
517
518config SCLK1_DIV
519 int "System Clock1 Divider"
520 depends on BFIN_KERNEL_CLOCK && BF60x
521 range 1 15
522 default 1
523 help
524 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
525 This can be between 1 and 15
526 System Clock1 = (System Clock) / (this setting)
527
528config DCLK_DIV
529 int "DDR Clock Divider"
530 depends on BFIN_KERNEL_CLOCK && BF60x
531 range 1 15
532 default 2
533 help
534 This sets the frequency of the DDR memory.
535 This can be between 1 and 15
536 DDR Clock = (PLL frequency) / (this setting)
537
Mike Frysinger5f004c22008-04-25 02:11:24 +0800538choice
539 prompt "DDR SDRAM Chip Type"
540 depends on BFIN_KERNEL_CLOCK
541 depends on BF54x
542 default MEM_MT46V32M16_5B
543
544config MEM_MT46V32M16_6T
545 bool "MT46V32M16_6T"
546
547config MEM_MT46V32M16_5B
548 bool "MT46V32M16_5B"
549endchoice
550
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800551choice
552 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800553 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800554 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
555 help
556 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
557 The calculated SDRAM timing parameters may not be 100%
558 accurate - This option is therefore marked experimental.
559
560config BFIN_KERNEL_CLOCK_MEMINIT_CALC
Kees Cook89a06772013-01-16 18:53:16 -0800561 bool "Calculate Timings"
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800562
563config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
564 bool "Provide accurate Timings based on target SCLK"
565 help
566 Please consult the Blackfin Hardware Reference Manuals as well
567 as the memory device datasheet.
568 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
569endchoice
570
571menu "Memory Init Control"
572 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
573
574config MEM_DDRCTL0
575 depends on BF54x
576 hex "DDRCTL0"
577 default 0x0
578
579config MEM_DDRCTL1
580 depends on BF54x
581 hex "DDRCTL1"
582 default 0x0
583
584config MEM_DDRCTL2
585 depends on BF54x
586 hex "DDRCTL2"
587 default 0x0
588
589config MEM_EBIU_DDRQUE
590 depends on BF54x
591 hex "DDRQUE"
592 default 0x0
593
594config MEM_SDRRC
595 depends on !BF54x
596 hex "SDRRC"
597 default 0x0
598
599config MEM_SDGCTL
600 depends on !BF54x
601 hex "SDGCTL"
602 default 0x0
603endmenu
604
Robin Getzf16295e2007-08-03 18:07:17 +0800605#
606# Max & Min Speeds for various Chips
607#
608config MAX_VCO_HZ
609 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800610 default 400000000 if BF512
611 default 400000000 if BF514
612 default 400000000 if BF516
613 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000614 default 400000000 if BF522
615 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800616 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800617 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800618 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800619 default 600000000 if BF527
620 default 400000000 if BF531
621 default 400000000 if BF532
622 default 750000000 if BF533
623 default 500000000 if BF534
624 default 400000000 if BF536
625 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800626 default 533333333 if BF538
627 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800628 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800629 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800630 default 600000000 if BF547
631 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800632 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800633 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800634 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800635
636config MIN_VCO_HZ
637 int
638 default 50000000
639
640config MAX_SCLK_HZ
641 int
Bob Liu7c141c12012-05-17 17:15:40 +0800642 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800643 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800644
645config MIN_SCLK_HZ
646 int
647 default 27000000
648
649comment "Kernel Timer/Scheduler"
650
651source kernel/Kconfig.hz
652
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000653config SET_GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800654 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800655 default y
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000656 select GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800657
Yi Li0d152c22009-12-28 10:21:49 +0000658menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000659 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000660config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000661 bool "GPTimer0"
662 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000663 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000664
665config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000666 bool "Core timer"
667 default y
668endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000669
Yi Li0d152c22009-12-28 10:21:49 +0000670menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800671 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000672config CYCLES_CLOCKSOURCE
673 bool "CYCLES"
674 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800675 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000676 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800677 help
678 If you say Y here, you will enable support for using the 'cycles'
679 registers as a clock source. Doing so means you will be unable to
680 safely write to the 'cycles' register during runtime. You will
681 still be able to read it (such as for performance monitoring), but
682 writing the registers will most likely crash the kernel.
683
Graf Yang1fa9be72009-05-15 11:01:59 +0000684config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000685 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000686 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000687 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000688endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000689
Mike Frysinger5f004c22008-04-25 02:11:24 +0800690comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800691
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800692choice
693 prompt "Blackfin Exception Scratch Register"
694 default BFIN_SCRATCH_REG_RETN
695 help
696 Select the resource to reserve for the Exception handler:
697 - RETN: Non-Maskable Interrupt (NMI)
698 - RETE: Exception Return (JTAG/ICE)
699 - CYCLES: Performance counter
700
701 If you are unsure, please select "RETN".
702
703config BFIN_SCRATCH_REG_RETN
704 bool "RETN"
705 help
706 Use the RETN register in the Blackfin exception handler
707 as a stack scratch register. This means you cannot
708 safely use NMI on the Blackfin while running Linux, but
709 you can debug the system with a JTAG ICE and use the
710 CYCLES performance registers.
711
712 If you are unsure, please select "RETN".
713
714config BFIN_SCRATCH_REG_RETE
715 bool "RETE"
716 help
717 Use the RETE register in the Blackfin exception handler
718 as a stack scratch register. This means you cannot
719 safely use a JTAG ICE while debugging a Blackfin board,
720 but you can safely use the CYCLES performance registers
721 and the NMI.
722
723 If you are unsure, please select "RETN".
724
725config BFIN_SCRATCH_REG_CYCLES
726 bool "CYCLES"
727 help
728 Use the CYCLES register in the Blackfin exception handler
729 as a stack scratch register. This means you cannot
730 safely use the CYCLES performance registers on a Blackfin
731 board at anytime, but you can debug the system with a JTAG
732 ICE and use the NMI.
733
734 If you are unsure, please select "RETN".
735
736endchoice
737
Bryan Wu1394f032007-05-06 14:50:22 -0700738endmenu
739
740
741menu "Blackfin Kernel Optimizations"
742
Bryan Wu1394f032007-05-06 14:50:22 -0700743comment "Memory Optimizations"
744
745config I_ENTRY_L1
746 bool "Locate interrupt entry code in L1 Memory"
747 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500748 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700749 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200750 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
751 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700752
753config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200754 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700755 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500756 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700757 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200758 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800759 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200760 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700761
762config DO_IRQ_L1
763 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
764 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500765 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700766 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200767 If enabled, the frequently called do_irq dispatcher function is linked
768 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700769
770config CORE_TIMER_IRQ_L1
771 bool "Locate frequently called timer_interrupt() function in L1 Memory"
772 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500773 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700774 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200775 If enabled, the frequently called timer_interrupt() function is linked
776 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700777
778config IDLE_L1
779 bool "Locate frequently idle function in L1 Memory"
780 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500781 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700782 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200783 If enabled, the frequently called idle function is linked
784 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700785
786config SCHEDULE_L1
787 bool "Locate kernel schedule function in L1 Memory"
788 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500789 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700790 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200791 If enabled, the frequently called kernel schedule is linked
792 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700793
794config ARITHMETIC_OPS_L1
795 bool "Locate kernel owned arithmetic functions in L1 Memory"
796 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500797 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700798 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200799 If enabled, arithmetic functions are linked
800 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700801
802config ACCESS_OK_L1
803 bool "Locate access_ok function in L1 Memory"
804 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500805 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700806 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200807 If enabled, the access_ok function is linked
808 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700809
810config MEMSET_L1
811 bool "Locate memset function in L1 Memory"
812 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500813 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700814 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200815 If enabled, the memset function is linked
816 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700817
818config MEMCPY_L1
819 bool "Locate memcpy function in L1 Memory"
820 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500821 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700822 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200823 If enabled, the memcpy function is linked
824 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700825
Robin Getz479ba602010-05-03 17:23:20 +0000826config STRCMP_L1
827 bool "locate strcmp function in L1 Memory"
828 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500829 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000830 help
831 If enabled, the strcmp function is linked
832 into L1 instruction memory (less latency).
833
834config STRNCMP_L1
835 bool "locate strncmp function in L1 Memory"
836 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500837 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000838 help
839 If enabled, the strncmp function is linked
840 into L1 instruction memory (less latency).
841
842config STRCPY_L1
843 bool "locate strcpy function in L1 Memory"
844 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500845 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000846 help
847 If enabled, the strcpy function is linked
848 into L1 instruction memory (less latency).
849
850config STRNCPY_L1
851 bool "locate strncpy function in L1 Memory"
852 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500853 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000854 help
855 If enabled, the strncpy function is linked
856 into L1 instruction memory (less latency).
857
Bryan Wu1394f032007-05-06 14:50:22 -0700858config SYS_BFIN_SPINLOCK_L1
859 bool "Locate sys_bfin_spinlock function in L1 Memory"
860 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500861 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700862 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200863 If enabled, sys_bfin_spinlock function is linked
864 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700865
866config IP_CHECKSUM_L1
867 bool "Locate IP Checksum function in L1 Memory"
868 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500869 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700870 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200871 If enabled, the IP Checksum function is linked
872 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700873
874config CACHELINE_ALIGNED_L1
875 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800876 default y if !BF54x
877 default n if BF54x
Mike Frysinger95fc2d8f2012-03-28 11:43:02 +0800878 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700879 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100880 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200881 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700882
883config SYSCALL_TAB_L1
884 bool "Locate Syscall Table L1 Data Memory"
885 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500886 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700887 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200888 If enabled, the Syscall LUT is linked
889 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700890
891config CPLB_SWITCH_TAB_L1
892 bool "Locate CPLB Switch Tables L1 Data Memory"
893 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500894 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700895 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200896 If enabled, the CPLB Switch Tables are linked
897 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700898
Mike Frysinger820b1272011-02-02 22:31:42 -0500899config ICACHE_FLUSH_L1
900 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000901 default y
902 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500903 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000904 into L1 instruction memory.
905
906 Note that this might be required to address anomalies, but
907 these functions are pretty small, so it shouldn't be too bad.
908 If you are using a processor affected by an anomaly, the build
909 system will double check for you and prevent it.
910
Mike Frysinger820b1272011-02-02 22:31:42 -0500911config DCACHE_FLUSH_L1
912 bool "Locate dcache flush funcs in L1 Inst Memory"
913 default y
914 depends on !SMP
915 help
916 If enabled, the Blackfin dcache flushing functions are linked
917 into L1 instruction memory.
918
Graf Yangca87b7a2008-10-08 17:30:01 +0800919config APP_STACK_L1
920 bool "Support locating application stack in L1 Scratch Memory"
921 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500922 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800923 help
924 If enabled the application stack can be located in L1
925 scratch memory (less latency).
926
927 Currently only works with FLAT binaries.
928
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800929config EXCEPTION_L1_SCRATCH
930 bool "Locate exception stack in L1 Scratch Memory"
931 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500932 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800933 help
934 Whenever an exception occurs, use the L1 Scratch memory for
935 stack storage. You cannot place the stacks of FLAT binaries
936 in L1 when using this option.
937
938 If you don't use L1 Scratch, then you should say Y here.
939
Robin Getz251383c2008-08-14 15:12:55 +0800940comment "Speed Optimizations"
941config BFIN_INS_LOWOVERHEAD
942 bool "ins[bwl] low overhead, higher interrupt latency"
943 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500944 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800945 help
946 Reads on the Blackfin are speculative. In Blackfin terms, this means
947 they can be interrupted at any time (even after they have been issued
948 on to the external bus), and re-issued after the interrupt occurs.
949 For memory - this is not a big deal, since memory does not change if
950 it sees a read.
951
952 If a FIFO is sitting on the end of the read, it will see two reads,
953 when the core only sees one since the FIFO receives both the read
954 which is cancelled (and not delivered to the core) and the one which
955 is re-issued (which is delivered to the core).
956
957 To solve this, interrupts are turned off before reads occur to
958 I/O space. This option controls which the overhead/latency of
959 controlling interrupts during this time
960 "n" turns interrupts off every read
961 (higher overhead, but lower interrupt latency)
962 "y" turns interrupts off every loop
963 (low overhead, but longer interrupt latency)
964
965 default behavior is to leave this set to on (type "Y"). If you are experiencing
966 interrupt latency issues, it is safe and OK to turn this off.
967
Bryan Wu1394f032007-05-06 14:50:22 -0700968endmenu
969
Bryan Wu1394f032007-05-06 14:50:22 -0700970choice
971 prompt "Kernel executes from"
972 help
973 Choose the memory type that the kernel will be running in.
974
975config RAMKERNEL
976 bool "RAM"
977 help
978 The kernel will be resident in RAM when running.
979
980config ROMKERNEL
981 bool "ROM"
982 help
983 The kernel will be resident in FLASH/ROM when running.
984
985endchoice
986
Mike Frysinger56b4f072010-10-16 19:46:21 -0400987# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
988config XIP_KERNEL
989 bool
990 default y
991 depends on ROMKERNEL
992
Bryan Wu1394f032007-05-06 14:50:22 -0700993source "mm/Kconfig"
994
Mike Frysinger780431e2007-10-21 23:37:54 +0800995config BFIN_GPTIMERS
996 tristate "Enable Blackfin General Purpose Timers API"
997 default n
998 help
999 Enable support for the General Purpose Timers API. If you
1000 are unsure, say N.
1001
1002 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +02001003 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +08001004
Bryan Wu1394f032007-05-06 14:50:22 -07001005choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001006 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001007 default DMA_UNCACHED_1M
Scott Jiangc8d11a02012-05-18 16:27:22 -04001008config DMA_UNCACHED_32M
1009 bool "Enable 32M DMA region"
1010config DMA_UNCACHED_16M
1011 bool "Enable 16M DMA region"
1012config DMA_UNCACHED_8M
1013 bool "Enable 8M DMA region"
Cliff Cai86ad7932008-05-17 16:36:52 +08001014config DMA_UNCACHED_4M
1015 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001016config DMA_UNCACHED_2M
1017 bool "Enable 2M DMA region"
1018config DMA_UNCACHED_1M
1019 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001020config DMA_UNCACHED_512K
1021 bool "Enable 512K DMA region"
1022config DMA_UNCACHED_256K
1023 bool "Enable 256K DMA region"
1024config DMA_UNCACHED_128K
1025 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001026config DMA_UNCACHED_NONE
1027 bool "Disable DMA region"
1028endchoice
1029
1030
1031comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001032
Robin Getz3bebca22007-10-10 23:55:26 +08001033config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001034 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001035 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001036config BFIN_EXTMEM_ICACHEABLE
1037 bool "Enable ICACHE for external memory"
1038 depends on BFIN_ICACHE
1039 default y
1040config BFIN_L2_ICACHEABLE
1041 bool "Enable ICACHE for L2 SRAM"
1042 depends on BFIN_ICACHE
Steven Miaob0ce61d2012-06-01 10:29:42 +08001043 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001044 default n
1045
Robin Getz3bebca22007-10-10 23:55:26 +08001046config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001047 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001048 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001049config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001050 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001051 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001052 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001053config BFIN_EXTMEM_DCACHEABLE
1054 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001055 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001056 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001057choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001058 prompt "External memory DCACHE policy"
1059 depends on BFIN_EXTMEM_DCACHEABLE
1060 default BFIN_EXTMEM_WRITEBACK if !SMP
1061 default BFIN_EXTMEM_WRITETHROUGH if SMP
1062config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001063 bool "Write back"
1064 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001065 help
1066 Write Back Policy:
1067 Cached data will be written back to SDRAM only when needed.
1068 This can give a nice increase in performance, but beware of
1069 broken drivers that do not properly invalidate/flush their
1070 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001071
Jie Zhang41ba6532009-06-16 09:48:33 +00001072 Write Through Policy:
1073 Cached data will always be written back to SDRAM when the
1074 cache is updated. This is a completely safe setting, but
1075 performance is worse than Write Back.
1076
1077 If you are unsure of the options and you want to be safe,
1078 then go with Write Through.
1079
1080config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001081 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001082 help
1083 Write Back Policy:
1084 Cached data will be written back to SDRAM only when needed.
1085 This can give a nice increase in performance, but beware of
1086 broken drivers that do not properly invalidate/flush their
1087 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001088
Jie Zhang41ba6532009-06-16 09:48:33 +00001089 Write Through Policy:
1090 Cached data will always be written back to SDRAM when the
1091 cache is updated. This is a completely safe setting, but
1092 performance is worse than Write Back.
1093
1094 If you are unsure of the options and you want to be safe,
1095 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001096
1097endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001098
Jie Zhang41ba6532009-06-16 09:48:33 +00001099config BFIN_L2_DCACHEABLE
1100 bool "Enable DCACHE for L2 SRAM"
1101 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001102 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001103 default n
1104choice
1105 prompt "L2 SRAM DCACHE policy"
1106 depends on BFIN_L2_DCACHEABLE
1107 default BFIN_L2_WRITEBACK
1108config BFIN_L2_WRITEBACK
1109 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001110
1111config BFIN_L2_WRITETHROUGH
1112 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001113endchoice
1114
1115
1116comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001117config MPU
Kees Cook89a06772013-01-16 18:53:16 -08001118 bool "Enable the memory protection unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001119 default n
1120 help
1121 Use the processor's MPU to protect applications from accessing
1122 memory they do not own. This comes at a performance penalty
1123 and is recommended only for debugging.
1124
Matt LaPlante692105b2009-01-26 11:12:25 +01001125comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001126
Mike Frysingerddf416b2007-10-10 18:06:47 +08001127menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001128 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001129config C_AMCKEN
1130 bool "Enable CLKOUT"
1131 default y
1132
1133config C_CDPRIO
1134 bool "DMA has priority over core for ext. accesses"
1135 default n
1136
1137config C_B0PEN
1138 depends on BF561
1139 bool "Bank 0 16 bit packing enable"
1140 default y
1141
1142config C_B1PEN
1143 depends on BF561
1144 bool "Bank 1 16 bit packing enable"
1145 default y
1146
1147config C_B2PEN
1148 depends on BF561
1149 bool "Bank 2 16 bit packing enable"
1150 default y
1151
1152config C_B3PEN
1153 depends on BF561
1154 bool "Bank 3 16 bit packing enable"
1155 default n
1156
1157choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001158 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001159 default C_AMBEN_ALL
1160
1161config C_AMBEN
1162 bool "Disable All Banks"
1163
1164config C_AMBEN_B0
1165 bool "Enable Bank 0"
1166
1167config C_AMBEN_B0_B1
1168 bool "Enable Bank 0 & 1"
1169
1170config C_AMBEN_B0_B1_B2
1171 bool "Enable Bank 0 & 1 & 2"
1172
1173config C_AMBEN_ALL
1174 bool "Enable All Banks"
1175endchoice
1176endmenu
1177
1178menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001179 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001180config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001181 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001182 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001183 help
1184 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1185 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001186
1187config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001188 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001189 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001190 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001191 help
1192 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1193 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001194
1195config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001196 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001197 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001198 help
1199 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1200 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001201
1202config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001203 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001204 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001205 help
1206 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1207 used to control the Asynchronous Memory Bank 3 settings.
1208
Bryan Wu1394f032007-05-06 14:50:22 -07001209endmenu
1210
Sonic Zhange40540b2007-11-21 23:49:52 +08001211config EBIU_MBSCTLVAL
1212 hex "EBIU Bank Select Control Register"
1213 depends on BF54x
1214 default 0
1215
1216config EBIU_MODEVAL
1217 hex "Flash Memory Mode Control Register"
1218 depends on BF54x
1219 default 1
1220
1221config EBIU_FCTLVAL
1222 hex "Flash Memory Bank Control Register"
1223 depends on BF54x
1224 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001225endmenu
1226
1227#############################################################################
1228menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1229
1230config PCI
1231 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001232 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001233 help
1234 Support for PCI bus.
1235
1236source "drivers/pci/Kconfig"
1237
Bryan Wu1394f032007-05-06 14:50:22 -07001238source "drivers/pcmcia/Kconfig"
1239
1240source "drivers/pci/hotplug/Kconfig"
1241
1242endmenu
1243
1244menu "Executable file formats"
1245
1246source "fs/Kconfig.binfmt"
1247
1248endmenu
1249
1250menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001251
Bryan Wu1394f032007-05-06 14:50:22 -07001252source "kernel/power/Kconfig"
1253
Johannes Bergf4cb5702007-12-08 02:14:00 +01001254config ARCH_SUSPEND_POSSIBLE
1255 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001256
Bryan Wu1394f032007-05-06 14:50:22 -07001257choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001258 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001259 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001260 default PM_BFIN_SLEEP_DEEPER
1261config PM_BFIN_SLEEP_DEEPER
1262 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001263 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001264 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1265 power dissipation by disabling the clock to the processor core (CCLK).
1266 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1267 to 0.85 V to provide the greatest power savings, while preserving the
1268 processor state.
1269 The PLL and system clock (SCLK) continue to operate at a very low
1270 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1271 the SDRAM is put into Self Refresh Mode. Typically an external event
1272 such as GPIO interrupt or RTC activity wakes up the processor.
1273 Various Peripherals such as UART, SPORT, PPI may not function as
1274 normal during Sleep Deeper, due to the reduced SCLK frequency.
1275 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001276
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001277 If unsure, select "Sleep Deeper".
1278
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001279config PM_BFIN_SLEEP
1280 bool "Sleep"
1281 help
1282 Sleep Mode (High Power Savings) - The sleep mode reduces power
1283 dissipation by disabling the clock to the processor core (CCLK).
1284 The PLL and system clock (SCLK), however, continue to operate in
1285 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001286 up the processor. When in the sleep mode, system DMA access to L1
1287 memory is not supported.
1288
1289 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001290endchoice
1291
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001292comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1293 depends on PM
1294
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001295config PM_BFIN_WAKE_PH6
1296 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001297 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001298 default n
1299 help
1300 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1301
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001302config PM_BFIN_WAKE_GP
1303 bool "Allow Wake-Up from GPIOs"
1304 depends on PM && BF54x
1305 default n
1306 help
1307 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001308 (all processors, except ADSP-BF549). This option sets
1309 the general-purpose wake-up enable (GPWE) control bit to enable
1310 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
Masanari Iida59bf8962012-04-18 00:01:21 +09001311 On ADSP-BF549 this option enables the same functionality on the
Michael Hennerich19986282009-03-05 16:45:55 +08001312 /MRXON pin also PH7.
1313
Steven Miao0fbd88c2012-05-17 17:29:54 +08001314config PM_BFIN_WAKE_PA15
1315 bool "Allow Wake-Up from PA15"
1316 depends on PM && BF60x
1317 default n
1318 help
1319 Enable PA15 Wake-Up
1320
1321config PM_BFIN_WAKE_PA15_POL
1322 int "Wake-up priority"
1323 depends on PM_BFIN_WAKE_PA15
1324 default 0
1325 help
1326 Wake-Up priority 0(low) 1(high)
1327
1328config PM_BFIN_WAKE_PB15
1329 bool "Allow Wake-Up from PB15"
1330 depends on PM && BF60x
1331 default n
1332 help
1333 Enable PB15 Wake-Up
1334
1335config PM_BFIN_WAKE_PB15_POL
1336 int "Wake-up priority"
1337 depends on PM_BFIN_WAKE_PB15
1338 default 0
1339 help
1340 Wake-Up priority 0(low) 1(high)
1341
1342config PM_BFIN_WAKE_PC15
1343 bool "Allow Wake-Up from PC15"
1344 depends on PM && BF60x
1345 default n
1346 help
1347 Enable PC15 Wake-Up
1348
1349config PM_BFIN_WAKE_PC15_POL
1350 int "Wake-up priority"
1351 depends on PM_BFIN_WAKE_PC15
1352 default 0
1353 help
1354 Wake-Up priority 0(low) 1(high)
1355
1356config PM_BFIN_WAKE_PD06
1357 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1358 depends on PM && BF60x
1359 default n
1360 help
1361 Enable PD06(ETH0_PHYINT) Wake-up
1362
1363config PM_BFIN_WAKE_PD06_POL
1364 int "Wake-up priority"
1365 depends on PM_BFIN_WAKE_PD06
1366 default 0
1367 help
1368 Wake-Up priority 0(low) 1(high)
1369
1370config PM_BFIN_WAKE_PE12
1371 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1372 depends on PM && BF60x
1373 default n
1374 help
1375 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1376
1377config PM_BFIN_WAKE_PE12_POL
1378 int "Wake-up priority"
1379 depends on PM_BFIN_WAKE_PE12
1380 default 0
1381 help
1382 Wake-Up priority 0(low) 1(high)
1383
1384config PM_BFIN_WAKE_PG04
1385 bool "Allow Wake-Up from PG04(CAN0_RX)"
1386 depends on PM && BF60x
1387 default n
1388 help
1389 Enable PG04(CAN0_RX) Wake-up
1390
1391config PM_BFIN_WAKE_PG04_POL
1392 int "Wake-up priority"
1393 depends on PM_BFIN_WAKE_PG04
1394 default 0
1395 help
1396 Wake-Up priority 0(low) 1(high)
1397
1398config PM_BFIN_WAKE_PG13
1399 bool "Allow Wake-Up from PG13"
1400 depends on PM && BF60x
1401 default n
1402 help
1403 Enable PG13 Wake-Up
1404
1405config PM_BFIN_WAKE_PG13_POL
1406 int "Wake-up priority"
1407 depends on PM_BFIN_WAKE_PG13
1408 default 0
1409 help
1410 Wake-Up priority 0(low) 1(high)
1411
1412config PM_BFIN_WAKE_USB
1413 bool "Allow Wake-Up from (USB)"
1414 depends on PM && BF60x
1415 default n
1416 help
1417 Enable (USB) Wake-up
1418
1419config PM_BFIN_WAKE_USB_POL
1420 int "Wake-up priority"
1421 depends on PM_BFIN_WAKE_USB
1422 default 0
1423 help
1424 Wake-Up priority 0(low) 1(high)
1425
Bryan Wu1394f032007-05-06 14:50:22 -07001426endmenu
1427
Bryan Wu1394f032007-05-06 14:50:22 -07001428menu "CPU Frequency scaling"
1429
1430source "drivers/cpufreq/Kconfig"
1431
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001432config BFIN_CPU_FREQ
1433 bool
1434 depends on CPU_FREQ
1435 select CPU_FREQ_TABLE
1436 default y
1437
Michael Hennerich14b03202008-05-07 11:41:26 +08001438config CPU_VOLTAGE
1439 bool "CPU Voltage scaling"
Michael Hennerich14b03202008-05-07 11:41:26 +08001440 depends on CPU_FREQ
1441 default n
1442 help
1443 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1444 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001445 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001446 the PLL may unlock.
1447
Bryan Wu1394f032007-05-06 14:50:22 -07001448endmenu
1449
Bryan Wu1394f032007-05-06 14:50:22 -07001450source "net/Kconfig"
1451
1452source "drivers/Kconfig"
1453
Mike Frysinger872d0242009-10-06 04:49:07 +00001454source "drivers/firmware/Kconfig"
1455
Bryan Wu1394f032007-05-06 14:50:22 -07001456source "fs/Kconfig"
1457
Mike Frysinger74ce8322007-11-21 23:50:49 +08001458source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001459
1460source "security/Kconfig"
1461
1462source "crypto/Kconfig"
1463
1464source "lib/Kconfig"