blob: 2688f6d64bb9f3e6883e5a8a9216a38fd794d880 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000145static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100407 bool has_aux_irq = HAS_AUX_IRQ(dev);
Ben Widawskya81a5072013-11-04 23:11:32 -0800408 uint32_t timeout;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409
410 /* dp aux is extremely sensitive to irq latency, hence request the
411 * lowest possible wakeup latency and so prevent the cpu from going into
412 * deep sleep states.
413 */
414 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Keith Packard9b984da2011-09-19 13:54:47 -0700416 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800417
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200418 if (IS_GEN6(dev))
419 precharge = 3;
420 else
421 precharge = 5;
422
Ben Widawskya81a5072013-11-04 23:11:32 -0800423 if (IS_BROADWELL(dev) && ch_ctl == DPA_AUX_CH_CTL)
424 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
425 else
426 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
427
Paulo Zanonic67a4702013-08-19 13:18:09 -0300428 intel_aux_display_runtime_get(dev_priv);
429
Jesse Barnes11bee432011-08-01 15:02:20 -0700430 /* Try to wait for any previous AUX channel activity */
431 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100432 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700433 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
434 break;
435 msleep(1);
436 }
437
438 if (try == 3) {
439 WARN(1, "dp_aux_ch not started status 0x%08x\n",
440 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100441 ret = -EBUSY;
442 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100443 }
444
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300445 /* Only 5 data registers! */
446 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
447 ret = -E2BIG;
448 goto out;
449 }
450
Chris Wilsonbc866252013-07-21 16:00:03 +0100451 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
452 /* Must try at least 3 times according to DP spec */
453 for (try = 0; try < 5; try++) {
454 /* Load the send data into the aux channel data registers */
455 for (i = 0; i < send_bytes; i += 4)
456 I915_WRITE(ch_data + i,
457 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400458
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 /* Send the command and wait for it to complete */
460 I915_WRITE(ch_ctl,
461 DP_AUX_CH_CTL_SEND_BUSY |
462 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Ben Widawskya81a5072013-11-04 23:11:32 -0800463 timeout |
Chris Wilsonbc866252013-07-21 16:00:03 +0100464 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
465 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
466 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
467 DP_AUX_CH_CTL_DONE |
468 DP_AUX_CH_CTL_TIME_OUT_ERROR |
469 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100470
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400472
Chris Wilsonbc866252013-07-21 16:00:03 +0100473 /* Clear done status and any errors */
474 I915_WRITE(ch_ctl,
475 status |
476 DP_AUX_CH_CTL_DONE |
477 DP_AUX_CH_CTL_TIME_OUT_ERROR |
478 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400479
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR))
482 continue;
483 if (status & DP_AUX_CH_CTL_DONE)
484 break;
485 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300526 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100527
528 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529}
530
531/* Write data to the aux channel in native mode */
532static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100533intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 uint16_t address, uint8_t *send, int send_bytes)
535{
536 int ret;
537 uint8_t msg[20];
538 int msg_bytes;
539 uint8_t ack;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200540 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300542 if (WARN_ON(send_bytes > 16))
543 return -E2BIG;
544
Keith Packard9b984da2011-09-19 13:54:47 -0700545 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100546 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800548 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549 msg[3] = send_bytes - 1;
550 memcpy(&msg[4], send, send_bytes);
551 msg_bytes = send_bytes + 4;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200552 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100553 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554 if (ret < 0)
555 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100556 ack >>= 4;
557 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200558 return send_bytes;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100559 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200560 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700562 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200564
565 DRM_ERROR("too many retries, giving up\n");
566 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567}
568
569/* Write a single byte to the aux channel in native mode */
570static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100571intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572 uint16_t address, uint8_t byte)
573{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100574 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575}
576
577/* read bytes from a native aux channel */
578static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100579intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700580 uint16_t address, uint8_t *recv, int recv_bytes)
581{
582 uint8_t msg[4];
583 int msg_bytes;
584 uint8_t reply[20];
585 int reply_bytes;
586 uint8_t ack;
587 int ret;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200588 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300590 if (WARN_ON(recv_bytes > 19))
591 return -E2BIG;
592
Keith Packard9b984da2011-09-19 13:54:47 -0700593 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100594 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700595 msg[1] = address >> 8;
596 msg[2] = address & 0xff;
597 msg[3] = recv_bytes - 1;
598
599 msg_bytes = 4;
600 reply_bytes = recv_bytes + 1;
601
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200602 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100603 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700605 if (ret == 0)
606 return -EPROTO;
607 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100609 ack = reply[0] >> 4;
610 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700611 memcpy(recv, reply + 1, ret - 1);
612 return ret - 1;
613 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100614 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200615 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700616 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700617 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700618 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200619
620 DRM_ERROR("too many retries, giving up\n");
621 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700622}
623
624static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000625intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
626 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627{
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100629 struct intel_dp *intel_dp = container_of(adapter,
630 struct intel_dp,
631 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000632 uint16_t address = algo_data->address;
633 uint8_t msg[5];
634 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000635 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000636 int msg_bytes;
637 int reply_bytes;
638 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700639
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200640 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700641 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000642 /* Set up the command byte */
643 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100644 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000645 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100646 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000647
648 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100649 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000650
651 msg[1] = address >> 8;
652 msg[2] = address;
653
654 switch (mode) {
655 case MODE_I2C_WRITE:
656 msg[3] = 0;
657 msg[4] = write_byte;
658 msg_bytes = 5;
659 reply_bytes = 1;
660 break;
661 case MODE_I2C_READ:
662 msg[3] = 0;
663 msg_bytes = 4;
664 reply_bytes = 2;
665 break;
666 default:
667 msg_bytes = 3;
668 reply_bytes = 1;
669 break;
670 }
671
Jani Nikula58c67ce2013-09-20 16:42:14 +0300672 /*
673 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
674 * required to retry at least seven times upon receiving AUX_DEFER
675 * before giving up the AUX transaction.
676 */
677 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000678 ret = intel_dp_aux_ch(intel_dp,
679 msg, msg_bytes,
680 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000681 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000682 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200683 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000684 }
David Flynn8316f332010-12-08 16:10:21 +0000685
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100686 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
687 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000688 /* I2C-over-AUX Reply field is only valid
689 * when paired with AUX ACK.
690 */
691 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100692 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000693 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200694 ret = -EREMOTEIO;
695 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100696 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300697 /*
698 * For now, just give more slack to branch devices. We
699 * could check the DPCD for I2C bit rate capabilities,
700 * and if available, adjust the interval. We could also
701 * be more careful with DP-to-Legacy adapters where a
702 * long legacy cable may force very low I2C bit rates.
703 */
704 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
705 DP_DWN_STRM_PORT_PRESENT)
706 usleep_range(500, 600);
707 else
708 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000709 continue;
710 default:
711 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
712 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200713 ret = -EREMOTEIO;
714 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000715 }
716
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100717 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
718 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000719 if (mode == MODE_I2C_READ) {
720 *read_byte = reply[1];
721 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200722 ret = reply_bytes - 1;
723 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100724 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000725 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200726 ret = -EREMOTEIO;
727 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100728 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000729 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000730 udelay(100);
731 break;
732 default:
David Flynn8316f332010-12-08 16:10:21 +0000733 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200734 ret = -EREMOTEIO;
735 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000736 }
737 }
David Flynn8316f332010-12-08 16:10:21 +0000738
739 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200740 ret = -EREMOTEIO;
741
742out:
743 ironlake_edp_panel_vdd_off(intel_dp, false);
744 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745}
746
747static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800749 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750{
Keith Packard0b5c5412011-09-28 16:41:05 -0700751 int ret;
752
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800753 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->algo.running = false;
755 intel_dp->algo.address = 0;
756 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757
Akshay Joshi0206e352011-08-16 15:34:10 -0400758 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100759 intel_dp->adapter.owner = THIS_MODULE;
760 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400761 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100762 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
763 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000764 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100765
Keith Packard0b5c5412011-09-28 16:41:05 -0700766 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700767 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768}
769
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200770static void
771intel_dp_set_clock(struct intel_encoder *encoder,
772 struct intel_crtc_config *pipe_config, int link_bw)
773{
774 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800775 const struct dp_link_dpll *divisor = NULL;
776 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200777
778 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800779 divisor = gen4_dpll;
780 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781 } else if (IS_HASWELL(dev)) {
782 /* Haswell has special-purpose DP DDI clocks. */
783 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800784 divisor = pch_dpll;
785 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200786 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800787 divisor = vlv_dpll;
788 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200789 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800790
791 if (divisor && count) {
792 for (i = 0; i < count; i++) {
793 if (link_bw == divisor[i].link_bw) {
794 pipe_config->dpll = divisor[i].dpll;
795 pipe_config->clock_set = true;
796 break;
797 }
798 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200799 }
800}
801
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200802bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100803intel_dp_compute_config(struct intel_encoder *encoder,
804 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100806 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100808 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100809 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300810 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700811 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300812 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200814 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100815 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200816 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200818 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Imre Deakbc7d38a2013-05-16 14:40:36 +0300820 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100821 pipe_config->has_pch_encoder = true;
822
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200823 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700824
Jani Nikuladd06f902012-10-19 14:51:50 +0300825 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
826 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
827 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700828 if (!HAS_PCH_SPLIT(dev))
829 intel_gmch_panel_fitting(intel_crtc, pipe_config,
830 intel_connector->panel.fitting_mode);
831 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700832 intel_pch_panel_fitting(intel_crtc, pipe_config,
833 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100834 }
835
Daniel Vettercb1793c2012-06-04 18:39:21 +0200836 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200837 return false;
838
Daniel Vetter083f9562012-04-20 20:23:49 +0200839 DRM_DEBUG_KMS("DP link computation with max lane count %i "
840 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100841 max_lane_count, bws[max_clock],
842 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200843
Daniel Vetter36008362013-03-27 00:44:59 +0100844 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
845 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200846 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300847 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
848 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300849 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
850 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300851 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300852 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200853
Daniel Vetter36008362013-03-27 00:44:59 +0100854 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100855 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
856 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200857
Daniel Vetter36008362013-03-27 00:44:59 +0100858 for (clock = 0; clock <= max_clock; clock++) {
859 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
860 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
861 link_avail = intel_dp_max_data_rate(link_clock,
862 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200863
Daniel Vetter36008362013-03-27 00:44:59 +0100864 if (mode_rate <= link_avail) {
865 goto found;
866 }
867 }
868 }
869 }
870
871 return false;
872
873found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200874 if (intel_dp->color_range_auto) {
875 /*
876 * See:
877 * CEA-861-E - 5.1 Default Encoding Parameters
878 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
879 */
Thierry Reding18316c82012-12-20 15:41:44 +0100880 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200881 intel_dp->color_range = DP_COLOR_RANGE_16_235;
882 else
883 intel_dp->color_range = 0;
884 }
885
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200886 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100887 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200888
Daniel Vetter36008362013-03-27 00:44:59 +0100889 intel_dp->link_bw = bws[clock];
890 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200891 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200892 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200893
Daniel Vetter36008362013-03-27 00:44:59 +0100894 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
895 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200896 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100897 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
898 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200900 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100901 adjusted_mode->crtc_clock,
902 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200903 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200905 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
906
Daniel Vetter36008362013-03-27 00:44:59 +0100907 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908}
909
Daniel Vetter7c62a162013-06-01 17:16:20 +0200910static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200912 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
913 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
914 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 dpa_ctl;
917
Daniel Vetterff9a6752013-06-01 17:16:21 +0200918 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100919 dpa_ctl = I915_READ(DP_A);
920 dpa_ctl &= ~DP_PLL_FREQ_MASK;
921
Daniel Vetterff9a6752013-06-01 17:16:21 +0200922 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100923 /* For a long time we've carried around a ILK-DevA w/a for the
924 * 160MHz clock. If we're really unlucky, it's still required.
925 */
926 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100927 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200928 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100929 } else {
930 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200931 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100932 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100933
Daniel Vetterea9b6002012-11-29 15:59:31 +0100934 I915_WRITE(DP_A, dpa_ctl);
935
936 POSTING_READ(DP_A);
937 udelay(500);
938}
939
Daniel Vetterb934223d2013-07-21 21:37:05 +0200940static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200942 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200944 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300945 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200946 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
947 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Keith Packard417e8222011-11-01 19:54:11 -0700949 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800950 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700951 *
952 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800953 * SNB CPU
954 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700955 * CPT PCH
956 *
957 * IBX PCH and CPU are the same for almost everything,
958 * except that the CPU DP PLL is configured in this
959 * register
960 *
961 * CPT PCH is quite different, having many bits moved
962 * to the TRANS_DP_CTL register instead. That
963 * configuration happens (oddly) in ironlake_pch_enable
964 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400965
Keith Packard417e8222011-11-01 19:54:11 -0700966 /* Preserve the BIOS-computed detected bit. This is
967 * supposed to be read-only.
968 */
969 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Keith Packard417e8222011-11-01 19:54:11 -0700971 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700972 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200973 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Wu Fengguange0dac652011-09-05 14:25:34 +0800975 if (intel_dp->has_audio) {
976 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200977 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100978 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200979 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800980 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300981
Keith Packard417e8222011-11-01 19:54:11 -0700982 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800983
Imre Deakbc7d38a2013-05-16 14:40:36 +0300984 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800985 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
986 intel_dp->DP |= DP_SYNC_HS_HIGH;
987 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
988 intel_dp->DP |= DP_SYNC_VS_HIGH;
989 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
990
Jani Nikula6aba5b62013-10-04 15:08:10 +0300991 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800992 intel_dp->DP |= DP_ENHANCED_FRAMING;
993
Daniel Vetter7c62a162013-06-01 17:16:20 +0200994 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300995 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700996 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200997 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700998
999 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1000 intel_dp->DP |= DP_SYNC_HS_HIGH;
1001 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1002 intel_dp->DP |= DP_SYNC_VS_HIGH;
1003 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1004
Jani Nikula6aba5b62013-10-04 15:08:10 +03001005 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001006 intel_dp->DP |= DP_ENHANCED_FRAMING;
1007
Daniel Vetter7c62a162013-06-01 17:16:20 +02001008 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001009 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001010 } else {
1011 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001012 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001013
Imre Deakbc7d38a2013-05-16 14:40:36 +03001014 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001015 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Keith Packard99ea7122011-11-01 19:57:50 -07001018#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1019#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1020
1021#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1022#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1023
1024#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1025#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1026
1027static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1028 u32 mask,
1029 u32 value)
1030{
Paulo Zanoni30add222012-10-26 19:05:45 -02001031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001032 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001033 u32 pp_stat_reg, pp_ctrl_reg;
1034
Jani Nikulabf13e812013-09-06 07:40:05 +03001035 pp_stat_reg = _pp_stat_reg(intel_dp);
1036 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001037
1038 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001039 mask, value,
1040 I915_READ(pp_stat_reg),
1041 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001042
Jesse Barnes453c5422013-03-28 09:55:41 -07001043 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001044 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001045 I915_READ(pp_stat_reg),
1046 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001047 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001048
1049 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001050}
1051
1052static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1053{
1054 DRM_DEBUG_KMS("Wait for panel power on\n");
1055 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1056}
1057
Keith Packardbd943152011-09-18 23:09:52 -07001058static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1059{
Keith Packardbd943152011-09-18 23:09:52 -07001060 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001061 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001062}
Keith Packardbd943152011-09-18 23:09:52 -07001063
Keith Packard99ea7122011-11-01 19:57:50 -07001064static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1065{
1066 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1067 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1068}
Keith Packardbd943152011-09-18 23:09:52 -07001069
Keith Packard99ea7122011-11-01 19:57:50 -07001070
Keith Packard832dd3c2011-11-01 19:34:06 -07001071/* Read the current pp_control value, unlocking the register if it
1072 * is locked
1073 */
1074
Jesse Barnes453c5422013-03-28 09:55:41 -07001075static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001076{
Jesse Barnes453c5422013-03-28 09:55:41 -07001077 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001080
Jani Nikulabf13e812013-09-06 07:40:05 +03001081 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001082 control &= ~PANEL_UNLOCK_MASK;
1083 control |= PANEL_UNLOCK_REGS;
1084 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001085}
1086
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001087void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001088{
Paulo Zanoni30add222012-10-26 19:05:45 -02001089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001090 struct drm_i915_private *dev_priv = dev->dev_private;
1091 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001092 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001093
Keith Packard97af61f572011-09-28 16:23:51 -07001094 if (!is_edp(intel_dp))
1095 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001096
Keith Packardbd943152011-09-18 23:09:52 -07001097 WARN(intel_dp->want_panel_vdd,
1098 "eDP VDD already requested on\n");
1099
1100 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001101
Paulo Zanonib0665d52013-10-30 19:50:27 -02001102 if (ironlake_edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001103 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001104
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001105 intel_runtime_pm_get(dev_priv);
1106
Paulo Zanonib0665d52013-10-30 19:50:27 -02001107 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001108
Keith Packard99ea7122011-11-01 19:57:50 -07001109 if (!ironlake_edp_have_panel_power(intel_dp))
1110 ironlake_wait_panel_power_cycle(intel_dp);
1111
Jesse Barnes453c5422013-03-28 09:55:41 -07001112 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001113 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001114
Jani Nikulabf13e812013-09-06 07:40:05 +03001115 pp_stat_reg = _pp_stat_reg(intel_dp);
1116 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001117
1118 I915_WRITE(pp_ctrl_reg, pp);
1119 POSTING_READ(pp_ctrl_reg);
1120 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1121 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001122 /*
1123 * If the panel wasn't on, delay before accessing aux channel
1124 */
1125 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001126 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001127 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001128 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001129}
1130
Keith Packardbd943152011-09-18 23:09:52 -07001131static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001132{
Paulo Zanoni30add222012-10-26 19:05:45 -02001133 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001136 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001137
Daniel Vettera0e99e62012-12-02 01:05:46 +01001138 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1139
Keith Packardbd943152011-09-18 23:09:52 -07001140 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001141 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1142
Jesse Barnes453c5422013-03-28 09:55:41 -07001143 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001144 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001145
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001146 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1147 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001148
1149 I915_WRITE(pp_ctrl_reg, pp);
1150 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001151
Keith Packardbd943152011-09-18 23:09:52 -07001152 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001153 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1154 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001155
1156 if ((pp & POWER_TARGET_ON) == 0)
1157 msleep(intel_dp->panel_power_cycle_delay);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001158
1159 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001160 }
1161}
1162
1163static void ironlake_panel_vdd_work(struct work_struct *__work)
1164{
1165 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1166 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001167 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001168
Keith Packard627f7672011-10-31 11:30:10 -07001169 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001170 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001171 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001172}
1173
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001174void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001175{
Keith Packard97af61f572011-09-28 16:23:51 -07001176 if (!is_edp(intel_dp))
1177 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001178
Keith Packardbd943152011-09-18 23:09:52 -07001179 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001180
Keith Packardbd943152011-09-18 23:09:52 -07001181 intel_dp->want_panel_vdd = false;
1182
1183 if (sync) {
1184 ironlake_panel_vdd_off_sync(intel_dp);
1185 } else {
1186 /*
1187 * Queue the timer to fire a long
1188 * time from now (relative to the power down delay)
1189 * to keep the panel power up across a sequence of operations
1190 */
1191 schedule_delayed_work(&intel_dp->panel_vdd_work,
1192 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1193 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001194}
1195
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001196void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001197{
Paulo Zanoni30add222012-10-26 19:05:45 -02001198 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001199 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001200 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001202
Keith Packard97af61f572011-09-28 16:23:51 -07001203 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001204 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001205
1206 DRM_DEBUG_KMS("Turn eDP power on\n");
1207
1208 if (ironlake_edp_have_panel_power(intel_dp)) {
1209 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001210 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001211 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001212
Keith Packard99ea7122011-11-01 19:57:50 -07001213 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001214
Jani Nikulabf13e812013-09-06 07:40:05 +03001215 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001216 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001217 if (IS_GEN5(dev)) {
1218 /* ILK workaround: disable reset around power sequence */
1219 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001220 I915_WRITE(pp_ctrl_reg, pp);
1221 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001222 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001223
Keith Packard1c0ae802011-09-19 13:59:29 -07001224 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001225 if (!IS_GEN5(dev))
1226 pp |= PANEL_POWER_RESET;
1227
Jesse Barnes453c5422013-03-28 09:55:41 -07001228 I915_WRITE(pp_ctrl_reg, pp);
1229 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001230
Keith Packard99ea7122011-11-01 19:57:50 -07001231 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Keith Packard05ce1a42011-09-29 16:33:01 -07001233 if (IS_GEN5(dev)) {
1234 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001235 I915_WRITE(pp_ctrl_reg, pp);
1236 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001237 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001238}
1239
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001240void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001241{
Paulo Zanoni30add222012-10-26 19:05:45 -02001242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001243 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001244 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001245 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001246
Keith Packard97af61f572011-09-28 16:23:51 -07001247 if (!is_edp(intel_dp))
1248 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001249
Keith Packard99ea7122011-11-01 19:57:50 -07001250 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001251
Jani Nikula82593832014-03-17 15:20:59 +02001252 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1253
Jesse Barnes453c5422013-03-28 09:55:41 -07001254 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001255 /* We need to switch off panel power _and_ force vdd, for otherwise some
1256 * panels get very unhappy and cease to work. */
Jani Nikula82593832014-03-17 15:20:59 +02001257 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001258
Jani Nikulabf13e812013-09-06 07:40:05 +03001259 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001260
1261 I915_WRITE(pp_ctrl_reg, pp);
1262 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001263
Jani Nikula82593832014-03-17 15:20:59 +02001264 intel_dp->want_panel_vdd = false;
1265
Keith Packard99ea7122011-11-01 19:57:50 -07001266 ironlake_wait_panel_off(intel_dp);
Jani Nikula82593832014-03-17 15:20:59 +02001267
1268 /* We got a reference when we enabled the VDD. */
1269 intel_runtime_pm_put(dev_priv);
Jesse Barnes9934c132010-07-22 13:18:19 -07001270}
1271
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001272void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001273{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001274 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001278 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001279
Keith Packardf01eca22011-09-28 16:48:10 -07001280 if (!is_edp(intel_dp))
1281 return;
1282
Zhao Yakui28c97732009-10-09 11:39:41 +08001283 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001284 /*
1285 * If we enable the backlight right away following a panel power
1286 * on, we may see slight flicker as the panel syncs with the eDP
1287 * link. So delay a bit to make sure the image is solid before
1288 * allowing it to appear.
1289 */
Keith Packardf01eca22011-09-28 16:48:10 -07001290 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001293
Jani Nikulabf13e812013-09-06 07:40:05 +03001294 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001295
1296 I915_WRITE(pp_ctrl_reg, pp);
1297 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001298
Jesse Barnes752aa882013-10-31 18:55:49 +02001299 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001300}
1301
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001302void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001303{
Paulo Zanoni30add222012-10-26 19:05:45 -02001304 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001305 struct drm_i915_private *dev_priv = dev->dev_private;
1306 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001307 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001308
Keith Packardf01eca22011-09-28 16:48:10 -07001309 if (!is_edp(intel_dp))
1310 return;
1311
Jesse Barnes752aa882013-10-31 18:55:49 +02001312 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001313
Zhao Yakui28c97732009-10-09 11:39:41 +08001314 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001315 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001316 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001317
Jani Nikulabf13e812013-09-06 07:40:05 +03001318 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001319
1320 I915_WRITE(pp_ctrl_reg, pp);
1321 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001322 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001323}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001324
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001325static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001326{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1328 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1329 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001330 struct drm_i915_private *dev_priv = dev->dev_private;
1331 u32 dpa_ctl;
1332
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001333 assert_pipe_disabled(dev_priv,
1334 to_intel_crtc(crtc)->pipe);
1335
Jesse Barnesd240f202010-08-13 15:43:26 -07001336 DRM_DEBUG_KMS("\n");
1337 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001338 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1339 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1340
1341 /* We don't adjust intel_dp->DP while tearing down the link, to
1342 * facilitate link retraining (e.g. after hotplug). Hence clear all
1343 * enable bits here to ensure that we don't enable too much. */
1344 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1345 intel_dp->DP |= DP_PLL_ENABLE;
1346 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001347 POSTING_READ(DP_A);
1348 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001349}
1350
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001351static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001352{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001353 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1354 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1355 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001356 struct drm_i915_private *dev_priv = dev->dev_private;
1357 u32 dpa_ctl;
1358
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001359 assert_pipe_disabled(dev_priv,
1360 to_intel_crtc(crtc)->pipe);
1361
Jesse Barnesd240f202010-08-13 15:43:26 -07001362 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001363 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1364 "dp pll off, should be on\n");
1365 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1366
1367 /* We can't rely on the value tracked for the DP register in
1368 * intel_dp->DP because link_down must not change that (otherwise link
1369 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001370 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001371 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001372 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001373 udelay(200);
1374}
1375
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001376/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001377void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001378{
1379 int ret, i;
1380
1381 /* Should have a valid DPCD by this point */
1382 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1383 return;
1384
1385 if (mode != DRM_MODE_DPMS_ON) {
1386 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1387 DP_SET_POWER_D3);
1388 if (ret != 1)
1389 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1390 } else {
1391 /*
1392 * When turning on, we need to retry for 1ms to give the sink
1393 * time to wake up.
1394 */
1395 for (i = 0; i < 3; i++) {
1396 ret = intel_dp_aux_native_write_1(intel_dp,
1397 DP_SET_POWER,
1398 DP_SET_POWER_D0);
1399 if (ret == 1)
1400 break;
1401 msleep(1);
1402 }
1403 }
1404}
1405
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001406static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1407 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001408{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001409 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001410 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001411 struct drm_device *dev = encoder->base.dev;
1412 struct drm_i915_private *dev_priv = dev->dev_private;
1413 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001414
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001415 if (!(tmp & DP_PORT_EN))
1416 return false;
1417
Imre Deakbc7d38a2013-05-16 14:40:36 +03001418 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001419 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001420 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001421 *pipe = PORT_TO_PIPE(tmp);
1422 } else {
1423 u32 trans_sel;
1424 u32 trans_dp;
1425 int i;
1426
1427 switch (intel_dp->output_reg) {
1428 case PCH_DP_B:
1429 trans_sel = TRANS_DP_PORT_SEL_B;
1430 break;
1431 case PCH_DP_C:
1432 trans_sel = TRANS_DP_PORT_SEL_C;
1433 break;
1434 case PCH_DP_D:
1435 trans_sel = TRANS_DP_PORT_SEL_D;
1436 break;
1437 default:
1438 return true;
1439 }
1440
1441 for_each_pipe(i) {
1442 trans_dp = I915_READ(TRANS_DP_CTL(i));
1443 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1444 *pipe = i;
1445 return true;
1446 }
1447 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001448
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001449 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1450 intel_dp->output_reg);
1451 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001452
1453 return true;
1454}
1455
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001456static void intel_dp_get_config(struct intel_encoder *encoder,
1457 struct intel_crtc_config *pipe_config)
1458{
1459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001460 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001461 struct drm_device *dev = encoder->base.dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 enum port port = dp_to_dig_port(intel_dp)->port;
1464 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001465 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001466
Xiong Zhang63000ef2013-06-28 12:59:06 +08001467 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1468 tmp = I915_READ(intel_dp->output_reg);
1469 if (tmp & DP_SYNC_HS_HIGH)
1470 flags |= DRM_MODE_FLAG_PHSYNC;
1471 else
1472 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001473
Xiong Zhang63000ef2013-06-28 12:59:06 +08001474 if (tmp & DP_SYNC_VS_HIGH)
1475 flags |= DRM_MODE_FLAG_PVSYNC;
1476 else
1477 flags |= DRM_MODE_FLAG_NVSYNC;
1478 } else {
1479 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1480 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1481 flags |= DRM_MODE_FLAG_PHSYNC;
1482 else
1483 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001484
Xiong Zhang63000ef2013-06-28 12:59:06 +08001485 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1486 flags |= DRM_MODE_FLAG_PVSYNC;
1487 else
1488 flags |= DRM_MODE_FLAG_NVSYNC;
1489 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001490
1491 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001492
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001493 pipe_config->has_dp_encoder = true;
1494
1495 intel_dp_get_m_n(crtc, pipe_config);
1496
Ville Syrjälä18442d02013-09-13 16:00:08 +03001497 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001498 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1499 pipe_config->port_clock = 162000;
1500 else
1501 pipe_config->port_clock = 270000;
1502 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001503
1504 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1505 &pipe_config->dp_m_n);
1506
1507 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1508 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1509
Damien Lespiau241bfc32013-09-25 16:45:37 +01001510 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001511
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001512 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1513 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1514 /*
1515 * This is a big fat ugly hack.
1516 *
1517 * Some machines in UEFI boot mode provide us a VBT that has 18
1518 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1519 * unknown we fail to light up. Yet the same BIOS boots up with
1520 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1521 * max, not what it tells us to use.
1522 *
1523 * Note: This will still be broken if the eDP panel is not lit
1524 * up by the BIOS, and thus we can't get the mode at module
1525 * load.
1526 */
1527 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1528 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1529 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1530 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001531}
1532
Rodrigo Vivia031d702013-10-03 16:15:06 -03001533static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001534{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001535 struct drm_i915_private *dev_priv = dev->dev_private;
1536
1537 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001538}
1539
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001540static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1541{
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543
Ben Widawsky18b59922013-09-20 09:35:30 -07001544 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001545 return false;
1546
Ben Widawsky18b59922013-09-20 09:35:30 -07001547 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001548}
1549
1550static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1551 struct edp_vsc_psr *vsc_psr)
1552{
1553 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1554 struct drm_device *dev = dig_port->base.base.dev;
1555 struct drm_i915_private *dev_priv = dev->dev_private;
1556 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1557 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1558 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1559 uint32_t *data = (uint32_t *) vsc_psr;
1560 unsigned int i;
1561
1562 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1563 the video DIP being updated before program video DIP data buffer
1564 registers for DIP being updated. */
1565 I915_WRITE(ctl_reg, 0);
1566 POSTING_READ(ctl_reg);
1567
1568 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1569 if (i < sizeof(struct edp_vsc_psr))
1570 I915_WRITE(data_reg + i, *data++);
1571 else
1572 I915_WRITE(data_reg + i, 0);
1573 }
1574
1575 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1576 POSTING_READ(ctl_reg);
1577}
1578
1579static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1580{
1581 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 struct edp_vsc_psr psr_vsc;
1584
1585 if (intel_dp->psr_setup_done)
1586 return;
1587
1588 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1589 memset(&psr_vsc, 0, sizeof(psr_vsc));
1590 psr_vsc.sdp_header.HB0 = 0;
1591 psr_vsc.sdp_header.HB1 = 0x7;
1592 psr_vsc.sdp_header.HB2 = 0x2;
1593 psr_vsc.sdp_header.HB3 = 0x8;
1594 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1595
1596 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001597 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001598 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001599
1600 intel_dp->psr_setup_done = true;
1601}
1602
1603static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1604{
1605 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1606 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001607 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001608 int precharge = 0x3;
1609 int msg_size = 5; /* Header(4) + Message(1) */
1610
1611 /* Enable PSR in sink */
1612 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1613 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1614 DP_PSR_ENABLE &
1615 ~DP_PSR_MAIN_LINK_ACTIVE);
1616 else
1617 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1618 DP_PSR_ENABLE |
1619 DP_PSR_MAIN_LINK_ACTIVE);
1620
1621 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001622 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1623 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1624 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001625 DP_AUX_CH_CTL_TIME_OUT_400us |
1626 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1627 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1628 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1629}
1630
1631static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1632{
1633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 uint32_t max_sleep_time = 0x1f;
1636 uint32_t idle_frames = 1;
1637 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001638 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001639
1640 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1641 val |= EDP_PSR_LINK_STANDBY;
1642 val |= EDP_PSR_TP2_TP3_TIME_0us;
1643 val |= EDP_PSR_TP1_TIME_0us;
1644 val |= EDP_PSR_SKIP_AUX_EXIT;
1645 } else
1646 val |= EDP_PSR_LINK_DISABLE;
1647
Ben Widawsky18b59922013-09-20 09:35:30 -07001648 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001649 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001650 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1651 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1652 EDP_PSR_ENABLE);
1653}
1654
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001655static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1656{
1657 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1658 struct drm_device *dev = dig_port->base.base.dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 struct drm_crtc *crtc = dig_port->base.base.crtc;
1661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1662 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1663 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1664
Rodrigo Vivia031d702013-10-03 16:15:06 -03001665 dev_priv->psr.source_ok = false;
1666
Ben Widawsky18b59922013-09-20 09:35:30 -07001667 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001668 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001669 return false;
1670 }
1671
1672 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1673 (dig_port->port != PORT_A)) {
1674 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001675 return false;
1676 }
1677
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001678 if (!i915_enable_psr) {
1679 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001680 return false;
1681 }
1682
Chris Wilsoncd234b02013-08-02 20:39:49 +01001683 crtc = dig_port->base.base.crtc;
1684 if (crtc == NULL) {
1685 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001686 return false;
1687 }
1688
1689 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001690 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001691 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001692 return false;
1693 }
1694
Chris Wilsoncd234b02013-08-02 20:39:49 +01001695 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001696 if (obj->tiling_mode != I915_TILING_X ||
1697 obj->fence_reg == I915_FENCE_REG_NONE) {
1698 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001699 return false;
1700 }
1701
1702 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1703 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001704 return false;
1705 }
1706
1707 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1708 S3D_ENABLE) {
1709 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001710 return false;
1711 }
1712
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001713 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001714 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001715 return false;
1716 }
1717
Rodrigo Vivia031d702013-10-03 16:15:06 -03001718 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001719 return true;
1720}
1721
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001722static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001723{
1724 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1725
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001726 if (!intel_edp_psr_match_conditions(intel_dp) ||
1727 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001728 return;
1729
1730 /* Setup PSR once */
1731 intel_edp_psr_setup(intel_dp);
1732
1733 /* Enable PSR on the panel */
1734 intel_edp_psr_enable_sink(intel_dp);
1735
1736 /* Enable PSR on the host */
1737 intel_edp_psr_enable_source(intel_dp);
1738}
1739
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001740void intel_edp_psr_enable(struct intel_dp *intel_dp)
1741{
1742 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1743
1744 if (intel_edp_psr_match_conditions(intel_dp) &&
1745 !intel_edp_is_psr_enabled(dev))
1746 intel_edp_psr_do_enable(intel_dp);
1747}
1748
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001749void intel_edp_psr_disable(struct intel_dp *intel_dp)
1750{
1751 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753
1754 if (!intel_edp_is_psr_enabled(dev))
1755 return;
1756
Ben Widawsky18b59922013-09-20 09:35:30 -07001757 I915_WRITE(EDP_PSR_CTL(dev),
1758 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001759
1760 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001761 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001762 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1763 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1764}
1765
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001766void intel_edp_psr_update(struct drm_device *dev)
1767{
1768 struct intel_encoder *encoder;
1769 struct intel_dp *intel_dp = NULL;
1770
1771 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1772 if (encoder->type == INTEL_OUTPUT_EDP) {
1773 intel_dp = enc_to_intel_dp(&encoder->base);
1774
Rodrigo Vivia031d702013-10-03 16:15:06 -03001775 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001776 return;
1777
1778 if (!intel_edp_psr_match_conditions(intel_dp))
1779 intel_edp_psr_disable(intel_dp);
1780 else
1781 if (!intel_edp_is_psr_enabled(dev))
1782 intel_edp_psr_do_enable(intel_dp);
1783 }
1784}
1785
Daniel Vettere8cb4552012-07-01 13:05:48 +02001786static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001787{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001789 enum port port = dp_to_dig_port(intel_dp)->port;
1790 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001791
1792 /* Make sure the panel is off before trying to change the mode. But also
1793 * ensure that we have vdd while we switch off the panel. */
Jani Nikula82593832014-03-17 15:20:59 +02001794 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001795 ironlake_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001796 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter35a38552012-08-12 22:17:14 +02001797 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001798
1799 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001800 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001801 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001802}
1803
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001804static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001805{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001806 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001807 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001808 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001809
Imre Deak982a3862013-05-23 19:39:40 +03001810 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001811 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001812 if (!IS_VALLEYVIEW(dev))
1813 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001814 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001815}
1816
Daniel Vettere8cb4552012-07-01 13:05:48 +02001817static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001818{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001819 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1820 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001821 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001822 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001824 if (WARN_ON(dp_reg & DP_PORT_EN))
1825 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826
1827 ironlake_edp_panel_vdd_on(intel_dp);
1828 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1829 intel_dp_start_link_train(intel_dp);
1830 ironlake_edp_panel_on(intel_dp);
1831 ironlake_edp_panel_vdd_off(intel_dp, true);
1832 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001833 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001834}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835
Jani Nikulaecff4f32013-09-06 07:38:29 +03001836static void g4x_enable_dp(struct intel_encoder *encoder)
1837{
Jani Nikula828f5c62013-09-05 16:44:45 +03001838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1839
Jani Nikulaecff4f32013-09-06 07:38:29 +03001840 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001841 ironlake_edp_backlight_on(intel_dp);
1842}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001844static void vlv_enable_dp(struct intel_encoder *encoder)
1845{
Jani Nikula828f5c62013-09-05 16:44:45 +03001846 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1847
1848 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001849}
1850
Jani Nikulaecff4f32013-09-06 07:38:29 +03001851static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001852{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001853 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001854 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001855
1856 if (dport->port == PORT_A)
1857 ironlake_edp_pll_on(intel_dp);
1858}
1859
1860static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1861{
1862 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1863 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001864 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001866 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001867 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001868 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001869 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001870 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001872 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001874 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001875 val = 0;
1876 if (pipe)
1877 val |= (1<<21);
1878 else
1879 val &= ~(1<<21);
1880 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001881 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1882 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1883 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001884
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001885 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001886
Imre Deak2cac6132014-01-30 16:50:42 +02001887 if (is_edp(intel_dp)) {
1888 /* init power sequencer on this pipe and port */
1889 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1890 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1891 &power_seq);
1892 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001893
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001894 intel_enable_dp(encoder);
1895
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001896 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001897}
1898
Jani Nikulaecff4f32013-09-06 07:38:29 +03001899static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001900{
1901 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1902 struct drm_device *dev = encoder->base.dev;
1903 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001906 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001907 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001908
Jesse Barnes89b667f2013-04-18 14:51:36 -07001909 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001910 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001911 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001912 DPIO_PCS_TX_LANE2_RESET |
1913 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001914 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001915 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1916 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1917 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1918 DPIO_PCS_CLK_SOFT_RESET);
1919
1920 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001921 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1922 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1923 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001924 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925}
1926
1927/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001928 * Native read with retry for link status and receiver capability reads for
1929 * cases where the sink may still be asleep.
1930 */
1931static bool
1932intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1933 uint8_t *recv, int recv_bytes)
1934{
1935 int ret, i;
1936
1937 /*
1938 * Sinks are *supposed* to come up within 1ms from an off state,
1939 * but we're also supposed to retry 3 times per the spec.
1940 */
1941 for (i = 0; i < 3; i++) {
1942 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1943 recv_bytes);
1944 if (ret == recv_bytes)
1945 return true;
1946 msleep(1);
1947 }
1948
1949 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950}
1951
1952/*
1953 * Fetch AUX CH registers 0x202 - 0x207 which contain
1954 * link status information
1955 */
1956static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001957intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001958{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001959 return intel_dp_aux_native_read_retry(intel_dp,
1960 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001961 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001962 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001963}
1964
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965/*
1966 * These are source-specific values; current Intel hardware supports
1967 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1968 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001969
1970static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001971intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001972{
Paulo Zanoni30add222012-10-26 19:05:45 -02001973 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001974 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001975
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001976 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001977 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001978 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001979 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001980 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001981 return DP_TRAIN_VOLTAGE_SWING_1200;
1982 else
1983 return DP_TRAIN_VOLTAGE_SWING_800;
1984}
1985
1986static uint8_t
1987intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1988{
Paulo Zanoni30add222012-10-26 19:05:45 -02001989 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001990 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001991
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001992 if (IS_BROADWELL(dev)) {
1993 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1994 case DP_TRAIN_VOLTAGE_SWING_400:
1995 case DP_TRAIN_VOLTAGE_SWING_600:
1996 return DP_TRAIN_PRE_EMPHASIS_6;
1997 case DP_TRAIN_VOLTAGE_SWING_800:
1998 return DP_TRAIN_PRE_EMPHASIS_3_5;
1999 case DP_TRAIN_VOLTAGE_SWING_1200:
2000 default:
2001 return DP_TRAIN_PRE_EMPHASIS_0;
2002 }
2003 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002004 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2005 case DP_TRAIN_VOLTAGE_SWING_400:
2006 return DP_TRAIN_PRE_EMPHASIS_9_5;
2007 case DP_TRAIN_VOLTAGE_SWING_600:
2008 return DP_TRAIN_PRE_EMPHASIS_6;
2009 case DP_TRAIN_VOLTAGE_SWING_800:
2010 return DP_TRAIN_PRE_EMPHASIS_3_5;
2011 case DP_TRAIN_VOLTAGE_SWING_1200:
2012 default:
2013 return DP_TRAIN_PRE_EMPHASIS_0;
2014 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002015 } else if (IS_VALLEYVIEW(dev)) {
2016 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2017 case DP_TRAIN_VOLTAGE_SWING_400:
2018 return DP_TRAIN_PRE_EMPHASIS_9_5;
2019 case DP_TRAIN_VOLTAGE_SWING_600:
2020 return DP_TRAIN_PRE_EMPHASIS_6;
2021 case DP_TRAIN_VOLTAGE_SWING_800:
2022 return DP_TRAIN_PRE_EMPHASIS_3_5;
2023 case DP_TRAIN_VOLTAGE_SWING_1200:
2024 default:
2025 return DP_TRAIN_PRE_EMPHASIS_0;
2026 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002027 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002028 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2029 case DP_TRAIN_VOLTAGE_SWING_400:
2030 return DP_TRAIN_PRE_EMPHASIS_6;
2031 case DP_TRAIN_VOLTAGE_SWING_600:
2032 case DP_TRAIN_VOLTAGE_SWING_800:
2033 return DP_TRAIN_PRE_EMPHASIS_3_5;
2034 default:
2035 return DP_TRAIN_PRE_EMPHASIS_0;
2036 }
2037 } else {
2038 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2039 case DP_TRAIN_VOLTAGE_SWING_400:
2040 return DP_TRAIN_PRE_EMPHASIS_6;
2041 case DP_TRAIN_VOLTAGE_SWING_600:
2042 return DP_TRAIN_PRE_EMPHASIS_6;
2043 case DP_TRAIN_VOLTAGE_SWING_800:
2044 return DP_TRAIN_PRE_EMPHASIS_3_5;
2045 case DP_TRAIN_VOLTAGE_SWING_1200:
2046 default:
2047 return DP_TRAIN_PRE_EMPHASIS_0;
2048 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049 }
2050}
2051
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002052static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2053{
2054 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2055 struct drm_i915_private *dev_priv = dev->dev_private;
2056 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002057 struct intel_crtc *intel_crtc =
2058 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002059 unsigned long demph_reg_value, preemph_reg_value,
2060 uniqtranscale_reg_value;
2061 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002062 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002063 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002064
2065 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2066 case DP_TRAIN_PRE_EMPHASIS_0:
2067 preemph_reg_value = 0x0004000;
2068 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2069 case DP_TRAIN_VOLTAGE_SWING_400:
2070 demph_reg_value = 0x2B405555;
2071 uniqtranscale_reg_value = 0x552AB83A;
2072 break;
2073 case DP_TRAIN_VOLTAGE_SWING_600:
2074 demph_reg_value = 0x2B404040;
2075 uniqtranscale_reg_value = 0x5548B83A;
2076 break;
2077 case DP_TRAIN_VOLTAGE_SWING_800:
2078 demph_reg_value = 0x2B245555;
2079 uniqtranscale_reg_value = 0x5560B83A;
2080 break;
2081 case DP_TRAIN_VOLTAGE_SWING_1200:
2082 demph_reg_value = 0x2B405555;
2083 uniqtranscale_reg_value = 0x5598DA3A;
2084 break;
2085 default:
2086 return 0;
2087 }
2088 break;
2089 case DP_TRAIN_PRE_EMPHASIS_3_5:
2090 preemph_reg_value = 0x0002000;
2091 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2092 case DP_TRAIN_VOLTAGE_SWING_400:
2093 demph_reg_value = 0x2B404040;
2094 uniqtranscale_reg_value = 0x5552B83A;
2095 break;
2096 case DP_TRAIN_VOLTAGE_SWING_600:
2097 demph_reg_value = 0x2B404848;
2098 uniqtranscale_reg_value = 0x5580B83A;
2099 break;
2100 case DP_TRAIN_VOLTAGE_SWING_800:
2101 demph_reg_value = 0x2B404040;
2102 uniqtranscale_reg_value = 0x55ADDA3A;
2103 break;
2104 default:
2105 return 0;
2106 }
2107 break;
2108 case DP_TRAIN_PRE_EMPHASIS_6:
2109 preemph_reg_value = 0x0000000;
2110 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2111 case DP_TRAIN_VOLTAGE_SWING_400:
2112 demph_reg_value = 0x2B305555;
2113 uniqtranscale_reg_value = 0x5570B83A;
2114 break;
2115 case DP_TRAIN_VOLTAGE_SWING_600:
2116 demph_reg_value = 0x2B2B4040;
2117 uniqtranscale_reg_value = 0x55ADDA3A;
2118 break;
2119 default:
2120 return 0;
2121 }
2122 break;
2123 case DP_TRAIN_PRE_EMPHASIS_9_5:
2124 preemph_reg_value = 0x0006000;
2125 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2126 case DP_TRAIN_VOLTAGE_SWING_400:
2127 demph_reg_value = 0x1B405555;
2128 uniqtranscale_reg_value = 0x55ADDA3A;
2129 break;
2130 default:
2131 return 0;
2132 }
2133 break;
2134 default:
2135 return 0;
2136 }
2137
Chris Wilson0980a602013-07-26 19:57:35 +01002138 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002139 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2140 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2141 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002142 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002143 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2144 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2145 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2146 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002147 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002148
2149 return 0;
2150}
2151
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002152static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002153intel_get_adjust_train(struct intel_dp *intel_dp,
2154 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155{
2156 uint8_t v = 0;
2157 uint8_t p = 0;
2158 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002159 uint8_t voltage_max;
2160 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161
Jesse Barnes33a34e42010-09-08 12:42:02 -07002162 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002163 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2164 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002165
2166 if (this_v > v)
2167 v = this_v;
2168 if (this_p > p)
2169 p = this_p;
2170 }
2171
Keith Packard1a2eb462011-11-16 16:26:07 -08002172 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002173 if (v >= voltage_max)
2174 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002175
Keith Packard1a2eb462011-11-16 16:26:07 -08002176 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2177 if (p >= preemph_max)
2178 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002179
2180 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002181 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002182}
2183
2184static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002185intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002186{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002187 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002189 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002190 case DP_TRAIN_VOLTAGE_SWING_400:
2191 default:
2192 signal_levels |= DP_VOLTAGE_0_4;
2193 break;
2194 case DP_TRAIN_VOLTAGE_SWING_600:
2195 signal_levels |= DP_VOLTAGE_0_6;
2196 break;
2197 case DP_TRAIN_VOLTAGE_SWING_800:
2198 signal_levels |= DP_VOLTAGE_0_8;
2199 break;
2200 case DP_TRAIN_VOLTAGE_SWING_1200:
2201 signal_levels |= DP_VOLTAGE_1_2;
2202 break;
2203 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002204 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002205 case DP_TRAIN_PRE_EMPHASIS_0:
2206 default:
2207 signal_levels |= DP_PRE_EMPHASIS_0;
2208 break;
2209 case DP_TRAIN_PRE_EMPHASIS_3_5:
2210 signal_levels |= DP_PRE_EMPHASIS_3_5;
2211 break;
2212 case DP_TRAIN_PRE_EMPHASIS_6:
2213 signal_levels |= DP_PRE_EMPHASIS_6;
2214 break;
2215 case DP_TRAIN_PRE_EMPHASIS_9_5:
2216 signal_levels |= DP_PRE_EMPHASIS_9_5;
2217 break;
2218 }
2219 return signal_levels;
2220}
2221
Zhenyu Wange3421a12010-04-08 09:43:27 +08002222/* Gen6's DP voltage swing and pre-emphasis control */
2223static uint32_t
2224intel_gen6_edp_signal_levels(uint8_t train_set)
2225{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002226 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2227 DP_TRAIN_PRE_EMPHASIS_MASK);
2228 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002229 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002230 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2231 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2232 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2233 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002234 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002235 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2236 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002237 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002238 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2239 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002240 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002241 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2242 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002243 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002244 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2245 "0x%x\n", signal_levels);
2246 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002247 }
2248}
2249
Keith Packard1a2eb462011-11-16 16:26:07 -08002250/* Gen7's DP voltage swing and pre-emphasis control */
2251static uint32_t
2252intel_gen7_edp_signal_levels(uint8_t train_set)
2253{
2254 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2255 DP_TRAIN_PRE_EMPHASIS_MASK);
2256 switch (signal_levels) {
2257 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2258 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2259 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2260 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2261 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2262 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2263
2264 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2265 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2266 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2267 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2268
2269 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2270 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2271 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2272 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2273
2274 default:
2275 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2276 "0x%x\n", signal_levels);
2277 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2278 }
2279}
2280
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002281/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2282static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002283intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002285 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2286 DP_TRAIN_PRE_EMPHASIS_MASK);
2287 switch (signal_levels) {
2288 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2289 return DDI_BUF_EMP_400MV_0DB_HSW;
2290 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2291 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2292 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2293 return DDI_BUF_EMP_400MV_6DB_HSW;
2294 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2295 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002296
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002297 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2298 return DDI_BUF_EMP_600MV_0DB_HSW;
2299 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2300 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2301 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2302 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002303
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002304 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2305 return DDI_BUF_EMP_800MV_0DB_HSW;
2306 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2307 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2308 default:
2309 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2310 "0x%x\n", signal_levels);
2311 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002312 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002313}
2314
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002315static uint32_t
2316intel_bdw_signal_levels(uint8_t train_set)
2317{
2318 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2319 DP_TRAIN_PRE_EMPHASIS_MASK);
2320 switch (signal_levels) {
2321 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2322 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2323 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2324 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2325 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2326 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2327
2328 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2329 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2330 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2331 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2332 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2333 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2334
2335 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2336 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2337 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2338 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2339
2340 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2341 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2342
2343 default:
2344 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2345 "0x%x\n", signal_levels);
2346 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2347 }
2348}
2349
Paulo Zanonif0a34242012-12-06 16:51:50 -02002350/* Properly updates "DP" with the correct signal levels. */
2351static void
2352intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2353{
2354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002355 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002356 struct drm_device *dev = intel_dig_port->base.base.dev;
2357 uint32_t signal_levels, mask;
2358 uint8_t train_set = intel_dp->train_set[0];
2359
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002360 if (IS_BROADWELL(dev)) {
2361 signal_levels = intel_bdw_signal_levels(train_set);
2362 mask = DDI_BUF_EMP_MASK;
2363 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002364 signal_levels = intel_hsw_signal_levels(train_set);
2365 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002366 } else if (IS_VALLEYVIEW(dev)) {
2367 signal_levels = intel_vlv_signal_levels(intel_dp);
2368 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002369 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002370 signal_levels = intel_gen7_edp_signal_levels(train_set);
2371 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002372 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002373 signal_levels = intel_gen6_edp_signal_levels(train_set);
2374 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2375 } else {
2376 signal_levels = intel_gen4_signal_levels(train_set);
2377 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2378 }
2379
2380 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2381
2382 *DP = (*DP & ~mask) | signal_levels;
2383}
2384
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002385static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002386intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002387 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002388 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002389{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002390 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2391 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002393 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002394 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2395 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002396
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002397 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002398 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002399
2400 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2401 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2402 else
2403 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2404
2405 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2406 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2407 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002408 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2409
2410 break;
2411 case DP_TRAINING_PATTERN_1:
2412 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2413 break;
2414 case DP_TRAINING_PATTERN_2:
2415 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2416 break;
2417 case DP_TRAINING_PATTERN_3:
2418 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2419 break;
2420 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002421 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002422
Imre Deakbc7d38a2013-05-16 14:40:36 +03002423 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002424 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002425
2426 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2427 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002428 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002429 break;
2430 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002431 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002432 break;
2433 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002434 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002435 break;
2436 case DP_TRAINING_PATTERN_3:
2437 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002438 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002439 break;
2440 }
2441
2442 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002443 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002444
2445 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2446 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002447 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002448 break;
2449 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002450 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002451 break;
2452 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002453 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002454 break;
2455 case DP_TRAINING_PATTERN_3:
2456 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002457 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002458 break;
2459 }
2460 }
2461
Jani Nikula70aff662013-09-27 15:10:44 +03002462 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002463 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002464
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002465 buf[0] = dp_train_pat;
2466 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002467 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002468 /* don't write DP_TRAINING_LANEx_SET on disable */
2469 len = 1;
2470 } else {
2471 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2472 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2473 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002474 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002475
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002476 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2477 buf, len);
2478
2479 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480}
2481
Jani Nikula70aff662013-09-27 15:10:44 +03002482static bool
2483intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2484 uint8_t dp_train_pat)
2485{
Jani Nikula953d22e2013-10-04 15:08:47 +03002486 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002487 intel_dp_set_signal_levels(intel_dp, DP);
2488 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2489}
2490
2491static bool
2492intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002493 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002494{
2495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2496 struct drm_device *dev = intel_dig_port->base.base.dev;
2497 struct drm_i915_private *dev_priv = dev->dev_private;
2498 int ret;
2499
2500 intel_get_adjust_train(intel_dp, link_status);
2501 intel_dp_set_signal_levels(intel_dp, DP);
2502
2503 I915_WRITE(intel_dp->output_reg, *DP);
2504 POSTING_READ(intel_dp->output_reg);
2505
2506 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2507 intel_dp->train_set,
2508 intel_dp->lane_count);
2509
2510 return ret == intel_dp->lane_count;
2511}
2512
Imre Deak3ab9c632013-05-03 12:57:41 +03002513static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2514{
2515 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2516 struct drm_device *dev = intel_dig_port->base.base.dev;
2517 struct drm_i915_private *dev_priv = dev->dev_private;
2518 enum port port = intel_dig_port->port;
2519 uint32_t val;
2520
2521 if (!HAS_DDI(dev))
2522 return;
2523
2524 val = I915_READ(DP_TP_CTL(port));
2525 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2526 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2527 I915_WRITE(DP_TP_CTL(port), val);
2528
2529 /*
2530 * On PORT_A we can have only eDP in SST mode. There the only reason
2531 * we need to set idle transmission mode is to work around a HW issue
2532 * where we enable the pipe while not in idle link-training mode.
2533 * In this case there is requirement to wait for a minimum number of
2534 * idle patterns to be sent.
2535 */
2536 if (port == PORT_A)
2537 return;
2538
2539 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2540 1))
2541 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2542}
2543
Jesse Barnes33a34e42010-09-08 12:42:02 -07002544/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002545void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002546intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002547{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002548 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002549 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550 int i;
2551 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002552 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002553 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002554 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002555
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002556 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002557 intel_ddi_prepare_link_retrain(encoder);
2558
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002559 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002560 link_config[0] = intel_dp->link_bw;
2561 link_config[1] = intel_dp->lane_count;
2562 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2563 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2564 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2565
2566 link_config[0] = 0;
2567 link_config[1] = DP_SET_ANSI_8B10B;
2568 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569
2570 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002571
Jani Nikula70aff662013-09-27 15:10:44 +03002572 /* clock recovery */
2573 if (!intel_dp_reset_link_train(intel_dp, &DP,
2574 DP_TRAINING_PATTERN_1 |
2575 DP_LINK_SCRAMBLING_DISABLE)) {
2576 DRM_ERROR("failed to enable link training\n");
2577 return;
2578 }
2579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002580 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002581 voltage_tries = 0;
2582 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002583 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002584 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002585
Daniel Vettera7c96552012-10-18 10:15:30 +02002586 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002587 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2588 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002590 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002591
Daniel Vetter01916272012-10-18 10:15:25 +02002592 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002593 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002594 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002595 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002596
2597 /* Check to see if we've tried the max voltage */
2598 for (i = 0; i < intel_dp->lane_count; i++)
2599 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2600 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002601 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002602 ++loop_tries;
2603 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002604 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002605 break;
2606 }
Jani Nikula70aff662013-09-27 15:10:44 +03002607 intel_dp_reset_link_train(intel_dp, &DP,
2608 DP_TRAINING_PATTERN_1 |
2609 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002610 voltage_tries = 0;
2611 continue;
2612 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002613
2614 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002615 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002616 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002617 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002618 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002619 break;
2620 }
2621 } else
2622 voltage_tries = 0;
2623 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002624
Jani Nikula70aff662013-09-27 15:10:44 +03002625 /* Update training set as requested by target */
2626 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2627 DRM_ERROR("failed to update link training\n");
2628 break;
2629 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630 }
2631
Jesse Barnes33a34e42010-09-08 12:42:02 -07002632 intel_dp->DP = DP;
2633}
2634
Paulo Zanonic19b0662012-10-15 15:51:41 -03002635void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002636intel_dp_complete_link_train(struct intel_dp *intel_dp)
2637{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002638 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002639 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002640 uint32_t DP = intel_dp->DP;
2641
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002642 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002643 if (!intel_dp_set_link_train(intel_dp, &DP,
2644 DP_TRAINING_PATTERN_2 |
2645 DP_LINK_SCRAMBLING_DISABLE)) {
2646 DRM_ERROR("failed to start channel equalization\n");
2647 return;
2648 }
2649
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002651 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002652 channel_eq = false;
2653 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002654 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002655
Jesse Barnes37f80972011-01-05 14:45:24 -08002656 if (cr_tries > 5) {
2657 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002658 break;
2659 }
2660
Daniel Vettera7c96552012-10-18 10:15:30 +02002661 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002662 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2663 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002664 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002665 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002666
Jesse Barnes37f80972011-01-05 14:45:24 -08002667 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002668 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002669 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002670 intel_dp_set_link_train(intel_dp, &DP,
2671 DP_TRAINING_PATTERN_2 |
2672 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002673 cr_tries++;
2674 continue;
2675 }
2676
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002677 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002678 channel_eq = true;
2679 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002680 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002681
Jesse Barnes37f80972011-01-05 14:45:24 -08002682 /* Try 5 times, then try clock recovery if that fails */
2683 if (tries > 5) {
2684 intel_dp_link_down(intel_dp);
2685 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002686 intel_dp_set_link_train(intel_dp, &DP,
2687 DP_TRAINING_PATTERN_2 |
2688 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002689 tries = 0;
2690 cr_tries++;
2691 continue;
2692 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002693
Jani Nikula70aff662013-09-27 15:10:44 +03002694 /* Update training set as requested by target */
2695 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2696 DRM_ERROR("failed to update link training\n");
2697 break;
2698 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002699 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002701
Imre Deak3ab9c632013-05-03 12:57:41 +03002702 intel_dp_set_idle_link_train(intel_dp);
2703
2704 intel_dp->DP = DP;
2705
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002706 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002707 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002708
Imre Deak3ab9c632013-05-03 12:57:41 +03002709}
2710
2711void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2712{
Jani Nikula70aff662013-09-27 15:10:44 +03002713 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002714 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002715}
2716
2717static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002718intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002719{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002720 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002721 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002722 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002723 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002724 struct intel_crtc *intel_crtc =
2725 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002726 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002727
Paulo Zanonic19b0662012-10-15 15:51:41 -03002728 /*
2729 * DDI code has a strict mode set sequence and we should try to respect
2730 * it, otherwise we might hang the machine in many different ways. So we
2731 * really should be disabling the port only on a complete crtc_disable
2732 * sequence. This function is just called under two conditions on DDI
2733 * code:
2734 * - Link train failed while doing crtc_enable, and on this case we
2735 * really should respect the mode set sequence and wait for a
2736 * crtc_disable.
2737 * - Someone turned the monitor off and intel_dp_check_link_status
2738 * called us. We don't need to disable the whole port on this case, so
2739 * when someone turns the monitor on again,
2740 * intel_ddi_prepare_link_retrain will take care of redoing the link
2741 * train.
2742 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002743 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002744 return;
2745
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002746 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002747 return;
2748
Zhao Yakui28c97732009-10-09 11:39:41 +08002749 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002750
Imre Deakbc7d38a2013-05-16 14:40:36 +03002751 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002752 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002753 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002754 } else {
2755 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002756 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002757 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002758 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002759
Daniel Vetterab527ef2012-11-29 15:59:33 +01002760 /* We don't really know why we're doing this */
2761 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002762
Daniel Vetter493a7082012-05-30 12:31:56 +02002763 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002764 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002765 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002766
Eric Anholt5bddd172010-11-18 09:32:59 +08002767 /* Hardware workaround: leaving our transcoder select
2768 * set to transcoder B while it's off will prevent the
2769 * corresponding HDMI output on transcoder A.
2770 *
2771 * Combine this with another hardware workaround:
2772 * transcoder select bit can only be cleared while the
2773 * port is enabled.
2774 */
2775 DP &= ~DP_PIPEB_SELECT;
2776 I915_WRITE(intel_dp->output_reg, DP);
2777
2778 /* Changes to enable or select take place the vblank
2779 * after being written.
2780 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002781 if (WARN_ON(crtc == NULL)) {
2782 /* We should never try to disable a port without a crtc
2783 * attached. For paranoia keep the code around for a
2784 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002785 POSTING_READ(intel_dp->output_reg);
2786 msleep(50);
2787 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002788 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002789 }
2790
Wu Fengguang832afda2011-12-09 20:42:21 +08002791 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002792 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2793 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002794 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002795}
2796
Keith Packard26d61aa2011-07-25 20:01:09 -07002797static bool
2798intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002799{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002800 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2801 struct drm_device *dev = dig_port->base.base.dev;
2802 struct drm_i915_private *dev_priv = dev->dev_private;
2803
Damien Lespiau577c7a52012-12-13 16:09:02 +00002804 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2805
Keith Packard92fd8fd2011-07-25 19:50:10 -07002806 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002807 sizeof(intel_dp->dpcd)) == 0)
2808 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002809
Damien Lespiau577c7a52012-12-13 16:09:02 +00002810 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2811 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2812 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2813
Adam Jacksonedb39242012-09-18 10:58:49 -04002814 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2815 return false; /* DPCD not present */
2816
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002817 /* Check if the panel supports PSR */
2818 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002819 if (is_edp(intel_dp)) {
2820 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2821 intel_dp->psr_dpcd,
2822 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002823 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2824 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002825 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002826 }
Jani Nikula50003932013-09-20 16:42:17 +03002827 }
2828
Adam Jacksonedb39242012-09-18 10:58:49 -04002829 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2830 DP_DWN_STRM_PORT_PRESENT))
2831 return true; /* native DP sink */
2832
2833 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2834 return true; /* no per-port downstream info */
2835
2836 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2837 intel_dp->downstream_ports,
2838 DP_MAX_DOWNSTREAM_PORTS) == 0)
2839 return false; /* downstream port status fetch failed */
2840
2841 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002842}
2843
Adam Jackson0d198322012-05-14 16:05:47 -04002844static void
2845intel_dp_probe_oui(struct intel_dp *intel_dp)
2846{
2847 u8 buf[3];
2848
2849 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2850 return;
2851
Daniel Vetter351cfc32012-06-12 13:20:47 +02002852 ironlake_edp_panel_vdd_on(intel_dp);
2853
Adam Jackson0d198322012-05-14 16:05:47 -04002854 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2855 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2856 buf[0], buf[1], buf[2]);
2857
2858 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2859 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2860 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002861
2862 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002863}
2864
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002865static bool
2866intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2867{
2868 int ret;
2869
2870 ret = intel_dp_aux_native_read_retry(intel_dp,
2871 DP_DEVICE_SERVICE_IRQ_VECTOR,
2872 sink_irq_vector, 1);
2873 if (!ret)
2874 return false;
2875
2876 return true;
2877}
2878
2879static void
2880intel_dp_handle_test_request(struct intel_dp *intel_dp)
2881{
2882 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002883 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002884}
2885
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886/*
2887 * According to DP spec
2888 * 5.1.2:
2889 * 1. Read DPCD
2890 * 2. Configure link according to Receiver Capabilities
2891 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2892 * 4. Check link status on receipt of hot-plug interrupt
2893 */
2894
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002895void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002896intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002897{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002898 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002899 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002900 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002901
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002902 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002903 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002904
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002905 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906 return;
2907
Keith Packard92fd8fd2011-07-25 19:50:10 -07002908 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002909 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910 return;
2911 }
2912
Keith Packard92fd8fd2011-07-25 19:50:10 -07002913 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002914 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002915 return;
2916 }
2917
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002918 /* Try to read the source of the interrupt */
2919 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2920 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2921 /* Clear interrupt source */
2922 intel_dp_aux_native_write_1(intel_dp,
2923 DP_DEVICE_SERVICE_IRQ_VECTOR,
2924 sink_irq_vector);
2925
2926 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2927 intel_dp_handle_test_request(intel_dp);
2928 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2929 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2930 }
2931
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002932 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002933 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002934 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002935 intel_dp_start_link_train(intel_dp);
2936 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002937 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002938 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002939}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002940
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002941/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002942static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002943intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002944{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002945 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002946 uint8_t type;
2947
2948 if (!intel_dp_get_dpcd(intel_dp))
2949 return connector_status_disconnected;
2950
2951 /* if there's no downstream port, we're done */
2952 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002953 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002954
2955 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002956 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2957 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002958 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002959 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002960 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002961 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002962 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2963 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002964 }
2965
2966 /* If no HPD, poke DDC gently */
2967 if (drm_probe_ddc(&intel_dp->adapter))
2968 return connector_status_connected;
2969
2970 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002971 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2972 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2973 if (type == DP_DS_PORT_TYPE_VGA ||
2974 type == DP_DS_PORT_TYPE_NON_EDID)
2975 return connector_status_unknown;
2976 } else {
2977 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2978 DP_DWN_STRM_PORT_TYPE_MASK;
2979 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2980 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2981 return connector_status_unknown;
2982 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002983
2984 /* Anything else is out of spec, warn and ignore */
2985 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002986 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002987}
2988
2989static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002990ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002991{
Paulo Zanoni30add222012-10-26 19:05:45 -02002992 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002993 struct drm_i915_private *dev_priv = dev->dev_private;
2994 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002995 enum drm_connector_status status;
2996
Chris Wilsonfe16d942011-02-12 10:29:38 +00002997 /* Can't disconnect eDP, but you can close the lid... */
2998 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002999 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003000 if (status == connector_status_unknown)
3001 status = connector_status_connected;
3002 return status;
3003 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003004
Damien Lespiau1b469632012-12-13 16:09:01 +00003005 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3006 return connector_status_disconnected;
3007
Keith Packard26d61aa2011-07-25 20:01:09 -07003008 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003009}
3010
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003011static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003012g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003013{
Paulo Zanoni30add222012-10-26 19:05:45 -02003014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003017 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003018
Jesse Barnes35aad752013-03-01 13:14:31 -08003019 /* Can't disconnect eDP, but you can close the lid... */
3020 if (is_edp(intel_dp)) {
3021 enum drm_connector_status status;
3022
3023 status = intel_panel_detect(dev);
3024 if (status == connector_status_unknown)
3025 status = connector_status_connected;
3026 return status;
3027 }
3028
Todd Previte232a6ee2014-01-23 00:13:41 -07003029 if (IS_VALLEYVIEW(dev)) {
3030 switch (intel_dig_port->port) {
3031 case PORT_B:
3032 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3033 break;
3034 case PORT_C:
3035 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3036 break;
3037 case PORT_D:
3038 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3039 break;
3040 default:
3041 return connector_status_unknown;
3042 }
3043 } else {
3044 switch (intel_dig_port->port) {
3045 case PORT_B:
3046 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3047 break;
3048 case PORT_C:
3049 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3050 break;
3051 case PORT_D:
3052 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3053 break;
3054 default:
3055 return connector_status_unknown;
3056 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003057 }
3058
Chris Wilson10f76a32012-05-11 18:01:32 +01003059 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003060 return connector_status_disconnected;
3061
Keith Packard26d61aa2011-07-25 20:01:09 -07003062 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003063}
3064
Keith Packard8c241fe2011-09-28 16:38:44 -07003065static struct edid *
3066intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3067{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003068 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003069
Jani Nikula9cd300e2012-10-19 14:51:52 +03003070 /* use cached edid if we have one */
3071 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003072 /* invalid edid */
3073 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003074 return NULL;
3075
Jani Nikula55e9ede2013-10-01 10:38:54 +03003076 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003077 }
3078
Jani Nikula9cd300e2012-10-19 14:51:52 +03003079 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003080}
3081
3082static int
3083intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3084{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003085 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003086
Jani Nikula9cd300e2012-10-19 14:51:52 +03003087 /* use cached edid if we have one */
3088 if (intel_connector->edid) {
3089 /* invalid edid */
3090 if (IS_ERR(intel_connector->edid))
3091 return 0;
3092
3093 return intel_connector_update_modes(connector,
3094 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003095 }
3096
Jani Nikula9cd300e2012-10-19 14:51:52 +03003097 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003098}
3099
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003100static enum drm_connector_status
3101intel_dp_detect(struct drm_connector *connector, bool force)
3102{
3103 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3105 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003106 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003107 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003108 enum drm_connector_status status;
3109 struct edid *edid = NULL;
3110
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003111 intel_runtime_pm_get(dev_priv);
3112
Chris Wilson164c8592013-07-20 20:27:08 +01003113 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3114 connector->base.id, drm_get_connector_name(connector));
3115
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003116 intel_dp->has_audio = false;
3117
3118 if (HAS_PCH_SPLIT(dev))
3119 status = ironlake_dp_detect(intel_dp);
3120 else
3121 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003122
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003123 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003124 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003125
Adam Jackson0d198322012-05-14 16:05:47 -04003126 intel_dp_probe_oui(intel_dp);
3127
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003128 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3129 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003130 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003131 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003132 if (edid) {
3133 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003134 kfree(edid);
3135 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003136 }
3137
Paulo Zanonid63885d2012-10-26 19:05:49 -02003138 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3139 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003140 status = connector_status_connected;
3141
3142out:
3143 intel_runtime_pm_put(dev_priv);
3144 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145}
3146
3147static int intel_dp_get_modes(struct drm_connector *connector)
3148{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003150 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003151 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003152 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153
3154 /* We should parse the EDID data and find out if it has an audio sink
3155 */
3156
Keith Packard8c241fe2011-09-28 16:38:44 -07003157 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003158 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003159 return ret;
3160
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003161 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003162 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003163 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003164 mode = drm_mode_duplicate(dev,
3165 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003166 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003167 drm_mode_probed_add(connector, mode);
3168 return 1;
3169 }
3170 }
3171 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172}
3173
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003174static bool
3175intel_dp_detect_audio(struct drm_connector *connector)
3176{
3177 struct intel_dp *intel_dp = intel_attached_dp(connector);
3178 struct edid *edid;
3179 bool has_audio = false;
3180
Keith Packard8c241fe2011-09-28 16:38:44 -07003181 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003182 if (edid) {
3183 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003184 kfree(edid);
3185 }
3186
3187 return has_audio;
3188}
3189
Chris Wilsonf6849602010-09-19 09:29:33 +01003190static int
3191intel_dp_set_property(struct drm_connector *connector,
3192 struct drm_property *property,
3193 uint64_t val)
3194{
Chris Wilsone953fd72011-02-21 22:23:52 +00003195 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003196 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003197 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3198 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003199 int ret;
3200
Rob Clark662595d2012-10-11 20:36:04 -05003201 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003202 if (ret)
3203 return ret;
3204
Chris Wilson3f43c482011-05-12 22:17:24 +01003205 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003206 int i = val;
3207 bool has_audio;
3208
3209 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003210 return 0;
3211
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003212 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003213
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003214 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003215 has_audio = intel_dp_detect_audio(connector);
3216 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003217 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003218
3219 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003220 return 0;
3221
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003222 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003223 goto done;
3224 }
3225
Chris Wilsone953fd72011-02-21 22:23:52 +00003226 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003227 bool old_auto = intel_dp->color_range_auto;
3228 uint32_t old_range = intel_dp->color_range;
3229
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003230 switch (val) {
3231 case INTEL_BROADCAST_RGB_AUTO:
3232 intel_dp->color_range_auto = true;
3233 break;
3234 case INTEL_BROADCAST_RGB_FULL:
3235 intel_dp->color_range_auto = false;
3236 intel_dp->color_range = 0;
3237 break;
3238 case INTEL_BROADCAST_RGB_LIMITED:
3239 intel_dp->color_range_auto = false;
3240 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3241 break;
3242 default:
3243 return -EINVAL;
3244 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003245
3246 if (old_auto == intel_dp->color_range_auto &&
3247 old_range == intel_dp->color_range)
3248 return 0;
3249
Chris Wilsone953fd72011-02-21 22:23:52 +00003250 goto done;
3251 }
3252
Yuly Novikov53b41832012-10-26 12:04:00 +03003253 if (is_edp(intel_dp) &&
3254 property == connector->dev->mode_config.scaling_mode_property) {
3255 if (val == DRM_MODE_SCALE_NONE) {
3256 DRM_DEBUG_KMS("no scaling not supported\n");
3257 return -EINVAL;
3258 }
3259
3260 if (intel_connector->panel.fitting_mode == val) {
3261 /* the eDP scaling property is not changed */
3262 return 0;
3263 }
3264 intel_connector->panel.fitting_mode = val;
3265
3266 goto done;
3267 }
3268
Chris Wilsonf6849602010-09-19 09:29:33 +01003269 return -EINVAL;
3270
3271done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003272 if (intel_encoder->base.crtc)
3273 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003274
3275 return 0;
3276}
3277
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003278static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003279intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003280{
Jani Nikula1d508702012-10-19 14:51:49 +03003281 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003282
Jani Nikula9cd300e2012-10-19 14:51:52 +03003283 if (!IS_ERR_OR_NULL(intel_connector->edid))
3284 kfree(intel_connector->edid);
3285
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003286 /* Can't call is_edp() since the encoder may have been destroyed
3287 * already. */
3288 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003289 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003290
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003292 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293}
3294
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003295void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003296{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003297 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3298 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003300
3301 i2c_del_adapter(&intel_dp->adapter);
3302 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003303 if (is_edp(intel_dp)) {
3304 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003305 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003306 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003307 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003308 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003309 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003310}
3311
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003313 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314 .detect = intel_dp_detect,
3315 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003316 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003317 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318};
3319
3320static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3321 .get_modes = intel_dp_get_modes,
3322 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003323 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003324};
3325
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003326static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003327 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328};
3329
Chris Wilson995b6762010-08-20 13:23:26 +01003330static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003331intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003332{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003333 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003334
Jesse Barnes885a5012011-07-07 11:11:01 -07003335 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003336}
3337
Zhenyu Wange3421a12010-04-08 09:43:27 +08003338/* Return which DP Port should be selected for Transcoder DP control */
3339int
Akshay Joshi0206e352011-08-16 15:34:10 -04003340intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003341{
3342 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003343 struct intel_encoder *intel_encoder;
3344 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003345
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003346 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3347 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003348
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003349 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3350 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003351 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003352 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003353
Zhenyu Wange3421a12010-04-08 09:43:27 +08003354 return -1;
3355}
3356
Zhao Yakui36e83a12010-06-12 14:32:21 +08003357/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003358bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003359{
3360 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003361 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003362 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003363 static const short port_mapping[] = {
3364 [PORT_B] = PORT_IDPB,
3365 [PORT_C] = PORT_IDPC,
3366 [PORT_D] = PORT_IDPD,
3367 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003368
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003369 if (port == PORT_A)
3370 return true;
3371
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003372 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003373 return false;
3374
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003375 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3376 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003377
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003378 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003379 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3380 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003381 return true;
3382 }
3383 return false;
3384}
3385
Chris Wilsonf6849602010-09-19 09:29:33 +01003386static void
3387intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3388{
Yuly Novikov53b41832012-10-26 12:04:00 +03003389 struct intel_connector *intel_connector = to_intel_connector(connector);
3390
Chris Wilson3f43c482011-05-12 22:17:24 +01003391 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003392 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003393 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003394
3395 if (is_edp(intel_dp)) {
3396 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003397 drm_object_attach_property(
3398 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003399 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003400 DRM_MODE_SCALE_ASPECT);
3401 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003402 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003403}
3404
Daniel Vetter67a54562012-10-20 20:57:45 +02003405static void
3406intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003407 struct intel_dp *intel_dp,
3408 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 struct edp_power_seq cur, vbt, spec, final;
3412 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003413 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003414
3415 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003416 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003417 pp_on_reg = PCH_PP_ON_DELAYS;
3418 pp_off_reg = PCH_PP_OFF_DELAYS;
3419 pp_div_reg = PCH_PP_DIVISOR;
3420 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003421 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3422
3423 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3424 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3425 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3426 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003427 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003428
3429 /* Workaround: Need to write PP_CONTROL with the unlock key as
3430 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003431 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003432 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003433
Jesse Barnes453c5422013-03-28 09:55:41 -07003434 pp_on = I915_READ(pp_on_reg);
3435 pp_off = I915_READ(pp_off_reg);
3436 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003437
3438 /* Pull timing values out of registers */
3439 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3440 PANEL_POWER_UP_DELAY_SHIFT;
3441
3442 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3443 PANEL_LIGHT_ON_DELAY_SHIFT;
3444
3445 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3446 PANEL_LIGHT_OFF_DELAY_SHIFT;
3447
3448 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3449 PANEL_POWER_DOWN_DELAY_SHIFT;
3450
3451 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3452 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3453
3454 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3455 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3456
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003457 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003458
3459 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3460 * our hw here, which are all in 100usec. */
3461 spec.t1_t3 = 210 * 10;
3462 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3463 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3464 spec.t10 = 500 * 10;
3465 /* This one is special and actually in units of 100ms, but zero
3466 * based in the hw (so we need to add 100 ms). But the sw vbt
3467 * table multiplies it with 1000 to make it in units of 100usec,
3468 * too. */
3469 spec.t11_t12 = (510 + 100) * 10;
3470
3471 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3472 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3473
3474 /* Use the max of the register settings and vbt. If both are
3475 * unset, fall back to the spec limits. */
3476#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3477 spec.field : \
3478 max(cur.field, vbt.field))
3479 assign_final(t1_t3);
3480 assign_final(t8);
3481 assign_final(t9);
3482 assign_final(t10);
3483 assign_final(t11_t12);
3484#undef assign_final
3485
3486#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3487 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3488 intel_dp->backlight_on_delay = get_delay(t8);
3489 intel_dp->backlight_off_delay = get_delay(t9);
3490 intel_dp->panel_power_down_delay = get_delay(t10);
3491 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3492#undef get_delay
3493
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003494 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3495 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3496 intel_dp->panel_power_cycle_delay);
3497
3498 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3499 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3500
3501 if (out)
3502 *out = final;
3503}
3504
3505static void
3506intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3507 struct intel_dp *intel_dp,
3508 struct edp_power_seq *seq)
3509{
3510 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003511 u32 pp_on, pp_off, pp_div, port_sel = 0;
3512 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3513 int pp_on_reg, pp_off_reg, pp_div_reg;
3514
3515 if (HAS_PCH_SPLIT(dev)) {
3516 pp_on_reg = PCH_PP_ON_DELAYS;
3517 pp_off_reg = PCH_PP_OFF_DELAYS;
3518 pp_div_reg = PCH_PP_DIVISOR;
3519 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003520 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3521
3522 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3523 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3524 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003525 }
3526
Daniel Vetter67a54562012-10-20 20:57:45 +02003527 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003528 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3529 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3530 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3531 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003532 /* Compute the divisor for the pp clock, simply match the Bspec
3533 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003534 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003535 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003536 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3537
3538 /* Haswell doesn't have any port selection bits for the panel
3539 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003540 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003541 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3542 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3543 else
3544 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003545 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3546 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003547 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003548 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003549 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003550 }
3551
Jesse Barnes453c5422013-03-28 09:55:41 -07003552 pp_on |= port_sel;
3553
3554 I915_WRITE(pp_on_reg, pp_on);
3555 I915_WRITE(pp_off_reg, pp_off);
3556 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003557
Daniel Vetter67a54562012-10-20 20:57:45 +02003558 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003559 I915_READ(pp_on_reg),
3560 I915_READ(pp_off_reg),
3561 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003562}
3563
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003564static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3565 struct intel_connector *intel_connector)
3566{
3567 struct drm_connector *connector = &intel_connector->base;
3568 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3569 struct drm_device *dev = intel_dig_port->base.base.dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct drm_display_mode *fixed_mode = NULL;
3572 struct edp_power_seq power_seq = { 0 };
3573 bool has_dpcd;
3574 struct drm_display_mode *scan;
3575 struct edid *edid;
3576
3577 if (!is_edp(intel_dp))
3578 return true;
3579
3580 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3581
3582 /* Cache DPCD and EDID for edp. */
3583 ironlake_edp_panel_vdd_on(intel_dp);
3584 has_dpcd = intel_dp_get_dpcd(intel_dp);
3585 ironlake_edp_panel_vdd_off(intel_dp, false);
3586
3587 if (has_dpcd) {
3588 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3589 dev_priv->no_aux_handshake =
3590 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3591 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3592 } else {
3593 /* if this fails, presume the device is a ghost */
3594 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003595 return false;
3596 }
3597
3598 /* We now know it's not a ghost, init power sequence regs. */
3599 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3600 &power_seq);
3601
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003602 edid = drm_get_edid(connector, &intel_dp->adapter);
3603 if (edid) {
3604 if (drm_add_edid_modes(connector, edid)) {
3605 drm_mode_connector_update_edid_property(connector,
3606 edid);
3607 drm_edid_to_eld(connector, edid);
3608 } else {
3609 kfree(edid);
3610 edid = ERR_PTR(-EINVAL);
3611 }
3612 } else {
3613 edid = ERR_PTR(-ENOENT);
3614 }
3615 intel_connector->edid = edid;
3616
3617 /* prefer fixed mode from EDID if available */
3618 list_for_each_entry(scan, &connector->probed_modes, head) {
3619 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3620 fixed_mode = drm_mode_duplicate(dev, scan);
3621 break;
3622 }
3623 }
3624
3625 /* fallback to VBT if available for eDP */
3626 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3627 fixed_mode = drm_mode_duplicate(dev,
3628 dev_priv->vbt.lfp_lvds_vbt_mode);
3629 if (fixed_mode)
3630 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3631 }
3632
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003633 intel_panel_init(&intel_connector->panel, fixed_mode);
3634 intel_panel_setup_backlight(connector);
3635
3636 return true;
3637}
3638
Paulo Zanoni16c25532013-06-12 17:27:25 -03003639bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003640intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3641 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003643 struct drm_connector *connector = &intel_connector->base;
3644 struct intel_dp *intel_dp = &intel_dig_port->dp;
3645 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3646 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003648 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003649 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003650 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651
Daniel Vetter07679352012-09-06 22:15:42 +02003652 /* Preserve the current hw state. */
3653 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003654 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003655
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003656 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303657 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003658 else
3659 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003660
Imre Deakf7d24902013-05-08 13:14:05 +03003661 /*
3662 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3663 * for DP the encoder type can be set by the caller to
3664 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3665 */
3666 if (type == DRM_MODE_CONNECTOR_eDP)
3667 intel_encoder->type = INTEL_OUTPUT_EDP;
3668
Imre Deake7281ea2013-05-08 13:14:08 +03003669 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3670 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3671 port_name(port));
3672
Adam Jacksonb3295302010-07-16 14:46:28 -04003673 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003674 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3675
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003676 connector->interlace_allowed = true;
3677 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003678
Daniel Vetter66a92782012-07-12 20:08:18 +02003679 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3680 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003681
Chris Wilsondf0e9242010-09-09 16:20:55 +01003682 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003683 drm_sysfs_connector_add(connector);
3684
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003685 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003686 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3687 else
3688 intel_connector->get_hw_state = intel_connector_get_hw_state;
3689
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003690 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3691 if (HAS_DDI(dev)) {
3692 switch (intel_dig_port->port) {
3693 case PORT_A:
3694 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3695 break;
3696 case PORT_B:
3697 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3698 break;
3699 case PORT_C:
3700 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3701 break;
3702 case PORT_D:
3703 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3704 break;
3705 default:
3706 BUG();
3707 }
3708 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003709
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003710 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003711 switch (port) {
3712 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003713 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003714 name = "DPDDC-A";
3715 break;
3716 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003717 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003718 name = "DPDDC-B";
3719 break;
3720 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003721 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003722 name = "DPDDC-C";
3723 break;
3724 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003725 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003726 name = "DPDDC-D";
3727 break;
3728 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003729 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003730 }
3731
Paulo Zanonib2a14752013-06-12 17:27:28 -03003732 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3733 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3734 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003735
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003736 intel_dp->psr_setup_done = false;
3737
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003738 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003739 i2c_del_adapter(&intel_dp->adapter);
3740 if (is_edp(intel_dp)) {
3741 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3742 mutex_lock(&dev->mode_config.mutex);
3743 ironlake_panel_vdd_off_sync(intel_dp);
3744 mutex_unlock(&dev->mode_config.mutex);
3745 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003746 drm_sysfs_connector_remove(connector);
3747 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003748 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003749 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003750
Chris Wilsonf6849602010-09-19 09:29:33 +01003751 intel_dp_add_properties(intel_dp, connector);
3752
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3754 * 0xd. Failure to do so will result in spurious interrupts being
3755 * generated on the port when a cable is not attached.
3756 */
3757 if (IS_G4X(dev) && !IS_GM45(dev)) {
3758 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3759 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3760 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003761
3762 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003764
3765void
3766intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3767{
3768 struct intel_digital_port *intel_dig_port;
3769 struct intel_encoder *intel_encoder;
3770 struct drm_encoder *encoder;
3771 struct intel_connector *intel_connector;
3772
Daniel Vetterb14c5672013-09-19 12:18:32 +02003773 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003774 if (!intel_dig_port)
3775 return;
3776
Daniel Vetterb14c5672013-09-19 12:18:32 +02003777 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003778 if (!intel_connector) {
3779 kfree(intel_dig_port);
3780 return;
3781 }
3782
3783 intel_encoder = &intel_dig_port->base;
3784 encoder = &intel_encoder->base;
3785
3786 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3787 DRM_MODE_ENCODER_TMDS);
3788
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003789 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003790 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003791 intel_encoder->disable = intel_disable_dp;
3792 intel_encoder->post_disable = intel_post_disable_dp;
3793 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003794 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003795 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003796 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003797 intel_encoder->pre_enable = vlv_pre_enable_dp;
3798 intel_encoder->enable = vlv_enable_dp;
3799 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003800 intel_encoder->pre_enable = g4x_pre_enable_dp;
3801 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003802 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003803
Paulo Zanoni174edf12012-10-26 19:05:50 -02003804 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003805 intel_dig_port->dp.output_reg = output_reg;
3806
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003807 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003808 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3809 intel_encoder->cloneable = false;
3810 intel_encoder->hot_plug = intel_dp_hot_plug;
3811
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003812 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3813 drm_encoder_cleanup(encoder);
3814 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003815 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003816 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003817}