blob: 71d2a554bbe69f8dce44d05e0bbde059775a4be6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100103/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000107#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125#define ATRM_BIOS_PAGE 4096
126
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140bool radeon_get_bios(struct radeon_device *rdev);
141
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
143/*
144 * Dummy page
145 */
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
153
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154/*
155 * Clocks
156 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500160 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168};
169
Rafał Miłecki74338742009-11-03 00:53:02 +0100170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500174void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100175void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400176void radeon_pm_suspend(struct radeon_device *rdev);
177void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500178void radeon_combios_get_power_modes(struct radeon_device *rdev);
179void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400180void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400181void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400182extern u32 rv6xx_get_temp(struct radeon_device *rdev);
183extern u32 rv770_get_temp(struct radeon_device *rdev);
184extern u32 evergreen_get_temp(struct radeon_device *rdev);
Alex Deuchere33df252010-11-22 17:56:32 -0500185extern u32 sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000186
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187/*
188 * Fences.
189 */
190struct radeon_fence_driver {
191 uint32_t scratch_reg;
192 atomic_t seq;
193 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000194 unsigned long last_jiffies;
195 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 wait_queue_head_t queue;
197 rwlock_t lock;
198 struct list_head created;
199 struct list_head emited;
200 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100201 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202};
203
204struct radeon_fence {
205 struct radeon_device *rdev;
206 struct kref kref;
207 struct list_head list;
208 /* protected by radeon_fence.lock */
209 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 bool emited;
211 bool signaled;
212};
213
214int radeon_fence_driver_init(struct radeon_device *rdev);
215void radeon_fence_driver_fini(struct radeon_device *rdev);
216int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
217int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
218void radeon_fence_process(struct radeon_device *rdev);
219bool radeon_fence_signaled(struct radeon_fence *fence);
220int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
221int radeon_fence_wait_next(struct radeon_device *rdev);
222int radeon_fence_wait_last(struct radeon_device *rdev);
223struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
224void radeon_fence_unref(struct radeon_fence **fence);
225
Dave Airliee024e112009-06-24 09:48:08 +1000226/*
227 * Tiling registers
228 */
229struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000231};
232
233#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234
235/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100238struct radeon_mman {
239 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000240 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100242 bool mem_global_referenced;
243 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100244};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
Jerome Glisse4c788672009-11-20 14:29:23 +0100246struct radeon_bo {
247 /* Protected by gem.mutex */
248 struct list_head list;
249 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100250 u32 placements[3];
251 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100252 struct ttm_buffer_object tbo;
253 struct ttm_bo_kmap_obj kmap;
254 unsigned pin_count;
255 void *kptr;
256 u32 tiling_flags;
257 u32 pitch;
258 int surface_reg;
259 /* Constant after initialization */
260 struct radeon_device *rdev;
261 struct drm_gem_object *gobj;
262};
263
264struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000265 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100266 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 uint64_t gpu_offset;
268 unsigned rdomain;
269 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100270 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271};
272
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273/*
274 * GEM objects.
275 */
276struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278 struct list_head objects;
279};
280
281int radeon_gem_init(struct radeon_device *rdev);
282void radeon_gem_fini(struct radeon_device *rdev);
283int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100284 int alignment, int initial_domain,
285 bool discardable, bool kernel,
286 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
288 uint64_t *gpu_addr);
289void radeon_gem_object_unpin(struct drm_gem_object *obj);
290
291
292/*
293 * GART structures, functions & helpers
294 */
295struct radeon_mc;
296
297struct radeon_gart_table_ram {
298 volatile uint32_t *ptr;
299};
300
301struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 volatile uint32_t *ptr;
304};
305
306union radeon_gart_table {
307 struct radeon_gart_table_ram ram;
308 struct radeon_gart_table_vram vram;
309};
310
Matt Turnera77f1712009-10-14 00:34:41 -0400311#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000312#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400313
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314struct radeon_gart {
315 dma_addr_t table_addr;
316 unsigned num_gpu_pages;
317 unsigned num_cpu_pages;
318 unsigned table_size;
319 union radeon_gart_table table;
320 struct page **pages;
321 dma_addr_t *pages_addr;
322 bool ready;
323};
324
325int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
326void radeon_gart_table_ram_free(struct radeon_device *rdev);
327int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
328void radeon_gart_table_vram_free(struct radeon_device *rdev);
329int radeon_gart_init(struct radeon_device *rdev);
330void radeon_gart_fini(struct radeon_device *rdev);
331void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
332 int pages);
333int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
334 int pages, struct page **pagelist);
335
336
337/*
338 * GPU MC structures, functions & helpers
339 */
340struct radeon_mc {
341 resource_size_t aper_size;
342 resource_size_t aper_base;
343 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000344 /* for some chips with <= 32MB we need to lie
345 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000347 u64 visible_vram_size;
Jerome Glissec919b372010-08-10 17:41:31 -0400348 u64 active_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000349 u64 gtt_size;
350 u64 gtt_start;
351 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000352 u64 vram_start;
353 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000355 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 int vram_mtrr;
357 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000358 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400359 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
Alex Deucher06b64762010-01-05 11:27:29 -0500362bool radeon_combios_sideport_present(struct radeon_device *rdev);
363bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364
365/*
366 * GPU scratch registers structures, functions & helpers
367 */
368struct radeon_scratch {
369 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400370 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 bool free[32];
372 uint32_t reg[32];
373};
374
375int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
376void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
377
378
379/*
380 * IRQS.
381 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500382
383struct radeon_unpin_work {
384 struct work_struct work;
385 struct radeon_device *rdev;
386 int crtc_id;
387 struct radeon_fence *fence;
388 struct drm_pending_vblank_event *event;
389 struct radeon_bo *old_rbo;
390 u64 new_crtc_base;
391};
392
393struct r500_irq_stat_regs {
394 u32 disp_int;
395};
396
397struct r600_irq_stat_regs {
398 u32 disp_int;
399 u32 disp_int_cont;
400 u32 disp_int_cont2;
401 u32 d1grph_int;
402 u32 d2grph_int;
403};
404
405struct evergreen_irq_stat_regs {
406 u32 disp_int;
407 u32 disp_int_cont;
408 u32 disp_int_cont2;
409 u32 disp_int_cont3;
410 u32 disp_int_cont4;
411 u32 disp_int_cont5;
412 u32 d1grph_int;
413 u32 d2grph_int;
414 u32 d3grph_int;
415 u32 d4grph_int;
416 u32 d5grph_int;
417 u32 d6grph_int;
418};
419
420union radeon_irq_stat_regs {
421 struct r500_irq_stat_regs r500;
422 struct r600_irq_stat_regs r600;
423 struct evergreen_irq_stat_regs evergreen;
424};
425
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426struct radeon_irq {
427 bool installed;
428 bool sw_int;
429 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400430 bool crtc_vblank_int[6];
Alex Deucher6f34be52010-11-21 10:59:01 -0500431 bool pflip[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100432 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500433 /* FIXME: use defines for max hpd/dacs */
434 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400435 bool gui_idle;
436 bool gui_idle_acked;
437 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200438 /* FIXME: use defines for max HDMI blocks */
439 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000440 spinlock_t sw_lock;
441 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500442 union radeon_irq_stat_regs stat_regs;
443 spinlock_t pflip_lock[6];
444 int pflip_refcount[6];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445};
446
447int radeon_irq_kms_init(struct radeon_device *rdev);
448void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000449void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
450void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500451void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
452void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200453
454/*
455 * CP & ring.
456 */
457struct radeon_ib {
458 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100459 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460 uint64_t gpu_addr;
461 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100462 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100464 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465};
466
Dave Airlieecb114a2009-09-15 11:12:56 +1000467/*
468 * locking -
469 * mutex protects scheduled_ibs, ready, alloc_bm
470 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471struct radeon_ib_pool {
472 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100473 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100474 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
476 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100477 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478};
479
480struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100481 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 volatile uint32_t *ring;
483 unsigned rptr;
484 unsigned wptr;
485 unsigned wptr_old;
486 unsigned ring_size;
487 unsigned ring_free_dw;
488 int count_dw;
489 uint64_t gpu_addr;
490 uint32_t align_mask;
491 uint32_t ptr_mask;
492 struct mutex mutex;
493 bool ready;
494};
495
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500496/*
497 * R6xx+ IH ring
498 */
499struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100500 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500501 volatile uint32_t *ring;
502 unsigned rptr;
503 unsigned wptr;
504 unsigned wptr_old;
505 unsigned ring_size;
506 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500507 uint32_t ptr_mask;
508 spinlock_t lock;
509 bool enabled;
510};
511
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000512struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100513 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100514 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000515 u64 shader_gpu_addr;
516 u32 vs_offset, ps_offset;
517 u32 state_offset;
518 u32 state_len;
519 u32 vb_used, vb_total;
520 struct radeon_ib *vb_ib;
521};
522
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
524void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
525int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
526int radeon_ib_pool_init(struct radeon_device *rdev);
527void radeon_ib_pool_fini(struct radeon_device *rdev);
528int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100529extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530/* Ring access between begin & end cannot sleep */
531void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400532int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400534void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535void radeon_ring_unlock_commit(struct radeon_device *rdev);
536void radeon_ring_unlock_undo(struct radeon_device *rdev);
537int radeon_ring_test(struct radeon_device *rdev);
538int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
539void radeon_ring_fini(struct radeon_device *rdev);
540
541
542/*
543 * CS.
544 */
545struct radeon_cs_reloc {
546 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100547 struct radeon_bo *robj;
548 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 uint32_t handle;
550 uint32_t flags;
551};
552
553struct radeon_cs_chunk {
554 uint32_t chunk_id;
555 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000556 int kpage_idx[2];
557 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000559 void __user *user_ptr;
560 int last_copied_page;
561 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562};
563
564struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100565 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566 struct radeon_device *rdev;
567 struct drm_file *filp;
568 /* chunks */
569 unsigned nchunks;
570 struct radeon_cs_chunk *chunks;
571 uint64_t *chunks_array;
572 /* IB */
573 unsigned idx;
574 /* relocations */
575 unsigned nrelocs;
576 struct radeon_cs_reloc *relocs;
577 struct radeon_cs_reloc **relocs_ptr;
578 struct list_head validated;
579 /* indices of various chunks */
580 int chunk_ib_idx;
581 int chunk_relocs_idx;
582 struct radeon_ib *ib;
583 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000584 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000585 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586};
587
Dave Airlie513bcb42009-09-23 16:56:27 +1000588extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
589extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
590
591
592static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
593{
594 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
595 u32 pg_idx, pg_offset;
596 u32 idx_value = 0;
597 int new_page;
598
599 pg_idx = (idx * 4) / PAGE_SIZE;
600 pg_offset = (idx * 4) % PAGE_SIZE;
601
602 if (ibc->kpage_idx[0] == pg_idx)
603 return ibc->kpage[0][pg_offset/4];
604 if (ibc->kpage_idx[1] == pg_idx)
605 return ibc->kpage[1][pg_offset/4];
606
607 new_page = radeon_cs_update_pages(p, pg_idx);
608 if (new_page < 0) {
609 p->parser_error = new_page;
610 return 0;
611 }
612
613 idx_value = ibc->kpage[new_page][pg_offset/4];
614 return idx_value;
615}
616
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617struct radeon_cs_packet {
618 unsigned idx;
619 unsigned type;
620 unsigned reg;
621 unsigned opcode;
622 int count;
623 unsigned one_reg_wr;
624};
625
626typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
627 struct radeon_cs_packet *pkt,
628 unsigned idx, unsigned reg);
629typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
630 struct radeon_cs_packet *pkt);
631
632
633/*
634 * AGP
635 */
636int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000637void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200638void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639void radeon_agp_fini(struct radeon_device *rdev);
640
641
642/*
643 * Writeback
644 */
645struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100646 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 volatile uint32_t *wb;
648 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400649 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400650 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651};
652
Alex Deucher724c80e2010-08-27 18:25:25 -0400653#define RADEON_WB_SCRATCH_OFFSET 0
654#define RADEON_WB_CP_RPTR_OFFSET 1024
655#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400656#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400657
Jerome Glissec93bb852009-07-13 21:04:08 +0200658/**
659 * struct radeon_pm - power management datas
660 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
661 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
662 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
663 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
664 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
665 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
666 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
667 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
668 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
669 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
670 * @needed_bandwidth: current bandwidth needs
671 *
672 * It keeps track of various data needed to take powermanagement decision.
673 * Bandwith need is used to determine minimun clock of the GPU and memory.
674 * Equation between gpu/memory clock and available bandwidth is hw dependent
675 * (type of memory, bus size, efficiency, ...)
676 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400677
678enum radeon_pm_method {
679 PM_METHOD_PROFILE,
680 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100681};
Alex Deucherce8f5372010-05-07 15:10:16 -0400682
683enum radeon_dynpm_state {
684 DYNPM_STATE_DISABLED,
685 DYNPM_STATE_MINIMUM,
686 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000687 DYNPM_STATE_ACTIVE,
688 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400689};
690enum radeon_dynpm_action {
691 DYNPM_ACTION_NONE,
692 DYNPM_ACTION_MINIMUM,
693 DYNPM_ACTION_DOWNCLOCK,
694 DYNPM_ACTION_UPCLOCK,
695 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100696};
Alex Deucher56278a82009-12-28 13:58:44 -0500697
698enum radeon_voltage_type {
699 VOLTAGE_NONE = 0,
700 VOLTAGE_GPIO,
701 VOLTAGE_VDDC,
702 VOLTAGE_SW
703};
704
Alex Deucher0ec0e742009-12-23 13:21:58 -0500705enum radeon_pm_state_type {
706 POWER_STATE_TYPE_DEFAULT,
707 POWER_STATE_TYPE_POWERSAVE,
708 POWER_STATE_TYPE_BATTERY,
709 POWER_STATE_TYPE_BALANCED,
710 POWER_STATE_TYPE_PERFORMANCE,
711};
712
Alex Deucherce8f5372010-05-07 15:10:16 -0400713enum radeon_pm_profile_type {
714 PM_PROFILE_DEFAULT,
715 PM_PROFILE_AUTO,
716 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400717 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400718 PM_PROFILE_HIGH,
719};
720
721#define PM_PROFILE_DEFAULT_IDX 0
722#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400723#define PM_PROFILE_MID_SH_IDX 2
724#define PM_PROFILE_HIGH_SH_IDX 3
725#define PM_PROFILE_LOW_MH_IDX 4
726#define PM_PROFILE_MID_MH_IDX 5
727#define PM_PROFILE_HIGH_MH_IDX 6
728#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400729
730struct radeon_pm_profile {
731 int dpms_off_ps_idx;
732 int dpms_on_ps_idx;
733 int dpms_off_cm_idx;
734 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500735};
736
Alex Deucher21a81222010-07-02 12:58:16 -0400737enum radeon_int_thermal_type {
738 THERMAL_TYPE_NONE,
739 THERMAL_TYPE_RV6XX,
740 THERMAL_TYPE_RV770,
741 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500742 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500743 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400744};
745
Alex Deucher56278a82009-12-28 13:58:44 -0500746struct radeon_voltage {
747 enum radeon_voltage_type type;
748 /* gpio voltage */
749 struct radeon_gpio_rec gpio;
750 u32 delay; /* delay in usec from voltage drop to sclk change */
751 bool active_high; /* voltage drop is active when bit is high */
752 /* VDDC voltage */
753 u8 vddc_id; /* index into vddc voltage table */
754 u8 vddci_id; /* index into vddci voltage table */
755 bool vddci_enabled;
756 /* r6xx+ sw */
757 u32 voltage;
758};
759
Alex Deucherd7311172010-05-03 01:13:14 -0400760/* clock mode flags */
761#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
762
Alex Deucher56278a82009-12-28 13:58:44 -0500763struct radeon_pm_clock_info {
764 /* memory clock */
765 u32 mclk;
766 /* engine clock */
767 u32 sclk;
768 /* voltage info */
769 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400770 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500771 u32 flags;
772};
773
Alex Deuchera48b9b42010-04-22 14:03:55 -0400774/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400775#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400776
Alex Deucher56278a82009-12-28 13:58:44 -0500777struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500778 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500779 /* XXX: use a define for num clock modes */
780 struct radeon_pm_clock_info clock_info[8];
781 /* number of valid clock modes in this power state */
782 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500783 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400784 /* standardized state flags */
785 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400786 u32 misc; /* vbios specific flags */
787 u32 misc2; /* vbios specific flags */
788 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500789};
790
Rafał Miłecki27459322010-02-11 22:16:36 +0000791/*
792 * Some modes are overclocked by very low value, accept them
793 */
794#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
795
Jerome Glissec93bb852009-07-13 21:04:08 +0200796struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100797 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400798 u32 active_crtcs;
799 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100800 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100801 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400802 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200803 fixed20_12 max_bandwidth;
804 fixed20_12 igp_sideport_mclk;
805 fixed20_12 igp_system_mclk;
806 fixed20_12 igp_ht_link_clk;
807 fixed20_12 igp_ht_link_width;
808 fixed20_12 k8_bandwidth;
809 fixed20_12 sideport_bandwidth;
810 fixed20_12 ht_bandwidth;
811 fixed20_12 core_bandwidth;
812 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400813 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200814 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500815 /* XXX: use a define for num power modes */
816 struct radeon_power_state power_state[8];
817 /* number of valid power states */
818 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400819 int current_power_state_index;
820 int current_clock_mode_index;
821 int requested_power_state_index;
822 int requested_clock_mode_index;
823 int default_power_state_index;
824 u32 current_sclk;
825 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400826 u32 current_vddc;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500827 u32 default_sclk;
828 u32 default_mclk;
829 u32 default_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500830 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400831 /* selected pm method */
832 enum radeon_pm_method pm_method;
833 /* dynpm power management */
834 struct delayed_work dynpm_idle_work;
835 enum radeon_dynpm_state dynpm_state;
836 enum radeon_dynpm_action dynpm_planned_action;
837 unsigned long dynpm_action_timeout;
838 bool dynpm_can_upclock;
839 bool dynpm_can_downclock;
840 /* profile-based power management */
841 enum radeon_pm_profile_type profile;
842 int profile_index;
843 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400844 /* internal thermal controller on rv6xx+ */
845 enum radeon_int_thermal_type int_thermal_type;
846 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200847};
848
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849
850/*
851 * Benchmarking
852 */
853void radeon_benchmark(struct radeon_device *rdev);
854
855
856/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200857 * Testing
858 */
859void radeon_test_moves(struct radeon_device *rdev);
860
861
862/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863 * Debugfs
864 */
865int radeon_debugfs_add_files(struct radeon_device *rdev,
866 struct drm_info_list *files,
867 unsigned nfiles);
868int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869
870
871/*
872 * ASIC specific functions.
873 */
874struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200875 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000876 void (*fini)(struct radeon_device *rdev);
877 int (*resume)(struct radeon_device *rdev);
878 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000879 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000880 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000881 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882 void (*gart_tlb_flush)(struct radeon_device *rdev);
883 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
884 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
885 void (*cp_fini)(struct radeon_device *rdev);
886 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000887 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200888 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000889 int (*ring_test)(struct radeon_device *rdev);
890 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891 int (*irq_set)(struct radeon_device *rdev);
892 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200893 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
895 int (*cs_parse)(struct radeon_cs_parser *p);
896 int (*copy_blit)(struct radeon_device *rdev,
897 uint64_t src_offset,
898 uint64_t dst_offset,
899 unsigned num_pages,
900 struct radeon_fence *fence);
901 int (*copy_dma)(struct radeon_device *rdev,
902 uint64_t src_offset,
903 uint64_t dst_offset,
904 unsigned num_pages,
905 struct radeon_fence *fence);
906 int (*copy)(struct radeon_device *rdev,
907 uint64_t src_offset,
908 uint64_t dst_offset,
909 unsigned num_pages,
910 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100911 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100913 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500915 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
917 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000918 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
919 uint32_t tiling_flags, uint32_t pitch,
920 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000921 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200922 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500923 void (*hpd_init)(struct radeon_device *rdev);
924 void (*hpd_fini)(struct radeon_device *rdev);
925 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
926 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100927 /* ioctl hw specific callback. Some hw might want to perform special
928 * operation on specific ioctl. For instance on wait idle some hw
929 * might want to perform and HDP flush through MMIO as it seems that
930 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
931 * through ring.
932 */
933 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400934 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400935 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400936 void (*pm_misc)(struct radeon_device *rdev);
937 void (*pm_prepare)(struct radeon_device *rdev);
938 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400939 void (*pm_init_profile)(struct radeon_device *rdev);
940 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500941 /* pageflipping */
942 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
943 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
944 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945};
946
Jerome Glisse21f9a432009-09-11 15:55:33 +0200947/*
948 * Asic structures
949 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000950struct r100_gpu_lockup {
951 unsigned long last_jiffies;
952 u32 last_cp_rptr;
953};
954
Dave Airlie551ebd82009-09-01 15:25:57 +1000955struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000956 const unsigned *reg_safe_bm;
957 unsigned reg_safe_bm_size;
958 u32 hdp_cntl;
959 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000960};
961
Jerome Glisse21f9a432009-09-11 15:55:33 +0200962struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000963 const unsigned *reg_safe_bm;
964 unsigned reg_safe_bm_size;
965 u32 resync_scratch;
966 u32 hdp_cntl;
967 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200968};
969
970struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000971 unsigned max_pipes;
972 unsigned max_tile_pipes;
973 unsigned max_simds;
974 unsigned max_backends;
975 unsigned max_gprs;
976 unsigned max_threads;
977 unsigned max_stack_entries;
978 unsigned max_hw_contexts;
979 unsigned max_gs_threads;
980 unsigned sx_max_export_size;
981 unsigned sx_max_export_pos_size;
982 unsigned sx_max_export_smx_size;
983 unsigned sq_num_cf_insts;
984 unsigned tiling_nbanks;
985 unsigned tiling_npipes;
986 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400987 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000988 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200989};
990
991struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000992 unsigned max_pipes;
993 unsigned max_tile_pipes;
994 unsigned max_simds;
995 unsigned max_backends;
996 unsigned max_gprs;
997 unsigned max_threads;
998 unsigned max_stack_entries;
999 unsigned max_hw_contexts;
1000 unsigned max_gs_threads;
1001 unsigned sx_max_export_size;
1002 unsigned sx_max_export_pos_size;
1003 unsigned sx_max_export_smx_size;
1004 unsigned sq_num_cf_insts;
1005 unsigned sx_num_of_sets;
1006 unsigned sc_prim_fifo_size;
1007 unsigned sc_hiz_tile_fifo_size;
1008 unsigned sc_earlyz_tile_fifo_fize;
1009 unsigned tiling_nbanks;
1010 unsigned tiling_npipes;
1011 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001012 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +00001013 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001014};
1015
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001016struct evergreen_asic {
1017 unsigned num_ses;
1018 unsigned max_pipes;
1019 unsigned max_tile_pipes;
1020 unsigned max_simds;
1021 unsigned max_backends;
1022 unsigned max_gprs;
1023 unsigned max_threads;
1024 unsigned max_stack_entries;
1025 unsigned max_hw_contexts;
1026 unsigned max_gs_threads;
1027 unsigned sx_max_export_size;
1028 unsigned sx_max_export_pos_size;
1029 unsigned sx_max_export_smx_size;
1030 unsigned sq_num_cf_insts;
1031 unsigned sx_num_of_sets;
1032 unsigned sc_prim_fifo_size;
1033 unsigned sc_hiz_tile_fifo_size;
1034 unsigned sc_earlyz_tile_fifo_size;
1035 unsigned tiling_nbanks;
1036 unsigned tiling_npipes;
1037 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001038 unsigned tile_config;
Alex Deucher17db7042010-12-21 16:05:39 -05001039 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001040};
1041
Jerome Glisse068a1172009-06-17 13:28:30 +02001042union radeon_asic_config {
1043 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001044 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001045 struct r600_asic r600;
1046 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001047 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +02001048};
1049
Daniel Vetter0a10c852010-03-11 21:19:14 +00001050/*
1051 * asic initizalization from radeon_asic.c
1052 */
1053void radeon_agp_disable(struct radeon_device *rdev);
1054int radeon_asic_init(struct radeon_device *rdev);
1055
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056
1057/*
1058 * IOCTL.
1059 */
1060int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *filp);
1062int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *filp);
1064int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
1066int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
1068int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv);
1070int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
1072int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1073 struct drm_file *filp);
1074int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1075 struct drm_file *filp);
1076int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1077 struct drm_file *filp);
1078int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *filp);
1080int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001081int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *filp);
1083int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001085
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001086/* VRAM scratch page for HDP bug */
1087struct r700_vram_scratch {
1088 struct radeon_bo *robj;
1089 volatile uint32_t *ptr;
1090};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001091
1092/*
1093 * Core structure, functions and helpers.
1094 */
1095typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1096typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1097
1098struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001099 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 struct drm_device *ddev;
1101 struct pci_dev *pdev;
1102 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001103 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001104 enum radeon_family family;
1105 unsigned long flags;
1106 int usec_timeout;
1107 enum radeon_pll_errata pll_errata;
1108 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001109 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001110 int disp_priority;
1111 /* BIOS */
1112 uint8_t *bios;
1113 bool is_atom_bios;
1114 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001115 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001117 resource_size_t rmmio_base;
1118 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120 radeon_rreg_t mc_rreg;
1121 radeon_wreg_t mc_wreg;
1122 radeon_rreg_t pll_rreg;
1123 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001124 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 radeon_rreg_t pciep_rreg;
1126 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001127 /* io port */
1128 void __iomem *rio_mem;
1129 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 struct radeon_clock clock;
1131 struct radeon_mc mc;
1132 struct radeon_gart gart;
1133 struct radeon_mode_info mode_info;
1134 struct radeon_scratch scratch;
1135 struct radeon_mman mman;
1136 struct radeon_fence_driver fence_drv;
1137 struct radeon_cp cp;
1138 struct radeon_ib_pool ib_pool;
1139 struct radeon_irq irq;
1140 struct radeon_asic *asic;
1141 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001142 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001143 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 struct mutex cs_mutex;
1145 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001146 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147 bool gpu_lockup;
1148 bool shutdown;
1149 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001150 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001151 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001152 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001153 const struct firmware *me_fw; /* all family ME firmware */
1154 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001155 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001156 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001157 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001158 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001159 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001160 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001161 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001162 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001163 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001164 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001165
1166 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001167 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001168 struct timer_list audio_timer;
1169 int audio_channels;
1170 int audio_rate;
1171 int audio_bits_per_sample;
1172 uint8_t audio_status_bits;
1173 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001174
Alex Deucherce8f5372010-05-07 15:10:16 -04001175 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001176 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001177 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001178 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001179 /* i2c buses */
1180 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001181};
1182
1183int radeon_device_init(struct radeon_device *rdev,
1184 struct drm_device *ddev,
1185 struct pci_dev *pdev,
1186 uint32_t flags);
1187void radeon_device_fini(struct radeon_device *rdev);
1188int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1189
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001190/* r600 blit */
1191int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1192void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1193void r600_kms_blit_copy(struct radeon_device *rdev,
1194 u64 src_gpu_addr, u64 dst_gpu_addr,
1195 int size_bytes);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001196/* evergreen blit */
1197int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1198void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1199void evergreen_kms_blit_copy(struct radeon_device *rdev,
1200 u64 src_gpu_addr, u64 dst_gpu_addr,
1201 int size_bytes);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001202
Dave Airliede1b2892009-08-12 18:43:14 +10001203static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1204{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001205 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001206 return readl(((void __iomem *)rdev->rmmio) + reg);
1207 else {
1208 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1209 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1210 }
1211}
1212
1213static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1214{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001215 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001216 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1217 else {
1218 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1219 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1220 }
1221}
1222
Alex Deucher351a52a2010-06-30 11:52:50 -04001223static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1224{
1225 if (reg < rdev->rio_mem_size)
1226 return ioread32(rdev->rio_mem + reg);
1227 else {
1228 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1229 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1230 }
1231}
1232
1233static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1234{
1235 if (reg < rdev->rio_mem_size)
1236 iowrite32(v, rdev->rio_mem + reg);
1237 else {
1238 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1239 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1240 }
1241}
1242
Jerome Glisse4c788672009-11-20 14:29:23 +01001243/*
1244 * Cast helper
1245 */
1246#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247
1248/*
1249 * Registers read & write functions.
1250 */
1251#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1252#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Alex Deucher9e46a482011-01-06 18:49:35 -05001253#define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
1254#define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001255#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001256#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001257#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1259#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1260#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1261#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1262#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1263#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001264#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1265#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001266#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1267#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268#define WREG32_P(reg, val, mask) \
1269 do { \
1270 uint32_t tmp_ = RREG32(reg); \
1271 tmp_ &= (mask); \
1272 tmp_ |= ((val) & ~(mask)); \
1273 WREG32(reg, tmp_); \
1274 } while (0)
1275#define WREG32_PLL_P(reg, val, mask) \
1276 do { \
1277 uint32_t tmp_ = RREG32_PLL(reg); \
1278 tmp_ &= (mask); \
1279 tmp_ |= ((val) & ~(mask)); \
1280 WREG32_PLL(reg, tmp_); \
1281 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001282#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001283#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1284#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285
Dave Airliede1b2892009-08-12 18:43:14 +10001286/*
1287 * Indirect registers accessor
1288 */
1289static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1290{
1291 uint32_t r;
1292
1293 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1294 r = RREG32(RADEON_PCIE_DATA);
1295 return r;
1296}
1297
1298static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1299{
1300 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1301 WREG32(RADEON_PCIE_DATA, (v));
1302}
1303
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304void r100_pll_errata_after_index(struct radeon_device *rdev);
1305
1306
1307/*
1308 * ASICs helpers.
1309 */
Dave Airlieb995e432009-07-14 02:02:32 +10001310#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1311 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001312#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1313 (rdev->family == CHIP_RV200) || \
1314 (rdev->family == CHIP_RS100) || \
1315 (rdev->family == CHIP_RS200) || \
1316 (rdev->family == CHIP_RV250) || \
1317 (rdev->family == CHIP_RV280) || \
1318 (rdev->family == CHIP_RS300))
1319#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1320 (rdev->family == CHIP_RV350) || \
1321 (rdev->family == CHIP_R350) || \
1322 (rdev->family == CHIP_RV380) || \
1323 (rdev->family == CHIP_R420) || \
1324 (rdev->family == CHIP_R423) || \
1325 (rdev->family == CHIP_RV410) || \
1326 (rdev->family == CHIP_RS400) || \
1327 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001328#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1329 (rdev->ddev->pdev->device == 0x9443) || \
1330 (rdev->ddev->pdev->device == 0x944B) || \
1331 (rdev->ddev->pdev->device == 0x9506) || \
1332 (rdev->ddev->pdev->device == 0x9509) || \
1333 (rdev->ddev->pdev->device == 0x950F) || \
1334 (rdev->ddev->pdev->device == 0x689C) || \
1335 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001336#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001337#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1338 (rdev->family == CHIP_RS690) || \
1339 (rdev->family == CHIP_RS740) || \
1340 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1342#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001343#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001344#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1345 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001346#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001347
1348/*
1349 * BIOS helpers.
1350 */
1351#define RBIOS8(i) (rdev->bios[i])
1352#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1353#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1354
1355int radeon_combios_init(struct radeon_device *rdev);
1356void radeon_combios_fini(struct radeon_device *rdev);
1357int radeon_atombios_init(struct radeon_device *rdev);
1358void radeon_atombios_fini(struct radeon_device *rdev);
1359
1360
1361/*
1362 * RING helpers.
1363 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001364static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1365{
1366#if DRM_DEBUG_CODE
1367 if (rdev->cp.count_dw <= 0) {
1368 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1369 }
1370#endif
1371 rdev->cp.ring[rdev->cp.wptr++] = v;
1372 rdev->cp.wptr &= rdev->cp.ptr_mask;
1373 rdev->cp.count_dw--;
1374 rdev->cp.ring_free_dw--;
1375}
1376
1377
1378/*
1379 * ASICs macro.
1380 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001381#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001382#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1383#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1384#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001385#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001386#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001387#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001388#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001389#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1390#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001391#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001392#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001393#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1394#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001395#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1396#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001397#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001398#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1399#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1400#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1401#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001402#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001404#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001405#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001406#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1408#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001409#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1410#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001411#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001412#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1413#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1414#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1415#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001416#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001417#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1418#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1419#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001420#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1421#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001422#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1423#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1424#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001426/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001427/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001428extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001429extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001430extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001431extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001432extern int radeon_modeset_init(struct radeon_device *rdev);
1433extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001434extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001435extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001436extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001437extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001438extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001439extern void radeon_wb_fini(struct radeon_device *rdev);
1440extern int radeon_wb_init(struct radeon_device *rdev);
1441extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001442extern void radeon_surface_init(struct radeon_device *rdev);
1443extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001444extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001445extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001446extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001447extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001448extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1449extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001450extern int radeon_resume_kms(struct drm_device *dev);
1451extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001452
Jerome Glisse21f9a432009-09-11 15:55:33 +02001453/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1454extern bool r600_card_posted(struct radeon_device *rdev);
1455extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001456extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001457extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1458extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001459extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001460extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001461extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001462extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001463extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1464extern int r600_ib_test(struct radeon_device *rdev);
1465extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001466extern void r600_scratch_init(struct radeon_device *rdev);
1467extern int r600_blit_init(struct radeon_device *rdev);
1468extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001469extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001470extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001471/* r600 irq */
1472extern int r600_irq_init(struct radeon_device *rdev);
1473extern void r600_irq_fini(struct radeon_device *rdev);
1474extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1475extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001476extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001477extern void r600_disable_interrupts(struct radeon_device *rdev);
1478extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001479/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001480extern int r600_audio_init(struct radeon_device *rdev);
1481extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1482extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001483extern int r600_audio_channels(struct radeon_device *rdev);
1484extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1485extern int r600_audio_rate(struct radeon_device *rdev);
1486extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1487extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001488extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001489extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1490extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001491extern void r600_audio_fini(struct radeon_device *rdev);
1492extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001493extern void r600_hdmi_enable(struct drm_encoder *encoder);
1494extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001495extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1496extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001497extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001498
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001499extern void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Alex Deucherfe251e22010-03-24 13:36:43 -04001500extern void r700_cp_stop(struct radeon_device *rdev);
1501extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001502extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1503extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001504extern int evergreen_blit_init(struct radeon_device *rdev);
1505extern void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001506
Alex Deucher0af62b02011-01-06 21:19:31 -05001507extern int ni_init_microcode(struct radeon_device *rdev);
1508extern int btc_mc_load_microcode(struct radeon_device *rdev);
1509
Alberto Miloned7a29522010-07-06 11:40:24 -04001510/* radeon_acpi.c */
1511#if defined(CONFIG_ACPI)
1512extern int radeon_acpi_init(struct radeon_device *rdev);
1513#else
1514static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1515#endif
1516
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001517/* evergreen */
1518struct evergreen_mc_save {
1519 u32 vga_control[6];
1520 u32 vga_render_control;
1521 u32 vga_hdp_control;
1522 u32 crtc_control[6];
1523};
1524
Jerome Glisse4c788672009-11-20 14:29:23 +01001525#include "radeon_object.h"
1526
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527#endif