blob: 761ef2fa423e5e91e9176b57bdd649a7dee97635 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02009 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000010 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020014 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000015 * David Woodhouse for adding multichip support
16 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
18 * rework for 2K page size chips
19 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020020 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Enable cached programming for 2k page size chips
22 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070023 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030024 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License version 2 as
28 * published by the Free Software Foundation.
29 *
30 */
31
David Woodhouse552d9202006-05-14 01:20:46 +010032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/delay.h>
34#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020035#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/sched.h>
37#include <linux/slab.h>
38#include <linux/types.h>
39#include <linux/mtd/mtd.h>
40#include <linux/mtd/nand.h>
41#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010042#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/interrupt.h>
44#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080045#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020046#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020050static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 .eccbytes = 3,
52 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020053 .oobfree = {
54 {.offset = 3,
55 .length = 2},
56 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020057 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070058};
59
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020060static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 .eccbytes = 6,
62 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020063 .oobfree = {
64 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020065 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070066};
67
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020068static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 .eccbytes = 24,
70 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010071 40, 41, 42, 43, 44, 45, 46, 47,
72 48, 49, 50, 51, 52, 53, 54, 55,
73 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020074 .oobfree = {
75 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020076 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070077};
78
Thomas Gleixner81ec5362007-12-12 17:27:03 +010079static struct nand_ecclayout nand_oob_128 = {
80 .eccbytes = 48,
81 .eccpos = {
82 80, 81, 82, 83, 84, 85, 86, 87,
83 88, 89, 90, 91, 92, 93, 94, 95,
84 96, 97, 98, 99, 100, 101, 102, 103,
85 104, 105, 106, 107, 108, 109, 110, 111,
86 112, 113, 114, 115, 116, 117, 118, 119,
87 120, 121, 122, 123, 124, 125, 126, 127},
88 .oobfree = {
89 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020090 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010091};
92
Huang Shijie6a8214a2012-11-19 14:43:30 +080093static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020095static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
96 struct mtd_oob_ops *ops);
97
Thomas Gleixnerd470a972006-05-23 23:48:57 +020098/*
Joe Perches8e87d782008-02-03 17:22:34 +020099 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200100 * compiled away when LED support is disabled.
101 */
102DEFINE_LED_TRIGGER(nand_led_trigger);
103
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530104static int check_offs_len(struct mtd_info *mtd,
105 loff_t ofs, uint64_t len)
106{
107 struct nand_chip *chip = mtd->priv;
108 int ret = 0;
109
110 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300111 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700112 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530113 ret = -EINVAL;
114 }
115
116 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300117 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700118 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530119 ret = -EINVAL;
120 }
121
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530122 return ret;
123}
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125/**
126 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700127 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000128 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800129 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100131static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200133 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200135 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200136 spin_lock(&chip->controller->lock);
137 chip->controller->active = NULL;
138 chip->state = FL_READY;
139 wake_up(&chip->controller->wq);
140 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
142
143/**
144 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700145 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700147 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200149static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200151 struct nand_chip *chip = mtd->priv;
152 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/**
Masanari Iida064a7692012-11-09 23:20:58 +0900156 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris7854d3f2011-06-23 14:12:08 -0700157 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700158 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700160 * Default read function for 16bit buswidth with endianness conversion.
161 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200163static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200165 struct nand_chip *chip = mtd->priv;
166 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
168
169/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700171 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700173 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 */
175static u16 nand_read_word(struct mtd_info *mtd)
176{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200177 struct nand_chip *chip = mtd->priv;
178 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
181/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700183 * @mtd: MTD device structure
184 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 *
186 * Default select function for 1 chip devices.
187 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200188static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200190 struct nand_chip *chip = mtd->priv;
191
192 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200194 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 break;
196 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 break;
198
199 default:
200 BUG();
201 }
202}
203
204/**
205 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700206 * @mtd: MTD device structure
207 * @buf: data buffer
208 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700210 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200212static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200214 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Alexander Shiyan76413832013-04-13 09:32:13 +0400216 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000220 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700221 * @mtd: MTD device structure
222 * @buf: buffer to store date
223 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700225 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200227static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200229 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Alexander Shiyan76413832013-04-13 09:32:13 +0400231 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232}
233
234/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700236 * @mtd: MTD device structure
237 * @buf: data buffer
238 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700240 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200242static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200244 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000246
Alexander Shiyan76413832013-04-13 09:32:13 +0400247 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248}
249
250/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000251 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700252 * @mtd: MTD device structure
253 * @buf: buffer to store date
254 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700256 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200258static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200260 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Alexander Shiyan76413832013-04-13 09:32:13 +0400263 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700268 * @mtd: MTD device structure
269 * @ofs: offset from device start
270 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000272 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 */
274static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
275{
Brian Norriscdbec052012-01-13 18:11:48 -0800276 int page, chipnr, res = 0, i = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200277 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 u16 bad;
279
Brian Norris5fb15492011-05-31 16:31:21 -0700280 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700281 ofs += mtd->erasesize - mtd->writesize;
282
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100283 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200286 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Huang Shijie6a8214a2012-11-19 14:43:30 +0800288 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200291 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Brian Norriscdbec052012-01-13 18:11:48 -0800294 do {
295 if (chip->options & NAND_BUSWIDTH_16) {
296 chip->cmdfunc(mtd, NAND_CMD_READOOB,
297 chip->badblockpos & 0xFE, page);
298 bad = cpu_to_le16(chip->read_word(mtd));
299 if (chip->badblockpos & 0x1)
300 bad >>= 8;
301 else
302 bad &= 0xFF;
303 } else {
304 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
305 page);
306 bad = chip->read_byte(mtd);
307 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000308
Brian Norriscdbec052012-01-13 18:11:48 -0800309 if (likely(chip->badblockbits == 8))
310 res = bad != 0xFF;
311 else
312 res = hweight8(bad) < chip->badblockbits;
313 ofs += mtd->writesize;
314 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
315 i++;
316 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200317
Huang Shijieb0bb6902012-11-19 14:43:29 +0800318 if (getchip) {
319 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 nand_release_device(mtd);
Huang Shijieb0bb6902012-11-19 14:43:29 +0800321 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return res;
324}
325
326/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700327 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700328 * @mtd: MTD device structure
329 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700331 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700332 * specific driver. It provides the details for writing a bad block marker to a
333 * block.
334 */
335static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
336{
337 struct nand_chip *chip = mtd->priv;
338 struct mtd_oob_ops ops;
339 uint8_t buf[2] = { 0, 0 };
340 int ret = 0, res, i = 0;
341
342 ops.datbuf = NULL;
343 ops.oobbuf = buf;
344 ops.ooboffs = chip->badblockpos;
345 if (chip->options & NAND_BUSWIDTH_16) {
346 ops.ooboffs &= ~0x01;
347 ops.len = ops.ooblen = 2;
348 } else {
349 ops.len = ops.ooblen = 1;
350 }
351 ops.mode = MTD_OPS_PLACE_OOB;
352
353 /* Write to first/last page(s) if necessary */
354 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
355 ofs += mtd->erasesize - mtd->writesize;
356 do {
357 res = nand_do_write_oob(mtd, ofs, &ops);
358 if (!ret)
359 ret = res;
360
361 i++;
362 ofs += mtd->writesize;
363 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
364
365 return ret;
366}
367
368/**
369 * nand_block_markbad_lowlevel - mark a block bad
370 * @mtd: MTD device structure
371 * @ofs: offset from device start
372 *
373 * This function performs the generic NAND bad block marking steps (i.e., bad
374 * block table(s) and/or marker(s)). We only allow the hardware driver to
375 * specify how to write bad block markers to OOB (chip->block_markbad).
376 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700377 * We try operations in the following order:
Brian Norrise2414f42012-02-06 13:44:00 -0800378 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700379 * (2) write bad block marker to OOB area of affected block (unless flag
380 * NAND_BBT_NO_OOB_BBM is present)
381 * (3) update the BBT
382 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800383 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700385static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200387 struct nand_chip *chip = mtd->priv;
Brian Norrisb32843b2013-07-30 17:52:59 -0700388 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000389
Brian Norrisb32843b2013-07-30 17:52:59 -0700390 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800391 struct erase_info einfo;
392
393 /* Attempt erase before marking OOB */
394 memset(&einfo, 0, sizeof(einfo));
395 einfo.mtd = mtd;
396 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300397 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800398 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800399
Brian Norrisb32843b2013-07-30 17:52:59 -0700400 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800401 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700402 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300403 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200404 }
Brian Norrise2414f42012-02-06 13:44:00 -0800405
Brian Norrisb32843b2013-07-30 17:52:59 -0700406 /* Mark block bad in BBT */
407 if (chip->bbt) {
408 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800409 if (!ret)
410 ret = res;
411 }
412
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200413 if (!ret)
414 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300415
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200416 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000419/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700421 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700423 * Check, if the device is write protected. The function expects, that the
424 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100426static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200428 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200429
Brian Norris8b6e50c2011-05-25 14:59:01 -0700430 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200431 if (chip->options & NAND_BROKEN_XD)
432 return 0;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200435 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
436 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439/**
440 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700441 * @mtd: MTD device structure
442 * @ofs: offset from device start
443 * @getchip: 0, if the chip is already selected
444 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 *
446 * Check, if the block is bad. Either by reading the bad block table or
447 * calling of the scan function.
448 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200449static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
450 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200452 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000453
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200454 if (!chip->bbt)
455 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100458 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200461/**
462 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700463 * @mtd: MTD device structure
464 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200465 *
466 * Helper function for nand_wait_ready used when needing to wait in interrupt
467 * context.
468 */
469static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
470{
471 struct nand_chip *chip = mtd->priv;
472 int i;
473
474 /* Wait for the device to get ready */
475 for (i = 0; i < timeo; i++) {
476 if (chip->dev_ready(mtd))
477 break;
478 touch_softlockup_watchdog();
479 mdelay(1);
480 }
481}
482
Brian Norris7854d3f2011-06-23 14:12:08 -0700483/* Wait for the ready pin, after a command. The timeout is caught later. */
David Woodhouse4b648b02006-09-25 17:05:24 +0100484void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000485{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200486 struct nand_chip *chip = mtd->priv;
Matthieu CASTETca6a2482012-11-22 18:31:28 +0100487 unsigned long timeo = jiffies + msecs_to_jiffies(20);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000488
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200489 /* 400ms timeout */
490 if (in_interrupt() || oops_in_progress)
491 return panic_nand_wait_ready(mtd, 400);
492
Richard Purdie8fe833c2006-03-31 02:31:14 -0800493 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700494 /* Wait until command is processed or timeout occurs */
Thomas Gleixner3b887752005-02-22 21:56:49 +0000495 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200496 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800497 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700498 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000499 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800500 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000501}
David Woodhouse4b648b02006-09-25 17:05:24 +0100502EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504/**
505 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700506 * @mtd: MTD device structure
507 * @command: the command to be sent
508 * @column: the column address for this command, -1 if none
509 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700511 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200512 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200514static void nand_command(struct mtd_info *mtd, unsigned int command,
515 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200517 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200518 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Brian Norris8b6e50c2011-05-25 14:59:01 -0700520 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 if (command == NAND_CMD_SEQIN) {
522 int readcmd;
523
Joern Engel28318772006-05-22 23:18:05 +0200524 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200526 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 readcmd = NAND_CMD_READOOB;
528 } else if (column < 256) {
529 /* First 256 bytes --> READ0 */
530 readcmd = NAND_CMD_READ0;
531 } else {
532 column -= 256;
533 readcmd = NAND_CMD_READ1;
534 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200535 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200536 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200538 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Brian Norris8b6e50c2011-05-25 14:59:01 -0700540 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200541 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
542 /* Serially input address */
543 if (column != -1) {
544 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200545 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200546 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200547 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200548 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200550 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200551 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200552 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200553 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200554 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200555 if (chip->chipsize > (32 << 20))
556 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200557 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200558 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000559
560 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700561 * Program and erase have their own busy handlers status and sequential
562 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100563 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000565
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 case NAND_CMD_PAGEPROG:
567 case NAND_CMD_ERASE1:
568 case NAND_CMD_ERASE2:
569 case NAND_CMD_SEQIN:
570 case NAND_CMD_STATUS:
571 return;
572
573 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200574 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200576 udelay(chip->chip_delay);
577 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200578 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200579 chip->cmd_ctrl(mtd,
580 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200581 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
582 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 return;
584
David Woodhousee0c7d762006-05-13 18:07:53 +0100585 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000587 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 * If we don't have access to the busy pin, we apply the given
589 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100590 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200591 if (!chip->dev_ready) {
592 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000594 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700596 /*
597 * Apply this short delay always to ensure that we do wait tWB in
598 * any case on any machine.
599 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100600 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000601
602 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
605/**
606 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700607 * @mtd: MTD device structure
608 * @command: the command to be sent
609 * @column: the column address for this command, -1 if none
610 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200612 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700613 * devices. We don't have the separate regions as we have in the small page
614 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200616static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
617 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200619 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
621 /* Emulate NAND_CMD_READOOB */
622 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200623 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 command = NAND_CMD_READ0;
625 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000626
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200627 /* Command latch cycle */
Alexander Shiyanfb066ad2013-02-28 12:02:19 +0400628 chip->cmd_ctrl(mtd, command, NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
630 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200631 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633 /* Serially input address */
634 if (column != -1) {
635 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200636 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200638 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200639 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200640 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000641 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200643 chip->cmd_ctrl(mtd, page_addr, ctrl);
644 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200645 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200647 if (chip->chipsize > (128 << 20))
648 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200649 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200652 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000653
654 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700655 * Program and erase have their own busy handlers status, sequential
656 * in, and deplete1 need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000657 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 case NAND_CMD_CACHEDPROG:
661 case NAND_CMD_PAGEPROG:
662 case NAND_CMD_ERASE1:
663 case NAND_CMD_ERASE2:
664 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200665 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000667 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200670 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200672 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200673 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
674 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
675 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
676 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200677 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
678 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return;
680
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200681 case NAND_CMD_RNDOUT:
682 /* No ready / busy check necessary */
683 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
684 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
685 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
686 NAND_NCE | NAND_CTRL_CHANGE);
687 return;
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200690 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
691 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
692 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
693 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000694
David Woodhousee0c7d762006-05-13 18:07:53 +0100695 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000697 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700699 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100700 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200701 if (!chip->dev_ready) {
702 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000706
Brian Norris8b6e50c2011-05-25 14:59:01 -0700707 /*
708 * Apply this short delay always to ensure that we do wait tWB in
709 * any case on any machine.
710 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100711 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000712
713 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
716/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200717 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700718 * @chip: the nand chip descriptor
719 * @mtd: MTD device structure
720 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200721 *
722 * Used when in panic, no locks are taken.
723 */
724static void panic_nand_get_device(struct nand_chip *chip,
725 struct mtd_info *mtd, int new_state)
726{
Brian Norris7854d3f2011-06-23 14:12:08 -0700727 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200728 chip->controller->active = chip;
729 chip->state = new_state;
730}
731
732/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700734 * @mtd: MTD device structure
735 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 *
737 * Get the device and lock it for exclusive access
738 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200739static int
Huang Shijie6a8214a2012-11-19 14:43:30 +0800740nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Huang Shijie6a8214a2012-11-19 14:43:30 +0800742 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200743 spinlock_t *lock = &chip->controller->lock;
744 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100745 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200746retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100747 spin_lock(lock);
748
vimal singhb8b3ee92009-07-09 20:41:22 +0530749 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200750 if (!chip->controller->active)
751 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200752
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200753 if (chip->controller->active == chip && chip->state == FL_READY) {
754 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100755 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100756 return 0;
757 }
758 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800759 if (chip->controller->active->state == FL_PM_SUSPENDED) {
760 chip->state = FL_PM_SUSPENDED;
761 spin_unlock(lock);
762 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800763 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100764 }
765 set_current_state(TASK_UNINTERRUPTIBLE);
766 add_wait_queue(wq, &wait);
767 spin_unlock(lock);
768 schedule();
769 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 goto retry;
771}
772
773/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700774 * panic_nand_wait - [GENERIC] wait until the command is done
775 * @mtd: MTD device structure
776 * @chip: NAND chip structure
777 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200778 *
779 * Wait for command done. This is a helper function for nand_wait used when
780 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400781 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200782 */
783static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
784 unsigned long timeo)
785{
786 int i;
787 for (i = 0; i < timeo; i++) {
788 if (chip->dev_ready) {
789 if (chip->dev_ready(mtd))
790 break;
791 } else {
792 if (chip->read_byte(mtd) & NAND_STATUS_READY)
793 break;
794 }
795 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200796 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200797}
798
799/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700800 * nand_wait - [DEFAULT] wait until the command is done
801 * @mtd: MTD device structure
802 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700804 * Wait for command done. This applies to erase and program only. Erase can
805 * take up to 400ms and program up to 20ms according to general NAND and
806 * SmartMedia specs.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700807 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200808static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
810
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200811 int status, state = chip->state;
Huang Shijie6d2559f2013-01-30 10:03:56 +0800812 unsigned long timeo = (state == FL_ERASING ? 400 : 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Richard Purdie8fe833c2006-03-31 02:31:14 -0800814 led_trigger_event(nand_led_trigger, LED_FULL);
815
Brian Norris8b6e50c2011-05-25 14:59:01 -0700816 /*
817 * Apply this short delay always to ensure that we do wait tWB in any
818 * case on any machine.
819 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100820 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Artem Bityutskiy14c65782013-03-04 14:21:34 +0200822 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200824 if (in_interrupt() || oops_in_progress)
825 panic_nand_wait(mtd, chip, timeo);
826 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +0800827 timeo = jiffies + msecs_to_jiffies(timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200828 while (time_before(jiffies, timeo)) {
829 if (chip->dev_ready) {
830 if (chip->dev_ready(mtd))
831 break;
832 } else {
833 if (chip->read_byte(mtd) & NAND_STATUS_READY)
834 break;
835 }
836 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800839 led_trigger_event(nand_led_trigger, LED_OFF);
840
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200841 status = (int)chip->read_byte(mtd);
Matthieu CASTETf251b8d2012-11-05 15:00:44 +0100842 /* This can happen if in case of timeout or buggy dev_ready */
843 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 return status;
845}
846
847/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700848 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700849 * @mtd: mtd info
850 * @ofs: offset to start unlock from
851 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700852 * @invert: when = 0, unlock the range of blocks within the lower and
853 * upper boundary address
854 * when = 1, unlock the range of blocks outside the boundaries
855 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530856 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700857 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530858 */
859static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
860 uint64_t len, int invert)
861{
862 int ret = 0;
863 int status, page;
864 struct nand_chip *chip = mtd->priv;
865
866 /* Submit address of first page to unlock */
867 page = ofs >> chip->page_shift;
868 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
869
870 /* Submit address of last page to unlock */
871 page = (ofs + len) >> chip->page_shift;
872 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
873 (page | invert) & chip->pagemask);
874
875 /* Call wait ready function */
876 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530877 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -0400878 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -0700879 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530880 __func__, status);
881 ret = -EIO;
882 }
883
884 return ret;
885}
886
887/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700888 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700889 * @mtd: mtd info
890 * @ofs: offset to start unlock from
891 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530892 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700893 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530894 */
895int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
896{
897 int ret = 0;
898 int chipnr;
899 struct nand_chip *chip = mtd->priv;
900
Brian Norris289c0522011-07-19 10:06:09 -0700901 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530902 __func__, (unsigned long long)ofs, len);
903
904 if (check_offs_len(mtd, ofs, len))
905 ret = -EINVAL;
906
907 /* Align to last block address if size addresses end of the device */
908 if (ofs + len == mtd->size)
909 len -= mtd->erasesize;
910
Huang Shijie6a8214a2012-11-19 14:43:30 +0800911 nand_get_device(mtd, FL_UNLOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +0530912
913 /* Shift to get chip number */
914 chipnr = ofs >> chip->chip_shift;
915
916 chip->select_chip(mtd, chipnr);
917
918 /* Check, if it is write protected */
919 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700920 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530921 __func__);
922 ret = -EIO;
923 goto out;
924 }
925
926 ret = __nand_unlock(mtd, ofs, len, 0);
927
928out:
Huang Shijieb0bb6902012-11-19 14:43:29 +0800929 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +0530930 nand_release_device(mtd);
931
932 return ret;
933}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200934EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530935
936/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700937 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700938 * @mtd: mtd info
939 * @ofs: offset to start unlock from
940 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530941 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700942 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
943 * have this feature, but it allows only to lock all blocks, not for specified
944 * range for block. Implementing 'lock' feature by making use of 'unlock', for
945 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +0530946 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700947 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530948 */
949int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
950{
951 int ret = 0;
952 int chipnr, status, page;
953 struct nand_chip *chip = mtd->priv;
954
Brian Norris289c0522011-07-19 10:06:09 -0700955 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530956 __func__, (unsigned long long)ofs, len);
957
958 if (check_offs_len(mtd, ofs, len))
959 ret = -EINVAL;
960
Huang Shijie6a8214a2012-11-19 14:43:30 +0800961 nand_get_device(mtd, FL_LOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +0530962
963 /* Shift to get chip number */
964 chipnr = ofs >> chip->chip_shift;
965
966 chip->select_chip(mtd, chipnr);
967
968 /* Check, if it is write protected */
969 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700970 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530971 __func__);
972 status = MTD_ERASE_FAILED;
973 ret = -EIO;
974 goto out;
975 }
976
977 /* Submit address of first page to lock */
978 page = ofs >> chip->page_shift;
979 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
980
981 /* Call wait ready function */
982 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530983 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -0400984 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -0700985 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530986 __func__, status);
987 ret = -EIO;
988 goto out;
989 }
990
991 ret = __nand_unlock(mtd, ofs, len, 0x1);
992
993out:
Huang Shijieb0bb6902012-11-19 14:43:29 +0800994 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +0530995 nand_release_device(mtd);
996
997 return ret;
998}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200999EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301000
1001/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001002 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001003 * @mtd: mtd info structure
1004 * @chip: nand chip info structure
1005 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001006 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001007 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001008 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001009 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001010 */
1011static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001012 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001013{
1014 chip->read_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001015 if (oob_required)
1016 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001017 return 0;
1018}
1019
1020/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001021 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001022 * @mtd: mtd info structure
1023 * @chip: nand chip info structure
1024 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001025 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001026 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001027 *
1028 * We need a special oob layout and handling even when OOB isn't used.
1029 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001030static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001031 struct nand_chip *chip, uint8_t *buf,
1032 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001033{
1034 int eccsize = chip->ecc.size;
1035 int eccbytes = chip->ecc.bytes;
1036 uint8_t *oob = chip->oob_poi;
1037 int steps, size;
1038
1039 for (steps = chip->ecc.steps; steps > 0; steps--) {
1040 chip->read_buf(mtd, buf, eccsize);
1041 buf += eccsize;
1042
1043 if (chip->ecc.prepad) {
1044 chip->read_buf(mtd, oob, chip->ecc.prepad);
1045 oob += chip->ecc.prepad;
1046 }
1047
1048 chip->read_buf(mtd, oob, eccbytes);
1049 oob += eccbytes;
1050
1051 if (chip->ecc.postpad) {
1052 chip->read_buf(mtd, oob, chip->ecc.postpad);
1053 oob += chip->ecc.postpad;
1054 }
1055 }
1056
1057 size = mtd->oobsize - (oob - chip->oob_poi);
1058 if (size)
1059 chip->read_buf(mtd, oob, size);
1060
1061 return 0;
1062}
1063
1064/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001065 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001066 * @mtd: mtd info structure
1067 * @chip: nand chip info structure
1068 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001069 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001070 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001071 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001072static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001073 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001075 int i, eccsize = chip->ecc.size;
1076 int eccbytes = chip->ecc.bytes;
1077 int eccsteps = chip->ecc.steps;
1078 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001079 uint8_t *ecc_calc = chip->buffers->ecccalc;
1080 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001081 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001082 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001083
Brian Norris1fbb9382012-05-02 10:14:55 -07001084 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001085
1086 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1087 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1088
1089 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001090 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001091
1092 eccsteps = chip->ecc.steps;
1093 p = buf;
1094
1095 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1096 int stat;
1097
1098 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001099 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001100 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001101 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001102 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001103 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1104 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001105 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001106 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001107}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05301110 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001111 * @mtd: mtd info structure
1112 * @chip: nand chip info structure
1113 * @data_offs: offset of requested data within the page
1114 * @readlen: data length
1115 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001116 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001117static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1118 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001119{
1120 int start_step, end_step, num_steps;
1121 uint32_t *eccpos = chip->ecc.layout->eccpos;
1122 uint8_t *p;
1123 int data_col_addr, i, gaps = 0;
1124 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1125 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001126 int index = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07001127 unsigned int max_bitflips = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001128
Brian Norris7854d3f2011-06-23 14:12:08 -07001129 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001130 start_step = data_offs / chip->ecc.size;
1131 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1132 num_steps = end_step - start_step + 1;
1133
Brian Norris8b6e50c2011-05-25 14:59:01 -07001134 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001135 datafrag_len = num_steps * chip->ecc.size;
1136 eccfrag_len = num_steps * chip->ecc.bytes;
1137
1138 data_col_addr = start_step * chip->ecc.size;
1139 /* If we read not a page aligned data */
1140 if (data_col_addr != 0)
1141 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1142
1143 p = bufpoi + data_col_addr;
1144 chip->read_buf(mtd, p, datafrag_len);
1145
Brian Norris8b6e50c2011-05-25 14:59:01 -07001146 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001147 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1148 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1149
Brian Norris8b6e50c2011-05-25 14:59:01 -07001150 /*
1151 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001152 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001153 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001154 for (i = 0; i < eccfrag_len - 1; i++) {
1155 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1156 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1157 gaps = 1;
1158 break;
1159 }
1160 }
1161 if (gaps) {
1162 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1163 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1164 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001165 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001166 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001167 * about buswidth alignment in read_buf.
1168 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001169 index = start_step * chip->ecc.bytes;
1170
1171 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001172 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001173 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001174 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001175 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001176 aligned_len++;
1177
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001178 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1179 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001180 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1181 }
1182
1183 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001184 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001185
1186 p = bufpoi + data_col_addr;
1187 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1188 int stat;
1189
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001190 stat = chip->ecc.correct(mtd, p,
1191 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001192 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001193 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001194 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01001195 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001196 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1197 }
Alexey Korolev3d459552008-05-15 17:23:18 +01001198 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001199 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01001200}
1201
1202/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001203 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001204 * @mtd: mtd info structure
1205 * @chip: nand chip info structure
1206 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001207 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001208 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001209 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001210 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001211 */
1212static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001213 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001214{
1215 int i, eccsize = chip->ecc.size;
1216 int eccbytes = chip->ecc.bytes;
1217 int eccsteps = chip->ecc.steps;
1218 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001219 uint8_t *ecc_calc = chip->buffers->ecccalc;
1220 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001221 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001222 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001223
1224 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1225 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1226 chip->read_buf(mtd, p, eccsize);
1227 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1228 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001229 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001230
1231 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001232 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001233
1234 eccsteps = chip->ecc.steps;
1235 p = buf;
1236
1237 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1238 int stat;
1239
1240 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001241 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001242 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001243 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001244 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001245 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1246 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001247 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001248 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001249}
1250
1251/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001252 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001253 * @mtd: mtd info structure
1254 * @chip: nand chip info structure
1255 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001256 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001257 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001258 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001259 * Hardware ECC for large page chips, require OOB to be read first. For this
1260 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1261 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1262 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1263 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001264 */
1265static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001266 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001267{
1268 int i, eccsize = chip->ecc.size;
1269 int eccbytes = chip->ecc.bytes;
1270 int eccsteps = chip->ecc.steps;
1271 uint8_t *p = buf;
1272 uint8_t *ecc_code = chip->buffers->ecccode;
1273 uint32_t *eccpos = chip->ecc.layout->eccpos;
1274 uint8_t *ecc_calc = chip->buffers->ecccalc;
Mike Dunn3f91e942012-04-25 12:06:09 -07001275 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001276
1277 /* Read the OOB area first */
1278 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1279 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1280 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1281
1282 for (i = 0; i < chip->ecc.total; i++)
1283 ecc_code[i] = chip->oob_poi[eccpos[i]];
1284
1285 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1286 int stat;
1287
1288 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1289 chip->read_buf(mtd, p, eccsize);
1290 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1291
1292 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Mike Dunn3f91e942012-04-25 12:06:09 -07001293 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001294 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001295 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001296 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001297 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1298 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001299 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001300 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001301}
1302
1303/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001304 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001305 * @mtd: mtd info structure
1306 * @chip: nand chip info structure
1307 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001308 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001309 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001310 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001311 * The hw generator calculates the error syndrome automatically. Therefore we
1312 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001313 */
1314static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001315 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001316{
1317 int i, eccsize = chip->ecc.size;
1318 int eccbytes = chip->ecc.bytes;
1319 int eccsteps = chip->ecc.steps;
1320 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001321 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07001322 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001323
1324 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1325 int stat;
1326
1327 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1328 chip->read_buf(mtd, p, eccsize);
1329
1330 if (chip->ecc.prepad) {
1331 chip->read_buf(mtd, oob, chip->ecc.prepad);
1332 oob += chip->ecc.prepad;
1333 }
1334
1335 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1336 chip->read_buf(mtd, oob, eccbytes);
1337 stat = chip->ecc.correct(mtd, p, oob, NULL);
1338
Mike Dunn3f91e942012-04-25 12:06:09 -07001339 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001340 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001341 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001342 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001343 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1344 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001345
1346 oob += eccbytes;
1347
1348 if (chip->ecc.postpad) {
1349 chip->read_buf(mtd, oob, chip->ecc.postpad);
1350 oob += chip->ecc.postpad;
1351 }
1352 }
1353
1354 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001355 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001356 if (i)
1357 chip->read_buf(mtd, oob, i);
1358
Mike Dunn3f91e942012-04-25 12:06:09 -07001359 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001360}
1361
1362/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001363 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001364 * @chip: nand chip structure
1365 * @oob: oob destination address
1366 * @ops: oob ops structure
1367 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001368 */
1369static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001370 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001371{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001372 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001373
Brian Norris0612b9d2011-08-30 18:45:40 -07001374 case MTD_OPS_PLACE_OOB:
1375 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001376 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1377 return oob + len;
1378
Brian Norris0612b9d2011-08-30 18:45:40 -07001379 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001380 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001381 uint32_t boffs = 0, roffs = ops->ooboffs;
1382 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001383
Florian Fainellif8ac0412010-09-07 13:23:43 +02001384 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001385 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001386 if (unlikely(roffs)) {
1387 if (roffs >= free->length) {
1388 roffs -= free->length;
1389 continue;
1390 }
1391 boffs = free->offset + roffs;
1392 bytes = min_t(size_t, len,
1393 (free->length - roffs));
1394 roffs = 0;
1395 } else {
1396 bytes = min_t(size_t, len, free->length);
1397 boffs = free->offset;
1398 }
1399 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001400 oob += bytes;
1401 }
1402 return oob;
1403 }
1404 default:
1405 BUG();
1406 }
1407 return NULL;
1408}
1409
1410/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001411 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001412 * @mtd: MTD device structure
1413 * @from: offset to read from
1414 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001415 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001416 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001417 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001418static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1419 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001420{
Brian Norrise47f3db2012-05-02 10:14:56 -07001421 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001422 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001423 struct mtd_ecc_stats stats;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001424 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001425 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001426 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001427 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001428 mtd->oobavail : mtd->oobsize;
1429
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001430 uint8_t *bufpoi, *oob, *buf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001431 unsigned int max_bitflips = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001433 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001435 chipnr = (int)(from >> chip->chip_shift);
1436 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001438 realpage = (int)(from >> chip->page_shift);
1439 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001441 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001443 buf = ops->datbuf;
1444 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07001445 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001446
Florian Fainellif8ac0412010-09-07 13:23:43 +02001447 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001448 bytes = min(mtd->writesize - col, readlen);
1449 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001450
Brian Norris8b6e50c2011-05-25 14:59:01 -07001451 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001452 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001453 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Brian Norrisc00a0992012-05-01 17:12:54 -07001455 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Mike Dunnedbc45402012-04-25 12:06:11 -07001457 /*
1458 * Now read the page into the buffer. Absent an error,
1459 * the read methods return max bitflips per ecc step.
1460 */
Brian Norris0612b9d2011-08-30 18:45:40 -07001461 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07001462 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001463 oob_required,
1464 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001465 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
1466 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001467 ret = chip->ecc.read_subpage(mtd, chip,
1468 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001469 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001470 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001471 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001472 if (ret < 0) {
1473 if (!aligned)
1474 /* Invalidate page cache */
1475 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001476 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001477 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001478
Mike Dunnedbc45402012-04-25 12:06:11 -07001479 max_bitflips = max_t(unsigned int, max_bitflips, ret);
1480
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001481 /* Transfer not aligned data */
1482 if (!aligned) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001483 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norris6d77b9d2011-09-07 13:13:40 -07001484 !(mtd->ecc_stats.failed - stats.failed) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07001485 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001486 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07001487 chip->pagebuf_bitflips = ret;
1488 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07001489 /* Invalidate page cache */
1490 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07001491 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001492 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001494
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001495 buf += bytes;
1496
1497 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001498 int toread = min(oobreadlen, max_oobsize);
1499
1500 if (toread) {
1501 oob = nand_transfer_oob(chip,
1502 oob, ops, toread);
1503 oobreadlen -= toread;
1504 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001505 }
Brian Norris5bc7c332013-03-13 09:51:31 -07001506
1507 if (chip->options & NAND_NEED_READRDY) {
1508 /* Apply delay or wait for ready/busy pin */
1509 if (!chip->dev_ready)
1510 udelay(chip->chip_delay);
1511 else
1512 nand_wait_ready(mtd);
1513 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001514 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001515 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001516 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07001517 max_bitflips = max_t(unsigned int, max_bitflips,
1518 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001521 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001522
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001523 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001524 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Brian Norris8b6e50c2011-05-25 14:59:01 -07001526 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 col = 0;
1528 /* Increment page address */
1529 realpage++;
1530
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001531 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 /* Check, if we cross a chip boundary */
1533 if (!page) {
1534 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001535 chip->select_chip(mtd, -1);
1536 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08001539 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001541 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001542 if (oob)
1543 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Mike Dunn3f91e942012-04-25 12:06:09 -07001545 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001546 return ret;
1547
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001548 if (mtd->ecc_stats.failed - stats.failed)
1549 return -EBADMSG;
1550
Mike Dunnedbc45402012-04-25 12:06:11 -07001551 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001552}
1553
1554/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001555 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001556 * @mtd: MTD device structure
1557 * @from: offset to read from
1558 * @len: number of bytes to read
1559 * @retlen: pointer to variable to store the number of read bytes
1560 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001561 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001562 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001563 */
1564static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1565 size_t *retlen, uint8_t *buf)
1566{
Brian Norris4a89ff82011-08-30 18:45:45 -07001567 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001568 int ret;
1569
Huang Shijie6a8214a2012-11-19 14:43:30 +08001570 nand_get_device(mtd, FL_READING);
Brian Norris4a89ff82011-08-30 18:45:45 -07001571 ops.len = len;
1572 ops.datbuf = buf;
1573 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08001574 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07001575 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07001576 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001577 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001578 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579}
1580
1581/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001582 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001583 * @mtd: mtd info structure
1584 * @chip: nand chip info structure
1585 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001586 */
1587static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001588 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001589{
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001590 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001591 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001592 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001593}
1594
1595/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001596 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001597 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001598 * @mtd: mtd info structure
1599 * @chip: nand chip info structure
1600 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001601 */
1602static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001603 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001604{
1605 uint8_t *buf = chip->oob_poi;
1606 int length = mtd->oobsize;
1607 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1608 int eccsize = chip->ecc.size;
1609 uint8_t *bufpoi = buf;
1610 int i, toread, sndrnd = 0, pos;
1611
1612 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1613 for (i = 0; i < chip->ecc.steps; i++) {
1614 if (sndrnd) {
1615 pos = eccsize + i * (eccsize + chunk);
1616 if (mtd->writesize > 512)
1617 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1618 else
1619 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1620 } else
1621 sndrnd = 1;
1622 toread = min_t(int, length, chunk);
1623 chip->read_buf(mtd, bufpoi, toread);
1624 bufpoi += toread;
1625 length -= toread;
1626 }
1627 if (length > 0)
1628 chip->read_buf(mtd, bufpoi, length);
1629
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001630 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001631}
1632
1633/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001634 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001635 * @mtd: mtd info structure
1636 * @chip: nand chip info structure
1637 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001638 */
1639static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1640 int page)
1641{
1642 int status = 0;
1643 const uint8_t *buf = chip->oob_poi;
1644 int length = mtd->oobsize;
1645
1646 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1647 chip->write_buf(mtd, buf, length);
1648 /* Send command to program the OOB data */
1649 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1650
1651 status = chip->waitfunc(mtd, chip);
1652
Savin Zlobec0d420f92006-06-21 11:51:20 +02001653 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001654}
1655
1656/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001657 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001658 * with syndrome - only for large page flash
1659 * @mtd: mtd info structure
1660 * @chip: nand chip info structure
1661 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001662 */
1663static int nand_write_oob_syndrome(struct mtd_info *mtd,
1664 struct nand_chip *chip, int page)
1665{
1666 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1667 int eccsize = chip->ecc.size, length = mtd->oobsize;
1668 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1669 const uint8_t *bufpoi = chip->oob_poi;
1670
1671 /*
1672 * data-ecc-data-ecc ... ecc-oob
1673 * or
1674 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1675 */
1676 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1677 pos = steps * (eccsize + chunk);
1678 steps = 0;
1679 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001680 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001681
1682 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1683 for (i = 0; i < steps; i++) {
1684 if (sndcmd) {
1685 if (mtd->writesize <= 512) {
1686 uint32_t fill = 0xFFFFFFFF;
1687
1688 len = eccsize;
1689 while (len > 0) {
1690 int num = min_t(int, len, 4);
1691 chip->write_buf(mtd, (uint8_t *)&fill,
1692 num);
1693 len -= num;
1694 }
1695 } else {
1696 pos = eccsize + i * (eccsize + chunk);
1697 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1698 }
1699 } else
1700 sndcmd = 1;
1701 len = min_t(int, length, chunk);
1702 chip->write_buf(mtd, bufpoi, len);
1703 bufpoi += len;
1704 length -= len;
1705 }
1706 if (length > 0)
1707 chip->write_buf(mtd, bufpoi, length);
1708
1709 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1710 status = chip->waitfunc(mtd, chip);
1711
1712 return status & NAND_STATUS_FAIL ? -EIO : 0;
1713}
1714
1715/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001716 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001717 * @mtd: MTD device structure
1718 * @from: offset to read from
1719 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001721 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001723static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1724 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725{
Brian Norrisc00a0992012-05-01 17:12:54 -07001726 int page, realpage, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001727 struct nand_chip *chip = mtd->priv;
Brian Norris041e4572011-06-23 16:45:24 -07001728 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03001729 int readlen = ops->ooblen;
1730 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001731 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001732 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Brian Norris289c0522011-07-19 10:06:09 -07001734 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05301735 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Brian Norris041e4572011-06-23 16:45:24 -07001737 stats = mtd->ecc_stats;
1738
Brian Norris0612b9d2011-08-30 18:45:40 -07001739 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03001740 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001741 else
1742 len = mtd->oobsize;
1743
1744 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001745 pr_debug("%s: attempt to start read outside oob\n",
1746 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001747 return -EINVAL;
1748 }
1749
1750 /* Do not allow reads past end of device */
1751 if (unlikely(from >= mtd->size ||
1752 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1753 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001754 pr_debug("%s: attempt to read beyond end of device\n",
1755 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001756 return -EINVAL;
1757 }
Vitaly Wool70145682006-11-03 18:20:38 +03001758
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001759 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001760 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001762 /* Shift to get page */
1763 realpage = (int)(from >> chip->page_shift);
1764 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Florian Fainellif8ac0412010-09-07 13:23:43 +02001766 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001767 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001768 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07001769 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001770 ret = chip->ecc.read_oob(mtd, chip, page);
1771
1772 if (ret < 0)
1773 break;
Vitaly Wool70145682006-11-03 18:20:38 +03001774
1775 len = min(len, readlen);
1776 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001777
Brian Norris5bc7c332013-03-13 09:51:31 -07001778 if (chip->options & NAND_NEED_READRDY) {
1779 /* Apply delay or wait for ready/busy pin */
1780 if (!chip->dev_ready)
1781 udelay(chip->chip_delay);
1782 else
1783 nand_wait_ready(mtd);
1784 }
1785
Vitaly Wool70145682006-11-03 18:20:38 +03001786 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001787 if (!readlen)
1788 break;
1789
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001790 /* Increment page address */
1791 realpage++;
1792
1793 page = realpage & chip->pagemask;
1794 /* Check, if we cross a chip boundary */
1795 if (!page) {
1796 chipnr++;
1797 chip->select_chip(mtd, -1);
1798 chip->select_chip(mtd, chipnr);
1799 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08001801 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001803 ops->oobretlen = ops->ooblen - readlen;
1804
1805 if (ret < 0)
1806 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07001807
1808 if (mtd->ecc_stats.failed - stats.failed)
1809 return -EBADMSG;
1810
1811 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812}
1813
1814/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001815 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001816 * @mtd: MTD device structure
1817 * @from: offset to read from
1818 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001820 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001822static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1823 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001825 int ret = -ENOTSUPP;
1826
1827 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
1829 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001830 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07001831 pr_debug("%s: attempt to read beyond end of device\n",
1832 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 return -EINVAL;
1834 }
1835
Huang Shijie6a8214a2012-11-19 14:43:30 +08001836 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Florian Fainellif8ac0412010-09-07 13:23:43 +02001838 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001839 case MTD_OPS_PLACE_OOB:
1840 case MTD_OPS_AUTO_OOB:
1841 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001842 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001843
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001844 default:
1845 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 }
1847
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001848 if (!ops->datbuf)
1849 ret = nand_do_read_oob(mtd, from, ops);
1850 else
1851 ret = nand_do_read_ops(mtd, from, ops);
1852
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001853out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001855 return ret;
1856}
1857
1858
1859/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001860 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001861 * @mtd: mtd info structure
1862 * @chip: nand chip info structure
1863 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001864 * @oob_required: must write chip->oob_poi to OOB
David Brownell52ff49d2009-03-04 12:01:36 -08001865 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001866 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001867 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001868static int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001869 const uint8_t *buf, int oob_required)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001870{
1871 chip->write_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001872 if (oob_required)
1873 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08001874
1875 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876}
1877
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001878/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001879 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001880 * @mtd: mtd info structure
1881 * @chip: nand chip info structure
1882 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001883 * @oob_required: must write chip->oob_poi to OOB
David Brownell52ff49d2009-03-04 12:01:36 -08001884 *
1885 * We need a special oob layout and handling even when ECC isn't checked.
1886 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001887static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001888 struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001889 const uint8_t *buf, int oob_required)
David Brownell52ff49d2009-03-04 12:01:36 -08001890{
1891 int eccsize = chip->ecc.size;
1892 int eccbytes = chip->ecc.bytes;
1893 uint8_t *oob = chip->oob_poi;
1894 int steps, size;
1895
1896 for (steps = chip->ecc.steps; steps > 0; steps--) {
1897 chip->write_buf(mtd, buf, eccsize);
1898 buf += eccsize;
1899
1900 if (chip->ecc.prepad) {
1901 chip->write_buf(mtd, oob, chip->ecc.prepad);
1902 oob += chip->ecc.prepad;
1903 }
1904
1905 chip->read_buf(mtd, oob, eccbytes);
1906 oob += eccbytes;
1907
1908 if (chip->ecc.postpad) {
1909 chip->write_buf(mtd, oob, chip->ecc.postpad);
1910 oob += chip->ecc.postpad;
1911 }
1912 }
1913
1914 size = mtd->oobsize - (oob - chip->oob_poi);
1915 if (size)
1916 chip->write_buf(mtd, oob, size);
Josh Wufdbad98d2012-06-25 18:07:45 +08001917
1918 return 0;
David Brownell52ff49d2009-03-04 12:01:36 -08001919}
1920/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001921 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001922 * @mtd: mtd info structure
1923 * @chip: nand chip info structure
1924 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001925 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001926 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001927static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001928 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001929{
1930 int i, eccsize = chip->ecc.size;
1931 int eccbytes = chip->ecc.bytes;
1932 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001933 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001934 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001935 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001936
Brian Norris7854d3f2011-06-23 14:12:08 -07001937 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001938 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1939 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001940
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001941 for (i = 0; i < chip->ecc.total; i++)
1942 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001943
Josh Wufdbad98d2012-06-25 18:07:45 +08001944 return chip->ecc.write_page_raw(mtd, chip, buf, 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001945}
1946
1947/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001948 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001949 * @mtd: mtd info structure
1950 * @chip: nand chip info structure
1951 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001952 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001953 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001954static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001955 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001956{
1957 int i, eccsize = chip->ecc.size;
1958 int eccbytes = chip->ecc.bytes;
1959 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001960 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001961 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001962 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001963
1964 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1965 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001966 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001967 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1968 }
1969
1970 for (i = 0; i < chip->ecc.total; i++)
1971 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1972
1973 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08001974
1975 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001976}
1977
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05301978
1979/**
1980 * nand_write_subpage_hwecc - [REPLACABLE] hardware ECC based subpage write
1981 * @mtd: mtd info structure
1982 * @chip: nand chip info structure
1983 * @column: column address of subpage within the page
1984 * @data_len: data length
1985 * @oob_required: must write chip->oob_poi to OOB
1986 */
1987static int nand_write_subpage_hwecc(struct mtd_info *mtd,
1988 struct nand_chip *chip, uint32_t offset,
1989 uint32_t data_len, const uint8_t *data_buf,
1990 int oob_required)
1991{
1992 uint8_t *oob_buf = chip->oob_poi;
1993 uint8_t *ecc_calc = chip->buffers->ecccalc;
1994 int ecc_size = chip->ecc.size;
1995 int ecc_bytes = chip->ecc.bytes;
1996 int ecc_steps = chip->ecc.steps;
1997 uint32_t *eccpos = chip->ecc.layout->eccpos;
1998 uint32_t start_step = offset / ecc_size;
1999 uint32_t end_step = (offset + data_len - 1) / ecc_size;
2000 int oob_bytes = mtd->oobsize / ecc_steps;
2001 int step, i;
2002
2003 for (step = 0; step < ecc_steps; step++) {
2004 /* configure controller for WRITE access */
2005 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2006
2007 /* write data (untouched subpages already masked by 0xFF) */
2008 chip->write_buf(mtd, data_buf, ecc_size);
2009
2010 /* mask ECC of un-touched subpages by padding 0xFF */
2011 if ((step < start_step) || (step > end_step))
2012 memset(ecc_calc, 0xff, ecc_bytes);
2013 else
2014 chip->ecc.calculate(mtd, data_buf, ecc_calc);
2015
2016 /* mask OOB of un-touched subpages by padding 0xFF */
2017 /* if oob_required, preserve OOB metadata of written subpage */
2018 if (!oob_required || (step < start_step) || (step > end_step))
2019 memset(oob_buf, 0xff, oob_bytes);
2020
2021 data_buf += ecc_size;
2022 ecc_calc += ecc_bytes;
2023 oob_buf += oob_bytes;
2024 }
2025
2026 /* copy calculated ECC for whole page to chip->buffer->oob */
2027 /* this include masked-value(0xFF) for unwritten subpages */
2028 ecc_calc = chip->buffers->ecccalc;
2029 for (i = 0; i < chip->ecc.total; i++)
2030 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2031
2032 /* write OOB buffer to NAND device */
2033 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2034
2035 return 0;
2036}
2037
2038
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002039/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002040 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002041 * @mtd: mtd info structure
2042 * @chip: nand chip info structure
2043 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002044 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002045 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002046 * The hw generator calculates the error syndrome automatically. Therefore we
2047 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002048 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002049static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07002050 struct nand_chip *chip,
2051 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002052{
2053 int i, eccsize = chip->ecc.size;
2054 int eccbytes = chip->ecc.bytes;
2055 int eccsteps = chip->ecc.steps;
2056 const uint8_t *p = buf;
2057 uint8_t *oob = chip->oob_poi;
2058
2059 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2060
2061 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2062 chip->write_buf(mtd, p, eccsize);
2063
2064 if (chip->ecc.prepad) {
2065 chip->write_buf(mtd, oob, chip->ecc.prepad);
2066 oob += chip->ecc.prepad;
2067 }
2068
2069 chip->ecc.calculate(mtd, p, oob);
2070 chip->write_buf(mtd, oob, eccbytes);
2071 oob += eccbytes;
2072
2073 if (chip->ecc.postpad) {
2074 chip->write_buf(mtd, oob, chip->ecc.postpad);
2075 oob += chip->ecc.postpad;
2076 }
2077 }
2078
2079 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002080 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002081 if (i)
2082 chip->write_buf(mtd, oob, i);
Josh Wufdbad98d2012-06-25 18:07:45 +08002083
2084 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002085}
2086
2087/**
David Woodhouse956e9442006-09-25 17:12:39 +01002088 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002089 * @mtd: MTD device structure
2090 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302091 * @offset: address offset within the page
2092 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07002093 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07002094 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07002095 * @page: page number to write
2096 * @cached: cached programming
2097 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002098 */
2099static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302100 uint32_t offset, int data_len, const uint8_t *buf,
2101 int oob_required, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002102{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302103 int status, subpage;
2104
2105 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2106 chip->ecc.write_subpage)
2107 subpage = offset || (data_len < mtd->writesize);
2108 else
2109 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002110
2111 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2112
David Woodhouse956e9442006-09-25 17:12:39 +01002113 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302114 status = chip->ecc.write_page_raw(mtd, chip, buf,
2115 oob_required);
2116 else if (subpage)
2117 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
2118 buf, oob_required);
David Woodhouse956e9442006-09-25 17:12:39 +01002119 else
Josh Wufdbad98d2012-06-25 18:07:45 +08002120 status = chip->ecc.write_page(mtd, chip, buf, oob_required);
2121
2122 if (status < 0)
2123 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002124
2125 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002126 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002127 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002128 */
2129 cached = 0;
2130
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +02002131 if (!cached || !NAND_HAS_CACHEPROG(chip)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002132
2133 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002134 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002135 /*
2136 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002137 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002138 */
2139 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2140 status = chip->errstat(mtd, chip, FL_WRITING, status,
2141 page);
2142
2143 if (status & NAND_STATUS_FAIL)
2144 return -EIO;
2145 } else {
2146 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002147 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002148 }
2149
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002150 return 0;
2151}
2152
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002153/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002154 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002155 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002156 * @oob: oob data buffer
2157 * @len: oob data write length
2158 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002159 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002160static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2161 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002162{
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002163 struct nand_chip *chip = mtd->priv;
2164
2165 /*
2166 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2167 * data from a previous OOB read.
2168 */
2169 memset(chip->oob_poi, 0xff, mtd->oobsize);
2170
Florian Fainellif8ac0412010-09-07 13:23:43 +02002171 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002172
Brian Norris0612b9d2011-08-30 18:45:40 -07002173 case MTD_OPS_PLACE_OOB:
2174 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002175 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2176 return oob + len;
2177
Brian Norris0612b9d2011-08-30 18:45:40 -07002178 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002179 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002180 uint32_t boffs = 0, woffs = ops->ooboffs;
2181 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002182
Florian Fainellif8ac0412010-09-07 13:23:43 +02002183 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002184 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002185 if (unlikely(woffs)) {
2186 if (woffs >= free->length) {
2187 woffs -= free->length;
2188 continue;
2189 }
2190 boffs = free->offset + woffs;
2191 bytes = min_t(size_t, len,
2192 (free->length - woffs));
2193 woffs = 0;
2194 } else {
2195 bytes = min_t(size_t, len, free->length);
2196 boffs = free->offset;
2197 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002198 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002199 oob += bytes;
2200 }
2201 return oob;
2202 }
2203 default:
2204 BUG();
2205 }
2206 return NULL;
2207}
2208
Florian Fainellif8ac0412010-09-07 13:23:43 +02002209#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002210
2211/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002212 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002213 * @mtd: MTD device structure
2214 * @to: offset to write to
2215 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002216 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002217 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002218 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002219static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2220 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002221{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002222 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002223 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002224 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002225
2226 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002227 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002228 mtd->oobavail : mtd->oobsize;
2229
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002230 uint8_t *oob = ops->oobbuf;
2231 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302232 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07002233 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002234
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002235 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002236 if (!writelen)
2237 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002238
Brian Norris8b6e50c2011-05-25 14:59:01 -07002239 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002240 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002241 pr_notice("%s: attempt to write non page aligned data\n",
2242 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002243 return -EINVAL;
2244 }
2245
Thomas Gleixner29072b92006-09-28 15:38:36 +02002246 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002247
Thomas Gleixner6a930962006-06-28 00:11:45 +02002248 chipnr = (int)(to >> chip->chip_shift);
2249 chip->select_chip(mtd, chipnr);
2250
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002251 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002252 if (nand_check_wp(mtd)) {
2253 ret = -EIO;
2254 goto err_out;
2255 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002256
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002257 realpage = (int)(to >> chip->page_shift);
2258 page = realpage & chip->pagemask;
2259 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2260
2261 /* Invalidate the page cache, when we write to the cached page */
2262 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002263 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002264 chip->pagebuf = -1;
2265
Maxim Levitsky782ce792010-02-22 20:39:36 +02002266 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002267 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
2268 ret = -EINVAL;
2269 goto err_out;
2270 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02002271
Florian Fainellif8ac0412010-09-07 13:23:43 +02002272 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002273 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002274 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002275 uint8_t *wbuf = buf;
2276
Brian Norris8b6e50c2011-05-25 14:59:01 -07002277 /* Partial page write? */
Thomas Gleixner29072b92006-09-28 15:38:36 +02002278 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2279 cached = 0;
2280 bytes = min_t(int, bytes - column, (int) writelen);
2281 chip->pagebuf = -1;
2282 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2283 memcpy(&chip->buffers->databuf[column], buf, bytes);
2284 wbuf = chip->buffers->databuf;
2285 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002286
Maxim Levitsky782ce792010-02-22 20:39:36 +02002287 if (unlikely(oob)) {
2288 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002289 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002290 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002291 } else {
2292 /* We still need to erase leftover OOB data */
2293 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002294 }
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302295 ret = chip->write_page(mtd, chip, column, bytes, wbuf,
2296 oob_required, page, cached,
2297 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002298 if (ret)
2299 break;
2300
2301 writelen -= bytes;
2302 if (!writelen)
2303 break;
2304
Thomas Gleixner29072b92006-09-28 15:38:36 +02002305 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002306 buf += bytes;
2307 realpage++;
2308
2309 page = realpage & chip->pagemask;
2310 /* Check, if we cross a chip boundary */
2311 if (!page) {
2312 chipnr++;
2313 chip->select_chip(mtd, -1);
2314 chip->select_chip(mtd, chipnr);
2315 }
2316 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002317
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002318 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002319 if (unlikely(oob))
2320 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002321
2322err_out:
2323 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002324 return ret;
2325}
2326
2327/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002328 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002329 * @mtd: MTD device structure
2330 * @to: offset to write to
2331 * @len: number of bytes to write
2332 * @retlen: pointer to variable to store the number of written bytes
2333 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002334 *
2335 * NAND write with ECC. Used when performing writes in interrupt context, this
2336 * may for example be called by mtdoops when writing an oops while in panic.
2337 */
2338static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2339 size_t *retlen, const uint8_t *buf)
2340{
2341 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002342 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002343 int ret;
2344
Brian Norris8b6e50c2011-05-25 14:59:01 -07002345 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002346 panic_nand_wait(mtd, chip, 400);
2347
Brian Norris8b6e50c2011-05-25 14:59:01 -07002348 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002349 panic_nand_get_device(chip, mtd, FL_WRITING);
2350
Brian Norris4a89ff82011-08-30 18:45:45 -07002351 ops.len = len;
2352 ops.datbuf = (uint8_t *)buf;
2353 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08002354 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002355
Brian Norris4a89ff82011-08-30 18:45:45 -07002356 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002357
Brian Norris4a89ff82011-08-30 18:45:45 -07002358 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002359 return ret;
2360}
2361
2362/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002363 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002364 * @mtd: MTD device structure
2365 * @to: offset to write to
2366 * @len: number of bytes to write
2367 * @retlen: pointer to variable to store the number of written bytes
2368 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002370 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002372static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002373 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374{
Brian Norris4a89ff82011-08-30 18:45:45 -07002375 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002376 int ret;
2377
Huang Shijie6a8214a2012-11-19 14:43:30 +08002378 nand_get_device(mtd, FL_WRITING);
Brian Norris4a89ff82011-08-30 18:45:45 -07002379 ops.len = len;
2380 ops.datbuf = (uint8_t *)buf;
2381 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08002382 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07002383 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002384 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002385 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002386 return ret;
2387}
2388
2389/**
2390 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002391 * @mtd: MTD device structure
2392 * @to: offset to write to
2393 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002394 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002395 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002396 */
2397static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2398 struct mtd_oob_ops *ops)
2399{
Adrian Hunter03736152007-01-31 17:58:29 +02002400 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002401 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
Brian Norris289c0522011-07-19 10:06:09 -07002403 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302404 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405
Brian Norris0612b9d2011-08-30 18:45:40 -07002406 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002407 len = chip->ecc.layout->oobavail;
2408 else
2409 len = mtd->oobsize;
2410
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002412 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002413 pr_debug("%s: attempt to write past end of page\n",
2414 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 return -EINVAL;
2416 }
2417
Adrian Hunter03736152007-01-31 17:58:29 +02002418 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002419 pr_debug("%s: attempt to start write outside oob\n",
2420 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002421 return -EINVAL;
2422 }
2423
Jason Liu775adc32011-02-25 13:06:18 +08002424 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002425 if (unlikely(to >= mtd->size ||
2426 ops->ooboffs + ops->ooblen >
2427 ((mtd->size >> chip->page_shift) -
2428 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002429 pr_debug("%s: attempt to write beyond end of device\n",
2430 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002431 return -EINVAL;
2432 }
2433
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002434 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002435 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002437 /* Shift to get page */
2438 page = (int)(to >> chip->page_shift);
2439
2440 /*
2441 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2442 * of my DiskOnChip 2000 test units) will clear the whole data page too
2443 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2444 * it in the doc2000 driver in August 1999. dwmw2.
2445 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002446 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
2448 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002449 if (nand_check_wp(mtd)) {
2450 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002451 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002452 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002453
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002455 if (page == chip->pagebuf)
2456 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002458 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002459
Brian Norris0612b9d2011-08-30 18:45:40 -07002460 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002461 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2462 else
2463 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002464
Huang Shijieb0bb6902012-11-19 14:43:29 +08002465 chip->select_chip(mtd, -1);
2466
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002467 if (status)
2468 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
Vitaly Wool70145682006-11-03 18:20:38 +03002470 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002472 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002473}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002475/**
2476 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002477 * @mtd: MTD device structure
2478 * @to: offset to write to
2479 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002480 */
2481static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2482 struct mtd_oob_ops *ops)
2483{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002484 int ret = -ENOTSUPP;
2485
2486 ops->retlen = 0;
2487
2488 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002489 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002490 pr_debug("%s: attempt to write beyond end of device\n",
2491 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002492 return -EINVAL;
2493 }
2494
Huang Shijie6a8214a2012-11-19 14:43:30 +08002495 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002496
Florian Fainellif8ac0412010-09-07 13:23:43 +02002497 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002498 case MTD_OPS_PLACE_OOB:
2499 case MTD_OPS_AUTO_OOB:
2500 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002501 break;
2502
2503 default:
2504 goto out;
2505 }
2506
2507 if (!ops->datbuf)
2508 ret = nand_do_write_oob(mtd, to, ops);
2509 else
2510 ret = nand_do_write_ops(mtd, to, ops);
2511
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002512out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002513 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 return ret;
2515}
2516
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002518 * single_erase_cmd - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002519 * @mtd: MTD device structure
2520 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002522 * Standard erase command for NAND chips.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002524static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002526 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002528 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2529 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530}
2531
2532/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002534 * @mtd: MTD device structure
2535 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002537 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002539static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540{
David Woodhousee0c7d762006-05-13 18:07:53 +01002541 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002543
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002545 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002546 * @mtd: MTD device structure
2547 * @instr: erase instruction
2548 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002550 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002552int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2553 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554{
Adrian Hunter69423d92008-12-10 13:37:21 +00002555 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002556 struct nand_chip *chip = mtd->priv;
Adrian Hunter69423d92008-12-10 13:37:21 +00002557 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558
Brian Norris289c0522011-07-19 10:06:09 -07002559 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2560 __func__, (unsigned long long)instr->addr,
2561 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302563 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002567 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568
2569 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002570 page = (int)(instr->addr >> chip->page_shift);
2571 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572
2573 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002574 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575
2576 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002577 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 /* Check, if it is write protected */
2580 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002581 pr_debug("%s: device is write protected!\n",
2582 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 instr->state = MTD_ERASE_FAILED;
2584 goto erase_exit;
2585 }
2586
2587 /* Loop through the pages */
2588 len = instr->len;
2589
2590 instr->state = MTD_ERASING;
2591
2592 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002593 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002594 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2595 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002596 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2597 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 instr->state = MTD_ERASE_FAILED;
2599 goto erase_exit;
2600 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002601
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002602 /*
2603 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002604 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002605 */
2606 if (page <= chip->pagebuf && chip->pagebuf <
2607 (page + pages_per_block))
2608 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002610 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002611
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002612 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002614 /*
2615 * See if operation failed and additional status checks are
2616 * available
2617 */
2618 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2619 status = chip->errstat(mtd, chip, FL_ERASING,
2620 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002623 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002624 pr_debug("%s: failed erase, page 0x%08x\n",
2625 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002627 instr->fail_addr =
2628 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 goto erase_exit;
2630 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002631
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03002633 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 page += pages_per_block;
2635
2636 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002637 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002639 chip->select_chip(mtd, -1);
2640 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 }
2642 }
2643 instr->state = MTD_ERASE_DONE;
2644
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002645erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
2647 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648
2649 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002650 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 nand_release_device(mtd);
2652
David Woodhouse49defc02007-10-06 15:01:59 -04002653 /* Do call back function */
2654 if (!ret)
2655 mtd_erase_callback(instr);
2656
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 /* Return more or less happy */
2658 return ret;
2659}
2660
2661/**
2662 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002663 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002665 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002667static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668{
Brian Norris289c0522011-07-19 10:06:09 -07002669 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670
2671 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002672 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002674 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675}
2676
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002678 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002679 * @mtd: MTD device structure
2680 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002681 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002682static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002684 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685}
2686
2687/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002688 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002689 * @mtd: MTD device structure
2690 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002692static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694 int ret;
2695
Florian Fainellif8ac0412010-09-07 13:23:43 +02002696 ret = nand_block_isbad(mtd, ofs);
2697 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002698 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699 if (ret > 0)
2700 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002701 return ret;
2702 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
Brian Norris5a0edb22013-07-30 17:52:58 -07002704 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705}
2706
2707/**
Huang Shijie7db03ec2012-09-13 14:57:52 +08002708 * nand_onfi_set_features- [REPLACEABLE] set features for ONFI nand
2709 * @mtd: MTD device structure
2710 * @chip: nand chip info structure
2711 * @addr: feature address.
2712 * @subfeature_param: the subfeature parameters, a four bytes array.
2713 */
2714static int nand_onfi_set_features(struct mtd_info *mtd, struct nand_chip *chip,
2715 int addr, uint8_t *subfeature_param)
2716{
2717 int status;
2718
David Mosbergerd914c932013-05-29 15:30:13 +03002719 if (!chip->onfi_version ||
2720 !(le16_to_cpu(chip->onfi_params.opt_cmd)
2721 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08002722 return -EINVAL;
2723
2724 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, addr, -1);
2725 chip->write_buf(mtd, subfeature_param, ONFI_SUBFEATURE_PARAM_LEN);
2726 status = chip->waitfunc(mtd, chip);
2727 if (status & NAND_STATUS_FAIL)
2728 return -EIO;
2729 return 0;
2730}
2731
2732/**
2733 * nand_onfi_get_features- [REPLACEABLE] get features for ONFI nand
2734 * @mtd: MTD device structure
2735 * @chip: nand chip info structure
2736 * @addr: feature address.
2737 * @subfeature_param: the subfeature parameters, a four bytes array.
2738 */
2739static int nand_onfi_get_features(struct mtd_info *mtd, struct nand_chip *chip,
2740 int addr, uint8_t *subfeature_param)
2741{
David Mosbergerd914c932013-05-29 15:30:13 +03002742 if (!chip->onfi_version ||
2743 !(le16_to_cpu(chip->onfi_params.opt_cmd)
2744 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08002745 return -EINVAL;
2746
2747 /* clear the sub feature parameters */
2748 memset(subfeature_param, 0, ONFI_SUBFEATURE_PARAM_LEN);
2749
2750 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, addr, -1);
2751 chip->read_buf(mtd, subfeature_param, ONFI_SUBFEATURE_PARAM_LEN);
2752 return 0;
2753}
2754
2755/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002756 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002757 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002758 */
2759static int nand_suspend(struct mtd_info *mtd)
2760{
Huang Shijie6a8214a2012-11-19 14:43:30 +08002761 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002762}
2763
2764/**
2765 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002766 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002767 */
2768static void nand_resume(struct mtd_info *mtd)
2769{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002770 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002771
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002772 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002773 nand_release_device(mtd);
2774 else
Brian Norrisd0370212011-07-19 10:06:08 -07002775 pr_err("%s called for a chip which is not in suspended state\n",
2776 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002777}
2778
Brian Norris8b6e50c2011-05-25 14:59:01 -07002779/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002780static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002781{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002783 if (!chip->chip_delay)
2784 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785
2786 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002787 if (chip->cmdfunc == NULL)
2788 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789
2790 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002791 if (chip->waitfunc == NULL)
2792 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002794 if (!chip->select_chip)
2795 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07002796
2797 /* If called twice, pointers that depend on busw may need to be reset */
2798 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002799 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2800 if (!chip->read_word)
2801 chip->read_word = nand_read_word;
2802 if (!chip->block_bad)
2803 chip->block_bad = nand_block_bad;
2804 if (!chip->block_markbad)
2805 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07002806 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002807 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Brian Norris68e80782013-07-18 01:17:02 -07002808 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002809 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002810 if (!chip->scan_bbt)
2811 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002812
2813 if (!chip->controller) {
2814 chip->controller = &chip->hwcontrol;
2815 spin_lock_init(&chip->controller->lock);
2816 init_waitqueue_head(&chip->controller->wq);
2817 }
2818
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002819}
2820
Brian Norris8b6e50c2011-05-25 14:59:01 -07002821/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002822static void sanitize_string(uint8_t *s, size_t len)
2823{
2824 ssize_t i;
2825
Brian Norris8b6e50c2011-05-25 14:59:01 -07002826 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002827 s[len - 1] = 0;
2828
Brian Norris8b6e50c2011-05-25 14:59:01 -07002829 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002830 for (i = 0; i < len - 1; i++) {
2831 if (s[i] < ' ' || s[i] > 127)
2832 s[i] = '?';
2833 }
2834
Brian Norris8b6e50c2011-05-25 14:59:01 -07002835 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002836 strim(s);
2837}
2838
2839static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2840{
2841 int i;
2842 while (len--) {
2843 crc ^= *p++ << 8;
2844 for (i = 0; i < 8; i++)
2845 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2846 }
2847
2848 return crc;
2849}
2850
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08002851/* Parse the Extended Parameter Page. */
2852static int nand_flash_detect_ext_param_page(struct mtd_info *mtd,
2853 struct nand_chip *chip, struct nand_onfi_params *p)
2854{
2855 struct onfi_ext_param_page *ep;
2856 struct onfi_ext_section *s;
2857 struct onfi_ext_ecc_info *ecc;
2858 uint8_t *cursor;
2859 int ret = -EINVAL;
2860 int len;
2861 int i;
2862
2863 len = le16_to_cpu(p->ext_param_page_length) * 16;
2864 ep = kmalloc(len, GFP_KERNEL);
2865 if (!ep) {
2866 ret = -ENOMEM;
2867 goto ext_out;
2868 }
2869
2870 /* Send our own NAND_CMD_PARAM. */
2871 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2872
2873 /* Use the Change Read Column command to skip the ONFI param pages. */
2874 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
2875 sizeof(*p) * p->num_of_param_pages , -1);
2876
2877 /* Read out the Extended Parameter Page. */
2878 chip->read_buf(mtd, (uint8_t *)ep, len);
2879 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
2880 != le16_to_cpu(ep->crc))) {
2881 pr_debug("fail in the CRC.\n");
2882 goto ext_out;
2883 }
2884
2885 /*
2886 * Check the signature.
2887 * Do not strictly follow the ONFI spec, maybe changed in future.
2888 */
2889 if (strncmp(ep->sig, "EPPS", 4)) {
2890 pr_debug("The signature is invalid.\n");
2891 goto ext_out;
2892 }
2893
2894 /* find the ECC section. */
2895 cursor = (uint8_t *)(ep + 1);
2896 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
2897 s = ep->sections + i;
2898 if (s->type == ONFI_SECTION_TYPE_2)
2899 break;
2900 cursor += s->length * 16;
2901 }
2902 if (i == ONFI_EXT_SECTION_MAX) {
2903 pr_debug("We can not find the ECC section.\n");
2904 goto ext_out;
2905 }
2906
2907 /* get the info we want. */
2908 ecc = (struct onfi_ext_ecc_info *)cursor;
2909
2910 if (ecc->codeword_size) {
2911 chip->ecc_strength_ds = ecc->ecc_bits;
2912 chip->ecc_step_ds = 1 << ecc->codeword_size;
2913 }
2914
2915 pr_info("ONFI extended param page detected.\n");
2916 return 0;
2917
2918ext_out:
2919 kfree(ep);
2920 return ret;
2921}
2922
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002923/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002924 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002925 */
2926static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002927 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002928{
2929 struct nand_onfi_params *p = &chip->onfi_params;
2930 int i;
2931 int val;
2932
Matthieu CASTET0ce82b72013-01-16 15:25:45 +01002933 /* ONFI need to be probed in 8 bits mode, and 16 bits should be selected with NAND_BUSWIDTH_AUTO */
2934 if (chip->options & NAND_BUSWIDTH_16) {
2935 pr_err("Trying ONFI probe in 16 bits mode, aborting !\n");
2936 return 0;
2937 }
Brian Norris7854d3f2011-06-23 14:12:08 -07002938 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002939 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2940 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2941 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2942 return 0;
2943
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002944 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2945 for (i = 0; i < 3; i++) {
2946 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2947 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2948 le16_to_cpu(p->crc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002949 pr_info("ONFI param page %d valid\n", i);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002950 break;
2951 }
2952 }
2953
2954 if (i == 3)
2955 return 0;
2956
Brian Norris8b6e50c2011-05-25 14:59:01 -07002957 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002958 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002959 if (val & (1 << 5))
2960 chip->onfi_version = 23;
2961 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002962 chip->onfi_version = 22;
2963 else if (val & (1 << 3))
2964 chip->onfi_version = 21;
2965 else if (val & (1 << 2))
2966 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002967 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002968 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002969
2970 if (!chip->onfi_version) {
Brian Norrisd0370212011-07-19 10:06:08 -07002971 pr_info("%s: unsupported ONFI version: %d\n", __func__, val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002972 return 0;
2973 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002974
2975 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2976 sanitize_string(p->model, sizeof(p->model));
2977 if (!mtd->name)
2978 mtd->name = p->model;
2979 mtd->writesize = le32_to_cpu(p->byte_per_page);
2980 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2981 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Matthieu CASTET63795752012-03-19 15:35:25 +01002982 chip->chipsize = le32_to_cpu(p->blocks_per_lun);
2983 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijiee2985fc2013-05-17 11:17:30 +08002984
2985 if (onfi_feature(chip) & ONFI_FEATURE_16_BIT_BUS)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002986 *busw = NAND_BUSWIDTH_16;
Huang Shijiee2985fc2013-05-17 11:17:30 +08002987 else
2988 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002989
Huang Shijie10c86ba2013-05-17 11:17:26 +08002990 if (p->ecc_bits != 0xff) {
2991 chip->ecc_strength_ds = p->ecc_bits;
2992 chip->ecc_step_ds = 512;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08002993 } else if (chip->onfi_version >= 21 &&
2994 (onfi_feature(chip) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
2995
2996 /*
2997 * The nand_flash_detect_ext_param_page() uses the
2998 * Change Read Column command which maybe not supported
2999 * by the chip->cmdfunc. So try to update the chip->cmdfunc
3000 * now. We do not replace user supplied command function.
3001 */
3002 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3003 chip->cmdfunc = nand_command_lp;
3004
3005 /* The Extended Parameter Page is supported since ONFI 2.1. */
3006 if (nand_flash_detect_ext_param_page(mtd, chip, p))
3007 pr_info("Failed to detect the extended param page.\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08003008 }
3009
Huang Shijied42b5de2012-02-17 11:22:37 +08003010 pr_info("ONFI flash detected\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003011 return 1;
3012}
3013
3014/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07003015 * nand_id_has_period - Check if an ID string has a given wraparound period
3016 * @id_data: the ID string
3017 * @arrlen: the length of the @id_data array
3018 * @period: the period of repitition
3019 *
3020 * Check if an ID string is repeated within a given sequence of bytes at
3021 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08003022 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07003023 * if the repetition has a period of @period; otherwise, returns zero.
3024 */
3025static int nand_id_has_period(u8 *id_data, int arrlen, int period)
3026{
3027 int i, j;
3028 for (i = 0; i < period; i++)
3029 for (j = i + period; j < arrlen; j += period)
3030 if (id_data[i] != id_data[j])
3031 return 0;
3032 return 1;
3033}
3034
3035/*
3036 * nand_id_len - Get the length of an ID string returned by CMD_READID
3037 * @id_data: the ID string
3038 * @arrlen: the length of the @id_data array
3039
3040 * Returns the length of the ID string, according to known wraparound/trailing
3041 * zero patterns. If no pattern exists, returns the length of the array.
3042 */
3043static int nand_id_len(u8 *id_data, int arrlen)
3044{
3045 int last_nonzero, period;
3046
3047 /* Find last non-zero byte */
3048 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
3049 if (id_data[last_nonzero])
3050 break;
3051
3052 /* All zeros */
3053 if (last_nonzero < 0)
3054 return 0;
3055
3056 /* Calculate wraparound period */
3057 for (period = 1; period < arrlen; period++)
3058 if (nand_id_has_period(id_data, arrlen, period))
3059 break;
3060
3061 /* There's a repeated pattern */
3062 if (period < arrlen)
3063 return period;
3064
3065 /* There are trailing zeros */
3066 if (last_nonzero < arrlen - 1)
3067 return last_nonzero + 1;
3068
3069 /* No pattern detected */
3070 return arrlen;
3071}
3072
3073/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003074 * Many new NAND share similar device ID codes, which represent the size of the
3075 * chip. The rest of the parameters must be decoded according to generic or
3076 * manufacturer-specific "extended ID" decoding patterns.
3077 */
3078static void nand_decode_ext_id(struct mtd_info *mtd, struct nand_chip *chip,
3079 u8 id_data[8], int *busw)
3080{
Brian Norrise3b88bd2012-09-24 20:40:52 -07003081 int extid, id_len;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003082 /* The 3rd id byte holds MLC / multichip data */
3083 chip->cellinfo = id_data[2];
3084 /* The 4th id byte is the important one */
3085 extid = id_data[3];
3086
Brian Norrise3b88bd2012-09-24 20:40:52 -07003087 id_len = nand_id_len(id_data, 8);
3088
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003089 /*
3090 * Field definitions are in the following datasheets:
3091 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norrisaf451af2012-10-09 23:26:06 -07003092 * New Samsung (6 byte ID): Samsung K9GAG08U0F (p.44)
Brian Norris73ca3922012-09-24 20:40:54 -07003093 * Hynix MLC (6 byte ID): Hynix H27UBG8T2B (p.22)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003094 *
Brian Norrisaf451af2012-10-09 23:26:06 -07003095 * Check for ID length, non-zero 6th byte, cell type, and Hynix/Samsung
3096 * ID to decide what to do.
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003097 */
Brian Norrisaf451af2012-10-09 23:26:06 -07003098 if (id_len == 6 && id_data[0] == NAND_MFR_SAMSUNG &&
Brian Norris6924d992012-11-14 21:46:30 -08003099 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Brian Norrisaf451af2012-10-09 23:26:06 -07003100 id_data[5] != 0x00) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003101 /* Calc pagesize */
3102 mtd->writesize = 2048 << (extid & 0x03);
3103 extid >>= 2;
3104 /* Calc oobsize */
Brian Norrise2d3a352012-09-24 20:40:55 -07003105 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003106 case 1:
3107 mtd->oobsize = 128;
3108 break;
3109 case 2:
3110 mtd->oobsize = 218;
3111 break;
3112 case 3:
3113 mtd->oobsize = 400;
3114 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003115 case 4:
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003116 mtd->oobsize = 436;
3117 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003118 case 5:
3119 mtd->oobsize = 512;
3120 break;
3121 case 6:
3122 default: /* Other cases are "reserved" (unknown) */
3123 mtd->oobsize = 640;
3124 break;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003125 }
3126 extid >>= 2;
3127 /* Calc blocksize */
3128 mtd->erasesize = (128 * 1024) <<
3129 (((extid >> 1) & 0x04) | (extid & 0x03));
3130 *busw = 0;
Brian Norris73ca3922012-09-24 20:40:54 -07003131 } else if (id_len == 6 && id_data[0] == NAND_MFR_HYNIX &&
3132 (chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
3133 unsigned int tmp;
3134
3135 /* Calc pagesize */
3136 mtd->writesize = 2048 << (extid & 0x03);
3137 extid >>= 2;
3138 /* Calc oobsize */
3139 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
3140 case 0:
3141 mtd->oobsize = 128;
3142 break;
3143 case 1:
3144 mtd->oobsize = 224;
3145 break;
3146 case 2:
3147 mtd->oobsize = 448;
3148 break;
3149 case 3:
3150 mtd->oobsize = 64;
3151 break;
3152 case 4:
3153 mtd->oobsize = 32;
3154 break;
3155 case 5:
3156 mtd->oobsize = 16;
3157 break;
3158 default:
3159 mtd->oobsize = 640;
3160 break;
3161 }
3162 extid >>= 2;
3163 /* Calc blocksize */
3164 tmp = ((extid >> 1) & 0x04) | (extid & 0x03);
3165 if (tmp < 0x03)
3166 mtd->erasesize = (128 * 1024) << tmp;
3167 else if (tmp == 0x03)
3168 mtd->erasesize = 768 * 1024;
3169 else
3170 mtd->erasesize = (64 * 1024) << tmp;
3171 *busw = 0;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003172 } else {
3173 /* Calc pagesize */
3174 mtd->writesize = 1024 << (extid & 0x03);
3175 extid >>= 2;
3176 /* Calc oobsize */
3177 mtd->oobsize = (8 << (extid & 0x01)) *
3178 (mtd->writesize >> 9);
3179 extid >>= 2;
3180 /* Calc blocksize. Blocksize is multiples of 64KiB */
3181 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3182 extid >>= 2;
3183 /* Get buswidth information */
3184 *busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
Brian Norris60c67382013-06-25 13:17:59 -07003185
3186 /*
3187 * Toshiba 24nm raw SLC (i.e., not BENAND) have 32B OOB per
3188 * 512B page. For Toshiba SLC, we decode the 5th/6th byte as
3189 * follows:
3190 * - ID byte 6, bits[2:0]: 100b -> 43nm, 101b -> 32nm,
3191 * 110b -> 24nm
3192 * - ID byte 5, bit[7]: 1 -> BENAND, 0 -> raw SLC
3193 */
3194 if (id_len >= 6 && id_data[0] == NAND_MFR_TOSHIBA &&
3195 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3196 (id_data[5] & 0x7) == 0x6 /* 24nm */ &&
3197 !(id_data[4] & 0x80) /* !BENAND */) {
3198 mtd->oobsize = 32 * mtd->writesize >> 9;
3199 }
3200
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003201 }
3202}
3203
3204/*
Brian Norrisf23a4812012-09-24 20:40:51 -07003205 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
3206 * decodes a matching ID table entry and assigns the MTD size parameters for
3207 * the chip.
3208 */
3209static void nand_decode_id(struct mtd_info *mtd, struct nand_chip *chip,
3210 struct nand_flash_dev *type, u8 id_data[8],
3211 int *busw)
3212{
3213 int maf_id = id_data[0];
3214
3215 mtd->erasesize = type->erasesize;
3216 mtd->writesize = type->pagesize;
3217 mtd->oobsize = mtd->writesize / 32;
3218 *busw = type->options & NAND_BUSWIDTH_16;
3219
3220 /*
3221 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3222 * some Spansion chips have erasesize that conflicts with size
3223 * listed in nand_ids table.
3224 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3225 */
3226 if (maf_id == NAND_MFR_AMD && id_data[4] != 0x00 && id_data[5] == 0x00
3227 && id_data[6] == 0x00 && id_data[7] == 0x00
3228 && mtd->writesize == 512) {
3229 mtd->erasesize = 128 * 1024;
3230 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3231 }
3232}
3233
3234/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07003235 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
3236 * heuristic patterns using various detected parameters (e.g., manufacturer,
3237 * page size, cell-type information).
3238 */
3239static void nand_decode_bbm_options(struct mtd_info *mtd,
3240 struct nand_chip *chip, u8 id_data[8])
3241{
3242 int maf_id = id_data[0];
3243
3244 /* Set the bad block position */
3245 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
3246 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
3247 else
3248 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
3249
3250 /*
3251 * Bad block marker is stored in the last page of each block on Samsung
3252 * and Hynix MLC devices; stored in first two pages of each block on
3253 * Micron devices with 2KiB pages and on SLC Samsung, Hynix, Toshiba,
3254 * AMD/Spansion, and Macronix. All others scan only the first page.
3255 */
3256 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3257 (maf_id == NAND_MFR_SAMSUNG ||
3258 maf_id == NAND_MFR_HYNIX))
3259 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
3260 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3261 (maf_id == NAND_MFR_SAMSUNG ||
3262 maf_id == NAND_MFR_HYNIX ||
3263 maf_id == NAND_MFR_TOSHIBA ||
3264 maf_id == NAND_MFR_AMD ||
3265 maf_id == NAND_MFR_MACRONIX)) ||
3266 (mtd->writesize == 2048 &&
3267 maf_id == NAND_MFR_MICRON))
3268 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
3269}
3270
Huang Shijieec6e87e2013-03-15 11:01:00 +08003271static inline bool is_full_id_nand(struct nand_flash_dev *type)
3272{
3273 return type->id_len;
3274}
3275
3276static bool find_full_id_nand(struct mtd_info *mtd, struct nand_chip *chip,
3277 struct nand_flash_dev *type, u8 *id_data, int *busw)
3278{
3279 if (!strncmp(type->id, id_data, type->id_len)) {
3280 mtd->writesize = type->pagesize;
3281 mtd->erasesize = type->erasesize;
3282 mtd->oobsize = type->oobsize;
3283
3284 chip->cellinfo = id_data[2];
3285 chip->chipsize = (uint64_t)type->chipsize << 20;
3286 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08003287 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
3288 chip->ecc_step_ds = NAND_ECC_STEP(type);
Huang Shijieec6e87e2013-03-15 11:01:00 +08003289
3290 *busw = type->options & NAND_BUSWIDTH_16;
3291
3292 return true;
3293 }
3294 return false;
3295}
3296
Brian Norris7e74c2d2012-09-24 20:40:49 -07003297/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003298 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003299 */
3300static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003301 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003302 int busw,
3303 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00003304 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003305{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003306 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07003307 u8 id_data[8];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308
3309 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003310 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311
Karl Beldanef89a882008-09-15 14:37:29 +02003312 /*
3313 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07003314 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02003315 */
3316 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
3317
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003319 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
3321 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003322 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003323 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003324
Brian Norris8b6e50c2011-05-25 14:59:01 -07003325 /*
3326 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01003327 * interface concerns can cause random data which looks like a
3328 * possibly credible NAND flash to appear. If the two results do
3329 * not match, ignore the device completely.
3330 */
3331
3332 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
3333
Brian Norris4aef9b72012-09-24 20:40:48 -07003334 /* Read entire ID string */
3335 for (i = 0; i < 8; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003336 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01003337
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003338 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003339 pr_info("%s: second ID read did not match "
Brian Norrisd0370212011-07-19 10:06:08 -07003340 "%02x,%02x against %02x,%02x\n", __func__,
3341 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01003342 return ERR_PTR(-ENODEV);
3343 }
3344
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003345 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00003346 type = nand_flash_ids;
3347
Huang Shijieec6e87e2013-03-15 11:01:00 +08003348 for (; type->name != NULL; type++) {
3349 if (is_full_id_nand(type)) {
3350 if (find_full_id_nand(mtd, chip, type, id_data, &busw))
3351 goto ident_done;
3352 } else if (*dev_id == type->dev_id) {
3353 break;
3354 }
3355 }
David Woodhouse5e81e882010-02-26 18:32:56 +00003356
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003357 chip->onfi_version = 0;
3358 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003359 /* Check is chip is ONFI compliant */
Brian Norris47450b32012-09-24 20:40:47 -07003360 if (nand_flash_detect_onfi(mtd, chip, &busw))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003361 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003362 }
3363
David Woodhouse5e81e882010-02-26 18:32:56 +00003364 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003365 return ERR_PTR(-ENODEV);
3366
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003367 if (!mtd->name)
3368 mtd->name = type->name;
3369
Adrian Hunter69423d92008-12-10 13:37:21 +00003370 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003371
Huang Shijie12a40a52010-09-27 10:43:53 +08003372 if (!type->pagesize && chip->init_size) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003373 /* Set the pagesize, oobsize, erasesize by the driver */
Huang Shijie12a40a52010-09-27 10:43:53 +08003374 busw = chip->init_size(mtd, chip, id_data);
3375 } else if (!type->pagesize) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003376 /* Decode parameters from extended ID */
3377 nand_decode_ext_id(mtd, chip, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003378 } else {
Brian Norrisf23a4812012-09-24 20:40:51 -07003379 nand_decode_id(mtd, chip, type, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003380 }
Brian Norrisbf7a01b2012-07-13 09:28:24 -07003381 /* Get chip options */
3382 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003383
Brian Norris8b6e50c2011-05-25 14:59:01 -07003384 /*
3385 * Check if chip is not a Samsung device. Do not clear the
3386 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003387 */
3388 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3389 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3390ident_done:
3391
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003392 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003393 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003394 if (nand_manuf_ids[maf_idx].id == *maf_id)
3395 break;
3396 }
3397
Matthieu CASTET64b37b22012-11-06 11:51:44 +01003398 if (chip->options & NAND_BUSWIDTH_AUTO) {
3399 WARN_ON(chip->options & NAND_BUSWIDTH_16);
3400 chip->options |= busw;
3401 nand_set_defaults(chip, busw);
3402 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
3403 /*
3404 * Check, if buswidth is correct. Hardware drivers should set
3405 * chip correct!
3406 */
Brian Norris9a4d4d62011-07-19 10:06:07 -07003407 pr_info("NAND device: Manufacturer ID:"
Brian Norrisd0370212011-07-19 10:06:08 -07003408 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
3409 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Brian Norris9a4d4d62011-07-19 10:06:07 -07003410 pr_warn("NAND bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003411 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3412 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003413 return ERR_PTR(-EINVAL);
3414 }
3415
Brian Norris7e74c2d2012-09-24 20:40:49 -07003416 nand_decode_bbm_options(mtd, chip, id_data);
3417
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003418 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003419 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003420 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003421 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003422
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003423 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003424 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003425 if (chip->chipsize & 0xffffffff)
3426 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003427 else {
3428 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3429 chip->chip_shift += 32 - 1;
3430 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003431
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003432 chip->badblockbits = 8;
Artem Bityutskiy14c65782013-03-04 14:21:34 +02003433 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003434
Brian Norris8b6e50c2011-05-25 14:59:01 -07003435 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003436 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3437 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003438
Huang Shijie886bd332012-04-09 11:41:37 +08003439 pr_info("NAND device: Manufacturer ID: 0x%02x, Chip ID: 0x%02x (%s %s),"
Matthieu CASTET2fd71a22012-11-22 18:33:40 +01003440 " %dMiB, page size: %d, OOB size: %d\n",
Huang Shijie886bd332012-04-09 11:41:37 +08003441 *maf_id, *dev_id, nand_manuf_ids[maf_idx].name,
3442 chip->onfi_version ? chip->onfi_params.model : type->name,
Matthieu CASTET2fd71a22012-11-22 18:33:40 +01003443 (int)(chip->chipsize >> 20), mtd->writesize, mtd->oobsize);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003444
3445 return type;
3446}
3447
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003448/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003449 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003450 * @mtd: MTD device structure
3451 * @maxchips: number of chips to scan for
3452 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003453 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003454 * This is the first phase of the normal nand_scan() function. It reads the
3455 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003456 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003457 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003458 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003459int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3460 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003461{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003462 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003463 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003464 struct nand_flash_dev *type;
3465
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003466 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003467 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003468 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003469 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003470
3471 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003472 type = nand_get_flash_type(mtd, chip, busw,
3473 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003474
3475 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003476 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07003477 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003478 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003479 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480 }
3481
Huang Shijie07300162012-11-09 16:23:45 +08003482 chip->select_chip(mtd, -1);
3483
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003484 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003485 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003486 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003487 /* See comment in nand_get_flash_type for reset */
3488 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003489 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003490 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003491 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003492 if (nand_maf_id != chip->read_byte(mtd) ||
Huang Shijie07300162012-11-09 16:23:45 +08003493 nand_dev_id != chip->read_byte(mtd)) {
3494 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495 break;
Huang Shijie07300162012-11-09 16:23:45 +08003496 }
3497 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498 }
3499 if (i > 1)
Brian Norris9a4d4d62011-07-19 10:06:07 -07003500 pr_info("%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003501
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003503 chip->numchips = i;
3504 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003505
David Woodhouse3b85c322006-09-25 17:06:53 +01003506 return 0;
3507}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003508EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003509
3510
3511/**
3512 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003513 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003514 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003515 * This is the second phase of the normal nand_scan() function. It fills out
3516 * all the uninitialized function pointers with the defaults and scans for a
3517 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01003518 */
3519int nand_scan_tail(struct mtd_info *mtd)
3520{
3521 int i;
3522 struct nand_chip *chip = mtd->priv;
3523
Brian Norrise2414f42012-02-06 13:44:00 -08003524 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
3525 BUG_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
3526 !(chip->bbt_options & NAND_BBT_USE_FLASH));
3527
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003528 if (!(chip->options & NAND_OWN_BUFFERS))
3529 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3530 if (!chip->buffers)
3531 return -ENOMEM;
3532
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003533 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003534 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003535
3536 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003537 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003538 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003539 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003540 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003542 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003543 break;
3544 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003545 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003546 break;
3547 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003548 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003550 case 128:
3551 chip->ecc.layout = &nand_oob_128;
3552 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003554 pr_warn("No oob scheme defined for oobsize %d\n",
3555 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556 BUG();
3557 }
3558 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003559
David Woodhouse956e9442006-09-25 17:12:39 +01003560 if (!chip->write_page)
3561 chip->write_page = nand_write_page;
3562
Huang Shijie7db03ec2012-09-13 14:57:52 +08003563 /* set for ONFI nand */
3564 if (!chip->onfi_set_features)
3565 chip->onfi_set_features = nand_onfi_set_features;
3566 if (!chip->onfi_get_features)
3567 chip->onfi_get_features = nand_onfi_get_features;
3568
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003569 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003570 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003571 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003572 */
David Woodhouse956e9442006-09-25 17:12:39 +01003573
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003574 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003575 case NAND_ECC_HW_OOB_FIRST:
3576 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3577 if (!chip->ecc.calculate || !chip->ecc.correct ||
3578 !chip->ecc.hwctl) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003579 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003580 "hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003581 BUG();
3582 }
3583 if (!chip->ecc.read_page)
3584 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3585
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003586 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07003587 /* Use standard hwecc read page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003588 if (!chip->ecc.read_page)
3589 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003590 if (!chip->ecc.write_page)
3591 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003592 if (!chip->ecc.read_page_raw)
3593 chip->ecc.read_page_raw = nand_read_page_raw;
3594 if (!chip->ecc.write_page_raw)
3595 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003596 if (!chip->ecc.read_oob)
3597 chip->ecc.read_oob = nand_read_oob_std;
3598 if (!chip->ecc.write_oob)
3599 chip->ecc.write_oob = nand_write_oob_std;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05303600 if (!chip->ecc.read_subpage)
3601 chip->ecc.read_subpage = nand_read_subpage;
3602 if (!chip->ecc.write_subpage)
3603 chip->ecc.write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003604
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003605 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003606 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3607 !chip->ecc.hwctl) &&
3608 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003609 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003610 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003611 chip->ecc.write_page == nand_write_page_hwecc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003612 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003613 "hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003614 BUG();
3615 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07003616 /* Use standard syndrome read/write page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003617 if (!chip->ecc.read_page)
3618 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003619 if (!chip->ecc.write_page)
3620 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003621 if (!chip->ecc.read_page_raw)
3622 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3623 if (!chip->ecc.write_page_raw)
3624 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003625 if (!chip->ecc.read_oob)
3626 chip->ecc.read_oob = nand_read_oob_syndrome;
3627 if (!chip->ecc.write_oob)
3628 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003629
Mike Dunne2788c92012-04-25 12:06:10 -07003630 if (mtd->writesize >= chip->ecc.size) {
3631 if (!chip->ecc.strength) {
3632 pr_warn("Driver must set ecc.strength when using hardware ECC\n");
3633 BUG();
3634 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003635 break;
Mike Dunne2788c92012-04-25 12:06:10 -07003636 }
Brian Norris9a4d4d62011-07-19 10:06:07 -07003637 pr_warn("%d byte HW ECC not possible on "
Brian Norrisd0370212011-07-19 10:06:08 -07003638 "%d byte page size, fallback to SW ECC\n",
3639 chip->ecc.size, mtd->writesize);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003640 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003642 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003643 chip->ecc.calculate = nand_calculate_ecc;
3644 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003645 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003646 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003647 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003648 chip->ecc.read_page_raw = nand_read_page_raw;
3649 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003650 chip->ecc.read_oob = nand_read_oob_std;
3651 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003652 if (!chip->ecc.size)
3653 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003654 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003655 chip->ecc.strength = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003656 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003657
Ivan Djelic193bd402011-03-11 11:05:33 +01003658 case NAND_ECC_SOFT_BCH:
3659 if (!mtd_nand_has_bch()) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003660 pr_warn("CONFIG_MTD_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003661 BUG();
3662 }
3663 chip->ecc.calculate = nand_bch_calculate_ecc;
3664 chip->ecc.correct = nand_bch_correct_data;
3665 chip->ecc.read_page = nand_read_page_swecc;
3666 chip->ecc.read_subpage = nand_read_subpage;
3667 chip->ecc.write_page = nand_write_page_swecc;
3668 chip->ecc.read_page_raw = nand_read_page_raw;
3669 chip->ecc.write_page_raw = nand_write_page_raw;
3670 chip->ecc.read_oob = nand_read_oob_std;
3671 chip->ecc.write_oob = nand_write_oob_std;
3672 /*
3673 * Board driver should supply ecc.size and ecc.bytes values to
3674 * select how many bits are correctable; see nand_bch_init()
Brian Norris8b6e50c2011-05-25 14:59:01 -07003675 * for details. Otherwise, default to 4 bits for large page
3676 * devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01003677 */
3678 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3679 chip->ecc.size = 512;
3680 chip->ecc.bytes = 7;
3681 }
3682 chip->ecc.priv = nand_bch_init(mtd,
3683 chip->ecc.size,
3684 chip->ecc.bytes,
3685 &chip->ecc.layout);
3686 if (!chip->ecc.priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003687 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003688 BUG();
3689 }
Mike Dunn6a918ba2012-03-11 14:21:11 -07003690 chip->ecc.strength =
Mike Dunne2788c92012-04-25 12:06:10 -07003691 chip->ecc.bytes * 8 / fls(8 * chip->ecc.size);
Ivan Djelic193bd402011-03-11 11:05:33 +01003692 break;
3693
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003694 case NAND_ECC_NONE:
Brian Norris9a4d4d62011-07-19 10:06:07 -07003695 pr_warn("NAND_ECC_NONE selected by board driver. "
Brian Norrisd0370212011-07-19 10:06:08 -07003696 "This is not recommended!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003697 chip->ecc.read_page = nand_read_page_raw;
3698 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003699 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003700 chip->ecc.read_page_raw = nand_read_page_raw;
3701 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003702 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003703 chip->ecc.size = mtd->writesize;
3704 chip->ecc.bytes = 0;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003705 chip->ecc.strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003706 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003707
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003709 pr_warn("Invalid NAND_ECC_MODE %d\n", chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003710 BUG();
3711 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003712
Brian Norris9ce244b2011-08-30 18:45:37 -07003713 /* For many systems, the standard OOB write also works for raw */
Brian Norrisc46f6482011-08-30 18:45:38 -07003714 if (!chip->ecc.read_oob_raw)
3715 chip->ecc.read_oob_raw = chip->ecc.read_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07003716 if (!chip->ecc.write_oob_raw)
3717 chip->ecc.write_oob_raw = chip->ecc.write_oob;
3718
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003719 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003720 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07003721 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003722 */
3723 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003724 for (i = 0; chip->ecc.layout->oobfree[i].length
3725 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003726 chip->ecc.layout->oobavail +=
3727 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003728 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003729
3730 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003731 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003732 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003733 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003734 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003735 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003736 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003737 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003738 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003739 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003740
Brian Norris8b6e50c2011-05-25 14:59:01 -07003741 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Thomas Gleixner29072b92006-09-28 15:38:36 +02003742 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3743 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003744 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003745 case 2:
3746 mtd->subpage_sft = 1;
3747 break;
3748 case 4:
3749 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003750 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003751 mtd->subpage_sft = 2;
3752 break;
3753 }
3754 }
3755 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3756
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003757 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003758 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003759
Linus Torvalds1da177e2005-04-16 15:20:36 -07003760 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003761 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003762
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05003763 /* Large page NAND with SOFT_ECC should support subpage reads */
3764 if ((chip->ecc.mode == NAND_ECC_SOFT) && (chip->page_shift > 9))
3765 chip->options |= NAND_SUBPAGE_READ;
3766
Linus Torvalds1da177e2005-04-16 15:20:36 -07003767 /* Fill in remaining MTD driver data */
3768 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003769 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3770 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02003771 mtd->_erase = nand_erase;
3772 mtd->_point = NULL;
3773 mtd->_unpoint = NULL;
3774 mtd->_read = nand_read;
3775 mtd->_write = nand_write;
3776 mtd->_panic_write = panic_nand_write;
3777 mtd->_read_oob = nand_read_oob;
3778 mtd->_write_oob = nand_write_oob;
3779 mtd->_sync = nand_sync;
3780 mtd->_lock = NULL;
3781 mtd->_unlock = NULL;
3782 mtd->_suspend = nand_suspend;
3783 mtd->_resume = nand_resume;
3784 mtd->_block_isbad = nand_block_isbad;
3785 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003786 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787
Mike Dunn6a918ba2012-03-11 14:21:11 -07003788 /* propagate ecc info to mtd_info */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003789 mtd->ecclayout = chip->ecc.layout;
Mike Dunn86c20722012-04-25 12:06:05 -07003790 mtd->ecc_strength = chip->ecc.strength;
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03003791 /*
3792 * Initialize bitflip_threshold to its default prior scan_bbt() call.
3793 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
3794 * properly set.
3795 */
3796 if (!mtd->bitflip_threshold)
3797 mtd->bitflip_threshold = mtd->ecc_strength;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003799 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003800 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003801 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003802
3803 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003804 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003805}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003806EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003807
Brian Norris8b6e50c2011-05-25 14:59:01 -07003808/*
3809 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003810 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07003811 * to call us from in-kernel code if the core NAND support is modular.
3812 */
David Woodhouse3b85c322006-09-25 17:06:53 +01003813#ifdef MODULE
3814#define caller_is_module() (1)
3815#else
3816#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003817 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003818#endif
3819
3820/**
3821 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003822 * @mtd: MTD device structure
3823 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01003824 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003825 * This fills out all the uninitialized function pointers with the defaults.
3826 * The flash ID is read and the mtd/chip structures are filled with the
3827 * appropriate values. The mtd->owner field must be set to the module of the
3828 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01003829 */
3830int nand_scan(struct mtd_info *mtd, int maxchips)
3831{
3832 int ret;
3833
3834 /* Many callers got this wrong, so check for it for a while... */
3835 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07003836 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003837 BUG();
3838 }
3839
David Woodhouse5e81e882010-02-26 18:32:56 +00003840 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003841 if (!ret)
3842 ret = nand_scan_tail(mtd);
3843 return ret;
3844}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003845EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003846
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003848 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003849 * @mtd: MTD device structure
3850 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003851void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003852{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003853 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003854
Ivan Djelic193bd402011-03-11 11:05:33 +01003855 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3856 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3857
Jamie Iles5ffcaf32011-05-23 10:22:46 +01003858 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003859
Jesper Juhlfa671642005-11-07 01:01:27 -08003860 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003861 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003862 if (!(chip->options & NAND_OWN_BUFFERS))
3863 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003864
3865 /* Free bad block descriptor memory */
3866 if (chip->badblock_pattern && chip->badblock_pattern->options
3867 & NAND_BBT_DYNAMICSTRUCT)
3868 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003869}
David Woodhousee0c7d762006-05-13 18:07:53 +01003870EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003871
3872static int __init nand_base_init(void)
3873{
3874 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3875 return 0;
3876}
3877
3878static void __exit nand_base_exit(void)
3879{
3880 led_trigger_unregister_simple(nand_led_trigger);
3881}
3882
3883module_init(nand_base_init);
3884module_exit(nand_base_exit);
3885
David Woodhousee0c7d762006-05-13 18:07:53 +01003886MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003887MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3888MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003889MODULE_DESCRIPTION("Generic NAND flash driver code");