blob: e291edaa5eef577f2812dbb312a9a6bf3e55025b [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080045
Stefan Richtere8ca9702009-06-04 21:09:38 +020046#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020047#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020048#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
Kristian Høgsberga77754a2007-05-07 20:33:35 -040080#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050084
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010085#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050093
Kristian Høgsberged568912006-12-19 19:58:35 -050094struct ar_context {
95 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010096 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500100 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100101 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500102 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500103 struct tasklet_struct tasklet;
104};
105
Kristian Høgsberg30200732007-02-16 17:34:39 -0500106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
Kristian Høgsberg30200732007-02-16 17:34:39 -0500124struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100125 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500127 int total_allocation;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100128 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100129 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100130
David Moorefe5ca632008-01-06 17:21:41 -0500131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500155
156 descriptor_callback_t callback;
157
Stefan Richter373b2ed2007-03-04 14:45:18 +0100158 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500167
168struct iso_context {
169 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500170 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500171 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500172 void *header;
173 size_t header_length;
Maxim Levitskydd237362010-11-29 04:09:50 +0200174
175 u8 sync;
176 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500185 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100187 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100188 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200189 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200190 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200191 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200192 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200193 int n_ir;
194 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500199 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500200
Stefan Richter02d37be2010-07-08 16:09:06 +0200201 struct mutex phy_reg_mutex;
202
Clemens Ladischec766a72010-11-30 08:25:17 +0100203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500208 struct context at_request_ctx;
209 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500210
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100211 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200212 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500213 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200214 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100215 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200216 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200218 u64 mc_channels; /* channels in use by the multichannel IR context */
219 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100220
221 __be32 *config_rom;
222 dma_addr_t config_rom_bus;
223 __be32 *next_config_rom;
224 dma_addr_t next_config_rom_bus;
225 __be32 next_header;
226
227 __le32 *self_id_cpu;
228 dma_addr_t self_id_bus;
229 struct tasklet_struct bus_reset_tasklet;
230
231 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500232};
233
Adrian Bunk95688e92007-01-22 19:17:37 +0100234static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500235{
236 return container_of(card, struct fw_ohci, card);
237}
238
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500239#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
240#define IR_CONTEXT_BUFFER_FILL 0x80000000
241#define IR_CONTEXT_ISOCH_HEADER 0x40000000
242#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
243#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
244#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500245
246#define CONTEXT_RUN 0x8000
247#define CONTEXT_WAKE 0x1000
248#define CONTEXT_DEAD 0x0800
249#define CONTEXT_ACTIVE 0x0400
250
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100251#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500252#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
253#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
254
Kristian Høgsberged568912006-12-19 19:58:35 -0500255#define OHCI1394_REGISTER_SIZE 0x800
256#define OHCI_LOOP_COUNT 500
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500259#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500260#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262static char ohci_driver_name[] = KBUILD_MODNAME;
263
Stefan Richter9993e0f2010-12-07 20:32:40 +0100264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladisch262444e2010-06-05 12:31:25 +0200265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
267
Stefan Richter4a635592010-02-21 17:58:01 +0100268#define QUIRK_CYCLE_TIMER 1
269#define QUIRK_RESET_PACKET 2
270#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200271#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200272#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100273
274/* In case of multiple matches in ohci_quirks[], only the first one is used. */
275static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100276 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100277} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100278 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
279 QUIRK_CYCLE_TIMER},
280
281 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
282 QUIRK_BE_HEADERS},
283
284 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
285 QUIRK_NO_MSI},
286
287 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
288 QUIRK_NO_MSI},
289
290 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
291 QUIRK_CYCLE_TIMER},
292
293 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
294 QUIRK_CYCLE_TIMER},
295
296 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
297 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
298
299 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_RESET_PACKET},
301
302 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
303 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100304};
305
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100306/* This overrides anything that was found in ohci_quirks[]. */
307static int param_quirks;
308module_param_named(quirks, param_quirks, int, 0644);
309MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
310 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
311 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
312 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200313 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200314 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100315 ")");
316
Stefan Richtera007bb82008-04-07 22:33:35 +0200317#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100318#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200319#define OHCI_PARAM_DEBUG_IRQS 4
320#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100321
Stefan Richter5da3dac2010-04-02 14:05:02 +0200322#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
323
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100324static int param_debug;
325module_param_named(debug, param_debug, int, 0644);
326MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100327 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200328 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
329 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
330 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100331 ", or a combination, or all = -1)");
332
333static void log_irqs(u32 evt)
334{
Stefan Richtera007bb82008-04-07 22:33:35 +0200335 if (likely(!(param_debug &
336 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100337 return;
338
Stefan Richtera007bb82008-04-07 22:33:35 +0200339 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
340 !(evt & OHCI1394_busReset))
341 return;
342
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100343 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200344 evt & OHCI1394_selfIDComplete ? " selfID" : "",
345 evt & OHCI1394_RQPkt ? " AR_req" : "",
346 evt & OHCI1394_RSPkt ? " AR_resp" : "",
347 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
348 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
349 evt & OHCI1394_isochRx ? " IR" : "",
350 evt & OHCI1394_isochTx ? " IT" : "",
351 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
352 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200353 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500354 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200355 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100356 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200357 evt & OHCI1394_busReset ? " busReset" : "",
358 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
359 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
360 OHCI1394_respTxComplete | OHCI1394_isochRx |
361 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200362 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
363 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200364 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100365 ? " ?" : "");
366}
367
368static const char *speed[] = {
369 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
370};
371static const char *power[] = {
372 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
373 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
374};
375static const char port[] = { '.', '-', 'p', 'c', };
376
377static char _p(u32 *s, int shift)
378{
379 return port[*s >> shift & 3];
380}
381
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200382static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100383{
384 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
385 return;
386
Stefan Richter161b96e2008-06-14 14:23:43 +0200387 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
388 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100389
390 for (; self_id_count--; ++s)
391 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200392 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
393 "%s gc=%d %s %s%s%s\n",
394 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
395 speed[*s >> 14 & 3], *s >> 16 & 63,
396 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
397 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100398 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200399 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
400 *s, *s >> 24 & 63,
401 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
402 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100403}
404
405static const char *evts[] = {
406 [0x00] = "evt_no_status", [0x01] = "-reserved-",
407 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
408 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
409 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
410 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
411 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
412 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
413 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
414 [0x10] = "-reserved-", [0x11] = "ack_complete",
415 [0x12] = "ack_pending ", [0x13] = "-reserved-",
416 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
417 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
418 [0x18] = "-reserved-", [0x19] = "-reserved-",
419 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
420 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
421 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
422 [0x20] = "pending/cancelled",
423};
424static const char *tcodes[] = {
425 [0x0] = "QW req", [0x1] = "BW req",
426 [0x2] = "W resp", [0x3] = "-reserved-",
427 [0x4] = "QR req", [0x5] = "BR req",
428 [0x6] = "QR resp", [0x7] = "BR resp",
429 [0x8] = "cycle start", [0x9] = "Lk req",
430 [0xa] = "async stream packet", [0xb] = "Lk resp",
431 [0xc] = "-reserved-", [0xd] = "-reserved-",
432 [0xe] = "link internal", [0xf] = "-reserved-",
433};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100434
435static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
436{
437 int tcode = header[0] >> 4 & 0xf;
438 char specific[12];
439
440 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
441 return;
442
443 if (unlikely(evt >= ARRAY_SIZE(evts)))
444 evt = 0x1f;
445
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200446 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200447 fw_notify("A%c evt_bus_reset, generation %d\n",
448 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200449 return;
450 }
451
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452 switch (tcode) {
453 case 0x0: case 0x6: case 0x8:
454 snprintf(specific, sizeof(specific), " = %08x",
455 be32_to_cpu((__force __be32)header[3]));
456 break;
457 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
458 snprintf(specific, sizeof(specific), " %x,%x",
459 header[3] >> 16, header[3] & 0xffff);
460 break;
461 default:
462 specific[0] = '\0';
463 }
464
465 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100466 case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200467 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100468 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100469 case 0xe:
470 fw_notify("A%c %s, PHY %08x %08x\n",
471 dir, evts[evt], header[1], header[2]);
472 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100473 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200474 fw_notify("A%c spd %x tl %02x, "
475 "%04x -> %04x, %s, "
476 "%s, %04x%08x%s\n",
477 dir, speed, header[0] >> 10 & 0x3f,
478 header[1] >> 16, header[0] >> 16, evts[evt],
479 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100480 break;
481 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200482 fw_notify("A%c spd %x tl %02x, "
483 "%04x -> %04x, %s, "
484 "%s%s\n",
485 dir, speed, header[0] >> 10 & 0x3f,
486 header[1] >> 16, header[0] >> 16, evts[evt],
487 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100488 }
489}
490
491#else
492
Stefan Richter5da3dac2010-04-02 14:05:02 +0200493#define param_debug 0
494static inline void log_irqs(u32 evt) {}
495static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
496static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100497
498#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
499
Adrian Bunk95688e92007-01-22 19:17:37 +0100500static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500501{
502 writel(data, ohci->registers + offset);
503}
504
Adrian Bunk95688e92007-01-22 19:17:37 +0100505static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500506{
507 return readl(ohci->registers + offset);
508}
509
Adrian Bunk95688e92007-01-22 19:17:37 +0100510static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500511{
512 /* Do a dummy read to flush writes. */
513 reg_read(ohci, OHCI1394_Version);
514}
515
Stefan Richter35d999b2010-04-10 16:04:56 +0200516static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500517{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200518 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200519 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500520
521 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200522 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200523 val = reg_read(ohci, OHCI1394_PhyControl);
524 if (val & OHCI1394_PhyControl_ReadDone)
525 return OHCI1394_PhyControl_ReadData(val);
526
Clemens Ladisch153e3972010-06-10 08:22:07 +0200527 /*
528 * Try a few times without waiting. Sleeping is necessary
529 * only when the link/PHY interface is busy.
530 */
531 if (i >= 3)
532 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500533 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200534 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500535
Stefan Richter35d999b2010-04-10 16:04:56 +0200536 return -EBUSY;
537}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200538
Stefan Richter35d999b2010-04-10 16:04:56 +0200539static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
540{
541 int i;
542
543 reg_write(ohci, OHCI1394_PhyControl,
544 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200545 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200546 val = reg_read(ohci, OHCI1394_PhyControl);
547 if (!(val & OHCI1394_PhyControl_WritePending))
548 return 0;
549
Clemens Ladisch153e3972010-06-10 08:22:07 +0200550 if (i >= 3)
551 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200552 }
553 fw_error("failed to write phy reg\n");
554
555 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200556}
557
Stefan Richter02d37be2010-07-08 16:09:06 +0200558static int update_phy_reg(struct fw_ohci *ohci, int addr,
559 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500560{
Stefan Richter02d37be2010-07-08 16:09:06 +0200561 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200562 if (ret < 0)
563 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500564
Clemens Ladische7014da2010-04-01 16:40:18 +0200565 /*
566 * The interrupt status bits are cleared by writing a one bit.
567 * Avoid clearing them unless explicitly requested in set_bits.
568 */
569 if (addr == 5)
570 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500571
Stefan Richter35d999b2010-04-10 16:04:56 +0200572 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500573}
574
Stefan Richter35d999b2010-04-10 16:04:56 +0200575static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200576{
Stefan Richter35d999b2010-04-10 16:04:56 +0200577 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200578
Stefan Richter02d37be2010-07-08 16:09:06 +0200579 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200580 if (ret < 0)
581 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200582
Stefan Richter35d999b2010-04-10 16:04:56 +0200583 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500584}
585
Stefan Richter02d37be2010-07-08 16:09:06 +0200586static int ohci_read_phy_reg(struct fw_card *card, int addr)
587{
588 struct fw_ohci *ohci = fw_ohci(card);
589 int ret;
590
591 mutex_lock(&ohci->phy_reg_mutex);
592 ret = read_phy_reg(ohci, addr);
593 mutex_unlock(&ohci->phy_reg_mutex);
594
595 return ret;
596}
597
Kristian Høgsberged568912006-12-19 19:58:35 -0500598static int ohci_update_phy_reg(struct fw_card *card, int addr,
599 int clear_bits, int set_bits)
600{
601 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200602 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500603
Stefan Richter02d37be2010-07-08 16:09:06 +0200604 mutex_lock(&ohci->phy_reg_mutex);
605 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
606 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500607
Stefan Richter02d37be2010-07-08 16:09:06 +0200608 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500609}
610
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100611static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500612{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100613 return page_private(ctx->pages[i]);
614}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500615
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100616static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
617{
618 struct descriptor *d;
619
620 d = &ctx->descriptors[index];
621 d->branch_address &= cpu_to_le32(~0xf);
622 d->res_count = cpu_to_le16(PAGE_SIZE);
623 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624
Stefan Richter071595e2010-07-27 13:20:33 +0200625 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100626 d = &ctx->descriptors[ctx->last_buffer_index];
627 d->branch_address |= cpu_to_le32(1);
628
629 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500630
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400631 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200632}
633
Jay Fenlasona55709b2008-10-22 15:59:42 -0400634static void ar_context_release(struct ar_context *ctx)
635{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100636 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400637
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100638 if (ctx->buffer)
639 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
640
641 for (i = 0; i < AR_BUFFERS; i++)
642 if (ctx->pages[i]) {
643 dma_unmap_page(ctx->ohci->card.device,
644 ar_buffer_bus(ctx, i),
645 PAGE_SIZE, DMA_FROM_DEVICE);
646 __free_page(ctx->pages[i]);
647 }
648}
649
650static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
651{
652 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
653 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
654 flush_writes(ctx->ohci);
655
656 fw_error("AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400657 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100658 /* FIXME: restart? */
659}
660
661static inline unsigned int ar_next_buffer_index(unsigned int index)
662{
663 return (index + 1) % AR_BUFFERS;
664}
665
666static inline unsigned int ar_prev_buffer_index(unsigned int index)
667{
668 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
669}
670
671static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
672{
673 return ar_next_buffer_index(ctx->last_buffer_index);
674}
675
676/*
677 * We search for the buffer that contains the last AR packet DMA data written
678 * by the controller.
679 */
680static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
681 unsigned int *buffer_offset)
682{
683 unsigned int i, next_i, last = ctx->last_buffer_index;
684 __le16 res_count, next_res_count;
685
686 i = ar_first_buffer_index(ctx);
687 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
688
689 /* A buffer that is not yet completely filled must be the last one. */
690 while (i != last && res_count == 0) {
691
692 /* Peek at the next descriptor. */
693 next_i = ar_next_buffer_index(i);
694 rmb(); /* read descriptors in order */
695 next_res_count = ACCESS_ONCE(
696 ctx->descriptors[next_i].res_count);
697 /*
698 * If the next descriptor is still empty, we must stop at this
699 * descriptor.
700 */
701 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
702 /*
703 * The exception is when the DMA data for one packet is
704 * split over three buffers; in this case, the middle
705 * buffer's descriptor might be never updated by the
706 * controller and look still empty, and we have to peek
707 * at the third one.
708 */
709 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
710 next_i = ar_next_buffer_index(next_i);
711 rmb();
712 next_res_count = ACCESS_ONCE(
713 ctx->descriptors[next_i].res_count);
714 if (next_res_count != cpu_to_le16(PAGE_SIZE))
715 goto next_buffer_is_active;
716 }
717
718 break;
719 }
720
721next_buffer_is_active:
722 i = next_i;
723 res_count = next_res_count;
724 }
725
726 rmb(); /* read res_count before the DMA data */
727
728 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
729 if (*buffer_offset > PAGE_SIZE) {
730 *buffer_offset = 0;
731 ar_context_abort(ctx, "corrupted descriptor");
732 }
733
734 return i;
735}
736
737static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
738 unsigned int end_buffer_index,
739 unsigned int end_buffer_offset)
740{
741 unsigned int i;
742
743 i = ar_first_buffer_index(ctx);
744 while (i != end_buffer_index) {
745 dma_sync_single_for_cpu(ctx->ohci->card.device,
746 ar_buffer_bus(ctx, i),
747 PAGE_SIZE, DMA_FROM_DEVICE);
748 i = ar_next_buffer_index(i);
749 }
750 if (end_buffer_offset > 0)
751 dma_sync_single_for_cpu(ctx->ohci->card.device,
752 ar_buffer_bus(ctx, i),
753 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400754}
755
Stefan Richter11bf20a2008-03-01 02:47:15 +0100756#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
757#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100758 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100759#else
760#define cond_le32_to_cpu(v) le32_to_cpu(v)
761#endif
762
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500763static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500764{
Kristian Høgsberged568912006-12-19 19:58:35 -0500765 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500766 struct fw_packet p;
767 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100768 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500769
Stefan Richter11bf20a2008-03-01 02:47:15 +0100770 p.header[0] = cond_le32_to_cpu(buffer[0]);
771 p.header[1] = cond_le32_to_cpu(buffer[1]);
772 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500773
774 tcode = (p.header[0] >> 4) & 0x0f;
775 switch (tcode) {
776 case TCODE_WRITE_QUADLET_REQUEST:
777 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500778 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500779 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500780 p.payload_length = 0;
781 break;
782
783 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100784 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500785 p.header_length = 16;
786 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500787 break;
788
789 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500790 case TCODE_READ_BLOCK_RESPONSE:
791 case TCODE_LOCK_REQUEST:
792 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100793 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500794 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500795 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100796 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
797 ar_context_abort(ctx, "invalid packet length");
798 return NULL;
799 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500800 break;
801
802 case TCODE_WRITE_RESPONSE:
803 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500804 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500805 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500806 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500807 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200808
809 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100810 ar_context_abort(ctx, "invalid tcode");
811 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500812 }
813
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500814 p.payload = (void *) buffer + p.header_length;
815
816 /* FIXME: What to do about evt_* errors? */
817 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100818 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100819 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500820
Stefan Richter43286562008-03-11 21:22:26 +0100821 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500822 p.speed = (status >> 21) & 0x7;
823 p.timestamp = status & 0xffff;
824 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500825
Stefan Richter43286562008-03-11 21:22:26 +0100826 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100827
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400828 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200829 * Several controllers, notably from NEC and VIA, forget to
830 * write ack_complete status at PHY packet reception.
831 */
832 if (evt == OHCI1394_evt_no_status &&
833 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
834 p.ack = ACK_COMPLETE;
835
836 /*
837 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500838 * the new generation number when a bus reset happens (see
839 * section 8.4.2.3). This helps us determine when a request
840 * was received and make sure we send the response in the same
841 * generation. We only need this for requests; for responses
842 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400843 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200844 *
845 * Alas some chips sometimes emit bus reset packets with a
846 * wrong generation. We set the correct generation for these
847 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400848 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200849 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100850 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200851 ohci->request_generation = (p.header[2] >> 16) & 0xff;
852 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200854 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500855 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200856 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500857
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500858 return buffer + length + 1;
859}
Kristian Høgsberged568912006-12-19 19:58:35 -0500860
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100861static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
862{
863 void *next;
864
865 while (p < end) {
866 next = handle_ar_packet(ctx, p);
867 if (!next)
868 return p;
869 p = next;
870 }
871
872 return p;
873}
874
875static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
876{
877 unsigned int i;
878
879 i = ar_first_buffer_index(ctx);
880 while (i != end_buffer) {
881 dma_sync_single_for_device(ctx->ohci->card.device,
882 ar_buffer_bus(ctx, i),
883 PAGE_SIZE, DMA_FROM_DEVICE);
884 ar_context_link_page(ctx, i);
885 i = ar_next_buffer_index(i);
886 }
887}
888
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500889static void ar_context_tasklet(unsigned long data)
890{
891 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100892 unsigned int end_buffer_index, end_buffer_offset;
893 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500894
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100895 p = ctx->pointer;
896 if (!p)
897 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500898
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100899 end_buffer_index = ar_search_last_active_buffer(ctx,
900 &end_buffer_offset);
901 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
902 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500903
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100904 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400905 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100906 * The filled part of the overall buffer wraps around; handle
907 * all packets up to the buffer end here. If the last packet
908 * wraps around, its tail will be visible after the buffer end
909 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400910 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100911 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
912 p = handle_ar_packets(ctx, p, buffer_end);
913 if (p < buffer_end)
914 goto error;
915 /* adjust p to point back into the actual buffer */
916 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500917 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100918
919 p = handle_ar_packets(ctx, p, end);
920 if (p != end) {
921 if (p > end)
922 ar_context_abort(ctx, "inconsistent descriptor");
923 goto error;
924 }
925
926 ctx->pointer = p;
927 ar_recycle_buffers(ctx, end_buffer_index);
928
929 return;
930
931error:
932 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500933}
934
Clemens Ladischec766a72010-11-30 08:25:17 +0100935static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
936 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500937{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100938 unsigned int i;
939 dma_addr_t dma_addr;
940 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
941 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500942
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500943 ctx->regs = regs;
944 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500945 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
946
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100947 for (i = 0; i < AR_BUFFERS; i++) {
948 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
949 if (!ctx->pages[i])
950 goto out_of_memory;
951 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
952 0, PAGE_SIZE, DMA_FROM_DEVICE);
953 if (dma_mapping_error(ohci->card.device, dma_addr)) {
954 __free_page(ctx->pages[i]);
955 ctx->pages[i] = NULL;
956 goto out_of_memory;
957 }
958 set_page_private(ctx->pages[i], dma_addr);
959 }
960
961 for (i = 0; i < AR_BUFFERS; i++)
962 pages[i] = ctx->pages[i];
963 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
964 pages[AR_BUFFERS + i] = ctx->pages[i];
965 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +0100966 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100967 if (!ctx->buffer)
968 goto out_of_memory;
969
Clemens Ladischec766a72010-11-30 08:25:17 +0100970 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
971 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100972
973 for (i = 0; i < AR_BUFFERS; i++) {
974 d = &ctx->descriptors[i];
975 d->req_count = cpu_to_le16(PAGE_SIZE);
976 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
977 DESCRIPTOR_STATUS |
978 DESCRIPTOR_BRANCH_ALWAYS);
979 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
980 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
981 ar_next_buffer_index(i) * sizeof(struct descriptor));
982 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500983
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400984 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100985
986out_of_memory:
987 ar_context_release(ctx);
988
989 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400990}
991
992static void ar_context_run(struct ar_context *ctx)
993{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100994 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400995
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100996 for (i = 0; i < AR_BUFFERS; i++)
997 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400998
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100999 ctx->pointer = ctx->buffer;
1000
1001 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001002 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001003}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001004
Stefan Richter53dca512008-12-14 21:47:04 +01001005static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001006{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001007 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001008
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001009 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001010
1011 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001012 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001013 return d;
1014 else
1015 return d + z - 1;
1016}
1017
Kristian Høgsberg30200732007-02-16 17:34:39 -05001018static void context_tasklet(unsigned long data)
1019{
1020 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001021 struct descriptor *d, *last;
1022 u32 address;
1023 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001024 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001025
David Moorefe5ca632008-01-06 17:21:41 -05001026 desc = list_entry(ctx->buffer_list.next,
1027 struct descriptor_buffer, list);
1028 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001029 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001030 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001031 address = le32_to_cpu(last->branch_address);
1032 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001033 address &= ~0xf;
1034
1035 /* If the branch address points to a buffer outside of the
1036 * current buffer, advance to the next buffer. */
1037 if (address < desc->buffer_bus ||
1038 address >= desc->buffer_bus + desc->used)
1039 desc = list_entry(desc->list.next,
1040 struct descriptor_buffer, list);
1041 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001042 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001043
1044 if (!ctx->callback(ctx, d, last))
1045 break;
1046
David Moorefe5ca632008-01-06 17:21:41 -05001047 if (old_desc != desc) {
1048 /* If we've advanced to the next buffer, move the
1049 * previous buffer to the free list. */
1050 unsigned long flags;
1051 old_desc->used = 0;
1052 spin_lock_irqsave(&ctx->ohci->lock, flags);
1053 list_move_tail(&old_desc->list, &ctx->buffer_list);
1054 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1055 }
1056 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001057 }
1058}
1059
David Moorefe5ca632008-01-06 17:21:41 -05001060/*
1061 * Allocate a new buffer and add it to the list of free buffers for this
1062 * context. Must be called with ohci->lock held.
1063 */
Stefan Richter53dca512008-12-14 21:47:04 +01001064static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001065{
1066 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001067 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001068 int offset;
1069
1070 /*
1071 * 16MB of descriptors should be far more than enough for any DMA
1072 * program. This will catch run-away userspace or DoS attacks.
1073 */
1074 if (ctx->total_allocation >= 16*1024*1024)
1075 return -ENOMEM;
1076
1077 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1078 &bus_addr, GFP_ATOMIC);
1079 if (!desc)
1080 return -ENOMEM;
1081
1082 offset = (void *)&desc->buffer - (void *)desc;
1083 desc->buffer_size = PAGE_SIZE - offset;
1084 desc->buffer_bus = bus_addr + offset;
1085 desc->used = 0;
1086
1087 list_add_tail(&desc->list, &ctx->buffer_list);
1088 ctx->total_allocation += PAGE_SIZE;
1089
1090 return 0;
1091}
1092
Stefan Richter53dca512008-12-14 21:47:04 +01001093static int context_init(struct context *ctx, struct fw_ohci *ohci,
1094 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001095{
1096 ctx->ohci = ohci;
1097 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001098 ctx->total_allocation = 0;
1099
1100 INIT_LIST_HEAD(&ctx->buffer_list);
1101 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001102 return -ENOMEM;
1103
David Moorefe5ca632008-01-06 17:21:41 -05001104 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1105 struct descriptor_buffer, list);
1106
Kristian Høgsberg30200732007-02-16 17:34:39 -05001107 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1108 ctx->callback = callback;
1109
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001110 /*
1111 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001112 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001113 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001114 */
David Moorefe5ca632008-01-06 17:21:41 -05001115 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1116 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1117 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1118 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1119 ctx->last = ctx->buffer_tail->buffer;
1120 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001121
1122 return 0;
1123}
1124
Stefan Richter53dca512008-12-14 21:47:04 +01001125static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001126{
1127 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001128 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001129
David Moorefe5ca632008-01-06 17:21:41 -05001130 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1131 dma_free_coherent(card->device, PAGE_SIZE, desc,
1132 desc->buffer_bus -
1133 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001134}
1135
David Moorefe5ca632008-01-06 17:21:41 -05001136/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001137static struct descriptor *context_get_descriptors(struct context *ctx,
1138 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001139{
David Moorefe5ca632008-01-06 17:21:41 -05001140 struct descriptor *d = NULL;
1141 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001142
David Moorefe5ca632008-01-06 17:21:41 -05001143 if (z * sizeof(*d) > desc->buffer_size)
1144 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001145
David Moorefe5ca632008-01-06 17:21:41 -05001146 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1147 /* No room for the descriptor in this buffer, so advance to the
1148 * next one. */
1149
1150 if (desc->list.next == &ctx->buffer_list) {
1151 /* If there is no free buffer next in the list,
1152 * allocate one. */
1153 if (context_add_buffer(ctx) < 0)
1154 return NULL;
1155 }
1156 desc = list_entry(desc->list.next,
1157 struct descriptor_buffer, list);
1158 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001159 }
1160
David Moorefe5ca632008-01-06 17:21:41 -05001161 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001162 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001163 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001164
1165 return d;
1166}
1167
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001168static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001169{
1170 struct fw_ohci *ohci = ctx->ohci;
1171
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001172 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001173 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001174 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1175 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001176 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001177 flush_writes(ohci);
1178}
1179
1180static void context_append(struct context *ctx,
1181 struct descriptor *d, int z, int extra)
1182{
1183 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001184 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001185
David Moorefe5ca632008-01-06 17:21:41 -05001186 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001187
David Moorefe5ca632008-01-06 17:21:41 -05001188 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001189
1190 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001191 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1192 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001193}
1194
1195static void context_stop(struct context *ctx)
1196{
1197 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001198 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001199
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001200 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001201 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001202
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001203 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001204 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001205 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001206 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001207
Stefan Richterb980f5a2007-07-12 22:25:14 +02001208 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001209 }
Stefan Richterb0068542009-01-05 20:43:23 +01001210 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001211}
Kristian Høgsberged568912006-12-19 19:58:35 -05001212
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001213struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001214 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001215 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001216};
1217
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001218/*
1219 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001220 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001221 * generation handling and locking around packet queue manipulation.
1222 */
Stefan Richter53dca512008-12-14 21:47:04 +01001223static int at_context_queue_packet(struct context *ctx,
1224 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001225{
Kristian Høgsberged568912006-12-19 19:58:35 -05001226 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001227 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001228 struct driver_data *driver_data;
1229 struct descriptor *d, *last;
1230 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001231 int z, tcode;
1232
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001233 d = context_get_descriptors(ctx, 4, &d_bus);
1234 if (d == NULL) {
1235 packet->ack = RCODE_SEND_ERROR;
1236 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001237 }
1238
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001239 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001240 d[0].res_count = cpu_to_le16(packet->timestamp);
1241
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001242 /*
1243 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001244 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001245 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001246 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001247
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001248 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001249 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001250 switch (tcode) {
1251 case TCODE_WRITE_QUADLET_REQUEST:
1252 case TCODE_WRITE_BLOCK_REQUEST:
1253 case TCODE_WRITE_RESPONSE:
1254 case TCODE_READ_QUADLET_REQUEST:
1255 case TCODE_READ_BLOCK_REQUEST:
1256 case TCODE_READ_QUADLET_RESPONSE:
1257 case TCODE_READ_BLOCK_RESPONSE:
1258 case TCODE_LOCK_REQUEST:
1259 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001260 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1261 (packet->speed << 16));
1262 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1263 (packet->header[0] & 0xffff0000));
1264 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001265
Kristian Høgsberged568912006-12-19 19:58:35 -05001266 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001267 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001268 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001269 header[3] = (__force __le32) packet->header[3];
1270
1271 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001272 break;
1273
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001274 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001275 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1276 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001277 header[1] = cpu_to_le32(packet->header[1]);
1278 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001279 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001280
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001281 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001282 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001283 break;
1284
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001285 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001286 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1287 (packet->speed << 16));
1288 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1289 d[0].req_count = cpu_to_le16(8);
1290 break;
1291
1292 default:
1293 /* BUG(); */
1294 packet->ack = RCODE_SEND_ERROR;
1295 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001296 }
1297
Clemens Ladischda289472011-04-11 09:57:54 +02001298 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001299 driver_data = (struct driver_data *) &d[3];
1300 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001301 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001302
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001303 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001304 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1305 payload_bus = dma_map_single(ohci->card.device,
1306 packet->payload,
1307 packet->payload_length,
1308 DMA_TO_DEVICE);
1309 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1310 packet->ack = RCODE_SEND_ERROR;
1311 return -1;
1312 }
1313 packet->payload_bus = payload_bus;
1314 packet->payload_mapped = true;
1315 } else {
1316 memcpy(driver_data->inline_data, packet->payload,
1317 packet->payload_length);
1318 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001319 }
1320
1321 d[2].req_count = cpu_to_le16(packet->payload_length);
1322 d[2].data_address = cpu_to_le32(payload_bus);
1323 last = &d[2];
1324 z = 3;
1325 } else {
1326 last = &d[0];
1327 z = 2;
1328 }
1329
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001330 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1331 DESCRIPTOR_IRQ_ALWAYS |
1332 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001333
Stefan Richterb6258fc2011-02-26 15:08:35 +01001334 /* FIXME: Document how the locking works. */
1335 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001336 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001337 dma_unmap_single(ohci->card.device, payload_bus,
1338 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001339 packet->ack = RCODE_GENERATION;
1340 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001341 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001342
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001343 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001344
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001345 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001346 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001347 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001348 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001349
1350 return 0;
1351}
1352
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001353static void at_context_flush(struct context *ctx)
1354{
1355 tasklet_disable(&ctx->tasklet);
1356
1357 ctx->flushing = true;
1358 context_tasklet((unsigned long)ctx);
1359 ctx->flushing = false;
1360
1361 tasklet_enable(&ctx->tasklet);
1362}
1363
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001364static int handle_at_packet(struct context *context,
1365 struct descriptor *d,
1366 struct descriptor *last)
1367{
1368 struct driver_data *driver_data;
1369 struct fw_packet *packet;
1370 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001371 int evt;
1372
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001373 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001374 /* This descriptor isn't done yet, stop iteration. */
1375 return 0;
1376
1377 driver_data = (struct driver_data *) &d[3];
1378 packet = driver_data->packet;
1379 if (packet == NULL)
1380 /* This packet was cancelled, just continue. */
1381 return 1;
1382
Stefan Richter19593ff2009-10-14 20:40:10 +02001383 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001384 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001385 packet->payload_length, DMA_TO_DEVICE);
1386
1387 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1388 packet->timestamp = le16_to_cpu(last->res_count);
1389
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001390 log_ar_at_event('T', packet->speed, packet->header, evt);
1391
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001392 switch (evt) {
1393 case OHCI1394_evt_timeout:
1394 /* Async response transmit timed out. */
1395 packet->ack = RCODE_CANCELLED;
1396 break;
1397
1398 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001399 /*
1400 * The packet was flushed should give same error as
1401 * when we try to use a stale generation count.
1402 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001403 packet->ack = RCODE_GENERATION;
1404 break;
1405
1406 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001407 if (context->flushing)
1408 packet->ack = RCODE_GENERATION;
1409 else {
1410 /*
1411 * Using a valid (current) generation count, but the
1412 * node is not on the bus or not sending acks.
1413 */
1414 packet->ack = RCODE_NO_ACK;
1415 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001416 break;
1417
1418 case ACK_COMPLETE + 0x10:
1419 case ACK_PENDING + 0x10:
1420 case ACK_BUSY_X + 0x10:
1421 case ACK_BUSY_A + 0x10:
1422 case ACK_BUSY_B + 0x10:
1423 case ACK_DATA_ERROR + 0x10:
1424 case ACK_TYPE_ERROR + 0x10:
1425 packet->ack = evt - 0x10;
1426 break;
1427
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001428 case OHCI1394_evt_no_status:
1429 if (context->flushing) {
1430 packet->ack = RCODE_GENERATION;
1431 break;
1432 }
1433 /* fall through */
1434
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001435 default:
1436 packet->ack = RCODE_SEND_ERROR;
1437 break;
1438 }
1439
1440 packet->callback(packet, &ohci->card, packet->ack);
1441
1442 return 1;
1443}
1444
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001445#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1446#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1447#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1448#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1449#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001450
Stefan Richter53dca512008-12-14 21:47:04 +01001451static void handle_local_rom(struct fw_ohci *ohci,
1452 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001453{
1454 struct fw_packet response;
1455 int tcode, length, i;
1456
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001457 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001458 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001459 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001460 else
1461 length = 4;
1462
1463 i = csr - CSR_CONFIG_ROM;
1464 if (i + length > CONFIG_ROM_SIZE) {
1465 fw_fill_response(&response, packet->header,
1466 RCODE_ADDRESS_ERROR, NULL, 0);
1467 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1468 fw_fill_response(&response, packet->header,
1469 RCODE_TYPE_ERROR, NULL, 0);
1470 } else {
1471 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1472 (void *) ohci->config_rom + i, length);
1473 }
1474
1475 fw_core_handle_response(&ohci->card, &response);
1476}
1477
Stefan Richter53dca512008-12-14 21:47:04 +01001478static void handle_local_lock(struct fw_ohci *ohci,
1479 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001480{
1481 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001482 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001483 __be32 *payload, lock_old;
1484 u32 lock_arg, lock_data;
1485
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001486 tcode = HEADER_GET_TCODE(packet->header[0]);
1487 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001488 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001489 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001490
1491 if (tcode == TCODE_LOCK_REQUEST &&
1492 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1493 lock_arg = be32_to_cpu(payload[0]);
1494 lock_data = be32_to_cpu(payload[1]);
1495 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1496 lock_arg = 0;
1497 lock_data = 0;
1498 } else {
1499 fw_fill_response(&response, packet->header,
1500 RCODE_TYPE_ERROR, NULL, 0);
1501 goto out;
1502 }
1503
1504 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1505 reg_write(ohci, OHCI1394_CSRData, lock_data);
1506 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1507 reg_write(ohci, OHCI1394_CSRControl, sel);
1508
Clemens Ladische1393662010-04-12 10:35:44 +02001509 for (try = 0; try < 20; try++)
1510 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1511 lock_old = cpu_to_be32(reg_read(ohci,
1512 OHCI1394_CSRData));
1513 fw_fill_response(&response, packet->header,
1514 RCODE_COMPLETE,
1515 &lock_old, sizeof(lock_old));
1516 goto out;
1517 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001518
Clemens Ladische1393662010-04-12 10:35:44 +02001519 fw_error("swap not done (CSR lock timeout)\n");
1520 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1521
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001522 out:
1523 fw_core_handle_response(&ohci->card, &response);
1524}
1525
Stefan Richter53dca512008-12-14 21:47:04 +01001526static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001527{
Clemens Ladisch26082032010-04-12 10:35:30 +02001528 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001529
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001530 if (ctx == &ctx->ohci->at_request_ctx) {
1531 packet->ack = ACK_PENDING;
1532 packet->callback(packet, &ctx->ohci->card, packet->ack);
1533 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001534
1535 offset =
1536 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001537 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001538 packet->header[2];
1539 csr = offset - CSR_REGISTER_BASE;
1540
1541 /* Handle config rom reads. */
1542 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1543 handle_local_rom(ctx->ohci, packet, csr);
1544 else switch (csr) {
1545 case CSR_BUS_MANAGER_ID:
1546 case CSR_BANDWIDTH_AVAILABLE:
1547 case CSR_CHANNELS_AVAILABLE_HI:
1548 case CSR_CHANNELS_AVAILABLE_LO:
1549 handle_local_lock(ctx->ohci, packet, csr);
1550 break;
1551 default:
1552 if (ctx == &ctx->ohci->at_request_ctx)
1553 fw_core_handle_request(&ctx->ohci->card, packet);
1554 else
1555 fw_core_handle_response(&ctx->ohci->card, packet);
1556 break;
1557 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001558
1559 if (ctx == &ctx->ohci->at_response_ctx) {
1560 packet->ack = ACK_COMPLETE;
1561 packet->callback(packet, &ctx->ohci->card, packet->ack);
1562 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001563}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001564
Stefan Richter53dca512008-12-14 21:47:04 +01001565static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001566{
Kristian Høgsberged568912006-12-19 19:58:35 -05001567 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001568 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001569
1570 spin_lock_irqsave(&ctx->ohci->lock, flags);
1571
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001572 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001573 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001574 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1575 handle_local_request(ctx, packet);
1576 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001577 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001578
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001579 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001580 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1581
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001582 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001583 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001584
Kristian Høgsberged568912006-12-19 19:58:35 -05001585}
1586
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001587static void detect_dead_context(struct fw_ohci *ohci,
1588 const char *name, unsigned int regs)
1589{
1590 u32 ctl;
1591
1592 ctl = reg_read(ohci, CONTROL_SET(regs));
1593 if (ctl & CONTEXT_DEAD) {
1594#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
1595 fw_error("DMA context %s has stopped, error code: %s\n",
1596 name, evts[ctl & 0x1f]);
1597#else
1598 fw_error("DMA context %s has stopped, error code: %#x\n",
1599 name, ctl & 0x1f);
1600#endif
1601 }
1602}
1603
1604static void handle_dead_contexts(struct fw_ohci *ohci)
1605{
1606 unsigned int i;
1607 char name[8];
1608
1609 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1610 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1611 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1612 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1613 for (i = 0; i < 32; ++i) {
1614 if (!(ohci->it_context_support & (1 << i)))
1615 continue;
1616 sprintf(name, "IT%u", i);
1617 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1618 }
1619 for (i = 0; i < 32; ++i) {
1620 if (!(ohci->ir_context_support & (1 << i)))
1621 continue;
1622 sprintf(name, "IR%u", i);
1623 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1624 }
1625 /* TODO: maybe try to flush and restart the dead contexts */
1626}
1627
Clemens Ladischa48777e2010-06-10 08:33:07 +02001628static u32 cycle_timer_ticks(u32 cycle_timer)
1629{
1630 u32 ticks;
1631
1632 ticks = cycle_timer & 0xfff;
1633 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1634 ticks += (3072 * 8000) * (cycle_timer >> 25);
1635
1636 return ticks;
1637}
1638
1639/*
1640 * Some controllers exhibit one or more of the following bugs when updating the
1641 * iso cycle timer register:
1642 * - When the lowest six bits are wrapping around to zero, a read that happens
1643 * at the same time will return garbage in the lowest ten bits.
1644 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1645 * not incremented for about 60 ns.
1646 * - Occasionally, the entire register reads zero.
1647 *
1648 * To catch these, we read the register three times and ensure that the
1649 * difference between each two consecutive reads is approximately the same, i.e.
1650 * less than twice the other. Furthermore, any negative difference indicates an
1651 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1652 * execute, so we have enough precision to compute the ratio of the differences.)
1653 */
1654static u32 get_cycle_time(struct fw_ohci *ohci)
1655{
1656 u32 c0, c1, c2;
1657 u32 t0, t1, t2;
1658 s32 diff01, diff12;
1659 int i;
1660
1661 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1662
1663 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1664 i = 0;
1665 c1 = c2;
1666 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1667 do {
1668 c0 = c1;
1669 c1 = c2;
1670 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1671 t0 = cycle_timer_ticks(c0);
1672 t1 = cycle_timer_ticks(c1);
1673 t2 = cycle_timer_ticks(c2);
1674 diff01 = t1 - t0;
1675 diff12 = t2 - t1;
1676 } while ((diff01 <= 0 || diff12 <= 0 ||
1677 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1678 && i++ < 20);
1679 }
1680
1681 return c2;
1682}
1683
1684/*
1685 * This function has to be called at least every 64 seconds. The bus_time
1686 * field stores not only the upper 25 bits of the BUS_TIME register but also
1687 * the most significant bit of the cycle timer in bit 6 so that we can detect
1688 * changes in this bit.
1689 */
1690static u32 update_bus_time(struct fw_ohci *ohci)
1691{
1692 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1693
1694 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1695 ohci->bus_time += 0x40;
1696
1697 return ohci->bus_time | cycle_time_seconds;
1698}
1699
Kristian Høgsberged568912006-12-19 19:58:35 -05001700static void bus_reset_tasklet(unsigned long data)
1701{
1702 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001703 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001704 int generation, new_generation;
1705 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001706 void *free_rom = NULL;
1707 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001708 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001709
1710 reg = reg_read(ohci, OHCI1394_NodeID);
1711 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001712 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001713 return;
1714 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001715 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1716 fw_notify("malconfigured bus\n");
1717 return;
1718 }
1719 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1720 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001721
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001722 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1723 if (!(ohci->is_root && is_new_root))
1724 reg_write(ohci, OHCI1394_LinkControlSet,
1725 OHCI1394_LinkControl_cycleMaster);
1726 ohci->is_root = is_new_root;
1727
Stefan Richterc8a9a492008-03-19 21:40:32 +01001728 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1729 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1730 fw_notify("inconsistent self IDs\n");
1731 return;
1732 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001733 /*
1734 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001735 * bytes in the self ID receive buffer. Since we also receive
1736 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001737 * bit extra to get the actual number of self IDs.
1738 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001739 self_id_count = (reg >> 3) & 0xff;
1740 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001741 fw_notify("inconsistent self IDs\n");
1742 return;
1743 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001744 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001745 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001746
1747 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001748 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1749 fw_notify("inconsistent self IDs\n");
1750 return;
1751 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001752 ohci->self_id_buffer[j] =
1753 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001754 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001755 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001756
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001757 /*
1758 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001759 * problem we face is that a new bus reset can start while we
1760 * read out the self IDs from the DMA buffer. If this happens,
1761 * the DMA buffer will be overwritten with new self IDs and we
1762 * will read out inconsistent data. The OHCI specification
1763 * (section 11.2) recommends a technique similar to
1764 * linux/seqlock.h, where we remember the generation of the
1765 * self IDs in the buffer before reading them out and compare
1766 * it to the current generation after reading them out. If
1767 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001768 * of self IDs.
1769 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001770
1771 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1772 if (new_generation != generation) {
1773 fw_notify("recursive bus reset detected, "
1774 "discarding self ids\n");
1775 return;
1776 }
1777
1778 /* FIXME: Document how the locking works. */
1779 spin_lock_irqsave(&ohci->lock, flags);
1780
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001781 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001782 context_stop(&ohci->at_request_ctx);
1783 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001784
1785 spin_unlock_irqrestore(&ohci->lock, flags);
1786
Stefan Richter78dec562011-01-01 15:15:40 +01001787 /*
1788 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1789 * packets in the AT queues and software needs to drain them.
1790 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1791 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001792 at_context_flush(&ohci->at_request_ctx);
1793 at_context_flush(&ohci->at_response_ctx);
1794
1795 spin_lock_irqsave(&ohci->lock, flags);
1796
1797 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001798 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1799
Stefan Richter4a635592010-02-21 17:58:01 +01001800 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001801 ohci->request_generation = generation;
1802
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001803 /*
1804 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001805 * have to do it under the spinlock also. If a new config rom
1806 * was set up before this reset, the old one is now no longer
1807 * in use and we can free it. Update the config rom pointers
1808 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001809 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001810 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001811
1812 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001813 if (ohci->next_config_rom != ohci->config_rom) {
1814 free_rom = ohci->config_rom;
1815 free_rom_bus = ohci->config_rom_bus;
1816 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001817 ohci->config_rom = ohci->next_config_rom;
1818 ohci->config_rom_bus = ohci->next_config_rom_bus;
1819 ohci->next_config_rom = NULL;
1820
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001821 /*
1822 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001823 * config_rom registers. Writing the header quadlet
1824 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001825 * do that last.
1826 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001827 reg_write(ohci, OHCI1394_BusOptions,
1828 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001829 ohci->config_rom[0] = ohci->next_header;
1830 reg_write(ohci, OHCI1394_ConfigROMhdr,
1831 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001832 }
1833
Stefan Richter080de8c2008-02-28 20:54:43 +01001834#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1835 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1836 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1837#endif
1838
Kristian Høgsberged568912006-12-19 19:58:35 -05001839 spin_unlock_irqrestore(&ohci->lock, flags);
1840
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001841 if (free_rom)
1842 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1843 free_rom, free_rom_bus);
1844
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001845 log_selfids(ohci->node_id, generation,
1846 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001847
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001848 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001849 self_id_count, ohci->self_id_buffer,
1850 ohci->csr_state_setclear_abdicate);
1851 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001852}
1853
1854static irqreturn_t irq_handler(int irq, void *data)
1855{
1856 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001857 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001858 int i;
1859
1860 event = reg_read(ohci, OHCI1394_IntEventClear);
1861
Stefan Richtera5159582007-06-09 19:31:14 +02001862 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001863 return IRQ_NONE;
1864
Clemens Ladisch8327b372010-11-30 08:24:32 +01001865 /*
1866 * busReset and postedWriteErr must not be cleared yet
1867 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1868 */
1869 reg_write(ohci, OHCI1394_IntEventClear,
1870 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001871 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001872
1873 if (event & OHCI1394_selfIDComplete)
1874 tasklet_schedule(&ohci->bus_reset_tasklet);
1875
1876 if (event & OHCI1394_RQPkt)
1877 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1878
1879 if (event & OHCI1394_RSPkt)
1880 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1881
1882 if (event & OHCI1394_reqTxComplete)
1883 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1884
1885 if (event & OHCI1394_respTxComplete)
1886 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1887
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001888 if (event & OHCI1394_isochRx) {
1889 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1890 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001891
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001892 while (iso_event) {
1893 i = ffs(iso_event) - 1;
1894 tasklet_schedule(
1895 &ohci->ir_context_list[i].context.tasklet);
1896 iso_event &= ~(1 << i);
1897 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001898 }
1899
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001900 if (event & OHCI1394_isochTx) {
1901 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1902 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001903
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001904 while (iso_event) {
1905 i = ffs(iso_event) - 1;
1906 tasklet_schedule(
1907 &ohci->it_context_list[i].context.tasklet);
1908 iso_event &= ~(1 << i);
1909 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001910 }
1911
Jarod Wilson75f78322008-04-03 17:18:23 -04001912 if (unlikely(event & OHCI1394_regAccessFail))
1913 fw_error("Register access failure - "
1914 "please notify linux1394-devel@lists.sf.net\n");
1915
Clemens Ladisch8327b372010-11-30 08:24:32 +01001916 if (unlikely(event & OHCI1394_postedWriteErr)) {
1917 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1918 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1919 reg_write(ohci, OHCI1394_IntEventClear,
1920 OHCI1394_postedWriteErr);
Stefan Richtere524f6162007-08-20 21:58:30 +02001921 fw_error("PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01001922 }
Stefan Richtere524f6162007-08-20 21:58:30 +02001923
Stefan Richterbb9f2202007-12-22 22:14:52 +01001924 if (unlikely(event & OHCI1394_cycleTooLong)) {
1925 if (printk_ratelimit())
1926 fw_notify("isochronous cycle too long\n");
1927 reg_write(ohci, OHCI1394_LinkControlSet,
1928 OHCI1394_LinkControl_cycleMaster);
1929 }
1930
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001931 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1932 /*
1933 * We need to clear this event bit in order to make
1934 * cycleMatch isochronous I/O work. In theory we should
1935 * stop active cycleMatch iso contexts now and restart
1936 * them at least two cycles later. (FIXME?)
1937 */
1938 if (printk_ratelimit())
1939 fw_notify("isochronous cycle inconsistent\n");
1940 }
1941
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001942 if (unlikely(event & OHCI1394_unrecoverableError))
1943 handle_dead_contexts(ohci);
1944
Clemens Ladischa48777e2010-06-10 08:33:07 +02001945 if (event & OHCI1394_cycle64Seconds) {
1946 spin_lock(&ohci->lock);
1947 update_bus_time(ohci);
1948 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01001949 } else
1950 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001951
Kristian Høgsberged568912006-12-19 19:58:35 -05001952 return IRQ_HANDLED;
1953}
1954
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001955static int software_reset(struct fw_ohci *ohci)
1956{
1957 int i;
1958
1959 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1960
1961 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1962 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1963 OHCI1394_HCControl_softReset) == 0)
1964 return 0;
1965 msleep(1);
1966 }
1967
1968 return -EBUSY;
1969}
1970
Stefan Richter8e859732009-10-08 00:41:59 +02001971static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1972{
1973 size_t size = length * 4;
1974
1975 memcpy(dest, src, size);
1976 if (size < CONFIG_ROM_SIZE)
1977 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1978}
1979
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001980static int configure_1394a_enhancements(struct fw_ohci *ohci)
1981{
1982 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001983 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001984
1985 /* Check if the driver should configure link and PHY. */
1986 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1987 OHCI1394_HCControl_programPhyEnable))
1988 return 0;
1989
1990 /* Paranoia: check whether the PHY supports 1394a, too. */
1991 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001992 ret = read_phy_reg(ohci, 2);
1993 if (ret < 0)
1994 return ret;
1995 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1996 ret = read_paged_phy_reg(ohci, 1, 8);
1997 if (ret < 0)
1998 return ret;
1999 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002000 enable_1394a = true;
2001 }
2002
2003 if (ohci->quirks & QUIRK_NO_1394A)
2004 enable_1394a = false;
2005
2006 /* Configure PHY and link consistently. */
2007 if (enable_1394a) {
2008 clear = 0;
2009 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2010 } else {
2011 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2012 set = 0;
2013 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002014 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002015 if (ret < 0)
2016 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002017
2018 if (enable_1394a)
2019 offset = OHCI1394_HCControlSet;
2020 else
2021 offset = OHCI1394_HCControlClear;
2022 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2023
2024 /* Clean up: configuration has been taken care of. */
2025 reg_write(ohci, OHCI1394_HCControlClear,
2026 OHCI1394_HCControl_programPhyEnable);
2027
2028 return 0;
2029}
2030
Stefan Richter8e859732009-10-08 00:41:59 +02002031static int ohci_enable(struct fw_card *card,
2032 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002033{
2034 struct fw_ohci *ohci = fw_ohci(card);
2035 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02002036 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02002037 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002038
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002039 if (software_reset(ohci)) {
2040 fw_error("Failed to reset ohci card.\n");
2041 return -EBUSY;
2042 }
2043
2044 /*
2045 * Now enable LPS, which we need in order to start accessing
2046 * most of the registers. In fact, on some cards (ALI M5251),
2047 * accessing registers in the SClk domain without LPS enabled
2048 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002049 * full link enabled. However, with some cards (well, at least
2050 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002051 */
2052 reg_write(ohci, OHCI1394_HCControlSet,
2053 OHCI1394_HCControl_LPS |
2054 OHCI1394_HCControl_postedWriteEnable);
2055 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002056
2057 for (lps = 0, i = 0; !lps && i < 3; i++) {
2058 msleep(50);
2059 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2060 OHCI1394_HCControl_LPS;
2061 }
2062
2063 if (!lps) {
2064 fw_error("Failed to set Link Power Status\n");
2065 return -EIO;
2066 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002067
2068 reg_write(ohci, OHCI1394_HCControlClear,
2069 OHCI1394_HCControl_noByteSwapData);
2070
Stefan Richteraffc9c22008-06-05 20:50:53 +02002071 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002072 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002073 OHCI1394_LinkControl_cycleTimerEnable |
2074 OHCI1394_LinkControl_cycleMaster);
2075
2076 reg_write(ohci, OHCI1394_ATRetries,
2077 OHCI1394_MAX_AT_REQ_RETRIES |
2078 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002079 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2080 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002081
Clemens Ladischa48777e2010-06-10 08:33:07 +02002082 seconds = lower_32_bits(get_seconds());
2083 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2084 ohci->bus_time = seconds & ~0x3f;
2085
Clemens Ladische91b2782010-06-10 08:40:49 +02002086 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2087 if (version >= OHCI_VERSION_1_1) {
2088 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2089 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002090 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002091 }
2092
Clemens Ladischa1a11322010-06-10 08:35:06 +02002093 /* Get implemented bits of the priority arbitration request counter. */
2094 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2095 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2096 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002097 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002098
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002099 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2100 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2101 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002102
Stefan Richter35d999b2010-04-10 16:04:56 +02002103 ret = configure_1394a_enhancements(ohci);
2104 if (ret < 0)
2105 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002106
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002107 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002108 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2109 if (ret < 0)
2110 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002111
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002112 /*
2113 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002114 * update mechanism described below in ohci_set_config_rom()
2115 * is not active. We have to update ConfigRomHeader and
2116 * BusOptions manually, and the write to ConfigROMmap takes
2117 * effect immediately. We tie this to the enabling of the
2118 * link, so we have a valid config rom before enabling - the
2119 * OHCI requires that ConfigROMhdr and BusOptions have valid
2120 * values before enabling.
2121 *
2122 * However, when the ConfigROMmap is written, some controllers
2123 * always read back quadlets 0 and 2 from the config rom to
2124 * the ConfigRomHeader and BusOptions registers on bus reset.
2125 * They shouldn't do that in this initial case where the link
2126 * isn't enabled. This means we have to use the same
2127 * workaround here, setting the bus header to 0 and then write
2128 * the right values in the bus reset tasklet.
2129 */
2130
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002131 if (config_rom) {
2132 ohci->next_config_rom =
2133 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2134 &ohci->next_config_rom_bus,
2135 GFP_KERNEL);
2136 if (ohci->next_config_rom == NULL)
2137 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002138
Stefan Richter8e859732009-10-08 00:41:59 +02002139 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002140 } else {
2141 /*
2142 * In the suspend case, config_rom is NULL, which
2143 * means that we just reuse the old config rom.
2144 */
2145 ohci->next_config_rom = ohci->config_rom;
2146 ohci->next_config_rom_bus = ohci->config_rom_bus;
2147 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002148
Stefan Richter8e859732009-10-08 00:41:59 +02002149 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002150 ohci->next_config_rom[0] = 0;
2151 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002152 reg_write(ohci, OHCI1394_BusOptions,
2153 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002154 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2155
2156 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2157
Clemens Ladisch262444e2010-06-05 12:31:25 +02002158 if (!(ohci->quirks & QUIRK_NO_MSI))
2159 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002160 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002161 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2162 ohci_driver_name, ohci)) {
2163 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2164 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002165 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2166 ohci->config_rom, ohci->config_rom_bus);
2167 return -EIO;
2168 }
2169
Stefan Richter148c7862010-06-05 11:46:49 +02002170 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2171 OHCI1394_RQPkt | OHCI1394_RSPkt |
2172 OHCI1394_isochTx | OHCI1394_isochRx |
2173 OHCI1394_postedWriteErr |
2174 OHCI1394_selfIDComplete |
2175 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02002176 OHCI1394_cycle64Seconds |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002177 OHCI1394_cycleInconsistent |
2178 OHCI1394_unrecoverableError |
2179 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002180 OHCI1394_masterIntEnable;
2181 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2182 irqs |= OHCI1394_busReset;
2183 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2184
Kristian Høgsberged568912006-12-19 19:58:35 -05002185 reg_write(ohci, OHCI1394_HCControlSet,
2186 OHCI1394_HCControl_linkEnable |
2187 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002188
2189 reg_write(ohci, OHCI1394_LinkControlSet,
2190 OHCI1394_LinkControl_rcvSelfID |
2191 OHCI1394_LinkControl_rcvPhyPkt);
2192
2193 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002194 ar_context_run(&ohci->ar_response_ctx);
2195
2196 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002197
Stefan Richter02d37be2010-07-08 16:09:06 +02002198 /* We are ready to go, reset bus to finish initialization. */
2199 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002200
2201 return 0;
2202}
2203
Stefan Richter53dca512008-12-14 21:47:04 +01002204static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002205 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002206{
2207 struct fw_ohci *ohci;
2208 unsigned long flags;
Kristian Høgsberged568912006-12-19 19:58:35 -05002209 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002210 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002211
2212 ohci = fw_ohci(card);
2213
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002214 /*
2215 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002216 * mechanism is a bit tricky, but easy enough to use. See
2217 * section 5.5.6 in the OHCI specification.
2218 *
2219 * The OHCI controller caches the new config rom address in a
2220 * shadow register (ConfigROMmapNext) and needs a bus reset
2221 * for the changes to take place. When the bus reset is
2222 * detected, the controller loads the new values for the
2223 * ConfigRomHeader and BusOptions registers from the specified
2224 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2225 * shadow register. All automatically and atomically.
2226 *
2227 * Now, there's a twist to this story. The automatic load of
2228 * ConfigRomHeader and BusOptions doesn't honor the
2229 * noByteSwapData bit, so with a be32 config rom, the
2230 * controller will load be32 values in to these registers
2231 * during the atomic update, even on litte endian
2232 * architectures. The workaround we use is to put a 0 in the
2233 * header quadlet; 0 is endian agnostic and means that the
2234 * config rom isn't ready yet. In the bus reset tasklet we
2235 * then set up the real values for the two registers.
2236 *
2237 * We use ohci->lock to avoid racing with the code that sets
2238 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2239 */
2240
2241 next_config_rom =
2242 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2243 &next_config_rom_bus, GFP_KERNEL);
2244 if (next_config_rom == NULL)
2245 return -ENOMEM;
2246
2247 spin_lock_irqsave(&ohci->lock, flags);
2248
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002249 /*
2250 * If there is not an already pending config_rom update,
2251 * push our new allocation into the ohci->next_config_rom
2252 * and then mark the local variable as null so that we
2253 * won't deallocate the new buffer.
2254 *
2255 * OTOH, if there is a pending config_rom update, just
2256 * use that buffer with the new config_rom data, and
2257 * let this routine free the unused DMA allocation.
2258 */
2259
Kristian Høgsberged568912006-12-19 19:58:35 -05002260 if (ohci->next_config_rom == NULL) {
2261 ohci->next_config_rom = next_config_rom;
2262 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002263 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002264 }
2265
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002266 copy_config_rom(ohci->next_config_rom, config_rom, length);
2267
2268 ohci->next_header = config_rom[0];
2269 ohci->next_config_rom[0] = 0;
2270
2271 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2272
Kristian Høgsberged568912006-12-19 19:58:35 -05002273 spin_unlock_irqrestore(&ohci->lock, flags);
2274
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002275 /* If we didn't use the DMA allocation, delete it. */
2276 if (next_config_rom != NULL)
2277 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2278 next_config_rom, next_config_rom_bus);
2279
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002280 /*
2281 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002282 * effect. We clean up the old config rom memory and DMA
2283 * mappings in the bus reset tasklet, since the OHCI
2284 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002285 * takes effect.
2286 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002287
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002288 fw_schedule_bus_reset(&ohci->card, true, true);
2289
2290 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002291}
2292
2293static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2294{
2295 struct fw_ohci *ohci = fw_ohci(card);
2296
2297 at_context_transmit(&ohci->at_request_ctx, packet);
2298}
2299
2300static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2301{
2302 struct fw_ohci *ohci = fw_ohci(card);
2303
2304 at_context_transmit(&ohci->at_response_ctx, packet);
2305}
2306
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002307static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2308{
2309 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002310 struct context *ctx = &ohci->at_request_ctx;
2311 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002312 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002313
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002314 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002315
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002316 if (packet->ack != 0)
2317 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002318
Stefan Richter19593ff2009-10-14 20:40:10 +02002319 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002320 dma_unmap_single(ohci->card.device, packet->payload_bus,
2321 packet->payload_length, DMA_TO_DEVICE);
2322
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002323 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002324 driver_data->packet = NULL;
2325 packet->ack = RCODE_CANCELLED;
2326 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002327 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002328 out:
2329 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002330
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002331 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002332}
2333
Stefan Richter53dca512008-12-14 21:47:04 +01002334static int ohci_enable_phys_dma(struct fw_card *card,
2335 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002336{
Stefan Richter080de8c2008-02-28 20:54:43 +01002337#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2338 return 0;
2339#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002340 struct fw_ohci *ohci = fw_ohci(card);
2341 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002342 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002343
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002344 /*
2345 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2346 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2347 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002348
2349 spin_lock_irqsave(&ohci->lock, flags);
2350
2351 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002352 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002353 goto out;
2354 }
2355
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002356 /*
2357 * Note, if the node ID contains a non-local bus ID, physical DMA is
2358 * enabled for _all_ nodes on remote buses.
2359 */
Stefan Richter907293d2007-01-23 21:11:43 +01002360
2361 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2362 if (n < 32)
2363 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2364 else
2365 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2366
Kristian Høgsberged568912006-12-19 19:58:35 -05002367 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002368 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002369 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002370
2371 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002372#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002373}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002374
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002375static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002376{
2377 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002378 unsigned long flags;
2379 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002380
Clemens Ladisch60d32972010-06-10 08:24:35 +02002381 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002382 case CSR_STATE_CLEAR:
2383 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002384 if (ohci->is_root &&
2385 (reg_read(ohci, OHCI1394_LinkControlSet) &
2386 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002387 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002388 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002389 value = 0;
2390 if (ohci->csr_state_setclear_abdicate)
2391 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002392
Stefan Richterc8a94de2010-06-12 20:34:50 +02002393 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002394
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002395 case CSR_NODE_IDS:
2396 return reg_read(ohci, OHCI1394_NodeID) << 16;
2397
Clemens Ladisch60d32972010-06-10 08:24:35 +02002398 case CSR_CYCLE_TIME:
2399 return get_cycle_time(ohci);
2400
Clemens Ladischa48777e2010-06-10 08:33:07 +02002401 case CSR_BUS_TIME:
2402 /*
2403 * We might be called just after the cycle timer has wrapped
2404 * around but just before the cycle64Seconds handler, so we
2405 * better check here, too, if the bus time needs to be updated.
2406 */
2407 spin_lock_irqsave(&ohci->lock, flags);
2408 value = update_bus_time(ohci);
2409 spin_unlock_irqrestore(&ohci->lock, flags);
2410 return value;
2411
Clemens Ladisch27a23292010-06-10 08:34:13 +02002412 case CSR_BUSY_TIMEOUT:
2413 value = reg_read(ohci, OHCI1394_ATRetries);
2414 return (value >> 4) & 0x0ffff00f;
2415
Clemens Ladischa1a11322010-06-10 08:35:06 +02002416 case CSR_PRIORITY_BUDGET:
2417 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2418 (ohci->pri_req_max << 8);
2419
Clemens Ladisch60d32972010-06-10 08:24:35 +02002420 default:
2421 WARN_ON(1);
2422 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002423 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002424}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002425
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002426static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002427{
2428 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002429 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002430
2431 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002432 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002433 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2434 reg_write(ohci, OHCI1394_LinkControlClear,
2435 OHCI1394_LinkControl_cycleMaster);
2436 flush_writes(ohci);
2437 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002438 if (value & CSR_STATE_BIT_ABDICATE)
2439 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002440 break;
2441
2442 case CSR_STATE_SET:
2443 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2444 reg_write(ohci, OHCI1394_LinkControlSet,
2445 OHCI1394_LinkControl_cycleMaster);
2446 flush_writes(ohci);
2447 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002448 if (value & CSR_STATE_BIT_ABDICATE)
2449 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002450 break;
2451
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002452 case CSR_NODE_IDS:
2453 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2454 flush_writes(ohci);
2455 break;
2456
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002457 case CSR_CYCLE_TIME:
2458 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2459 reg_write(ohci, OHCI1394_IntEventSet,
2460 OHCI1394_cycleInconsistent);
2461 flush_writes(ohci);
2462 break;
2463
Clemens Ladischa48777e2010-06-10 08:33:07 +02002464 case CSR_BUS_TIME:
2465 spin_lock_irqsave(&ohci->lock, flags);
2466 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2467 spin_unlock_irqrestore(&ohci->lock, flags);
2468 break;
2469
Clemens Ladisch27a23292010-06-10 08:34:13 +02002470 case CSR_BUSY_TIMEOUT:
2471 value = (value & 0xf) | ((value & 0xf) << 4) |
2472 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2473 reg_write(ohci, OHCI1394_ATRetries, value);
2474 flush_writes(ohci);
2475 break;
2476
Clemens Ladischa1a11322010-06-10 08:35:06 +02002477 case CSR_PRIORITY_BUDGET:
2478 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2479 flush_writes(ohci);
2480 break;
2481
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002482 default:
2483 WARN_ON(1);
2484 break;
2485 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002486}
2487
David Moore1aa292b2008-07-22 23:23:40 -07002488static void copy_iso_headers(struct iso_context *ctx, void *p)
2489{
2490 int i = ctx->header_length;
2491
2492 if (i + ctx->base.header_size > PAGE_SIZE)
2493 return;
2494
2495 /*
2496 * The iso header is byteswapped to little endian by
2497 * the controller, but the remaining header quadlets
2498 * are big endian. We want to present all the headers
2499 * as big endian, so we have to swap the first quadlet.
2500 */
2501 if (ctx->base.header_size > 0)
2502 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2503 if (ctx->base.header_size > 4)
2504 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2505 if (ctx->base.header_size > 8)
2506 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2507 ctx->header_length += ctx->base.header_size;
2508}
2509
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002510static int handle_ir_packet_per_buffer(struct context *context,
2511 struct descriptor *d,
2512 struct descriptor *last)
2513{
2514 struct iso_context *ctx =
2515 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002516 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002517 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002518 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002519
Stefan Richter872e3302010-07-29 18:19:22 +02002520 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002521 if (pd->transfer_status)
2522 break;
David Moorebcee8932007-12-19 15:26:38 -05002523 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002524 /* Descriptor(s) not done yet, stop iteration */
2525 return 0;
2526
David Moore1aa292b2008-07-22 23:23:40 -07002527 p = last + 1;
2528 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002529
David Moorebcee8932007-12-19 15:26:38 -05002530 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2531 ir_header = (__le32 *) p;
Stefan Richter872e3302010-07-29 18:19:22 +02002532 ctx->base.callback.sc(&ctx->base,
2533 le32_to_cpu(ir_header[0]) & 0xffff,
2534 ctx->header_length, ctx->header,
2535 ctx->base.callback_data);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002536 ctx->header_length = 0;
2537 }
2538
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002539 return 1;
2540}
2541
Stefan Richter872e3302010-07-29 18:19:22 +02002542/* d == last because each descriptor block is only a single descriptor. */
2543static int handle_ir_buffer_fill(struct context *context,
2544 struct descriptor *d,
2545 struct descriptor *last)
2546{
2547 struct iso_context *ctx =
2548 container_of(context, struct iso_context, context);
2549
2550 if (!last->transfer_status)
2551 /* Descriptor(s) not done yet, stop iteration */
2552 return 0;
2553
2554 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2555 ctx->base.callback.mc(&ctx->base,
2556 le32_to_cpu(last->data_address) +
2557 le16_to_cpu(last->req_count) -
2558 le16_to_cpu(last->res_count),
2559 ctx->base.callback_data);
2560
2561 return 1;
2562}
2563
Kristian Høgsberg30200732007-02-16 17:34:39 -05002564static int handle_it_packet(struct context *context,
2565 struct descriptor *d,
2566 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002567{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002568 struct iso_context *ctx =
2569 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002570 int i;
2571 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002572
Jay Fenlason31769ce2009-11-21 00:05:56 +01002573 for (pd = d; pd <= last; pd++)
2574 if (pd->transfer_status)
2575 break;
2576 if (pd > last)
2577 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002578 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002579
Jay Fenlason31769ce2009-11-21 00:05:56 +01002580 i = ctx->header_length;
2581 if (i + 4 < PAGE_SIZE) {
2582 /* Present this value as big-endian to match the receive code */
2583 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2584 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2585 le16_to_cpu(pd->res_count));
2586 ctx->header_length += 4;
2587 }
2588 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Stefan Richter872e3302010-07-29 18:19:22 +02002589 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2590 ctx->header_length, ctx->header,
2591 ctx->base.callback_data);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002592 ctx->header_length = 0;
2593 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002594 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002595}
2596
Stefan Richter872e3302010-07-29 18:19:22 +02002597static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2598{
2599 u32 hi = channels >> 32, lo = channels;
2600
2601 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2602 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2603 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2604 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2605 mmiowb();
2606 ohci->mc_channels = channels;
2607}
2608
Stefan Richter53dca512008-12-14 21:47:04 +01002609static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002610 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002611{
2612 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002613 struct iso_context *uninitialized_var(ctx);
2614 descriptor_callback_t uninitialized_var(callback);
2615 u64 *uninitialized_var(channels);
2616 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002617 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002618 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002619
2620 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002621
2622 switch (type) {
2623 case FW_ISO_CONTEXT_TRANSMIT:
2624 mask = &ohci->it_context_mask;
2625 callback = handle_it_packet;
2626 index = ffs(*mask) - 1;
2627 if (index >= 0) {
2628 *mask &= ~(1 << index);
2629 regs = OHCI1394_IsoXmitContextBase(index);
2630 ctx = &ohci->it_context_list[index];
2631 }
2632 break;
2633
2634 case FW_ISO_CONTEXT_RECEIVE:
2635 channels = &ohci->ir_context_channels;
2636 mask = &ohci->ir_context_mask;
2637 callback = handle_ir_packet_per_buffer;
2638 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2639 if (index >= 0) {
2640 *channels &= ~(1ULL << channel);
2641 *mask &= ~(1 << index);
2642 regs = OHCI1394_IsoRcvContextBase(index);
2643 ctx = &ohci->ir_context_list[index];
2644 }
2645 break;
2646
2647 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2648 mask = &ohci->ir_context_mask;
2649 callback = handle_ir_buffer_fill;
2650 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2651 if (index >= 0) {
2652 ohci->mc_allocated = true;
2653 *mask &= ~(1 << index);
2654 regs = OHCI1394_IsoRcvContextBase(index);
2655 ctx = &ohci->ir_context_list[index];
2656 }
2657 break;
2658
2659 default:
2660 index = -1;
2661 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002662 }
Stefan Richter872e3302010-07-29 18:19:22 +02002663
Kristian Høgsberged568912006-12-19 19:58:35 -05002664 spin_unlock_irqrestore(&ohci->lock, flags);
2665
2666 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002667 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002668
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002669 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002670 ctx->header_length = 0;
2671 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002672 if (ctx->header == NULL) {
2673 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002674 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002675 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002676 ret = context_init(&ctx->context, ohci, regs, callback);
2677 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002678 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002679
Stefan Richter872e3302010-07-29 18:19:22 +02002680 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2681 set_multichannel_mask(ohci, 0);
2682
Kristian Høgsberged568912006-12-19 19:58:35 -05002683 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002684
2685 out_with_header:
2686 free_page((unsigned long)ctx->header);
2687 out:
2688 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002689
2690 switch (type) {
2691 case FW_ISO_CONTEXT_RECEIVE:
2692 *channels |= 1ULL << channel;
2693 break;
2694
2695 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2696 ohci->mc_allocated = false;
2697 break;
2698 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002699 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002700
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002701 spin_unlock_irqrestore(&ohci->lock, flags);
2702
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002703 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002704}
2705
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002706static int ohci_start_iso(struct fw_iso_context *base,
2707 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002708{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002709 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002710 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002711 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002712 int index;
2713
Clemens Ladisch44b74d92011-02-23 09:27:40 +01002714 /* the controller cannot start without any queued packets */
2715 if (ctx->context.last->branch_address == 0)
2716 return -ENODATA;
2717
Stefan Richter872e3302010-07-29 18:19:22 +02002718 switch (ctx->base.type) {
2719 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002720 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002721 match = 0;
2722 if (cycle >= 0)
2723 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002724 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002725
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002726 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2727 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002728 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002729 break;
2730
2731 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2732 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2733 /* fall through */
2734 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002735 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002736 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2737 if (cycle >= 0) {
2738 match |= (cycle & 0x07fff) << 12;
2739 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2740 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002741
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002742 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2743 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002744 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002745 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02002746
2747 ctx->sync = sync;
2748 ctx->tags = tags;
2749
Stefan Richter872e3302010-07-29 18:19:22 +02002750 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002751 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002752
2753 return 0;
2754}
2755
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002756static int ohci_stop_iso(struct fw_iso_context *base)
2757{
2758 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002759 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002760 int index;
2761
Stefan Richter872e3302010-07-29 18:19:22 +02002762 switch (ctx->base.type) {
2763 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002764 index = ctx - ohci->it_context_list;
2765 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002766 break;
2767
2768 case FW_ISO_CONTEXT_RECEIVE:
2769 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002770 index = ctx - ohci->ir_context_list;
2771 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002772 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002773 }
2774 flush_writes(ohci);
2775 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01002776 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002777
2778 return 0;
2779}
2780
Kristian Høgsberged568912006-12-19 19:58:35 -05002781static void ohci_free_iso_context(struct fw_iso_context *base)
2782{
2783 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002784 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002785 unsigned long flags;
2786 int index;
2787
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002788 ohci_stop_iso(base);
2789 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002790 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002791
Kristian Høgsberged568912006-12-19 19:58:35 -05002792 spin_lock_irqsave(&ohci->lock, flags);
2793
Stefan Richter872e3302010-07-29 18:19:22 +02002794 switch (base->type) {
2795 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05002796 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002797 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002798 break;
2799
2800 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05002801 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002802 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002803 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02002804 break;
2805
2806 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2807 index = ctx - ohci->ir_context_list;
2808 ohci->ir_context_mask |= 1 << index;
2809 ohci->ir_context_channels |= ohci->mc_channels;
2810 ohci->mc_channels = 0;
2811 ohci->mc_allocated = false;
2812 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05002813 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002814
2815 spin_unlock_irqrestore(&ohci->lock, flags);
2816}
2817
Stefan Richter872e3302010-07-29 18:19:22 +02002818static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05002819{
Stefan Richter872e3302010-07-29 18:19:22 +02002820 struct fw_ohci *ohci = fw_ohci(base->card);
2821 unsigned long flags;
2822 int ret;
2823
2824 switch (base->type) {
2825 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2826
2827 spin_lock_irqsave(&ohci->lock, flags);
2828
2829 /* Don't allow multichannel to grab other contexts' channels. */
2830 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2831 *channels = ohci->ir_context_channels;
2832 ret = -EBUSY;
2833 } else {
2834 set_multichannel_mask(ohci, *channels);
2835 ret = 0;
2836 }
2837
2838 spin_unlock_irqrestore(&ohci->lock, flags);
2839
2840 break;
2841 default:
2842 ret = -EINVAL;
2843 }
2844
2845 return ret;
2846}
2847
Maxim Levitskydd237362010-11-29 04:09:50 +02002848#ifdef CONFIG_PM
2849static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2850{
2851 int i;
2852 struct iso_context *ctx;
2853
2854 for (i = 0 ; i < ohci->n_ir ; i++) {
2855 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002856 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002857 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2858 }
2859
2860 for (i = 0 ; i < ohci->n_it ; i++) {
2861 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002862 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002863 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2864 }
2865}
2866#endif
2867
Stefan Richter872e3302010-07-29 18:19:22 +02002868static int queue_iso_transmit(struct iso_context *ctx,
2869 struct fw_iso_packet *packet,
2870 struct fw_iso_buffer *buffer,
2871 unsigned long payload)
2872{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002873 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002874 struct fw_iso_packet *p;
2875 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002876 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002877 u32 z, header_z, payload_z, irq;
2878 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002879 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002880
Kristian Høgsberged568912006-12-19 19:58:35 -05002881 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002882 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002883
2884 if (p->skip)
2885 z = 1;
2886 else
2887 z = 2;
2888 if (p->header_length > 0)
2889 z++;
2890
2891 /* Determine the first page the payload isn't contained in. */
2892 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2893 if (p->payload_length > 0)
2894 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2895 else
2896 payload_z = 0;
2897
2898 z += payload_z;
2899
2900 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002901 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002902
Kristian Høgsberg30200732007-02-16 17:34:39 -05002903 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2904 if (d == NULL)
2905 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002906
2907 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002908 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002909 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002910 /*
2911 * Link the skip address to this descriptor itself. This causes
2912 * a context to skip a cycle whenever lost cycles or FIFO
2913 * overruns occur, without dropping the data. The application
2914 * should then decide whether this is an error condition or not.
2915 * FIXME: Make the context's cycle-lost behaviour configurable?
2916 */
2917 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002918
2919 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002920 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2921 IT_HEADER_TAG(p->tag) |
2922 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2923 IT_HEADER_CHANNEL(ctx->base.channel) |
2924 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002925 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002926 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002927 p->payload_length));
2928 }
2929
2930 if (p->header_length > 0) {
2931 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002932 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002933 memcpy(&d[z], p->header, p->header_length);
2934 }
2935
2936 pd = d + z - payload_z;
2937 payload_end_index = payload_index + p->payload_length;
2938 for (i = 0; i < payload_z; i++) {
2939 page = payload_index >> PAGE_SHIFT;
2940 offset = payload_index & ~PAGE_MASK;
2941 next_page_index = (page + 1) << PAGE_SHIFT;
2942 length =
2943 min(next_page_index, payload_end_index) - payload_index;
2944 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002945
2946 page_bus = page_private(buffer->pages[page]);
2947 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002948
2949 payload_index += length;
2950 }
2951
Kristian Høgsberged568912006-12-19 19:58:35 -05002952 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002953 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002954 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002955 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002956
Kristian Høgsberg30200732007-02-16 17:34:39 -05002957 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002958 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2959 DESCRIPTOR_STATUS |
2960 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002961 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002962
Kristian Høgsberg30200732007-02-16 17:34:39 -05002963 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002964
2965 return 0;
2966}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002967
Stefan Richter872e3302010-07-29 18:19:22 +02002968static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2969 struct fw_iso_packet *packet,
2970 struct fw_iso_buffer *buffer,
2971 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002972{
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002973 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002974 dma_addr_t d_bus, page_bus;
2975 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002976 int i, j, length;
2977 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002978
2979 /*
David Moore1aa292b2008-07-22 23:23:40 -07002980 * The OHCI controller puts the isochronous header and trailer in the
2981 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002982 */
Stefan Richter872e3302010-07-29 18:19:22 +02002983 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002984 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002985
2986 /* Get header size in number of descriptors. */
2987 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2988 page = payload >> PAGE_SHIFT;
2989 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02002990 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002991
2992 for (i = 0; i < packet_count; i++) {
2993 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002994 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002995 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002996 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002997 if (d == NULL)
2998 return -ENOMEM;
2999
David Moorebcee8932007-12-19 15:26:38 -05003000 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3001 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003002 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003003 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003004 d->req_count = cpu_to_le16(header_size);
3005 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003006 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003007 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3008
David Moorebcee8932007-12-19 15:26:38 -05003009 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003010 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003011 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003012 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003013 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3014 DESCRIPTOR_INPUT_MORE);
3015
3016 if (offset + rest < PAGE_SIZE)
3017 length = rest;
3018 else
3019 length = PAGE_SIZE - offset;
3020 pd->req_count = cpu_to_le16(length);
3021 pd->res_count = pd->req_count;
3022 pd->transfer_status = 0;
3023
3024 page_bus = page_private(buffer->pages[page]);
3025 pd->data_address = cpu_to_le32(page_bus + offset);
3026
3027 offset = (offset + length) & ~PAGE_MASK;
3028 rest -= length;
3029 if (offset == 0)
3030 page++;
3031 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003032 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3033 DESCRIPTOR_INPUT_LAST |
3034 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003035 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003036 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3037
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003038 context_append(&ctx->context, d, z, header_z);
3039 }
3040
3041 return 0;
3042}
3043
Stefan Richter872e3302010-07-29 18:19:22 +02003044static int queue_iso_buffer_fill(struct iso_context *ctx,
3045 struct fw_iso_packet *packet,
3046 struct fw_iso_buffer *buffer,
3047 unsigned long payload)
3048{
3049 struct descriptor *d;
3050 dma_addr_t d_bus, page_bus;
3051 int page, offset, rest, z, i, length;
3052
3053 page = payload >> PAGE_SHIFT;
3054 offset = payload & ~PAGE_MASK;
3055 rest = packet->payload_length;
3056
3057 /* We need one descriptor for each page in the buffer. */
3058 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3059
3060 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3061 return -EFAULT;
3062
3063 for (i = 0; i < z; i++) {
3064 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3065 if (d == NULL)
3066 return -ENOMEM;
3067
3068 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3069 DESCRIPTOR_BRANCH_ALWAYS);
3070 if (packet->skip && i == 0)
3071 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3072 if (packet->interrupt && i == z - 1)
3073 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3074
3075 if (offset + rest < PAGE_SIZE)
3076 length = rest;
3077 else
3078 length = PAGE_SIZE - offset;
3079 d->req_count = cpu_to_le16(length);
3080 d->res_count = d->req_count;
3081 d->transfer_status = 0;
3082
3083 page_bus = page_private(buffer->pages[page]);
3084 d->data_address = cpu_to_le32(page_bus + offset);
3085
3086 rest -= length;
3087 offset = 0;
3088 page++;
3089
3090 context_append(&ctx->context, d, 1, 0);
3091 }
3092
3093 return 0;
3094}
3095
Stefan Richter53dca512008-12-14 21:47:04 +01003096static int ohci_queue_iso(struct fw_iso_context *base,
3097 struct fw_iso_packet *packet,
3098 struct fw_iso_buffer *buffer,
3099 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003100{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003101 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003102 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003103 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003104
David Moorefe5ca632008-01-06 17:21:41 -05003105 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003106 switch (base->type) {
3107 case FW_ISO_CONTEXT_TRANSMIT:
3108 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3109 break;
3110 case FW_ISO_CONTEXT_RECEIVE:
3111 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3112 break;
3113 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3114 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3115 break;
3116 }
David Moorefe5ca632008-01-06 17:21:41 -05003117 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3118
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003119 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003120}
3121
Clemens Ladisch13882a82011-05-02 09:33:56 +02003122static void ohci_flush_queue_iso(struct fw_iso_context *base)
3123{
3124 struct context *ctx =
3125 &container_of(base, struct iso_context, base)->context;
3126
3127 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003128}
3129
Stefan Richter21ebcd12007-01-14 15:29:07 +01003130static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003131 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003132 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003133 .update_phy_reg = ohci_update_phy_reg,
3134 .set_config_rom = ohci_set_config_rom,
3135 .send_request = ohci_send_request,
3136 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003137 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003138 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003139 .read_csr = ohci_read_csr,
3140 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003141
3142 .allocate_iso_context = ohci_allocate_iso_context,
3143 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003144 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003145 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003146 .flush_queue_iso = ohci_flush_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003147 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003148 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003149};
3150
Stefan Richter2ed0f182008-03-01 12:35:29 +01003151#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003152static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003153{
3154 if (machine_is(powermac)) {
3155 struct device_node *ofn = pci_device_to_OF_node(dev);
3156
3157 if (ofn) {
3158 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3159 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3160 }
3161 }
3162}
3163
Stefan Richter5da3dac2010-04-02 14:05:02 +02003164static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003165{
3166 if (machine_is(powermac)) {
3167 struct device_node *ofn = pci_device_to_OF_node(dev);
3168
3169 if (ofn) {
3170 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3171 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3172 }
3173 }
3174}
3175#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003176static inline void pmac_ohci_on(struct pci_dev *dev) {}
3177static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003178#endif /* CONFIG_PPC_PMAC */
3179
Stefan Richter53dca512008-12-14 21:47:04 +01003180static int __devinit pci_probe(struct pci_dev *dev,
3181 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003182{
3183 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003184 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003185 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003186 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003187 size_t size;
3188
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003189 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003190 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003191 err = -ENOMEM;
3192 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003193 }
3194
3195 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3196
Stefan Richter5da3dac2010-04-02 14:05:02 +02003197 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003198
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003199 err = pci_enable_device(dev);
3200 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01003201 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003202 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003203 }
3204
3205 pci_set_master(dev);
3206 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3207 pci_set_drvdata(dev, ohci);
3208
3209 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003210 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003211
3212 tasklet_init(&ohci->bus_reset_tasklet,
3213 bus_reset_tasklet, (unsigned long)ohci);
3214
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003215 err = pci_request_region(dev, 0, ohci_driver_name);
3216 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05003217 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003218 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003219 }
3220
3221 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3222 if (ohci->registers == NULL) {
3223 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003224 err = -ENXIO;
3225 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003226 }
3227
Stefan Richter4a635592010-02-21 17:58:01 +01003228 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003229 if ((ohci_quirks[i].vendor == dev->vendor) &&
3230 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3231 ohci_quirks[i].device == dev->device) &&
3232 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3233 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003234 ohci->quirks = ohci_quirks[i].flags;
3235 break;
3236 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003237 if (param_quirks)
3238 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003239
Clemens Ladischec766a72010-11-30 08:25:17 +01003240 /*
3241 * Because dma_alloc_coherent() allocates at least one page,
3242 * we save space by using a common buffer for the AR request/
3243 * response descriptors and the self IDs buffer.
3244 */
3245 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3246 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3247 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3248 PAGE_SIZE,
3249 &ohci->misc_buffer_bus,
3250 GFP_KERNEL);
3251 if (!ohci->misc_buffer) {
3252 err = -ENOMEM;
3253 goto fail_iounmap;
3254 }
3255
3256 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003257 OHCI1394_AsReqRcvContextControlSet);
3258 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003259 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003260
Clemens Ladischec766a72010-11-30 08:25:17 +01003261 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003262 OHCI1394_AsRspRcvContextControlSet);
3263 if (err < 0)
3264 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003265
Clemens Ladischc088ab302010-11-30 08:24:01 +01003266 err = context_init(&ohci->at_request_ctx, ohci,
3267 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3268 if (err < 0)
3269 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003270
Clemens Ladischc088ab302010-11-30 08:24:01 +01003271 err = context_init(&ohci->at_response_ctx, ohci,
3272 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3273 if (err < 0)
3274 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003275
Kristian Høgsberged568912006-12-19 19:58:35 -05003276 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003277 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003278 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003279 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003280 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003281 ohci->n_ir = hweight32(ohci->ir_context_mask);
3282 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003283 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3284
Stefan Richter4802f162010-02-21 17:58:52 +01003285 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003286 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003287 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003288 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003289 ohci->n_it = hweight32(ohci->it_context_mask);
3290 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003291 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3292
Kristian Høgsberged568912006-12-19 19:58:35 -05003293 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003294 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003295 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003296 }
3297
Clemens Ladischec766a72010-11-30 08:25:17 +01003298 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3299 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003300
Kristian Høgsberged568912006-12-19 19:58:35 -05003301 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3302 max_receive = (bus_options >> 12) & 0xf;
3303 link_speed = bus_options & 0x7;
3304 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3305 reg_read(ohci, OHCI1394_GUIDLo);
3306
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003307 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003308 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003309 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003310
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003311 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3312 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3313 "%d IR + %d IT contexts, quirks 0x%x\n",
3314 dev_name(&dev->dev), version >> 16, version & 0xff,
Maxim Levitskydd237362010-11-29 04:09:50 +02003315 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003316
Kristian Høgsberged568912006-12-19 19:58:35 -05003317 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003318
Stefan Richter7007a072008-10-26 09:50:31 +01003319 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003320 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003321 kfree(ohci->it_context_list);
3322 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003323 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003324 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003325 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003326 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003327 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003328 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003329 fail_misc_buf:
3330 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3331 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003332 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003333 pci_iounmap(dev, ohci->registers);
3334 fail_iomem:
3335 pci_release_region(dev, 0);
3336 fail_disable:
3337 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003338 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003339 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003340 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003341 fail:
3342 if (err == -ENOMEM)
3343 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003344
3345 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003346}
3347
3348static void pci_remove(struct pci_dev *dev)
3349{
3350 struct fw_ohci *ohci;
3351
3352 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003353 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3354 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05003355 fw_core_remove_card(&ohci->card);
3356
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003357 /*
3358 * FIXME: Fail all pending packets here, now that the upper
3359 * layers can't queue any more.
3360 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003361
3362 software_reset(ohci);
3363 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003364
3365 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3366 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3367 ohci->next_config_rom, ohci->next_config_rom_bus);
3368 if (ohci->config_rom)
3369 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3370 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003371 ar_context_release(&ohci->ar_request_ctx);
3372 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003373 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3374 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003375 context_release(&ohci->at_request_ctx);
3376 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003377 kfree(ohci->it_context_list);
3378 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003379 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003380 pci_iounmap(dev, ohci->registers);
3381 pci_release_region(dev, 0);
3382 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003383 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003384 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003385
Kristian Høgsberged568912006-12-19 19:58:35 -05003386 fw_notify("Removed fw-ohci device.\n");
3387}
3388
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003389#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003390static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003391{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003392 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003393 int err;
3394
3395 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003396 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003397 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003398 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003399 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003400 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003401 return err;
3402 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003403 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003404 if (err)
3405 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003406 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003407
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003408 return 0;
3409}
3410
Stefan Richter2ed0f182008-03-01 12:35:29 +01003411static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003412{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003413 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003414 int err;
3415
Stefan Richter5da3dac2010-04-02 14:05:02 +02003416 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003417 pci_set_power_state(dev, PCI_D0);
3418 pci_restore_state(dev);
3419 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003420 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003421 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003422 return err;
3423 }
3424
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003425 /* Some systems don't setup GUID register on resume from ram */
3426 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3427 !reg_read(ohci, OHCI1394_GUIDHi)) {
3428 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3429 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3430 }
3431
Maxim Levitskydd237362010-11-29 04:09:50 +02003432 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003433 if (err)
3434 return err;
3435
3436 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003437
Maxim Levitskydd237362010-11-29 04:09:50 +02003438 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003439}
3440#endif
3441
Németh Mártona67483d2010-01-10 13:14:26 +01003442static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003443 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3444 { }
3445};
3446
3447MODULE_DEVICE_TABLE(pci, pci_table);
3448
3449static struct pci_driver fw_ohci_pci_driver = {
3450 .name = ohci_driver_name,
3451 .id_table = pci_table,
3452 .probe = pci_probe,
3453 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003454#ifdef CONFIG_PM
3455 .resume = pci_resume,
3456 .suspend = pci_suspend,
3457#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003458};
3459
3460MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3461MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3462MODULE_LICENSE("GPL");
3463
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003464/* Provide a module alias so root-on-sbp2 initrds don't break. */
3465#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3466MODULE_ALIAS("ohci1394");
3467#endif
3468
Kristian Høgsberged568912006-12-19 19:58:35 -05003469static int __init fw_ohci_init(void)
3470{
3471 return pci_register_driver(&fw_ohci_pci_driver);
3472}
3473
3474static void __exit fw_ohci_cleanup(void)
3475{
3476 pci_unregister_driver(&fw_ohci_pci_driver);
3477}
3478
3479module_init(fw_ohci_init);
3480module_exit(fw_ohci_cleanup);