blob: 948892d18ff716acf0a9832242fdb8f43b718674 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000145static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter4aeebd72013-10-31 09:53:36 +0100407 bool has_aux_irq = true;
Ben Widawskya81a5072013-11-04 23:11:32 -0800408 uint32_t timeout;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409
410 /* dp aux is extremely sensitive to irq latency, hence request the
411 * lowest possible wakeup latency and so prevent the cpu from going into
412 * deep sleep states.
413 */
414 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Keith Packard9b984da2011-09-19 13:54:47 -0700416 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800417
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200418 if (IS_GEN6(dev))
419 precharge = 3;
420 else
421 precharge = 5;
422
Ben Widawskya81a5072013-11-04 23:11:32 -0800423 if (IS_BROADWELL(dev) && ch_ctl == DPA_AUX_CH_CTL)
424 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
425 else
426 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
427
Paulo Zanonic67a4702013-08-19 13:18:09 -0300428 intel_aux_display_runtime_get(dev_priv);
429
Jesse Barnes11bee432011-08-01 15:02:20 -0700430 /* Try to wait for any previous AUX channel activity */
431 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100432 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700433 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
434 break;
435 msleep(1);
436 }
437
438 if (try == 3) {
439 WARN(1, "dp_aux_ch not started status 0x%08x\n",
440 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100441 ret = -EBUSY;
442 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100443 }
444
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300445 /* Only 5 data registers! */
446 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
447 ret = -E2BIG;
448 goto out;
449 }
450
Chris Wilsonbc866252013-07-21 16:00:03 +0100451 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
452 /* Must try at least 3 times according to DP spec */
453 for (try = 0; try < 5; try++) {
454 /* Load the send data into the aux channel data registers */
455 for (i = 0; i < send_bytes; i += 4)
456 I915_WRITE(ch_data + i,
457 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400458
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 /* Send the command and wait for it to complete */
460 I915_WRITE(ch_ctl,
461 DP_AUX_CH_CTL_SEND_BUSY |
462 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Ben Widawskya81a5072013-11-04 23:11:32 -0800463 timeout |
Chris Wilsonbc866252013-07-21 16:00:03 +0100464 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
465 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
466 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
467 DP_AUX_CH_CTL_DONE |
468 DP_AUX_CH_CTL_TIME_OUT_ERROR |
469 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100470
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400472
Chris Wilsonbc866252013-07-21 16:00:03 +0100473 /* Clear done status and any errors */
474 I915_WRITE(ch_ctl,
475 status |
476 DP_AUX_CH_CTL_DONE |
477 DP_AUX_CH_CTL_TIME_OUT_ERROR |
478 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400479
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR))
482 continue;
483 if (status & DP_AUX_CH_CTL_DONE)
484 break;
485 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300526 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100527
528 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529}
530
531/* Write data to the aux channel in native mode */
532static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100533intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 uint16_t address, uint8_t *send, int send_bytes)
535{
536 int ret;
537 uint8_t msg[20];
538 int msg_bytes;
539 uint8_t ack;
540
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300541 if (WARN_ON(send_bytes > 16))
542 return -E2BIG;
543
Keith Packard9b984da2011-09-19 13:54:47 -0700544 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545 msg[0] = AUX_NATIVE_WRITE << 4;
546 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800547 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 msg[3] = send_bytes - 1;
549 memcpy(&msg[4], send, send_bytes);
550 msg_bytes = send_bytes + 4;
551 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100552 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 if (ret < 0)
554 return ret;
555 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
556 break;
557 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
558 udelay(100);
559 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700560 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561 }
562 return send_bytes;
563}
564
565/* Write a single byte to the aux channel in native mode */
566static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100567intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568 uint16_t address, uint8_t byte)
569{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100570 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700571}
572
573/* read bytes from a native aux channel */
574static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100575intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576 uint16_t address, uint8_t *recv, int recv_bytes)
577{
578 uint8_t msg[4];
579 int msg_bytes;
580 uint8_t reply[20];
581 int reply_bytes;
582 uint8_t ack;
583 int ret;
584
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300585 if (WARN_ON(recv_bytes > 19))
586 return -E2BIG;
587
Keith Packard9b984da2011-09-19 13:54:47 -0700588 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 msg[0] = AUX_NATIVE_READ << 4;
590 msg[1] = address >> 8;
591 msg[2] = address & 0xff;
592 msg[3] = recv_bytes - 1;
593
594 msg_bytes = 4;
595 reply_bytes = recv_bytes + 1;
596
597 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100598 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700600 if (ret == 0)
601 return -EPROTO;
602 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 return ret;
604 ack = reply[0];
605 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
606 memcpy(recv, reply + 1, ret - 1);
607 return ret - 1;
608 }
609 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
610 udelay(100);
611 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700612 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613 }
614}
615
616static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000617intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
618 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700619{
Dave Airlieab2c0672009-12-04 10:55:24 +1000620 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100621 struct intel_dp *intel_dp = container_of(adapter,
622 struct intel_dp,
623 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000624 uint16_t address = algo_data->address;
625 uint8_t msg[5];
626 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000627 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 int msg_bytes;
629 int reply_bytes;
630 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200632 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 /* Set up the command byte */
635 if (mode & MODE_I2C_READ)
636 msg[0] = AUX_I2C_READ << 4;
637 else
638 msg[0] = AUX_I2C_WRITE << 4;
639
640 if (!(mode & MODE_I2C_STOP))
641 msg[0] |= AUX_I2C_MOT << 4;
642
643 msg[1] = address >> 8;
644 msg[2] = address;
645
646 switch (mode) {
647 case MODE_I2C_WRITE:
648 msg[3] = 0;
649 msg[4] = write_byte;
650 msg_bytes = 5;
651 reply_bytes = 1;
652 break;
653 case MODE_I2C_READ:
654 msg[3] = 0;
655 msg_bytes = 4;
656 reply_bytes = 2;
657 break;
658 default:
659 msg_bytes = 3;
660 reply_bytes = 1;
661 break;
662 }
663
Jani Nikula58c67ce2013-09-20 16:42:14 +0300664 /*
665 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
666 * required to retry at least seven times upon receiving AUX_DEFER
667 * before giving up the AUX transaction.
668 */
669 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000670 ret = intel_dp_aux_ch(intel_dp,
671 msg, msg_bytes,
672 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000673 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000674 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200675 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000676 }
David Flynn8316f332010-12-08 16:10:21 +0000677
678 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
679 case AUX_NATIVE_REPLY_ACK:
680 /* I2C-over-AUX Reply field is only valid
681 * when paired with AUX ACK.
682 */
683 break;
684 case AUX_NATIVE_REPLY_NACK:
685 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200686 ret = -EREMOTEIO;
687 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000688 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300689 /*
690 * For now, just give more slack to branch devices. We
691 * could check the DPCD for I2C bit rate capabilities,
692 * and if available, adjust the interval. We could also
693 * be more careful with DP-to-Legacy adapters where a
694 * long legacy cable may force very low I2C bit rates.
695 */
696 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
697 DP_DWN_STRM_PORT_PRESENT)
698 usleep_range(500, 600);
699 else
700 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000701 continue;
702 default:
703 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
704 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200705 ret = -EREMOTEIO;
706 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000707 }
708
Dave Airlieab2c0672009-12-04 10:55:24 +1000709 switch (reply[0] & AUX_I2C_REPLY_MASK) {
710 case AUX_I2C_REPLY_ACK:
711 if (mode == MODE_I2C_READ) {
712 *read_byte = reply[1];
713 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200714 ret = reply_bytes - 1;
715 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000716 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000717 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200718 ret = -EREMOTEIO;
719 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000720 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000721 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 udelay(100);
723 break;
724 default:
David Flynn8316f332010-12-08 16:10:21 +0000725 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200726 ret = -EREMOTEIO;
727 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000728 }
729 }
David Flynn8316f332010-12-08 16:10:21 +0000730
731 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200732 ret = -EREMOTEIO;
733
734out:
735 ironlake_edp_panel_vdd_off(intel_dp, false);
736 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737}
738
739static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800741 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700742{
Keith Packard0b5c5412011-09-28 16:41:05 -0700743 int ret;
744
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800745 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100746 intel_dp->algo.running = false;
747 intel_dp->algo.address = 0;
748 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Akshay Joshi0206e352011-08-16 15:34:10 -0400750 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 intel_dp->adapter.owner = THIS_MODULE;
752 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400753 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
755 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000756 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757
Keith Packard0b5c5412011-09-28 16:41:05 -0700758 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700759 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700760}
761
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200762static void
763intel_dp_set_clock(struct intel_encoder *encoder,
764 struct intel_crtc_config *pipe_config, int link_bw)
765{
766 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800767 const struct dp_link_dpll *divisor = NULL;
768 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200769
770 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800771 divisor = gen4_dpll;
772 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200773 } else if (IS_HASWELL(dev)) {
774 /* Haswell has special-purpose DP DDI clocks. */
775 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800776 divisor = pch_dpll;
777 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200778 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800779 divisor = vlv_dpll;
780 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800782
783 if (divisor && count) {
784 for (i = 0; i < count; i++) {
785 if (link_bw == divisor[i].link_bw) {
786 pipe_config->dpll = divisor[i].dpll;
787 pipe_config->clock_set = true;
788 break;
789 }
790 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200791 }
792}
793
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200794bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100795intel_dp_compute_config(struct intel_encoder *encoder,
796 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100799 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100800 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300802 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700803 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300804 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200806 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200808 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200810 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Imre Deakbc7d38a2013-05-16 14:40:36 +0300812 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100813 pipe_config->has_pch_encoder = true;
814
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200815 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Jani Nikuladd06f902012-10-19 14:51:50 +0300817 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
818 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
819 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700820 if (!HAS_PCH_SPLIT(dev))
821 intel_gmch_panel_fitting(intel_crtc, pipe_config,
822 intel_connector->panel.fitting_mode);
823 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700824 intel_pch_panel_fitting(intel_crtc, pipe_config,
825 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100826 }
827
Daniel Vettercb1793c2012-06-04 18:39:21 +0200828 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200829 return false;
830
Daniel Vetter083f9562012-04-20 20:23:49 +0200831 DRM_DEBUG_KMS("DP link computation with max lane count %i "
832 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100833 max_lane_count, bws[max_clock],
834 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200835
Daniel Vetter36008362013-03-27 00:44:59 +0100836 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
837 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200838 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300839 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
840 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300841 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
842 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300843 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300844 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200845
Daniel Vetter36008362013-03-27 00:44:59 +0100846 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100847 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
848 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200849
Daniel Vetter36008362013-03-27 00:44:59 +0100850 for (clock = 0; clock <= max_clock; clock++) {
851 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
852 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
853 link_avail = intel_dp_max_data_rate(link_clock,
854 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200855
Daniel Vetter36008362013-03-27 00:44:59 +0100856 if (mode_rate <= link_avail) {
857 goto found;
858 }
859 }
860 }
861 }
862
863 return false;
864
865found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200866 if (intel_dp->color_range_auto) {
867 /*
868 * See:
869 * CEA-861-E - 5.1 Default Encoding Parameters
870 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
871 */
Thierry Reding18316c82012-12-20 15:41:44 +0100872 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200873 intel_dp->color_range = DP_COLOR_RANGE_16_235;
874 else
875 intel_dp->color_range = 0;
876 }
877
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200878 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100879 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200880
Daniel Vetter36008362013-03-27 00:44:59 +0100881 intel_dp->link_bw = bws[clock];
882 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200883 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200884 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200885
Daniel Vetter36008362013-03-27 00:44:59 +0100886 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
887 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200888 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100889 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
890 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200892 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 adjusted_mode->crtc_clock,
894 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200895 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200897 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
898
Daniel Vetter36008362013-03-27 00:44:59 +0100899 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900}
901
Daniel Vetter7c62a162013-06-01 17:16:20 +0200902static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100903{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200904 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
905 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
906 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 dpa_ctl;
909
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 dpa_ctl = I915_READ(DP_A);
912 dpa_ctl &= ~DP_PLL_FREQ_MASK;
913
Daniel Vetterff9a6752013-06-01 17:16:21 +0200914 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100915 /* For a long time we've carried around a ILK-DevA w/a for the
916 * 160MHz clock. If we're really unlucky, it's still required.
917 */
918 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100919 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200920 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100921 } else {
922 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200923 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100924 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100925
Daniel Vetterea9b6002012-11-29 15:59:31 +0100926 I915_WRITE(DP_A, dpa_ctl);
927
928 POSTING_READ(DP_A);
929 udelay(500);
930}
931
Daniel Vetterb934223d2013-07-21 21:37:05 +0200932static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200934 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200936 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300937 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200938 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
939 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Keith Packard417e8222011-11-01 19:54:11 -0700941 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800942 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700943 *
944 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800945 * SNB CPU
946 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700947 * CPT PCH
948 *
949 * IBX PCH and CPU are the same for almost everything,
950 * except that the CPU DP PLL is configured in this
951 * register
952 *
953 * CPT PCH is quite different, having many bits moved
954 * to the TRANS_DP_CTL register instead. That
955 * configuration happens (oddly) in ironlake_pch_enable
956 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400957
Keith Packard417e8222011-11-01 19:54:11 -0700958 /* Preserve the BIOS-computed detected bit. This is
959 * supposed to be read-only.
960 */
961 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Keith Packard417e8222011-11-01 19:54:11 -0700963 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700964 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200965 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Wu Fengguange0dac652011-09-05 14:25:34 +0800967 if (intel_dp->has_audio) {
968 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200969 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100970 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200971 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800972 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300973
Keith Packard417e8222011-11-01 19:54:11 -0700974 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800975
Imre Deakbc7d38a2013-05-16 14:40:36 +0300976 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800977 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
978 intel_dp->DP |= DP_SYNC_HS_HIGH;
979 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
980 intel_dp->DP |= DP_SYNC_VS_HIGH;
981 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
982
Jani Nikula6aba5b62013-10-04 15:08:10 +0300983 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800984 intel_dp->DP |= DP_ENHANCED_FRAMING;
985
Daniel Vetter7c62a162013-06-01 17:16:20 +0200986 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300987 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700988 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200989 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700990
991 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
992 intel_dp->DP |= DP_SYNC_HS_HIGH;
993 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
994 intel_dp->DP |= DP_SYNC_VS_HIGH;
995 intel_dp->DP |= DP_LINK_TRAIN_OFF;
996
Jani Nikula6aba5b62013-10-04 15:08:10 +0300997 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700998 intel_dp->DP |= DP_ENHANCED_FRAMING;
999
Daniel Vetter7c62a162013-06-01 17:16:20 +02001000 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001001 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001002 } else {
1003 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001004 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001005
Imre Deakbc7d38a2013-05-16 14:40:36 +03001006 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001007 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008}
1009
Keith Packard99ea7122011-11-01 19:57:50 -07001010#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1012
1013#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1014#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1015
1016#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1017#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1018
1019static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1020 u32 mask,
1021 u32 value)
1022{
Paulo Zanoni30add222012-10-26 19:05:45 -02001023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001024 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 u32 pp_stat_reg, pp_ctrl_reg;
1026
Jani Nikulabf13e812013-09-06 07:40:05 +03001027 pp_stat_reg = _pp_stat_reg(intel_dp);
1028 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001029
1030 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001031 mask, value,
1032 I915_READ(pp_stat_reg),
1033 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001034
Jesse Barnes453c5422013-03-28 09:55:41 -07001035 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001036 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001037 I915_READ(pp_stat_reg),
1038 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001039 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001040
1041 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001042}
1043
1044static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048}
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001053 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Keith Packard99ea7122011-11-01 19:57:50 -07001056static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1060}
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard99ea7122011-11-01 19:57:50 -07001062
Keith Packard832dd3c2011-11-01 19:34:06 -07001063/* Read the current pp_control value, unlocking the register if it
1064 * is locked
1065 */
1066
Jesse Barnes453c5422013-03-28 09:55:41 -07001067static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001068{
Jesse Barnes453c5422013-03-28 09:55:41 -07001069 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001072
Jani Nikulabf13e812013-09-06 07:40:05 +03001073 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001074 control &= ~PANEL_UNLOCK_MASK;
1075 control |= PANEL_UNLOCK_REGS;
1076 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001077}
1078
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001079void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001080{
Paulo Zanoni30add222012-10-26 19:05:45 -02001081 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001082 struct drm_i915_private *dev_priv = dev->dev_private;
1083 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001084 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001085
Keith Packard97af61f572011-09-28 16:23:51 -07001086 if (!is_edp(intel_dp))
1087 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001088
Keith Packardbd943152011-09-18 23:09:52 -07001089 WARN(intel_dp->want_panel_vdd,
1090 "eDP VDD already requested on\n");
1091
1092 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001093
Paulo Zanonib0665d52013-10-30 19:50:27 -02001094 if (ironlake_edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001095 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001096
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001097 intel_runtime_pm_get(dev_priv);
1098
Paulo Zanonib0665d52013-10-30 19:50:27 -02001099 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001100
Keith Packard99ea7122011-11-01 19:57:50 -07001101 if (!ironlake_edp_have_panel_power(intel_dp))
1102 ironlake_wait_panel_power_cycle(intel_dp);
1103
Jesse Barnes453c5422013-03-28 09:55:41 -07001104 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001105 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001106
Jani Nikulabf13e812013-09-06 07:40:05 +03001107 pp_stat_reg = _pp_stat_reg(intel_dp);
1108 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001109
1110 I915_WRITE(pp_ctrl_reg, pp);
1111 POSTING_READ(pp_ctrl_reg);
1112 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1113 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001114 /*
1115 * If the panel wasn't on, delay before accessing aux channel
1116 */
1117 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001118 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001119 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001120 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001121}
1122
Keith Packardbd943152011-09-18 23:09:52 -07001123static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001124{
Paulo Zanoni30add222012-10-26 19:05:45 -02001125 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001128 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001129
Daniel Vettera0e99e62012-12-02 01:05:46 +01001130 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1131
Keith Packardbd943152011-09-18 23:09:52 -07001132 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001133 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1134
Jesse Barnes453c5422013-03-28 09:55:41 -07001135 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001136 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001137
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001138 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1139 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001140
1141 I915_WRITE(pp_ctrl_reg, pp);
1142 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001143
Keith Packardbd943152011-09-18 23:09:52 -07001144 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001145 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1146 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001147 msleep(intel_dp->panel_power_down_delay);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001148
1149 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001150 }
1151}
1152
1153static void ironlake_panel_vdd_work(struct work_struct *__work)
1154{
1155 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1156 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001157 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001158
Keith Packard627f7672011-10-31 11:30:10 -07001159 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001160 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001161 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001162}
1163
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001164void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001165{
Keith Packard97af61f572011-09-28 16:23:51 -07001166 if (!is_edp(intel_dp))
1167 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001168
Keith Packardbd943152011-09-18 23:09:52 -07001169 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001170
Keith Packardbd943152011-09-18 23:09:52 -07001171 intel_dp->want_panel_vdd = false;
1172
1173 if (sync) {
1174 ironlake_panel_vdd_off_sync(intel_dp);
1175 } else {
1176 /*
1177 * Queue the timer to fire a long
1178 * time from now (relative to the power down delay)
1179 * to keep the panel power up across a sequence of operations
1180 */
1181 schedule_delayed_work(&intel_dp->panel_vdd_work,
1182 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1183 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001184}
1185
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001186void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001187{
Paulo Zanoni30add222012-10-26 19:05:45 -02001188 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001189 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001190 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001191 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001192
Keith Packard97af61f572011-09-28 16:23:51 -07001193 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001194 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001195
1196 DRM_DEBUG_KMS("Turn eDP power on\n");
1197
1198 if (ironlake_edp_have_panel_power(intel_dp)) {
1199 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001200 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001201 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001202
Keith Packard99ea7122011-11-01 19:57:50 -07001203 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001204
Jani Nikulabf13e812013-09-06 07:40:05 +03001205 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001206 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001207 if (IS_GEN5(dev)) {
1208 /* ILK workaround: disable reset around power sequence */
1209 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001210 I915_WRITE(pp_ctrl_reg, pp);
1211 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001212 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001213
Keith Packard1c0ae802011-09-19 13:59:29 -07001214 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001215 if (!IS_GEN5(dev))
1216 pp |= PANEL_POWER_RESET;
1217
Jesse Barnes453c5422013-03-28 09:55:41 -07001218 I915_WRITE(pp_ctrl_reg, pp);
1219 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001220
Keith Packard99ea7122011-11-01 19:57:50 -07001221 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001222
Keith Packard05ce1a42011-09-29 16:33:01 -07001223 if (IS_GEN5(dev)) {
1224 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001225 I915_WRITE(pp_ctrl_reg, pp);
1226 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001227 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001228}
1229
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001230void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001231{
Paulo Zanoni30add222012-10-26 19:05:45 -02001232 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001233 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001234 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001235 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001236
Keith Packard97af61f572011-09-28 16:23:51 -07001237 if (!is_edp(intel_dp))
1238 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001239
Keith Packard99ea7122011-11-01 19:57:50 -07001240 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001241
Jesse Barnes453c5422013-03-28 09:55:41 -07001242 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001243 /* We need to switch off panel power _and_ force vdd, for otherwise some
1244 * panels get very unhappy and cease to work. */
Paulo Zanonidff392d2013-12-06 17:32:41 -02001245 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001246
Jani Nikulabf13e812013-09-06 07:40:05 +03001247 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001248
1249 I915_WRITE(pp_ctrl_reg, pp);
1250 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001251
Keith Packard99ea7122011-11-01 19:57:50 -07001252 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001253}
1254
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001255void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001257 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1258 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001261 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001262
Keith Packardf01eca22011-09-28 16:48:10 -07001263 if (!is_edp(intel_dp))
1264 return;
1265
Zhao Yakui28c97732009-10-09 11:39:41 +08001266 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001267 /*
1268 * If we enable the backlight right away following a panel power
1269 * on, we may see slight flicker as the panel syncs with the eDP
1270 * link. So delay a bit to make sure the image is solid before
1271 * allowing it to appear.
1272 */
Keith Packardf01eca22011-09-28 16:48:10 -07001273 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001274 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001275 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001276
Jani Nikulabf13e812013-09-06 07:40:05 +03001277 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001278
1279 I915_WRITE(pp_ctrl_reg, pp);
1280 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001281
Jesse Barnes752aa882013-10-31 18:55:49 +02001282 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001283}
1284
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001285void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001286{
Paulo Zanoni30add222012-10-26 19:05:45 -02001287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001290 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001291
Keith Packardf01eca22011-09-28 16:48:10 -07001292 if (!is_edp(intel_dp))
1293 return;
1294
Jesse Barnes752aa882013-10-31 18:55:49 +02001295 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001296
Zhao Yakui28c97732009-10-09 11:39:41 +08001297 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001298 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001299 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001300
Jani Nikulabf13e812013-09-06 07:40:05 +03001301 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001302
1303 I915_WRITE(pp_ctrl_reg, pp);
1304 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001305 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001306}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001307
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001308static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001309{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1311 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1312 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001313 struct drm_i915_private *dev_priv = dev->dev_private;
1314 u32 dpa_ctl;
1315
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001316 assert_pipe_disabled(dev_priv,
1317 to_intel_crtc(crtc)->pipe);
1318
Jesse Barnesd240f202010-08-13 15:43:26 -07001319 DRM_DEBUG_KMS("\n");
1320 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001321 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1322 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1323
1324 /* We don't adjust intel_dp->DP while tearing down the link, to
1325 * facilitate link retraining (e.g. after hotplug). Hence clear all
1326 * enable bits here to ensure that we don't enable too much. */
1327 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1328 intel_dp->DP |= DP_PLL_ENABLE;
1329 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001330 POSTING_READ(DP_A);
1331 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001332}
1333
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001334static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001335{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001336 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1337 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1338 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001339 struct drm_i915_private *dev_priv = dev->dev_private;
1340 u32 dpa_ctl;
1341
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001342 assert_pipe_disabled(dev_priv,
1343 to_intel_crtc(crtc)->pipe);
1344
Jesse Barnesd240f202010-08-13 15:43:26 -07001345 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001346 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1347 "dp pll off, should be on\n");
1348 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1349
1350 /* We can't rely on the value tracked for the DP register in
1351 * intel_dp->DP because link_down must not change that (otherwise link
1352 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001353 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001354 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001355 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001356 udelay(200);
1357}
1358
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001359/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001360void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001361{
1362 int ret, i;
1363
1364 /* Should have a valid DPCD by this point */
1365 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1366 return;
1367
1368 if (mode != DRM_MODE_DPMS_ON) {
1369 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1370 DP_SET_POWER_D3);
1371 if (ret != 1)
1372 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1373 } else {
1374 /*
1375 * When turning on, we need to retry for 1ms to give the sink
1376 * time to wake up.
1377 */
1378 for (i = 0; i < 3; i++) {
1379 ret = intel_dp_aux_native_write_1(intel_dp,
1380 DP_SET_POWER,
1381 DP_SET_POWER_D0);
1382 if (ret == 1)
1383 break;
1384 msleep(1);
1385 }
1386 }
1387}
1388
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001389static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1390 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001391{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001393 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001394 struct drm_device *dev = encoder->base.dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001397
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001398 if (!(tmp & DP_PORT_EN))
1399 return false;
1400
Imre Deakbc7d38a2013-05-16 14:40:36 +03001401 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001402 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001403 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001404 *pipe = PORT_TO_PIPE(tmp);
1405 } else {
1406 u32 trans_sel;
1407 u32 trans_dp;
1408 int i;
1409
1410 switch (intel_dp->output_reg) {
1411 case PCH_DP_B:
1412 trans_sel = TRANS_DP_PORT_SEL_B;
1413 break;
1414 case PCH_DP_C:
1415 trans_sel = TRANS_DP_PORT_SEL_C;
1416 break;
1417 case PCH_DP_D:
1418 trans_sel = TRANS_DP_PORT_SEL_D;
1419 break;
1420 default:
1421 return true;
1422 }
1423
1424 for_each_pipe(i) {
1425 trans_dp = I915_READ(TRANS_DP_CTL(i));
1426 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1427 *pipe = i;
1428 return true;
1429 }
1430 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001431
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001432 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1433 intel_dp->output_reg);
1434 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001435
1436 return true;
1437}
1438
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001439static void intel_dp_get_config(struct intel_encoder *encoder,
1440 struct intel_crtc_config *pipe_config)
1441{
1442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001443 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001444 struct drm_device *dev = encoder->base.dev;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446 enum port port = dp_to_dig_port(intel_dp)->port;
1447 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001448 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001449
Xiong Zhang63000ef2013-06-28 12:59:06 +08001450 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1451 tmp = I915_READ(intel_dp->output_reg);
1452 if (tmp & DP_SYNC_HS_HIGH)
1453 flags |= DRM_MODE_FLAG_PHSYNC;
1454 else
1455 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001456
Xiong Zhang63000ef2013-06-28 12:59:06 +08001457 if (tmp & DP_SYNC_VS_HIGH)
1458 flags |= DRM_MODE_FLAG_PVSYNC;
1459 else
1460 flags |= DRM_MODE_FLAG_NVSYNC;
1461 } else {
1462 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1463 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1464 flags |= DRM_MODE_FLAG_PHSYNC;
1465 else
1466 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001467
Xiong Zhang63000ef2013-06-28 12:59:06 +08001468 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1469 flags |= DRM_MODE_FLAG_PVSYNC;
1470 else
1471 flags |= DRM_MODE_FLAG_NVSYNC;
1472 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001473
1474 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001475
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001476 pipe_config->has_dp_encoder = true;
1477
1478 intel_dp_get_m_n(crtc, pipe_config);
1479
Ville Syrjälä18442d02013-09-13 16:00:08 +03001480 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001481 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1482 pipe_config->port_clock = 162000;
1483 else
1484 pipe_config->port_clock = 270000;
1485 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001486
1487 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1488 &pipe_config->dp_m_n);
1489
1490 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1491 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1492
Damien Lespiau241bfc32013-09-25 16:45:37 +01001493 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001494
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001495 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1496 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1497 /*
1498 * This is a big fat ugly hack.
1499 *
1500 * Some machines in UEFI boot mode provide us a VBT that has 18
1501 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1502 * unknown we fail to light up. Yet the same BIOS boots up with
1503 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1504 * max, not what it tells us to use.
1505 *
1506 * Note: This will still be broken if the eDP panel is not lit
1507 * up by the BIOS, and thus we can't get the mode at module
1508 * load.
1509 */
1510 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1511 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1512 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1513 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001514}
1515
Rodrigo Vivia031d702013-10-03 16:15:06 -03001516static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001517{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
1520 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001521}
1522
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001523static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1524{
1525 struct drm_i915_private *dev_priv = dev->dev_private;
1526
Ben Widawsky18b59922013-09-20 09:35:30 -07001527 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001528 return false;
1529
Ben Widawsky18b59922013-09-20 09:35:30 -07001530 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001531}
1532
1533static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1534 struct edp_vsc_psr *vsc_psr)
1535{
1536 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1537 struct drm_device *dev = dig_port->base.base.dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1540 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1541 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1542 uint32_t *data = (uint32_t *) vsc_psr;
1543 unsigned int i;
1544
1545 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1546 the video DIP being updated before program video DIP data buffer
1547 registers for DIP being updated. */
1548 I915_WRITE(ctl_reg, 0);
1549 POSTING_READ(ctl_reg);
1550
1551 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1552 if (i < sizeof(struct edp_vsc_psr))
1553 I915_WRITE(data_reg + i, *data++);
1554 else
1555 I915_WRITE(data_reg + i, 0);
1556 }
1557
1558 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1559 POSTING_READ(ctl_reg);
1560}
1561
1562static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1563{
1564 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566 struct edp_vsc_psr psr_vsc;
1567
1568 if (intel_dp->psr_setup_done)
1569 return;
1570
1571 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1572 memset(&psr_vsc, 0, sizeof(psr_vsc));
1573 psr_vsc.sdp_header.HB0 = 0;
1574 psr_vsc.sdp_header.HB1 = 0x7;
1575 psr_vsc.sdp_header.HB2 = 0x2;
1576 psr_vsc.sdp_header.HB3 = 0x8;
1577 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1578
1579 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001580 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001581 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001582
1583 intel_dp->psr_setup_done = true;
1584}
1585
1586static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1587{
1588 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1589 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001590 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001591 int precharge = 0x3;
1592 int msg_size = 5; /* Header(4) + Message(1) */
1593
1594 /* Enable PSR in sink */
1595 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1596 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1597 DP_PSR_ENABLE &
1598 ~DP_PSR_MAIN_LINK_ACTIVE);
1599 else
1600 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1601 DP_PSR_ENABLE |
1602 DP_PSR_MAIN_LINK_ACTIVE);
1603
1604 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001605 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1606 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1607 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001608 DP_AUX_CH_CTL_TIME_OUT_400us |
1609 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1610 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1611 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1612}
1613
1614static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1615{
1616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 uint32_t max_sleep_time = 0x1f;
1619 uint32_t idle_frames = 1;
1620 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001621 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001622
1623 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1624 val |= EDP_PSR_LINK_STANDBY;
1625 val |= EDP_PSR_TP2_TP3_TIME_0us;
1626 val |= EDP_PSR_TP1_TIME_0us;
1627 val |= EDP_PSR_SKIP_AUX_EXIT;
1628 } else
1629 val |= EDP_PSR_LINK_DISABLE;
1630
Ben Widawsky18b59922013-09-20 09:35:30 -07001631 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001632 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001633 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1634 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1635 EDP_PSR_ENABLE);
1636}
1637
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001638static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1639{
1640 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1641 struct drm_device *dev = dig_port->base.base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 struct drm_crtc *crtc = dig_port->base.base.crtc;
1644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1645 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1646 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1647
Rodrigo Vivia031d702013-10-03 16:15:06 -03001648 dev_priv->psr.source_ok = false;
1649
Ben Widawsky18b59922013-09-20 09:35:30 -07001650 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001651 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001652 return false;
1653 }
1654
1655 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1656 (dig_port->port != PORT_A)) {
1657 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001658 return false;
1659 }
1660
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001661 if (!i915_enable_psr) {
1662 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001663 return false;
1664 }
1665
Chris Wilsoncd234b02013-08-02 20:39:49 +01001666 crtc = dig_port->base.base.crtc;
1667 if (crtc == NULL) {
1668 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001669 return false;
1670 }
1671
1672 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001673 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001674 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001675 return false;
1676 }
1677
Chris Wilsoncd234b02013-08-02 20:39:49 +01001678 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001679 if (obj->tiling_mode != I915_TILING_X ||
1680 obj->fence_reg == I915_FENCE_REG_NONE) {
1681 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001682 return false;
1683 }
1684
1685 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1686 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001687 return false;
1688 }
1689
1690 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1691 S3D_ENABLE) {
1692 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001693 return false;
1694 }
1695
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001696 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001697 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001698 return false;
1699 }
1700
Rodrigo Vivia031d702013-10-03 16:15:06 -03001701 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001702 return true;
1703}
1704
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001705static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706{
1707 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1708
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001709 if (!intel_edp_psr_match_conditions(intel_dp) ||
1710 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001711 return;
1712
1713 /* Setup PSR once */
1714 intel_edp_psr_setup(intel_dp);
1715
1716 /* Enable PSR on the panel */
1717 intel_edp_psr_enable_sink(intel_dp);
1718
1719 /* Enable PSR on the host */
1720 intel_edp_psr_enable_source(intel_dp);
1721}
1722
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001723void intel_edp_psr_enable(struct intel_dp *intel_dp)
1724{
1725 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1726
1727 if (intel_edp_psr_match_conditions(intel_dp) &&
1728 !intel_edp_is_psr_enabled(dev))
1729 intel_edp_psr_do_enable(intel_dp);
1730}
1731
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001732void intel_edp_psr_disable(struct intel_dp *intel_dp)
1733{
1734 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736
1737 if (!intel_edp_is_psr_enabled(dev))
1738 return;
1739
Ben Widawsky18b59922013-09-20 09:35:30 -07001740 I915_WRITE(EDP_PSR_CTL(dev),
1741 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001742
1743 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001744 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1746 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1747}
1748
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001749void intel_edp_psr_update(struct drm_device *dev)
1750{
1751 struct intel_encoder *encoder;
1752 struct intel_dp *intel_dp = NULL;
1753
1754 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1755 if (encoder->type == INTEL_OUTPUT_EDP) {
1756 intel_dp = enc_to_intel_dp(&encoder->base);
1757
Rodrigo Vivia031d702013-10-03 16:15:06 -03001758 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001759 return;
1760
1761 if (!intel_edp_psr_match_conditions(intel_dp))
1762 intel_edp_psr_disable(intel_dp);
1763 else
1764 if (!intel_edp_is_psr_enabled(dev))
1765 intel_edp_psr_do_enable(intel_dp);
1766 }
1767}
1768
Daniel Vettere8cb4552012-07-01 13:05:48 +02001769static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001770{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001772 enum port port = dp_to_dig_port(intel_dp)->port;
1773 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001774
1775 /* Make sure the panel is off before trying to change the mode. But also
1776 * ensure that we have vdd while we switch off the panel. */
Keith Packard21264c62011-11-01 20:25:21 -07001777 ironlake_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001778 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter35a38552012-08-12 22:17:14 +02001779 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001780
1781 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001782 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001783 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001784}
1785
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001786static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001787{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001789 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001790 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001791
Imre Deak982a3862013-05-23 19:39:40 +03001792 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001793 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001794 if (!IS_VALLEYVIEW(dev))
1795 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001796 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001797}
1798
Daniel Vettere8cb4552012-07-01 13:05:48 +02001799static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001800{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001801 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1802 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001803 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001804 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001805
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001806 if (WARN_ON(dp_reg & DP_PORT_EN))
1807 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001808
1809 ironlake_edp_panel_vdd_on(intel_dp);
1810 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1811 intel_dp_start_link_train(intel_dp);
1812 ironlake_edp_panel_on(intel_dp);
1813 ironlake_edp_panel_vdd_off(intel_dp, true);
1814 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001815 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001816}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001817
Jani Nikulaecff4f32013-09-06 07:38:29 +03001818static void g4x_enable_dp(struct intel_encoder *encoder)
1819{
Jani Nikula828f5c62013-09-05 16:44:45 +03001820 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1821
Jani Nikulaecff4f32013-09-06 07:38:29 +03001822 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823 ironlake_edp_backlight_on(intel_dp);
1824}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001825
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001826static void vlv_enable_dp(struct intel_encoder *encoder)
1827{
Jani Nikula828f5c62013-09-05 16:44:45 +03001828 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1829
1830 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001831}
1832
Jani Nikulaecff4f32013-09-06 07:38:29 +03001833static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001834{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001835 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001836 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001837
1838 if (dport->port == PORT_A)
1839 ironlake_edp_pll_on(intel_dp);
1840}
1841
1842static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1843{
1844 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1845 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001846 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001847 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001848 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001849 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001850 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001851 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001852 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001854 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001855
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001856 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001857 val = 0;
1858 if (pipe)
1859 val |= (1<<21);
1860 else
1861 val &= ~(1<<21);
1862 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001863 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1864 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1865 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001867 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001868
Jani Nikulabf13e812013-09-06 07:40:05 +03001869 /* init power sequencer on this pipe and port */
1870 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1871 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1872 &power_seq);
1873
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001874 intel_enable_dp(encoder);
1875
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001876 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001877}
1878
Jani Nikulaecff4f32013-09-06 07:38:29 +03001879static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001880{
1881 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1882 struct drm_device *dev = encoder->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001884 struct intel_crtc *intel_crtc =
1885 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001886 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001887 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001888
Jesse Barnes89b667f2013-04-18 14:51:36 -07001889 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001890 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001891 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001892 DPIO_PCS_TX_LANE2_RESET |
1893 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001894 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001895 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1896 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1897 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1898 DPIO_PCS_CLK_SOFT_RESET);
1899
1900 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001901 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1902 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1903 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001904 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905}
1906
1907/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001908 * Native read with retry for link status and receiver capability reads for
1909 * cases where the sink may still be asleep.
1910 */
1911static bool
1912intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1913 uint8_t *recv, int recv_bytes)
1914{
1915 int ret, i;
1916
1917 /*
1918 * Sinks are *supposed* to come up within 1ms from an off state,
1919 * but we're also supposed to retry 3 times per the spec.
1920 */
1921 for (i = 0; i < 3; i++) {
1922 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1923 recv_bytes);
1924 if (ret == recv_bytes)
1925 return true;
1926 msleep(1);
1927 }
1928
1929 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930}
1931
1932/*
1933 * Fetch AUX CH registers 0x202 - 0x207 which contain
1934 * link status information
1935 */
1936static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001937intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001939 return intel_dp_aux_native_read_retry(intel_dp,
1940 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001941 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001942 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001943}
1944
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945/*
1946 * These are source-specific values; current Intel hardware supports
1947 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1948 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001949
1950static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001951intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001952{
Paulo Zanoni30add222012-10-26 19:05:45 -02001953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001954 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001955
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001956 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001957 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001958 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001959 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001960 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001961 return DP_TRAIN_VOLTAGE_SWING_1200;
1962 else
1963 return DP_TRAIN_VOLTAGE_SWING_800;
1964}
1965
1966static uint8_t
1967intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1968{
Paulo Zanoni30add222012-10-26 19:05:45 -02001969 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001970 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001971
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001972 if (IS_BROADWELL(dev)) {
1973 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1974 case DP_TRAIN_VOLTAGE_SWING_400:
1975 case DP_TRAIN_VOLTAGE_SWING_600:
1976 return DP_TRAIN_PRE_EMPHASIS_6;
1977 case DP_TRAIN_VOLTAGE_SWING_800:
1978 return DP_TRAIN_PRE_EMPHASIS_3_5;
1979 case DP_TRAIN_VOLTAGE_SWING_1200:
1980 default:
1981 return DP_TRAIN_PRE_EMPHASIS_0;
1982 }
1983 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001984 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1985 case DP_TRAIN_VOLTAGE_SWING_400:
1986 return DP_TRAIN_PRE_EMPHASIS_9_5;
1987 case DP_TRAIN_VOLTAGE_SWING_600:
1988 return DP_TRAIN_PRE_EMPHASIS_6;
1989 case DP_TRAIN_VOLTAGE_SWING_800:
1990 return DP_TRAIN_PRE_EMPHASIS_3_5;
1991 case DP_TRAIN_VOLTAGE_SWING_1200:
1992 default:
1993 return DP_TRAIN_PRE_EMPHASIS_0;
1994 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001995 } else if (IS_VALLEYVIEW(dev)) {
1996 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1997 case DP_TRAIN_VOLTAGE_SWING_400:
1998 return DP_TRAIN_PRE_EMPHASIS_9_5;
1999 case DP_TRAIN_VOLTAGE_SWING_600:
2000 return DP_TRAIN_PRE_EMPHASIS_6;
2001 case DP_TRAIN_VOLTAGE_SWING_800:
2002 return DP_TRAIN_PRE_EMPHASIS_3_5;
2003 case DP_TRAIN_VOLTAGE_SWING_1200:
2004 default:
2005 return DP_TRAIN_PRE_EMPHASIS_0;
2006 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002007 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002008 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2009 case DP_TRAIN_VOLTAGE_SWING_400:
2010 return DP_TRAIN_PRE_EMPHASIS_6;
2011 case DP_TRAIN_VOLTAGE_SWING_600:
2012 case DP_TRAIN_VOLTAGE_SWING_800:
2013 return DP_TRAIN_PRE_EMPHASIS_3_5;
2014 default:
2015 return DP_TRAIN_PRE_EMPHASIS_0;
2016 }
2017 } else {
2018 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2019 case DP_TRAIN_VOLTAGE_SWING_400:
2020 return DP_TRAIN_PRE_EMPHASIS_6;
2021 case DP_TRAIN_VOLTAGE_SWING_600:
2022 return DP_TRAIN_PRE_EMPHASIS_6;
2023 case DP_TRAIN_VOLTAGE_SWING_800:
2024 return DP_TRAIN_PRE_EMPHASIS_3_5;
2025 case DP_TRAIN_VOLTAGE_SWING_1200:
2026 default:
2027 return DP_TRAIN_PRE_EMPHASIS_0;
2028 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002029 }
2030}
2031
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002032static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2033{
2034 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2035 struct drm_i915_private *dev_priv = dev->dev_private;
2036 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002037 struct intel_crtc *intel_crtc =
2038 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002039 unsigned long demph_reg_value, preemph_reg_value,
2040 uniqtranscale_reg_value;
2041 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002042 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002043 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002044
2045 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2046 case DP_TRAIN_PRE_EMPHASIS_0:
2047 preemph_reg_value = 0x0004000;
2048 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2049 case DP_TRAIN_VOLTAGE_SWING_400:
2050 demph_reg_value = 0x2B405555;
2051 uniqtranscale_reg_value = 0x552AB83A;
2052 break;
2053 case DP_TRAIN_VOLTAGE_SWING_600:
2054 demph_reg_value = 0x2B404040;
2055 uniqtranscale_reg_value = 0x5548B83A;
2056 break;
2057 case DP_TRAIN_VOLTAGE_SWING_800:
2058 demph_reg_value = 0x2B245555;
2059 uniqtranscale_reg_value = 0x5560B83A;
2060 break;
2061 case DP_TRAIN_VOLTAGE_SWING_1200:
2062 demph_reg_value = 0x2B405555;
2063 uniqtranscale_reg_value = 0x5598DA3A;
2064 break;
2065 default:
2066 return 0;
2067 }
2068 break;
2069 case DP_TRAIN_PRE_EMPHASIS_3_5:
2070 preemph_reg_value = 0x0002000;
2071 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2072 case DP_TRAIN_VOLTAGE_SWING_400:
2073 demph_reg_value = 0x2B404040;
2074 uniqtranscale_reg_value = 0x5552B83A;
2075 break;
2076 case DP_TRAIN_VOLTAGE_SWING_600:
2077 demph_reg_value = 0x2B404848;
2078 uniqtranscale_reg_value = 0x5580B83A;
2079 break;
2080 case DP_TRAIN_VOLTAGE_SWING_800:
2081 demph_reg_value = 0x2B404040;
2082 uniqtranscale_reg_value = 0x55ADDA3A;
2083 break;
2084 default:
2085 return 0;
2086 }
2087 break;
2088 case DP_TRAIN_PRE_EMPHASIS_6:
2089 preemph_reg_value = 0x0000000;
2090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2091 case DP_TRAIN_VOLTAGE_SWING_400:
2092 demph_reg_value = 0x2B305555;
2093 uniqtranscale_reg_value = 0x5570B83A;
2094 break;
2095 case DP_TRAIN_VOLTAGE_SWING_600:
2096 demph_reg_value = 0x2B2B4040;
2097 uniqtranscale_reg_value = 0x55ADDA3A;
2098 break;
2099 default:
2100 return 0;
2101 }
2102 break;
2103 case DP_TRAIN_PRE_EMPHASIS_9_5:
2104 preemph_reg_value = 0x0006000;
2105 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2106 case DP_TRAIN_VOLTAGE_SWING_400:
2107 demph_reg_value = 0x1B405555;
2108 uniqtranscale_reg_value = 0x55ADDA3A;
2109 break;
2110 default:
2111 return 0;
2112 }
2113 break;
2114 default:
2115 return 0;
2116 }
2117
Chris Wilson0980a602013-07-26 19:57:35 +01002118 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002119 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2120 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2121 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002122 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002123 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2124 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2125 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2126 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002127 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002128
2129 return 0;
2130}
2131
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002132static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002133intel_get_adjust_train(struct intel_dp *intel_dp,
2134 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135{
2136 uint8_t v = 0;
2137 uint8_t p = 0;
2138 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002139 uint8_t voltage_max;
2140 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141
Jesse Barnes33a34e42010-09-08 12:42:02 -07002142 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002143 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2144 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145
2146 if (this_v > v)
2147 v = this_v;
2148 if (this_p > p)
2149 p = this_p;
2150 }
2151
Keith Packard1a2eb462011-11-16 16:26:07 -08002152 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002153 if (v >= voltage_max)
2154 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155
Keith Packard1a2eb462011-11-16 16:26:07 -08002156 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2157 if (p >= preemph_max)
2158 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159
2160 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002161 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162}
2163
2164static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002165intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002166{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002167 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002170 case DP_TRAIN_VOLTAGE_SWING_400:
2171 default:
2172 signal_levels |= DP_VOLTAGE_0_4;
2173 break;
2174 case DP_TRAIN_VOLTAGE_SWING_600:
2175 signal_levels |= DP_VOLTAGE_0_6;
2176 break;
2177 case DP_TRAIN_VOLTAGE_SWING_800:
2178 signal_levels |= DP_VOLTAGE_0_8;
2179 break;
2180 case DP_TRAIN_VOLTAGE_SWING_1200:
2181 signal_levels |= DP_VOLTAGE_1_2;
2182 break;
2183 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002184 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185 case DP_TRAIN_PRE_EMPHASIS_0:
2186 default:
2187 signal_levels |= DP_PRE_EMPHASIS_0;
2188 break;
2189 case DP_TRAIN_PRE_EMPHASIS_3_5:
2190 signal_levels |= DP_PRE_EMPHASIS_3_5;
2191 break;
2192 case DP_TRAIN_PRE_EMPHASIS_6:
2193 signal_levels |= DP_PRE_EMPHASIS_6;
2194 break;
2195 case DP_TRAIN_PRE_EMPHASIS_9_5:
2196 signal_levels |= DP_PRE_EMPHASIS_9_5;
2197 break;
2198 }
2199 return signal_levels;
2200}
2201
Zhenyu Wange3421a12010-04-08 09:43:27 +08002202/* Gen6's DP voltage swing and pre-emphasis control */
2203static uint32_t
2204intel_gen6_edp_signal_levels(uint8_t train_set)
2205{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002206 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2207 DP_TRAIN_PRE_EMPHASIS_MASK);
2208 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002209 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002210 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2211 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2212 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2213 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002214 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002215 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2216 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002218 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2219 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002220 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002221 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2222 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002223 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002224 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2225 "0x%x\n", signal_levels);
2226 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002227 }
2228}
2229
Keith Packard1a2eb462011-11-16 16:26:07 -08002230/* Gen7's DP voltage swing and pre-emphasis control */
2231static uint32_t
2232intel_gen7_edp_signal_levels(uint8_t train_set)
2233{
2234 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2235 DP_TRAIN_PRE_EMPHASIS_MASK);
2236 switch (signal_levels) {
2237 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2238 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2239 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2240 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2241 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2242 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2243
2244 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2245 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2246 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2247 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2248
2249 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2250 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2251 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2252 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2253
2254 default:
2255 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2256 "0x%x\n", signal_levels);
2257 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2258 }
2259}
2260
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002261/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2262static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002263intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002264{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002265 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2266 DP_TRAIN_PRE_EMPHASIS_MASK);
2267 switch (signal_levels) {
2268 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2269 return DDI_BUF_EMP_400MV_0DB_HSW;
2270 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2271 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2272 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2273 return DDI_BUF_EMP_400MV_6DB_HSW;
2274 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2275 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002277 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2278 return DDI_BUF_EMP_600MV_0DB_HSW;
2279 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2280 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2281 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2282 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002283
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002284 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2285 return DDI_BUF_EMP_800MV_0DB_HSW;
2286 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2287 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2288 default:
2289 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2290 "0x%x\n", signal_levels);
2291 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002292 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293}
2294
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002295static uint32_t
2296intel_bdw_signal_levels(uint8_t train_set)
2297{
2298 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2299 DP_TRAIN_PRE_EMPHASIS_MASK);
2300 switch (signal_levels) {
2301 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2302 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2303 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2304 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2305 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2306 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2307
2308 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2309 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2310 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2311 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2312 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2313 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2314
2315 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2316 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2317 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2318 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2319
2320 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2321 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2322
2323 default:
2324 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2325 "0x%x\n", signal_levels);
2326 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2327 }
2328}
2329
Paulo Zanonif0a34242012-12-06 16:51:50 -02002330/* Properly updates "DP" with the correct signal levels. */
2331static void
2332intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2333{
2334 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002335 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002336 struct drm_device *dev = intel_dig_port->base.base.dev;
2337 uint32_t signal_levels, mask;
2338 uint8_t train_set = intel_dp->train_set[0];
2339
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002340 if (IS_BROADWELL(dev)) {
2341 signal_levels = intel_bdw_signal_levels(train_set);
2342 mask = DDI_BUF_EMP_MASK;
2343 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002344 signal_levels = intel_hsw_signal_levels(train_set);
2345 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002346 } else if (IS_VALLEYVIEW(dev)) {
2347 signal_levels = intel_vlv_signal_levels(intel_dp);
2348 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002349 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002350 signal_levels = intel_gen7_edp_signal_levels(train_set);
2351 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002352 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002353 signal_levels = intel_gen6_edp_signal_levels(train_set);
2354 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2355 } else {
2356 signal_levels = intel_gen4_signal_levels(train_set);
2357 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2358 }
2359
2360 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2361
2362 *DP = (*DP & ~mask) | signal_levels;
2363}
2364
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002365static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002366intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002367 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002368 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002369{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002370 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2371 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002372 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002373 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002374 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2375 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002376
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002377 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002378 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002379
2380 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2381 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2382 else
2383 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2384
2385 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2386 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2387 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002388 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2389
2390 break;
2391 case DP_TRAINING_PATTERN_1:
2392 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2393 break;
2394 case DP_TRAINING_PATTERN_2:
2395 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2396 break;
2397 case DP_TRAINING_PATTERN_3:
2398 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2399 break;
2400 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002401 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002402
Imre Deakbc7d38a2013-05-16 14:40:36 +03002403 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002404 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002405
2406 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2407 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002408 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002409 break;
2410 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002411 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002412 break;
2413 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002414 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002415 break;
2416 case DP_TRAINING_PATTERN_3:
2417 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002418 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002419 break;
2420 }
2421
2422 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002423 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002424
2425 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2426 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002427 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002428 break;
2429 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002430 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002431 break;
2432 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002433 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002434 break;
2435 case DP_TRAINING_PATTERN_3:
2436 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002437 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002438 break;
2439 }
2440 }
2441
Jani Nikula70aff662013-09-27 15:10:44 +03002442 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002443 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002444
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002445 buf[0] = dp_train_pat;
2446 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002447 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002448 /* don't write DP_TRAINING_LANEx_SET on disable */
2449 len = 1;
2450 } else {
2451 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2452 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2453 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002454 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002456 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2457 buf, len);
2458
2459 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460}
2461
Jani Nikula70aff662013-09-27 15:10:44 +03002462static bool
2463intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2464 uint8_t dp_train_pat)
2465{
Jani Nikula953d22e2013-10-04 15:08:47 +03002466 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002467 intel_dp_set_signal_levels(intel_dp, DP);
2468 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2469}
2470
2471static bool
2472intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002473 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002474{
2475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2476 struct drm_device *dev = intel_dig_port->base.base.dev;
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 int ret;
2479
2480 intel_get_adjust_train(intel_dp, link_status);
2481 intel_dp_set_signal_levels(intel_dp, DP);
2482
2483 I915_WRITE(intel_dp->output_reg, *DP);
2484 POSTING_READ(intel_dp->output_reg);
2485
2486 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2487 intel_dp->train_set,
2488 intel_dp->lane_count);
2489
2490 return ret == intel_dp->lane_count;
2491}
2492
Imre Deak3ab9c632013-05-03 12:57:41 +03002493static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2494{
2495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2496 struct drm_device *dev = intel_dig_port->base.base.dev;
2497 struct drm_i915_private *dev_priv = dev->dev_private;
2498 enum port port = intel_dig_port->port;
2499 uint32_t val;
2500
2501 if (!HAS_DDI(dev))
2502 return;
2503
2504 val = I915_READ(DP_TP_CTL(port));
2505 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2506 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2507 I915_WRITE(DP_TP_CTL(port), val);
2508
2509 /*
2510 * On PORT_A we can have only eDP in SST mode. There the only reason
2511 * we need to set idle transmission mode is to work around a HW issue
2512 * where we enable the pipe while not in idle link-training mode.
2513 * In this case there is requirement to wait for a minimum number of
2514 * idle patterns to be sent.
2515 */
2516 if (port == PORT_A)
2517 return;
2518
2519 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2520 1))
2521 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2522}
2523
Jesse Barnes33a34e42010-09-08 12:42:02 -07002524/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002525void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002526intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002528 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002529 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002530 int i;
2531 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002532 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002533 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002534 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002536 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002537 intel_ddi_prepare_link_retrain(encoder);
2538
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002539 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002540 link_config[0] = intel_dp->link_bw;
2541 link_config[1] = intel_dp->lane_count;
2542 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2543 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2544 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2545
2546 link_config[0] = 0;
2547 link_config[1] = DP_SET_ANSI_8B10B;
2548 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549
2550 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002551
Jani Nikula70aff662013-09-27 15:10:44 +03002552 /* clock recovery */
2553 if (!intel_dp_reset_link_train(intel_dp, &DP,
2554 DP_TRAINING_PATTERN_1 |
2555 DP_LINK_SCRAMBLING_DISABLE)) {
2556 DRM_ERROR("failed to enable link training\n");
2557 return;
2558 }
2559
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002561 voltage_tries = 0;
2562 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002564 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002565
Daniel Vettera7c96552012-10-18 10:15:30 +02002566 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002567 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2568 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002570 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571
Daniel Vetter01916272012-10-18 10:15:25 +02002572 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002573 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002574 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002576
2577 /* Check to see if we've tried the max voltage */
2578 for (i = 0; i < intel_dp->lane_count; i++)
2579 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2580 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002581 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002582 ++loop_tries;
2583 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002584 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002585 break;
2586 }
Jani Nikula70aff662013-09-27 15:10:44 +03002587 intel_dp_reset_link_train(intel_dp, &DP,
2588 DP_TRAINING_PATTERN_1 |
2589 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002590 voltage_tries = 0;
2591 continue;
2592 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002593
2594 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002595 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002596 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002597 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002598 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002599 break;
2600 }
2601 } else
2602 voltage_tries = 0;
2603 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002604
Jani Nikula70aff662013-09-27 15:10:44 +03002605 /* Update training set as requested by target */
2606 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2607 DRM_ERROR("failed to update link training\n");
2608 break;
2609 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002610 }
2611
Jesse Barnes33a34e42010-09-08 12:42:02 -07002612 intel_dp->DP = DP;
2613}
2614
Paulo Zanonic19b0662012-10-15 15:51:41 -03002615void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002616intel_dp_complete_link_train(struct intel_dp *intel_dp)
2617{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002618 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002619 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002620 uint32_t DP = intel_dp->DP;
2621
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002622 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002623 if (!intel_dp_set_link_train(intel_dp, &DP,
2624 DP_TRAINING_PATTERN_2 |
2625 DP_LINK_SCRAMBLING_DISABLE)) {
2626 DRM_ERROR("failed to start channel equalization\n");
2627 return;
2628 }
2629
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002631 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002632 channel_eq = false;
2633 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002634 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002635
Jesse Barnes37f80972011-01-05 14:45:24 -08002636 if (cr_tries > 5) {
2637 DRM_ERROR("failed to train DP, aborting\n");
2638 intel_dp_link_down(intel_dp);
2639 break;
2640 }
2641
Daniel Vettera7c96552012-10-18 10:15:30 +02002642 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002643 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2644 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002645 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002646 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002647
Jesse Barnes37f80972011-01-05 14:45:24 -08002648 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002649 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002650 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002651 intel_dp_set_link_train(intel_dp, &DP,
2652 DP_TRAINING_PATTERN_2 |
2653 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002654 cr_tries++;
2655 continue;
2656 }
2657
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002658 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002659 channel_eq = true;
2660 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002661 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002662
Jesse Barnes37f80972011-01-05 14:45:24 -08002663 /* Try 5 times, then try clock recovery if that fails */
2664 if (tries > 5) {
2665 intel_dp_link_down(intel_dp);
2666 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002667 intel_dp_set_link_train(intel_dp, &DP,
2668 DP_TRAINING_PATTERN_2 |
2669 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002670 tries = 0;
2671 cr_tries++;
2672 continue;
2673 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002674
Jani Nikula70aff662013-09-27 15:10:44 +03002675 /* Update training set as requested by target */
2676 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2677 DRM_ERROR("failed to update link training\n");
2678 break;
2679 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002680 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002682
Imre Deak3ab9c632013-05-03 12:57:41 +03002683 intel_dp_set_idle_link_train(intel_dp);
2684
2685 intel_dp->DP = DP;
2686
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002687 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002688 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002689
Imre Deak3ab9c632013-05-03 12:57:41 +03002690}
2691
2692void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2693{
Jani Nikula70aff662013-09-27 15:10:44 +03002694 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002695 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002696}
2697
2698static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002699intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002701 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002702 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002703 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002705 struct intel_crtc *intel_crtc =
2706 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002707 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002708
Paulo Zanonic19b0662012-10-15 15:51:41 -03002709 /*
2710 * DDI code has a strict mode set sequence and we should try to respect
2711 * it, otherwise we might hang the machine in many different ways. So we
2712 * really should be disabling the port only on a complete crtc_disable
2713 * sequence. This function is just called under two conditions on DDI
2714 * code:
2715 * - Link train failed while doing crtc_enable, and on this case we
2716 * really should respect the mode set sequence and wait for a
2717 * crtc_disable.
2718 * - Someone turned the monitor off and intel_dp_check_link_status
2719 * called us. We don't need to disable the whole port on this case, so
2720 * when someone turns the monitor on again,
2721 * intel_ddi_prepare_link_retrain will take care of redoing the link
2722 * train.
2723 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002724 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002725 return;
2726
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002727 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002728 return;
2729
Zhao Yakui28c97732009-10-09 11:39:41 +08002730 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002731
Imre Deakbc7d38a2013-05-16 14:40:36 +03002732 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002733 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002734 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002735 } else {
2736 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002737 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002738 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002739 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002740
Daniel Vetterab527ef2012-11-29 15:59:33 +01002741 /* We don't really know why we're doing this */
2742 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002743
Daniel Vetter493a7082012-05-30 12:31:56 +02002744 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002745 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002746 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002747
Eric Anholt5bddd172010-11-18 09:32:59 +08002748 /* Hardware workaround: leaving our transcoder select
2749 * set to transcoder B while it's off will prevent the
2750 * corresponding HDMI output on transcoder A.
2751 *
2752 * Combine this with another hardware workaround:
2753 * transcoder select bit can only be cleared while the
2754 * port is enabled.
2755 */
2756 DP &= ~DP_PIPEB_SELECT;
2757 I915_WRITE(intel_dp->output_reg, DP);
2758
2759 /* Changes to enable or select take place the vblank
2760 * after being written.
2761 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002762 if (WARN_ON(crtc == NULL)) {
2763 /* We should never try to disable a port without a crtc
2764 * attached. For paranoia keep the code around for a
2765 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002766 POSTING_READ(intel_dp->output_reg);
2767 msleep(50);
2768 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002769 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002770 }
2771
Wu Fengguang832afda2011-12-09 20:42:21 +08002772 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002773 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2774 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002775 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776}
2777
Keith Packard26d61aa2011-07-25 20:01:09 -07002778static bool
2779intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002780{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002781 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2782 struct drm_device *dev = dig_port->base.base.dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784
Damien Lespiau577c7a52012-12-13 16:09:02 +00002785 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2786
Keith Packard92fd8fd2011-07-25 19:50:10 -07002787 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002788 sizeof(intel_dp->dpcd)) == 0)
2789 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002790
Damien Lespiau577c7a52012-12-13 16:09:02 +00002791 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2792 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2793 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2794
Adam Jacksonedb39242012-09-18 10:58:49 -04002795 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2796 return false; /* DPCD not present */
2797
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002798 /* Check if the panel supports PSR */
2799 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002800 if (is_edp(intel_dp)) {
2801 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2802 intel_dp->psr_dpcd,
2803 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002804 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2805 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002806 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002807 }
Jani Nikula50003932013-09-20 16:42:17 +03002808 }
2809
Adam Jacksonedb39242012-09-18 10:58:49 -04002810 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2811 DP_DWN_STRM_PORT_PRESENT))
2812 return true; /* native DP sink */
2813
2814 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2815 return true; /* no per-port downstream info */
2816
2817 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2818 intel_dp->downstream_ports,
2819 DP_MAX_DOWNSTREAM_PORTS) == 0)
2820 return false; /* downstream port status fetch failed */
2821
2822 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002823}
2824
Adam Jackson0d198322012-05-14 16:05:47 -04002825static void
2826intel_dp_probe_oui(struct intel_dp *intel_dp)
2827{
2828 u8 buf[3];
2829
2830 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2831 return;
2832
Daniel Vetter351cfc32012-06-12 13:20:47 +02002833 ironlake_edp_panel_vdd_on(intel_dp);
2834
Adam Jackson0d198322012-05-14 16:05:47 -04002835 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2836 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2837 buf[0], buf[1], buf[2]);
2838
2839 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2840 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2841 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002842
2843 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002844}
2845
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002846static bool
2847intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2848{
2849 int ret;
2850
2851 ret = intel_dp_aux_native_read_retry(intel_dp,
2852 DP_DEVICE_SERVICE_IRQ_VECTOR,
2853 sink_irq_vector, 1);
2854 if (!ret)
2855 return false;
2856
2857 return true;
2858}
2859
2860static void
2861intel_dp_handle_test_request(struct intel_dp *intel_dp)
2862{
2863 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002864 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002865}
2866
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002867/*
2868 * According to DP spec
2869 * 5.1.2:
2870 * 1. Read DPCD
2871 * 2. Configure link according to Receiver Capabilities
2872 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2873 * 4. Check link status on receipt of hot-plug interrupt
2874 */
2875
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002876void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002877intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002878{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002879 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002880 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002881 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002882
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002883 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002884 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002885
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002886 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002887 return;
2888
Keith Packard92fd8fd2011-07-25 19:50:10 -07002889 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002890 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002891 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002892 return;
2893 }
2894
Keith Packard92fd8fd2011-07-25 19:50:10 -07002895 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002896 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002897 intel_dp_link_down(intel_dp);
2898 return;
2899 }
2900
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002901 /* Try to read the source of the interrupt */
2902 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2903 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2904 /* Clear interrupt source */
2905 intel_dp_aux_native_write_1(intel_dp,
2906 DP_DEVICE_SERVICE_IRQ_VECTOR,
2907 sink_irq_vector);
2908
2909 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2910 intel_dp_handle_test_request(intel_dp);
2911 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2912 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2913 }
2914
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002915 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002916 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002917 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002918 intel_dp_start_link_train(intel_dp);
2919 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002920 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002921 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002922}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002924/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002925static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002926intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002927{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002928 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002929 uint8_t type;
2930
2931 if (!intel_dp_get_dpcd(intel_dp))
2932 return connector_status_disconnected;
2933
2934 /* if there's no downstream port, we're done */
2935 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002936 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002937
2938 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002939 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2940 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002941 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002942 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002943 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002944 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002945 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2946 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002947 }
2948
2949 /* If no HPD, poke DDC gently */
2950 if (drm_probe_ddc(&intel_dp->adapter))
2951 return connector_status_connected;
2952
2953 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002954 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2955 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2956 if (type == DP_DS_PORT_TYPE_VGA ||
2957 type == DP_DS_PORT_TYPE_NON_EDID)
2958 return connector_status_unknown;
2959 } else {
2960 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2961 DP_DWN_STRM_PORT_TYPE_MASK;
2962 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2963 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2964 return connector_status_unknown;
2965 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002966
2967 /* Anything else is out of spec, warn and ignore */
2968 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002969 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002970}
2971
2972static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002973ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002974{
Paulo Zanoni30add222012-10-26 19:05:45 -02002975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002978 enum drm_connector_status status;
2979
Chris Wilsonfe16d942011-02-12 10:29:38 +00002980 /* Can't disconnect eDP, but you can close the lid... */
2981 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002982 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002983 if (status == connector_status_unknown)
2984 status = connector_status_connected;
2985 return status;
2986 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002987
Damien Lespiau1b469632012-12-13 16:09:01 +00002988 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2989 return connector_status_disconnected;
2990
Keith Packard26d61aa2011-07-25 20:01:09 -07002991 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002992}
2993
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002994static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002995g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996{
Paulo Zanoni30add222012-10-26 19:05:45 -02002997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002999 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003000 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003001
Jesse Barnes35aad752013-03-01 13:14:31 -08003002 /* Can't disconnect eDP, but you can close the lid... */
3003 if (is_edp(intel_dp)) {
3004 enum drm_connector_status status;
3005
3006 status = intel_panel_detect(dev);
3007 if (status == connector_status_unknown)
3008 status = connector_status_connected;
3009 return status;
3010 }
3011
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003012 switch (intel_dig_port->port) {
3013 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01003014 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003016 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01003017 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003019 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01003020 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003021 break;
3022 default:
3023 return connector_status_unknown;
3024 }
3025
Chris Wilson10f76a32012-05-11 18:01:32 +01003026 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003027 return connector_status_disconnected;
3028
Keith Packard26d61aa2011-07-25 20:01:09 -07003029 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003030}
3031
Keith Packard8c241fe2011-09-28 16:38:44 -07003032static struct edid *
3033intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3034{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003035 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003036
Jani Nikula9cd300e2012-10-19 14:51:52 +03003037 /* use cached edid if we have one */
3038 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003039 /* invalid edid */
3040 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003041 return NULL;
3042
Jani Nikula55e9ede2013-10-01 10:38:54 +03003043 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003044 }
3045
Jani Nikula9cd300e2012-10-19 14:51:52 +03003046 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003047}
3048
3049static int
3050intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3051{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003052 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003053
Jani Nikula9cd300e2012-10-19 14:51:52 +03003054 /* use cached edid if we have one */
3055 if (intel_connector->edid) {
3056 /* invalid edid */
3057 if (IS_ERR(intel_connector->edid))
3058 return 0;
3059
3060 return intel_connector_update_modes(connector,
3061 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003062 }
3063
Jani Nikula9cd300e2012-10-19 14:51:52 +03003064 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003065}
3066
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003067static enum drm_connector_status
3068intel_dp_detect(struct drm_connector *connector, bool force)
3069{
3070 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3072 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003073 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003074 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003075 enum drm_connector_status status;
3076 struct edid *edid = NULL;
3077
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003078 intel_runtime_pm_get(dev_priv);
3079
Chris Wilson164c8592013-07-20 20:27:08 +01003080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3081 connector->base.id, drm_get_connector_name(connector));
3082
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003083 intel_dp->has_audio = false;
3084
3085 if (HAS_PCH_SPLIT(dev))
3086 status = ironlake_dp_detect(intel_dp);
3087 else
3088 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003089
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003090 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003091 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003092
Adam Jackson0d198322012-05-14 16:05:47 -04003093 intel_dp_probe_oui(intel_dp);
3094
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003095 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3096 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003097 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003098 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003099 if (edid) {
3100 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003101 kfree(edid);
3102 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003103 }
3104
Paulo Zanonid63885d2012-10-26 19:05:49 -02003105 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3106 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003107 status = connector_status_connected;
3108
3109out:
3110 intel_runtime_pm_put(dev_priv);
3111 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003112}
3113
3114static int intel_dp_get_modes(struct drm_connector *connector)
3115{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003116 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003117 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003118 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003119 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003120
3121 /* We should parse the EDID data and find out if it has an audio sink
3122 */
3123
Keith Packard8c241fe2011-09-28 16:38:44 -07003124 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003125 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003126 return ret;
3127
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003128 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003129 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003130 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003131 mode = drm_mode_duplicate(dev,
3132 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003133 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003134 drm_mode_probed_add(connector, mode);
3135 return 1;
3136 }
3137 }
3138 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139}
3140
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003141static bool
3142intel_dp_detect_audio(struct drm_connector *connector)
3143{
3144 struct intel_dp *intel_dp = intel_attached_dp(connector);
3145 struct edid *edid;
3146 bool has_audio = false;
3147
Keith Packard8c241fe2011-09-28 16:38:44 -07003148 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003149 if (edid) {
3150 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003151 kfree(edid);
3152 }
3153
3154 return has_audio;
3155}
3156
Chris Wilsonf6849602010-09-19 09:29:33 +01003157static int
3158intel_dp_set_property(struct drm_connector *connector,
3159 struct drm_property *property,
3160 uint64_t val)
3161{
Chris Wilsone953fd72011-02-21 22:23:52 +00003162 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003163 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003164 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3165 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003166 int ret;
3167
Rob Clark662595d2012-10-11 20:36:04 -05003168 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003169 if (ret)
3170 return ret;
3171
Chris Wilson3f43c482011-05-12 22:17:24 +01003172 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003173 int i = val;
3174 bool has_audio;
3175
3176 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003177 return 0;
3178
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003179 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003180
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003181 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003182 has_audio = intel_dp_detect_audio(connector);
3183 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003184 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003185
3186 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003187 return 0;
3188
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003189 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003190 goto done;
3191 }
3192
Chris Wilsone953fd72011-02-21 22:23:52 +00003193 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003194 bool old_auto = intel_dp->color_range_auto;
3195 uint32_t old_range = intel_dp->color_range;
3196
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003197 switch (val) {
3198 case INTEL_BROADCAST_RGB_AUTO:
3199 intel_dp->color_range_auto = true;
3200 break;
3201 case INTEL_BROADCAST_RGB_FULL:
3202 intel_dp->color_range_auto = false;
3203 intel_dp->color_range = 0;
3204 break;
3205 case INTEL_BROADCAST_RGB_LIMITED:
3206 intel_dp->color_range_auto = false;
3207 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3208 break;
3209 default:
3210 return -EINVAL;
3211 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003212
3213 if (old_auto == intel_dp->color_range_auto &&
3214 old_range == intel_dp->color_range)
3215 return 0;
3216
Chris Wilsone953fd72011-02-21 22:23:52 +00003217 goto done;
3218 }
3219
Yuly Novikov53b41832012-10-26 12:04:00 +03003220 if (is_edp(intel_dp) &&
3221 property == connector->dev->mode_config.scaling_mode_property) {
3222 if (val == DRM_MODE_SCALE_NONE) {
3223 DRM_DEBUG_KMS("no scaling not supported\n");
3224 return -EINVAL;
3225 }
3226
3227 if (intel_connector->panel.fitting_mode == val) {
3228 /* the eDP scaling property is not changed */
3229 return 0;
3230 }
3231 intel_connector->panel.fitting_mode = val;
3232
3233 goto done;
3234 }
3235
Chris Wilsonf6849602010-09-19 09:29:33 +01003236 return -EINVAL;
3237
3238done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003239 if (intel_encoder->base.crtc)
3240 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003241
3242 return 0;
3243}
3244
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003246intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003247{
Jani Nikula1d508702012-10-19 14:51:49 +03003248 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003249
Jani Nikula9cd300e2012-10-19 14:51:52 +03003250 if (!IS_ERR_OR_NULL(intel_connector->edid))
3251 kfree(intel_connector->edid);
3252
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003253 /* Can't call is_edp() since the encoder may have been destroyed
3254 * already. */
3255 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003256 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003257
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003258 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003259 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003260}
3261
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003262void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003263{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003264 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3265 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003266 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003267
3268 i2c_del_adapter(&intel_dp->adapter);
3269 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003270 if (is_edp(intel_dp)) {
3271 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003272 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003273 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003274 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003275 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003276 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003277}
3278
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003280 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281 .detect = intel_dp_detect,
3282 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003283 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003284 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003285};
3286
3287static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3288 .get_modes = intel_dp_get_modes,
3289 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003290 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291};
3292
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003294 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295};
3296
Chris Wilson995b6762010-08-20 13:23:26 +01003297static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003298intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003299{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003300 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003301
Jesse Barnes885a5012011-07-07 11:11:01 -07003302 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003303}
3304
Zhenyu Wange3421a12010-04-08 09:43:27 +08003305/* Return which DP Port should be selected for Transcoder DP control */
3306int
Akshay Joshi0206e352011-08-16 15:34:10 -04003307intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003308{
3309 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003310 struct intel_encoder *intel_encoder;
3311 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003312
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003313 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3314 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003315
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003316 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3317 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003318 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003319 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003320
Zhenyu Wange3421a12010-04-08 09:43:27 +08003321 return -1;
3322}
3323
Zhao Yakui36e83a12010-06-12 14:32:21 +08003324/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003325bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003326{
3327 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003328 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003329 int i;
3330
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003331 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003332 return false;
3333
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003334 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3335 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003336
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003337 if (p_child->common.dvo_port == PORT_IDPD &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003338 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3339 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003340 return true;
3341 }
3342 return false;
3343}
3344
Chris Wilsonf6849602010-09-19 09:29:33 +01003345static void
3346intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3347{
Yuly Novikov53b41832012-10-26 12:04:00 +03003348 struct intel_connector *intel_connector = to_intel_connector(connector);
3349
Chris Wilson3f43c482011-05-12 22:17:24 +01003350 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003351 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003352 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003353
3354 if (is_edp(intel_dp)) {
3355 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003356 drm_object_attach_property(
3357 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003358 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003359 DRM_MODE_SCALE_ASPECT);
3360 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003361 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003362}
3363
Daniel Vetter67a54562012-10-20 20:57:45 +02003364static void
3365intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003366 struct intel_dp *intel_dp,
3367 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003368{
3369 struct drm_i915_private *dev_priv = dev->dev_private;
3370 struct edp_power_seq cur, vbt, spec, final;
3371 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003372 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003373
3374 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003375 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003376 pp_on_reg = PCH_PP_ON_DELAYS;
3377 pp_off_reg = PCH_PP_OFF_DELAYS;
3378 pp_div_reg = PCH_PP_DIVISOR;
3379 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003380 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3381
3382 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3383 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3384 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3385 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003386 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003387
3388 /* Workaround: Need to write PP_CONTROL with the unlock key as
3389 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003390 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003391 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003392
Jesse Barnes453c5422013-03-28 09:55:41 -07003393 pp_on = I915_READ(pp_on_reg);
3394 pp_off = I915_READ(pp_off_reg);
3395 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003396
3397 /* Pull timing values out of registers */
3398 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3399 PANEL_POWER_UP_DELAY_SHIFT;
3400
3401 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3402 PANEL_LIGHT_ON_DELAY_SHIFT;
3403
3404 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3405 PANEL_LIGHT_OFF_DELAY_SHIFT;
3406
3407 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3408 PANEL_POWER_DOWN_DELAY_SHIFT;
3409
3410 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3411 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3412
3413 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3414 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3415
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003416 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003417
3418 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3419 * our hw here, which are all in 100usec. */
3420 spec.t1_t3 = 210 * 10;
3421 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3422 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3423 spec.t10 = 500 * 10;
3424 /* This one is special and actually in units of 100ms, but zero
3425 * based in the hw (so we need to add 100 ms). But the sw vbt
3426 * table multiplies it with 1000 to make it in units of 100usec,
3427 * too. */
3428 spec.t11_t12 = (510 + 100) * 10;
3429
3430 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3431 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3432
3433 /* Use the max of the register settings and vbt. If both are
3434 * unset, fall back to the spec limits. */
3435#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3436 spec.field : \
3437 max(cur.field, vbt.field))
3438 assign_final(t1_t3);
3439 assign_final(t8);
3440 assign_final(t9);
3441 assign_final(t10);
3442 assign_final(t11_t12);
3443#undef assign_final
3444
3445#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3446 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3447 intel_dp->backlight_on_delay = get_delay(t8);
3448 intel_dp->backlight_off_delay = get_delay(t9);
3449 intel_dp->panel_power_down_delay = get_delay(t10);
3450 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3451#undef get_delay
3452
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003453 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3454 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3455 intel_dp->panel_power_cycle_delay);
3456
3457 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3458 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3459
3460 if (out)
3461 *out = final;
3462}
3463
3464static void
3465intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3466 struct intel_dp *intel_dp,
3467 struct edp_power_seq *seq)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003470 u32 pp_on, pp_off, pp_div, port_sel = 0;
3471 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3472 int pp_on_reg, pp_off_reg, pp_div_reg;
3473
3474 if (HAS_PCH_SPLIT(dev)) {
3475 pp_on_reg = PCH_PP_ON_DELAYS;
3476 pp_off_reg = PCH_PP_OFF_DELAYS;
3477 pp_div_reg = PCH_PP_DIVISOR;
3478 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003479 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3480
3481 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3482 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3483 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003484 }
3485
Daniel Vetter67a54562012-10-20 20:57:45 +02003486 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003487 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3488 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3489 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3490 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003491 /* Compute the divisor for the pp clock, simply match the Bspec
3492 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003493 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003494 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003495 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3496
3497 /* Haswell doesn't have any port selection bits for the panel
3498 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003499 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003500 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3501 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3502 else
3503 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003504 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3505 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003506 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003507 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003508 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003509 }
3510
Jesse Barnes453c5422013-03-28 09:55:41 -07003511 pp_on |= port_sel;
3512
3513 I915_WRITE(pp_on_reg, pp_on);
3514 I915_WRITE(pp_off_reg, pp_off);
3515 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003516
Daniel Vetter67a54562012-10-20 20:57:45 +02003517 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003518 I915_READ(pp_on_reg),
3519 I915_READ(pp_off_reg),
3520 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003521}
3522
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003523static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3524 struct intel_connector *intel_connector)
3525{
3526 struct drm_connector *connector = &intel_connector->base;
3527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3528 struct drm_device *dev = intel_dig_port->base.base.dev;
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530 struct drm_display_mode *fixed_mode = NULL;
3531 struct edp_power_seq power_seq = { 0 };
3532 bool has_dpcd;
3533 struct drm_display_mode *scan;
3534 struct edid *edid;
3535
3536 if (!is_edp(intel_dp))
3537 return true;
3538
3539 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3540
3541 /* Cache DPCD and EDID for edp. */
3542 ironlake_edp_panel_vdd_on(intel_dp);
3543 has_dpcd = intel_dp_get_dpcd(intel_dp);
3544 ironlake_edp_panel_vdd_off(intel_dp, false);
3545
3546 if (has_dpcd) {
3547 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3548 dev_priv->no_aux_handshake =
3549 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3550 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3551 } else {
3552 /* if this fails, presume the device is a ghost */
3553 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003554 return false;
3555 }
3556
3557 /* We now know it's not a ghost, init power sequence regs. */
3558 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3559 &power_seq);
3560
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003561 edid = drm_get_edid(connector, &intel_dp->adapter);
3562 if (edid) {
3563 if (drm_add_edid_modes(connector, edid)) {
3564 drm_mode_connector_update_edid_property(connector,
3565 edid);
3566 drm_edid_to_eld(connector, edid);
3567 } else {
3568 kfree(edid);
3569 edid = ERR_PTR(-EINVAL);
3570 }
3571 } else {
3572 edid = ERR_PTR(-ENOENT);
3573 }
3574 intel_connector->edid = edid;
3575
3576 /* prefer fixed mode from EDID if available */
3577 list_for_each_entry(scan, &connector->probed_modes, head) {
3578 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3579 fixed_mode = drm_mode_duplicate(dev, scan);
3580 break;
3581 }
3582 }
3583
3584 /* fallback to VBT if available for eDP */
3585 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3586 fixed_mode = drm_mode_duplicate(dev,
3587 dev_priv->vbt.lfp_lvds_vbt_mode);
3588 if (fixed_mode)
3589 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3590 }
3591
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003592 intel_panel_init(&intel_connector->panel, fixed_mode);
3593 intel_panel_setup_backlight(connector);
3594
3595 return true;
3596}
3597
Paulo Zanoni16c25532013-06-12 17:27:25 -03003598bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003599intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3600 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003601{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003602 struct drm_connector *connector = &intel_connector->base;
3603 struct intel_dp *intel_dp = &intel_dig_port->dp;
3604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3605 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003607 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003608 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003609 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610
Daniel Vetter07679352012-09-06 22:15:42 +02003611 /* Preserve the current hw state. */
3612 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003613 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003614
Imre Deakf7d24902013-05-08 13:14:05 +03003615 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303616 /*
3617 * FIXME : We need to initialize built-in panels before external panels.
3618 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3619 */
Imre Deakf7d24902013-05-08 13:14:05 +03003620 switch (port) {
3621 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303622 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003623 break;
3624 case PORT_C:
3625 if (IS_VALLEYVIEW(dev))
3626 type = DRM_MODE_CONNECTOR_eDP;
3627 break;
3628 case PORT_D:
3629 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3630 type = DRM_MODE_CONNECTOR_eDP;
3631 break;
3632 default: /* silence GCC warning */
3633 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003634 }
3635
Imre Deakf7d24902013-05-08 13:14:05 +03003636 /*
3637 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3638 * for DP the encoder type can be set by the caller to
3639 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3640 */
3641 if (type == DRM_MODE_CONNECTOR_eDP)
3642 intel_encoder->type = INTEL_OUTPUT_EDP;
3643
Imre Deake7281ea2013-05-08 13:14:08 +03003644 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3645 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3646 port_name(port));
3647
Adam Jacksonb3295302010-07-16 14:46:28 -04003648 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003649 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3650
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003651 connector->interlace_allowed = true;
3652 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003653
Daniel Vetter66a92782012-07-12 20:08:18 +02003654 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3655 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003656
Chris Wilsondf0e9242010-09-09 16:20:55 +01003657 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658 drm_sysfs_connector_add(connector);
3659
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003660 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003661 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3662 else
3663 intel_connector->get_hw_state = intel_connector_get_hw_state;
3664
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003665 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3666 if (HAS_DDI(dev)) {
3667 switch (intel_dig_port->port) {
3668 case PORT_A:
3669 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3670 break;
3671 case PORT_B:
3672 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3673 break;
3674 case PORT_C:
3675 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3676 break;
3677 case PORT_D:
3678 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3679 break;
3680 default:
3681 BUG();
3682 }
3683 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003684
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003685 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003686 switch (port) {
3687 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003688 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003689 name = "DPDDC-A";
3690 break;
3691 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003692 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003693 name = "DPDDC-B";
3694 break;
3695 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003696 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003697 name = "DPDDC-C";
3698 break;
3699 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003700 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003701 name = "DPDDC-D";
3702 break;
3703 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003704 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003705 }
3706
Paulo Zanonib2a14752013-06-12 17:27:28 -03003707 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3708 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3709 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003710
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003711 intel_dp->psr_setup_done = false;
3712
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003713 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003714 i2c_del_adapter(&intel_dp->adapter);
3715 if (is_edp(intel_dp)) {
3716 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3717 mutex_lock(&dev->mode_config.mutex);
3718 ironlake_panel_vdd_off_sync(intel_dp);
3719 mutex_unlock(&dev->mode_config.mutex);
3720 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003721 drm_sysfs_connector_remove(connector);
3722 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003723 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003724 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003725
Chris Wilsonf6849602010-09-19 09:29:33 +01003726 intel_dp_add_properties(intel_dp, connector);
3727
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003728 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3729 * 0xd. Failure to do so will result in spurious interrupts being
3730 * generated on the port when a cable is not attached.
3731 */
3732 if (IS_G4X(dev) && !IS_GM45(dev)) {
3733 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3734 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3735 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003736
3737 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003738}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003739
3740void
3741intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3742{
3743 struct intel_digital_port *intel_dig_port;
3744 struct intel_encoder *intel_encoder;
3745 struct drm_encoder *encoder;
3746 struct intel_connector *intel_connector;
3747
Daniel Vetterb14c5672013-09-19 12:18:32 +02003748 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003749 if (!intel_dig_port)
3750 return;
3751
Daniel Vetterb14c5672013-09-19 12:18:32 +02003752 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003753 if (!intel_connector) {
3754 kfree(intel_dig_port);
3755 return;
3756 }
3757
3758 intel_encoder = &intel_dig_port->base;
3759 encoder = &intel_encoder->base;
3760
3761 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3762 DRM_MODE_ENCODER_TMDS);
3763
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003764 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003765 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003766 intel_encoder->disable = intel_disable_dp;
3767 intel_encoder->post_disable = intel_post_disable_dp;
3768 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003769 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003770 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003771 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003772 intel_encoder->pre_enable = vlv_pre_enable_dp;
3773 intel_encoder->enable = vlv_enable_dp;
3774 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003775 intel_encoder->pre_enable = g4x_pre_enable_dp;
3776 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003777 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003778
Paulo Zanoni174edf12012-10-26 19:05:50 -02003779 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003780 intel_dig_port->dp.output_reg = output_reg;
3781
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003782 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003783 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3784 intel_encoder->cloneable = false;
3785 intel_encoder->hot_plug = intel_dp_hot_plug;
3786
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003787 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3788 drm_encoder_cleanup(encoder);
3789 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003790 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003791 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003792}